Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Rob Clark | 8bb0daf | 2013-02-11 12:43:09 -0500 | [diff] [blame] | 2 | * drivers/gpu/drm/omapdrm/omap_crtc.c |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2011 Texas Instruments |
| 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify it |
| 8 | * under the terms of the GNU General Public License version 2 as published by |
| 9 | * the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | * more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License along with |
| 17 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 20 | #include <drm/drm_atomic.h> |
| 21 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 22 | #include <drm/drm_crtc.h> |
| 23 | #include <drm/drm_crtc_helper.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 24 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 25 | #include <drm/drm_plane_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 26 | |
| 27 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 28 | |
| 29 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 30 | |
| 31 | struct omap_crtc { |
| 32 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 33 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 34 | const char *name; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 35 | enum omap_channel channel; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 36 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 37 | struct videomode vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 38 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 39 | bool ignore_digit_sync_lost; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 40 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 41 | bool enabled; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 42 | bool pending; |
| 43 | wait_queue_head_t pending_wait; |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 44 | struct drm_pending_vblank_event *event; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 45 | }; |
| 46 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 47 | /* ----------------------------------------------------------------------------- |
| 48 | * Helper Functions |
| 49 | */ |
| 50 | |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 51 | struct videomode *omap_crtc_timings(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 52 | { |
| 53 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 54 | return &omap_crtc->vm; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 58 | { |
| 59 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 60 | return omap_crtc->channel; |
| 61 | } |
| 62 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 63 | static bool omap_crtc_is_pending(struct drm_crtc *crtc) |
| 64 | { |
| 65 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 66 | unsigned long flags; |
| 67 | bool pending; |
| 68 | |
| 69 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 70 | pending = omap_crtc->pending; |
| 71 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 72 | |
| 73 | return pending; |
| 74 | } |
| 75 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 76 | int omap_crtc_wait_pending(struct drm_crtc *crtc) |
| 77 | { |
| 78 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 79 | |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 80 | /* |
| 81 | * Timeout is set to a "sufficiently" high value, which should cover |
| 82 | * a single frame refresh even on slower displays. |
| 83 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 84 | return wait_event_timeout(omap_crtc->pending_wait, |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 85 | !omap_crtc_is_pending(crtc), |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 86 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 87 | } |
| 88 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 89 | /* ----------------------------------------------------------------------------- |
| 90 | * DSS Manager Functions |
| 91 | */ |
| 92 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 93 | /* |
| 94 | * Manager-ops, callbacks from output when they need to configure |
| 95 | * the upstream part of the video pipe. |
| 96 | * |
| 97 | * Most of these we can ignore until we add support for command-mode |
| 98 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 99 | * job of sequencing the setup of the video pipe in the proper order |
| 100 | */ |
| 101 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 102 | /* ovl-mgr-id -> crtc */ |
| 103 | static struct omap_crtc *omap_crtcs[8]; |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 104 | static struct omap_dss_device *omap_crtc_output[8]; |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 105 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 106 | /* we can probably ignore these until we support command-mode panels: */ |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 107 | static int omap_crtc_dss_connect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 108 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 109 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 110 | if (omap_crtc_output[channel]) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 111 | return -EINVAL; |
| 112 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 113 | if ((dispc_mgr_get_supported_outputs(channel) & dst->id) == 0) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 114 | return -EINVAL; |
| 115 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 116 | omap_crtc_output[channel] = dst; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 117 | dst->dispc_channel_connected = true; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 118 | |
| 119 | return 0; |
| 120 | } |
| 121 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 122 | static void omap_crtc_dss_disconnect(enum omap_channel channel, |
Tomi Valkeinen | 1f68d9c | 2013-04-19 15:09:34 +0300 | [diff] [blame] | 123 | struct omap_dss_device *dst) |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 124 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 125 | omap_crtc_output[channel] = NULL; |
Tomi Valkeinen | 4923950 | 2015-11-05 09:34:31 +0200 | [diff] [blame] | 126 | dst->dispc_channel_connected = false; |
Tomi Valkeinen | a7e71e7 | 2013-05-08 16:23:32 +0300 | [diff] [blame] | 127 | } |
| 128 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 129 | static void omap_crtc_dss_start_update(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 130 | { |
| 131 | } |
| 132 | |
Laurent Pinchart | 4029755 | 2015-05-28 02:34:05 +0300 | [diff] [blame] | 133 | /* Called only from the encoder enable/disable and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 134 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 135 | { |
| 136 | struct drm_device *dev = crtc->dev; |
| 137 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 138 | enum omap_channel channel = omap_crtc->channel; |
| 139 | struct omap_irq_wait *wait; |
| 140 | u32 framedone_irq, vsync_irq; |
| 141 | int ret; |
| 142 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 143 | if (WARN_ON(omap_crtc->enabled == enable)) |
| 144 | return; |
| 145 | |
Tomi Valkeinen | 3a92413 | 2015-10-21 16:34:08 +0300 | [diff] [blame] | 146 | if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) { |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 147 | dispc_mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 148 | omap_crtc->enabled = enable; |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 149 | return; |
| 150 | } |
| 151 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 152 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 153 | /* |
| 154 | * Digit output produces some sync lost interrupts during the |
| 155 | * first frame when enabling, so we need to ignore those. |
| 156 | */ |
| 157 | omap_crtc->ignore_digit_sync_lost = true; |
| 158 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 159 | |
| 160 | framedone_irq = dispc_mgr_get_framedone_irq(channel); |
| 161 | vsync_irq = dispc_mgr_get_vsync_irq(channel); |
| 162 | |
| 163 | if (enable) { |
| 164 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 165 | } else { |
| 166 | /* |
| 167 | * When we disable the digit output, we need to wait for |
| 168 | * FRAMEDONE to know that DISPC has finished with the output. |
| 169 | * |
| 170 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 171 | * that case we need to use vsync interrupt, and wait for both |
| 172 | * even and odd frames. |
| 173 | */ |
| 174 | |
| 175 | if (framedone_irq) |
| 176 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 177 | else |
| 178 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 179 | } |
| 180 | |
| 181 | dispc_mgr_enable(channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 182 | omap_crtc->enabled = enable; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 183 | |
| 184 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 185 | if (ret) { |
| 186 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 187 | omap_crtc->name, enable ? "enable" : "disable"); |
| 188 | } |
| 189 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 190 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 191 | omap_crtc->ignore_digit_sync_lost = false; |
| 192 | /* make sure the irq handler sees the value above */ |
| 193 | mb(); |
| 194 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 195 | } |
| 196 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 197 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 198 | static int omap_crtc_dss_enable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 199 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 200 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Laurent Pinchart | dee8260 | 2015-03-06 19:00:18 +0200 | [diff] [blame] | 201 | struct omap_overlay_manager_info info; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 202 | |
Laurent Pinchart | dee8260 | 2015-03-06 19:00:18 +0200 | [diff] [blame] | 203 | memset(&info, 0, sizeof(info)); |
| 204 | info.default_color = 0x00000000; |
| 205 | info.trans_key = 0x00000000; |
| 206 | info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST; |
| 207 | info.trans_enabled = false; |
| 208 | |
| 209 | dispc_mgr_setup(omap_crtc->channel, &info); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 210 | dispc_mgr_set_timings(omap_crtc->channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 211 | &omap_crtc->vm); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 212 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 213 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 214 | return 0; |
| 215 | } |
| 216 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 217 | static void omap_crtc_dss_disable(enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 218 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 219 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 220 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 221 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 222 | } |
| 223 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 224 | static void omap_crtc_dss_set_timings(enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 225 | const struct videomode *vm) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 226 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 227 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 228 | DBG("%s", omap_crtc->name); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 229 | omap_crtc->vm = *vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 230 | } |
| 231 | |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 232 | static void omap_crtc_dss_set_lcd_config(enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 233 | const struct dss_lcd_mgr_config *config) |
| 234 | { |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 235 | struct omap_crtc *omap_crtc = omap_crtcs[channel]; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 236 | DBG("%s", omap_crtc->name); |
| 237 | dispc_mgr_set_lcd_config(omap_crtc->channel, config); |
| 238 | } |
| 239 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 240 | static int omap_crtc_dss_register_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 241 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 242 | void (*handler)(void *), void *data) |
| 243 | { |
| 244 | return 0; |
| 245 | } |
| 246 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 247 | static void omap_crtc_dss_unregister_framedone( |
Tomi Valkeinen | e5cbb6e | 2015-11-04 19:36:26 +0200 | [diff] [blame] | 248 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 249 | void (*handler)(void *), void *data) |
| 250 | { |
| 251 | } |
| 252 | |
| 253 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 254 | .connect = omap_crtc_dss_connect, |
| 255 | .disconnect = omap_crtc_dss_disconnect, |
| 256 | .start_update = omap_crtc_dss_start_update, |
| 257 | .enable = omap_crtc_dss_enable, |
| 258 | .disable = omap_crtc_dss_disable, |
| 259 | .set_timings = omap_crtc_dss_set_timings, |
| 260 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 261 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 262 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 263 | }; |
| 264 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 265 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 266 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 267 | */ |
| 268 | |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 269 | void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 270 | { |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 271 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 272 | |
| 273 | if (omap_crtc->ignore_digit_sync_lost) { |
| 274 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 275 | if (!irqstatus) |
| 276 | return; |
| 277 | } |
| 278 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 279 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 280 | } |
| 281 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 282 | void omap_crtc_vblank_irq(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 283 | { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 284 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 285 | bool pending; |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 286 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 287 | spin_lock(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 288 | /* |
| 289 | * If the dispc is busy we're racing the flush operation. Try again on |
| 290 | * the next vblank interrupt. |
| 291 | */ |
| 292 | if (dispc_mgr_go_busy(omap_crtc->channel)) { |
| 293 | spin_unlock(&crtc->dev->event_lock); |
| 294 | return; |
| 295 | } |
| 296 | |
| 297 | /* Send the vblank event if one has been requested. */ |
| 298 | if (omap_crtc->event) { |
| 299 | drm_crtc_send_vblank_event(crtc, omap_crtc->event); |
| 300 | omap_crtc->event = NULL; |
| 301 | } |
| 302 | |
| 303 | pending = omap_crtc->pending; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 304 | omap_crtc->pending = false; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 305 | spin_unlock(&crtc->dev->event_lock); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 306 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 307 | if (pending) |
| 308 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 309 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 310 | /* Wake up omap_atomic_complete. */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 311 | wake_up(&omap_crtc->pending_wait); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 312 | |
| 313 | DBG("%s: apply done", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 314 | } |
| 315 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 316 | /* ----------------------------------------------------------------------------- |
| 317 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 318 | */ |
| 319 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 320 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 321 | { |
| 322 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 323 | |
| 324 | DBG("%s", omap_crtc->name); |
| 325 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 326 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 327 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 328 | kfree(omap_crtc); |
| 329 | } |
| 330 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 331 | static void omap_crtc_enable(struct drm_crtc *crtc) |
| 332 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 333 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 334 | int ret; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 335 | |
| 336 | DBG("%s", omap_crtc->name); |
| 337 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 338 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 339 | drm_crtc_vblank_on(crtc); |
| 340 | ret = drm_crtc_vblank_get(crtc); |
| 341 | WARN_ON(ret != 0); |
| 342 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 343 | WARN_ON(omap_crtc->pending); |
| 344 | omap_crtc->pending = true; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 345 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | static void omap_crtc_disable(struct drm_crtc *crtc) |
| 349 | { |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 350 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 351 | |
| 352 | DBG("%s", omap_crtc->name); |
| 353 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 354 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 355 | } |
| 356 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 357 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 358 | { |
| 359 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 360 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 361 | |
| 362 | DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x", |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 363 | omap_crtc->name, mode->base.id, mode->name, |
| 364 | mode->vrefresh, mode->clock, |
| 365 | mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal, |
| 366 | mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal, |
| 367 | mode->type, mode->flags); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 368 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 369 | drm_display_mode_to_videomode(mode, &omap_crtc->vm); |
| 370 | omap_crtc->vm.flags |= DISPLAY_FLAGS_DE_HIGH | |
| 371 | DISPLAY_FLAGS_PIXDATA_POSEDGE | |
| 372 | DISPLAY_FLAGS_SYNC_NEGEDGE; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 373 | } |
| 374 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 375 | static int omap_crtc_atomic_check(struct drm_crtc *crtc, |
| 376 | struct drm_crtc_state *state) |
| 377 | { |
| 378 | if (state->color_mgmt_changed && state->gamma_lut) { |
| 379 | uint length = state->gamma_lut->length / |
| 380 | sizeof(struct drm_color_lut); |
| 381 | |
| 382 | if (length < 2) |
| 383 | return -EINVAL; |
| 384 | } |
| 385 | |
| 386 | return 0; |
| 387 | } |
| 388 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 389 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 390 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 391 | { |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 392 | } |
| 393 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 394 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 395 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 396 | { |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 397 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 398 | int ret; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 399 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 400 | if (crtc->state->color_mgmt_changed) { |
| 401 | struct drm_color_lut *lut = NULL; |
| 402 | uint length = 0; |
| 403 | |
| 404 | if (crtc->state->gamma_lut) { |
| 405 | lut = (struct drm_color_lut *) |
| 406 | crtc->state->gamma_lut->data; |
| 407 | length = crtc->state->gamma_lut->length / |
| 408 | sizeof(*lut); |
| 409 | } |
| 410 | dispc_mgr_set_gamma(omap_crtc->channel, lut, length); |
| 411 | } |
| 412 | |
Jyri Sarha | e025d38 | 2017-01-27 12:04:54 +0200 | [diff] [blame^] | 413 | /* Only flush the CRTC if it is currently enabled. */ |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 414 | if (!omap_crtc->enabled) |
| 415 | return; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 416 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 417 | DBG("%s: GO", omap_crtc->name); |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 418 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 419 | ret = drm_crtc_vblank_get(crtc); |
| 420 | WARN_ON(ret != 0); |
| 421 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 422 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 423 | dispc_mgr_go(omap_crtc->channel); |
| 424 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 425 | WARN_ON(omap_crtc->pending); |
| 426 | omap_crtc->pending = true; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 427 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 428 | if (crtc->state->event) |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 429 | omap_crtc->event = crtc->state->event; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 430 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 431 | } |
| 432 | |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 433 | static bool omap_crtc_is_plane_prop(struct drm_crtc *crtc, |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 434 | struct drm_property *property) |
| 435 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 436 | struct drm_device *dev = crtc->dev; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 437 | struct omap_drm_private *priv = dev->dev_private; |
| 438 | |
| 439 | return property == priv->zorder_prop || |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 440 | property == crtc->primary->rotation_property; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 441 | } |
| 442 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 443 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 444 | struct drm_crtc_state *state, |
| 445 | struct drm_property *property, |
| 446 | uint64_t val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 447 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 448 | if (omap_crtc_is_plane_prop(crtc, property)) { |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 449 | struct drm_plane_state *plane_state; |
| 450 | struct drm_plane *plane = crtc->primary; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 451 | |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 452 | /* |
| 453 | * Delegate property set to the primary plane. Get the plane |
| 454 | * state and set the property directly. |
| 455 | */ |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 456 | |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 457 | plane_state = drm_atomic_get_plane_state(state->state, plane); |
| 458 | if (IS_ERR(plane_state)) |
| 459 | return PTR_ERR(plane_state); |
| 460 | |
| 461 | return drm_atomic_plane_set_property(plane, plane_state, |
| 462 | property, val); |
| 463 | } |
| 464 | |
| 465 | return -EINVAL; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 466 | } |
| 467 | |
| 468 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 469 | const struct drm_crtc_state *state, |
| 470 | struct drm_property *property, |
| 471 | uint64_t *val) |
| 472 | { |
Ville Syrjälä | 0da88db | 2016-09-26 19:30:52 +0300 | [diff] [blame] | 473 | if (omap_crtc_is_plane_prop(crtc, property)) { |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 474 | /* |
| 475 | * Delegate property get to the primary plane. The |
| 476 | * drm_atomic_plane_get_property() function isn't exported, but |
| 477 | * can be called through drm_object_property_get_value() as that |
| 478 | * will call drm_atomic_get_property() for atomic drivers. |
| 479 | */ |
| 480 | return drm_object_property_get_value(&crtc->primary->base, |
| 481 | property, val); |
| 482 | } |
| 483 | |
| 484 | return -EINVAL; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 485 | } |
| 486 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 487 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 488 | .reset = drm_atomic_helper_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 489 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 490 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 491 | .page_flip = drm_atomic_helper_page_flip, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 492 | .gamma_set = drm_atomic_helper_legacy_gamma_set, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 493 | .set_property = drm_atomic_helper_crtc_set_property, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 494 | .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state, |
| 495 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 496 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 497 | .atomic_get_property = omap_crtc_atomic_get_property, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 498 | }; |
| 499 | |
| 500 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 501 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 502 | .disable = omap_crtc_disable, |
| 503 | .enable = omap_crtc_enable, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 504 | .atomic_check = omap_crtc_atomic_check, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 505 | .atomic_begin = omap_crtc_atomic_begin, |
| 506 | .atomic_flush = omap_crtc_atomic_flush, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 507 | }; |
| 508 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 509 | /* ----------------------------------------------------------------------------- |
| 510 | * Init and Cleanup |
| 511 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 512 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 513 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 514 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 515 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 516 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 517 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 518 | }; |
| 519 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 520 | void omap_crtc_pre_init(void) |
| 521 | { |
| 522 | dss_install_mgr_ops(&mgr_ops); |
| 523 | } |
| 524 | |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 525 | void omap_crtc_pre_uninit(void) |
| 526 | { |
| 527 | dss_uninstall_mgr_ops(); |
| 528 | } |
| 529 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 530 | /* initialize crtc */ |
| 531 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 532 | struct drm_plane *plane, enum omap_channel channel, int id) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 533 | { |
| 534 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 535 | struct omap_crtc *omap_crtc; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 536 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 537 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 538 | DBG("%s", channel_names[channel]); |
| 539 | |
| 540 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 541 | if (!omap_crtc) |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 542 | return NULL; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 543 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 544 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 545 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 546 | init_waitqueue_head(&omap_crtc->pending_wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 547 | |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 548 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 549 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 550 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 551 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
Ville Syrjälä | f988287 | 2015-12-09 16:19:31 +0200 | [diff] [blame] | 552 | &omap_crtc_funcs, NULL); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 553 | if (ret < 0) { |
| 554 | kfree(omap_crtc); |
| 555 | return NULL; |
| 556 | } |
| 557 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 558 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 559 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 560 | /* The dispc API adapts to what ever size, but the HW supports |
| 561 | * 256 element gamma table for LCDs and 1024 element table for |
| 562 | * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma |
| 563 | * tables so lets use that. Size of HW gamma table can be |
| 564 | * extracted with dispc_mgr_gamma_size(). If it returns 0 |
| 565 | * gamma table is not supprted. |
| 566 | */ |
| 567 | if (dispc_mgr_gamma_size(channel)) { |
| 568 | uint gamma_lut_size = 256; |
| 569 | |
| 570 | drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size); |
| 571 | drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size); |
| 572 | } |
| 573 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 574 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 575 | |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 576 | omap_crtcs[channel] = omap_crtc; |
| 577 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 578 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 579 | } |