blob: 9ea3c54e1a38772d343dc5e4e292d17af9efd825 [file] [log] [blame]
Thierry Redinga1702852009-03-27 00:12:24 -07001/*
2 * linux/drivers/net/ethoc.c
3 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
14#include <linux/etherdevice.h>
15#include <linux/crc32.h>
16#include <linux/io.h>
17#include <linux/mii.h>
18#include <linux/phy.h>
19#include <linux/platform_device.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040020#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Jonas Bonne0f42582010-11-25 02:30:25 +000022#include <linux/of.h>
Thierry Redinga1702852009-03-27 00:12:24 -070023#include <net/ethoc.h>
24
Thomas Chou0baa0802009-10-04 23:33:20 +000025static int buffer_size = 0x8000; /* 32 KBytes */
26module_param(buffer_size, int, 0);
27MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
28
Thierry Redinga1702852009-03-27 00:12:24 -070029/* register offsets */
30#define MODER 0x00
31#define INT_SOURCE 0x04
32#define INT_MASK 0x08
33#define IPGT 0x0c
34#define IPGR1 0x10
35#define IPGR2 0x14
36#define PACKETLEN 0x18
37#define COLLCONF 0x1c
38#define TX_BD_NUM 0x20
39#define CTRLMODER 0x24
40#define MIIMODER 0x28
41#define MIICOMMAND 0x2c
42#define MIIADDRESS 0x30
43#define MIITX_DATA 0x34
44#define MIIRX_DATA 0x38
45#define MIISTATUS 0x3c
46#define MAC_ADDR0 0x40
47#define MAC_ADDR1 0x44
48#define ETH_HASH0 0x48
49#define ETH_HASH1 0x4c
50#define ETH_TXCTRL 0x50
51
52/* mode register */
53#define MODER_RXEN (1 << 0) /* receive enable */
54#define MODER_TXEN (1 << 1) /* transmit enable */
55#define MODER_NOPRE (1 << 2) /* no preamble */
56#define MODER_BRO (1 << 3) /* broadcast address */
57#define MODER_IAM (1 << 4) /* individual address mode */
58#define MODER_PRO (1 << 5) /* promiscuous mode */
59#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
60#define MODER_LOOP (1 << 7) /* loopback */
61#define MODER_NBO (1 << 8) /* no back-off */
62#define MODER_EDE (1 << 9) /* excess defer enable */
63#define MODER_FULLD (1 << 10) /* full duplex */
64#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
65#define MODER_DCRC (1 << 12) /* delayed CRC enable */
66#define MODER_CRC (1 << 13) /* CRC enable */
67#define MODER_HUGE (1 << 14) /* huge packets enable */
68#define MODER_PAD (1 << 15) /* padding enabled */
69#define MODER_RSM (1 << 16) /* receive small packets */
70
71/* interrupt source and mask registers */
72#define INT_MASK_TXF (1 << 0) /* transmit frame */
73#define INT_MASK_TXE (1 << 1) /* transmit error */
74#define INT_MASK_RXF (1 << 2) /* receive frame */
75#define INT_MASK_RXE (1 << 3) /* receive error */
76#define INT_MASK_BUSY (1 << 4)
77#define INT_MASK_TXC (1 << 5) /* transmit control frame */
78#define INT_MASK_RXC (1 << 6) /* receive control frame */
79
80#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
81#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
82
83#define INT_MASK_ALL ( \
84 INT_MASK_TXF | INT_MASK_TXE | \
85 INT_MASK_RXF | INT_MASK_RXE | \
86 INT_MASK_TXC | INT_MASK_RXC | \
87 INT_MASK_BUSY \
88 )
89
90/* packet length register */
91#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
92#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
93#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
94 PACKETLEN_MAX(max))
95
96/* transmit buffer number register */
97#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
98
99/* control module mode register */
100#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
101#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
102#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
103
104/* MII mode register */
105#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
106#define MIIMODER_NOPRE (1 << 8) /* no preamble */
107
108/* MII command register */
109#define MIICOMMAND_SCAN (1 << 0) /* scan status */
110#define MIICOMMAND_READ (1 << 1) /* read status */
111#define MIICOMMAND_WRITE (1 << 2) /* write control data */
112
113/* MII address register */
114#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
115#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
116#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
117 MIIADDRESS_RGAD(reg))
118
119/* MII transmit data register */
120#define MIITX_DATA_VAL(x) ((x) & 0xffff)
121
122/* MII receive data register */
123#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
124
125/* MII status register */
126#define MIISTATUS_LINKFAIL (1 << 0)
127#define MIISTATUS_BUSY (1 << 1)
128#define MIISTATUS_INVALID (1 << 2)
129
130/* TX buffer descriptor */
131#define TX_BD_CS (1 << 0) /* carrier sense lost */
132#define TX_BD_DF (1 << 1) /* defer indication */
133#define TX_BD_LC (1 << 2) /* late collision */
134#define TX_BD_RL (1 << 3) /* retransmission limit */
135#define TX_BD_RETRY_MASK (0x00f0)
136#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
137#define TX_BD_UR (1 << 8) /* transmitter underrun */
138#define TX_BD_CRC (1 << 11) /* TX CRC enable */
139#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
140#define TX_BD_WRAP (1 << 13)
141#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
142#define TX_BD_READY (1 << 15) /* TX buffer ready */
143#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
144#define TX_BD_LEN_MASK (0xffff << 16)
145
146#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
147 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
148
149/* RX buffer descriptor */
150#define RX_BD_LC (1 << 0) /* late collision */
151#define RX_BD_CRC (1 << 1) /* RX CRC error */
152#define RX_BD_SF (1 << 2) /* short frame */
153#define RX_BD_TL (1 << 3) /* too long */
154#define RX_BD_DN (1 << 4) /* dribble nibble */
155#define RX_BD_IS (1 << 5) /* invalid symbol */
156#define RX_BD_OR (1 << 6) /* receiver overrun */
157#define RX_BD_MISS (1 << 7)
158#define RX_BD_CF (1 << 8) /* control frame */
159#define RX_BD_WRAP (1 << 13)
160#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
161#define RX_BD_EMPTY (1 << 15)
162#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
163
164#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
165 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
166
167#define ETHOC_BUFSIZ 1536
168#define ETHOC_ZLEN 64
169#define ETHOC_BD_BASE 0x400
170#define ETHOC_TIMEOUT (HZ / 2)
171#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
172
173/**
174 * struct ethoc - driver-private device structure
175 * @iobase: pointer to I/O memory region
176 * @membase: pointer to buffer memory region
Thomas Chou0baa0802009-10-04 23:33:20 +0000177 * @dma_alloc: dma allocated buffer size
Thomas Chouee02a4e2010-05-23 16:44:02 +0000178 * @io_region_size: I/O memory region size
Thierry Redinga1702852009-03-27 00:12:24 -0700179 * @num_tx: number of send buffers
180 * @cur_tx: last send buffer written
181 * @dty_tx: last buffer actually sent
182 * @num_rx: number of receive buffers
183 * @cur_rx: current receive buffer
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000184 * @vma: pointer to array of virtual memory addresses for buffers
Thierry Redinga1702852009-03-27 00:12:24 -0700185 * @netdev: pointer to network device structure
186 * @napi: NAPI structure
Thierry Redinga1702852009-03-27 00:12:24 -0700187 * @msg_enable: device state flags
188 * @rx_lock: receive lock
189 * @lock: device lock
190 * @phy: attached PHY
191 * @mdio: MDIO bus for PHY access
192 * @phy_id: address of attached PHY
193 */
194struct ethoc {
195 void __iomem *iobase;
196 void __iomem *membase;
Thomas Chou0baa0802009-10-04 23:33:20 +0000197 int dma_alloc;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000198 resource_size_t io_region_size;
Thierry Redinga1702852009-03-27 00:12:24 -0700199
200 unsigned int num_tx;
201 unsigned int cur_tx;
202 unsigned int dty_tx;
203
204 unsigned int num_rx;
205 unsigned int cur_rx;
206
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000207 void** vma;
208
Thierry Redinga1702852009-03-27 00:12:24 -0700209 struct net_device *netdev;
210 struct napi_struct napi;
Thierry Redinga1702852009-03-27 00:12:24 -0700211 u32 msg_enable;
212
213 spinlock_t rx_lock;
214 spinlock_t lock;
215
216 struct phy_device *phy;
217 struct mii_bus *mdio;
218 s8 phy_id;
219};
220
221/**
222 * struct ethoc_bd - buffer descriptor
223 * @stat: buffer statistics
224 * @addr: physical memory address
225 */
226struct ethoc_bd {
227 u32 stat;
228 u32 addr;
229};
230
Thomas Chou16dd18b2009-10-07 14:16:42 +0000231static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
Thierry Redinga1702852009-03-27 00:12:24 -0700232{
233 return ioread32(dev->iobase + offset);
234}
235
Thomas Chou16dd18b2009-10-07 14:16:42 +0000236static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
Thierry Redinga1702852009-03-27 00:12:24 -0700237{
238 iowrite32(data, dev->iobase + offset);
239}
240
Thomas Chou16dd18b2009-10-07 14:16:42 +0000241static inline void ethoc_read_bd(struct ethoc *dev, int index,
242 struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700243{
244 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
245 bd->stat = ethoc_read(dev, offset + 0);
246 bd->addr = ethoc_read(dev, offset + 4);
247}
248
Thomas Chou16dd18b2009-10-07 14:16:42 +0000249static inline void ethoc_write_bd(struct ethoc *dev, int index,
Thierry Redinga1702852009-03-27 00:12:24 -0700250 const struct ethoc_bd *bd)
251{
252 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
253 ethoc_write(dev, offset + 0, bd->stat);
254 ethoc_write(dev, offset + 4, bd->addr);
255}
256
Thomas Chou16dd18b2009-10-07 14:16:42 +0000257static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700258{
259 u32 imask = ethoc_read(dev, INT_MASK);
260 imask |= mask;
261 ethoc_write(dev, INT_MASK, imask);
262}
263
Thomas Chou16dd18b2009-10-07 14:16:42 +0000264static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700265{
266 u32 imask = ethoc_read(dev, INT_MASK);
267 imask &= ~mask;
268 ethoc_write(dev, INT_MASK, imask);
269}
270
Thomas Chou16dd18b2009-10-07 14:16:42 +0000271static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700272{
273 ethoc_write(dev, INT_SOURCE, mask);
274}
275
Thomas Chou16dd18b2009-10-07 14:16:42 +0000276static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700277{
278 u32 mode = ethoc_read(dev, MODER);
279 mode |= MODER_RXEN | MODER_TXEN;
280 ethoc_write(dev, MODER, mode);
281}
282
Thomas Chou16dd18b2009-10-07 14:16:42 +0000283static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700284{
285 u32 mode = ethoc_read(dev, MODER);
286 mode &= ~(MODER_RXEN | MODER_TXEN);
287 ethoc_write(dev, MODER, mode);
288}
289
David S. Miller5cf3e032010-07-07 18:23:19 -0700290static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
Thierry Redinga1702852009-03-27 00:12:24 -0700291{
292 struct ethoc_bd bd;
293 int i;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000294 void* vma;
Thierry Redinga1702852009-03-27 00:12:24 -0700295
296 dev->cur_tx = 0;
297 dev->dty_tx = 0;
298 dev->cur_rx = 0;
299
Jonas Bonnee4f56b2010-06-11 02:47:36 +0000300 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
301
Thierry Redinga1702852009-03-27 00:12:24 -0700302 /* setup transmission buffers */
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000303 bd.addr = mem_start;
Thierry Redinga1702852009-03-27 00:12:24 -0700304 bd.stat = TX_BD_IRQ | TX_BD_CRC;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000305 vma = dev->membase;
Thierry Redinga1702852009-03-27 00:12:24 -0700306
307 for (i = 0; i < dev->num_tx; i++) {
308 if (i == dev->num_tx - 1)
309 bd.stat |= TX_BD_WRAP;
310
311 ethoc_write_bd(dev, i, &bd);
312 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000313
314 dev->vma[i] = vma;
315 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700316 }
317
Thierry Redinga1702852009-03-27 00:12:24 -0700318 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
319
320 for (i = 0; i < dev->num_rx; i++) {
321 if (i == dev->num_rx - 1)
322 bd.stat |= RX_BD_WRAP;
323
324 ethoc_write_bd(dev, dev->num_tx + i, &bd);
325 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000326
327 dev->vma[dev->num_tx + i] = vma;
328 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700329 }
330
331 return 0;
332}
333
334static int ethoc_reset(struct ethoc *dev)
335{
336 u32 mode;
337
338 /* TODO: reset controller? */
339
340 ethoc_disable_rx_and_tx(dev);
341
342 /* TODO: setup registers */
343
344 /* enable FCS generation and automatic padding */
345 mode = ethoc_read(dev, MODER);
346 mode |= MODER_CRC | MODER_PAD;
347 ethoc_write(dev, MODER, mode);
348
349 /* set full-duplex mode */
350 mode = ethoc_read(dev, MODER);
351 mode |= MODER_FULLD;
352 ethoc_write(dev, MODER, mode);
353 ethoc_write(dev, IPGT, 0x15);
354
355 ethoc_ack_irq(dev, INT_MASK_ALL);
356 ethoc_enable_irq(dev, INT_MASK_ALL);
357 ethoc_enable_rx_and_tx(dev);
358 return 0;
359}
360
361static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
362 struct ethoc_bd *bd)
363{
364 struct net_device *netdev = dev->netdev;
365 unsigned int ret = 0;
366
367 if (bd->stat & RX_BD_TL) {
368 dev_err(&netdev->dev, "RX: frame too long\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000369 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700370 ret++;
371 }
372
373 if (bd->stat & RX_BD_SF) {
374 dev_err(&netdev->dev, "RX: frame too short\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000375 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700376 ret++;
377 }
378
379 if (bd->stat & RX_BD_DN) {
380 dev_err(&netdev->dev, "RX: dribble nibble\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000381 netdev->stats.rx_frame_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700382 }
383
384 if (bd->stat & RX_BD_CRC) {
385 dev_err(&netdev->dev, "RX: wrong CRC\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000386 netdev->stats.rx_crc_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700387 ret++;
388 }
389
390 if (bd->stat & RX_BD_OR) {
391 dev_err(&netdev->dev, "RX: overrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000392 netdev->stats.rx_over_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700393 ret++;
394 }
395
396 if (bd->stat & RX_BD_MISS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000397 netdev->stats.rx_missed_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700398
399 if (bd->stat & RX_BD_LC) {
400 dev_err(&netdev->dev, "RX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000401 netdev->stats.collisions++;
Thierry Redinga1702852009-03-27 00:12:24 -0700402 ret++;
403 }
404
405 return ret;
406}
407
408static int ethoc_rx(struct net_device *dev, int limit)
409{
410 struct ethoc *priv = netdev_priv(dev);
411 int count;
412
413 for (count = 0; count < limit; ++count) {
414 unsigned int entry;
415 struct ethoc_bd bd;
416
417 entry = priv->num_tx + (priv->cur_rx % priv->num_rx);
418 ethoc_read_bd(priv, entry, &bd);
419 if (bd.stat & RX_BD_EMPTY)
420 break;
421
422 if (ethoc_update_rx_stats(priv, &bd) == 0) {
423 int size = bd.stat >> 16;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000424 struct sk_buff *skb;
Thomas Chou050f91d2009-10-04 23:33:19 +0000425
426 size -= 4; /* strip the CRC */
Eric Dumazet89d71a62009-10-13 05:34:20 +0000427 skb = netdev_alloc_skb_ip_align(dev, size);
Thomas Chou050f91d2009-10-04 23:33:19 +0000428
Thierry Redinga1702852009-03-27 00:12:24 -0700429 if (likely(skb)) {
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000430 void *src = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700431 memcpy_fromio(skb_put(skb, size), src, size);
432 skb->protocol = eth_type_trans(skb, dev);
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000433 dev->stats.rx_packets++;
434 dev->stats.rx_bytes += size;
Thierry Redinga1702852009-03-27 00:12:24 -0700435 netif_receive_skb(skb);
436 } else {
437 if (net_ratelimit())
438 dev_warn(&dev->dev, "low on memory - "
439 "packet dropped\n");
440
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000441 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700442 break;
443 }
444 }
445
446 /* clear the buffer descriptor so it can be reused */
447 bd.stat &= ~RX_BD_STATS;
448 bd.stat |= RX_BD_EMPTY;
449 ethoc_write_bd(priv, entry, &bd);
450 priv->cur_rx++;
451 }
452
453 return count;
454}
455
456static int ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
457{
458 struct net_device *netdev = dev->netdev;
459
460 if (bd->stat & TX_BD_LC) {
461 dev_err(&netdev->dev, "TX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000462 netdev->stats.tx_window_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700463 }
464
465 if (bd->stat & TX_BD_RL) {
466 dev_err(&netdev->dev, "TX: retransmit limit\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000467 netdev->stats.tx_aborted_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700468 }
469
470 if (bd->stat & TX_BD_UR) {
471 dev_err(&netdev->dev, "TX: underrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000472 netdev->stats.tx_fifo_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700473 }
474
475 if (bd->stat & TX_BD_CS) {
476 dev_err(&netdev->dev, "TX: carrier sense lost\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000477 netdev->stats.tx_carrier_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700478 }
479
480 if (bd->stat & TX_BD_STATS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000481 netdev->stats.tx_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700482
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000483 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
484 netdev->stats.tx_bytes += bd->stat >> 16;
485 netdev->stats.tx_packets++;
Thierry Redinga1702852009-03-27 00:12:24 -0700486 return 0;
487}
488
489static void ethoc_tx(struct net_device *dev)
490{
491 struct ethoc *priv = netdev_priv(dev);
492
493 spin_lock(&priv->lock);
494
495 while (priv->dty_tx != priv->cur_tx) {
496 unsigned int entry = priv->dty_tx % priv->num_tx;
497 struct ethoc_bd bd;
498
499 ethoc_read_bd(priv, entry, &bd);
500 if (bd.stat & TX_BD_READY)
501 break;
502
503 entry = (++priv->dty_tx) % priv->num_tx;
504 (void)ethoc_update_tx_stats(priv, &bd);
505 }
506
507 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
508 netif_wake_queue(dev);
509
510 ethoc_ack_irq(priv, INT_MASK_TX);
511 spin_unlock(&priv->lock);
512}
513
514static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
515{
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000516 struct net_device *dev = dev_id;
Thierry Redinga1702852009-03-27 00:12:24 -0700517 struct ethoc *priv = netdev_priv(dev);
518 u32 pending;
519
520 ethoc_disable_irq(priv, INT_MASK_ALL);
521 pending = ethoc_read(priv, INT_SOURCE);
522 if (unlikely(pending == 0)) {
523 ethoc_enable_irq(priv, INT_MASK_ALL);
524 return IRQ_NONE;
525 }
526
Thomas Chou50c54a52009-10-07 14:16:43 +0000527 ethoc_ack_irq(priv, pending);
Thierry Redinga1702852009-03-27 00:12:24 -0700528
529 if (pending & INT_MASK_BUSY) {
530 dev_err(&dev->dev, "packet dropped\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000531 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700532 }
533
534 if (pending & INT_MASK_RX) {
535 if (napi_schedule_prep(&priv->napi))
536 __napi_schedule(&priv->napi);
537 } else {
538 ethoc_enable_irq(priv, INT_MASK_RX);
539 }
540
541 if (pending & INT_MASK_TX)
542 ethoc_tx(dev);
543
544 ethoc_enable_irq(priv, INT_MASK_ALL & ~INT_MASK_RX);
545 return IRQ_HANDLED;
546}
547
548static int ethoc_get_mac_address(struct net_device *dev, void *addr)
549{
550 struct ethoc *priv = netdev_priv(dev);
551 u8 *mac = (u8 *)addr;
552 u32 reg;
553
554 reg = ethoc_read(priv, MAC_ADDR0);
555 mac[2] = (reg >> 24) & 0xff;
556 mac[3] = (reg >> 16) & 0xff;
557 mac[4] = (reg >> 8) & 0xff;
558 mac[5] = (reg >> 0) & 0xff;
559
560 reg = ethoc_read(priv, MAC_ADDR1);
561 mac[0] = (reg >> 8) & 0xff;
562 mac[1] = (reg >> 0) & 0xff;
563
564 return 0;
565}
566
567static int ethoc_poll(struct napi_struct *napi, int budget)
568{
569 struct ethoc *priv = container_of(napi, struct ethoc, napi);
570 int work_done = 0;
571
572 work_done = ethoc_rx(priv->netdev, budget);
573 if (work_done < budget) {
574 ethoc_enable_irq(priv, INT_MASK_RX);
575 napi_complete(napi);
576 }
577
578 return work_done;
579}
580
581static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
582{
583 unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
584 struct ethoc *priv = bus->priv;
585
586 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
587 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
588
589 while (time_before(jiffies, timeout)) {
590 u32 status = ethoc_read(priv, MIISTATUS);
591 if (!(status & MIISTATUS_BUSY)) {
592 u32 data = ethoc_read(priv, MIIRX_DATA);
593 /* reset MII command register */
594 ethoc_write(priv, MIICOMMAND, 0);
595 return data;
596 }
597
598 schedule();
599 }
600
601 return -EBUSY;
602}
603
604static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
605{
606 unsigned long timeout = jiffies + ETHOC_MII_TIMEOUT;
607 struct ethoc *priv = bus->priv;
608
609 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
610 ethoc_write(priv, MIITX_DATA, val);
611 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
612
613 while (time_before(jiffies, timeout)) {
614 u32 stat = ethoc_read(priv, MIISTATUS);
Jonas Bonnb46773d2010-06-11 02:47:39 +0000615 if (!(stat & MIISTATUS_BUSY)) {
616 /* reset MII command register */
617 ethoc_write(priv, MIICOMMAND, 0);
Thierry Redinga1702852009-03-27 00:12:24 -0700618 return 0;
Jonas Bonnb46773d2010-06-11 02:47:39 +0000619 }
Thierry Redinga1702852009-03-27 00:12:24 -0700620
621 schedule();
622 }
623
624 return -EBUSY;
625}
626
627static int ethoc_mdio_reset(struct mii_bus *bus)
628{
629 return 0;
630}
631
632static void ethoc_mdio_poll(struct net_device *dev)
633{
634}
635
Jonas Bonnf78f09f2010-07-26 18:45:05 -0700636static int __devinit ethoc_mdio_probe(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700637{
638 struct ethoc *priv = netdev_priv(dev);
639 struct phy_device *phy;
Jonas Bonn637f33b82010-06-11 02:47:37 +0000640 int err;
Thierry Redinga1702852009-03-27 00:12:24 -0700641
Jonas Bonn637f33b82010-06-11 02:47:37 +0000642 if (priv->phy_id != -1) {
643 phy = priv->mdio->phy_map[priv->phy_id];
644 } else {
645 phy = phy_find_first(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -0700646 }
647
648 if (!phy) {
649 dev_err(&dev->dev, "no PHY found\n");
650 return -ENXIO;
651 }
652
Jonas Bonn637f33b82010-06-11 02:47:37 +0000653 err = phy_connect_direct(dev, phy, ethoc_mdio_poll, 0,
Thierry Redinga1702852009-03-27 00:12:24 -0700654 PHY_INTERFACE_MODE_GMII);
Jonas Bonn637f33b82010-06-11 02:47:37 +0000655 if (err) {
Thierry Redinga1702852009-03-27 00:12:24 -0700656 dev_err(&dev->dev, "could not attach to PHY\n");
Jonas Bonn637f33b82010-06-11 02:47:37 +0000657 return err;
Thierry Redinga1702852009-03-27 00:12:24 -0700658 }
659
660 priv->phy = phy;
661 return 0;
662}
663
664static int ethoc_open(struct net_device *dev)
665{
666 struct ethoc *priv = netdev_priv(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700667 int ret;
668
669 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
670 dev->name, dev);
671 if (ret)
672 return ret;
673
David S. Miller5cf3e032010-07-07 18:23:19 -0700674 ethoc_init_ring(priv, dev->mem_start);
Thierry Redinga1702852009-03-27 00:12:24 -0700675 ethoc_reset(priv);
676
677 if (netif_queue_stopped(dev)) {
678 dev_dbg(&dev->dev, " resuming queue\n");
679 netif_wake_queue(dev);
680 } else {
681 dev_dbg(&dev->dev, " starting queue\n");
682 netif_start_queue(dev);
683 }
684
685 phy_start(priv->phy);
686 napi_enable(&priv->napi);
687
688 if (netif_msg_ifup(priv)) {
689 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
690 dev->base_addr, dev->mem_start, dev->mem_end);
691 }
692
693 return 0;
694}
695
696static int ethoc_stop(struct net_device *dev)
697{
698 struct ethoc *priv = netdev_priv(dev);
699
700 napi_disable(&priv->napi);
701
702 if (priv->phy)
703 phy_stop(priv->phy);
704
705 ethoc_disable_rx_and_tx(priv);
706 free_irq(dev->irq, dev);
707
708 if (!netif_queue_stopped(dev))
709 netif_stop_queue(dev);
710
711 return 0;
712}
713
714static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
715{
716 struct ethoc *priv = netdev_priv(dev);
717 struct mii_ioctl_data *mdio = if_mii(ifr);
718 struct phy_device *phy = NULL;
719
720 if (!netif_running(dev))
721 return -EINVAL;
722
723 if (cmd != SIOCGMIIPHY) {
724 if (mdio->phy_id >= PHY_MAX_ADDR)
725 return -ERANGE;
726
727 phy = priv->mdio->phy_map[mdio->phy_id];
728 if (!phy)
729 return -ENODEV;
730 } else {
731 phy = priv->phy;
732 }
733
Richard Cochran28b04112010-07-17 08:48:55 +0000734 return phy_mii_ioctl(phy, ifr, cmd);
Thierry Redinga1702852009-03-27 00:12:24 -0700735}
736
737static int ethoc_config(struct net_device *dev, struct ifmap *map)
738{
739 return -ENOSYS;
740}
741
742static int ethoc_set_mac_address(struct net_device *dev, void *addr)
743{
744 struct ethoc *priv = netdev_priv(dev);
745 u8 *mac = (u8 *)addr;
746
747 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
748 (mac[4] << 8) | (mac[5] << 0));
749 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
750
751 return 0;
752}
753
754static void ethoc_set_multicast_list(struct net_device *dev)
755{
756 struct ethoc *priv = netdev_priv(dev);
757 u32 mode = ethoc_read(priv, MODER);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000758 struct netdev_hw_addr *ha;
Thierry Redinga1702852009-03-27 00:12:24 -0700759 u32 hash[2] = { 0, 0 };
760
761 /* set loopback mode if requested */
762 if (dev->flags & IFF_LOOPBACK)
763 mode |= MODER_LOOP;
764 else
765 mode &= ~MODER_LOOP;
766
767 /* receive broadcast frames if requested */
768 if (dev->flags & IFF_BROADCAST)
769 mode &= ~MODER_BRO;
770 else
771 mode |= MODER_BRO;
772
773 /* enable promiscuous mode if requested */
774 if (dev->flags & IFF_PROMISC)
775 mode |= MODER_PRO;
776 else
777 mode &= ~MODER_PRO;
778
779 ethoc_write(priv, MODER, mode);
780
781 /* receive multicast frames */
782 if (dev->flags & IFF_ALLMULTI) {
783 hash[0] = 0xffffffff;
784 hash[1] = 0xffffffff;
785 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000786 netdev_for_each_mc_addr(ha, dev) {
787 u32 crc = ether_crc(ETH_ALEN, ha->addr);
Thierry Redinga1702852009-03-27 00:12:24 -0700788 int bit = (crc >> 26) & 0x3f;
789 hash[bit >> 5] |= 1 << (bit & 0x1f);
790 }
791 }
792
793 ethoc_write(priv, ETH_HASH0, hash[0]);
794 ethoc_write(priv, ETH_HASH1, hash[1]);
795}
796
797static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
798{
799 return -ENOSYS;
800}
801
802static void ethoc_tx_timeout(struct net_device *dev)
803{
804 struct ethoc *priv = netdev_priv(dev);
805 u32 pending = ethoc_read(priv, INT_SOURCE);
806 if (likely(pending))
807 ethoc_interrupt(dev->irq, dev);
808}
809
Stephen Hemminger613573252009-08-31 19:50:58 +0000810static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700811{
812 struct ethoc *priv = netdev_priv(dev);
813 struct ethoc_bd bd;
814 unsigned int entry;
815 void *dest;
816
817 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000818 dev->stats.tx_errors++;
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000819 goto out;
Thierry Redinga1702852009-03-27 00:12:24 -0700820 }
821
822 entry = priv->cur_tx % priv->num_tx;
823 spin_lock_irq(&priv->lock);
824 priv->cur_tx++;
825
826 ethoc_read_bd(priv, entry, &bd);
827 if (unlikely(skb->len < ETHOC_ZLEN))
828 bd.stat |= TX_BD_PAD;
829 else
830 bd.stat &= ~TX_BD_PAD;
831
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000832 dest = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700833 memcpy_toio(dest, skb->data, skb->len);
834
835 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
836 bd.stat |= TX_BD_LEN(skb->len);
837 ethoc_write_bd(priv, entry, &bd);
838
839 bd.stat |= TX_BD_READY;
840 ethoc_write_bd(priv, entry, &bd);
841
842 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
843 dev_dbg(&dev->dev, "stopping queue\n");
844 netif_stop_queue(dev);
845 }
846
Thierry Redinga1702852009-03-27 00:12:24 -0700847 spin_unlock_irq(&priv->lock);
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000848out:
849 dev_kfree_skb(skb);
Thierry Redinga1702852009-03-27 00:12:24 -0700850 return NETDEV_TX_OK;
851}
852
853static const struct net_device_ops ethoc_netdev_ops = {
854 .ndo_open = ethoc_open,
855 .ndo_stop = ethoc_stop,
856 .ndo_do_ioctl = ethoc_ioctl,
857 .ndo_set_config = ethoc_config,
858 .ndo_set_mac_address = ethoc_set_mac_address,
859 .ndo_set_multicast_list = ethoc_set_multicast_list,
860 .ndo_change_mtu = ethoc_change_mtu,
861 .ndo_tx_timeout = ethoc_tx_timeout,
Thierry Redinga1702852009-03-27 00:12:24 -0700862 .ndo_start_xmit = ethoc_start_xmit,
863};
864
865/**
866 * ethoc_probe() - initialize OpenCores ethernet MAC
867 * pdev: platform device
868 */
Jonas Bonnf78f09f2010-07-26 18:45:05 -0700869static int __devinit ethoc_probe(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -0700870{
871 struct net_device *netdev = NULL;
872 struct resource *res = NULL;
873 struct resource *mmio = NULL;
874 struct resource *mem = NULL;
875 struct ethoc *priv = NULL;
876 unsigned int phy;
Jonas Bonnc527f812010-06-11 02:47:34 +0000877 int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700878 int ret = 0;
879
880 /* allocate networking device */
881 netdev = alloc_etherdev(sizeof(struct ethoc));
882 if (!netdev) {
883 dev_err(&pdev->dev, "cannot allocate network device\n");
884 ret = -ENOMEM;
885 goto out;
886 }
887
888 SET_NETDEV_DEV(netdev, &pdev->dev);
889 platform_set_drvdata(pdev, netdev);
890
891 /* obtain I/O memory space */
892 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
893 if (!res) {
894 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
895 ret = -ENXIO;
896 goto free;
897 }
898
899 mmio = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -0800900 resource_size(res), res->name);
Julia Lawall463889e2009-07-27 06:13:30 +0000901 if (!mmio) {
Thierry Redinga1702852009-03-27 00:12:24 -0700902 dev_err(&pdev->dev, "cannot request I/O memory space\n");
903 ret = -ENXIO;
904 goto free;
905 }
906
907 netdev->base_addr = mmio->start;
908
909 /* obtain buffer memory space */
910 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thomas Chou0baa0802009-10-04 23:33:20 +0000911 if (res) {
912 mem = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -0800913 resource_size(res), res->name);
Thomas Chou0baa0802009-10-04 23:33:20 +0000914 if (!mem) {
915 dev_err(&pdev->dev, "cannot request memory space\n");
916 ret = -ENXIO;
917 goto free;
918 }
919
920 netdev->mem_start = mem->start;
921 netdev->mem_end = mem->end;
Thierry Redinga1702852009-03-27 00:12:24 -0700922 }
923
Thierry Redinga1702852009-03-27 00:12:24 -0700924
925 /* obtain device IRQ number */
926 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
927 if (!res) {
928 dev_err(&pdev->dev, "cannot obtain IRQ\n");
929 ret = -ENXIO;
930 goto free;
931 }
932
933 netdev->irq = res->start;
934
935 /* setup driver-private data */
936 priv = netdev_priv(netdev);
937 priv->netdev = netdev;
Thomas Chou0baa0802009-10-04 23:33:20 +0000938 priv->dma_alloc = 0;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000939 priv->io_region_size = mmio->end - mmio->start + 1;
Thierry Redinga1702852009-03-27 00:12:24 -0700940
941 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
Tobias Klauserd8645842010-01-15 01:48:22 -0800942 resource_size(mmio));
Thierry Redinga1702852009-03-27 00:12:24 -0700943 if (!priv->iobase) {
944 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
945 ret = -ENXIO;
946 goto error;
947 }
948
Thomas Chou0baa0802009-10-04 23:33:20 +0000949 if (netdev->mem_end) {
950 priv->membase = devm_ioremap_nocache(&pdev->dev,
Tobias Klauserd8645842010-01-15 01:48:22 -0800951 netdev->mem_start, resource_size(mem));
Thomas Chou0baa0802009-10-04 23:33:20 +0000952 if (!priv->membase) {
953 dev_err(&pdev->dev, "cannot remap memory space\n");
954 ret = -ENXIO;
955 goto error;
956 }
957 } else {
958 /* Allocate buffer memory */
Jonas Bonna71fba92010-06-11 02:47:40 +0000959 priv->membase = dmam_alloc_coherent(&pdev->dev,
Thomas Chou0baa0802009-10-04 23:33:20 +0000960 buffer_size, (void *)&netdev->mem_start,
961 GFP_KERNEL);
962 if (!priv->membase) {
963 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
964 buffer_size);
965 ret = -ENOMEM;
966 goto error;
967 }
968 netdev->mem_end = netdev->mem_start + buffer_size;
969 priv->dma_alloc = buffer_size;
Thierry Redinga1702852009-03-27 00:12:24 -0700970 }
971
Jonas Bonnc527f812010-06-11 02:47:34 +0000972 /* calculate the number of TX/RX buffers, maximum 128 supported */
973 num_bd = min_t(unsigned int,
974 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
975 priv->num_tx = max(2, num_bd / 4);
976 priv->num_rx = num_bd - priv->num_tx;
977
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000978 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void*), GFP_KERNEL);
979 if (!priv->vma) {
980 ret = -ENOMEM;
981 goto error;
982 }
983
Thierry Redinga1702852009-03-27 00:12:24 -0700984 /* Allow the platform setup code to pass in a MAC address. */
985 if (pdev->dev.platform_data) {
Jonas Bonne0f42582010-11-25 02:30:25 +0000986 struct ethoc_platform_data *pdata = pdev->dev.platform_data;
Thierry Redinga1702852009-03-27 00:12:24 -0700987 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
988 priv->phy_id = pdata->phy_id;
Jonas Bonne0f42582010-11-25 02:30:25 +0000989 } else {
990 priv->phy_id = -1;
991
992#ifdef CONFIG_OF
993 {
994 const uint8_t* mac;
995
996 mac = of_get_property(pdev->dev.of_node,
997 "local-mac-address",
998 NULL);
999 if (mac)
1000 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
1001 }
1002#endif
Thierry Redinga1702852009-03-27 00:12:24 -07001003 }
1004
1005 /* Check that the given MAC address is valid. If it isn't, read the
1006 * current MAC from the controller. */
1007 if (!is_valid_ether_addr(netdev->dev_addr))
1008 ethoc_get_mac_address(netdev, netdev->dev_addr);
1009
1010 /* Check the MAC again for validity, if it still isn't choose and
1011 * program a random one. */
1012 if (!is_valid_ether_addr(netdev->dev_addr))
1013 random_ether_addr(netdev->dev_addr);
1014
1015 ethoc_set_mac_address(netdev, netdev->dev_addr);
1016
1017 /* register MII bus */
1018 priv->mdio = mdiobus_alloc();
1019 if (!priv->mdio) {
1020 ret = -ENOMEM;
1021 goto free;
1022 }
1023
1024 priv->mdio->name = "ethoc-mdio";
1025 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1026 priv->mdio->name, pdev->id);
1027 priv->mdio->read = ethoc_mdio_read;
1028 priv->mdio->write = ethoc_mdio_write;
1029 priv->mdio->reset = ethoc_mdio_reset;
1030 priv->mdio->priv = priv;
1031
1032 priv->mdio->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
1033 if (!priv->mdio->irq) {
1034 ret = -ENOMEM;
1035 goto free_mdio;
1036 }
1037
1038 for (phy = 0; phy < PHY_MAX_ADDR; phy++)
1039 priv->mdio->irq[phy] = PHY_POLL;
1040
1041 ret = mdiobus_register(priv->mdio);
1042 if (ret) {
1043 dev_err(&netdev->dev, "failed to register MDIO bus\n");
1044 goto free_mdio;
1045 }
1046
1047 ret = ethoc_mdio_probe(netdev);
1048 if (ret) {
1049 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1050 goto error;
1051 }
1052
1053 ether_setup(netdev);
1054
1055 /* setup the net_device structure */
1056 netdev->netdev_ops = &ethoc_netdev_ops;
1057 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1058 netdev->features |= 0;
1059
1060 /* setup NAPI */
Thierry Redinga1702852009-03-27 00:12:24 -07001061 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1062
1063 spin_lock_init(&priv->rx_lock);
1064 spin_lock_init(&priv->lock);
1065
1066 ret = register_netdev(netdev);
1067 if (ret < 0) {
1068 dev_err(&netdev->dev, "failed to register interface\n");
Thomas Chouee02a4e2010-05-23 16:44:02 +00001069 goto error2;
Thierry Redinga1702852009-03-27 00:12:24 -07001070 }
1071
1072 goto out;
1073
Thomas Chouee02a4e2010-05-23 16:44:02 +00001074error2:
1075 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001076error:
1077 mdiobus_unregister(priv->mdio);
1078free_mdio:
1079 kfree(priv->mdio->irq);
1080 mdiobus_free(priv->mdio);
1081free:
1082 free_netdev(netdev);
1083out:
1084 return ret;
1085}
1086
1087/**
1088 * ethoc_remove() - shutdown OpenCores ethernet MAC
1089 * @pdev: platform device
1090 */
Jonas Bonnf78f09f2010-07-26 18:45:05 -07001091static int __devexit ethoc_remove(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -07001092{
1093 struct net_device *netdev = platform_get_drvdata(pdev);
1094 struct ethoc *priv = netdev_priv(netdev);
1095
1096 platform_set_drvdata(pdev, NULL);
1097
1098 if (netdev) {
Thomas Chouee02a4e2010-05-23 16:44:02 +00001099 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001100 phy_disconnect(priv->phy);
1101 priv->phy = NULL;
1102
1103 if (priv->mdio) {
1104 mdiobus_unregister(priv->mdio);
1105 kfree(priv->mdio->irq);
1106 mdiobus_free(priv->mdio);
1107 }
Thierry Redinga1702852009-03-27 00:12:24 -07001108 unregister_netdev(netdev);
1109 free_netdev(netdev);
1110 }
1111
1112 return 0;
1113}
1114
1115#ifdef CONFIG_PM
1116static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1117{
1118 return -ENOSYS;
1119}
1120
1121static int ethoc_resume(struct platform_device *pdev)
1122{
1123 return -ENOSYS;
1124}
1125#else
1126# define ethoc_suspend NULL
1127# define ethoc_resume NULL
1128#endif
1129
Jonas Bonne0f42582010-11-25 02:30:25 +00001130#ifdef CONFIG_OF
1131static struct of_device_id ethoc_match[] = {
1132 {
1133 .compatible = "opencores,ethoc",
1134 },
1135 {},
1136};
1137MODULE_DEVICE_TABLE(of, ethoc_match);
1138#endif
1139
Thierry Redinga1702852009-03-27 00:12:24 -07001140static struct platform_driver ethoc_driver = {
1141 .probe = ethoc_probe,
Jonas Bonnf78f09f2010-07-26 18:45:05 -07001142 .remove = __devexit_p(ethoc_remove),
Thierry Redinga1702852009-03-27 00:12:24 -07001143 .suspend = ethoc_suspend,
1144 .resume = ethoc_resume,
1145 .driver = {
1146 .name = "ethoc",
Jonas Bonne0f42582010-11-25 02:30:25 +00001147 .owner = THIS_MODULE,
1148#ifdef CONFIG_OF
1149 .of_match_table = ethoc_match,
1150#endif
Thierry Redinga1702852009-03-27 00:12:24 -07001151 },
1152};
1153
1154static int __init ethoc_init(void)
1155{
1156 return platform_driver_register(&ethoc_driver);
1157}
1158
1159static void __exit ethoc_exit(void)
1160{
1161 platform_driver_unregister(&ethoc_driver);
1162}
1163
1164module_init(ethoc_init);
1165module_exit(ethoc_exit);
1166
1167MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1168MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1169MODULE_LICENSE("GPL v2");
1170