blob: 4e91ee6e27c8e6e59810a91fe4c8ef0bc59e5e3c [file] [log] [blame]
Eric Miao49cbe782009-01-20 14:15:18 +08001/*
2 * linux/arch/arm/mach-mmp/time.c
3 *
4 * Support for clocksource and clockevents
5 *
6 * Copyright (C) 2008 Marvell International Ltd.
7 * All rights reserved.
8 *
9 * 2008-04-11: Jason Chagas <Jason.chagas@marvell.com>
10 * 2008-10-08: Bin Yang <bin.yang@marvell.com>
11 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012 * The timers module actually includes three timers, each timer with up to
Eric Miao49cbe782009-01-20 14:15:18 +080013 * three match comparators. Timer #0 is used here in free-running mode as
14 * the clock source, and match comparator #1 used as clock event device.
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
20
21#include <linux/init.h>
22#include <linux/kernel.h>
23#include <linux/interrupt.h>
24#include <linux/clockchips.h>
25
26#include <linux/io.h>
27#include <linux/irq.h>
28#include <linux/sched.h>
Eric Miao49cbe782009-01-20 14:15:18 +080029
Russell King28bb7bc2010-12-15 21:46:48 +000030#include <asm/sched_clock.h>
Eric Miao49cbe782009-01-20 14:15:18 +080031#include <mach/addr-map.h>
32#include <mach/regs-timers.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050033#include <mach/regs-apbc.h>
Eric Miao49cbe782009-01-20 14:15:18 +080034#include <mach/irqs.h>
Haojian Zhuang2f7e8fa2009-12-04 09:41:28 -050035#include <mach/cputype.h>
36#include <asm/mach/time.h>
Eric Miao49cbe782009-01-20 14:15:18 +080037
38#include "clock.h"
39
40#define TIMERS_VIRT_BASE TIMERS1_VIRT_BASE
41
42#define MAX_DELTA (0xfffffffe)
43#define MIN_DELTA (16)
44
Russell King28bb7bc2010-12-15 21:46:48 +000045static DEFINE_CLOCK_DATA(cd);
Eric Miao49cbe782009-01-20 14:15:18 +080046
47/*
48 * FIXME: the timer needs some delay to stablize the counter capture
49 */
50static inline uint32_t timer_read(void)
51{
52 int delay = 100;
53
Lennert Buytenhek71c0c342011-08-10 02:37:34 +080054 __raw_writel(1, TIMERS_VIRT_BASE + TMR_CVWR(1));
Eric Miao49cbe782009-01-20 14:15:18 +080055
56 while (delay--)
57 cpu_relax();
58
Lennert Buytenhek71c0c342011-08-10 02:37:34 +080059 return __raw_readl(TIMERS_VIRT_BASE + TMR_CVWR(1));
Eric Miao49cbe782009-01-20 14:15:18 +080060}
61
Russell King5e06b642010-12-15 19:19:25 +000062unsigned long long notrace sched_clock(void)
Eric Miao49cbe782009-01-20 14:15:18 +080063{
Russell King28bb7bc2010-12-15 21:46:48 +000064 u32 cyc = timer_read();
65 return cyc_to_sched_clock(&cd, cyc, (u32)~0);
66}
67
68static void notrace mmp_update_sched_clock(void)
69{
70 u32 cyc = timer_read();
71 update_sched_clock(&cd, cyc, (u32)~0);
Eric Miao49cbe782009-01-20 14:15:18 +080072}
73
74static irqreturn_t timer_interrupt(int irq, void *dev_id)
75{
76 struct clock_event_device *c = dev_id;
77
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080078 /*
79 * Clear pending interrupt status.
80 */
81 __raw_writel(0x01, TIMERS_VIRT_BASE + TMR_ICR(0));
82
83 /*
84 * Disable timer 0.
85 */
86 __raw_writel(0x02, TIMERS_VIRT_BASE + TMR_CER);
87
Eric Miao49cbe782009-01-20 14:15:18 +080088 c->event_handler(c);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080089
Eric Miao49cbe782009-01-20 14:15:18 +080090 return IRQ_HANDLED;
91}
92
93static int timer_set_next_event(unsigned long delta,
94 struct clock_event_device *dev)
95{
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +080096 unsigned long flags;
Eric Miao49cbe782009-01-20 14:15:18 +080097
98 local_irq_save(flags);
99
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800100 /*
101 * Disable timer 0.
102 */
103 __raw_writel(0x02, TIMERS_VIRT_BASE + TMR_CER);
104
105 /*
106 * Clear and enable timer match 0 interrupt.
107 */
Eric Miao49cbe782009-01-20 14:15:18 +0800108 __raw_writel(0x01, TIMERS_VIRT_BASE + TMR_ICR(0));
109 __raw_writel(0x01, TIMERS_VIRT_BASE + TMR_IER(0));
110
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800111 /*
112 * Setup new clockevent timer value.
113 */
114 __raw_writel(delta - 1, TIMERS_VIRT_BASE + TMR_TN_MM(0, 0));
115
116 /*
117 * Enable timer 0.
118 */
119 __raw_writel(0x03, TIMERS_VIRT_BASE + TMR_CER);
Eric Miao49cbe782009-01-20 14:15:18 +0800120
121 local_irq_restore(flags);
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800122
Eric Miao49cbe782009-01-20 14:15:18 +0800123 return 0;
124}
125
126static void timer_set_mode(enum clock_event_mode mode,
127 struct clock_event_device *dev)
128{
129 unsigned long flags;
130
131 local_irq_save(flags);
132 switch (mode) {
133 case CLOCK_EVT_MODE_ONESHOT:
134 case CLOCK_EVT_MODE_UNUSED:
135 case CLOCK_EVT_MODE_SHUTDOWN:
136 /* disable the matching interrupt */
137 __raw_writel(0x00, TIMERS_VIRT_BASE + TMR_IER(0));
138 break;
139 case CLOCK_EVT_MODE_RESUME:
140 case CLOCK_EVT_MODE_PERIODIC:
141 break;
142 }
143 local_irq_restore(flags);
144}
145
146static struct clock_event_device ckevt = {
147 .name = "clockevent",
148 .features = CLOCK_EVT_FEAT_ONESHOT,
149 .shift = 32,
150 .rating = 200,
151 .set_next_event = timer_set_next_event,
152 .set_mode = timer_set_mode,
153};
154
Coly Lif5c81a32009-04-23 03:04:45 +0800155static cycle_t clksrc_read(struct clocksource *cs)
Eric Miao49cbe782009-01-20 14:15:18 +0800156{
157 return timer_read();
158}
159
160static struct clocksource cksrc = {
161 .name = "clocksource",
Eric Miao49cbe782009-01-20 14:15:18 +0800162 .rating = 200,
163 .read = clksrc_read,
164 .mask = CLOCKSOURCE_MASK(32),
165 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
166};
167
168static void __init timer_config(void)
169{
170 uint32_t ccr = __raw_readl(TIMERS_VIRT_BASE + TMR_CCR);
Eric Miao49cbe782009-01-20 14:15:18 +0800171
Lennert Buytenhek7ce5ae32011-08-10 02:36:59 +0800172 __raw_writel(0x0, TIMERS_VIRT_BASE + TMR_CER); /* disable */
Eric Miao49cbe782009-01-20 14:15:18 +0800173
Lennert Buytenhek7ce5ae32011-08-10 02:36:59 +0800174 ccr &= (cpu_is_mmp2()) ? (TMR_CCR_CS_0(0) | TMR_CCR_CS_1(0)) :
175 (TMR_CCR_CS_0(3) | TMR_CCR_CS_1(3));
Eric Miao49cbe782009-01-20 14:15:18 +0800176 __raw_writel(ccr, TIMERS_VIRT_BASE + TMR_CCR);
177
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800178 /* set timer 0 to periodic mode, and timer 1 to free-running mode */
179 __raw_writel(0x2, TIMERS_VIRT_BASE + TMR_CMR);
Eric Miao49cbe782009-01-20 14:15:18 +0800180
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800181 __raw_writel(0x1, TIMERS_VIRT_BASE + TMR_PLCR(0)); /* periodic */
Eric Miao49cbe782009-01-20 14:15:18 +0800182 __raw_writel(0x7, TIMERS_VIRT_BASE + TMR_ICR(0)); /* clear status */
183 __raw_writel(0x0, TIMERS_VIRT_BASE + TMR_IER(0));
184
Lennert Buytenhek7ce5ae32011-08-10 02:36:59 +0800185 __raw_writel(0x0, TIMERS_VIRT_BASE + TMR_PLCR(1)); /* free-running */
186 __raw_writel(0x7, TIMERS_VIRT_BASE + TMR_ICR(1)); /* clear status */
187 __raw_writel(0x0, TIMERS_VIRT_BASE + TMR_IER(1));
188
Lennert Buytenhekaf9dafb2011-08-10 02:37:55 +0800189 /* enable timer 1 counter */
190 __raw_writel(0x2, TIMERS_VIRT_BASE + TMR_CER);
Eric Miao49cbe782009-01-20 14:15:18 +0800191}
192
193static struct irqaction timer_irq = {
194 .name = "timer",
195 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
196 .handler = timer_interrupt,
197 .dev_id = &ckevt,
198};
199
200void __init timer_init(int irq)
201{
202 timer_config();
203
Russell King28bb7bc2010-12-15 21:46:48 +0000204 init_sched_clock(&cd, mmp_update_sched_clock, 32, CLOCK_TICK_RATE);
Eric Miao49cbe782009-01-20 14:15:18 +0800205
206 ckevt.mult = div_sc(CLOCK_TICK_RATE, NSEC_PER_SEC, ckevt.shift);
207 ckevt.max_delta_ns = clockevent_delta2ns(MAX_DELTA, &ckevt);
208 ckevt.min_delta_ns = clockevent_delta2ns(MIN_DELTA, &ckevt);
209 ckevt.cpumask = cpumask_of(0);
210
Eric Miao49cbe782009-01-20 14:15:18 +0800211 setup_irq(irq, &timer_irq);
212
Russell King5975f492010-12-13 13:18:04 +0000213 clocksource_register_hz(&cksrc, CLOCK_TICK_RATE);
Eric Miao49cbe782009-01-20 14:15:18 +0800214 clockevents_register_device(&ckevt);
215}