blob: f895c9242a284614c6e65ddfe3b62fcdf3b85bb0 [file] [log] [blame]
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001/*
2 * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
Zhi Wang12d14cc2016-08-30 11:06:17 +080022 *
23 * Authors:
24 * Kevin Tian <kevin.tian@intel.com>
25 * Eddie Dong <eddie.dong@intel.com>
26 *
27 * Contributors:
28 * Niu Bing <bing.niu@intel.com>
29 * Zhi Wang <zhi.a.wang@intel.com>
30 *
Zhi Wang0ad35fe2016-06-16 08:07:00 -040031 */
32
33#ifndef _GVT_H_
34#define _GVT_H_
35
36#include "debug.h"
37#include "hypercall.h"
Zhi Wang12d14cc2016-08-30 11:06:17 +080038#include "mmio.h"
Zhi Wang82d375d2016-07-05 12:40:49 -040039#include "reg.h"
Zhi Wangc8fe6a682015-09-17 09:22:08 +080040#include "interrupt.h"
Zhi Wang2707e442016-03-28 23:23:16 +080041#include "gtt.h"
Zhi Wang0ad35fe2016-06-16 08:07:00 -040042
43#define GVT_MAX_VGPU 8
44
45enum {
46 INTEL_GVT_HYPERVISOR_XEN = 0,
47 INTEL_GVT_HYPERVISOR_KVM,
48};
49
50struct intel_gvt_host {
51 bool initialized;
52 int hypervisor_type;
53 struct intel_gvt_mpt *mpt;
54};
55
56extern struct intel_gvt_host intel_gvt_host;
57
58/* Describe per-platform limitations. */
59struct intel_gvt_device_info {
60 u32 max_support_vgpus;
Zhi Wang579cea52016-06-30 12:45:34 -040061 u32 cfg_space_size;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080062 u32 mmio_size;
Zhi Wang579cea52016-06-30 12:45:34 -040063 u32 mmio_bar;
Zhi Wangc8fe6a682015-09-17 09:22:08 +080064 unsigned long msi_cap_offset;
Zhi Wang2707e442016-03-28 23:23:16 +080065 u32 gtt_start_offset;
66 u32 gtt_entry_size;
67 u32 gtt_entry_size_shift;
Zhi Wang0ad35fe2016-06-16 08:07:00 -040068};
69
Zhi Wang28a60de2016-09-02 12:41:29 +080070/* GM resources owned by a vGPU */
71struct intel_vgpu_gm {
72 u64 aperture_sz;
73 u64 hidden_sz;
74 struct drm_mm_node low_gm_node;
75 struct drm_mm_node high_gm_node;
76};
77
78#define INTEL_GVT_MAX_NUM_FENCES 32
79
80/* Fences owned by a vGPU */
81struct intel_vgpu_fence {
82 struct drm_i915_fence_reg *regs[INTEL_GVT_MAX_NUM_FENCES];
83 u32 base;
84 u32 size;
85};
86
Zhi Wang82d375d2016-07-05 12:40:49 -040087struct intel_vgpu_mmio {
88 void *vreg;
89 void *sreg;
90};
91
92#define INTEL_GVT_MAX_CFG_SPACE_SZ 256
93#define INTEL_GVT_MAX_BAR_NUM 4
94
95struct intel_vgpu_pci_bar {
96 u64 size;
97 bool tracked;
98};
99
100struct intel_vgpu_cfg_space {
101 unsigned char virtual_cfg_space[INTEL_GVT_MAX_CFG_SPACE_SZ];
102 struct intel_vgpu_pci_bar bar[INTEL_GVT_MAX_BAR_NUM];
103};
104
105#define vgpu_cfg_space(vgpu) ((vgpu)->cfg_space.virtual_cfg_space)
106
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800107struct intel_vgpu_irq {
108 bool irq_warn_once[INTEL_GVT_EVENT_MAX];
109};
110
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400111struct intel_vgpu_opregion {
112 void *va;
113 u32 gfn[INTEL_GVT_OPREGION_PAGES];
114 struct page *pages[INTEL_GVT_OPREGION_PAGES];
115};
116
117#define vgpu_opregion(vgpu) (&(vgpu->opregion))
118
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400119struct intel_vgpu {
120 struct intel_gvt *gvt;
121 int id;
122 unsigned long handle; /* vGPU handle used by hypervisor MPT modules */
Zhi Wang82d375d2016-07-05 12:40:49 -0400123 bool active;
124 bool resetting;
Zhi Wang28a60de2016-09-02 12:41:29 +0800125
126 struct intel_vgpu_fence fence;
127 struct intel_vgpu_gm gm;
Zhi Wang82d375d2016-07-05 12:40:49 -0400128 struct intel_vgpu_cfg_space cfg_space;
129 struct intel_vgpu_mmio mmio;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800130 struct intel_vgpu_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800131 struct intel_vgpu_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400132 struct intel_vgpu_opregion opregion;
Zhi Wang28a60de2016-09-02 12:41:29 +0800133};
134
135struct intel_gvt_gm {
136 unsigned long vgpu_allocated_low_gm_size;
137 unsigned long vgpu_allocated_high_gm_size;
138};
139
140struct intel_gvt_fence {
141 unsigned long vgpu_allocated_fence_num;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400142};
143
Zhi Wang12d14cc2016-08-30 11:06:17 +0800144#define INTEL_GVT_MMIO_HASH_BITS 9
145
146struct intel_gvt_mmio {
147 u32 *mmio_attribute;
148 DECLARE_HASHTABLE(mmio_info_table, INTEL_GVT_MMIO_HASH_BITS);
149};
150
Zhi Wang579cea52016-06-30 12:45:34 -0400151struct intel_gvt_firmware {
152 void *cfg_space;
153 void *mmio;
154 bool firmware_loaded;
155};
156
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400157struct intel_gvt_opregion {
158 void *opregion_va;
159 u32 opregion_pa;
160};
161
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400162struct intel_gvt {
163 struct mutex lock;
164 bool initialized;
165
166 struct drm_i915_private *dev_priv;
167 struct idr vgpu_idr; /* vGPU IDR pool */
168
169 struct intel_gvt_device_info device_info;
Zhi Wang28a60de2016-09-02 12:41:29 +0800170 struct intel_gvt_gm gm;
171 struct intel_gvt_fence fence;
Zhi Wang12d14cc2016-08-30 11:06:17 +0800172 struct intel_gvt_mmio mmio;
Zhi Wang579cea52016-06-30 12:45:34 -0400173 struct intel_gvt_firmware firmware;
Zhi Wangc8fe6a682015-09-17 09:22:08 +0800174 struct intel_gvt_irq irq;
Zhi Wang2707e442016-03-28 23:23:16 +0800175 struct intel_gvt_gtt gtt;
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400176 struct intel_gvt_opregion opregion;
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400177};
178
Zhi Wang579cea52016-06-30 12:45:34 -0400179void intel_gvt_free_firmware(struct intel_gvt *gvt);
180int intel_gvt_load_firmware(struct intel_gvt *gvt);
181
Zhi Wang28a60de2016-09-02 12:41:29 +0800182/* Aperture/GM space definitions for GVT device */
183#define gvt_aperture_sz(gvt) (gvt->dev_priv->ggtt.mappable_end)
184#define gvt_aperture_pa_base(gvt) (gvt->dev_priv->ggtt.mappable_base)
185
186#define gvt_ggtt_gm_sz(gvt) (gvt->dev_priv->ggtt.base.total)
187#define gvt_hidden_sz(gvt) (gvt_ggtt_gm_sz(gvt) - gvt_aperture_sz(gvt))
188
189#define gvt_aperture_gmadr_base(gvt) (0)
190#define gvt_aperture_gmadr_end(gvt) (gvt_aperture_gmadr_base(gvt) \
191 + gvt_aperture_sz(gvt) - 1)
192
193#define gvt_hidden_gmadr_base(gvt) (gvt_aperture_gmadr_base(gvt) \
194 + gvt_aperture_sz(gvt))
195#define gvt_hidden_gmadr_end(gvt) (gvt_hidden_gmadr_base(gvt) \
196 + gvt_hidden_sz(gvt) - 1)
197
198#define gvt_fence_sz(gvt) (gvt->dev_priv->num_fence_regs)
199
200/* Aperture/GM space definitions for vGPU */
201#define vgpu_aperture_offset(vgpu) ((vgpu)->gm.low_gm_node.start)
202#define vgpu_hidden_offset(vgpu) ((vgpu)->gm.high_gm_node.start)
203#define vgpu_aperture_sz(vgpu) ((vgpu)->gm.aperture_sz)
204#define vgpu_hidden_sz(vgpu) ((vgpu)->gm.hidden_sz)
205
206#define vgpu_aperture_pa_base(vgpu) \
207 (gvt_aperture_pa_base(vgpu->gvt) + vgpu_aperture_offset(vgpu))
208
209#define vgpu_ggtt_gm_sz(vgpu) ((vgpu)->gm.aperture_sz + (vgpu)->gm.hidden_sz)
210
211#define vgpu_aperture_pa_end(vgpu) \
212 (vgpu_aperture_pa_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
213
214#define vgpu_aperture_gmadr_base(vgpu) (vgpu_aperture_offset(vgpu))
215#define vgpu_aperture_gmadr_end(vgpu) \
216 (vgpu_aperture_gmadr_base(vgpu) + vgpu_aperture_sz(vgpu) - 1)
217
218#define vgpu_hidden_gmadr_base(vgpu) (vgpu_hidden_offset(vgpu))
219#define vgpu_hidden_gmadr_end(vgpu) \
220 (vgpu_hidden_gmadr_base(vgpu) + vgpu_hidden_sz(vgpu) - 1)
221
222#define vgpu_fence_base(vgpu) (vgpu->fence.base)
223#define vgpu_fence_sz(vgpu) (vgpu->fence.size)
224
225struct intel_vgpu_creation_params {
226 __u64 handle;
227 __u64 low_gm_sz; /* in MB */
228 __u64 high_gm_sz; /* in MB */
229 __u64 fence_sz;
230 __s32 primary;
231 __u64 vgpu_id;
232};
233
234int intel_vgpu_alloc_resource(struct intel_vgpu *vgpu,
235 struct intel_vgpu_creation_params *param);
236void intel_vgpu_free_resource(struct intel_vgpu *vgpu);
237void intel_vgpu_write_fence(struct intel_vgpu *vgpu,
238 u32 fence, u64 value);
239
Zhi Wang82d375d2016-07-05 12:40:49 -0400240/* Macros for easily accessing vGPU virtual/shadow register */
241#define vgpu_vreg(vgpu, reg) \
242 (*(u32 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
243#define vgpu_vreg8(vgpu, reg) \
244 (*(u8 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
245#define vgpu_vreg16(vgpu, reg) \
246 (*(u16 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
247#define vgpu_vreg64(vgpu, reg) \
248 (*(u64 *)(vgpu->mmio.vreg + INTEL_GVT_MMIO_OFFSET(reg)))
249#define vgpu_sreg(vgpu, reg) \
250 (*(u32 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
251#define vgpu_sreg8(vgpu, reg) \
252 (*(u8 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
253#define vgpu_sreg16(vgpu, reg) \
254 (*(u16 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
255#define vgpu_sreg64(vgpu, reg) \
256 (*(u64 *)(vgpu->mmio.sreg + INTEL_GVT_MMIO_OFFSET(reg)))
257
258#define for_each_active_vgpu(gvt, vgpu, id) \
259 idr_for_each_entry((&(gvt)->vgpu_idr), (vgpu), (id)) \
260 for_each_if(vgpu->active)
261
262static inline void intel_vgpu_write_pci_bar(struct intel_vgpu *vgpu,
263 u32 offset, u32 val, bool low)
264{
265 u32 *pval;
266
267 /* BAR offset should be 32 bits algiend */
268 offset = rounddown(offset, 4);
269 pval = (u32 *)(vgpu_cfg_space(vgpu) + offset);
270
271 if (low) {
272 /*
273 * only update bit 31 - bit 4,
274 * leave the bit 3 - bit 0 unchanged.
275 */
276 *pval = (val & GENMASK(31, 4)) | (*pval & GENMASK(3, 0));
277 }
278}
279
280struct intel_vgpu *intel_gvt_create_vgpu(struct intel_gvt *gvt,
281 struct intel_vgpu_creation_params *
282 param);
283
284void intel_gvt_destroy_vgpu(struct intel_vgpu *vgpu);
285
Zhi Wang2707e442016-03-28 23:23:16 +0800286/* validating GM functions */
287#define vgpu_gmadr_is_aperture(vgpu, gmadr) \
288 ((gmadr >= vgpu_aperture_gmadr_base(vgpu)) && \
289 (gmadr <= vgpu_aperture_gmadr_end(vgpu)))
290
291#define vgpu_gmadr_is_hidden(vgpu, gmadr) \
292 ((gmadr >= vgpu_hidden_gmadr_base(vgpu)) && \
293 (gmadr <= vgpu_hidden_gmadr_end(vgpu)))
294
295#define vgpu_gmadr_is_valid(vgpu, gmadr) \
296 ((vgpu_gmadr_is_aperture(vgpu, gmadr) || \
297 (vgpu_gmadr_is_hidden(vgpu, gmadr))))
298
299#define gvt_gmadr_is_aperture(gvt, gmadr) \
300 ((gmadr >= gvt_aperture_gmadr_base(gvt)) && \
301 (gmadr <= gvt_aperture_gmadr_end(gvt)))
302
303#define gvt_gmadr_is_hidden(gvt, gmadr) \
304 ((gmadr >= gvt_hidden_gmadr_base(gvt)) && \
305 (gmadr <= gvt_hidden_gmadr_end(gvt)))
306
307#define gvt_gmadr_is_valid(gvt, gmadr) \
308 (gvt_gmadr_is_aperture(gvt, gmadr) || \
309 gvt_gmadr_is_hidden(gvt, gmadr))
310
311bool intel_gvt_ggtt_validate_range(struct intel_vgpu *vgpu, u64 addr, u32 size);
312int intel_gvt_ggtt_gmadr_g2h(struct intel_vgpu *vgpu, u64 g_addr, u64 *h_addr);
313int intel_gvt_ggtt_gmadr_h2g(struct intel_vgpu *vgpu, u64 h_addr, u64 *g_addr);
314int intel_gvt_ggtt_index_g2h(struct intel_vgpu *vgpu, unsigned long g_index,
315 unsigned long *h_index);
316int intel_gvt_ggtt_h2g_index(struct intel_vgpu *vgpu, unsigned long h_index,
317 unsigned long *g_index);
Zhi Wang4d60c5fd2016-07-20 01:14:38 -0400318
319int intel_vgpu_emulate_cfg_read(void *__vgpu, unsigned int offset,
320 void *p_data, unsigned int bytes);
321
322int intel_vgpu_emulate_cfg_write(void *__vgpu, unsigned int offset,
323 void *p_data, unsigned int bytes);
324
325void intel_gvt_clean_opregion(struct intel_gvt *gvt);
326int intel_gvt_init_opregion(struct intel_gvt *gvt);
327
328void intel_vgpu_clean_opregion(struct intel_vgpu *vgpu);
329int intel_vgpu_init_opregion(struct intel_vgpu *vgpu, u32 gpa);
330
331int intel_vgpu_emulate_opregion_request(struct intel_vgpu *vgpu, u32 swsci);
332
Zhi Wang0ad35fe2016-06-16 08:07:00 -0400333#include "mpt.h"
334
335#endif