blob: 2908881bad5139eac70a8b8973145f6f24e0a556 [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
Sakthivel Ke5742102013-04-17 16:26:36 +05302 * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
jack wangdbf9bfe2009-10-14 16:19:21 +08003 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080042#include "pm8001_sas.h"
43#include "pm8001_chips.h"
44
45static struct scsi_transport_template *pm8001_stt;
46
Sakthivel Ke5742102013-04-17 16:26:36 +053047/**
48 * chip info structure to identify chip key functionality as
49 * encryption available/not, no of ports, hw specific function ref
50 */
jack wangdbf9bfe2009-10-14 16:19:21 +080051static const struct pm8001_chip_info pm8001_chips[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +053052 [chip_8001] = {0, 8, &pm8001_8001_dispatch,},
Sakthivel Kf5860992013-04-17 16:37:02 +053053 [chip_8008] = {0, 8, &pm8001_80xx_dispatch,},
54 [chip_8009] = {1, 8, &pm8001_80xx_dispatch,},
55 [chip_8018] = {0, 16, &pm8001_80xx_dispatch,},
56 [chip_8019] = {1, 16, &pm8001_80xx_dispatch,},
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +053057 [chip_8074] = {0, 8, &pm8001_80xx_dispatch,},
58 [chip_8076] = {0, 16, &pm8001_80xx_dispatch,},
59 [chip_8077] = {0, 16, &pm8001_80xx_dispatch,},
Suresh Thiagarajand8571b12015-02-12 12:04:37 +053060 [chip_8006] = {0, 16, &pm8001_80xx_dispatch,},
Benjamin Rooddb9d4032015-10-30 10:53:25 -040061 [chip_8070] = {0, 8, &pm8001_80xx_dispatch,},
62 [chip_8072] = {0, 16, &pm8001_80xx_dispatch,},
jack wangdbf9bfe2009-10-14 16:19:21 +080063};
64static int pm8001_id;
65
66LIST_HEAD(hba_list);
67
Tejun Heo429305e2011-01-24 14:57:29 +010068struct workqueue_struct *pm8001_wq;
69
jack wangdbf9bfe2009-10-14 16:19:21 +080070/**
71 * The main structure which LLDD must register for scsi core.
72 */
73static struct scsi_host_template pm8001_sht = {
74 .module = THIS_MODULE,
75 .name = DRV_NAME,
76 .queuecommand = sas_queuecommand,
77 .target_alloc = sas_target_alloc,
Dan Williams11e16362011-09-20 15:11:03 -070078 .slave_configure = sas_slave_configure,
jack wangdbf9bfe2009-10-14 16:19:21 +080079 .scan_finished = pm8001_scan_finished,
80 .scan_start = pm8001_scan_start,
81 .change_queue_depth = sas_change_queue_depth,
jack wangdbf9bfe2009-10-14 16:19:21 +080082 .bios_param = sas_bios_param,
83 .can_queue = 1,
jack wangdbf9bfe2009-10-14 16:19:21 +080084 .this_id = -1,
85 .sg_tablesize = SG_ALL,
86 .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
87 .use_clustering = ENABLE_CLUSTERING,
88 .eh_device_reset_handler = sas_eh_device_reset_handler,
89 .eh_bus_reset_handler = sas_eh_bus_reset_handler,
jack wangdbf9bfe2009-10-14 16:19:21 +080090 .target_destroy = sas_target_destroy,
91 .ioctl = sas_ioctl,
92 .shost_attrs = pm8001_host_attrs,
Christoph Hellwigc40ecc12014-11-13 14:25:11 +010093 .track_queue_depth = 1,
jack wangdbf9bfe2009-10-14 16:19:21 +080094};
95
96/**
97 * Sas layer call this function to execute specific task.
98 */
99static struct sas_domain_function_template pm8001_transport_ops = {
100 .lldd_dev_found = pm8001_dev_found,
101 .lldd_dev_gone = pm8001_dev_gone,
102
103 .lldd_execute_task = pm8001_queue_command,
104 .lldd_control_phy = pm8001_phy_control,
105
106 .lldd_abort_task = pm8001_abort_task,
107 .lldd_abort_task_set = pm8001_abort_task_set,
108 .lldd_clear_aca = pm8001_clear_aca,
109 .lldd_clear_task_set = pm8001_clear_task_set,
110 .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
111 .lldd_lu_reset = pm8001_lu_reset,
112 .lldd_query_task = pm8001_query_task,
113};
114
115/**
116 *pm8001_phy_init - initiate our adapter phys
117 *@pm8001_ha: our hba structure.
118 *@phy_id: phy id.
119 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800120static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800121{
122 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
123 struct asd_sas_phy *sas_phy = &phy->sas_phy;
124 phy->phy_state = 0;
125 phy->pm8001_ha = pm8001_ha;
126 sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
127 sas_phy->class = SAS;
128 sas_phy->iproto = SAS_PROTOCOL_ALL;
129 sas_phy->tproto = 0;
130 sas_phy->type = PHY_TYPE_PHYSICAL;
131 sas_phy->role = PHY_ROLE_INITIATOR;
132 sas_phy->oob_mode = OOB_NOT_CONNECTED;
133 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
134 sas_phy->id = phy_id;
135 sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
136 sas_phy->frame_rcvd = &phy->frame_rcvd[0];
137 sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
138 sas_phy->lldd_phy = phy;
139}
140
141/**
142 *pm8001_free - free hba
143 *@pm8001_ha: our hba structure.
144 *
145 */
146static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
147{
148 int i;
jack wangdbf9bfe2009-10-14 16:19:21 +0800149
150 if (!pm8001_ha)
151 return;
152
153 for (i = 0; i < USI_MAX_MEMCNT; i++) {
154 if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
155 pci_free_consistent(pm8001_ha->pdev,
Sakthivel Kbfb48092013-02-04 12:10:02 +0530156 (pm8001_ha->memoryMap.region[i].total_len +
157 pm8001_ha->memoryMap.region[i].alignment),
jack wangdbf9bfe2009-10-14 16:19:21 +0800158 pm8001_ha->memoryMap.region[i].virt_ptr,
159 pm8001_ha->memoryMap.region[i].phys_addr);
160 }
161 }
162 PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
Tejun Heo429305e2011-01-24 14:57:29 +0100163 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +0800164 kfree(pm8001_ha->tags);
165 kfree(pm8001_ha);
166}
167
168#ifdef PM8001_USE_TASKLET
Sakthivel K1245ee52013-03-19 17:56:17 +0530169
170/**
171 * tasklet for 64 msi-x interrupt handler
172 * @opaque: the passed general host adapter struct
173 * Note: pm8001_tasklet is common for pm8001 & pm80xx
174 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800175static void pm8001_tasklet(unsigned long opaque)
176{
177 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530178 struct isr_param *irq_vector;
179
180 irq_vector = (struct isr_param *)opaque;
181 pm8001_ha = irq_vector->drv_inst;
jack wangdbf9bfe2009-10-14 16:19:21 +0800182 if (unlikely(!pm8001_ha))
183 BUG_ON(1);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530184 PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
jack wangdbf9bfe2009-10-14 16:19:21 +0800185}
186#endif
187
Sakthivel K1245ee52013-03-19 17:56:17 +0530188/**
189 * pm8001_interrupt_handler_msix - main MSIX interrupt handler.
190 * It obtains the vector number and calls the equivalent bottom
191 * half or services directly.
192 * @opaque: the passed outbound queue/vector. Host structure is
193 * retrieved from the same.
194 */
195static irqreturn_t pm8001_interrupt_handler_msix(int irq, void *opaque)
196{
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530197 struct isr_param *irq_vector;
198 struct pm8001_hba_info *pm8001_ha;
Sakthivel K1245ee52013-03-19 17:56:17 +0530199 irqreturn_t ret = IRQ_HANDLED;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530200 irq_vector = (struct isr_param *)opaque;
201 pm8001_ha = irq_vector->drv_inst;
202
Sakthivel K1245ee52013-03-19 17:56:17 +0530203 if (unlikely(!pm8001_ha))
204 return IRQ_NONE;
205 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
206 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530207#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530208 tasklet_schedule(&pm8001_ha->tasklet[irq_vector->irq_id]);
Sakthivel K1245ee52013-03-19 17:56:17 +0530209#else
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530210 ret = PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
Sakthivel K1245ee52013-03-19 17:56:17 +0530211#endif
212 return ret;
213}
214
215/**
216 * pm8001_interrupt_handler_intx - main INTx interrupt handler.
217 * @dev_id: sas_ha structure. The HBA is retrieved from sas_has structure.
218 */
219
220static irqreturn_t pm8001_interrupt_handler_intx(int irq, void *dev_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800221{
222 struct pm8001_hba_info *pm8001_ha;
223 irqreturn_t ret = IRQ_HANDLED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530224 struct sas_ha_struct *sha = dev_id;
jack wangdbf9bfe2009-10-14 16:19:21 +0800225 pm8001_ha = sha->lldd_ha;
226 if (unlikely(!pm8001_ha))
227 return IRQ_NONE;
228 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
229 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530230
jack wangdbf9bfe2009-10-14 16:19:21 +0800231#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530232 tasklet_schedule(&pm8001_ha->tasklet[0]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800233#else
Sakthivel Kf74cf272013-02-27 20:27:43 +0530234 ret = PM8001_CHIP_DISP->isr(pm8001_ha, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +0800235#endif
236 return ret;
237}
238
239/**
240 * pm8001_alloc - initiate our hba structure and 6 DMAs area.
241 * @pm8001_ha:our hba structure.
242 *
243 */
Sakthivel Ke590adf2013-02-27 20:25:25 +0530244static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
245 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800246{
247 int i;
248 spin_lock_init(&pm8001_ha->lock);
Tomas Henzl646cdf02014-07-09 17:21:01 +0530249 spin_lock_init(&pm8001_ha->bitmap_lock);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530250 PM8001_INIT_DBG(pm8001_ha,
251 pm8001_printk("pm8001_alloc: PHY:%x\n",
252 pm8001_ha->chip->n_phy));
jack wang1cc943a2009-12-07 17:22:42 +0800253 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800254 pm8001_phy_init(pm8001_ha, i);
jack wang1cc943a2009-12-07 17:22:42 +0800255 pm8001_ha->port[i].wide_port_phymap = 0;
256 pm8001_ha->port[i].port_attached = 0;
257 pm8001_ha->port[i].port_state = 0;
258 INIT_LIST_HEAD(&pm8001_ha->port[i].list);
259 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800260
jack_wang97ee2082009-11-05 22:33:51 +0800261 pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
262 if (!pm8001_ha->tags)
263 goto err_out;
jack wangdbf9bfe2009-10-14 16:19:21 +0800264 /* MPI Memory region 1 for AAP Event Log for fw */
265 pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
266 pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
267 pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
268 pm8001_ha->memoryMap.region[AAP1].alignment = 32;
269
270 /* MPI Memory region 2 for IOP Event Log for fw */
271 pm8001_ha->memoryMap.region[IOP].num_elements = 1;
272 pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
273 pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
274 pm8001_ha->memoryMap.region[IOP].alignment = 32;
275
Sakthivel Ke590adf2013-02-27 20:25:25 +0530276 for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
277 /* MPI Memory region 3 for consumer Index of inbound queues */
278 pm8001_ha->memoryMap.region[CI+i].num_elements = 1;
279 pm8001_ha->memoryMap.region[CI+i].element_size = 4;
280 pm8001_ha->memoryMap.region[CI+i].total_len = 4;
281 pm8001_ha->memoryMap.region[CI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800282
Sakthivel Ke590adf2013-02-27 20:25:25 +0530283 if ((ent->driver_data) != chip_8001) {
284 /* MPI Memory region 5 inbound queues */
285 pm8001_ha->memoryMap.region[IB+i].num_elements =
286 PM8001_MPI_QUEUE;
287 pm8001_ha->memoryMap.region[IB+i].element_size = 128;
288 pm8001_ha->memoryMap.region[IB+i].total_len =
289 PM8001_MPI_QUEUE * 128;
290 pm8001_ha->memoryMap.region[IB+i].alignment = 128;
291 } else {
292 pm8001_ha->memoryMap.region[IB+i].num_elements =
293 PM8001_MPI_QUEUE;
294 pm8001_ha->memoryMap.region[IB+i].element_size = 64;
295 pm8001_ha->memoryMap.region[IB+i].total_len =
296 PM8001_MPI_QUEUE * 64;
297 pm8001_ha->memoryMap.region[IB+i].alignment = 64;
298 }
299 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800300
Sakthivel Ke590adf2013-02-27 20:25:25 +0530301 for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
302 /* MPI Memory region 4 for producer Index of outbound queues */
303 pm8001_ha->memoryMap.region[PI+i].num_elements = 1;
304 pm8001_ha->memoryMap.region[PI+i].element_size = 4;
305 pm8001_ha->memoryMap.region[PI+i].total_len = 4;
306 pm8001_ha->memoryMap.region[PI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800307
Sakthivel Ke590adf2013-02-27 20:25:25 +0530308 if (ent->driver_data != chip_8001) {
309 /* MPI Memory region 6 Outbound queues */
310 pm8001_ha->memoryMap.region[OB+i].num_elements =
311 PM8001_MPI_QUEUE;
312 pm8001_ha->memoryMap.region[OB+i].element_size = 128;
313 pm8001_ha->memoryMap.region[OB+i].total_len =
314 PM8001_MPI_QUEUE * 128;
315 pm8001_ha->memoryMap.region[OB+i].alignment = 128;
316 } else {
317 /* MPI Memory region 6 Outbound queues */
318 pm8001_ha->memoryMap.region[OB+i].num_elements =
319 PM8001_MPI_QUEUE;
320 pm8001_ha->memoryMap.region[OB+i].element_size = 64;
321 pm8001_ha->memoryMap.region[OB+i].total_len =
322 PM8001_MPI_QUEUE * 64;
323 pm8001_ha->memoryMap.region[OB+i].alignment = 64;
324 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800325
Sakthivel Ke590adf2013-02-27 20:25:25 +0530326 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800327 /* Memory region write DMA*/
328 pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
329 pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
330 pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
331 /* Memory region for devices*/
332 pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
333 pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
334 sizeof(struct pm8001_device);
335 pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
336 sizeof(struct pm8001_device);
337
338 /* Memory region for ccb_info*/
339 pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
340 pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
341 sizeof(struct pm8001_ccb_info);
342 pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
343 sizeof(struct pm8001_ccb_info);
344
Sakthivel K1c75a672013-03-19 18:06:40 +0530345 /* Memory region for fw flash */
346 pm8001_ha->memoryMap.region[FW_FLASH].total_len = 4096;
347
Anand Kumar Santhanamd078b512013-09-04 12:57:00 +0530348 pm8001_ha->memoryMap.region[FORENSIC_MEM].num_elements = 1;
349 pm8001_ha->memoryMap.region[FORENSIC_MEM].total_len = 0x10000;
350 pm8001_ha->memoryMap.region[FORENSIC_MEM].element_size = 0x10000;
351 pm8001_ha->memoryMap.region[FORENSIC_MEM].alignment = 0x10000;
jack wangdbf9bfe2009-10-14 16:19:21 +0800352 for (i = 0; i < USI_MAX_MEMCNT; i++) {
353 if (pm8001_mem_alloc(pm8001_ha->pdev,
354 &pm8001_ha->memoryMap.region[i].virt_ptr,
355 &pm8001_ha->memoryMap.region[i].phys_addr,
356 &pm8001_ha->memoryMap.region[i].phys_addr_hi,
357 &pm8001_ha->memoryMap.region[i].phys_addr_lo,
358 pm8001_ha->memoryMap.region[i].total_len,
359 pm8001_ha->memoryMap.region[i].alignment) != 0) {
360 PM8001_FAIL_DBG(pm8001_ha,
361 pm8001_printk("Mem%d alloc failed\n",
362 i));
363 goto err_out;
364 }
365 }
366
367 pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
368 for (i = 0; i < PM8001_MAX_DEVICES; i++) {
James Bottomleyaa9f8322013-05-07 14:44:06 -0700369 pm8001_ha->devices[i].dev_type = SAS_PHY_UNUSED;
jack wangdbf9bfe2009-10-14 16:19:21 +0800370 pm8001_ha->devices[i].id = i;
371 pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
372 pm8001_ha->devices[i].running_req = 0;
373 }
374 pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
375 for (i = 0; i < PM8001_MAX_CCB; i++) {
376 pm8001_ha->ccb_info[i].ccb_dma_handle =
377 pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
378 i * sizeof(struct pm8001_ccb_info);
jack_wang97ee2082009-11-05 22:33:51 +0800379 pm8001_ha->ccb_info[i].task = NULL;
380 pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
381 pm8001_ha->ccb_info[i].device = NULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800382 ++pm8001_ha->tags_num;
383 }
384 pm8001_ha->flags = PM8001F_INIT_TIME;
385 /* Initialize tags */
386 pm8001_tag_init(pm8001_ha);
387 return 0;
388err_out:
389 return 1;
390}
391
392/**
393 * pm8001_ioremap - remap the pci high physical address to kernal virtual
394 * address so that we can access them.
395 * @pm8001_ha:our hba structure.
396 */
397static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
398{
399 u32 bar;
400 u32 logicalBar = 0;
401 struct pci_dev *pdev;
402
403 pdev = pm8001_ha->pdev;
404 /* map pci mem (PMC pci base 0-3)*/
405 for (bar = 0; bar < 6; bar++) {
406 /*
407 ** logical BARs for SPC:
408 ** bar 0 and 1 - logical BAR0
409 ** bar 2 and 3 - logical BAR1
410 ** bar4 - logical BAR2
411 ** bar5 - logical BAR3
412 ** Skip the appropriate assignments:
413 */
414 if ((bar == 1) || (bar == 3))
415 continue;
416 if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
417 pm8001_ha->io_mem[logicalBar].membase =
418 pci_resource_start(pdev, bar);
jack wangdbf9bfe2009-10-14 16:19:21 +0800419 pm8001_ha->io_mem[logicalBar].memsize =
420 pci_resource_len(pdev, bar);
421 pm8001_ha->io_mem[logicalBar].memvirtaddr =
422 ioremap(pm8001_ha->io_mem[logicalBar].membase,
423 pm8001_ha->io_mem[logicalBar].memsize);
424 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530425 pm8001_printk("PCI: bar %d, logicalBar %d ",
426 bar, logicalBar));
427 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
428 "base addr %llx virt_addr=%llx len=%d\n",
429 (u64)pm8001_ha->io_mem[logicalBar].membase,
Anand Kumar Santhanamda1dccc2013-08-05 14:16:52 +0530430 (u64)(unsigned long)
431 pm8001_ha->io_mem[logicalBar].memvirtaddr,
jack wangdbf9bfe2009-10-14 16:19:21 +0800432 pm8001_ha->io_mem[logicalBar].memsize));
433 } else {
434 pm8001_ha->io_mem[logicalBar].membase = 0;
435 pm8001_ha->io_mem[logicalBar].memsize = 0;
436 pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
437 }
438 logicalBar++;
439 }
440 return 0;
441}
442
443/**
444 * pm8001_pci_alloc - initialize our ha card structure
445 * @pdev: pci device.
446 * @ent: ent
447 * @shost: scsi host struct which has been initialized before.
448 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800449static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530450 const struct pci_device_id *ent,
451 struct Scsi_Host *shost)
452
jack wangdbf9bfe2009-10-14 16:19:21 +0800453{
454 struct pm8001_hba_info *pm8001_ha;
455 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530456 int j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800457
458 pm8001_ha = sha->lldd_ha;
459 if (!pm8001_ha)
460 return NULL;
461
462 pm8001_ha->pdev = pdev;
463 pm8001_ha->dev = &pdev->dev;
Sakthivel Ke590adf2013-02-27 20:25:25 +0530464 pm8001_ha->chip_id = ent->driver_data;
jack wangdbf9bfe2009-10-14 16:19:21 +0800465 pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
466 pm8001_ha->irq = pdev->irq;
467 pm8001_ha->sas = sha;
468 pm8001_ha->shost = shost;
469 pm8001_ha->id = pm8001_id++;
jack wangdbf9bfe2009-10-14 16:19:21 +0800470 pm8001_ha->logging_level = 0x01;
471 sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
Sakthivel Kf74cf272013-02-27 20:27:43 +0530472 /* IOMB size is 128 for 8088/89 controllers */
473 if (pm8001_ha->chip_id != chip_8001)
474 pm8001_ha->iomb_size = IOMB_SIZE_SPCV;
475 else
476 pm8001_ha->iomb_size = IOMB_SIZE_SPC;
477
jack wangdbf9bfe2009-10-14 16:19:21 +0800478#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530479 /* Tasklet for non msi-x interrupt handler */
Benjamin Roodc913df32015-10-30 10:53:31 -0400480 if ((!pdev->msix_cap || !pci_msi_enabled())
481 || (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530482 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
483 (unsigned long)&(pm8001_ha->irq_vector[0]));
484 else
485 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
486 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
487 (unsigned long)&(pm8001_ha->irq_vector[j]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800488#endif
489 pm8001_ioremap(pm8001_ha);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530490 if (!pm8001_alloc(pm8001_ha, ent))
jack wangdbf9bfe2009-10-14 16:19:21 +0800491 return pm8001_ha;
492 pm8001_free(pm8001_ha);
493 return NULL;
494}
495
496/**
497 * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
498 * @pdev: pci device.
499 */
500static int pci_go_44(struct pci_dev *pdev)
501{
502 int rc;
503
504 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
505 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
506 if (rc) {
507 rc = pci_set_consistent_dma_mask(pdev,
508 DMA_BIT_MASK(32));
509 if (rc) {
510 dev_printk(KERN_ERR, &pdev->dev,
511 "44-bit DMA enable failed\n");
512 return rc;
513 }
514 }
515 } else {
516 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
517 if (rc) {
518 dev_printk(KERN_ERR, &pdev->dev,
519 "32-bit DMA enable failed\n");
520 return rc;
521 }
522 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
523 if (rc) {
524 dev_printk(KERN_ERR, &pdev->dev,
525 "32-bit consistent DMA enable failed\n");
526 return rc;
527 }
528 }
529 return rc;
530}
531
532/**
533 * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
534 * @shost: scsi host which has been allocated outside.
535 * @chip_info: our ha struct.
536 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800537static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
538 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800539{
540 int phy_nr, port_nr;
541 struct asd_sas_phy **arr_phy;
542 struct asd_sas_port **arr_port;
543 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
544
545 phy_nr = chip_info->n_phy;
546 port_nr = phy_nr;
547 memset(sha, 0x00, sizeof(*sha));
548 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
549 if (!arr_phy)
550 goto exit;
551 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
552 if (!arr_port)
553 goto exit_free2;
554
555 sha->sas_phy = arr_phy;
556 sha->sas_port = arr_port;
557 sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
558 if (!sha->lldd_ha)
559 goto exit_free1;
560
561 shost->transportt = pm8001_stt;
562 shost->max_id = PM8001_MAX_DEVICES;
563 shost->max_lun = 8;
564 shost->max_channel = 0;
565 shost->unique_id = pm8001_id;
566 shost->max_cmd_len = 16;
567 shost->can_queue = PM8001_CAN_QUEUE;
568 shost->cmd_per_lun = 32;
569 return 0;
570exit_free1:
571 kfree(arr_port);
572exit_free2:
573 kfree(arr_phy);
574exit:
575 return -1;
576}
577
578/**
579 * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
580 * @shost: scsi host which has been allocated outside
581 * @chip_info: our ha struct.
582 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800583static void pm8001_post_sas_ha_init(struct Scsi_Host *shost,
584 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800585{
586 int i = 0;
587 struct pm8001_hba_info *pm8001_ha;
588 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
589
590 pm8001_ha = sha->lldd_ha;
591 for (i = 0; i < chip_info->n_phy; i++) {
592 sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
593 sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
594 }
595 sha->sas_ha_name = DRV_NAME;
596 sha->dev = pm8001_ha->dev;
597
598 sha->lldd_module = THIS_MODULE;
599 sha->sas_addr = &pm8001_ha->sas_addr[0];
600 sha->num_phys = chip_info->n_phy;
jack wangdbf9bfe2009-10-14 16:19:21 +0800601 sha->core.shost = shost;
602}
603
604/**
605 * pm8001_init_sas_add - initialize sas address
606 * @chip_info: our ha struct.
607 *
608 * Currently we just set the fixed SAS address to our HBA,for manufacture,
609 * it should read from the EEPROM
610 */
611static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
612{
Sakthivel Ka33a0152013-03-19 18:07:35 +0530613 u8 i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800614#ifdef PM8001_READ_VPD
Sakthivel Ka33a0152013-03-19 18:07:35 +0530615 /* For new SPC controllers WWN is stored in flash vpd
616 * For SPC/SPCve controllers WWN is stored in EEPROM
617 * For Older SPC WWN is stored in NVMD
618 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800619 DECLARE_COMPLETION_ONSTACK(completion);
jack wang7c8356d2009-12-07 17:23:08 +0800620 struct pm8001_ioctl_payload payload;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530621 u16 deviceid;
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530622 int rc;
623
Sakthivel Ka33a0152013-03-19 18:07:35 +0530624 pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
jack wangdbf9bfe2009-10-14 16:19:21 +0800625 pm8001_ha->nvmd_completion = &completion;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530626
627 if (pm8001_ha->chip_id == chip_8001) {
Bradley Grovef49d2132013-12-19 10:50:56 -0500628 if (deviceid == 0x8081 || deviceid == 0x0042) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530629 payload.minor_function = 4;
630 payload.length = 4096;
631 } else {
632 payload.minor_function = 0;
633 payload.length = 128;
634 }
Benjamin Rood10efa462015-11-02 15:39:23 -0500635 } else if ((pm8001_ha->chip_id == chip_8070 ||
636 pm8001_ha->chip_id == chip_8072) &&
637 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
638 payload.minor_function = 4;
639 payload.length = 4096;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530640 } else {
641 payload.minor_function = 1;
642 payload.length = 4096;
643 }
644 payload.offset = 0;
645 payload.func_specific = kzalloc(payload.length, GFP_KERNEL);
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530646 if (!payload.func_specific) {
647 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("mem alloc fail\n"));
648 return;
649 }
650 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
651 if (rc) {
652 kfree(payload.func_specific);
653 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
654 return;
655 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800656 wait_for_completion(&completion);
Sakthivel Ka33a0152013-03-19 18:07:35 +0530657
658 for (i = 0, j = 0; i <= 7; i++, j++) {
659 if (pm8001_ha->chip_id == chip_8001) {
660 if (deviceid == 0x8081)
661 pm8001_ha->sas_addr[j] =
662 payload.func_specific[0x704 + i];
Bradley Grovef49d2132013-12-19 10:50:56 -0500663 else if (deviceid == 0x0042)
664 pm8001_ha->sas_addr[j] =
665 payload.func_specific[0x010 + i];
Benjamin Rood10efa462015-11-02 15:39:23 -0500666 } else if ((pm8001_ha->chip_id == chip_8070 ||
667 pm8001_ha->chip_id == chip_8072) &&
668 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
669 pm8001_ha->sas_addr[j] =
670 payload.func_specific[0x010 + i];
Sakthivel Ka33a0152013-03-19 18:07:35 +0530671 } else
672 pm8001_ha->sas_addr[j] =
673 payload.func_specific[0x804 + i];
674 }
675
jack wangdbf9bfe2009-10-14 16:19:21 +0800676 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530677 memcpy(&pm8001_ha->phy[i].dev_sas_addr,
678 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +0800679 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ka33a0152013-03-19 18:07:35 +0530680 pm8001_printk("phy %d sas_addr = %016llx\n", i,
jack wang7c8356d2009-12-07 17:23:08 +0800681 pm8001_ha->phy[i].dev_sas_addr));
jack wangdbf9bfe2009-10-14 16:19:21 +0800682 }
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530683 kfree(payload.func_specific);
jack wangdbf9bfe2009-10-14 16:19:21 +0800684#else
685 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wang7c8356d2009-12-07 17:23:08 +0800686 pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800687 pm8001_ha->phy[i].dev_sas_addr =
688 cpu_to_be64((u64)
689 (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
690 }
691 memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
692 SAS_ADDR_SIZE);
693#endif
694}
695
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530696/*
697 * pm8001_get_phy_settings_info : Read phy setting values.
698 * @pm8001_ha : our hba.
699 */
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200700static int pm8001_get_phy_settings_info(struct pm8001_hba_info *pm8001_ha)
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530701{
702
703#ifdef PM8001_READ_VPD
704 /*OPTION ROM FLASH read for the SPC cards */
705 DECLARE_COMPLETION_ONSTACK(completion);
706 struct pm8001_ioctl_payload payload;
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530707 int rc;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530708
709 pm8001_ha->nvmd_completion = &completion;
710 /* SAS ADDRESS read from flash / EEPROM */
711 payload.minor_function = 6;
712 payload.offset = 0;
713 payload.length = 4096;
714 payload.func_specific = kzalloc(4096, GFP_KERNEL);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200715 if (!payload.func_specific)
716 return -ENOMEM;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530717 /* Read phy setting values from flash */
Tomas Henzl5b4ce882014-07-09 17:21:11 +0530718 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
719 if (rc) {
720 kfree(payload.func_specific);
721 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
722 return -ENOMEM;
723 }
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530724 wait_for_completion(&completion);
725 pm8001_set_phy_profile(pm8001_ha, sizeof(u8), payload.func_specific);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200726 kfree(payload.func_specific);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530727#endif
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200728 return 0;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530729}
730
Benjamin Roodc5614df2015-10-30 10:53:28 -0400731struct pm8001_mpi3_phy_pg_trx_config {
732 u32 LaneLosCfg;
733 u32 LanePgaCfg1;
734 u32 LanePisoCfg1;
735 u32 LanePisoCfg2;
736 u32 LanePisoCfg3;
737 u32 LanePisoCfg4;
738 u32 LanePisoCfg5;
739 u32 LanePisoCfg6;
740 u32 LaneBctCtrl;
741};
742
743/**
744 * pm8001_get_internal_phy_settings : Retrieves the internal PHY settings
745 * @pm8001_ha : our adapter
746 * @phycfg : PHY config page to populate
747 */
748static
749void pm8001_get_internal_phy_settings(struct pm8001_hba_info *pm8001_ha,
750 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
751{
752 phycfg->LaneLosCfg = 0x00000132;
753 phycfg->LanePgaCfg1 = 0x00203949;
754 phycfg->LanePisoCfg1 = 0x000000FF;
755 phycfg->LanePisoCfg2 = 0xFF000001;
756 phycfg->LanePisoCfg3 = 0xE7011300;
757 phycfg->LanePisoCfg4 = 0x631C40C0;
758 phycfg->LanePisoCfg5 = 0xF8102036;
759 phycfg->LanePisoCfg6 = 0xF74A1000;
760 phycfg->LaneBctCtrl = 0x00FB33F8;
761}
762
763/**
764 * pm8001_get_external_phy_settings : Retrieves the external PHY settings
765 * @pm8001_ha : our adapter
766 * @phycfg : PHY config page to populate
767 */
768static
769void pm8001_get_external_phy_settings(struct pm8001_hba_info *pm8001_ha,
770 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
771{
772 phycfg->LaneLosCfg = 0x00000132;
773 phycfg->LanePgaCfg1 = 0x00203949;
774 phycfg->LanePisoCfg1 = 0x000000FF;
775 phycfg->LanePisoCfg2 = 0xFF000001;
776 phycfg->LanePisoCfg3 = 0xE7011300;
777 phycfg->LanePisoCfg4 = 0x63349140;
778 phycfg->LanePisoCfg5 = 0xF8102036;
779 phycfg->LanePisoCfg6 = 0xF80D9300;
780 phycfg->LaneBctCtrl = 0x00FB33F8;
781}
782
783/**
784 * pm8001_get_phy_mask : Retrieves the mask that denotes if a PHY is int/ext
785 * @pm8001_ha : our adapter
786 * @phymask : The PHY mask
787 */
788static
789void pm8001_get_phy_mask(struct pm8001_hba_info *pm8001_ha, int *phymask)
790{
791 switch (pm8001_ha->pdev->subsystem_device) {
792 case 0x0070: /* H1280 - 8 external 0 internal */
793 case 0x0072: /* H12F0 - 16 external 0 internal */
794 *phymask = 0x0000;
795 break;
796
797 case 0x0071: /* H1208 - 0 external 8 internal */
798 case 0x0073: /* H120F - 0 external 16 internal */
799 *phymask = 0xFFFF;
800 break;
801
802 case 0x0080: /* H1244 - 4 external 4 internal */
803 *phymask = 0x00F0;
804 break;
805
806 case 0x0081: /* H1248 - 4 external 8 internal */
807 *phymask = 0x0FF0;
808 break;
809
810 case 0x0082: /* H1288 - 8 external 8 internal */
811 *phymask = 0xFF00;
812 break;
813
814 default:
815 PM8001_INIT_DBG(pm8001_ha,
816 pm8001_printk("Unknown subsystem device=0x%.04x",
817 pm8001_ha->pdev->subsystem_device));
818 }
819}
820
821/**
822 * pm8001_set_phy_settings_ven_117c_12Gb : Configure ATTO 12Gb PHY settings
823 * @pm8001_ha : our adapter
824 */
825static
826int pm8001_set_phy_settings_ven_117c_12G(struct pm8001_hba_info *pm8001_ha)
827{
828 struct pm8001_mpi3_phy_pg_trx_config phycfg_int;
829 struct pm8001_mpi3_phy_pg_trx_config phycfg_ext;
830 int phymask = 0;
831 int i = 0;
832
833 memset(&phycfg_int, 0, sizeof(phycfg_int));
834 memset(&phycfg_ext, 0, sizeof(phycfg_ext));
835
836 pm8001_get_internal_phy_settings(pm8001_ha, &phycfg_int);
837 pm8001_get_external_phy_settings(pm8001_ha, &phycfg_ext);
838 pm8001_get_phy_mask(pm8001_ha, &phymask);
839
840 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
841 if (phymask & (1 << i)) {/* Internal PHY */
842 pm8001_set_phy_profile_single(pm8001_ha, i,
843 sizeof(phycfg_int) / sizeof(u32),
844 (u32 *)&phycfg_int);
845
846 } else { /* External PHY */
847 pm8001_set_phy_profile_single(pm8001_ha, i,
848 sizeof(phycfg_ext) / sizeof(u32),
849 (u32 *)&phycfg_ext);
850 }
851 }
852
853 return 0;
854}
855
Benjamin Roodda2dd612015-10-30 10:53:24 -0400856/**
857 * pm8001_configure_phy_settings : Configures PHY settings based on vendor ID.
858 * @pm8001_ha : our hba.
859 */
860static int pm8001_configure_phy_settings(struct pm8001_hba_info *pm8001_ha)
861{
862 switch (pm8001_ha->pdev->subsystem_vendor) {
863 case PCI_VENDOR_ID_ATTO:
Benjamin Roodc5614df2015-10-30 10:53:28 -0400864 if (pm8001_ha->pdev->device == 0x0042) /* 6Gb */
865 return 0;
866 else
867 return pm8001_set_phy_settings_ven_117c_12G(pm8001_ha);
868
Benjamin Roodda2dd612015-10-30 10:53:24 -0400869 case PCI_VENDOR_ID_ADAPTEC2:
870 case 0:
871 return 0;
872
873 default:
874 return pm8001_get_phy_settings_info(pm8001_ha);
875 }
876}
877
jack wangdbf9bfe2009-10-14 16:19:21 +0800878#ifdef PM8001_USE_MSIX
879/**
880 * pm8001_setup_msix - enable MSI-X interrupt
881 * @chip_info: our ha struct.
882 * @irq_handler: irq_handler
883 */
Sakthivel K1245ee52013-03-19 17:56:17 +0530884static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800885{
886 u32 i = 0, j = 0;
Sakthivel K1245ee52013-03-19 17:56:17 +0530887 u32 number_of_intr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800888 int flag = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800889 int rc;
Sakthivel K1245ee52013-03-19 17:56:17 +0530890 static char intr_drvname[PM8001_MAX_MSIX_VEC][sizeof(DRV_NAME)+3];
891
892 /* SPCv controllers supports 64 msi-x */
893 if (pm8001_ha->chip_id == chip_8001) {
894 number_of_intr = 1;
Sakthivel K1245ee52013-03-19 17:56:17 +0530895 } else {
896 number_of_intr = PM8001_MAX_MSIX_VEC;
897 flag &= ~IRQF_SHARED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530898 }
899
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100900 rc = pci_alloc_irq_vectors(pm8001_ha->pdev, number_of_intr,
901 number_of_intr, PCI_IRQ_MSIX);
902 if (rc < 0)
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200903 return rc;
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100904 pm8001_ha->number_of_intr = number_of_intr;
Sakthivel K1245ee52013-03-19 17:56:17 +0530905
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200906 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100907 "pci_alloc_irq_vectors request ret:%d no of intr %d\n",
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200908 rc, pm8001_ha->number_of_intr));
Sakthivel K1245ee52013-03-19 17:56:17 +0530909
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200910 for (i = 0; i < number_of_intr; i++) {
911 snprintf(intr_drvname[i], sizeof(intr_drvname[0]),
912 DRV_NAME"%d", i);
913 pm8001_ha->irq_vector[i].irq_id = i;
914 pm8001_ha->irq_vector[i].drv_inst = pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530915
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100916 rc = request_irq(pci_irq_vector(pm8001_ha->pdev, i),
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200917 pm8001_interrupt_handler_msix, flag,
918 intr_drvname[i], &(pm8001_ha->irq_vector[i]));
919 if (rc) {
920 for (j = 0; j < i; j++) {
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100921 free_irq(pci_irq_vector(pm8001_ha->pdev, i),
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530922 &(pm8001_ha->irq_vector[i]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800923 }
Christoph Hellwiga76037f2017-02-01 15:11:07 +0100924 pci_free_irq_vectors(pm8001_ha->pdev);
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200925 break;
jack wangdbf9bfe2009-10-14 16:19:21 +0800926 }
927 }
Alexander Gordeevb4d511e2014-07-16 20:05:22 +0200928
jack wangdbf9bfe2009-10-14 16:19:21 +0800929 return rc;
930}
931#endif
932
933/**
934 * pm8001_request_irq - register interrupt
935 * @chip_info: our ha struct.
936 */
937static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
938{
939 struct pci_dev *pdev;
jack_wang97ee2082009-11-05 22:33:51 +0800940 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +0800941
942 pdev = pm8001_ha->pdev;
943
944#ifdef PM8001_USE_MSIX
Benjamin Roodc913df32015-10-30 10:53:31 -0400945 if (pdev->msix_cap && pci_msi_enabled())
Sakthivel K1245ee52013-03-19 17:56:17 +0530946 return pm8001_setup_msix(pm8001_ha);
947 else {
948 PM8001_INIT_DBG(pm8001_ha,
949 pm8001_printk("MSIX not supported!!!\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +0800950 goto intx;
Sakthivel K1245ee52013-03-19 17:56:17 +0530951 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800952#endif
953
954intx:
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400955 /* initialize the INT-X interrupt */
Benjamin Roodc913df32015-10-30 10:53:31 -0400956 pm8001_ha->irq_vector[0].irq_id = 0;
957 pm8001_ha->irq_vector[0].drv_inst = pm8001_ha;
Sakthivel K1245ee52013-03-19 17:56:17 +0530958 rc = request_irq(pdev->irq, pm8001_interrupt_handler_intx, IRQF_SHARED,
959 DRV_NAME, SHOST_TO_SAS_HA(pm8001_ha->shost));
jack wangdbf9bfe2009-10-14 16:19:21 +0800960 return rc;
961}
962
963/**
964 * pm8001_pci_probe - probe supported device
965 * @pdev: pci device which kernel has been prepared for.
966 * @ent: pci device id
967 *
968 * This function is the main initialization function, when register a new
969 * pci driver it is invoked, all struct an hardware initilization should be done
970 * here, also, register interrupt
971 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800972static int pm8001_pci_probe(struct pci_dev *pdev,
973 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800974{
975 unsigned int rc;
976 u32 pci_reg;
Sakthivel K1245ee52013-03-19 17:56:17 +0530977 u8 i = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800978 struct pm8001_hba_info *pm8001_ha;
979 struct Scsi_Host *shost = NULL;
980 const struct pm8001_chip_info *chip;
981
982 dev_printk(KERN_INFO, &pdev->dev,
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530983 "pm80xx: driver version %s\n", DRV_VERSION);
jack wangdbf9bfe2009-10-14 16:19:21 +0800984 rc = pci_enable_device(pdev);
985 if (rc)
986 goto err_out_enable;
987 pci_set_master(pdev);
988 /*
989 * Enable pci slot busmaster by setting pci command register.
990 * This is required by FW for Cyclone card.
991 */
992
993 pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
994 pci_reg |= 0x157;
995 pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
996 rc = pci_request_regions(pdev, DRV_NAME);
997 if (rc)
998 goto err_out_disable;
999 rc = pci_go_44(pdev);
1000 if (rc)
1001 goto err_out_regions;
1002
1003 shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
1004 if (!shost) {
1005 rc = -ENOMEM;
1006 goto err_out_regions;
1007 }
1008 chip = &pm8001_chips[ent->driver_data];
1009 SHOST_TO_SAS_HA(shost) =
Julia Lawall3dbf6c02009-12-19 08:17:27 +01001010 kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
jack wangdbf9bfe2009-10-14 16:19:21 +08001011 if (!SHOST_TO_SAS_HA(shost)) {
1012 rc = -ENOMEM;
1013 goto err_out_free_host;
1014 }
1015
1016 rc = pm8001_prep_sas_ha_init(shost, chip);
1017 if (rc) {
1018 rc = -ENOMEM;
1019 goto err_out_free;
1020 }
1021 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
Sakthivel Ke590adf2013-02-27 20:25:25 +05301022 /* ent->driver variable is used to differentiate between controllers */
1023 pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
jack wangdbf9bfe2009-10-14 16:19:21 +08001024 if (!pm8001_ha) {
1025 rc = -ENOMEM;
1026 goto err_out_free;
1027 }
1028 list_add_tail(&pm8001_ha->list, &hba_list);
Sakthivel Kf5860992013-04-17 16:37:02 +05301029 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001030 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301031 if (rc) {
1032 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1033 "chip_init failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08001034 goto err_out_ha_free;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301035 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001036
1037 rc = scsi_add_host(shost, &pdev->dev);
1038 if (rc)
1039 goto err_out_ha_free;
1040 rc = pm8001_request_irq(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301041 if (rc) {
1042 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1043 "pm8001_request_irq failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +08001044 goto err_out_shost;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301045 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001046
Sakthivel Kf74cf272013-02-27 20:27:43 +05301047 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +05301048 if (pm8001_ha->chip_id != chip_8001) {
1049 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1050 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
Sakthivel Ka6cb3d02013-03-19 18:08:40 +05301051 /* setup thermal configuration. */
1052 pm80xx_set_thermal_config(pm8001_ha);
Sakthivel K1245ee52013-03-19 17:56:17 +05301053 }
1054
jack wangdbf9bfe2009-10-14 16:19:21 +08001055 pm8001_init_sas_add(pm8001_ha);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +05301056 /* phy setting support for motherboard controller */
Benjamin Roodda2dd612015-10-30 10:53:24 -04001057 if (pm8001_configure_phy_settings(pm8001_ha))
1058 goto err_out_shost;
1059
jack wangdbf9bfe2009-10-14 16:19:21 +08001060 pm8001_post_sas_ha_init(shost, chip);
1061 rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
1062 if (rc)
1063 goto err_out_shost;
1064 scsi_scan_host(pm8001_ha->shost);
1065 return 0;
1066
1067err_out_shost:
1068 scsi_remove_host(pm8001_ha->shost);
1069err_out_ha_free:
1070 pm8001_free(pm8001_ha);
1071err_out_free:
1072 kfree(SHOST_TO_SAS_HA(shost));
1073err_out_free_host:
Pan Bianbc1371c2017-08-08 19:40:30 +08001074 scsi_host_put(shost);
jack wangdbf9bfe2009-10-14 16:19:21 +08001075err_out_regions:
1076 pci_release_regions(pdev);
1077err_out_disable:
1078 pci_disable_device(pdev);
1079err_out_enable:
1080 return rc;
1081}
1082
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001083static void pm8001_pci_remove(struct pci_dev *pdev)
jack wangdbf9bfe2009-10-14 16:19:21 +08001084{
1085 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1086 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301087 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001088 pm8001_ha = sha->lldd_ha;
jack wangdbf9bfe2009-10-14 16:19:21 +08001089 sas_unregister_ha(sha);
1090 sas_remove_host(pm8001_ha->shost);
1091 list_del(&pm8001_ha->list);
Sakthivel K1245ee52013-03-19 17:56:17 +05301092 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +05301093 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001094
1095#ifdef PM8001_USE_MSIX
1096 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001097 synchronize_irq(pci_irq_vector(pdev, i));
jack wangdbf9bfe2009-10-14 16:19:21 +08001098 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001099 free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1100 pci_free_irq_vectors(pdev);
jack wangdbf9bfe2009-10-14 16:19:21 +08001101#else
1102 free_irq(pm8001_ha->irq, sha);
1103#endif
1104#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301105 /* For non-msix and msix interrupts */
Benjamin Roodc913df32015-10-30 10:53:31 -04001106 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1107 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301108 tasklet_kill(&pm8001_ha->tasklet[0]);
1109 else
1110 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1111 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +08001112#endif
Pan Bianbc1371c2017-08-08 19:40:30 +08001113 scsi_host_put(pm8001_ha->shost);
jack wangdbf9bfe2009-10-14 16:19:21 +08001114 pm8001_free(pm8001_ha);
1115 kfree(sha->sas_phy);
1116 kfree(sha->sas_port);
1117 kfree(sha);
1118 pci_release_regions(pdev);
1119 pci_disable_device(pdev);
1120}
1121
1122/**
1123 * pm8001_pci_suspend - power management suspend main entry point
1124 * @pdev: PCI device struct
1125 * @state: PM state change to (usually PCI_D3)
1126 *
1127 * Returns 0 success, anything else error.
1128 */
1129static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1130{
1131 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1132 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301133 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001134 u32 device_state;
1135 pm8001_ha = sha->lldd_ha;
Bradley Grove9f176092014-07-09 17:20:23 +05301136 sas_suspend_ha(sha);
Tejun Heo429305e2011-01-24 14:57:29 +01001137 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +08001138 scsi_block_requests(pm8001_ha->shost);
Yijing Wangc8a2ba32013-06-27 15:02:49 +08001139 if (!pdev->pm_cap) {
1140 dev_err(&pdev->dev, " PCI PM not supported\n");
jack wangdbf9bfe2009-10-14 16:19:21 +08001141 return -ENODEV;
1142 }
Sakthivel K1245ee52013-03-19 17:56:17 +05301143 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +05301144 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001145#ifdef PM8001_USE_MSIX
1146 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001147 synchronize_irq(pci_irq_vector(pdev, i));
jack wangdbf9bfe2009-10-14 16:19:21 +08001148 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Christoph Hellwiga76037f2017-02-01 15:11:07 +01001149 free_irq(pci_irq_vector(pdev, i), &pm8001_ha->irq_vector[i]);
1150 pci_free_irq_vectors(pdev);
jack wangdbf9bfe2009-10-14 16:19:21 +08001151#else
1152 free_irq(pm8001_ha->irq, sha);
1153#endif
1154#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301155 /* For non-msix and msix interrupts */
Benjamin Roodc913df32015-10-30 10:53:31 -04001156 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1157 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301158 tasklet_kill(&pm8001_ha->tasklet[0]);
1159 else
1160 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1161 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +08001162#endif
1163 device_state = pci_choose_state(pdev, state);
1164 pm8001_printk("pdev=0x%p, slot=%s, entering "
1165 "operating state [D%d]\n", pdev,
1166 pm8001_ha->name, device_state);
1167 pci_save_state(pdev);
1168 pci_disable_device(pdev);
1169 pci_set_power_state(pdev, device_state);
1170 return 0;
1171}
1172
1173/**
1174 * pm8001_pci_resume - power management resume main entry point
1175 * @pdev: PCI device struct
1176 *
1177 * Returns 0 success, anything else error.
1178 */
1179static int pm8001_pci_resume(struct pci_dev *pdev)
1180{
1181 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1182 struct pm8001_hba_info *pm8001_ha;
1183 int rc;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301184 u8 i = 0, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001185 u32 device_state;
Bradley Grove9f176092014-07-09 17:20:23 +05301186 DECLARE_COMPLETION_ONSTACK(completion);
jack wangdbf9bfe2009-10-14 16:19:21 +08001187 pm8001_ha = sha->lldd_ha;
1188 device_state = pdev->current_state;
1189
1190 pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
1191 "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
1192
1193 pci_set_power_state(pdev, PCI_D0);
1194 pci_enable_wake(pdev, PCI_D0, 0);
1195 pci_restore_state(pdev);
1196 rc = pci_enable_device(pdev);
1197 if (rc) {
1198 pm8001_printk("slot=%s Enable device failed during resume\n",
1199 pm8001_ha->name);
1200 goto err_out_enable;
1201 }
1202
1203 pci_set_master(pdev);
1204 rc = pci_go_44(pdev);
1205 if (rc)
1206 goto err_out_disable;
Bradley Grove9f176092014-07-09 17:20:23 +05301207 sas_prep_resume_ha(sha);
Sakthivel Kf5860992013-04-17 16:37:02 +05301208 /* chip soft rst only for spc */
1209 if (pm8001_ha->chip_id == chip_8001) {
1210 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1211 PM8001_INIT_DBG(pm8001_ha,
1212 pm8001_printk("chip soft reset successful\n"));
1213 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001214 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1215 if (rc)
1216 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301217
1218 /* disable all the interrupt bits */
1219 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1220
jack wangdbf9bfe2009-10-14 16:19:21 +08001221 rc = pm8001_request_irq(pm8001_ha);
1222 if (rc)
1223 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301224#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301225 /* Tasklet for non msi-x interrupt handler */
Benjamin Roodc913df32015-10-30 10:53:31 -04001226 if ((!pdev->msix_cap || !pci_msi_enabled()) ||
1227 (pm8001_ha->chip_id == chip_8001))
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301228 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
1229 (unsigned long)&(pm8001_ha->irq_vector[0]));
1230 else
1231 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1232 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
1233 (unsigned long)&(pm8001_ha->irq_vector[j]));
Sakthivel K1245ee52013-03-19 17:56:17 +05301234#endif
Sakthivel Kf74cf272013-02-27 20:27:43 +05301235 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +05301236 if (pm8001_ha->chip_id != chip_8001) {
1237 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1238 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
1239 }
Benjamin Roodb650a882015-11-02 15:42:29 -05001240
1241 /* Chip documentation for the 8070 and 8072 SPCv */
1242 /* states that a 500ms minimum delay is required */
Julia Lawall014e8ba2016-05-17 16:38:44 +02001243 /* before issuing commands. Otherwise, the firmware */
Benjamin Roodb650a882015-11-02 15:42:29 -05001244 /* will enter an unrecoverable state. */
1245
1246 if (pm8001_ha->chip_id == chip_8070 ||
1247 pm8001_ha->chip_id == chip_8072) {
1248 mdelay(500);
1249 }
1250
1251 /* Spin up the PHYs */
1252
Bradley Grove9f176092014-07-09 17:20:23 +05301253 pm8001_ha->flags = PM8001F_RUN_TIME;
1254 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
1255 pm8001_ha->phy[i].enable_completion = &completion;
1256 PM8001_CHIP_DISP->phy_start_req(pm8001_ha, i);
1257 wait_for_completion(&completion);
1258 }
1259 sas_resume_ha(sha);
jack wangdbf9bfe2009-10-14 16:19:21 +08001260 return 0;
1261
1262err_out_disable:
1263 scsi_remove_host(pm8001_ha->shost);
1264 pci_disable_device(pdev);
1265err_out_enable:
1266 return rc;
1267}
1268
Sakthivel Ke5742102013-04-17 16:26:36 +05301269/* update of pci device, vendor id and driver data with
1270 * unique value for each of the controller
1271 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001272static struct pci_device_id pm8001_pci_table[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +05301273 { PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
Suresh Thiagarajand8571b12015-02-12 12:04:37 +05301274 { PCI_VDEVICE(PMC_Sierra, 0x8006), chip_8006 },
1275 { PCI_VDEVICE(ADAPTEC2, 0x8006), chip_8006 },
Bradley Grovef49d2132013-12-19 10:50:56 -05001276 { PCI_VDEVICE(ATTO, 0x0042), chip_8001 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301277 /* Support for SPC/SPCv/SPCve controllers */
1278 { PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
1279 { PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
1280 { PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
1281 { PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
1282 { PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
1283 { PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
1284 { PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
1285 { PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
1286 { PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301287 { PCI_VDEVICE(PMC_Sierra, 0x8074), chip_8074 },
1288 { PCI_VDEVICE(ADAPTEC2, 0x8074), chip_8074 },
1289 { PCI_VDEVICE(PMC_Sierra, 0x8076), chip_8076 },
1290 { PCI_VDEVICE(ADAPTEC2, 0x8076), chip_8076 },
1291 { PCI_VDEVICE(PMC_Sierra, 0x8077), chip_8077 },
1292 { PCI_VDEVICE(ADAPTEC2, 0x8077), chip_8077 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301293 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1294 PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
1295 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1296 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
1297 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1298 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
1299 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1300 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
1301 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1302 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
1303 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1304 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
1305 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1306 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
1307 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1308 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
1309 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1310 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
1311 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1312 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301313 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1314 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8074 },
1315 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1316 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8076 },
1317 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1318 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8077 },
1319 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1320 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8074 },
1321 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1322 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8076 },
1323 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1324 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8077 },
1325 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1326 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8076 },
1327 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1328 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8077 },
1329 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1330 PCI_VENDOR_ID_ADAPTEC2, 0x0404, 0, 0, chip_8074 },
Benjamin Roodb2dece42015-10-30 10:53:26 -04001331 { PCI_VENDOR_ID_ATTO, 0x8070,
1332 PCI_VENDOR_ID_ATTO, 0x0070, 0, 0, chip_8070 },
1333 { PCI_VENDOR_ID_ATTO, 0x8070,
1334 PCI_VENDOR_ID_ATTO, 0x0071, 0, 0, chip_8070 },
1335 { PCI_VENDOR_ID_ATTO, 0x8072,
1336 PCI_VENDOR_ID_ATTO, 0x0072, 0, 0, chip_8072 },
1337 { PCI_VENDOR_ID_ATTO, 0x8072,
1338 PCI_VENDOR_ID_ATTO, 0x0073, 0, 0, chip_8072 },
1339 { PCI_VENDOR_ID_ATTO, 0x8070,
1340 PCI_VENDOR_ID_ATTO, 0x0080, 0, 0, chip_8070 },
1341 { PCI_VENDOR_ID_ATTO, 0x8072,
1342 PCI_VENDOR_ID_ATTO, 0x0081, 0, 0, chip_8072 },
1343 { PCI_VENDOR_ID_ATTO, 0x8072,
1344 PCI_VENDOR_ID_ATTO, 0x0082, 0, 0, chip_8072 },
jack wangdbf9bfe2009-10-14 16:19:21 +08001345 {} /* terminate list */
1346};
1347
1348static struct pci_driver pm8001_pci_driver = {
1349 .name = DRV_NAME,
1350 .id_table = pm8001_pci_table,
1351 .probe = pm8001_pci_probe,
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001352 .remove = pm8001_pci_remove,
jack wangdbf9bfe2009-10-14 16:19:21 +08001353 .suspend = pm8001_pci_suspend,
1354 .resume = pm8001_pci_resume,
1355};
1356
1357/**
1358 * pm8001_init - initialize scsi transport template
1359 */
1360static int __init pm8001_init(void)
1361{
Tejun Heo429305e2011-01-24 14:57:29 +01001362 int rc = -ENOMEM;
1363
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301364 pm8001_wq = alloc_workqueue("pm80xx", 0, 0);
Tejun Heo429305e2011-01-24 14:57:29 +01001365 if (!pm8001_wq)
1366 goto err;
1367
jack wangdbf9bfe2009-10-14 16:19:21 +08001368 pm8001_id = 0;
1369 pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
1370 if (!pm8001_stt)
Tejun Heo429305e2011-01-24 14:57:29 +01001371 goto err_wq;
jack wangdbf9bfe2009-10-14 16:19:21 +08001372 rc = pci_register_driver(&pm8001_pci_driver);
1373 if (rc)
Tejun Heo429305e2011-01-24 14:57:29 +01001374 goto err_tp;
jack wangdbf9bfe2009-10-14 16:19:21 +08001375 return 0;
Tejun Heo429305e2011-01-24 14:57:29 +01001376
1377err_tp:
jack wangdbf9bfe2009-10-14 16:19:21 +08001378 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001379err_wq:
1380 destroy_workqueue(pm8001_wq);
1381err:
jack wangdbf9bfe2009-10-14 16:19:21 +08001382 return rc;
1383}
1384
1385static void __exit pm8001_exit(void)
1386{
1387 pci_unregister_driver(&pm8001_pci_driver);
1388 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001389 destroy_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +08001390}
1391
1392module_init(pm8001_init);
1393module_exit(pm8001_exit);
1394
1395MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301396MODULE_AUTHOR("Anand Kumar Santhanam <AnandKumar.Santhanam@pmcs.com>");
1397MODULE_AUTHOR("Sangeetha Gnanasekaran <Sangeetha.Gnanasekaran@pmcs.com>");
Nikith Ganigarakoppal94f33c12013-11-13 15:35:23 +05301398MODULE_AUTHOR("Nikith Ganigarakoppal <Nikith.Ganigarakoppal@pmcs.com>");
Sakthivel Ke5742102013-04-17 16:26:36 +05301399MODULE_DESCRIPTION(
Benjamin Rooddb9d4032015-10-30 10:53:25 -04001400 "PMC-Sierra PM8001/8006/8081/8088/8089/8074/8076/8077/8070/8072 "
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301401 "SAS/SATA controller driver");
jack wangdbf9bfe2009-10-14 16:19:21 +08001402MODULE_VERSION(DRV_VERSION);
1403MODULE_LICENSE("GPL");
1404MODULE_DEVICE_TABLE(pci, pm8001_pci_table);
1405