blob: be33c9768ea11b376669083eeb4eec605ae13e16 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Varun Sethi03bcb7e2012-07-09 14:15:42 +05309 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Christian Dietrich76462232011-06-04 05:36:54 +000032#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100033
34#include <asm/ptrace.h>
35#include <asm/signal.h>
36#include <asm/io.h>
37#include <asm/pgtable.h>
38#include <asm/irq.h>
39#include <asm/machdep.h>
40#include <asm/mpic.h>
41#include <asm/smp.h>
42
Michael Ellermana7de7c72007-05-08 12:58:36 +100043#include "mpic.h"
44
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef DEBUG
46#define DBG(fmt...) printk(fmt)
47#else
48#define DBG(fmt...)
49#endif
50
Dongsheng.wang@freescale.com9e6f31a2013-04-09 10:22:31 +080051struct bus_type mpic_subsys = {
52 .name = "mpic",
53 .dev_name = "mpic",
54};
55EXPORT_SYMBOL_GPL(mpic_subsys);
56
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057static struct mpic *mpics;
58static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000059static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100061#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000062#ifdef CONFIG_IRQ_ALL_CPUS
chenhui zhaoe2421142013-05-27 21:59:43 +000063#define distribute_irqs (1)
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000064#else
65#define distribute_irqs (0)
66#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100067#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100068
Zang Roy-r6191172335932006-08-25 14:16:30 +100069#ifdef CONFIG_MPIC_WEIRD
70static u32 mpic_infos[][MPIC_IDX_END] = {
71 [0] = { /* Original OpenPIC compatible MPIC */
72 MPIC_GREG_BASE,
73 MPIC_GREG_FEATURE_0,
74 MPIC_GREG_GLOBAL_CONF_0,
75 MPIC_GREG_VENDOR_ID,
76 MPIC_GREG_IPI_VECTOR_PRI_0,
77 MPIC_GREG_IPI_STRIDE,
78 MPIC_GREG_SPURIOUS,
79 MPIC_GREG_TIMER_FREQ,
80
81 MPIC_TIMER_BASE,
82 MPIC_TIMER_STRIDE,
83 MPIC_TIMER_CURRENT_CNT,
84 MPIC_TIMER_BASE_CNT,
85 MPIC_TIMER_VECTOR_PRI,
86 MPIC_TIMER_DESTINATION,
87
88 MPIC_CPU_BASE,
89 MPIC_CPU_STRIDE,
90 MPIC_CPU_IPI_DISPATCH_0,
91 MPIC_CPU_IPI_DISPATCH_STRIDE,
92 MPIC_CPU_CURRENT_TASK_PRI,
93 MPIC_CPU_WHOAMI,
94 MPIC_CPU_INTACK,
95 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060096 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100097
98 MPIC_IRQ_BASE,
99 MPIC_IRQ_STRIDE,
100 MPIC_IRQ_VECTOR_PRI,
101 MPIC_VECPRI_VECTOR_MASK,
102 MPIC_VECPRI_POLARITY_POSITIVE,
103 MPIC_VECPRI_POLARITY_NEGATIVE,
104 MPIC_VECPRI_SENSE_LEVEL,
105 MPIC_VECPRI_SENSE_EDGE,
106 MPIC_VECPRI_POLARITY_MASK,
107 MPIC_VECPRI_SENSE_MASK,
108 MPIC_IRQ_DESTINATION
109 },
110 [1] = { /* Tsi108/109 PIC */
111 TSI108_GREG_BASE,
112 TSI108_GREG_FEATURE_0,
113 TSI108_GREG_GLOBAL_CONF_0,
114 TSI108_GREG_VENDOR_ID,
115 TSI108_GREG_IPI_VECTOR_PRI_0,
116 TSI108_GREG_IPI_STRIDE,
117 TSI108_GREG_SPURIOUS,
118 TSI108_GREG_TIMER_FREQ,
119
120 TSI108_TIMER_BASE,
121 TSI108_TIMER_STRIDE,
122 TSI108_TIMER_CURRENT_CNT,
123 TSI108_TIMER_BASE_CNT,
124 TSI108_TIMER_VECTOR_PRI,
125 TSI108_TIMER_DESTINATION,
126
127 TSI108_CPU_BASE,
128 TSI108_CPU_STRIDE,
129 TSI108_CPU_IPI_DISPATCH_0,
130 TSI108_CPU_IPI_DISPATCH_STRIDE,
131 TSI108_CPU_CURRENT_TASK_PRI,
132 TSI108_CPU_WHOAMI,
133 TSI108_CPU_INTACK,
134 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600135 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000136
137 TSI108_IRQ_BASE,
138 TSI108_IRQ_STRIDE,
139 TSI108_IRQ_VECTOR_PRI,
140 TSI108_VECPRI_VECTOR_MASK,
141 TSI108_VECPRI_POLARITY_POSITIVE,
142 TSI108_VECPRI_POLARITY_NEGATIVE,
143 TSI108_VECPRI_SENSE_LEVEL,
144 TSI108_VECPRI_SENSE_EDGE,
145 TSI108_VECPRI_POLARITY_MASK,
146 TSI108_VECPRI_SENSE_MASK,
147 TSI108_IRQ_DESTINATION
148 },
149};
150
151#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
152
153#else /* CONFIG_MPIC_WEIRD */
154
155#define MPIC_INFO(name) MPIC_##name
156
157#endif /* CONFIG_MPIC_WEIRD */
158
Meador Inged6a26392011-03-14 10:01:07 +0000159static inline unsigned int mpic_processor_id(struct mpic *mpic)
160{
161 unsigned int cpu = 0;
162
Kyle Moffettbe8bec52011-12-02 06:28:03 +0000163 if (!(mpic->flags & MPIC_SECONDARY))
Meador Inged6a26392011-03-14 10:01:07 +0000164 cpu = hard_smp_processor_id();
165
166 return cpu;
167}
168
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169/*
170 * Register accessor functions
171 */
172
173
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100174static inline u32 _mpic_read(enum mpic_reg_type type,
175 struct mpic_reg_bank *rb,
176 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000177{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100178 switch(type) {
179#ifdef CONFIG_PPC_DCR
180 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000181 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100182#endif
183 case mpic_access_mmio_be:
184 return in_be32(rb->base + (reg >> 2));
185 case mpic_access_mmio_le:
186 default:
187 return in_le32(rb->base + (reg >> 2));
188 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000189}
190
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100191static inline void _mpic_write(enum mpic_reg_type type,
192 struct mpic_reg_bank *rb,
193 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100195 switch(type) {
196#ifdef CONFIG_PPC_DCR
197 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100198 dcr_write(rb->dhost, reg, value);
199 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100200#endif
201 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100202 out_be32(rb->base + (reg >> 2), value);
203 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100204 case mpic_access_mmio_le:
205 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100206 out_le32(rb->base + (reg >> 2), value);
207 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100208 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209}
210
211static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
212{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100213 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000214 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
215 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100217 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
218 type = mpic_access_mmio_be;
219 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220}
221
222static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
223{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000224 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
225 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000226
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100227 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228}
229
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530230static inline unsigned int mpic_tm_offset(struct mpic *mpic, unsigned int tm)
231{
232 return (tm >> 2) * MPIC_TIMER_GROUP_STRIDE +
233 (tm & 3) * MPIC_INFO(TIMER_STRIDE);
234}
235
Scott Woodea941872011-03-24 16:43:55 -0500236static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
237{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530238 unsigned int offset = mpic_tm_offset(mpic, tm) +
239 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea941872011-03-24 16:43:55 -0500240
241 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
242}
243
244static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
245{
Varun Sethi03bcb7e2012-07-09 14:15:42 +0530246 unsigned int offset = mpic_tm_offset(mpic, tm) +
247 MPIC_INFO(TIMER_VECTOR_PRI);
Scott Woodea941872011-03-24 16:43:55 -0500248
249 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
250}
251
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000252static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
253{
Meador Inged6a26392011-03-14 10:01:07 +0000254 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000255
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100256 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000257}
258
259static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
260{
Meador Inged6a26392011-03-14 10:01:07 +0000261 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000262
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100263 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264}
265
266static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
267{
268 unsigned int isu = src_no >> mpic->isu_shift;
269 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000270 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000271
Michael Ellerman11a6b292009-07-05 16:08:52 +0000272 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
273 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000274#ifdef CONFIG_MPIC_BROKEN_REGREAD
275 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000276 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
277 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000278#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000279 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000280}
281
282static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
283 unsigned int reg, u32 value)
284{
285 unsigned int isu = src_no >> mpic->isu_shift;
286 unsigned int idx = src_no & mpic->isu_mask;
287
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100288 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000289 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000290
291#ifdef CONFIG_MPIC_BROKEN_REGREAD
292 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000293 mpic->isu_reg0_shadow[src_no] =
294 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000295#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000296}
297
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100298#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
299#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000300#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
301#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500302#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
303#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000304#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
305#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
306#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
307#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
308
309
310/*
311 * Low level utility functions
312 */
313
314
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600315static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100316 struct mpic_reg_bank *rb, unsigned int offset,
317 unsigned int size)
318{
319 rb->base = ioremap(phys_addr + offset, size);
320 BUG_ON(rb->base == NULL);
321}
322
323#ifdef CONFIG_PPC_DCR
Kyle Moffettc51242e2011-12-02 06:28:06 +0000324static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100325 unsigned int offset, unsigned int size)
326{
Kyle Moffettc51242e2011-12-02 06:28:06 +0000327 phys_addr_t phys_addr = dcr_resource_start(mpic->node, 0);
Kyle Moffette62b7602011-12-02 06:28:04 +0000328 rb->dhost = dcr_map(mpic->node, phys_addr + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100329 BUG_ON(!DCR_MAP_OK(rb->dhost));
330}
331
Kyle Moffettc51242e2011-12-02 06:28:06 +0000332static inline void mpic_map(struct mpic *mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000333 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
334 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100335{
336 if (mpic->flags & MPIC_USES_DCR)
Kyle Moffettc51242e2011-12-02 06:28:06 +0000337 _mpic_map_dcr(mpic, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100338 else
339 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
340}
341#else /* CONFIG_PPC_DCR */
Kyle Moffettc51242e2011-12-02 06:28:06 +0000342#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100343#endif /* !CONFIG_PPC_DCR */
344
345
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000346
347/* Check if we have one of those nice broken MPICs with a flipped endian on
348 * reads from IPI registers
349 */
350static void __init mpic_test_broken_ipi(struct mpic *mpic)
351{
352 u32 r;
353
Zang Roy-r6191172335932006-08-25 14:16:30 +1000354 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
355 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000356
357 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
358 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
359 mpic->flags |= MPIC_BROKEN_IPI;
360 }
361}
362
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000363#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000364
365/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
366 * to force the edge setting on the MPIC and do the ack workaround.
367 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100368static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000369{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100370 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000371 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100372 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000373}
374
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100375
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100376static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000377{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100378 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000379
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100380 if (fixup->applebase) {
381 unsigned int soff = (fixup->index >> 3) & ~3;
382 unsigned int mask = 1U << (fixup->index & 0x1f);
383 writel(mask, fixup->applebase + soff);
384 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000385 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100386 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
387 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000388 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100389 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000390}
391
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100392static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100393 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100394{
395 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
396 unsigned long flags;
397 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000398
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100399 if (fixup->base == NULL)
400 return;
401
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100402 DBG("startup_ht_interrupt(0x%x) index: %d\n",
403 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000404 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100405 /* Enable and configure */
406 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
407 tmp = readl(fixup->base + 4);
408 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100409 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100410 tmp |= 0x22;
411 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000412 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000413
414#ifdef CONFIG_PM
415 /* use the lowest bit inverted to the actual HW,
416 * set if this fixup was enabled, clear otherwise */
417 mpic->save_data[source].fixup_data = tmp | 1;
418#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100419}
420
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100421static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100422{
423 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
424 unsigned long flags;
425 u32 tmp;
426
427 if (fixup->base == NULL)
428 return;
429
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100430 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100431
432 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000433 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100434 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
435 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100436 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100437 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000438 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000439
440#ifdef CONFIG_PM
441 /* use the lowest bit inverted to the actual HW,
442 * set if this fixup was enabled, clear otherwise */
443 mpic->save_data[source].fixup_data = tmp & ~1;
444#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100445}
446
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000447#ifdef CONFIG_PCI_MSI
448static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
449 unsigned int devfn)
450{
451 u8 __iomem *base;
452 u8 pos, flags;
453 u64 addr = 0;
454
455 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
456 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
457 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
458 if (id == PCI_CAP_ID_HT) {
459 id = readb(devbase + pos + 3);
460 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
461 break;
462 }
463 }
464
465 if (pos == 0)
466 return;
467
468 base = devbase + pos;
469
470 flags = readb(base + HT_MSI_FLAGS);
471 if (!(flags & HT_MSI_FLAGS_FIXED)) {
472 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
473 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
474 }
475
Ingo Molnarfe333322009-01-06 14:26:03 +0000476 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000477 PCI_SLOT(devfn), PCI_FUNC(devfn),
478 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
479
480 if (!(flags & HT_MSI_FLAGS_ENABLE))
481 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
482}
483#else
484static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
485 unsigned int devfn)
486{
487 return;
488}
489#endif
490
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100491static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
492 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100494 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100495 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000496 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100497 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000498
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100499 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
500 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
501 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400502 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100503 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100504 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100505 break;
506 }
507 }
508 if (pos == 0)
509 return;
510
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100511 base = devbase + pos;
512 writeb(0x01, base + 2);
513 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100514
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100515 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
516 " has %d irqs\n",
517 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100518
519 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100520 writeb(0x10 + 2 * i, base + 2);
521 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100523 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
524 /* mask it , will be unmasked later */
525 tmp |= 0x1;
526 writel(tmp, base + 4);
527 mpic->fixups[irq].index = i;
528 mpic->fixups[irq].base = base;
529 /* Apple HT PIC has a non-standard way of doing EOIs */
530 if ((vdid & 0xffff) == 0x106b)
531 mpic->fixups[irq].applebase = devbase + 0x60;
532 else
533 mpic->fixups[irq].applebase = NULL;
534 writeb(0x11 + 2 * i, base + 2);
535 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536 }
537}
Rob Herring26a20562013-09-26 07:40:04 -0500538
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000539
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100540static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541{
542 unsigned int devfn;
543 u8 __iomem *cfgspace;
544
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100545 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546
547 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000548 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000549 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550
551 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000552 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000553
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100554 /* Map U3 config space. We assume all IO-APICs are on the primary bus
555 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100557 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000558 BUG_ON(cfgspace == NULL);
559
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100560 /* Now we scan all slots. We do a very quick scan, we read the header
561 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000562 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100563 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000564 u8 __iomem *devbase = cfgspace + (devfn << 8);
565 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
566 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100567 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000568
569 DBG("devfn %x, l: %x\n", devfn, l);
570
571 /* If no device, skip */
572 if (l == 0xffffffff || l == 0x00000000 ||
573 l == 0x0000ffff || l == 0xffff0000)
574 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100575 /* Check if is supports capability lists */
576 s = readw(devbase + PCI_STATUS);
577 if (!(s & PCI_STATUS_CAP_LIST))
578 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000579
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100580 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000581 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000582
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000583 next:
584 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100585 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000586 devfn += 7;
587 }
588}
589
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000590#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700591
592static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
593{
594 return 0;
595}
596
597static void __init mpic_scan_ht_pics(struct mpic *mpic)
598{
599}
600
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000601#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000603/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000604static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000605{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000606 if (irq < NUM_ISA_INTERRUPTS)
607 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000608
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100609 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000610}
611
Tony Breedsd69a78d2009-04-07 18:26:54 +0000612/* Determine if the linux irq is an IPI */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000613static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int src)
Tony Breedsd69a78d2009-04-07 18:26:54 +0000614{
Tony Breedsd69a78d2009-04-07 18:26:54 +0000615 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
616}
617
Scott Woodea941872011-03-24 16:43:55 -0500618/* Determine if the linux irq is a timer */
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +0000619static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int src)
Scott Woodea941872011-03-24 16:43:55 -0500620{
Scott Woodea941872011-03-24 16:43:55 -0500621 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
622}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000623
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000624/* Convert a cpu mask from logical to physical cpu numbers. */
625static inline u32 mpic_physmask(u32 cpumask)
626{
627 int i;
628 u32 mask = 0;
629
Milton Millerebc04212011-05-10 19:28:59 +0000630 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000631 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
632 return mask;
633}
634
635#ifdef CONFIG_SMP
636/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000637static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000638{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000639 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000640}
641#endif
642
643/* Get the mpic structure from the irq number */
644static inline struct mpic * mpic_from_irq(unsigned int irq)
645{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100646 return irq_get_chip_data(irq);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000647}
648
649/* Get the mpic structure from the irq data */
650static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
651{
652 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000653}
654
655/* Send an EOI */
656static inline void mpic_eoi(struct mpic *mpic)
657{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000658 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
659 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660}
661
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000662/*
663 * Linux descriptor level callbacks
664 */
665
666
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000667void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000668{
669 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000670 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000671 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000672
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000673 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674
Zang Roy-r6191172335932006-08-25 14:16:30 +1000675 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
676 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100677 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000678 /* make sure mask gets to controller before we return to user */
679 do {
680 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000681 printk(KERN_ERR "%s: timeout on hwirq %u\n",
682 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000683 break;
684 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000685 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100686}
687
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000688void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000689{
690 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000691 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000692 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000693
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000694 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000695
Zang Roy-r6191172335932006-08-25 14:16:30 +1000696 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
697 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100698 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000699
700 /* make sure mask gets to controller before we return to user */
701 do {
702 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000703 printk(KERN_ERR "%s: timeout on hwirq %u\n",
704 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000705 break;
706 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000707 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708}
709
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000710void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000711{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000712 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100714#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000715 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100716#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000717 /* We always EOI on end_irq() even for edge interrupts since that
718 * should only lower the priority, the MPIC should have properly
719 * latched another edge interrupt coming in anyway
720 */
721
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000722 mpic_eoi(mpic);
723}
724
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000725#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000726
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000727static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000728{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000729 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000730 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000731
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000732 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100734 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000735 mpic_ht_end_irq(mpic, src);
736}
737
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000738static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000739{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000740 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000741 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000742
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000743 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100744 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000745
746 return 0;
747}
748
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000749static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000750{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000751 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000752 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000753
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100754 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000755 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000756}
757
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000758static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000759{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000760 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000761 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000762
763#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000764 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000765#endif
766 /* We always EOI on end_irq() even for edge interrupts since that
767 * should only lower the priority, the MPIC should have properly
768 * latched another edge interrupt coming in anyway
769 */
770
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100771 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000772 mpic_ht_end_irq(mpic, src);
773 mpic_eoi(mpic);
774}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000775#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000776
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000777#ifdef CONFIG_SMP
778
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000779static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000780{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000781 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000782 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000783
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000784 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
786}
787
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000788static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000789{
790 /* NEVER disable an IPI... that's just plain wrong! */
791}
792
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000793static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000794{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000795 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000796
797 /*
798 * IPIs are marked IRQ_PER_CPU. This has the side effect of
799 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
800 * applying to them. We EOI them late to avoid re-entering.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801 */
802 mpic_eoi(mpic);
803}
804
805#endif /* CONFIG_SMP */
806
Scott Woodea941872011-03-24 16:43:55 -0500807static void mpic_unmask_tm(struct irq_data *d)
808{
809 struct mpic *mpic = mpic_from_irq_data(d);
810 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
811
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000812 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea941872011-03-24 16:43:55 -0500813 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
814 mpic_tm_read(src);
815}
816
817static void mpic_mask_tm(struct irq_data *d)
818{
819 struct mpic *mpic = mpic_from_irq_data(d);
820 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
821
822 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
823 mpic_tm_read(src);
824}
825
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000826int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
827 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000829 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000830 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000831
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000832 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000833 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000834
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000835 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
836 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000837 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000838
Milton Miller2a116f32011-05-10 19:29:02 +0000839 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000840
841 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000842 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000843 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700844
Alexander Gordeevdcb615a2013-05-13 00:57:49 +0000845 return IRQ_SET_MASK_OK;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000846}
847
Zang Roy-r6191172335932006-08-25 14:16:30 +1000848static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000849{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000850 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700851 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000852 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000853 return MPIC_INFO(VECPRI_SENSE_EDGE) |
854 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000855 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700856 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000857 return MPIC_INFO(VECPRI_SENSE_EDGE) |
858 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000859 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000860 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
861 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000862 case IRQ_TYPE_LEVEL_LOW:
863 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000864 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
865 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000866 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700867}
868
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000869int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700870{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000871 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000872 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700873 unsigned int vecpri, vold, vnew;
874
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700875 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000876 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700877
Kyle Moffett50196092011-12-22 10:19:12 +0000878 if (src >= mpic->num_sources)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700879 return -EINVAL;
880
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000881 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700882
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000883 /* We don't support "none" type */
884 if (flow_type == IRQ_TYPE_NONE)
885 flow_type = IRQ_TYPE_DEFAULT;
886
887 /* Default: read HW settings */
888 if (flow_type == IRQ_TYPE_DEFAULT) {
Paul Gortmaker0215b4a2014-02-07 14:50:58 -0500889 int vold_ps;
890
891 vold_ps = vold & (MPIC_INFO(VECPRI_POLARITY_MASK) |
892 MPIC_INFO(VECPRI_SENSE_MASK));
893
894 if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
895 MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
896 flow_type = IRQ_TYPE_EDGE_RISING;
897 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_EDGE) |
898 MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
899 flow_type = IRQ_TYPE_EDGE_FALLING;
900 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
901 MPIC_INFO(VECPRI_POLARITY_POSITIVE)))
902 flow_type = IRQ_TYPE_LEVEL_HIGH;
903 else if (vold_ps == (MPIC_INFO(VECPRI_SENSE_LEVEL) |
904 MPIC_INFO(VECPRI_POLARITY_NEGATIVE)))
905 flow_type = IRQ_TYPE_LEVEL_LOW;
906 else
907 WARN_ONCE(1, "mpic: unknown IRQ type %d\n", vold);
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000908 }
909
910 /* Apply to irq desc */
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100911 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700912
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +0000913 /* Apply to HW */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700914 if (mpic_is_ht_interrupt(mpic, src))
915 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
916 MPIC_VECPRI_SENSE_EDGE;
917 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000918 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700919
Zang Roy-r6191172335932006-08-25 14:16:30 +1000920 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
921 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700922 vnew |= vecpri;
923 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000924 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700925
Justin P. Mattocke075cd72011-11-21 06:43:26 +0000926 return IRQ_SET_MASK_OK_NOCOPY;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000927}
928
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800929static int mpic_irq_set_wake(struct irq_data *d, unsigned int on)
930{
931 struct irq_desc *desc = container_of(d, struct irq_desc, irq_data);
932 struct mpic *mpic = mpic_from_irq_data(d);
933
934 if (!(mpic->flags & MPIC_FSL))
935 return -ENXIO;
936
937 if (on)
938 desc->action->flags |= IRQF_NO_SUSPEND;
939 else
940 desc->action->flags &= ~IRQF_NO_SUSPEND;
941
942 return 0;
943}
944
Olof Johansson38958dd2007-12-12 17:44:46 +1100945void mpic_set_vector(unsigned int virq, unsigned int vector)
946{
947 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000948 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100949 unsigned int vecpri;
950
951 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
952 mpic, virq, src, vector);
953
Kyle Moffett50196092011-12-22 10:19:12 +0000954 if (src >= mpic->num_sources)
Olof Johansson38958dd2007-12-12 17:44:46 +1100955 return;
956
957 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
958 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
959 vecpri |= vector;
960 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
961}
962
Meador Ingedfec2202011-03-14 10:01:06 +0000963void mpic_set_destination(unsigned int virq, unsigned int cpuid)
964{
965 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000966 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000967
968 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
969 mpic, virq, src, cpuid);
970
Kyle Moffett50196092011-12-22 10:19:12 +0000971 if (src >= mpic->num_sources)
Meador Ingedfec2202011-03-14 10:01:06 +0000972 return;
973
974 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
975}
976
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000977static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000978 .irq_mask = mpic_mask_irq,
979 .irq_unmask = mpic_unmask_irq,
980 .irq_eoi = mpic_end_irq,
981 .irq_set_type = mpic_set_irq_type,
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800982 .irq_set_wake = mpic_irq_set_wake,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000983};
984
985#ifdef CONFIG_SMP
986static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000987 .irq_mask = mpic_mask_ipi,
988 .irq_unmask = mpic_unmask_ipi,
989 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000990};
991#endif /* CONFIG_SMP */
992
Scott Woodea941872011-03-24 16:43:55 -0500993static struct irq_chip mpic_tm_chip = {
994 .irq_mask = mpic_mask_tm,
995 .irq_unmask = mpic_unmask_tm,
996 .irq_eoi = mpic_end_irq,
Dongsheng.wang@freescale.com5ff04b72013-04-09 10:22:29 +0800997 .irq_set_wake = mpic_irq_set_wake,
Scott Woodea941872011-03-24 16:43:55 -0500998};
999
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001000#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001001static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001002 .irq_startup = mpic_startup_ht_irq,
1003 .irq_shutdown = mpic_shutdown_ht_irq,
1004 .irq_mask = mpic_mask_irq,
1005 .irq_unmask = mpic_unmask_ht_irq,
1006 .irq_eoi = mpic_end_ht_irq,
1007 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001008};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001009#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001010
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001011
Grant Likelybae1d8f2012-02-14 14:06:50 -07001012static int mpic_host_match(struct irq_domain *h, struct device_node *node)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001013{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001014 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +10001015 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001016}
1017
Grant Likelybae1d8f2012-02-14 14:06:50 -07001018static int mpic_host_map(struct irq_domain *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001019 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001020{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001021 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001022 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001023
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001024 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025
Olof Johansson7df24572007-01-28 23:33:18 -06001026 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001027 return -EINVAL;
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001028 if (mpic->protected && test_bit(hw, mpic->protected)) {
1029 pr_warning("mpic: Mapping of source 0x%x failed, "
1030 "source protected by firmware !\n",\
1031 (unsigned int)hw);
1032 return -EPERM;
1033 }
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001034
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001035#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -06001036 else if (hw >= mpic->ipi_vecs[0]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001037 WARN_ON(mpic->flags & MPIC_SECONDARY);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001038
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001039 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001040 irq_set_chip_data(virq, mpic);
1041 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001042 handle_percpu_irq);
1043 return 0;
1044 }
1045#endif /* CONFIG_SMP */
1046
Scott Woodea941872011-03-24 16:43:55 -05001047 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001048 WARN_ON(mpic->flags & MPIC_SECONDARY);
Scott Woodea941872011-03-24 16:43:55 -05001049
1050 DBG("mpic: mapping as timer\n");
1051 irq_set_chip_data(virq, mpic);
1052 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1053 handle_fasteoi_irq);
1054 return 0;
1055 }
1056
Varun Sethi0a408162012-08-08 09:36:09 +05301057 if (mpic_map_error_int(mpic, virq, hw))
1058 return 0;
1059
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001060 if (hw >= mpic->num_sources) {
1061 pr_warning("mpic: Mapping of source 0x%x failed, "
1062 "source out of range !\n",\
1063 (unsigned int)hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001064 return -EINVAL;
Benjamin Herrenschmidt5fe0c1f2013-05-06 11:37:43 +10001065 }
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001066
Michael Ellermana7de7c72007-05-08 12:58:36 +10001067 mpic_msi_reserve_hwirq(mpic, hw);
1068
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001069 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001070 chip = &mpic->hc_irq;
1071
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001072#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001073 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001074 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001075 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001076#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001077
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001078 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001079
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001080 irq_set_chip_data(virq, mpic);
1081 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001082
1083 /* Set default irq type */
Benjamin Herrenschmidt446f6d02012-04-19 17:30:57 +00001084 irq_set_irq_type(virq, IRQ_TYPE_DEFAULT);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001085
Meador Ingedfec2202011-03-14 10:01:06 +00001086 /* If the MPIC was reset, then all vectors have already been
1087 * initialized. Otherwise, a per source lazy initialization
1088 * is done here.
1089 */
1090 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Scott Wood32dda052013-09-26 19:18:18 -05001091 int cpu;
1092
1093 preempt_disable();
1094 cpu = mpic_processor_id(mpic);
1095 preempt_enable();
1096
Meador Ingedfec2202011-03-14 10:01:06 +00001097 mpic_set_vector(virq, hw);
Scott Wood32dda052013-09-26 19:18:18 -05001098 mpic_set_destination(virq, cpu);
Meador Ingedfec2202011-03-14 10:01:06 +00001099 mpic_irq_set_priority(virq, 8);
1100 }
1101
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001102 return 0;
1103}
1104
Grant Likelybae1d8f2012-02-14 14:06:50 -07001105static int mpic_host_xlate(struct irq_domain *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001106 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001107 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1108
1109{
Scott Wood22d168c2011-03-24 16:43:54 -05001110 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001111 static unsigned char map_mpic_senses[4] = {
1112 IRQ_TYPE_EDGE_RISING,
1113 IRQ_TYPE_LEVEL_LOW,
1114 IRQ_TYPE_LEVEL_HIGH,
1115 IRQ_TYPE_EDGE_FALLING,
1116 };
1117
1118 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001119 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1120 /*
1121 * Freescale MPIC with extended intspec:
1122 * First two cells are as usual. Third specifies
1123 * an "interrupt type". Fourth is type-specific data.
1124 *
1125 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1126 */
1127 switch (intspec[2]) {
1128 case 0:
Varun Sethi0a408162012-08-08 09:36:09 +05301129 break;
1130 case 1:
1131 if (!(mpic->flags & MPIC_FSL_HAS_EIMR))
1132 break;
1133
1134 if (intspec[3] >= ARRAY_SIZE(mpic->err_int_vecs))
1135 return -EINVAL;
1136
1137 *out_hwirq = mpic->err_int_vecs[intspec[3]];
1138
Scott Wood22d168c2011-03-24 16:43:54 -05001139 break;
1140 case 2:
1141 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1142 return -EINVAL;
1143
1144 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1145 break;
1146 case 3:
1147 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1148 return -EINVAL;
1149
1150 *out_hwirq = mpic->timer_vecs[intspec[0]];
1151 break;
1152 default:
1153 pr_debug("%s: unknown irq type %u\n",
1154 __func__, intspec[2]);
1155 return -EINVAL;
1156 }
1157
1158 *out_flags = map_mpic_senses[intspec[1] & 3];
1159 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001160 u32 mask = 0x3;
1161
1162 /* Apple invented a new race of encoding on machines with
1163 * an HT APIC. They encode, among others, the index within
1164 * the HT APIC. We don't care about it here since thankfully,
1165 * it appears that they have the APIC already properly
1166 * configured, and thus our current fixup code that reads the
1167 * APIC config works fine. However, we still need to mask out
1168 * bits in the specifier to make sure we only get bit 0 which
1169 * is the level/edge bit (the only sense bit exposed by Apple),
1170 * as their bit 1 means something else.
1171 */
1172 if (machine_is(powermac))
1173 mask = 0x1;
1174 *out_flags = map_mpic_senses[intspec[1] & mask];
1175 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001176 *out_flags = IRQ_TYPE_NONE;
1177
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001178 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1179 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1180
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001181 return 0;
1182}
1183
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001184/* IRQ handler for a secondary MPIC cascaded from another IRQ controller */
1185static void mpic_cascade(unsigned int irq, struct irq_desc *desc)
1186{
1187 struct irq_chip *chip = irq_desc_get_chip(desc);
1188 struct mpic *mpic = irq_desc_get_handler_data(desc);
1189 unsigned int virq;
1190
1191 BUG_ON(!(mpic->flags & MPIC_SECONDARY));
1192
1193 virq = mpic_get_one_irq(mpic);
Grant Likelybae1d8f2012-02-14 14:06:50 -07001194 if (virq)
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001195 generic_handle_irq(virq);
1196
1197 chip->irq_eoi(&desc->irq_data);
1198}
1199
Grant Likelybae1d8f2012-02-14 14:06:50 -07001200static struct irq_domain_ops mpic_host_ops = {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001201 .match = mpic_host_match,
1202 .map = mpic_host_map,
1203 .xlate = mpic_host_xlate,
1204};
1205
Hongtao Jia86d37962013-04-10 10:52:55 +08001206static u32 fsl_mpic_get_version(struct mpic *mpic)
1207{
1208 u32 brr1;
1209
1210 if (!(mpic->flags & MPIC_FSL))
1211 return 0;
1212
1213 brr1 = _mpic_read(mpic->reg_type, &mpic->thiscpuregs,
1214 MPIC_FSL_BRR1);
1215
1216 return brr1 & MPIC_FSL_BRR1_VER;
1217}
1218
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001219/*
1220 * Exported functions
1221 */
1222
Hongtao Jia86d37962013-04-10 10:52:55 +08001223u32 fsl_mpic_primary_get_version(void)
1224{
1225 struct mpic *mpic = mpic_primary;
1226
1227 if (mpic)
1228 return fsl_mpic_get_version(mpic);
1229
1230 return 0;
1231}
1232
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001233struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001234 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001235 unsigned int flags,
1236 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238 const char *name)
1239{
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001240 int i, psize, intvec_top;
1241 struct mpic *mpic;
1242 u32 greg_feature;
1243 const char *vers;
1244 const u32 *psrc;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001245 u32 last_irq;
Scott Wood7c509ee2013-01-21 19:56:41 -06001246 u32 fsl_version = 0;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001247
Kyle Moffett996983b2011-12-02 06:28:02 +00001248 /* Default MPIC search parameters */
1249 static const struct of_device_id __initconst mpic_device_id[] = {
1250 { .type = "open-pic", },
1251 { .compatible = "open-pic", },
1252 {},
1253 };
1254
1255 /*
1256 * If we were not passed a device-tree node, then perform the default
1257 * search for standardized a standardized OpenPIC.
1258 */
1259 if (node) {
1260 node = of_node_get(node);
1261 } else {
1262 node = of_find_matching_node(NULL, mpic_device_id);
1263 if (!node)
1264 return NULL;
1265 }
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001266
1267 /* Pick the physical address from the device tree if unspecified */
Kyle Moffett8bf41562011-12-02 06:27:59 +00001268 if (!phys_addr) {
Kyle Moffett8bf41562011-12-02 06:27:59 +00001269 /* Check if it is DCR-based */
1270 if (of_get_property(node, "dcr-reg", NULL)) {
1271 flags |= MPIC_USES_DCR;
1272 } else {
1273 struct resource r;
1274 if (of_address_to_resource(node, 0, &r))
Kyle Moffett996983b2011-12-02 06:28:02 +00001275 goto err_of_node_put;
Kyle Moffett8bf41562011-12-02 06:27:59 +00001276 phys_addr = r.start;
1277 }
1278 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001279
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001280 /* Read extra device-tree properties into the flags variable */
1281 if (of_get_property(node, "big-endian", NULL))
1282 flags |= MPIC_BIG_ENDIAN;
1283 if (of_get_property(node, "pic-no-reset", NULL))
1284 flags |= MPIC_NO_RESET;
Kyle Moffett9ca163c2011-12-22 10:19:11 +00001285 if (of_get_property(node, "single-cpu-affinity", NULL))
1286 flags |= MPIC_SINGLE_DEST_CPU;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001287 if (of_device_is_compatible(node, "fsl,mpic"))
Varun Sethi5a271fe2012-07-09 14:16:35 +05301288 flags |= MPIC_FSL | MPIC_LARGE_VECTORS;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001289
Kumar Gala85355bb2009-06-18 22:01:20 +00001290 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001291 if (mpic == NULL)
Kyle Moffett996983b2011-12-02 06:28:02 +00001292 goto err_of_node_put;
Kumar Gala85355bb2009-06-18 22:01:20 +00001293
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001294 mpic->name = name;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001295 mpic->node = node;
Kyle Moffette7a98672011-12-02 06:28:01 +00001296 mpic->paddr = phys_addr;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001297 mpic->flags = flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001298
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001299 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001300 mpic->hc_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001301 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001302 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001303#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001304 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001305 mpic->hc_ht_irq.name = name;
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001306 if (!(mpic->flags & MPIC_SECONDARY))
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001307 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001308#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001309
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001310#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001311 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001312 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001313#endif /* CONFIG_SMP */
1314
Scott Woodea941872011-03-24 16:43:55 -05001315 mpic->hc_tm = mpic_tm_chip;
1316 mpic->hc_tm.name = name;
1317
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001318 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001319
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001320 if (mpic->flags & MPIC_LARGE_VECTORS)
Olof Johansson7df24572007-01-28 23:33:18 -06001321 intvec_top = 2047;
1322 else
1323 intvec_top = 255;
1324
Scott Woodea941872011-03-24 16:43:55 -05001325 mpic->timer_vecs[0] = intvec_top - 12;
1326 mpic->timer_vecs[1] = intvec_top - 11;
1327 mpic->timer_vecs[2] = intvec_top - 10;
1328 mpic->timer_vecs[3] = intvec_top - 9;
1329 mpic->timer_vecs[4] = intvec_top - 8;
1330 mpic->timer_vecs[5] = intvec_top - 7;
1331 mpic->timer_vecs[6] = intvec_top - 6;
1332 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001333 mpic->ipi_vecs[0] = intvec_top - 4;
1334 mpic->ipi_vecs[1] = intvec_top - 3;
1335 mpic->ipi_vecs[2] = intvec_top - 2;
1336 mpic->ipi_vecs[3] = intvec_top - 1;
1337 mpic->spurious_vec = intvec_top;
1338
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001339 /* Look for protected sources */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001340 psrc = of_get_property(mpic->node, "protected-sources", &psize);
Kyle Moffett5bdb6f22011-12-02 06:28:00 +00001341 if (psrc) {
1342 /* Allocate a bitmap with one bit per interrupt */
1343 unsigned int mapsize = BITS_TO_LONGS(intvec_top + 1);
1344 mpic->protected = kzalloc(mapsize*sizeof(long), GFP_KERNEL);
1345 BUG_ON(mpic->protected == NULL);
1346 for (i = 0; i < psize/sizeof(u32); i++) {
1347 if (psrc[i] > intvec_top)
1348 continue;
1349 __set_bit(psrc[i], mpic->protected);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001350 }
1351 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001352
Zang Roy-r6191172335932006-08-25 14:16:30 +10001353#ifdef CONFIG_MPIC_WEIRD
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001354 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(mpic->flags)];
Zang Roy-r6191172335932006-08-25 14:16:30 +10001355#endif
1356
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001357 /* default register type */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001358 if (mpic->flags & MPIC_BIG_ENDIAN)
Kyle Moffett8bf41562011-12-02 06:27:59 +00001359 mpic->reg_type = mpic_access_mmio_be;
1360 else
1361 mpic->reg_type = mpic_access_mmio_le;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001362
Kyle Moffett8bf41562011-12-02 06:27:59 +00001363 /*
1364 * An MPIC with a "dcr-reg" property must be accessed that way, but
1365 * only if the kernel includes DCR support.
1366 */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001367#ifdef CONFIG_PPC_DCR
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001368 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001369 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001370#else
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001371 BUG_ON(mpic->flags & MPIC_USES_DCR);
Kyle Moffett8bf41562011-12-02 06:27:59 +00001372#endif
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001373
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001374 /* Map the global registers */
Kyle Moffettc51242e2011-12-02 06:28:06 +00001375 mpic_map(mpic, mpic->paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1376 mpic_map(mpic, mpic->paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001377
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301378 if (mpic->flags & MPIC_FSL) {
Varun Sethi0a408162012-08-08 09:36:09 +05301379 int ret;
1380
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301381 /*
1382 * Yes, Freescale really did put global registers in the
1383 * magic per-cpu area -- and they don't even show up in the
1384 * non-magic per-cpu copies that this driver normally uses.
1385 */
1386 mpic_map(mpic, mpic->paddr, &mpic->thiscpuregs,
1387 MPIC_CPU_THISBASE, 0x1000);
Varun Sethi0a408162012-08-08 09:36:09 +05301388
Hongtao Jia86d37962013-04-10 10:52:55 +08001389 fsl_version = fsl_mpic_get_version(mpic);
Varun Sethi0a408162012-08-08 09:36:09 +05301390
1391 /* Error interrupt mask register (EIMR) is required for
1392 * handling individual device error interrupts. EIMR
1393 * was added in MPIC version 4.1.
1394 *
1395 * Over here we reserve vector number space for error
1396 * interrupt vectors. This space is stolen from the
1397 * global vector number space, as in case of ipis
1398 * and timer interrupts.
1399 *
1400 * Available vector space = intvec_top - 12, where 12
1401 * is the number of vectors which have been consumed by
1402 * ipis and timer interrupts.
1403 */
Scott Wood7c509ee2013-01-21 19:56:41 -06001404 if (fsl_version >= 0x401) {
Varun Sethi0a408162012-08-08 09:36:09 +05301405 ret = mpic_setup_error_int(mpic, intvec_top - 12);
1406 if (ret)
1407 return NULL;
1408 }
Scott Wood7c509ee2013-01-21 19:56:41 -06001409
1410 }
1411
1412 /*
1413 * EPR is only available starting with v4.0. To support
1414 * platforms that don't know the MPIC version at compile-time,
1415 * such as qemu-e500, turn off coreint if this MPIC doesn't
1416 * support it. Note that we never enable it if it wasn't
1417 * requested in the first place.
1418 *
1419 * This is done outside the MPIC_FSL check, so that we
1420 * also disable coreint if the MPIC node doesn't have
1421 * an "fsl,mpic" compatible at all. This will be the case
1422 * with device trees generated by older versions of QEMU.
1423 * fsl_version will be zero if MPIC_FSL is not set.
1424 */
1425 if (fsl_version < 0x400 && (flags & MPIC_ENABLE_COREINT)) {
1426 WARN_ON(ppc_md.get_irq != mpic_get_coreint_irq);
1427 ppc_md.get_irq = mpic_get_irq;
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301428 }
1429
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001430 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001431
1432 /* When using a device-node, reset requests are only honored if the MPIC
1433 * is allowed to reset.
1434 */
Kyle Moffette55d7f72011-12-22 10:19:14 +00001435 if (!(mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001436 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001437 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1438 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001439 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001440 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001441 & MPIC_GREG_GCONF_RESET)
1442 mb();
1443 }
1444
Kumar Galad91e4ea2009-01-07 15:53:29 -06001445 /* CoreInt */
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001446 if (mpic->flags & MPIC_ENABLE_COREINT)
Kumar Galad91e4ea2009-01-07 15:53:29 -06001447 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1448 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1449 | MPIC_GREG_GCONF_COREINT);
1450
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001451 if (mpic->flags & MPIC_ENABLE_MCK)
Olof Johanssonf3653552007-12-20 13:11:18 -06001452 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1453 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1454 | MPIC_GREG_GCONF_MCK);
1455
Timur Tabi14b92472011-07-08 11:12:42 +00001456 /*
Timur Tabi14b92472011-07-08 11:12:42 +00001457 * The MPIC driver will crash if there are more cores than we
1458 * can initialize, so we may as well catch that problem here.
1459 */
1460 BUG_ON(num_possible_cpus() > MPIC_MAX_CPUS);
1461
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001462 /* Map the per-CPU registers */
Timur Tabi14b92472011-07-08 11:12:42 +00001463 for_each_possible_cpu(i) {
1464 unsigned int cpu = get_hard_smp_processor_id(i);
1465
Kyle Moffettc51242e2011-12-02 06:28:06 +00001466 mpic_map(mpic, mpic->paddr, &mpic->cpuregs[cpu],
Timur Tabi14b92472011-07-08 11:12:42 +00001467 MPIC_INFO(CPU_BASE) + cpu * MPIC_INFO(CPU_STRIDE),
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001468 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469 }
1470
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001471 /*
1472 * Read feature register. For non-ISU MPICs, num sources as well. On
1473 * ISU MPICs, sources are counted as ISUs are added
1474 */
1475 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1476
1477 /*
1478 * By default, the last source number comes from the MPIC, but the
1479 * device-tree and board support code can override it on buggy hw.
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001480 * If we get passed an isu_size (multi-isu MPIC) then we use that
1481 * as a default instead of the value read from the HW.
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001482 */
1483 last_irq = (greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
Rob Herring26a20562013-09-26 07:40:04 -05001484 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT;
Benjamin Herrenschmidtfe833642012-02-22 13:50:13 +00001485 if (isu_size)
1486 last_irq = isu_size * MPIC_MAX_ISU - 1;
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001487 of_property_read_u32(mpic->node, "last-interrupt-source", &last_irq);
1488 if (irq_count)
1489 last_irq = irq_count - 1;
1490
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491 /* Initialize main ISU if none provided */
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001492 if (!isu_size) {
1493 isu_size = last_irq + 1;
1494 mpic->num_sources = isu_size;
Kyle Moffettc51242e2011-12-02 06:28:06 +00001495 mpic_map(mpic, mpic->paddr, &mpic->isus[0],
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001496 MPIC_INFO(IRQ_BASE),
1497 MPIC_INFO(IRQ_STRIDE) * isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001498 }
Kyle Moffettc1b8d452011-12-22 10:19:13 +00001499
1500 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001501 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1502 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1503
Grant Likelya8db8cf2012-02-14 14:06:54 -07001504 mpic->irqhost = irq_domain_add_linear(mpic->node,
Benjamin Herrenschmidt574ce792012-07-22 16:45:43 +00001505 intvec_top,
Grant Likelya8db8cf2012-02-14 14:06:54 -07001506 &mpic_host_ops, mpic);
Kyle Moffett996983b2011-12-02 06:28:02 +00001507
1508 /*
1509 * FIXME: The code leaks the MPIC object and mappings here; this
1510 * is very unlikely to fail but it ought to be fixed anyways.
1511 */
Kumar Gala31207da2009-05-08 12:08:20 +00001512 if (mpic->irqhost == NULL)
1513 return NULL;
1514
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001515 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001516 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001517 case 1:
1518 vers = "1.0";
1519 break;
1520 case 2:
1521 vers = "1.2";
1522 break;
1523 case 3:
1524 vers = "1.3";
1525 break;
1526 default:
1527 vers = "<unknown>";
1528 break;
1529 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001530 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1531 " max %d CPUs\n",
Kyle Moffette7a98672011-12-02 06:28:01 +00001532 name, vers, (unsigned long long)mpic->paddr, num_possible_cpus());
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001533 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1534 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001535
1536 mpic->next = mpics;
1537 mpics = mpic;
1538
Kyle Moffett3a7a7172011-12-22 10:19:09 +00001539 if (!(mpic->flags & MPIC_SECONDARY)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001540 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001541 irq_set_default_host(mpic->irqhost);
1542 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001543
1544 return mpic;
Kyle Moffett996983b2011-12-02 06:28:02 +00001545
1546err_of_node_put:
1547 of_node_put(node);
1548 return NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549}
1550
1551void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001552 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553{
1554 unsigned int isu_first = isu_num * mpic->isu_size;
1555
1556 BUG_ON(isu_num >= MPIC_MAX_ISU);
1557
Kyle Moffettc51242e2011-12-02 06:28:06 +00001558 mpic_map(mpic,
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001559 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001560 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001561
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001562 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1563 mpic->num_sources = isu_first + mpic->isu_size;
1564}
1565
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001566void __init mpic_init(struct mpic *mpic)
1567{
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001568 int i, cpu;
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301569 int num_timers = 4;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001570
1571 BUG_ON(mpic->num_sources == 0);
1572
1573 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1574
1575 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001576 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001577
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301578 if (mpic->flags & MPIC_FSL) {
Hongtao Jia86d37962013-04-10 10:52:55 +08001579 u32 version = fsl_mpic_get_version(mpic);
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301580
1581 /*
1582 * Timer group B is present at the latest in MPIC 3.1 (e.g.
1583 * mpc8536). It is not present in MPIC 2.0 (e.g. mpc8544).
1584 * I don't know about the status of intermediate versions (or
1585 * whether they even exist).
1586 */
1587 if (version >= 0x0301)
1588 num_timers = 8;
1589 }
1590
Scott Woodea941872011-03-24 16:43:55 -05001591 /* Initialize timers to our reserved vectors and mask them for now */
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301592 for (i = 0; i < num_timers; i++) {
1593 unsigned int offset = mpic_tm_offset(mpic, i);
1594
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001595 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301596 offset + MPIC_INFO(TIMER_DESTINATION),
Scott Woodea941872011-03-24 16:43:55 -05001597 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001598 mpic_write(mpic->tmregs,
Varun Sethi03bcb7e2012-07-09 14:15:42 +05301599 offset + MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001601 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001602 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001603 }
1604
1605 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1606 mpic_test_broken_ipi(mpic);
1607 for (i = 0; i < 4; i++) {
1608 mpic_ipi_write(i,
1609 MPIC_VECPRI_MASK |
1610 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001611 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001612 }
1613
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001614 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001615 DBG("MPIC flags: %x\n", mpic->flags);
Kyle Moffettbe8bec52011-12-02 06:28:03 +00001616 if ((mpic->flags & MPIC_U3_HT_IRQS) && !(mpic->flags & MPIC_SECONDARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001617 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001618 mpic_u3msi_init(mpic);
1619 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001620
Olof Johansson38958dd2007-12-12 17:44:46 +11001621 mpic_pasemi_msi_init(mpic);
1622
Meador Inged6a26392011-03-14 10:01:07 +00001623 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001624
Meador Ingedfec2202011-03-14 10:01:06 +00001625 if (!(mpic->flags & MPIC_NO_RESET)) {
1626 for (i = 0; i < mpic->num_sources; i++) {
1627 /* start with vector = source number, and masked */
1628 u32 vecpri = MPIC_VECPRI_MASK | i |
1629 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Rob Herring26a20562013-09-26 07:40:04 -05001630
Meador Ingedfec2202011-03-14 10:01:06 +00001631 /* check if protected */
1632 if (mpic->protected && test_bit(i, mpic->protected))
1633 continue;
1634 /* init hw */
1635 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1636 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1637 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001638 }
Rob Herring26a20562013-09-26 07:40:04 -05001639
Olof Johansson7df24572007-01-28 23:33:18 -06001640 /* Init spurious vector */
1641 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001642
Zang Roy-r6191172335932006-08-25 14:16:30 +10001643 /* Disable 8259 passthrough, if supported */
1644 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1645 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1646 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1647 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001648
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001649 if (mpic->flags & MPIC_NO_BIAS)
1650 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1651 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1652 | MPIC_GREG_GCONF_NO_BIAS);
1653
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001654 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001655 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001656
1657#ifdef CONFIG_PM
1658 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001659 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1660 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001661 BUG_ON(mpic->save_data == NULL);
1662#endif
Kyle Moffett09dc34a2011-12-02 06:28:07 +00001663
1664 /* Check if this MPIC is chained from a parent interrupt controller */
1665 if (mpic->flags & MPIC_SECONDARY) {
1666 int virq = irq_of_parse_and_map(mpic->node, 0);
1667 if (virq != NO_IRQ) {
1668 printk(KERN_INFO "%s: hooking up to IRQ %d\n",
1669 mpic->node->full_name, virq);
1670 irq_set_handler_data(virq, mpic);
1671 irq_set_chained_handler(virq, &mpic_cascade);
1672 }
1673 }
Scott Woodaa805812014-05-20 20:26:01 -05001674
1675 /* FSL mpic error interrupt intialization */
1676 if (mpic->flags & MPIC_FSL_HAS_EIMR)
1677 mpic_err_int_init(mpic, MPIC_FSL_ERR_INT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001678}
1679
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001680void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1681{
1682 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001683
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001684 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1685 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1686 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1687 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1688}
1689
1690void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1691{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001692 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001693 u32 v;
1694
Thomas Gleixner203041a2010-02-18 02:23:18 +00001695 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001696 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1697 if (enable)
1698 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1699 else
1700 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1701 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001702 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001703}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001704
1705void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1706{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001707 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001708 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001709 unsigned long flags;
1710 u32 reg;
1711
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001712 if (!mpic)
1713 return;
1714
Thomas Gleixner203041a2010-02-18 02:23:18 +00001715 raw_spin_lock_irqsave(&mpic_lock, flags);
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001716 if (mpic_is_ipi(mpic, src)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001717 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001718 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001719 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001720 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Benjamin Herrenschmidt3a2b4f72012-04-19 17:29:34 +00001721 } else if (mpic_is_tm(mpic, src)) {
Scott Woodea941872011-03-24 16:43:55 -05001722 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1723 ~MPIC_VECPRI_PRIORITY_MASK;
1724 mpic_tm_write(src - mpic->timer_vecs[0],
1725 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001726 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001727 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001728 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001729 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001730 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1731 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001732 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001733}
1734
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001735void mpic_setup_this_cpu(void)
1736{
1737#ifdef CONFIG_SMP
1738 struct mpic *mpic = mpic_primary;
1739 unsigned long flags;
1740 u32 msk = 1 << hard_smp_processor_id();
1741 unsigned int i;
1742
1743 BUG_ON(mpic == NULL);
1744
1745 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1746
Thomas Gleixner203041a2010-02-18 02:23:18 +00001747 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001748
1749 /* let the mpic know we want intrs. default affinity is 0xffffffff
1750 * until changed via /proc. That's how it's done on x86. If we want
1751 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001752 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001753 */
chenhui zhaoe2421142013-05-27 21:59:43 +00001754 if (distribute_irqs && !(mpic->flags & MPIC_SINGLE_DEST_CPU)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001755 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001756 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1757 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001758 }
1759
1760 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001761 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001762
Thomas Gleixner203041a2010-02-18 02:23:18 +00001763 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001764#endif /* CONFIG_SMP */
1765}
1766
1767int mpic_cpu_get_priority(void)
1768{
1769 struct mpic *mpic = mpic_primary;
1770
Zang Roy-r6191172335932006-08-25 14:16:30 +10001771 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001772}
1773
1774void mpic_cpu_set_priority(int prio)
1775{
1776 struct mpic *mpic = mpic_primary;
1777
1778 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001779 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001780}
1781
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001782void mpic_teardown_this_cpu(int secondary)
1783{
1784 struct mpic *mpic = mpic_primary;
1785 unsigned long flags;
1786 u32 msk = 1 << hard_smp_processor_id();
1787 unsigned int i;
1788
1789 BUG_ON(mpic == NULL);
1790
1791 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001792 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001793
1794 /* let the mpic know we don't want intrs. */
1795 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001796 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1797 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001798
1799 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001800 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001801 /* We need to EOI the IPI since not all platforms reset the MPIC
1802 * on boot and new interrupts wouldn't get delivered otherwise.
1803 */
1804 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001805
Thomas Gleixner203041a2010-02-18 02:23:18 +00001806 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001807}
1808
1809
Olof Johanssonf3653552007-12-20 13:11:18 -06001810static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001811{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001812 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001813
Olof Johanssonf3653552007-12-20 13:11:18 -06001814 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001815#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001816 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001817#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001818 if (unlikely(src == mpic->spurious_vec)) {
1819 if (mpic->flags & MPIC_SPV_EOI)
1820 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001821 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001822 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001823 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001824 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1825 mpic->name, (int)src);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001826 mpic_eoi(mpic);
1827 return NO_IRQ;
1828 }
1829
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001830 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001831}
1832
Olof Johanssonf3653552007-12-20 13:11:18 -06001833unsigned int mpic_get_one_irq(struct mpic *mpic)
1834{
1835 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1836}
1837
Olaf Hering35a84c22006-10-07 22:08:26 +10001838unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001839{
1840 struct mpic *mpic = mpic_primary;
1841
1842 BUG_ON(mpic == NULL);
1843
Olaf Hering35a84c22006-10-07 22:08:26 +10001844 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001845}
1846
Kumar Galad91e4ea2009-01-07 15:53:29 -06001847unsigned int mpic_get_coreint_irq(void)
1848{
1849#ifdef CONFIG_BOOKE
1850 struct mpic *mpic = mpic_primary;
1851 u32 src;
1852
1853 BUG_ON(mpic == NULL);
1854
1855 src = mfspr(SPRN_EPR);
1856
1857 if (unlikely(src == mpic->spurious_vec)) {
1858 if (mpic->flags & MPIC_SPV_EOI)
1859 mpic_eoi(mpic);
1860 return NO_IRQ;
1861 }
1862 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
Christian Dietrich76462232011-06-04 05:36:54 +00001863 printk_ratelimited(KERN_WARNING "%s: Got protected source %d !\n",
1864 mpic->name, (int)src);
Kumar Galad91e4ea2009-01-07 15:53:29 -06001865 return NO_IRQ;
1866 }
1867
1868 return irq_linear_revmap(mpic->irqhost, src);
1869#else
1870 return NO_IRQ;
1871#endif
1872}
1873
Olof Johanssonf3653552007-12-20 13:11:18 -06001874unsigned int mpic_get_mcirq(void)
1875{
1876 struct mpic *mpic = mpic_primary;
1877
1878 BUG_ON(mpic == NULL);
1879
1880 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1881}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001882
1883#ifdef CONFIG_SMP
1884void mpic_request_ipis(void)
1885{
1886 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001887 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001888 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001889
Frans Pop8354be92010-02-06 07:47:20 +00001890 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001891
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001892 for (i = 0; i < 4; i++) {
1893 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001894 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001895 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001896 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1897 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001898 }
Milton Miller78608dd2008-10-10 01:56:50 +00001899 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001900 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001901}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001902
Milton Miller3caba982011-05-10 19:29:17 +00001903void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001904{
1905 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001906 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001907
1908 BUG_ON(mpic == NULL);
1909
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001910 /* make sure we're sending something that translates to an IPI */
1911 if ((unsigned int)msg > 3) {
1912 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1913 smp_processor_id(), msg);
1914 return;
1915 }
Milton Miller3caba982011-05-10 19:29:17 +00001916
1917#ifdef DEBUG_IPI
1918 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1919#endif
1920
1921 physmask = 1 << get_hard_smp_processor_id(cpu);
1922
1923 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1924 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001925}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001926
1927int __init smp_mpic_probe(void)
1928{
1929 int nr_cpus;
1930
1931 DBG("smp_mpic_probe()...\n");
1932
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001933 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001934
1935 DBG("nr_cpus: %d\n", nr_cpus);
1936
1937 if (nr_cpus > 1)
1938 mpic_request_ipis();
1939
1940 return nr_cpus;
1941}
1942
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001943void smp_mpic_setup_cpu(int cpu)
Michael Ellerman775aeff2007-02-08 18:34:04 +11001944{
1945 mpic_setup_this_cpu();
1946}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001947
1948void mpic_reset_core(int cpu)
1949{
1950 struct mpic *mpic = mpic_primary;
1951 u32 pir;
1952 int cpuid = get_hard_smp_processor_id(cpu);
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001953 int i;
Matthew McClintock66953eb2010-06-29 09:42:26 +00001954
1955 /* Set target bit for core reset */
1956 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1957 pir |= (1 << cpuid);
1958 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1959 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1960
1961 /* Restore target bit after reset complete */
1962 pir &= ~(1 << cpuid);
1963 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1964 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
Matthew McClintock44f16fc2011-10-26 13:46:57 -05001965
1966 /* Perform 15 EOI on each reset core to clear pending interrupts.
1967 * This is required for FSL CoreNet based devices */
1968 if (mpic->flags & MPIC_FSL) {
1969 for (i = 0; i < 15; i++) {
1970 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpuid],
1971 MPIC_CPU_EOI, 0);
1972 }
1973 }
Matthew McClintock66953eb2010-06-29 09:42:26 +00001974}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001975#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001976
1977#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001978static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001979{
Johannes Berg3669e932007-05-02 16:33:41 +10001980 int i;
1981
1982 for (i = 0; i < mpic->num_sources; i++) {
1983 mpic->save_data[i].vecprio =
1984 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1985 mpic->save_data[i].dest =
1986 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1987 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001988}
1989
1990static int mpic_suspend(void)
1991{
1992 struct mpic *mpic = mpics;
1993
1994 while (mpic) {
1995 mpic_suspend_one(mpic);
1996 mpic = mpic->next;
1997 }
Johannes Berg3669e932007-05-02 16:33:41 +10001998
1999 return 0;
2000}
2001
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002002static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10002003{
Johannes Berg3669e932007-05-02 16:33:41 +10002004 int i;
2005
2006 for (i = 0; i < mpic->num_sources; i++) {
2007 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
2008 mpic->save_data[i].vecprio);
2009 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
2010 mpic->save_data[i].dest);
2011
2012#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00002013 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10002014 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
2015
2016 if (fixup->base) {
2017 /* we use the lowest bit in an inverted meaning */
2018 if ((mpic->save_data[i].fixup_data & 1) == 0)
2019 continue;
2020
2021 /* Enable and configure */
2022 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
2023
2024 writel(mpic->save_data[i].fixup_data & ~1,
2025 fixup->base + 4);
2026 }
2027 }
2028#endif
2029 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10002030}
Johannes Berg3669e932007-05-02 16:33:41 +10002031
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002032static void mpic_resume(void)
2033{
2034 struct mpic *mpic = mpics;
2035
2036 while (mpic) {
2037 mpic_resume_one(mpic);
2038 mpic = mpic->next;
2039 }
2040}
2041
2042static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10002043 .resume = mpic_resume,
2044 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10002045};
2046
2047static int mpic_init_sys(void)
2048{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002049 register_syscore_ops(&mpic_syscore_ops);
Dongsheng.wang@freescale.com9e6f31a2013-04-09 10:22:31 +08002050 subsys_system_register(&mpic_subsys, NULL);
2051
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002052 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10002053}
2054
2055device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02002056#endif