blob: 025a4264430e80d280d2144828a51f5f79482a86 [file] [log] [blame]
Jon Ringledfeae612014-04-24 20:56:06 -04001/*
2 * SC16IS7xx tty serial driver - Copyright (C) 2014 GridPoint
3 * Author: Jon Ringle <jringle@gridpoint.com>
4 *
5 * Based on max310x.c, by Alexander Shiyan <shc_work@mail.ru>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 */
13
Jakub Kicinskic6434972015-07-31 14:44:23 +020014#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
15
Jon Ringledfeae612014-04-24 20:56:06 -040016#include <linux/bitops.h>
17#include <linux/clk.h>
18#include <linux/delay.h>
19#include <linux/device.h>
20#include <linux/gpio.h>
21#include <linux/i2c.h>
22#include <linux/module.h>
23#include <linux/of.h>
24#include <linux/of_device.h>
25#include <linux/regmap.h>
26#include <linux/serial_core.h>
27#include <linux/serial.h>
28#include <linux/tty.h>
29#include <linux/tty_flip.h>
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +053030#include <linux/spi/spi.h>
Jon Ringled9527952014-04-25 15:53:10 -040031#include <linux/uaccess.h>
Jon Ringledfeae612014-04-24 20:56:06 -040032
33#define SC16IS7XX_NAME "sc16is7xx"
Jakub Kicinskic6434972015-07-31 14:44:23 +020034#define SC16IS7XX_MAX_DEVS 8
Jon Ringledfeae612014-04-24 20:56:06 -040035
36/* SC16IS7XX register definitions */
37#define SC16IS7XX_RHR_REG (0x00) /* RX FIFO */
38#define SC16IS7XX_THR_REG (0x00) /* TX FIFO */
39#define SC16IS7XX_IER_REG (0x01) /* Interrupt enable */
40#define SC16IS7XX_IIR_REG (0x02) /* Interrupt Identification */
41#define SC16IS7XX_FCR_REG (0x02) /* FIFO control */
42#define SC16IS7XX_LCR_REG (0x03) /* Line Control */
43#define SC16IS7XX_MCR_REG (0x04) /* Modem Control */
44#define SC16IS7XX_LSR_REG (0x05) /* Line Status */
45#define SC16IS7XX_MSR_REG (0x06) /* Modem Status */
46#define SC16IS7XX_SPR_REG (0x07) /* Scratch Pad */
47#define SC16IS7XX_TXLVL_REG (0x08) /* TX FIFO level */
48#define SC16IS7XX_RXLVL_REG (0x09) /* RX FIFO level */
49#define SC16IS7XX_IODIR_REG (0x0a) /* I/O Direction
50 * - only on 75x/76x
51 */
52#define SC16IS7XX_IOSTATE_REG (0x0b) /* I/O State
53 * - only on 75x/76x
54 */
55#define SC16IS7XX_IOINTENA_REG (0x0c) /* I/O Interrupt Enable
56 * - only on 75x/76x
57 */
58#define SC16IS7XX_IOCONTROL_REG (0x0e) /* I/O Control
59 * - only on 75x/76x
60 */
61#define SC16IS7XX_EFCR_REG (0x0f) /* Extra Features Control */
62
63/* TCR/TLR Register set: Only if ((MCR[2] == 1) && (EFR[4] == 1)) */
64#define SC16IS7XX_TCR_REG (0x06) /* Transmit control */
65#define SC16IS7XX_TLR_REG (0x07) /* Trigger level */
66
67/* Special Register set: Only if ((LCR[7] == 1) && (LCR != 0xBF)) */
68#define SC16IS7XX_DLL_REG (0x00) /* Divisor Latch Low */
69#define SC16IS7XX_DLH_REG (0x01) /* Divisor Latch High */
70
71/* Enhanced Register set: Only if (LCR == 0xBF) */
72#define SC16IS7XX_EFR_REG (0x02) /* Enhanced Features */
73#define SC16IS7XX_XON1_REG (0x04) /* Xon1 word */
74#define SC16IS7XX_XON2_REG (0x05) /* Xon2 word */
75#define SC16IS7XX_XOFF1_REG (0x06) /* Xoff1 word */
76#define SC16IS7XX_XOFF2_REG (0x07) /* Xoff2 word */
77
78/* IER register bits */
79#define SC16IS7XX_IER_RDI_BIT (1 << 0) /* Enable RX data interrupt */
80#define SC16IS7XX_IER_THRI_BIT (1 << 1) /* Enable TX holding register
81 * interrupt */
82#define SC16IS7XX_IER_RLSI_BIT (1 << 2) /* Enable RX line status
83 * interrupt */
84#define SC16IS7XX_IER_MSI_BIT (1 << 3) /* Enable Modem status
85 * interrupt */
86
87/* IER register bits - write only if (EFR[4] == 1) */
88#define SC16IS7XX_IER_SLEEP_BIT (1 << 4) /* Enable Sleep mode */
89#define SC16IS7XX_IER_XOFFI_BIT (1 << 5) /* Enable Xoff interrupt */
90#define SC16IS7XX_IER_RTSI_BIT (1 << 6) /* Enable nRTS interrupt */
91#define SC16IS7XX_IER_CTSI_BIT (1 << 7) /* Enable nCTS interrupt */
92
93/* FCR register bits */
94#define SC16IS7XX_FCR_FIFO_BIT (1 << 0) /* Enable FIFO */
95#define SC16IS7XX_FCR_RXRESET_BIT (1 << 1) /* Reset RX FIFO */
96#define SC16IS7XX_FCR_TXRESET_BIT (1 << 2) /* Reset TX FIFO */
97#define SC16IS7XX_FCR_RXLVLL_BIT (1 << 6) /* RX Trigger level LSB */
98#define SC16IS7XX_FCR_RXLVLH_BIT (1 << 7) /* RX Trigger level MSB */
99
100/* FCR register bits - write only if (EFR[4] == 1) */
101#define SC16IS7XX_FCR_TXLVLL_BIT (1 << 4) /* TX Trigger level LSB */
102#define SC16IS7XX_FCR_TXLVLH_BIT (1 << 5) /* TX Trigger level MSB */
103
104/* IIR register bits */
105#define SC16IS7XX_IIR_NO_INT_BIT (1 << 0) /* No interrupts pending */
106#define SC16IS7XX_IIR_ID_MASK 0x3e /* Mask for the interrupt ID */
107#define SC16IS7XX_IIR_THRI_SRC 0x02 /* TX holding register empty */
108#define SC16IS7XX_IIR_RDI_SRC 0x04 /* RX data interrupt */
109#define SC16IS7XX_IIR_RLSE_SRC 0x06 /* RX line status error */
110#define SC16IS7XX_IIR_RTOI_SRC 0x0c /* RX time-out interrupt */
111#define SC16IS7XX_IIR_MSI_SRC 0x00 /* Modem status interrupt
112 * - only on 75x/76x
113 */
114#define SC16IS7XX_IIR_INPIN_SRC 0x30 /* Input pin change of state
115 * - only on 75x/76x
116 */
117#define SC16IS7XX_IIR_XOFFI_SRC 0x10 /* Received Xoff */
118#define SC16IS7XX_IIR_CTSRTS_SRC 0x20 /* nCTS,nRTS change of state
119 * from active (LOW)
120 * to inactive (HIGH)
121 */
122/* LCR register bits */
123#define SC16IS7XX_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
124#define SC16IS7XX_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
125 *
126 * Word length bits table:
127 * 00 -> 5 bit words
128 * 01 -> 6 bit words
129 * 10 -> 7 bit words
130 * 11 -> 8 bit words
131 */
132#define SC16IS7XX_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
133 *
134 * STOP length bit table:
135 * 0 -> 1 stop bit
136 * 1 -> 1-1.5 stop bits if
137 * word length is 5,
138 * 2 stop bits otherwise
139 */
140#define SC16IS7XX_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
141#define SC16IS7XX_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
142#define SC16IS7XX_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
143#define SC16IS7XX_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
144#define SC16IS7XX_LCR_DLAB_BIT (1 << 7) /* Divisor Latch enable */
145#define SC16IS7XX_LCR_WORD_LEN_5 (0x00)
146#define SC16IS7XX_LCR_WORD_LEN_6 (0x01)
147#define SC16IS7XX_LCR_WORD_LEN_7 (0x02)
148#define SC16IS7XX_LCR_WORD_LEN_8 (0x03)
149#define SC16IS7XX_LCR_CONF_MODE_A SC16IS7XX_LCR_DLAB_BIT /* Special
150 * reg set */
151#define SC16IS7XX_LCR_CONF_MODE_B 0xBF /* Enhanced
152 * reg set */
153
154/* MCR register bits */
155#define SC16IS7XX_MCR_DTR_BIT (1 << 0) /* DTR complement
156 * - only on 75x/76x
157 */
158#define SC16IS7XX_MCR_RTS_BIT (1 << 1) /* RTS complement */
159#define SC16IS7XX_MCR_TCRTLR_BIT (1 << 2) /* TCR/TLR register enable */
160#define SC16IS7XX_MCR_LOOP_BIT (1 << 4) /* Enable loopback test mode */
161#define SC16IS7XX_MCR_XONANY_BIT (1 << 5) /* Enable Xon Any
162 * - write enabled
163 * if (EFR[4] == 1)
164 */
165#define SC16IS7XX_MCR_IRDA_BIT (1 << 6) /* Enable IrDA mode
166 * - write enabled
167 * if (EFR[4] == 1)
168 */
169#define SC16IS7XX_MCR_CLKSEL_BIT (1 << 7) /* Divide clock by 4
170 * - write enabled
171 * if (EFR[4] == 1)
172 */
173
174/* LSR register bits */
175#define SC16IS7XX_LSR_DR_BIT (1 << 0) /* Receiver data ready */
176#define SC16IS7XX_LSR_OE_BIT (1 << 1) /* Overrun Error */
177#define SC16IS7XX_LSR_PE_BIT (1 << 2) /* Parity Error */
178#define SC16IS7XX_LSR_FE_BIT (1 << 3) /* Frame Error */
179#define SC16IS7XX_LSR_BI_BIT (1 << 4) /* Break Interrupt */
180#define SC16IS7XX_LSR_BRK_ERROR_MASK 0x1E /* BI, FE, PE, OE bits */
181#define SC16IS7XX_LSR_THRE_BIT (1 << 5) /* TX holding register empty */
182#define SC16IS7XX_LSR_TEMT_BIT (1 << 6) /* Transmitter empty */
183#define SC16IS7XX_LSR_FIFOE_BIT (1 << 7) /* Fifo Error */
184
185/* MSR register bits */
186#define SC16IS7XX_MSR_DCTS_BIT (1 << 0) /* Delta CTS Clear To Send */
187#define SC16IS7XX_MSR_DDSR_BIT (1 << 1) /* Delta DSR Data Set Ready
188 * or (IO4)
189 * - only on 75x/76x
190 */
191#define SC16IS7XX_MSR_DRI_BIT (1 << 2) /* Delta RI Ring Indicator
192 * or (IO7)
193 * - only on 75x/76x
194 */
195#define SC16IS7XX_MSR_DCD_BIT (1 << 3) /* Delta CD Carrier Detect
196 * or (IO6)
197 * - only on 75x/76x
198 */
Wills Wangb7ed5162015-12-20 12:55:23 +0800199#define SC16IS7XX_MSR_CTS_BIT (1 << 4) /* CTS */
200#define SC16IS7XX_MSR_DSR_BIT (1 << 5) /* DSR (IO4)
Jon Ringledfeae612014-04-24 20:56:06 -0400201 * - only on 75x/76x
202 */
Wills Wangb7ed5162015-12-20 12:55:23 +0800203#define SC16IS7XX_MSR_RI_BIT (1 << 6) /* RI (IO7)
Jon Ringledfeae612014-04-24 20:56:06 -0400204 * - only on 75x/76x
205 */
Wills Wangb7ed5162015-12-20 12:55:23 +0800206#define SC16IS7XX_MSR_CD_BIT (1 << 7) /* CD (IO6)
Jon Ringledfeae612014-04-24 20:56:06 -0400207 * - only on 75x/76x
208 */
209#define SC16IS7XX_MSR_DELTA_MASK 0x0F /* Any of the delta bits! */
210
211/*
212 * TCR register bits
213 * TCR trigger levels are available from 0 to 60 characters with a granularity
214 * of four.
215 * The programmer must program the TCR such that TCR[3:0] > TCR[7:4]. There is
216 * no built-in hardware check to make sure this condition is met. Also, the TCR
217 * must be programmed with this condition before auto RTS or software flow
218 * control is enabled to avoid spurious operation of the device.
219 */
220#define SC16IS7XX_TCR_RX_HALT(words) ((((words) / 4) & 0x0f) << 0)
221#define SC16IS7XX_TCR_RX_RESUME(words) ((((words) / 4) & 0x0f) << 4)
222
223/*
224 * TLR register bits
225 * If TLR[3:0] or TLR[7:4] are logical 0, the selectable trigger levels via the
226 * FIFO Control Register (FCR) are used for the transmit and receive FIFO
227 * trigger levels. Trigger levels from 4 characters to 60 characters are
228 * available with a granularity of four.
229 *
230 * When the trigger level setting in TLR is zero, the SC16IS740/750/760 uses the
231 * trigger level setting defined in FCR. If TLR has non-zero trigger level value
232 * the trigger level defined in FCR is discarded. This applies to both transmit
233 * FIFO and receive FIFO trigger level setting.
234 *
235 * When TLR is used for RX trigger level control, FCR[7:6] should be left at the
236 * default state, that is, '00'.
237 */
238#define SC16IS7XX_TLR_TX_TRIGGER(words) ((((words) / 4) & 0x0f) << 0)
239#define SC16IS7XX_TLR_RX_TRIGGER(words) ((((words) / 4) & 0x0f) << 4)
240
241/* IOControl register bits (Only 750/760) */
242#define SC16IS7XX_IOCONTROL_LATCH_BIT (1 << 0) /* Enable input latching */
Wills Wangb7ed5162015-12-20 12:55:23 +0800243#define SC16IS7XX_IOCONTROL_MODEM_BIT (1 << 1) /* Enable GPIO[7:4] as modem pins */
Jon Ringledfeae612014-04-24 20:56:06 -0400244#define SC16IS7XX_IOCONTROL_SRESET_BIT (1 << 3) /* Software Reset */
245
246/* EFCR register bits */
247#define SC16IS7XX_EFCR_9BIT_MODE_BIT (1 << 0) /* Enable 9-bit or Multidrop
248 * mode (RS485) */
249#define SC16IS7XX_EFCR_RXDISABLE_BIT (1 << 1) /* Disable receiver */
250#define SC16IS7XX_EFCR_TXDISABLE_BIT (1 << 2) /* Disable transmitter */
251#define SC16IS7XX_EFCR_AUTO_RS485_BIT (1 << 4) /* Auto RS485 RTS direction */
252#define SC16IS7XX_EFCR_RTS_INVERT_BIT (1 << 5) /* RTS output inversion */
253#define SC16IS7XX_EFCR_IRDA_MODE_BIT (1 << 7) /* IrDA mode
254 * 0 = rate upto 115.2 kbit/s
255 * - Only 750/760
256 * 1 = rate upto 1.152 Mbit/s
257 * - Only 760
258 */
259
260/* EFR register bits */
261#define SC16IS7XX_EFR_AUTORTS_BIT (1 << 6) /* Auto RTS flow ctrl enable */
262#define SC16IS7XX_EFR_AUTOCTS_BIT (1 << 7) /* Auto CTS flow ctrl enable */
263#define SC16IS7XX_EFR_XOFF2_DETECT_BIT (1 << 5) /* Enable Xoff2 detection */
264#define SC16IS7XX_EFR_ENABLE_BIT (1 << 4) /* Enable enhanced functions
265 * and writing to IER[7:4],
266 * FCR[5:4], MCR[7:5]
267 */
268#define SC16IS7XX_EFR_SWFLOW3_BIT (1 << 3) /* SWFLOW bit 3 */
269#define SC16IS7XX_EFR_SWFLOW2_BIT (1 << 2) /* SWFLOW bit 2
270 *
271 * SWFLOW bits 3 & 2 table:
272 * 00 -> no transmitter flow
273 * control
274 * 01 -> transmitter generates
275 * XON2 and XOFF2
276 * 10 -> transmitter generates
277 * XON1 and XOFF1
278 * 11 -> transmitter generates
279 * XON1, XON2, XOFF1 and
280 * XOFF2
281 */
282#define SC16IS7XX_EFR_SWFLOW1_BIT (1 << 1) /* SWFLOW bit 2 */
283#define SC16IS7XX_EFR_SWFLOW0_BIT (1 << 0) /* SWFLOW bit 3
284 *
285 * SWFLOW bits 3 & 2 table:
286 * 00 -> no received flow
287 * control
288 * 01 -> receiver compares
289 * XON2 and XOFF2
290 * 10 -> receiver compares
291 * XON1 and XOFF1
292 * 11 -> receiver compares
293 * XON1, XON2, XOFF1 and
294 * XOFF2
295 */
296
297/* Misc definitions */
298#define SC16IS7XX_FIFO_SIZE (64)
299#define SC16IS7XX_REG_SHIFT 2
300
301struct sc16is7xx_devtype {
302 char name[10];
303 int nr_gpio;
304 int nr_uart;
305};
306
Jakub Kicinskia0104082015-05-29 21:20:31 +0200307#define SC16IS7XX_RECONF_MD (1 << 0)
Jakub Kicinski059d5812015-05-29 21:20:32 +0200308#define SC16IS7XX_RECONF_IER (1 << 1)
Jakub Kicinski478d1052015-05-29 21:20:33 +0200309#define SC16IS7XX_RECONF_RS485 (1 << 2)
Jakub Kicinskia0104082015-05-29 21:20:31 +0200310
311struct sc16is7xx_one_config {
312 unsigned int flags;
Jakub Kicinski059d5812015-05-29 21:20:32 +0200313 u8 ier_clear;
Jakub Kicinskia0104082015-05-29 21:20:31 +0200314};
315
Jon Ringledfeae612014-04-24 20:56:06 -0400316struct sc16is7xx_one {
317 struct uart_port port;
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200318 u8 line;
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200319 struct kthread_work tx_work;
Jakub Kicinskia0104082015-05-29 21:20:31 +0200320 struct kthread_work reg_work;
321 struct sc16is7xx_one_config config;
Jon Ringledfeae612014-04-24 20:56:06 -0400322};
323
324struct sc16is7xx_port {
Jakub Kicinski68be64c2015-07-31 14:44:24 +0200325 const struct sc16is7xx_devtype *devtype;
Jon Ringledfeae612014-04-24 20:56:06 -0400326 struct regmap *regmap;
Jon Ringledfeae612014-04-24 20:56:06 -0400327 struct clk *clk;
328#ifdef CONFIG_GPIOLIB
329 struct gpio_chip gpio;
330#endif
Jon Ringlebeb04a92014-04-25 20:11:07 -0400331 unsigned char buf[SC16IS7XX_FIFO_SIZE];
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200332 struct kthread_worker kworker;
333 struct task_struct *kworker_task;
334 struct kthread_work irq_work;
Jon Ringledfeae612014-04-24 20:56:06 -0400335 struct sc16is7xx_one p[0];
336};
337
Jakub Kicinskic6434972015-07-31 14:44:23 +0200338static unsigned long sc16is7xx_lines;
339
340static struct uart_driver sc16is7xx_uart = {
341 .owner = THIS_MODULE,
342 .dev_name = "ttySC",
343 .nr = SC16IS7XX_MAX_DEVS,
344};
345
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200346#define to_sc16is7xx_port(p,e) ((container_of((p), struct sc16is7xx_port, e)))
Jon Ringledfeae612014-04-24 20:56:06 -0400347#define to_sc16is7xx_one(p,e) ((container_of((p), struct sc16is7xx_one, e)))
348
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200349static int sc16is7xx_line(struct uart_port *port)
350{
351 struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
352
353 return one->line;
354}
355
Jon Ringledfeae612014-04-24 20:56:06 -0400356static u8 sc16is7xx_port_read(struct uart_port *port, u8 reg)
357{
358 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
359 unsigned int val = 0;
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200360 const u8 line = sc16is7xx_line(port);
Jon Ringledfeae612014-04-24 20:56:06 -0400361
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200362 regmap_read(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line, &val);
Jon Ringledfeae612014-04-24 20:56:06 -0400363
364 return val;
365}
366
367static void sc16is7xx_port_write(struct uart_port *port, u8 reg, u8 val)
368{
369 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200370 const u8 line = sc16is7xx_line(port);
Jon Ringledfeae612014-04-24 20:56:06 -0400371
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200372 regmap_write(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line, val);
Jon Ringledfeae612014-04-24 20:56:06 -0400373}
374
Bo Svangårddec273e2015-06-13 13:40:20 +0200375static void sc16is7xx_fifo_read(struct uart_port *port, unsigned int rxlen)
376{
377 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200378 const u8 line = sc16is7xx_line(port);
379 u8 addr = (SC16IS7XX_RHR_REG << SC16IS7XX_REG_SHIFT) | line;
Bo Svangårddec273e2015-06-13 13:40:20 +0200380
381 regcache_cache_bypass(s->regmap, true);
382 regmap_raw_read(s->regmap, addr, s->buf, rxlen);
383 regcache_cache_bypass(s->regmap, false);
384}
385
386static void sc16is7xx_fifo_write(struct uart_port *port, u8 to_send)
387{
388 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200389 const u8 line = sc16is7xx_line(port);
390 u8 addr = (SC16IS7XX_THR_REG << SC16IS7XX_REG_SHIFT) | line;
Bo Svangårddec273e2015-06-13 13:40:20 +0200391
Florian Achleitnered7a8502015-11-18 09:04:12 +0100392 /*
393 * Don't send zero-length data, at least on SPI it confuses the chip
394 * delivering wrong TXLVL data.
395 */
396 if (unlikely(!to_send))
397 return;
398
Bo Svangårddec273e2015-06-13 13:40:20 +0200399 regcache_cache_bypass(s->regmap, true);
400 regmap_raw_write(s->regmap, addr, s->buf, to_send);
401 regcache_cache_bypass(s->regmap, false);
402}
403
Jon Ringledfeae612014-04-24 20:56:06 -0400404static void sc16is7xx_port_update(struct uart_port *port, u8 reg,
405 u8 mask, u8 val)
406{
407 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200408 const u8 line = sc16is7xx_line(port);
Jon Ringledfeae612014-04-24 20:56:06 -0400409
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200410 regmap_update_bits(s->regmap, (reg << SC16IS7XX_REG_SHIFT) | line,
Jon Ringledfeae612014-04-24 20:56:06 -0400411 mask, val);
412}
413
Jakub Kicinskic6434972015-07-31 14:44:23 +0200414static int sc16is7xx_alloc_line(void)
415{
416 int i;
417
418 BUILD_BUG_ON(SC16IS7XX_MAX_DEVS > BITS_PER_LONG);
419
420 for (i = 0; i < SC16IS7XX_MAX_DEVS; i++)
421 if (!test_and_set_bit(i, &sc16is7xx_lines))
422 break;
423
424 return i;
425}
Jon Ringledfeae612014-04-24 20:56:06 -0400426
427static void sc16is7xx_power(struct uart_port *port, int on)
428{
429 sc16is7xx_port_update(port, SC16IS7XX_IER_REG,
430 SC16IS7XX_IER_SLEEP_BIT,
431 on ? 0 : SC16IS7XX_IER_SLEEP_BIT);
432}
433
434static const struct sc16is7xx_devtype sc16is74x_devtype = {
435 .name = "SC16IS74X",
436 .nr_gpio = 0,
437 .nr_uart = 1,
438};
439
440static const struct sc16is7xx_devtype sc16is750_devtype = {
441 .name = "SC16IS750",
442 .nr_gpio = 8,
443 .nr_uart = 1,
444};
445
446static const struct sc16is7xx_devtype sc16is752_devtype = {
447 .name = "SC16IS752",
448 .nr_gpio = 8,
449 .nr_uart = 2,
450};
451
452static const struct sc16is7xx_devtype sc16is760_devtype = {
453 .name = "SC16IS760",
454 .nr_gpio = 8,
455 .nr_uart = 1,
456};
457
458static const struct sc16is7xx_devtype sc16is762_devtype = {
459 .name = "SC16IS762",
460 .nr_gpio = 8,
461 .nr_uart = 2,
462};
463
464static bool sc16is7xx_regmap_volatile(struct device *dev, unsigned int reg)
465{
466 switch (reg >> SC16IS7XX_REG_SHIFT) {
467 case SC16IS7XX_RHR_REG:
468 case SC16IS7XX_IIR_REG:
469 case SC16IS7XX_LSR_REG:
470 case SC16IS7XX_MSR_REG:
471 case SC16IS7XX_TXLVL_REG:
472 case SC16IS7XX_RXLVL_REG:
473 case SC16IS7XX_IOSTATE_REG:
474 return true;
475 default:
476 break;
477 }
478
479 return false;
480}
481
482static bool sc16is7xx_regmap_precious(struct device *dev, unsigned int reg)
483{
484 switch (reg >> SC16IS7XX_REG_SHIFT) {
485 case SC16IS7XX_RHR_REG:
486 return true;
487 default:
488 break;
489 }
490
491 return false;
492}
493
494static int sc16is7xx_set_baud(struct uart_port *port, int baud)
495{
496 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
497 u8 lcr;
498 u8 prescaler = 0;
499 unsigned long clk = port->uartclk, div = clk / 16 / baud;
500
501 if (div > 0xffff) {
502 prescaler = SC16IS7XX_MCR_CLKSEL_BIT;
503 div /= 4;
504 }
505
506 lcr = sc16is7xx_port_read(port, SC16IS7XX_LCR_REG);
507
508 /* Open the LCR divisors for configuration */
509 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
510 SC16IS7XX_LCR_CONF_MODE_B);
511
512 /* Enable enhanced features */
513 regcache_cache_bypass(s->regmap, true);
514 sc16is7xx_port_write(port, SC16IS7XX_EFR_REG,
515 SC16IS7XX_EFR_ENABLE_BIT);
516 regcache_cache_bypass(s->regmap, false);
517
518 /* Put LCR back to the normal mode */
519 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
520
521 sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
522 SC16IS7XX_MCR_CLKSEL_BIT,
523 prescaler);
524
525 /* Open the LCR divisors for configuration */
526 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
527 SC16IS7XX_LCR_CONF_MODE_A);
528
529 /* Write the new divisor */
530 regcache_cache_bypass(s->regmap, true);
531 sc16is7xx_port_write(port, SC16IS7XX_DLH_REG, div / 256);
532 sc16is7xx_port_write(port, SC16IS7XX_DLL_REG, div % 256);
533 regcache_cache_bypass(s->regmap, false);
534
535 /* Put LCR back to the normal mode */
536 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
537
538 return DIV_ROUND_CLOSEST(clk / 16, div);
539}
540
541static void sc16is7xx_handle_rx(struct uart_port *port, unsigned int rxlen,
542 unsigned int iir)
543{
544 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
545 unsigned int lsr = 0, ch, flag, bytes_read, i;
Jon Ringledfeae612014-04-24 20:56:06 -0400546 bool read_lsr = (iir == SC16IS7XX_IIR_RLSE_SRC) ? true : false;
547
Jon Ringlebeb04a92014-04-25 20:11:07 -0400548 if (unlikely(rxlen >= sizeof(s->buf))) {
Jon Ringledfeae612014-04-24 20:56:06 -0400549 dev_warn_ratelimited(port->dev,
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200550 "ttySC%i: Possible RX FIFO overrun: %d\n",
Jon Ringledfeae612014-04-24 20:56:06 -0400551 port->line, rxlen);
552 port->icount.buf_overrun++;
553 /* Ensure sanity of RX level */
Jon Ringlebeb04a92014-04-25 20:11:07 -0400554 rxlen = sizeof(s->buf);
Jon Ringledfeae612014-04-24 20:56:06 -0400555 }
556
557 while (rxlen) {
558 /* Only read lsr if there are possible errors in FIFO */
559 if (read_lsr) {
560 lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
561 if (!(lsr & SC16IS7XX_LSR_FIFOE_BIT))
562 read_lsr = false; /* No errors left in FIFO */
563 } else
564 lsr = 0;
565
566 if (read_lsr) {
Jon Ringlebeb04a92014-04-25 20:11:07 -0400567 s->buf[0] = sc16is7xx_port_read(port, SC16IS7XX_RHR_REG);
Jon Ringledfeae612014-04-24 20:56:06 -0400568 bytes_read = 1;
569 } else {
Bo Svangårddec273e2015-06-13 13:40:20 +0200570 sc16is7xx_fifo_read(port, rxlen);
Jon Ringledfeae612014-04-24 20:56:06 -0400571 bytes_read = rxlen;
572 }
573
574 lsr &= SC16IS7XX_LSR_BRK_ERROR_MASK;
575
576 port->icount.rx++;
577 flag = TTY_NORMAL;
578
579 if (unlikely(lsr)) {
580 if (lsr & SC16IS7XX_LSR_BI_BIT) {
581 port->icount.brk++;
582 if (uart_handle_break(port))
583 continue;
584 } else if (lsr & SC16IS7XX_LSR_PE_BIT)
585 port->icount.parity++;
586 else if (lsr & SC16IS7XX_LSR_FE_BIT)
587 port->icount.frame++;
588 else if (lsr & SC16IS7XX_LSR_OE_BIT)
589 port->icount.overrun++;
590
591 lsr &= port->read_status_mask;
592 if (lsr & SC16IS7XX_LSR_BI_BIT)
593 flag = TTY_BREAK;
594 else if (lsr & SC16IS7XX_LSR_PE_BIT)
595 flag = TTY_PARITY;
596 else if (lsr & SC16IS7XX_LSR_FE_BIT)
597 flag = TTY_FRAME;
598 else if (lsr & SC16IS7XX_LSR_OE_BIT)
599 flag = TTY_OVERRUN;
600 }
601
602 for (i = 0; i < bytes_read; ++i) {
Jon Ringlebeb04a92014-04-25 20:11:07 -0400603 ch = s->buf[i];
Jon Ringledfeae612014-04-24 20:56:06 -0400604 if (uart_handle_sysrq_char(port, ch))
605 continue;
606
607 if (lsr & port->ignore_status_mask)
608 continue;
609
610 uart_insert_char(port, lsr, SC16IS7XX_LSR_OE_BIT, ch,
611 flag);
612 }
613 rxlen -= bytes_read;
614 }
615
616 tty_flip_buffer_push(&port->state->port);
617}
618
619static void sc16is7xx_handle_tx(struct uart_port *port)
620{
621 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
622 struct circ_buf *xmit = &port->state->xmit;
623 unsigned int txlen, to_send, i;
Jon Ringledfeae612014-04-24 20:56:06 -0400624
625 if (unlikely(port->x_char)) {
626 sc16is7xx_port_write(port, SC16IS7XX_THR_REG, port->x_char);
627 port->icount.tx++;
628 port->x_char = 0;
629 return;
630 }
631
632 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
633 return;
634
635 /* Get length of data pending in circular buffer */
636 to_send = uart_circ_chars_pending(xmit);
637 if (likely(to_send)) {
638 /* Limit to size of TX FIFO */
639 txlen = sc16is7xx_port_read(port, SC16IS7XX_TXLVL_REG);
Florian Achleitnered7a8502015-11-18 09:04:12 +0100640 if (txlen > SC16IS7XX_FIFO_SIZE) {
641 dev_err_ratelimited(port->dev,
642 "chip reports %d free bytes in TX fifo, but it only has %d",
643 txlen, SC16IS7XX_FIFO_SIZE);
644 txlen = 0;
645 }
Jon Ringledfeae612014-04-24 20:56:06 -0400646 to_send = (to_send > txlen) ? txlen : to_send;
647
648 /* Add data to send */
649 port->icount.tx += to_send;
650
651 /* Convert to linear buffer */
652 for (i = 0; i < to_send; ++i) {
Jon Ringlebeb04a92014-04-25 20:11:07 -0400653 s->buf[i] = xmit->buf[xmit->tail];
Jon Ringledfeae612014-04-24 20:56:06 -0400654 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
655 }
Bo Svangårddec273e2015-06-13 13:40:20 +0200656
657 sc16is7xx_fifo_write(port, to_send);
Jon Ringledfeae612014-04-24 20:56:06 -0400658 }
659
660 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
661 uart_write_wakeup(port);
662}
663
664static void sc16is7xx_port_irq(struct sc16is7xx_port *s, int portno)
665{
666 struct uart_port *port = &s->p[portno].port;
667
668 do {
669 unsigned int iir, msr, rxlen;
670
671 iir = sc16is7xx_port_read(port, SC16IS7XX_IIR_REG);
672 if (iir & SC16IS7XX_IIR_NO_INT_BIT)
673 break;
674
675 iir &= SC16IS7XX_IIR_ID_MASK;
676
677 switch (iir) {
678 case SC16IS7XX_IIR_RDI_SRC:
679 case SC16IS7XX_IIR_RLSE_SRC:
680 case SC16IS7XX_IIR_RTOI_SRC:
681 case SC16IS7XX_IIR_XOFFI_SRC:
682 rxlen = sc16is7xx_port_read(port, SC16IS7XX_RXLVL_REG);
683 if (rxlen)
684 sc16is7xx_handle_rx(port, rxlen, iir);
685 break;
686
687 case SC16IS7XX_IIR_CTSRTS_SRC:
688 msr = sc16is7xx_port_read(port, SC16IS7XX_MSR_REG);
689 uart_handle_cts_change(port,
Wills Wangb7ed5162015-12-20 12:55:23 +0800690 !!(msr & SC16IS7XX_MSR_DCTS_BIT));
Jon Ringledfeae612014-04-24 20:56:06 -0400691 break;
692 case SC16IS7XX_IIR_THRI_SRC:
Jon Ringledfeae612014-04-24 20:56:06 -0400693 sc16is7xx_handle_tx(port);
Jon Ringledfeae612014-04-24 20:56:06 -0400694 break;
695 default:
696 dev_err_ratelimited(port->dev,
Jakub Kicinskie92a8862015-07-31 14:44:22 +0200697 "ttySC%i: Unexpected interrupt: %x",
Jon Ringledfeae612014-04-24 20:56:06 -0400698 port->line, iir);
699 break;
700 }
701 } while (1);
702}
703
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200704static void sc16is7xx_ist(struct kthread_work *ws)
Jon Ringledfeae612014-04-24 20:56:06 -0400705{
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200706 struct sc16is7xx_port *s = to_sc16is7xx_port(ws, irq_work);
Jon Ringledfeae612014-04-24 20:56:06 -0400707 int i;
708
Jakub Kicinskic6434972015-07-31 14:44:23 +0200709 for (i = 0; i < s->devtype->nr_uart; ++i)
Jon Ringledfeae612014-04-24 20:56:06 -0400710 sc16is7xx_port_irq(s, i);
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200711}
712
713static irqreturn_t sc16is7xx_irq(int irq, void *dev_id)
714{
715 struct sc16is7xx_port *s = (struct sc16is7xx_port *)dev_id;
716
717 queue_kthread_work(&s->kworker, &s->irq_work);
Jon Ringledfeae612014-04-24 20:56:06 -0400718
719 return IRQ_HANDLED;
720}
721
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200722static void sc16is7xx_tx_proc(struct kthread_work *ws)
Jon Ringledfeae612014-04-24 20:56:06 -0400723{
Jakub Kicinskidbe5a402015-05-29 21:20:30 +0200724 struct uart_port *port = &(to_sc16is7xx_one(ws, tx_work)->port);
Jon Ringledfeae612014-04-24 20:56:06 -0400725
Jakub Kicinskidbe5a402015-05-29 21:20:30 +0200726 if ((port->rs485.flags & SER_RS485_ENABLED) &&
727 (port->rs485.delay_rts_before_send > 0))
728 msleep(port->rs485.delay_rts_before_send);
729
730 sc16is7xx_handle_tx(port);
Jon Ringledfeae612014-04-24 20:56:06 -0400731}
732
Jakub Kicinski478d1052015-05-29 21:20:33 +0200733static void sc16is7xx_reconf_rs485(struct uart_port *port)
734{
735 const u32 mask = SC16IS7XX_EFCR_AUTO_RS485_BIT |
736 SC16IS7XX_EFCR_RTS_INVERT_BIT;
737 u32 efcr = 0;
738 struct serial_rs485 *rs485 = &port->rs485;
739 unsigned long irqflags;
740
741 spin_lock_irqsave(&port->lock, irqflags);
742 if (rs485->flags & SER_RS485_ENABLED) {
743 efcr |= SC16IS7XX_EFCR_AUTO_RS485_BIT;
744
745 if (rs485->flags & SER_RS485_RTS_AFTER_SEND)
746 efcr |= SC16IS7XX_EFCR_RTS_INVERT_BIT;
747 }
748 spin_unlock_irqrestore(&port->lock, irqflags);
749
750 sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG, mask, efcr);
751}
752
Jakub Kicinskia0104082015-05-29 21:20:31 +0200753static void sc16is7xx_reg_proc(struct kthread_work *ws)
754{
755 struct sc16is7xx_one *one = to_sc16is7xx_one(ws, reg_work);
756 struct sc16is7xx_one_config config;
757 unsigned long irqflags;
758
759 spin_lock_irqsave(&one->port.lock, irqflags);
760 config = one->config;
761 memset(&one->config, 0, sizeof(one->config));
762 spin_unlock_irqrestore(&one->port.lock, irqflags);
763
Maarten Brockb7dfdea2016-02-14 15:05:25 +0100764 if (config.flags & SC16IS7XX_RECONF_MD) {
Jakub Kicinskia0104082015-05-29 21:20:31 +0200765 sc16is7xx_port_update(&one->port, SC16IS7XX_MCR_REG,
766 SC16IS7XX_MCR_LOOP_BIT,
767 (one->port.mctrl & TIOCM_LOOP) ?
768 SC16IS7XX_MCR_LOOP_BIT : 0);
Maarten Brockb7dfdea2016-02-14 15:05:25 +0100769 sc16is7xx_port_update(&one->port, SC16IS7XX_MCR_REG,
770 SC16IS7XX_MCR_RTS_BIT,
771 (one->port.mctrl & TIOCM_RTS) ?
772 SC16IS7XX_MCR_RTS_BIT : 0);
773 sc16is7xx_port_update(&one->port, SC16IS7XX_MCR_REG,
774 SC16IS7XX_MCR_DTR_BIT,
775 (one->port.mctrl & TIOCM_DTR) ?
776 SC16IS7XX_MCR_DTR_BIT : 0);
777 }
Jakub Kicinski059d5812015-05-29 21:20:32 +0200778 if (config.flags & SC16IS7XX_RECONF_IER)
779 sc16is7xx_port_update(&one->port, SC16IS7XX_IER_REG,
780 config.ier_clear, 0);
Jakub Kicinski478d1052015-05-29 21:20:33 +0200781
782 if (config.flags & SC16IS7XX_RECONF_RS485)
783 sc16is7xx_reconf_rs485(&one->port);
Jakub Kicinskia0104082015-05-29 21:20:31 +0200784}
785
Jakub Kicinski059d5812015-05-29 21:20:32 +0200786static void sc16is7xx_ier_clear(struct uart_port *port, u8 bit)
Jon Ringledfeae612014-04-24 20:56:06 -0400787{
Jakub Kicinski059d5812015-05-29 21:20:32 +0200788 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jon Ringledfeae612014-04-24 20:56:06 -0400789 struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
790
Jakub Kicinski059d5812015-05-29 21:20:32 +0200791 one->config.flags |= SC16IS7XX_RECONF_IER;
792 one->config.ier_clear |= bit;
793 queue_kthread_work(&s->kworker, &one->reg_work);
794}
795
796static void sc16is7xx_stop_tx(struct uart_port *port)
797{
798 sc16is7xx_ier_clear(port, SC16IS7XX_IER_THRI_BIT);
799}
800
801static void sc16is7xx_stop_rx(struct uart_port *port)
802{
803 sc16is7xx_ier_clear(port, SC16IS7XX_IER_RDI_BIT);
Jon Ringledfeae612014-04-24 20:56:06 -0400804}
805
806static void sc16is7xx_start_tx(struct uart_port *port)
807{
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200808 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jon Ringledfeae612014-04-24 20:56:06 -0400809 struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
810
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +0200811 queue_kthread_work(&s->kworker, &one->tx_work);
Jon Ringledfeae612014-04-24 20:56:06 -0400812}
813
814static unsigned int sc16is7xx_tx_empty(struct uart_port *port)
815{
Jakub Kicinski4ae82e52015-05-29 21:20:28 +0200816 unsigned int lsr;
Jon Ringledfeae612014-04-24 20:56:06 -0400817
Jon Ringledfeae612014-04-24 20:56:06 -0400818 lsr = sc16is7xx_port_read(port, SC16IS7XX_LSR_REG);
819
Jakub Kicinski4ae82e52015-05-29 21:20:28 +0200820 return (lsr & SC16IS7XX_LSR_TEMT_BIT) ? TIOCSER_TEMT : 0;
Jon Ringledfeae612014-04-24 20:56:06 -0400821}
822
823static unsigned int sc16is7xx_get_mctrl(struct uart_port *port)
824{
Greg Kroah-Hartman5f5357332016-03-07 16:10:08 -0800825 /* DCD and DSR are not wired and CTS/RTS is handled automatically
826 * so just indicate DSR and CAR asserted
827 */
828 return TIOCM_DSR | TIOCM_CAR;
Jon Ringledfeae612014-04-24 20:56:06 -0400829}
830
Jon Ringledfeae612014-04-24 20:56:06 -0400831static void sc16is7xx_set_mctrl(struct uart_port *port, unsigned int mctrl)
832{
Jakub Kicinskia0104082015-05-29 21:20:31 +0200833 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
Jon Ringledfeae612014-04-24 20:56:06 -0400834 struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
835
Jakub Kicinskia0104082015-05-29 21:20:31 +0200836 one->config.flags |= SC16IS7XX_RECONF_MD;
837 queue_kthread_work(&s->kworker, &one->reg_work);
Jon Ringledfeae612014-04-24 20:56:06 -0400838}
839
840static void sc16is7xx_break_ctl(struct uart_port *port, int break_state)
841{
842 sc16is7xx_port_update(port, SC16IS7XX_LCR_REG,
843 SC16IS7XX_LCR_TXBREAK_BIT,
844 break_state ? SC16IS7XX_LCR_TXBREAK_BIT : 0);
845}
846
847static void sc16is7xx_set_termios(struct uart_port *port,
848 struct ktermios *termios,
849 struct ktermios *old)
850{
851 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
852 unsigned int lcr, flow = 0;
853 int baud;
854
855 /* Mask termios capabilities we don't support */
856 termios->c_cflag &= ~CMSPAR;
857
858 /* Word size */
859 switch (termios->c_cflag & CSIZE) {
860 case CS5:
861 lcr = SC16IS7XX_LCR_WORD_LEN_5;
862 break;
863 case CS6:
864 lcr = SC16IS7XX_LCR_WORD_LEN_6;
865 break;
866 case CS7:
867 lcr = SC16IS7XX_LCR_WORD_LEN_7;
868 break;
869 case CS8:
870 lcr = SC16IS7XX_LCR_WORD_LEN_8;
871 break;
872 default:
873 lcr = SC16IS7XX_LCR_WORD_LEN_8;
874 termios->c_cflag &= ~CSIZE;
875 termios->c_cflag |= CS8;
876 break;
877 }
878
879 /* Parity */
880 if (termios->c_cflag & PARENB) {
881 lcr |= SC16IS7XX_LCR_PARITY_BIT;
882 if (!(termios->c_cflag & PARODD))
883 lcr |= SC16IS7XX_LCR_EVENPARITY_BIT;
884 }
885
886 /* Stop bits */
887 if (termios->c_cflag & CSTOPB)
888 lcr |= SC16IS7XX_LCR_STOPLEN_BIT; /* 2 stops */
889
890 /* Set read status mask */
891 port->read_status_mask = SC16IS7XX_LSR_OE_BIT;
892 if (termios->c_iflag & INPCK)
893 port->read_status_mask |= SC16IS7XX_LSR_PE_BIT |
894 SC16IS7XX_LSR_FE_BIT;
895 if (termios->c_iflag & (BRKINT | PARMRK))
896 port->read_status_mask |= SC16IS7XX_LSR_BI_BIT;
897
898 /* Set status ignore mask */
899 port->ignore_status_mask = 0;
900 if (termios->c_iflag & IGNBRK)
901 port->ignore_status_mask |= SC16IS7XX_LSR_BI_BIT;
902 if (!(termios->c_cflag & CREAD))
903 port->ignore_status_mask |= SC16IS7XX_LSR_BRK_ERROR_MASK;
904
905 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
906 SC16IS7XX_LCR_CONF_MODE_B);
907
908 /* Configure flow control */
909 regcache_cache_bypass(s->regmap, true);
910 sc16is7xx_port_write(port, SC16IS7XX_XON1_REG, termios->c_cc[VSTART]);
911 sc16is7xx_port_write(port, SC16IS7XX_XOFF1_REG, termios->c_cc[VSTOP]);
912 if (termios->c_cflag & CRTSCTS)
913 flow |= SC16IS7XX_EFR_AUTOCTS_BIT |
914 SC16IS7XX_EFR_AUTORTS_BIT;
915 if (termios->c_iflag & IXON)
916 flow |= SC16IS7XX_EFR_SWFLOW3_BIT;
917 if (termios->c_iflag & IXOFF)
918 flow |= SC16IS7XX_EFR_SWFLOW1_BIT;
919
920 sc16is7xx_port_write(port, SC16IS7XX_EFR_REG, flow);
921 regcache_cache_bypass(s->regmap, false);
922
923 /* Update LCR register */
924 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, lcr);
925
926 /* Get baud rate generator configuration */
927 baud = uart_get_baud_rate(port, termios, old,
928 port->uartclk / 16 / 4 / 0xffff,
929 port->uartclk / 16);
930
931 /* Setup baudrate generator */
932 baud = sc16is7xx_set_baud(port, baud);
933
934 /* Update timeout according to new baud rate */
935 uart_update_timeout(port, termios->c_cflag, baud);
936}
937
Ricardo Ribalda Delgadob57d15f2014-11-06 09:22:54 +0100938static int sc16is7xx_config_rs485(struct uart_port *port,
Jakub Kicinskif0e38112015-03-31 21:11:40 +0200939 struct serial_rs485 *rs485)
Jon Ringledfeae612014-04-24 20:56:06 -0400940{
Jakub Kicinski478d1052015-05-29 21:20:33 +0200941 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
942 struct sc16is7xx_one *one = to_sc16is7xx_one(port, port);
Jakub Kicinskif0e38112015-03-31 21:11:40 +0200943
944 if (rs485->flags & SER_RS485_ENABLED) {
945 bool rts_during_rx, rts_during_tx;
946
947 rts_during_rx = rs485->flags & SER_RS485_RTS_AFTER_SEND;
948 rts_during_tx = rs485->flags & SER_RS485_RTS_ON_SEND;
949
Jakub Kicinski478d1052015-05-29 21:20:33 +0200950 if (rts_during_rx == rts_during_tx)
Jakub Kicinskif0e38112015-03-31 21:11:40 +0200951 dev_err(port->dev,
952 "unsupported RTS signalling on_send:%d after_send:%d - exactly one of RS485 RTS flags should be set\n",
953 rts_during_tx, rts_during_rx);
Jakub Kicinski5451bb292015-05-29 21:20:26 +0200954
955 /*
956 * RTS signal is handled by HW, it's timing can't be influenced.
957 * However, it's sometimes useful to delay TX even without RTS
958 * control therefore we try to handle .delay_rts_before_send.
959 */
960 if (rs485->delay_rts_after_send)
961 return -EINVAL;
Jakub Kicinskif0e38112015-03-31 21:11:40 +0200962 }
963
Ricardo Ribalda Delgadob57d15f2014-11-06 09:22:54 +0100964 port->rs485 = *rs485;
Jakub Kicinski478d1052015-05-29 21:20:33 +0200965 one->config.flags |= SC16IS7XX_RECONF_RS485;
966 queue_kthread_work(&s->kworker, &one->reg_work);
Jon Ringledfeae612014-04-24 20:56:06 -0400967
Ricardo Ribalda Delgadob57d15f2014-11-06 09:22:54 +0100968 return 0;
Jon Ringledfeae612014-04-24 20:56:06 -0400969}
970
971static int sc16is7xx_startup(struct uart_port *port)
972{
973 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
974 unsigned int val;
975
976 sc16is7xx_power(port, 1);
977
978 /* Reset FIFOs*/
979 val = SC16IS7XX_FCR_RXRESET_BIT | SC16IS7XX_FCR_TXRESET_BIT;
980 sc16is7xx_port_write(port, SC16IS7XX_FCR_REG, val);
981 udelay(5);
982 sc16is7xx_port_write(port, SC16IS7XX_FCR_REG,
983 SC16IS7XX_FCR_FIFO_BIT);
984
985 /* Enable EFR */
986 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG,
987 SC16IS7XX_LCR_CONF_MODE_B);
988
989 regcache_cache_bypass(s->regmap, true);
990
991 /* Enable write access to enhanced features and internal clock div */
992 sc16is7xx_port_write(port, SC16IS7XX_EFR_REG,
993 SC16IS7XX_EFR_ENABLE_BIT);
994
995 /* Enable TCR/TLR */
996 sc16is7xx_port_update(port, SC16IS7XX_MCR_REG,
997 SC16IS7XX_MCR_TCRTLR_BIT,
998 SC16IS7XX_MCR_TCRTLR_BIT);
999
1000 /* Configure flow control levels */
1001 /* Flow control halt level 48, resume level 24 */
1002 sc16is7xx_port_write(port, SC16IS7XX_TCR_REG,
1003 SC16IS7XX_TCR_RX_RESUME(24) |
1004 SC16IS7XX_TCR_RX_HALT(48));
1005
1006 regcache_cache_bypass(s->regmap, false);
1007
1008 /* Now, initialize the UART */
1009 sc16is7xx_port_write(port, SC16IS7XX_LCR_REG, SC16IS7XX_LCR_WORD_LEN_8);
1010
1011 /* Enable the Rx and Tx FIFO */
1012 sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
1013 SC16IS7XX_EFCR_RXDISABLE_BIT |
1014 SC16IS7XX_EFCR_TXDISABLE_BIT,
1015 0);
1016
1017 /* Enable RX, TX, CTS change interrupts */
1018 val = SC16IS7XX_IER_RDI_BIT | SC16IS7XX_IER_THRI_BIT |
1019 SC16IS7XX_IER_CTSI_BIT;
1020 sc16is7xx_port_write(port, SC16IS7XX_IER_REG, val);
1021
1022 return 0;
1023}
1024
1025static void sc16is7xx_shutdown(struct uart_port *port)
1026{
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001027 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
1028
Jon Ringledfeae612014-04-24 20:56:06 -04001029 /* Disable all interrupts */
1030 sc16is7xx_port_write(port, SC16IS7XX_IER_REG, 0);
1031 /* Disable TX/RX */
Jakub Kicinski9764e7a2015-03-17 00:28:47 +01001032 sc16is7xx_port_update(port, SC16IS7XX_EFCR_REG,
1033 SC16IS7XX_EFCR_RXDISABLE_BIT |
1034 SC16IS7XX_EFCR_TXDISABLE_BIT,
1035 SC16IS7XX_EFCR_RXDISABLE_BIT |
1036 SC16IS7XX_EFCR_TXDISABLE_BIT);
Jon Ringledfeae612014-04-24 20:56:06 -04001037
1038 sc16is7xx_power(port, 0);
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001039
1040 flush_kthread_worker(&s->kworker);
Jon Ringledfeae612014-04-24 20:56:06 -04001041}
1042
1043static const char *sc16is7xx_type(struct uart_port *port)
1044{
1045 struct sc16is7xx_port *s = dev_get_drvdata(port->dev);
1046
1047 return (port->type == PORT_SC16IS7XX) ? s->devtype->name : NULL;
1048}
1049
1050static int sc16is7xx_request_port(struct uart_port *port)
1051{
1052 /* Do nothing */
1053 return 0;
1054}
1055
1056static void sc16is7xx_config_port(struct uart_port *port, int flags)
1057{
1058 if (flags & UART_CONFIG_TYPE)
1059 port->type = PORT_SC16IS7XX;
1060}
1061
1062static int sc16is7xx_verify_port(struct uart_port *port,
1063 struct serial_struct *s)
1064{
1065 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_SC16IS7XX))
1066 return -EINVAL;
1067 if (s->irq != port->irq)
1068 return -EINVAL;
1069
1070 return 0;
1071}
1072
1073static void sc16is7xx_pm(struct uart_port *port, unsigned int state,
1074 unsigned int oldstate)
1075{
1076 sc16is7xx_power(port, (state == UART_PM_STATE_ON) ? 1 : 0);
1077}
1078
1079static void sc16is7xx_null_void(struct uart_port *port)
1080{
1081 /* Do nothing */
1082}
1083
1084static const struct uart_ops sc16is7xx_ops = {
1085 .tx_empty = sc16is7xx_tx_empty,
1086 .set_mctrl = sc16is7xx_set_mctrl,
1087 .get_mctrl = sc16is7xx_get_mctrl,
1088 .stop_tx = sc16is7xx_stop_tx,
1089 .start_tx = sc16is7xx_start_tx,
1090 .stop_rx = sc16is7xx_stop_rx,
Jon Ringledfeae612014-04-24 20:56:06 -04001091 .break_ctl = sc16is7xx_break_ctl,
1092 .startup = sc16is7xx_startup,
1093 .shutdown = sc16is7xx_shutdown,
1094 .set_termios = sc16is7xx_set_termios,
1095 .type = sc16is7xx_type,
1096 .request_port = sc16is7xx_request_port,
1097 .release_port = sc16is7xx_null_void,
1098 .config_port = sc16is7xx_config_port,
1099 .verify_port = sc16is7xx_verify_port,
Jon Ringledfeae612014-04-24 20:56:06 -04001100 .pm = sc16is7xx_pm,
1101};
1102
1103#ifdef CONFIG_GPIOLIB
1104static int sc16is7xx_gpio_get(struct gpio_chip *chip, unsigned offset)
1105{
1106 unsigned int val;
1107 struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
1108 gpio);
1109 struct uart_port *port = &s->p[0].port;
1110
1111 val = sc16is7xx_port_read(port, SC16IS7XX_IOSTATE_REG);
1112
1113 return !!(val & BIT(offset));
1114}
1115
1116static void sc16is7xx_gpio_set(struct gpio_chip *chip, unsigned offset, int val)
1117{
1118 struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
1119 gpio);
1120 struct uart_port *port = &s->p[0].port;
1121
1122 sc16is7xx_port_update(port, SC16IS7XX_IOSTATE_REG, BIT(offset),
1123 val ? BIT(offset) : 0);
1124}
1125
1126static int sc16is7xx_gpio_direction_input(struct gpio_chip *chip,
1127 unsigned offset)
1128{
1129 struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
1130 gpio);
1131 struct uart_port *port = &s->p[0].port;
1132
1133 sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset), 0);
1134
1135 return 0;
1136}
1137
1138static int sc16is7xx_gpio_direction_output(struct gpio_chip *chip,
1139 unsigned offset, int val)
1140{
1141 struct sc16is7xx_port *s = container_of(chip, struct sc16is7xx_port,
1142 gpio);
1143 struct uart_port *port = &s->p[0].port;
1144
1145 sc16is7xx_port_update(port, SC16IS7XX_IOSTATE_REG, BIT(offset),
1146 val ? BIT(offset) : 0);
1147 sc16is7xx_port_update(port, SC16IS7XX_IODIR_REG, BIT(offset),
1148 BIT(offset));
1149
1150 return 0;
1151}
1152#endif
1153
1154static int sc16is7xx_probe(struct device *dev,
Jakub Kicinski68be64c2015-07-31 14:44:24 +02001155 const struct sc16is7xx_devtype *devtype,
Jon Ringledfeae612014-04-24 20:56:06 -04001156 struct regmap *regmap, int irq, unsigned long flags)
1157{
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001158 struct sched_param sched_param = { .sched_priority = MAX_RT_PRIO / 2 };
Jon Ringledfeae612014-04-24 20:56:06 -04001159 unsigned long freq, *pfreq = dev_get_platdata(dev);
Jon Ringledfeae612014-04-24 20:56:06 -04001160 int i, ret;
1161 struct sc16is7xx_port *s;
1162
1163 if (IS_ERR(regmap))
1164 return PTR_ERR(regmap);
1165
1166 /* Alloc port structure */
1167 s = devm_kzalloc(dev, sizeof(*s) +
1168 sizeof(struct sc16is7xx_one) * devtype->nr_uart,
1169 GFP_KERNEL);
1170 if (!s) {
1171 dev_err(dev, "Error allocating port structure\n");
1172 return -ENOMEM;
1173 }
1174
Jon Ringledc824eb2014-07-25 13:53:36 -04001175 s->clk = devm_clk_get(dev, NULL);
1176 if (IS_ERR(s->clk)) {
Jon Ringledfeae612014-04-24 20:56:06 -04001177 if (pfreq)
1178 freq = *pfreq;
1179 else
Jon Ringledc824eb2014-07-25 13:53:36 -04001180 return PTR_ERR(s->clk);
Jon Ringledfeae612014-04-24 20:56:06 -04001181 } else {
Jakub Kicinski0814e8d2015-03-17 00:28:49 +01001182 clk_prepare_enable(s->clk);
Jon Ringledc824eb2014-07-25 13:53:36 -04001183 freq = clk_get_rate(s->clk);
Jon Ringledfeae612014-04-24 20:56:06 -04001184 }
1185
1186 s->regmap = regmap;
1187 s->devtype = devtype;
1188 dev_set_drvdata(dev, s);
1189
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001190 init_kthread_worker(&s->kworker);
1191 init_kthread_work(&s->irq_work, sc16is7xx_ist);
1192 s->kworker_task = kthread_run(kthread_worker_fn, &s->kworker,
1193 "sc16is7xx");
1194 if (IS_ERR(s->kworker_task)) {
1195 ret = PTR_ERR(s->kworker_task);
Jakub Kicinskic6434972015-07-31 14:44:23 +02001196 goto out_clk;
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001197 }
1198 sched_setscheduler(s->kworker_task, SCHED_FIFO, &sched_param);
1199
Jon Ringledfeae612014-04-24 20:56:06 -04001200#ifdef CONFIG_GPIOLIB
1201 if (devtype->nr_gpio) {
1202 /* Setup GPIO cotroller */
1203 s->gpio.owner = THIS_MODULE;
Linus Walleij58383c782015-11-04 09:56:26 +01001204 s->gpio.parent = dev;
Jon Ringledfeae612014-04-24 20:56:06 -04001205 s->gpio.label = dev_name(dev);
1206 s->gpio.direction_input = sc16is7xx_gpio_direction_input;
1207 s->gpio.get = sc16is7xx_gpio_get;
1208 s->gpio.direction_output = sc16is7xx_gpio_direction_output;
1209 s->gpio.set = sc16is7xx_gpio_set;
1210 s->gpio.base = -1;
1211 s->gpio.ngpio = devtype->nr_gpio;
1212 s->gpio.can_sleep = 1;
1213 ret = gpiochip_add(&s->gpio);
1214 if (ret)
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001215 goto out_thread;
Jon Ringledfeae612014-04-24 20:56:06 -04001216 }
1217#endif
1218
Jon Ringledfeae612014-04-24 20:56:06 -04001219 for (i = 0; i < devtype->nr_uart; ++i) {
Jakub Kicinskie92a8862015-07-31 14:44:22 +02001220 s->p[i].line = i;
Jon Ringledfeae612014-04-24 20:56:06 -04001221 /* Initialize port data */
Jon Ringledfeae612014-04-24 20:56:06 -04001222 s->p[i].port.dev = dev;
1223 s->p[i].port.irq = irq;
1224 s->p[i].port.type = PORT_SC16IS7XX;
1225 s->p[i].port.fifosize = SC16IS7XX_FIFO_SIZE;
1226 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
1227 s->p[i].port.iotype = UPIO_PORT;
1228 s->p[i].port.uartclk = freq;
Ricardo Ribalda Delgadob57d15f2014-11-06 09:22:54 +01001229 s->p[i].port.rs485_config = sc16is7xx_config_rs485;
Jon Ringledfeae612014-04-24 20:56:06 -04001230 s->p[i].port.ops = &sc16is7xx_ops;
Jakub Kicinskic6434972015-07-31 14:44:23 +02001231 s->p[i].port.line = sc16is7xx_alloc_line();
1232 if (s->p[i].port.line >= SC16IS7XX_MAX_DEVS) {
1233 ret = -ENOMEM;
1234 goto out_ports;
1235 }
1236
Jon Ringledfeae612014-04-24 20:56:06 -04001237 /* Disable all interrupts */
1238 sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_IER_REG, 0);
1239 /* Disable TX/RX */
1240 sc16is7xx_port_write(&s->p[i].port, SC16IS7XX_EFCR_REG,
1241 SC16IS7XX_EFCR_RXDISABLE_BIT |
1242 SC16IS7XX_EFCR_TXDISABLE_BIT);
Jakub Kicinskia0104082015-05-29 21:20:31 +02001243 /* Initialize kthread work structs */
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001244 init_kthread_work(&s->p[i].tx_work, sc16is7xx_tx_proc);
Jakub Kicinskia0104082015-05-29 21:20:31 +02001245 init_kthread_work(&s->p[i].reg_work, sc16is7xx_reg_proc);
Jon Ringledfeae612014-04-24 20:56:06 -04001246 /* Register port */
Jakub Kicinskic6434972015-07-31 14:44:23 +02001247 uart_add_one_port(&sc16is7xx_uart, &s->p[i].port);
Jon Ringledfeae612014-04-24 20:56:06 -04001248 /* Go to suspend mode */
1249 sc16is7xx_power(&s->p[i].port, 0);
1250 }
1251
1252 /* Setup interrupt */
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001253 ret = devm_request_irq(dev, irq, sc16is7xx_irq,
1254 IRQF_ONESHOT | flags, dev_name(dev), s);
Jon Ringledfeae612014-04-24 20:56:06 -04001255 if (!ret)
1256 return 0;
1257
Jakub Kicinskic6434972015-07-31 14:44:23 +02001258out_ports:
1259 for (i--; i >= 0; i--) {
1260 uart_remove_one_port(&sc16is7xx_uart, &s->p[i].port);
1261 clear_bit(s->p[i].port.line, &sc16is7xx_lines);
1262 }
Jakub Kicinski11b03ea2015-03-17 00:28:46 +01001263
Jon Ringledfeae612014-04-24 20:56:06 -04001264#ifdef CONFIG_GPIOLIB
1265 if (devtype->nr_gpio)
Linus Walleije27e2782014-09-16 15:14:46 -07001266 gpiochip_remove(&s->gpio);
Jon Ringledfeae612014-04-24 20:56:06 -04001267
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001268out_thread:
Jon Ringledfeae612014-04-24 20:56:06 -04001269#endif
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001270 kthread_stop(s->kworker_task);
1271
Jon Ringledfeae612014-04-24 20:56:06 -04001272out_clk:
1273 if (!IS_ERR(s->clk))
1274 clk_disable_unprepare(s->clk);
1275
1276 return ret;
1277}
1278
1279static int sc16is7xx_remove(struct device *dev)
1280{
1281 struct sc16is7xx_port *s = dev_get_drvdata(dev);
Linus Walleije27e2782014-09-16 15:14:46 -07001282 int i;
Jon Ringledfeae612014-04-24 20:56:06 -04001283
1284#ifdef CONFIG_GPIOLIB
Linus Walleije27e2782014-09-16 15:14:46 -07001285 if (s->devtype->nr_gpio)
1286 gpiochip_remove(&s->gpio);
Jon Ringledfeae612014-04-24 20:56:06 -04001287#endif
1288
Jakub Kicinskic6434972015-07-31 14:44:23 +02001289 for (i = 0; i < s->devtype->nr_uart; i++) {
1290 uart_remove_one_port(&sc16is7xx_uart, &s->p[i].port);
1291 clear_bit(s->p[i].port.line, &sc16is7xx_lines);
Jon Ringledfeae612014-04-24 20:56:06 -04001292 sc16is7xx_power(&s->p[i].port, 0);
1293 }
1294
Jakub Kicinski9e6f4ca2015-05-29 21:20:29 +02001295 flush_kthread_worker(&s->kworker);
1296 kthread_stop(s->kworker_task);
1297
Jon Ringledfeae612014-04-24 20:56:06 -04001298 if (!IS_ERR(s->clk))
1299 clk_disable_unprepare(s->clk);
1300
Linus Walleije27e2782014-09-16 15:14:46 -07001301 return 0;
Jon Ringledfeae612014-04-24 20:56:06 -04001302}
1303
1304static const struct of_device_id __maybe_unused sc16is7xx_dt_ids[] = {
1305 { .compatible = "nxp,sc16is740", .data = &sc16is74x_devtype, },
1306 { .compatible = "nxp,sc16is741", .data = &sc16is74x_devtype, },
1307 { .compatible = "nxp,sc16is750", .data = &sc16is750_devtype, },
1308 { .compatible = "nxp,sc16is752", .data = &sc16is752_devtype, },
1309 { .compatible = "nxp,sc16is760", .data = &sc16is760_devtype, },
1310 { .compatible = "nxp,sc16is762", .data = &sc16is762_devtype, },
1311 { }
1312};
1313MODULE_DEVICE_TABLE(of, sc16is7xx_dt_ids);
1314
1315static struct regmap_config regcfg = {
1316 .reg_bits = 7,
1317 .pad_bits = 1,
1318 .val_bits = 8,
1319 .cache_type = REGCACHE_RBTREE,
1320 .volatile_reg = sc16is7xx_regmap_volatile,
1321 .precious_reg = sc16is7xx_regmap_precious,
1322};
1323
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301324#ifdef CONFIG_SERIAL_SC16IS7XX_SPI
1325static int sc16is7xx_spi_probe(struct spi_device *spi)
1326{
Jakub Kicinski68be64c2015-07-31 14:44:24 +02001327 const struct sc16is7xx_devtype *devtype;
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301328 unsigned long flags = 0;
1329 struct regmap *regmap;
1330 int ret;
1331
1332 /* Setup SPI bus */
1333 spi->bits_per_word = 8;
1334 /* only supports mode 0 on SC16IS762 */
1335 spi->mode = spi->mode ? : SPI_MODE_0;
1336 spi->max_speed_hz = spi->max_speed_hz ? : 15000000;
1337 ret = spi_setup(spi);
1338 if (ret)
1339 return ret;
1340
1341 if (spi->dev.of_node) {
1342 const struct of_device_id *of_id =
1343 of_match_device(sc16is7xx_dt_ids, &spi->dev);
1344
Sean Nyekjaer2b0159d2015-10-04 18:59:45 +02001345 if (!of_id)
1346 return -ENODEV;
1347
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301348 devtype = (struct sc16is7xx_devtype *)of_id->data;
1349 } else {
1350 const struct spi_device_id *id_entry = spi_get_device_id(spi);
1351
1352 devtype = (struct sc16is7xx_devtype *)id_entry->driver_data;
1353 flags = IRQF_TRIGGER_FALLING;
1354 }
1355
1356 regcfg.max_register = (0xf << SC16IS7XX_REG_SHIFT) |
1357 (devtype->nr_uart - 1);
1358 regmap = devm_regmap_init_spi(spi, &regcfg);
1359
1360 return sc16is7xx_probe(&spi->dev, devtype, regmap, spi->irq, flags);
1361}
1362
1363static int sc16is7xx_spi_remove(struct spi_device *spi)
1364{
1365 return sc16is7xx_remove(&spi->dev);
1366}
1367
1368static const struct spi_device_id sc16is7xx_spi_id_table[] = {
1369 { "sc16is74x", (kernel_ulong_t)&sc16is74x_devtype, },
Jakub Kicinski4117a602015-05-29 21:20:27 +02001370 { "sc16is740", (kernel_ulong_t)&sc16is74x_devtype, },
1371 { "sc16is741", (kernel_ulong_t)&sc16is74x_devtype, },
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301372 { "sc16is750", (kernel_ulong_t)&sc16is750_devtype, },
1373 { "sc16is752", (kernel_ulong_t)&sc16is752_devtype, },
1374 { "sc16is760", (kernel_ulong_t)&sc16is760_devtype, },
1375 { "sc16is762", (kernel_ulong_t)&sc16is762_devtype, },
1376 { }
1377};
1378
1379MODULE_DEVICE_TABLE(spi, sc16is7xx_spi_id_table);
1380
1381static struct spi_driver sc16is7xx_spi_uart_driver = {
1382 .driver = {
1383 .name = SC16IS7XX_NAME,
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301384 .of_match_table = of_match_ptr(sc16is7xx_dt_ids),
1385 },
1386 .probe = sc16is7xx_spi_probe,
1387 .remove = sc16is7xx_spi_remove,
1388 .id_table = sc16is7xx_spi_id_table,
1389};
1390
1391MODULE_ALIAS("spi:sc16is7xx");
1392#endif
1393
1394#ifdef CONFIG_SERIAL_SC16IS7XX_I2C
Jon Ringledfeae612014-04-24 20:56:06 -04001395static int sc16is7xx_i2c_probe(struct i2c_client *i2c,
1396 const struct i2c_device_id *id)
1397{
Jakub Kicinski68be64c2015-07-31 14:44:24 +02001398 const struct sc16is7xx_devtype *devtype;
Jon Ringledfeae612014-04-24 20:56:06 -04001399 unsigned long flags = 0;
1400 struct regmap *regmap;
1401
1402 if (i2c->dev.of_node) {
1403 const struct of_device_id *of_id =
1404 of_match_device(sc16is7xx_dt_ids, &i2c->dev);
1405
Sean Nyekjaer2b0159d2015-10-04 18:59:45 +02001406 if (!of_id)
1407 return -ENODEV;
1408
Jon Ringledfeae612014-04-24 20:56:06 -04001409 devtype = (struct sc16is7xx_devtype *)of_id->data;
1410 } else {
1411 devtype = (struct sc16is7xx_devtype *)id->driver_data;
1412 flags = IRQF_TRIGGER_FALLING;
1413 }
1414
1415 regcfg.max_register = (0xf << SC16IS7XX_REG_SHIFT) |
1416 (devtype->nr_uart - 1);
1417 regmap = devm_regmap_init_i2c(i2c, &regcfg);
1418
1419 return sc16is7xx_probe(&i2c->dev, devtype, regmap, i2c->irq, flags);
1420}
1421
1422static int sc16is7xx_i2c_remove(struct i2c_client *client)
1423{
1424 return sc16is7xx_remove(&client->dev);
1425}
1426
1427static const struct i2c_device_id sc16is7xx_i2c_id_table[] = {
1428 { "sc16is74x", (kernel_ulong_t)&sc16is74x_devtype, },
Jakub Kicinski4117a602015-05-29 21:20:27 +02001429 { "sc16is740", (kernel_ulong_t)&sc16is74x_devtype, },
1430 { "sc16is741", (kernel_ulong_t)&sc16is74x_devtype, },
Jon Ringledfeae612014-04-24 20:56:06 -04001431 { "sc16is750", (kernel_ulong_t)&sc16is750_devtype, },
1432 { "sc16is752", (kernel_ulong_t)&sc16is752_devtype, },
1433 { "sc16is760", (kernel_ulong_t)&sc16is760_devtype, },
1434 { "sc16is762", (kernel_ulong_t)&sc16is762_devtype, },
1435 { }
1436};
1437MODULE_DEVICE_TABLE(i2c, sc16is7xx_i2c_id_table);
1438
1439static struct i2c_driver sc16is7xx_i2c_uart_driver = {
1440 .driver = {
1441 .name = SC16IS7XX_NAME,
Jon Ringledfeae612014-04-24 20:56:06 -04001442 .of_match_table = of_match_ptr(sc16is7xx_dt_ids),
1443 },
1444 .probe = sc16is7xx_i2c_probe,
1445 .remove = sc16is7xx_i2c_remove,
1446 .id_table = sc16is7xx_i2c_id_table,
1447};
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301448
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301449#endif
1450
1451static int __init sc16is7xx_init(void)
1452{
Jakub Kicinskic6434972015-07-31 14:44:23 +02001453 int ret;
1454
1455 ret = uart_register_driver(&sc16is7xx_uart);
1456 if (ret) {
1457 pr_err("Registering UART driver failed\n");
1458 return ret;
1459 }
1460
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301461#ifdef CONFIG_SERIAL_SC16IS7XX_I2C
1462 ret = i2c_add_driver(&sc16is7xx_i2c_uart_driver);
1463 if (ret < 0) {
1464 pr_err("failed to init sc16is7xx i2c --> %d\n", ret);
1465 return ret;
1466 }
1467#endif
1468
1469#ifdef CONFIG_SERIAL_SC16IS7XX_SPI
1470 ret = spi_register_driver(&sc16is7xx_spi_uart_driver);
1471 if (ret < 0) {
1472 pr_err("failed to init sc16is7xx spi --> %d\n", ret);
1473 return ret;
1474 }
1475#endif
1476 return ret;
1477}
1478module_init(sc16is7xx_init);
1479
1480static void __exit sc16is7xx_exit(void)
1481{
1482#ifdef CONFIG_SERIAL_SC16IS7XX_I2C
1483 i2c_del_driver(&sc16is7xx_i2c_uart_driver);
1484#endif
1485
1486#ifdef CONFIG_SERIAL_SC16IS7XX_SPI
1487 spi_unregister_driver(&sc16is7xx_spi_uart_driver);
1488#endif
Jakub Kicinskic6434972015-07-31 14:44:23 +02001489 uart_unregister_driver(&sc16is7xx_uart);
Rama Kiran Kumar Indrakanti2c837a82015-05-25 11:51:09 +05301490}
1491module_exit(sc16is7xx_exit);
Jon Ringledfeae612014-04-24 20:56:06 -04001492
1493MODULE_LICENSE("GPL");
1494MODULE_AUTHOR("Jon Ringle <jringle@gridpoint.com>");
1495MODULE_DESCRIPTION("SC16IS7XX serial driver");