blob: b0a85459652e0dd74cd83307b2213290837a2391 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700158 }
159 ring->deq_seg = ring->deq_seg->next;
160 ring->dequeue = ring->deq_seg->trbs;
161 next = ring->dequeue;
162 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700163 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700164}
165
166/*
167 * See Cycle bit rules. SW is the consumer for the event ring only.
168 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
169 *
170 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
171 * chain bit is set), then set the chain bit in all the following link TRBs.
172 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
173 * have their chain bit cleared (so that each Link TRB is a separate TD).
174 *
175 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700176 * set, but other sections talk about dealing with the chain bit set. This was
177 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
178 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700179 *
180 * @more_trbs_coming: Will you enqueue more TRBs before calling
181 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700182 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700183static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -0700184 bool consumer, bool more_trbs_coming, bool isoc)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700185{
186 u32 chain;
187 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700188 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700189
Matt Evans28ccd292011-03-29 13:40:46 +1100190 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700191 next = ++(ring->enqueue);
192
193 ring->enq_updates++;
194 /* Update the dequeue pointer further if that was a link TRB or we're at
195 * the end of an event ring segment (which doesn't have link TRBS)
196 */
197 while (last_trb(xhci, ring, ring->enq_seg, next)) {
198 if (!consumer) {
199 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700200 /*
201 * If the caller doesn't plan on enqueueing more
202 * TDs before ringing the doorbell, then we
203 * don't want to give the link TRB to the
204 * hardware just yet. We'll give the link TRB
205 * back in prepare_ring() just before we enqueue
206 * the TD at the top of the ring.
207 */
208 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700209 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700210
Andiry Xu7e393a82011-09-23 14:19:54 -0700211 /* If we're not dealing with 0.95 hardware or
212 * isoc rings on AMD 0.96 host,
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700213 * carry over the chain bit of the previous TRB
214 * (which may mean the chain bit is cleared).
215 */
Andiry Xu7e393a82011-09-23 14:19:54 -0700216 if (!(isoc && (xhci->quirks & XHCI_AMD_0x96_HOST))
217 && !xhci_link_trb_quirk(xhci)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100218 next->link.control &=
219 cpu_to_le32(~TRB_CHAIN);
220 next->link.control |=
221 cpu_to_le32(chain);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700222 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700223 /* Give this link TRB to the hardware */
224 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +1100225 next->link.control ^= cpu_to_le32(TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700226 }
227 /* Toggle the cycle bit after the last ring segment. */
228 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
229 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700230 }
231 }
232 ring->enq_seg = ring->enq_seg->next;
233 ring->enqueue = ring->enq_seg->trbs;
234 next = ring->enqueue;
235 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700236 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700237}
238
239/*
240 * Check to see if there's room to enqueue num_trbs on the ring. See rules
241 * above.
242 * FIXME: this would be simpler and faster if we just kept track of the number
243 * of free TRBs in a ring.
244 */
245static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
246 unsigned int num_trbs)
247{
248 int i;
249 union xhci_trb *enq = ring->enqueue;
250 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700251 struct xhci_segment *cur_seg;
252 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700253
John Youn6c12db92010-05-10 15:33:00 -0700254 /* If we are currently pointing to a link TRB, advance the
255 * enqueue pointer before checking for space */
256 while (last_trb(xhci, ring, enq_seg, enq)) {
257 enq_seg = enq_seg->next;
258 enq = enq_seg->trbs;
259 }
260
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700262 if (enq == ring->dequeue) {
263 /* Can't use link trbs */
264 left_on_ring = TRBS_PER_SEGMENT - 1;
265 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
266 cur_seg = cur_seg->next)
267 left_on_ring += TRBS_PER_SEGMENT - 1;
268
269 /* Always need one TRB free in the ring. */
270 left_on_ring -= 1;
271 if (num_trbs > left_on_ring) {
272 xhci_warn(xhci, "Not enough room on ring; "
273 "need %u TRBs, %u TRBs left\n",
274 num_trbs, left_on_ring);
275 return 0;
276 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700277 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700278 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279 /* Make sure there's an extra empty TRB available */
280 for (i = 0; i <= num_trbs; ++i) {
281 if (enq == ring->dequeue)
282 return 0;
283 enq++;
284 while (last_trb(xhci, ring, enq_seg, enq)) {
285 enq_seg = enq_seg->next;
286 enq = enq_seg->trbs;
287 }
288 }
289 return 1;
290}
291
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700292/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700293void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700294{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700295 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d646762010-12-15 14:18:11 -0500296 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700297 /* Flush PCI posted writes */
298 xhci_readl(xhci, &xhci->dba->doorbell[0]);
299}
300
Andiry Xube88fe42010-10-14 07:22:57 -0700301void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700302 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700303 unsigned int ep_index,
304 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700305{
Matt Evans28ccd292011-03-29 13:40:46 +1100306 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500307 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
308 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700309
Sarah Sharpae636742009-04-29 19:02:31 -0700310 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500311 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700312 * We don't want to restart any stream rings if there's a set dequeue
313 * pointer command pending because the device can choose to start any
314 * stream once the endpoint is on the HW schedule.
315 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700316 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500317 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
318 (ep_state & EP_HALTED))
319 return;
320 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
321 /* The CPU has better things to do at this point than wait for a
322 * write-posting flush. It'll get there soon enough.
323 */
Sarah Sharpae636742009-04-29 19:02:31 -0700324}
325
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700326/* Ring the doorbell for any rings with pending URBs */
327static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
328 unsigned int slot_id,
329 unsigned int ep_index)
330{
331 unsigned int stream_id;
332 struct xhci_virt_ep *ep;
333
334 ep = &xhci->devs[slot_id]->eps[ep_index];
335
336 /* A ring has pending URBs if its TD list is not empty */
337 if (!(ep->ep_state & EP_HAS_STREAMS)) {
338 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700339 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700340 return;
341 }
342
343 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
344 stream_id++) {
345 struct xhci_stream_info *stream_info = ep->stream_info;
346 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700347 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
348 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700349 }
350}
351
Sarah Sharpae636742009-04-29 19:02:31 -0700352/*
353 * Find the segment that trb is in. Start searching in start_seg.
354 * If we must move past a segment that has a link TRB with a toggle cycle state
355 * bit set, then we will toggle the value pointed at by cycle_state.
356 */
357static struct xhci_segment *find_trb_seg(
358 struct xhci_segment *start_seg,
359 union xhci_trb *trb, int *cycle_state)
360{
361 struct xhci_segment *cur_seg = start_seg;
362 struct xhci_generic_trb *generic_trb;
363
364 while (cur_seg->trbs > trb ||
365 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
366 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000367 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800368 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700369 cur_seg = cur_seg->next;
370 if (cur_seg == start_seg)
371 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700372 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700373 }
374 return cur_seg;
375}
376
Sarah Sharp021bff92010-07-29 22:12:20 -0700377
378static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
379 unsigned int slot_id, unsigned int ep_index,
380 unsigned int stream_id)
381{
382 struct xhci_virt_ep *ep;
383
384 ep = &xhci->devs[slot_id]->eps[ep_index];
385 /* Common case: no streams */
386 if (!(ep->ep_state & EP_HAS_STREAMS))
387 return ep->ring;
388
389 if (stream_id == 0) {
390 xhci_warn(xhci,
391 "WARN: Slot ID %u, ep index %u has streams, "
392 "but URB has no stream ID.\n",
393 slot_id, ep_index);
394 return NULL;
395 }
396
397 if (stream_id < ep->stream_info->num_streams)
398 return ep->stream_info->stream_rings[stream_id];
399
400 xhci_warn(xhci,
401 "WARN: Slot ID %u, ep index %u has "
402 "stream IDs 1 to %u allocated, "
403 "but stream ID %u is requested.\n",
404 slot_id, ep_index,
405 ep->stream_info->num_streams - 1,
406 stream_id);
407 return NULL;
408}
409
410/* Get the right ring for the given URB.
411 * If the endpoint supports streams, boundary check the URB's stream ID.
412 * If the endpoint doesn't support streams, return the singular endpoint ring.
413 */
414static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
415 struct urb *urb)
416{
417 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
418 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
419}
420
Sarah Sharpae636742009-04-29 19:02:31 -0700421/*
422 * Move the xHC's endpoint ring dequeue pointer past cur_td.
423 * Record the new state of the xHC's endpoint ring dequeue segment,
424 * dequeue pointer, and new consumer cycle state in state.
425 * Update our internal representation of the ring's dequeue pointer.
426 *
427 * We do this in three jumps:
428 * - First we update our new ring state to be the same as when the xHC stopped.
429 * - Then we traverse the ring to find the segment that contains
430 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
431 * any link TRBs with the toggle cycle bit set.
432 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
433 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100434 *
435 * Some of the uses of xhci_generic_trb are grotty, but if they're done
436 * with correct __le32 accesses they should work fine. Only users of this are
437 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700438 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700439void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700440 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700441 unsigned int stream_id, struct xhci_td *cur_td,
442 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700443{
444 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700445 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700446 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700447 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700448 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700449
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700450 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
451 ep_index, stream_id);
452 if (!ep_ring) {
453 xhci_warn(xhci, "WARN can't find new dequeue state "
454 "for invalid stream ID %u.\n",
455 stream_id);
456 return;
457 }
Sarah Sharpae636742009-04-29 19:02:31 -0700458 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700459 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700460 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700461 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700462 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800463 if (!state->new_deq_seg) {
464 WARN_ON(1);
465 return;
466 }
467
Sarah Sharpae636742009-04-29 19:02:31 -0700468 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700469 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700470 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100471 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700472
473 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700474 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700475 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
476 state->new_deq_ptr,
477 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800478 if (!state->new_deq_seg) {
479 WARN_ON(1);
480 return;
481 }
Sarah Sharpae636742009-04-29 19:02:31 -0700482
483 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000484 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
485 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800486 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700487 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
488
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800489 /*
490 * If there is only one segment in a ring, find_trb_seg()'s while loop
491 * will not run, and it will return before it has a chance to see if it
492 * needs to toggle the cycle bit. It can't tell if the stalled transfer
493 * ended just before the link TRB on a one-segment ring, or if the TD
494 * wrapped around the top of the ring, because it doesn't have the TD in
495 * question. Look for the one-segment case where stalled TRB's address
496 * is greater than the new dequeue pointer address.
497 */
498 if (ep_ring->first_seg == ep_ring->first_seg->next &&
499 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
500 state->new_cycle_state ^= 0x1;
501 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
502
Sarah Sharpae636742009-04-29 19:02:31 -0700503 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700504 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
505 state->new_deq_seg);
506 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
507 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
508 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700509}
510
Sarah Sharp522989a2011-07-29 12:44:32 -0700511/* flip_cycle means flip the cycle bit of all but the first and last TRB.
512 * (The last TRB actually points to the ring enqueue pointer, which is not part
513 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
514 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700515static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700516 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700517{
518 struct xhci_segment *cur_seg;
519 union xhci_trb *cur_trb;
520
521 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
522 true;
523 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000524 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700525 /* Unchain any chained Link TRBs, but
526 * leave the pointers intact.
527 */
Matt Evans28ccd292011-03-29 13:40:46 +1100528 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700529 /* Flip the cycle bit (link TRBs can't be the first
530 * or last TRB).
531 */
532 if (flip_cycle)
533 cur_trb->generic.field[3] ^=
534 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700535 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700536 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
537 "in seg %p (0x%llx dma)\n",
538 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700539 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700540 cur_seg,
541 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700542 } else {
543 cur_trb->generic.field[0] = 0;
544 cur_trb->generic.field[1] = 0;
545 cur_trb->generic.field[2] = 0;
546 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100547 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700548 /* Flip the cycle bit except on the first or last TRB */
549 if (flip_cycle && cur_trb != cur_td->first_trb &&
550 cur_trb != cur_td->last_trb)
551 cur_trb->generic.field[3] ^=
552 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100553 cur_trb->generic.field[3] |= cpu_to_le32(
554 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800555 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
556 (unsigned long long)
557 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700558 }
559 if (cur_trb == cur_td->last_trb)
560 break;
561 }
562}
563
564static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700565 unsigned int ep_index, unsigned int stream_id,
566 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700567 union xhci_trb *deq_ptr, u32 cycle_state);
568
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700570 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700571 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700572 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700573{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700574 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
575
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700576 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
577 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
578 deq_state->new_deq_seg,
579 (unsigned long long)deq_state->new_deq_seg->dma,
580 deq_state->new_deq_ptr,
581 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
582 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700583 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700584 deq_state->new_deq_seg,
585 deq_state->new_deq_ptr,
586 (u32) deq_state->new_cycle_state);
587 /* Stop the TD queueing code from ringing the doorbell until
588 * this command completes. The HC won't set the dequeue pointer
589 * if the ring is running, and ringing the doorbell starts the
590 * ring running.
591 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700592 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700593}
594
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700595static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700596 struct xhci_virt_ep *ep)
597{
598 ep->ep_state &= ~EP_HALT_PENDING;
599 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
600 * timer is running on another CPU, we don't decrement stop_cmds_pending
601 * (since we didn't successfully stop the watchdog timer).
602 */
603 if (del_timer(&ep->stop_cmd_timer))
604 ep->stop_cmds_pending--;
605}
606
607/* Must be called with xhci->lock held in interrupt context */
608static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
609 struct xhci_td *cur_td, int status, char *adjective)
610{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700611 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700612 struct urb *urb;
613 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700614
Andiry Xu8e51adc2010-07-22 15:23:31 -0700615 urb = cur_td->urb;
616 urb_priv = urb->hcpriv;
617 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700618 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700619
Andiry Xu8e51adc2010-07-22 15:23:31 -0700620 /* Only giveback urb when this is the last td in urb */
621 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800622 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
623 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
624 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
625 if (xhci->quirks & XHCI_AMD_PLL_FIX)
626 usb_amd_quirk_pll_enable();
627 }
628 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700629 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700630
631 spin_unlock(&xhci->lock);
632 usb_hcd_giveback_urb(hcd, urb, status);
633 xhci_urb_free_priv(xhci, urb_priv);
634 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700635 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700636}
637
Sarah Sharpae636742009-04-29 19:02:31 -0700638/*
639 * When we get a command completion for a Stop Endpoint Command, we need to
640 * unlink any cancelled TDs from the ring. There are two ways to do that:
641 *
642 * 1. If the HW was in the middle of processing the TD that needs to be
643 * cancelled, then we must move the ring's dequeue pointer past the last TRB
644 * in the TD with a Set Dequeue Pointer Command.
645 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
646 * bit cleared) so that the HW will skip over them.
647 */
648static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700649 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700650{
651 unsigned int slot_id;
652 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700653 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700654 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700655 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700656 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700657 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700658 struct xhci_td *last_unlinked_td;
659
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700660 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700661
Andiry Xube88fe42010-10-14 07:22:57 -0700662 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100663 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700664 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100665 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700666 virt_dev = xhci->devs[slot_id];
667 if (virt_dev)
668 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
669 event);
670 else
671 xhci_warn(xhci, "Stop endpoint command "
672 "completion for disabled slot %u\n",
673 slot_id);
674 return;
675 }
676
Sarah Sharpae636742009-04-29 19:02:31 -0700677 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100678 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
679 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700680 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700681
Sarah Sharp678539c2009-10-27 10:55:52 -0700682 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700683 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700684 ep->stopped_td = NULL;
685 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700686 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700687 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700688 }
Sarah Sharpae636742009-04-29 19:02:31 -0700689
690 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
691 * We have the xHCI lock, so nothing can modify this list until we drop
692 * it. We're also in the event handler, so we can't get re-interrupted
693 * if another Stop Endpoint command completes
694 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700695 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700696 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800697 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
698 (unsigned long long)xhci_trb_virt_to_dma(
699 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700700 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
701 if (!ep_ring) {
702 /* This shouldn't happen unless a driver is mucking
703 * with the stream ID after submission. This will
704 * leave the TD on the hardware ring, and the hardware
705 * will try to execute it, and may access a buffer
706 * that has already been freed. In the best case, the
707 * hardware will execute it, and the event handler will
708 * ignore the completion event for that TD, since it was
709 * removed from the td_list for that endpoint. In
710 * short, don't muck with the stream ID after
711 * submission.
712 */
713 xhci_warn(xhci, "WARN Cancelled URB %p "
714 "has invalid stream ID %u.\n",
715 cur_td->urb,
716 cur_td->urb->stream_id);
717 goto remove_finished_td;
718 }
Sarah Sharpae636742009-04-29 19:02:31 -0700719 /*
720 * If we stopped on the TD we need to cancel, then we have to
721 * move the xHC endpoint ring dequeue pointer past this TD.
722 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700723 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700724 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
725 cur_td->urb->stream_id,
726 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700727 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700728 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700729remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700730 /*
731 * The event handler won't see a completion for this TD anymore,
732 * so remove it from the endpoint ring's TD list. Keep it in
733 * the cancelled TD list for URB completion later.
734 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700735 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700736 }
737 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700738 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700739
740 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
741 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700742 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700743 slot_id, ep_index,
744 ep->stopped_td->urb->stream_id,
745 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700746 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700747 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700748 /* Otherwise ring the doorbell(s) to restart queued transfers */
749 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700750 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700751 ep->stopped_td = NULL;
752 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700753
754 /*
755 * Drop the lock and complete the URBs in the cancelled TD list.
756 * New TDs to be cancelled might be added to the end of the list before
757 * we can complete all the URBs for the TDs we already unlinked.
758 * So stop when we've completed the URB for the last TD we unlinked.
759 */
760 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700761 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700762 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700763 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700764
765 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700766 /* Doesn't matter what we pass for status, since the core will
767 * just overwrite it (because the URB has been unlinked).
768 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700769 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700770
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700771 /* Stop processing the cancelled list if the watchdog timer is
772 * running.
773 */
774 if (xhci->xhc_state & XHCI_STATE_DYING)
775 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700776 } while (cur_td != last_unlinked_td);
777
778 /* Return to the event handler with xhci->lock re-acquired */
779}
780
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700781/* Watchdog timer function for when a stop endpoint command fails to complete.
782 * In this case, we assume the host controller is broken or dying or dead. The
783 * host may still be completing some other events, so we have to be careful to
784 * let the event ring handler and the URB dequeueing/enqueueing functions know
785 * through xhci->state.
786 *
787 * The timer may also fire if the host takes a very long time to respond to the
788 * command, and the stop endpoint command completion handler cannot delete the
789 * timer before the timer function is called. Another endpoint cancellation may
790 * sneak in before the timer function can grab the lock, and that may queue
791 * another stop endpoint command and add the timer back. So we cannot use a
792 * simple flag to say whether there is a pending stop endpoint command for a
793 * particular endpoint.
794 *
795 * Instead we use a combination of that flag and a counter for the number of
796 * pending stop endpoint commands. If the timer is the tail end of the last
797 * stop endpoint command, and the endpoint's command is still pending, we assume
798 * the host is dying.
799 */
800void xhci_stop_endpoint_command_watchdog(unsigned long arg)
801{
802 struct xhci_hcd *xhci;
803 struct xhci_virt_ep *ep;
804 struct xhci_virt_ep *temp_ep;
805 struct xhci_ring *ring;
806 struct xhci_td *cur_td;
807 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400808 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700809
810 ep = (struct xhci_virt_ep *) arg;
811 xhci = ep->xhci;
812
Don Zickusf43d6232011-10-20 23:52:14 -0400813 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700814
815 ep->stop_cmds_pending--;
816 if (xhci->xhc_state & XHCI_STATE_DYING) {
817 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
818 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400819 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700820 return;
821 }
822 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
823 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
824 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400825 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700826 return;
827 }
828
829 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
830 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
831 /* Oops, HC is dead or dying or at least not responding to the stop
832 * endpoint command.
833 */
834 xhci->xhc_state |= XHCI_STATE_DYING;
835 /* Disable interrupts from the host controller and start halting it */
836 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400837 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838
839 ret = xhci_halt(xhci);
840
Don Zickusf43d6232011-10-20 23:52:14 -0400841 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700842 if (ret < 0) {
843 /* This is bad; the host is not responding to commands and it's
844 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800845 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700846 * disconnect all device drivers under this host. Those
847 * disconnect() methods will wait for all URBs to be unlinked,
848 * so we must complete them.
849 */
850 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
851 xhci_warn(xhci, "Completing active URBs anyway.\n");
852 /* We could turn all TDs on the rings to no-ops. This won't
853 * help if the host has cached part of the ring, and is slow if
854 * we want to preserve the cycle bit. Skip it and hope the host
855 * doesn't touch the memory.
856 */
857 }
858 for (i = 0; i < MAX_HC_SLOTS; i++) {
859 if (!xhci->devs[i])
860 continue;
861 for (j = 0; j < 31; j++) {
862 temp_ep = &xhci->devs[i]->eps[j];
863 ring = temp_ep->ring;
864 if (!ring)
865 continue;
866 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
867 "ep index %u\n", i, j);
868 while (!list_empty(&ring->td_list)) {
869 cur_td = list_first_entry(&ring->td_list,
870 struct xhci_td,
871 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700872 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700873 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700874 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700875 xhci_giveback_urb_in_irq(xhci, cur_td,
876 -ESHUTDOWN, "killed");
877 }
878 while (!list_empty(&temp_ep->cancelled_td_list)) {
879 cur_td = list_first_entry(
880 &temp_ep->cancelled_td_list,
881 struct xhci_td,
882 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700883 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700884 xhci_giveback_urb_in_irq(xhci, cur_td,
885 -ESHUTDOWN, "killed");
886 }
887 }
888 }
Don Zickusf43d6232011-10-20 23:52:14 -0400889 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700890 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800891 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700892 xhci_dbg(xhci, "xHCI host controller is dead.\n");
893}
894
Sarah Sharpae636742009-04-29 19:02:31 -0700895/*
896 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
897 * we need to clear the set deq pending flag in the endpoint ring state, so that
898 * the TD queueing code can ring the doorbell again. We also need to ring the
899 * endpoint doorbell to restart the ring, but only if there aren't more
900 * cancellations pending.
901 */
902static void handle_set_deq_completion(struct xhci_hcd *xhci,
903 struct xhci_event_cmd *event,
904 union xhci_trb *trb)
905{
906 unsigned int slot_id;
907 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700908 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700909 struct xhci_ring *ep_ring;
910 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700911 struct xhci_ep_ctx *ep_ctx;
912 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700913
Matt Evans28ccd292011-03-29 13:40:46 +1100914 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
915 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
916 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700917 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700918
919 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
920 if (!ep_ring) {
921 xhci_warn(xhci, "WARN Set TR deq ptr command for "
922 "freed stream ID %u\n",
923 stream_id);
924 /* XXX: Harmless??? */
925 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
926 return;
927 }
928
John Yound115b042009-07-27 12:05:15 -0700929 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
930 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700931
Matt Evans28ccd292011-03-29 13:40:46 +1100932 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700933 unsigned int ep_state;
934 unsigned int slot_state;
935
Matt Evans28ccd292011-03-29 13:40:46 +1100936 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700937 case COMP_TRB_ERR:
938 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
939 "of stream ID configuration\n");
940 break;
941 case COMP_CTX_STATE:
942 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
943 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100944 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700945 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100946 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700947 slot_state = GET_SLOT_STATE(slot_state);
948 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
949 slot_state, ep_state);
950 break;
951 case COMP_EBADSLT:
952 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
953 "slot %u was not enabled.\n", slot_id);
954 break;
955 default:
956 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
957 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100958 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700959 break;
960 }
961 /* OK what do we do now? The endpoint state is hosed, and we
962 * should never get to this point if the synchronization between
963 * queueing, and endpoint state are correct. This might happen
964 * if the device gets disconnected after we've finished
965 * cancelling URBs, which might not be an error...
966 */
967 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700968 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100969 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800970 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100971 dev->eps[ep_index].queued_deq_ptr) ==
972 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800973 /* Update the ring's dequeue segment and dequeue pointer
974 * to reflect the new position.
975 */
976 ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
977 ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
978 } else {
979 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
980 "Ptr command & xHCI internal state.\n");
981 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
982 dev->eps[ep_index].queued_deq_seg,
983 dev->eps[ep_index].queued_deq_ptr);
984 }
Sarah Sharpae636742009-04-29 19:02:31 -0700985 }
986
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700987 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800988 dev->eps[ep_index].queued_deq_seg = NULL;
989 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700990 /* Restart any rings with pending URBs */
991 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700992}
993
Sarah Sharpa1587d92009-07-27 12:03:15 -0700994static void handle_reset_ep_completion(struct xhci_hcd *xhci,
995 struct xhci_event_cmd *event,
996 union xhci_trb *trb)
997{
998 int slot_id;
999 unsigned int ep_index;
1000
Matt Evans28ccd292011-03-29 13:40:46 +11001001 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1002 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001003 /* This command will only fail if the endpoint wasn't halted,
1004 * but we don't care.
1005 */
1006 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001007 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001008
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001009 /* HW with the reset endpoint quirk needs to have a configure endpoint
1010 * command complete before the endpoint can be used. Queue that here
1011 * because the HW can't handle two commands being queued in a row.
1012 */
1013 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1014 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1015 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001016 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1017 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001018 xhci_ring_cmd_db(xhci);
1019 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001020 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001021 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001022 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001023 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001024}
Sarah Sharpae636742009-04-29 19:02:31 -07001025
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001026/* Check to see if a command in the device's command queue matches this one.
1027 * Signal the completion or free the command, and return 1. Return 0 if the
1028 * completed command isn't at the head of the command list.
1029 */
1030static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1031 struct xhci_virt_device *virt_dev,
1032 struct xhci_event_cmd *event)
1033{
1034 struct xhci_command *command;
1035
1036 if (list_empty(&virt_dev->cmd_list))
1037 return 0;
1038
1039 command = list_entry(virt_dev->cmd_list.next,
1040 struct xhci_command, cmd_list);
1041 if (xhci->cmd_ring->dequeue != command->command_trb)
1042 return 0;
1043
Matt Evans28ccd292011-03-29 13:40:46 +11001044 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001045 list_del(&command->cmd_list);
1046 if (command->completion)
1047 complete(command->completion);
1048 else
1049 xhci_free_command(xhci, command);
1050 return 1;
1051}
1052
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001053static void handle_cmd_completion(struct xhci_hcd *xhci,
1054 struct xhci_event_cmd *event)
1055{
Matt Evans28ccd292011-03-29 13:40:46 +11001056 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001057 u64 cmd_dma;
1058 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001059 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001060 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001061 unsigned int ep_index;
1062 struct xhci_ring *ep_ring;
1063 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001064
Matt Evans28ccd292011-03-29 13:40:46 +11001065 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001066 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001067 xhci->cmd_ring->dequeue);
1068 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1069 if (cmd_dequeue_dma == 0) {
1070 xhci->error_bitmask |= 1 << 4;
1071 return;
1072 }
1073 /* Does the DMA address match our internal dequeue pointer address? */
1074 if (cmd_dma != (u64) cmd_dequeue_dma) {
1075 xhci->error_bitmask |= 1 << 5;
1076 return;
1077 }
Matt Evans28ccd292011-03-29 13:40:46 +11001078 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1079 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001080 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001081 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001082 xhci->slot_id = slot_id;
1083 else
1084 xhci->slot_id = 0;
1085 complete(&xhci->addr_dev);
1086 break;
1087 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001088 if (xhci->devs[slot_id]) {
1089 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1090 /* Delete default control endpoint resources */
1091 xhci_free_device_endpoint_resources(xhci,
1092 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001094 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001095 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001096 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001097 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001098 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001099 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001100 /*
1101 * Configure endpoint commands can come from the USB core
1102 * configuration or alt setting changes, or because the HW
1103 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001104 * endpoint command or streams were being configured.
1105 * If the command was for a halted endpoint, the xHCI driver
1106 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001107 */
1108 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001109 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001110 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001111 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001112 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001113 * condition may race on this quirky hardware. Not worth
1114 * worrying about, since this is prototype hardware. Not sure
1115 * if this will work for streams, but streams support was
1116 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001117 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001118 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001119 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001120 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1121 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001122 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1123 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1124 if (!(ep_state & EP_HALTED))
1125 goto bandwidth_change;
1126 xhci_dbg(xhci, "Completed config ep cmd - "
1127 "last ep index = %d, state = %d\n",
1128 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001129 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001130 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001131 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001132 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001133 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001134 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001135bandwidth_change:
1136 xhci_dbg(xhci, "Completed config ep cmd\n");
1137 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001138 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001139 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001140 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001141 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001142 virt_dev = xhci->devs[slot_id];
1143 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1144 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001145 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001146 complete(&xhci->devs[slot_id]->cmd_completion);
1147 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001148 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001149 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001150 complete(&xhci->addr_dev);
1151 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001152 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001153 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001154 break;
1155 case TRB_TYPE(TRB_SET_DEQ):
1156 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1157 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001158 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001159 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001160 case TRB_TYPE(TRB_RESET_EP):
1161 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1162 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001163 case TRB_TYPE(TRB_RESET_DEV):
1164 xhci_dbg(xhci, "Completed reset device command.\n");
1165 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001166 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001167 virt_dev = xhci->devs[slot_id];
1168 if (virt_dev)
1169 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1170 else
1171 xhci_warn(xhci, "Reset device command completion "
1172 "for disabled slot %u\n", slot_id);
1173 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001174 case TRB_TYPE(TRB_NEC_GET_FW):
1175 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1176 xhci->error_bitmask |= 1 << 6;
1177 break;
1178 }
1179 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001180 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1181 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001182 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001183 default:
1184 /* Skip over unknown commands on the event ring */
1185 xhci->error_bitmask |= 1 << 6;
1186 break;
1187 }
1188 inc_deq(xhci, xhci->cmd_ring, false);
1189}
1190
Sarah Sharp02386342010-05-24 13:25:28 -07001191static void handle_vendor_event(struct xhci_hcd *xhci,
1192 union xhci_trb *event)
1193{
1194 u32 trb_type;
1195
Matt Evans28ccd292011-03-29 13:40:46 +11001196 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001197 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1198 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1199 handle_cmd_completion(xhci, &event->event_cmd);
1200}
1201
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001202/* @port_id: the one-based port ID from the hardware (indexed from array of all
1203 * port registers -- USB 3.0 and USB 2.0).
1204 *
1205 * Returns a zero-based port number, which is suitable for indexing into each of
1206 * the split roothubs' port arrays and bus state arrays.
1207 */
1208static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1209 struct xhci_hcd *xhci, u32 port_id)
1210{
1211 unsigned int i;
1212 unsigned int num_similar_speed_ports = 0;
1213
1214 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1215 * and usb2_ports are 0-based indexes. Count the number of similar
1216 * speed ports, up to 1 port before this port.
1217 */
1218 for (i = 0; i < (port_id - 1); i++) {
1219 u8 port_speed = xhci->port_array[i];
1220
1221 /*
1222 * Skip ports that don't have known speeds, or have duplicate
1223 * Extended Capabilities port speed entries.
1224 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001225 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001226 continue;
1227
1228 /*
1229 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1230 * 1.1 ports are under the USB 2.0 hub. If the port speed
1231 * matches the device speed, it's a similar speed port.
1232 */
1233 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1234 num_similar_speed_ports++;
1235 }
1236 return num_similar_speed_ports;
1237}
1238
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001239static void handle_port_status(struct xhci_hcd *xhci,
1240 union xhci_trb *event)
1241{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001242 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001243 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001244 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001245 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001246 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001247 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001248 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001249 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001250 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001251 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001252
1253 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001254 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001255 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1256 xhci->error_bitmask |= 1 << 8;
1257 }
Matt Evans28ccd292011-03-29 13:40:46 +11001258 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001259 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1260
Sarah Sharp518e8482010-12-15 11:56:29 -08001261 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1262 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001263 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001264 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001265 goto cleanup;
1266 }
1267
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001268 /* Figure out which usb_hcd this port is attached to:
1269 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1270 */
1271 major_revision = xhci->port_array[port_id - 1];
1272 if (major_revision == 0) {
1273 xhci_warn(xhci, "Event for port %u not in "
1274 "Extended Capabilities, ignoring.\n",
1275 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001276 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001277 goto cleanup;
1278 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001279 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001280 xhci_warn(xhci, "Event for port %u duplicated in"
1281 "Extended Capabilities, ignoring.\n",
1282 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001283 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001284 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001285 }
1286
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001287 /*
1288 * Hardware port IDs reported by a Port Status Change Event include USB
1289 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1290 * resume event, but we first need to translate the hardware port ID
1291 * into the index into the ports on the correct split roothub, and the
1292 * correct bus_state structure.
1293 */
1294 /* Find the right roothub. */
1295 hcd = xhci_to_hcd(xhci);
1296 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1297 hcd = xhci->shared_hcd;
1298 bus_state = &xhci->bus_state[hcd_index(hcd)];
1299 if (hcd->speed == HCD_USB3)
1300 port_array = xhci->usb3_ports;
1301 else
1302 port_array = xhci->usb2_ports;
1303 /* Find the faked port hub number */
1304 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1305 port_id);
1306
Sarah Sharp5308a912010-12-01 11:34:59 -08001307 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001308 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001309 xhci_dbg(xhci, "resume root hub\n");
1310 usb_hcd_resume_root_hub(hcd);
1311 }
1312
1313 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1314 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1315
1316 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1317 if (!(temp1 & CMD_RUN)) {
1318 xhci_warn(xhci, "xHC is not running.\n");
1319 goto cleanup;
1320 }
1321
1322 if (DEV_SUPERSPEED(temp)) {
1323 xhci_dbg(xhci, "resume SS port %d\n", port_id);
Andiry Xuc9682df2011-09-23 14:19:48 -07001324 xhci_set_link_state(xhci, port_array, faked_port_index,
1325 XDEV_U0);
Sarah Sharp52336302010-12-16 10:49:09 -08001326 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1327 faked_port_index);
Andiry Xu56192532010-10-14 07:23:00 -07001328 if (!slot_id) {
1329 xhci_dbg(xhci, "slot_id is zero\n");
1330 goto cleanup;
1331 }
1332 xhci_ring_device(xhci, slot_id);
1333 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1334 /* Clear PORT_PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001335 xhci_test_and_clear_bit(xhci, port_array,
1336 faked_port_index, PORT_PLC);
Andiry Xu56192532010-10-14 07:23:00 -07001337 } else {
1338 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001339 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001340 msecs_to_jiffies(20);
1341 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001342 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001343 /* Do the rest in GetPortStatus */
1344 }
1345 }
1346
Andiry Xu6fd45622011-09-23 14:19:50 -07001347 if (hcd->speed != HCD_USB3)
1348 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1349 PORT_PLC);
1350
Andiry Xu56192532010-10-14 07:23:00 -07001351cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001352 /* Update event ring dequeue pointer before dropping the lock */
1353 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001354
Sarah Sharp386139d2011-03-24 08:02:58 -07001355 /* Don't make the USB core poll the roothub if we got a bad port status
1356 * change event. Besides, at that point we can't tell which roothub
1357 * (USB 2.0 or USB 3.0) to kick.
1358 */
1359 if (bogus_port_status)
1360 return;
1361
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001362 spin_unlock(&xhci->lock);
1363 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001364 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001365 spin_lock(&xhci->lock);
1366}
1367
1368/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001369 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1370 * at end_trb, which may be in another segment. If the suspect DMA address is a
1371 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1372 * returns 0.
1373 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001374struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001375 union xhci_trb *start_trb,
1376 union xhci_trb *end_trb,
1377 dma_addr_t suspect_dma)
1378{
1379 dma_addr_t start_dma;
1380 dma_addr_t end_seg_dma;
1381 dma_addr_t end_trb_dma;
1382 struct xhci_segment *cur_seg;
1383
Sarah Sharp23e3be12009-04-29 19:05:20 -07001384 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001385 cur_seg = start_seg;
1386
1387 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001388 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001389 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001390 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001391 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001392 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001393 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001394 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001395
1396 if (end_trb_dma > 0) {
1397 /* The end TRB is in this segment, so suspect should be here */
1398 if (start_dma <= end_trb_dma) {
1399 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1400 return cur_seg;
1401 } else {
1402 /* Case for one segment with
1403 * a TD wrapped around to the top
1404 */
1405 if ((suspect_dma >= start_dma &&
1406 suspect_dma <= end_seg_dma) ||
1407 (suspect_dma >= cur_seg->dma &&
1408 suspect_dma <= end_trb_dma))
1409 return cur_seg;
1410 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001411 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001412 } else {
1413 /* Might still be somewhere in this segment */
1414 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1415 return cur_seg;
1416 }
1417 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001418 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001419 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001420
Randy Dunlap326b4812010-04-19 08:53:50 -07001421 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001422}
1423
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001424static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1425 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001426 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001427 struct xhci_td *td, union xhci_trb *event_trb)
1428{
1429 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1430 ep->ep_state |= EP_HALTED;
1431 ep->stopped_td = td;
1432 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001433 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001434
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001435 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1436 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001437
1438 ep->stopped_td = NULL;
1439 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001440 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001441
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001442 xhci_ring_cmd_db(xhci);
1443}
1444
1445/* Check if an error has halted the endpoint ring. The class driver will
1446 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1447 * However, a babble and other errors also halt the endpoint ring, and the class
1448 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1449 * Ring Dequeue Pointer command manually.
1450 */
1451static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1452 struct xhci_ep_ctx *ep_ctx,
1453 unsigned int trb_comp_code)
1454{
1455 /* TRB completion codes that may require a manual halt cleanup */
1456 if (trb_comp_code == COMP_TX_ERR ||
1457 trb_comp_code == COMP_BABBLE ||
1458 trb_comp_code == COMP_SPLIT_ERR)
1459 /* The 0.96 spec says a babbling control endpoint
1460 * is not halted. The 0.96 spec says it is. Some HW
1461 * claims to be 0.95 compliant, but it halts the control
1462 * endpoint anyway. Check if a babble halted the
1463 * endpoint.
1464 */
Matt Evansf5960b62011-06-01 10:22:55 +10001465 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1466 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001467 return 1;
1468
1469 return 0;
1470}
1471
Sarah Sharpb45b5062009-12-09 15:59:06 -08001472int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1473{
1474 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1475 /* Vendor defined "informational" completion code,
1476 * treat as not-an-error.
1477 */
1478 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1479 trb_comp_code);
1480 xhci_dbg(xhci, "Treating code as success.\n");
1481 return 1;
1482 }
1483 return 0;
1484}
1485
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001486/*
Andiry Xu4422da62010-07-22 15:22:55 -07001487 * Finish the td processing, remove the td from td list;
1488 * Return 1 if the urb can be given back.
1489 */
1490static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1491 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1492 struct xhci_virt_ep *ep, int *status, bool skip)
1493{
1494 struct xhci_virt_device *xdev;
1495 struct xhci_ring *ep_ring;
1496 unsigned int slot_id;
1497 int ep_index;
1498 struct urb *urb = NULL;
1499 struct xhci_ep_ctx *ep_ctx;
1500 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001501 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001502 u32 trb_comp_code;
1503
Matt Evans28ccd292011-03-29 13:40:46 +11001504 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001505 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001506 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1507 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001508 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001509 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001510
1511 if (skip)
1512 goto td_cleanup;
1513
1514 if (trb_comp_code == COMP_STOP_INVAL ||
1515 trb_comp_code == COMP_STOP) {
1516 /* The Endpoint Stop Command completion will take care of any
1517 * stopped TDs. A stopped TD may be restarted, so don't update
1518 * the ring dequeue pointer or take this TD off any lists yet.
1519 */
1520 ep->stopped_td = td;
1521 ep->stopped_trb = event_trb;
1522 return 0;
1523 } else {
1524 if (trb_comp_code == COMP_STALL) {
1525 /* The transfer is completed from the driver's
1526 * perspective, but we need to issue a set dequeue
1527 * command for this stalled endpoint to move the dequeue
1528 * pointer past the TD. We can't do that here because
1529 * the halt condition must be cleared first. Let the
1530 * USB class driver clear the stall later.
1531 */
1532 ep->stopped_td = td;
1533 ep->stopped_trb = event_trb;
1534 ep->stopped_stream = ep_ring->stream_id;
1535 } else if (xhci_requires_manual_halt_cleanup(xhci,
1536 ep_ctx, trb_comp_code)) {
1537 /* Other types of errors halt the endpoint, but the
1538 * class driver doesn't call usb_reset_endpoint() unless
1539 * the error is -EPIPE. Clear the halted status in the
1540 * xHCI hardware manually.
1541 */
1542 xhci_cleanup_halted_endpoint(xhci,
1543 slot_id, ep_index, ep_ring->stream_id,
1544 td, event_trb);
1545 } else {
1546 /* Update ring dequeue pointer */
1547 while (ep_ring->dequeue != td->last_trb)
1548 inc_deq(xhci, ep_ring, false);
1549 inc_deq(xhci, ep_ring, false);
1550 }
1551
1552td_cleanup:
1553 /* Clean up the endpoint's TD list */
1554 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001555 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001556
1557 /* Do one last check of the actual transfer length.
1558 * If the host controller said we transferred more data than
1559 * the buffer length, urb->actual_length will be a very big
1560 * number (since it's unsigned). Play it safe and say we didn't
1561 * transfer anything.
1562 */
1563 if (urb->actual_length > urb->transfer_buffer_length) {
1564 xhci_warn(xhci, "URB transfer length is wrong, "
1565 "xHC issue? req. len = %u, "
1566 "act. len = %u\n",
1567 urb->transfer_buffer_length,
1568 urb->actual_length);
1569 urb->actual_length = 0;
1570 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1571 *status = -EREMOTEIO;
1572 else
1573 *status = 0;
1574 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001575 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001576 /* Was this TD slated to be cancelled but completed anyway? */
1577 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001578 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001579
Andiry Xu8e51adc2010-07-22 15:23:31 -07001580 urb_priv->td_cnt++;
1581 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001582 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001583 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001584 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1585 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1586 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1587 == 0) {
1588 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1589 usb_amd_quirk_pll_enable();
1590 }
1591 }
1592 }
Andiry Xu4422da62010-07-22 15:22:55 -07001593 }
1594
1595 return ret;
1596}
1597
1598/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001599 * Process control tds, update urb status and actual_length.
1600 */
1601static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1602 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1603 struct xhci_virt_ep *ep, int *status)
1604{
1605 struct xhci_virt_device *xdev;
1606 struct xhci_ring *ep_ring;
1607 unsigned int slot_id;
1608 int ep_index;
1609 struct xhci_ep_ctx *ep_ctx;
1610 u32 trb_comp_code;
1611
Matt Evans28ccd292011-03-29 13:40:46 +11001612 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001613 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001614 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1615 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001616 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001617 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001618
Andiry Xu8af56be2010-07-22 15:23:03 -07001619 switch (trb_comp_code) {
1620 case COMP_SUCCESS:
1621 if (event_trb == ep_ring->dequeue) {
1622 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1623 "without IOC set??\n");
1624 *status = -ESHUTDOWN;
1625 } else if (event_trb != td->last_trb) {
1626 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1627 "without IOC set??\n");
1628 *status = -ESHUTDOWN;
1629 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001630 *status = 0;
1631 }
1632 break;
1633 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001634 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1635 *status = -EREMOTEIO;
1636 else
1637 *status = 0;
1638 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001639 case COMP_STOP_INVAL:
1640 case COMP_STOP:
1641 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001642 default:
1643 if (!xhci_requires_manual_halt_cleanup(xhci,
1644 ep_ctx, trb_comp_code))
1645 break;
1646 xhci_dbg(xhci, "TRB error code %u, "
1647 "halted endpoint index = %u\n",
1648 trb_comp_code, ep_index);
1649 /* else fall through */
1650 case COMP_STALL:
1651 /* Did we transfer part of the data (middle) phase? */
1652 if (event_trb != ep_ring->dequeue &&
1653 event_trb != td->last_trb)
1654 td->urb->actual_length =
1655 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001656 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001657 else
1658 td->urb->actual_length = 0;
1659
1660 xhci_cleanup_halted_endpoint(xhci,
1661 slot_id, ep_index, 0, td, event_trb);
1662 return finish_td(xhci, td, event_trb, event, ep, status, true);
1663 }
1664 /*
1665 * Did we transfer any data, despite the errors that might have
1666 * happened? I.e. did we get past the setup stage?
1667 */
1668 if (event_trb != ep_ring->dequeue) {
1669 /* The event was for the status stage */
1670 if (event_trb == td->last_trb) {
1671 if (td->urb->actual_length != 0) {
1672 /* Don't overwrite a previously set error code
1673 */
1674 if ((*status == -EINPROGRESS || *status == 0) &&
1675 (td->urb->transfer_flags
1676 & URB_SHORT_NOT_OK))
1677 /* Did we already see a short data
1678 * stage? */
1679 *status = -EREMOTEIO;
1680 } else {
1681 td->urb->actual_length =
1682 td->urb->transfer_buffer_length;
1683 }
1684 } else {
1685 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001686 td->urb->actual_length =
1687 td->urb->transfer_buffer_length -
1688 TRB_LEN(le32_to_cpu(event->transfer_len));
1689 xhci_dbg(xhci, "Waiting for status "
1690 "stage event\n");
1691 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001692 }
1693 }
1694
1695 return finish_td(xhci, td, event_trb, event, ep, status, false);
1696}
1697
1698/*
Andiry Xu04e51902010-07-22 15:23:39 -07001699 * Process isochronous tds, update urb packet status and actual_length.
1700 */
1701static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1702 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1703 struct xhci_virt_ep *ep, int *status)
1704{
1705 struct xhci_ring *ep_ring;
1706 struct urb_priv *urb_priv;
1707 int idx;
1708 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001709 union xhci_trb *cur_trb;
1710 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001711 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001712 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001713 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001714
Matt Evans28ccd292011-03-29 13:40:46 +11001715 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1716 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001717 urb_priv = td->urb->hcpriv;
1718 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001719 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001720
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001721 /* handle completion code */
1722 switch (trb_comp_code) {
1723 case COMP_SUCCESS:
1724 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001725 break;
1726 case COMP_SHORT_TX:
1727 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1728 -EREMOTEIO : 0;
1729 break;
1730 case COMP_BW_OVER:
1731 frame->status = -ECOMM;
1732 skip_td = true;
1733 break;
1734 case COMP_BUFF_OVER:
1735 case COMP_BABBLE:
1736 frame->status = -EOVERFLOW;
1737 skip_td = true;
1738 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001739 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001740 case COMP_STALL:
1741 frame->status = -EPROTO;
1742 skip_td = true;
1743 break;
1744 case COMP_STOP:
1745 case COMP_STOP_INVAL:
1746 break;
1747 default:
1748 frame->status = -1;
1749 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001750 }
1751
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001752 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1753 frame->actual_length = frame->length;
1754 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001755 } else {
1756 for (cur_trb = ep_ring->dequeue,
1757 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1758 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001759 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1760 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001761 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001762 }
Matt Evans28ccd292011-03-29 13:40:46 +11001763 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1764 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001765
1766 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001767 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001768 td->urb->actual_length += len;
1769 }
1770 }
1771
Andiry Xu04e51902010-07-22 15:23:39 -07001772 return finish_td(xhci, td, event_trb, event, ep, status, false);
1773}
1774
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001775static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1776 struct xhci_transfer_event *event,
1777 struct xhci_virt_ep *ep, int *status)
1778{
1779 struct xhci_ring *ep_ring;
1780 struct urb_priv *urb_priv;
1781 struct usb_iso_packet_descriptor *frame;
1782 int idx;
1783
Matt Evansf6975312011-06-01 13:01:01 +10001784 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001785 urb_priv = td->urb->hcpriv;
1786 idx = urb_priv->td_cnt;
1787 frame = &td->urb->iso_frame_desc[idx];
1788
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001789 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001790 frame->status = -EXDEV;
1791
1792 /* calc actual length */
1793 frame->actual_length = 0;
1794
1795 /* Update ring dequeue pointer */
1796 while (ep_ring->dequeue != td->last_trb)
1797 inc_deq(xhci, ep_ring, false);
1798 inc_deq(xhci, ep_ring, false);
1799
1800 return finish_td(xhci, td, NULL, event, ep, status, true);
1801}
1802
Andiry Xu04e51902010-07-22 15:23:39 -07001803/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001804 * Process bulk and interrupt tds, update urb status and actual_length.
1805 */
1806static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1807 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1808 struct xhci_virt_ep *ep, int *status)
1809{
1810 struct xhci_ring *ep_ring;
1811 union xhci_trb *cur_trb;
1812 struct xhci_segment *cur_seg;
1813 u32 trb_comp_code;
1814
Matt Evans28ccd292011-03-29 13:40:46 +11001815 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1816 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001817
1818 switch (trb_comp_code) {
1819 case COMP_SUCCESS:
1820 /* Double check that the HW transferred everything. */
1821 if (event_trb != td->last_trb) {
1822 xhci_warn(xhci, "WARN Successful completion "
1823 "on short TX\n");
1824 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1825 *status = -EREMOTEIO;
1826 else
1827 *status = 0;
1828 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001829 *status = 0;
1830 }
1831 break;
1832 case COMP_SHORT_TX:
1833 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1834 *status = -EREMOTEIO;
1835 else
1836 *status = 0;
1837 break;
1838 default:
1839 /* Others already handled above */
1840 break;
1841 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001842 if (trb_comp_code == COMP_SHORT_TX)
1843 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1844 "%d bytes untransferred\n",
1845 td->urb->ep->desc.bEndpointAddress,
1846 td->urb->transfer_buffer_length,
1847 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001848 /* Fast path - was this the last TRB in the TD for this URB? */
1849 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001850 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001851 td->urb->actual_length =
1852 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001853 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001854 if (td->urb->transfer_buffer_length <
1855 td->urb->actual_length) {
1856 xhci_warn(xhci, "HC gave bad length "
1857 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001858 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001859 td->urb->actual_length = 0;
1860 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1861 *status = -EREMOTEIO;
1862 else
1863 *status = 0;
1864 }
1865 /* Don't overwrite a previously set error code */
1866 if (*status == -EINPROGRESS) {
1867 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1868 *status = -EREMOTEIO;
1869 else
1870 *status = 0;
1871 }
1872 } else {
1873 td->urb->actual_length =
1874 td->urb->transfer_buffer_length;
1875 /* Ignore a short packet completion if the
1876 * untransferred length was zero.
1877 */
1878 if (*status == -EREMOTEIO)
1879 *status = 0;
1880 }
1881 } else {
1882 /* Slow path - walk the list, starting from the dequeue
1883 * pointer, to get the actual length transferred.
1884 */
1885 td->urb->actual_length = 0;
1886 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1887 cur_trb != event_trb;
1888 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001889 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1890 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07001891 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001892 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001893 }
1894 /* If the ring didn't stop on a Link or No-op TRB, add
1895 * in the actual bytes transferred from the Normal TRB
1896 */
1897 if (trb_comp_code != COMP_STOP_INVAL)
1898 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001899 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1900 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001901 }
1902
1903 return finish_td(xhci, td, event_trb, event, ep, status, false);
1904}
1905
1906/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001907 * If this function returns an error condition, it means it got a Transfer
1908 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1909 * At this point, the host controller is probably hosed and should be reset.
1910 */
1911static int handle_tx_event(struct xhci_hcd *xhci,
1912 struct xhci_transfer_event *event)
1913{
1914 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001915 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001916 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001917 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001918 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001919 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001920 dma_addr_t event_dma;
1921 struct xhci_segment *event_seg;
1922 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001923 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001924 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001925 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001926 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001927 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001928 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001929 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001930 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001931
Matt Evans28ccd292011-03-29 13:40:46 +11001932 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001933 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001934 if (!xdev) {
1935 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001936 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
1937 xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
1938 xhci->event_ring->dequeue),
1939 lower_32_bits(le64_to_cpu(event->buffer)),
1940 upper_32_bits(le64_to_cpu(event->buffer)),
1941 le32_to_cpu(event->transfer_len),
1942 le32_to_cpu(event->flags));
1943 xhci_dbg(xhci, "Event ring:\n");
1944 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001945 return -ENODEV;
1946 }
1947
1948 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11001949 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001950 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11001951 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07001952 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001953 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11001954 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1955 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001956 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1957 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08001958 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
1959 xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
1960 xhci->event_ring->dequeue),
1961 lower_32_bits(le64_to_cpu(event->buffer)),
1962 upper_32_bits(le64_to_cpu(event->buffer)),
1963 le32_to_cpu(event->transfer_len),
1964 le32_to_cpu(event->flags));
1965 xhci_dbg(xhci, "Event ring:\n");
1966 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001967 return -ENODEV;
1968 }
1969
Andiry Xuc2d7b492011-09-19 16:05:12 -07001970 /* Count current td numbers if ep->skip is set */
1971 if (ep->skip) {
1972 list_for_each(tmp, &ep_ring->td_list)
1973 td_num++;
1974 }
1975
Matt Evans28ccd292011-03-29 13:40:46 +11001976 event_dma = le64_to_cpu(event->buffer);
1977 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07001978 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001979 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001980 /* Skip codes that require special handling depending on
1981 * transfer type
1982 */
1983 case COMP_SUCCESS:
1984 case COMP_SHORT_TX:
1985 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001986 case COMP_STOP:
1987 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1988 break;
1989 case COMP_STOP_INVAL:
1990 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1991 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001992 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02001993 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001994 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07001995 status = -EPIPE;
1996 break;
1997 case COMP_TRB_ERR:
1998 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1999 status = -EILSEQ;
2000 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002001 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002002 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002003 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002004 status = -EPROTO;
2005 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002006 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002007 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002008 status = -EOVERFLOW;
2009 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002010 case COMP_DB_ERR:
2011 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2012 status = -ENOSR;
2013 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002014 case COMP_BW_OVER:
2015 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2016 break;
2017 case COMP_BUFF_OVER:
2018 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2019 break;
2020 case COMP_UNDERRUN:
2021 /*
2022 * When the Isoch ring is empty, the xHC will generate
2023 * a Ring Overrun Event for IN Isoch endpoint or Ring
2024 * Underrun Event for OUT Isoch endpoint.
2025 */
2026 xhci_dbg(xhci, "underrun event on endpoint\n");
2027 if (!list_empty(&ep_ring->td_list))
2028 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2029 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002030 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2031 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002032 goto cleanup;
2033 case COMP_OVERRUN:
2034 xhci_dbg(xhci, "overrun event on endpoint\n");
2035 if (!list_empty(&ep_ring->td_list))
2036 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2037 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002038 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2039 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002040 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002041 case COMP_DEV_ERR:
2042 xhci_warn(xhci, "WARN: detect an incompatible device");
2043 status = -EPROTO;
2044 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002045 case COMP_MISSED_INT:
2046 /*
2047 * When encounter missed service error, one or more isoc tds
2048 * may be missed by xHC.
2049 * Set skip flag of the ep_ring; Complete the missed tds as
2050 * short transfer when process the ep_ring next time.
2051 */
2052 ep->skip = true;
2053 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2054 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002055 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002056 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002057 status = 0;
2058 break;
2059 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002060 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2061 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002062 goto cleanup;
2063 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002064
Andiry Xud18240d2010-07-22 15:23:25 -07002065 do {
2066 /* This TRB should be in the TD at the head of this ring's
2067 * TD list.
2068 */
2069 if (list_empty(&ep_ring->td_list)) {
2070 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2071 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002072 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2073 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002074 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002075 (le32_to_cpu(event->flags) &
2076 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002077 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2078 if (ep->skip) {
2079 ep->skip = false;
2080 xhci_dbg(xhci, "td_list is empty while skip "
2081 "flag set. Clear skip flag.\n");
2082 }
2083 ret = 0;
2084 goto cleanup;
2085 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002086
Andiry Xuc2d7b492011-09-19 16:05:12 -07002087 /* We've skipped all the TDs on the ep ring when ep->skip set */
2088 if (ep->skip && td_num == 0) {
2089 ep->skip = false;
2090 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2091 "Clear skip flag.\n");
2092 ret = 0;
2093 goto cleanup;
2094 }
2095
Andiry Xud18240d2010-07-22 15:23:25 -07002096 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002097 if (ep->skip)
2098 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002099
Andiry Xud18240d2010-07-22 15:23:25 -07002100 /* Is this a TRB in the currently executing TD? */
2101 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2102 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002103
2104 /*
2105 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2106 * is not in the current TD pointed by ep_ring->dequeue because
2107 * that the hardware dequeue pointer still at the previous TRB
2108 * of the current TD. The previous TRB maybe a Link TD or the
2109 * last TRB of the previous TD. The command completion handle
2110 * will take care the rest.
2111 */
2112 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2113 ret = 0;
2114 goto cleanup;
2115 }
2116
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002117 if (!event_seg) {
2118 if (!ep->skip ||
2119 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002120 /* Some host controllers give a spurious
2121 * successful event after a short transfer.
2122 * Ignore it.
2123 */
2124 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2125 ep_ring->last_td_was_short) {
2126 ep_ring->last_td_was_short = false;
2127 ret = 0;
2128 goto cleanup;
2129 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002130 /* HC is busted, give up! */
2131 xhci_err(xhci,
2132 "ERROR Transfer event TRB DMA ptr not "
2133 "part of current TD\n");
2134 return -ESHUTDOWN;
2135 }
2136
2137 ret = skip_isoc_td(xhci, td, event, ep, &status);
2138 goto cleanup;
2139 }
Sarah Sharpad808332011-05-25 10:43:56 -07002140 if (trb_comp_code == COMP_SHORT_TX)
2141 ep_ring->last_td_was_short = true;
2142 else
2143 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002144
2145 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002146 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2147 ep->skip = false;
2148 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002149
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002150 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2151 sizeof(*event_trb)];
2152 /*
2153 * No-op TRB should not trigger interrupts.
2154 * If event_trb is a no-op TRB, it means the
2155 * corresponding TD has been cancelled. Just ignore
2156 * the TD.
2157 */
Matt Evansf5960b62011-06-01 10:22:55 +10002158 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002159 xhci_dbg(xhci,
2160 "event_trb is a no-op TRB. Skip it\n");
2161 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002162 }
2163
2164 /* Now update the urb's actual_length and give back to
2165 * the core
2166 */
2167 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2168 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2169 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002170 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2171 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2172 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002173 else
2174 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2175 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002176
2177cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002178 /*
2179 * Do not update event ring dequeue pointer if ep->skip is set.
2180 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002181 */
Andiry Xud18240d2010-07-22 15:23:25 -07002182 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2183 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07002184 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002185
Andiry Xud18240d2010-07-22 15:23:25 -07002186 if (ret) {
2187 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002188 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002189 /* Leave the TD around for the reset endpoint function
2190 * to use(but only if it's not a control endpoint,
2191 * since we already queued the Set TR dequeue pointer
2192 * command for stalled control endpoints).
2193 */
2194 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2195 (trb_comp_code != COMP_STALL &&
2196 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002197 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002198
Sarah Sharp214f76f2010-10-26 11:22:02 -07002199 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002200 if ((urb->actual_length != urb->transfer_buffer_length &&
2201 (urb->transfer_flags &
2202 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002203 (status != 0 &&
2204 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002205 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2206 "expected = %x, status = %d\n",
2207 urb, urb->actual_length,
2208 urb->transfer_buffer_length,
2209 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002210 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002211 /* EHCI, UHCI, and OHCI always unconditionally set the
2212 * urb->status of an isochronous endpoint to 0.
2213 */
2214 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2215 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002216 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002217 spin_lock(&xhci->lock);
2218 }
2219
2220 /*
2221 * If ep->skip is set, it means there are missed tds on the
2222 * endpoint ring need to take care of.
2223 * Process them as short transfer until reach the td pointed by
2224 * the event.
2225 */
2226 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2227
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002228 return 0;
2229}
2230
2231/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002232 * This function handles all OS-owned events on the event ring. It may drop
2233 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002234 * Returns >0 for "possibly more events to process" (caller should call again),
2235 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002236 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002237static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002238{
2239 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002240 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002241 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002242
2243 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2244 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002245 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002246 }
2247
2248 event = xhci->event_ring->dequeue;
2249 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002250 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2251 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002252 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002253 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002254 }
2255
Matt Evans92a3da42011-03-29 13:40:51 +11002256 /*
2257 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2258 * speculative reads of the event's flags/data below.
2259 */
2260 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002261 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002262 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002263 case TRB_TYPE(TRB_COMPLETION):
2264 handle_cmd_completion(xhci, &event->event_cmd);
2265 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002266 case TRB_TYPE(TRB_PORT_STATUS):
2267 handle_port_status(xhci, event);
2268 update_ptrs = 0;
2269 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002270 case TRB_TYPE(TRB_TRANSFER):
2271 ret = handle_tx_event(xhci, &event->trans_event);
2272 if (ret < 0)
2273 xhci->error_bitmask |= 1 << 9;
2274 else
2275 update_ptrs = 0;
2276 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002277 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002278 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2279 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002280 handle_vendor_event(xhci, event);
2281 else
2282 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002283 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002284 /* Any of the above functions may drop and re-acquire the lock, so check
2285 * to make sure a watchdog timer didn't mark the host as non-responsive.
2286 */
2287 if (xhci->xhc_state & XHCI_STATE_DYING) {
2288 xhci_dbg(xhci, "xHCI host dying, returning from "
2289 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002290 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002291 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002292
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002293 if (update_ptrs)
2294 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002295 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002296
Matt Evans9dee9a22011-03-29 13:41:02 +11002297 /* Are there more items on the event ring? Caller will call us again to
2298 * check.
2299 */
2300 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002301}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002302
2303/*
2304 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2305 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2306 * indicators of an event TRB error, but we check the status *first* to be safe.
2307 */
2308irqreturn_t xhci_irq(struct usb_hcd *hcd)
2309{
2310 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002311 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002312 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002313 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002314 union xhci_trb *event_ring_deq;
2315 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002316
2317 spin_lock(&xhci->lock);
2318 trb = xhci->event_ring->dequeue;
2319 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002320 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002321 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002322 goto hw_died;
2323
Sarah Sharpc21599a2010-07-29 22:13:00 -07002324 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002325 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002326 return IRQ_NONE;
2327 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002328 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002329 xhci_warn(xhci, "WARNING: Host System Error\n");
2330 xhci_halt(xhci);
2331hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002332 spin_unlock(&xhci->lock);
2333 return -ESHUTDOWN;
2334 }
2335
Sarah Sharpbda53142010-07-29 22:12:38 -07002336 /*
2337 * Clear the op reg interrupt status first,
2338 * so we can receive interrupts from other MSI-X interrupters.
2339 * Write 1 to clear the interrupt status.
2340 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002341 status |= STS_EINT;
2342 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002343 /* FIXME when MSI-X is supported and there are multiple vectors */
2344 /* Clear the MSI-X event interrupt status */
2345
Sarah Sharpc21599a2010-07-29 22:13:00 -07002346 if (hcd->irq != -1) {
2347 u32 irq_pending;
2348 /* Acknowledge the PCI interrupt */
2349 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2350 irq_pending |= 0x3;
2351 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2352 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002353
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002354 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002355 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2356 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002357 /* Clear the event handler busy flag (RW1C);
2358 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002359 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002360 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2361 xhci_write_64(xhci, temp_64 | ERST_EHB,
2362 &xhci->ir_set->erst_dequeue);
2363 spin_unlock(&xhci->lock);
2364
2365 return IRQ_HANDLED;
2366 }
2367
2368 event_ring_deq = xhci->event_ring->dequeue;
2369 /* FIXME this should be a delayed service routine
2370 * that clears the EHB.
2371 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002372 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002373
2374 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2375 /* If necessary, update the HW's version of the event ring deq ptr. */
2376 if (event_ring_deq != xhci->event_ring->dequeue) {
2377 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2378 xhci->event_ring->dequeue);
2379 if (deq == 0)
2380 xhci_warn(xhci, "WARN something wrong with SW event "
2381 "ring dequeue ptr.\n");
2382 /* Update HC event ring dequeue pointer */
2383 temp_64 &= ERST_PTR_MASK;
2384 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2385 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002386
2387 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002388 temp_64 |= ERST_EHB;
2389 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2390
Sarah Sharp9032cd52010-07-29 22:12:29 -07002391 spin_unlock(&xhci->lock);
2392
2393 return IRQ_HANDLED;
2394}
2395
2396irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2397{
Alan Stern968b8222011-11-03 12:03:38 -04002398 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002399}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002400
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002401/**** Endpoint Ring Operations ****/
2402
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002403/*
2404 * Generic function for queueing a TRB on a ring.
2405 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002406 *
2407 * @more_trbs_coming: Will you enqueue more TRBs before calling
2408 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002409 */
2410static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002411 bool consumer, bool more_trbs_coming, bool isoc,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002412 u32 field1, u32 field2, u32 field3, u32 field4)
2413{
2414 struct xhci_generic_trb *trb;
2415
2416 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002417 trb->field[0] = cpu_to_le32(field1);
2418 trb->field[1] = cpu_to_le32(field2);
2419 trb->field[2] = cpu_to_le32(field3);
2420 trb->field[3] = cpu_to_le32(field4);
Andiry Xu7e393a82011-09-23 14:19:54 -07002421 inc_enq(xhci, ring, consumer, more_trbs_coming, isoc);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002422}
2423
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002424/*
2425 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2426 * FIXME allocate segments if the ring is full.
2427 */
2428static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002429 u32 ep_state, unsigned int num_trbs, bool isoc, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002430{
2431 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002432 switch (ep_state) {
2433 case EP_STATE_DISABLED:
2434 /*
2435 * USB core changed config/interfaces without notifying us,
2436 * or hardware is reporting the wrong state.
2437 */
2438 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2439 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002440 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002441 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002442 /* FIXME event handling code for error needs to clear it */
2443 /* XXX not sure if this should be -ENOENT or not */
2444 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002445 case EP_STATE_HALTED:
2446 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002447 case EP_STATE_STOPPED:
2448 case EP_STATE_RUNNING:
2449 break;
2450 default:
2451 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2452 /*
2453 * FIXME issue Configure Endpoint command to try to get the HC
2454 * back into a known state.
2455 */
2456 return -EINVAL;
2457 }
2458 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2459 /* FIXME allocate more room */
2460 xhci_err(xhci, "ERROR no room on ep ring\n");
2461 return -ENOMEM;
2462 }
John Youn6c12db92010-05-10 15:33:00 -07002463
2464 if (enqueue_is_link_trb(ep_ring)) {
2465 struct xhci_ring *ring = ep_ring;
2466 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002467
John Youn6c12db92010-05-10 15:33:00 -07002468 next = ring->enqueue;
2469
2470 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002471 /* If we're not dealing with 0.95 hardware or isoc rings
2472 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002473 */
Andiry Xu7e393a82011-09-23 14:19:54 -07002474 if (!xhci_link_trb_quirk(xhci) && !(isoc &&
2475 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002476 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002477 else
Matt Evans28ccd292011-03-29 13:40:46 +11002478 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002479
2480 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002481 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002482
2483 /* Toggle the cycle bit after the last ring segment. */
2484 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2485 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002486 }
2487 ring->enq_seg = ring->enq_seg->next;
2488 ring->enqueue = ring->enq_seg->trbs;
2489 next = ring->enqueue;
2490 }
2491 }
2492
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002493 return 0;
2494}
2495
Sarah Sharp23e3be12009-04-29 19:05:20 -07002496static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002497 struct xhci_virt_device *xdev,
2498 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002499 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002500 unsigned int num_trbs,
2501 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002502 unsigned int td_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07002503 bool isoc,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002504 gfp_t mem_flags)
2505{
2506 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002507 struct urb_priv *urb_priv;
2508 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002509 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002510 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002511
2512 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2513 if (!ep_ring) {
2514 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2515 stream_id);
2516 return -EINVAL;
2517 }
2518
2519 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002520 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07002521 num_trbs, isoc, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002522 if (ret)
2523 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002524
Andiry Xu8e51adc2010-07-22 15:23:31 -07002525 urb_priv = urb->hcpriv;
2526 td = urb_priv->td[td_index];
2527
2528 INIT_LIST_HEAD(&td->td_list);
2529 INIT_LIST_HEAD(&td->cancelled_td_list);
2530
2531 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002532 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002533 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002534 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002535 }
2536
Andiry Xu8e51adc2010-07-22 15:23:31 -07002537 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002538 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002539 list_add_tail(&td->td_list, &ep_ring->td_list);
2540 td->start_seg = ep_ring->enq_seg;
2541 td->first_trb = ep_ring->enqueue;
2542
2543 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002544
2545 return 0;
2546}
2547
Sarah Sharp23e3be12009-04-29 19:05:20 -07002548static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002549{
2550 int num_sgs, num_trbs, running_total, temp, i;
2551 struct scatterlist *sg;
2552
2553 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002554 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002555 temp = urb->transfer_buffer_length;
2556
Sarah Sharp8a96c052009-04-27 19:59:19 -07002557 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002558 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002559 unsigned int len = sg_dma_len(sg);
2560
2561 /* Scatter gather list entries may cross 64KB boundaries */
2562 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002563 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002564 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002565 if (running_total != 0)
2566 num_trbs++;
2567
2568 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002569 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002570 num_trbs++;
2571 running_total += TRB_MAX_BUFF_SIZE;
2572 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002573 len = min_t(int, len, temp);
2574 temp -= len;
2575 if (temp == 0)
2576 break;
2577 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07002578 return num_trbs;
2579}
2580
Sarah Sharp23e3be12009-04-29 19:05:20 -07002581static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002582{
2583 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002584 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002585 "TRBs, %d left\n", __func__,
2586 urb->ep->desc.bEndpointAddress, num_trbs);
2587 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002588 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002589 "queued %#x (%d), asked for %#x (%d)\n",
2590 __func__,
2591 urb->ep->desc.bEndpointAddress,
2592 running_total, running_total,
2593 urb->transfer_buffer_length,
2594 urb->transfer_buffer_length);
2595}
2596
Sarah Sharp23e3be12009-04-29 19:05:20 -07002597static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002598 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002599 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002600{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002601 /*
2602 * Pass all the TRBs to the hardware at once and make sure this write
2603 * isn't reordered.
2604 */
2605 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002606 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002607 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002608 else
Matt Evans28ccd292011-03-29 13:40:46 +11002609 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002610 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002611}
2612
Sarah Sharp624defa2009-09-02 12:14:28 -07002613/*
2614 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2615 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2616 * (comprised of sg list entries) can take several service intervals to
2617 * transmit.
2618 */
2619int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2620 struct urb *urb, int slot_id, unsigned int ep_index)
2621{
2622 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2623 xhci->devs[slot_id]->out_ctx, ep_index);
2624 int xhci_interval;
2625 int ep_interval;
2626
Matt Evans28ccd292011-03-29 13:40:46 +11002627 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002628 ep_interval = urb->interval;
2629 /* Convert to microframes */
2630 if (urb->dev->speed == USB_SPEED_LOW ||
2631 urb->dev->speed == USB_SPEED_FULL)
2632 ep_interval *= 8;
2633 /* FIXME change this to a warning and a suggestion to use the new API
2634 * to set the polling interval (once the API is added).
2635 */
2636 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002637 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002638 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2639 " (%d microframe%s) than xHCI "
2640 "(%d microframe%s)\n",
2641 ep_interval,
2642 ep_interval == 1 ? "" : "s",
2643 xhci_interval,
2644 xhci_interval == 1 ? "" : "s");
2645 urb->interval = xhci_interval;
2646 /* Convert back to frames for LS/FS devices */
2647 if (urb->dev->speed == USB_SPEED_LOW ||
2648 urb->dev->speed == USB_SPEED_FULL)
2649 urb->interval /= 8;
2650 }
2651 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2652}
2653
Sarah Sharp04dd9502009-11-11 10:28:30 -08002654/*
2655 * The TD size is the number of bytes remaining in the TD (including this TRB),
2656 * right shifted by 10.
2657 * It must fit in bits 21:17, so it can't be bigger than 31.
2658 */
2659static u32 xhci_td_remainder(unsigned int remainder)
2660{
2661 u32 max = (1 << (21 - 17 + 1)) - 1;
2662
2663 if ((remainder >> 10) >= max)
2664 return max << 17;
2665 else
2666 return (remainder >> 10) << 17;
2667}
2668
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002669/*
2670 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2671 * the TD (*not* including this TRB).
2672 *
2673 * Total TD packet count = total_packet_count =
2674 * roundup(TD size in bytes / wMaxPacketSize)
2675 *
2676 * Packets transferred up to and including this TRB = packets_transferred =
2677 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2678 *
2679 * TD size = total_packet_count - packets_transferred
2680 *
2681 * It must fit in bits 21:17, so it can't be bigger than 31.
2682 */
2683
2684static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2685 unsigned int total_packet_count, struct urb *urb)
2686{
2687 int packets_transferred;
2688
Sarah Sharp48df4a62011-08-12 10:23:01 -07002689 /* One TRB with a zero-length data packet. */
2690 if (running_total == 0 && trb_buff_len == 0)
2691 return 0;
2692
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002693 /* All the TRB queueing functions don't count the current TRB in
2694 * running_total.
2695 */
2696 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002697 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002698
2699 return xhci_td_remainder(total_packet_count - packets_transferred);
2700}
2701
Sarah Sharp23e3be12009-04-29 19:05:20 -07002702static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002703 struct urb *urb, int slot_id, unsigned int ep_index)
2704{
2705 struct xhci_ring *ep_ring;
2706 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002707 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002708 struct xhci_td *td;
2709 struct scatterlist *sg;
2710 int num_sgs;
2711 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002712 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002713 bool first_trb;
2714 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002715 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002716
2717 struct xhci_generic_trb *start_trb;
2718 int start_cycle;
2719
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002720 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2721 if (!ep_ring)
2722 return -EINVAL;
2723
Sarah Sharp8a96c052009-04-27 19:59:19 -07002724 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01002725 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002726 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002727 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002728
Sarah Sharp23e3be12009-04-29 19:05:20 -07002729 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002730 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002731 num_trbs, urb, 0, false, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002732 if (trb_buff_len < 0)
2733 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002734
2735 urb_priv = urb->hcpriv;
2736 td = urb_priv->td[0];
2737
Sarah Sharp8a96c052009-04-27 19:59:19 -07002738 /*
2739 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2740 * until we've finished creating all the other TRBs. The ring's cycle
2741 * state may change as we enqueue the other TRBs, so save it too.
2742 */
2743 start_trb = &ep_ring->enqueue->generic;
2744 start_cycle = ep_ring->cycle_state;
2745
2746 running_total = 0;
2747 /*
2748 * How much data is in the first TRB?
2749 *
2750 * There are three forces at work for TRB buffer pointers and lengths:
2751 * 1. We don't want to walk off the end of this sg-list entry buffer.
2752 * 2. The transfer length that the driver requested may be smaller than
2753 * the amount of memory allocated for this scatter-gather list.
2754 * 3. TRBs buffers can't cross 64KB boundaries.
2755 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002756 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002757 addr = (u64) sg_dma_address(sg);
2758 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002759 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002760 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2761 if (trb_buff_len > urb->transfer_buffer_length)
2762 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002763
2764 first_trb = true;
2765 /* Queue the first TRB, even if it's zero-length */
2766 do {
2767 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002768 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002769 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002770
2771 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002772 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002773 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002774 if (start_cycle == 0)
2775 field |= 0x1;
2776 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002777 field |= ep_ring->cycle_state;
2778
2779 /* Chain all the TRBs together; clear the chain bit in the last
2780 * TRB to indicate it's the last TRB in the chain.
2781 */
2782 if (num_trbs > 1) {
2783 field |= TRB_CHAIN;
2784 } else {
2785 /* FIXME - add check for ZERO_PACKET flag before this */
2786 td->last_trb = ep_ring->enqueue;
2787 field |= TRB_IOC;
2788 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002789
2790 /* Only set interrupt on short packet for IN endpoints */
2791 if (usb_urb_dir_in(urb))
2792 field |= TRB_ISP;
2793
Sarah Sharp8a96c052009-04-27 19:59:19 -07002794 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002795 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002796 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2797 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2798 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2799 (unsigned int) addr + trb_buff_len);
2800 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002801
2802 /* Set the TRB length, TD size, and interrupter fields. */
2803 if (xhci->hci_version < 0x100) {
2804 remainder = xhci_td_remainder(
2805 urb->transfer_buffer_length -
2806 running_total);
2807 } else {
2808 remainder = xhci_v1_0_td_remainder(running_total,
2809 trb_buff_len, total_packet_count, urb);
2810 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002811 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002812 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002813 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002814
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002815 if (num_trbs > 1)
2816 more_trbs_coming = true;
2817 else
2818 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07002819 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002820 lower_32_bits(addr),
2821 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002822 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002823 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002824 --num_trbs;
2825 running_total += trb_buff_len;
2826
2827 /* Calculate length for next transfer --
2828 * Are we done queueing all the TRBs for this sg entry?
2829 */
2830 this_sg_len -= trb_buff_len;
2831 if (this_sg_len == 0) {
2832 --num_sgs;
2833 if (num_sgs == 0)
2834 break;
2835 sg = sg_next(sg);
2836 addr = (u64) sg_dma_address(sg);
2837 this_sg_len = sg_dma_len(sg);
2838 } else {
2839 addr += trb_buff_len;
2840 }
2841
2842 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002843 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002844 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2845 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2846 trb_buff_len =
2847 urb->transfer_buffer_length - running_total;
2848 } while (running_total < urb->transfer_buffer_length);
2849
2850 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002851 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002852 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002853 return 0;
2854}
2855
Sarah Sharpb10de142009-04-27 19:58:50 -07002856/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002857int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002858 struct urb *urb, int slot_id, unsigned int ep_index)
2859{
2860 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002861 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002862 struct xhci_td *td;
2863 int num_trbs;
2864 struct xhci_generic_trb *start_trb;
2865 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002866 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002867 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002868 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002869
2870 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002871 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002872 u64 addr;
2873
Alan Sternff9c8952010-04-02 13:27:28 -04002874 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002875 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2876
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002877 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2878 if (!ep_ring)
2879 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002880
2881 num_trbs = 0;
2882 /* How much data is (potentially) left before the 64KB boundary? */
2883 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002884 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002885 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002886
2887 /* If there's some data on this 64KB chunk, or we have to send a
2888 * zero-length transfer, we need at least one TRB
2889 */
2890 if (running_total != 0 || urb->transfer_buffer_length == 0)
2891 num_trbs++;
2892 /* How many more 64KB chunks to transfer, how many more TRBs? */
2893 while (running_total < urb->transfer_buffer_length) {
2894 num_trbs++;
2895 running_total += TRB_MAX_BUFF_SIZE;
2896 }
2897 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2898
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002899 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2900 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002901 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002902 if (ret < 0)
2903 return ret;
2904
Andiry Xu8e51adc2010-07-22 15:23:31 -07002905 urb_priv = urb->hcpriv;
2906 td = urb_priv->td[0];
2907
Sarah Sharpb10de142009-04-27 19:58:50 -07002908 /*
2909 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2910 * until we've finished creating all the other TRBs. The ring's cycle
2911 * state may change as we enqueue the other TRBs, so save it too.
2912 */
2913 start_trb = &ep_ring->enqueue->generic;
2914 start_cycle = ep_ring->cycle_state;
2915
2916 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002917 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002918 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07002919 /* How much data is in the first TRB? */
2920 addr = (u64) urb->transfer_dma;
2921 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002922 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2923 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07002924 trb_buff_len = urb->transfer_buffer_length;
2925
2926 first_trb = true;
2927
2928 /* Queue the first TRB, even if it's zero-length */
2929 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002930 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002931 field = 0;
2932
2933 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002934 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002935 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002936 if (start_cycle == 0)
2937 field |= 0x1;
2938 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002939 field |= ep_ring->cycle_state;
2940
2941 /* Chain all the TRBs together; clear the chain bit in the last
2942 * TRB to indicate it's the last TRB in the chain.
2943 */
2944 if (num_trbs > 1) {
2945 field |= TRB_CHAIN;
2946 } else {
2947 /* FIXME - add check for ZERO_PACKET flag before this */
2948 td->last_trb = ep_ring->enqueue;
2949 field |= TRB_IOC;
2950 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002951
2952 /* Only set interrupt on short packet for IN endpoints */
2953 if (usb_urb_dir_in(urb))
2954 field |= TRB_ISP;
2955
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002956 /* Set the TRB length, TD size, and interrupter fields. */
2957 if (xhci->hci_version < 0x100) {
2958 remainder = xhci_td_remainder(
2959 urb->transfer_buffer_length -
2960 running_total);
2961 } else {
2962 remainder = xhci_v1_0_td_remainder(running_total,
2963 trb_buff_len, total_packet_count, urb);
2964 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002965 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002966 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002967 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002968
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002969 if (num_trbs > 1)
2970 more_trbs_coming = true;
2971 else
2972 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07002973 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002974 lower_32_bits(addr),
2975 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002976 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002977 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07002978 --num_trbs;
2979 running_total += trb_buff_len;
2980
2981 /* Calculate length for next transfer */
2982 addr += trb_buff_len;
2983 trb_buff_len = urb->transfer_buffer_length - running_total;
2984 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
2985 trb_buff_len = TRB_MAX_BUFF_SIZE;
2986 } while (running_total < urb->transfer_buffer_length);
2987
Sarah Sharp8a96c052009-04-27 19:59:19 -07002988 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002989 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002990 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07002991 return 0;
2992}
2993
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002994/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002995int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002996 struct urb *urb, int slot_id, unsigned int ep_index)
2997{
2998 struct xhci_ring *ep_ring;
2999 int num_trbs;
3000 int ret;
3001 struct usb_ctrlrequest *setup;
3002 struct xhci_generic_trb *start_trb;
3003 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003004 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003005 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003006 struct xhci_td *td;
3007
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003008 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3009 if (!ep_ring)
3010 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003011
3012 /*
3013 * Need to copy setup packet into setup TRB, so we can't use the setup
3014 * DMA address.
3015 */
3016 if (!urb->setup_packet)
3017 return -EINVAL;
3018
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003019 /* 1 TRB for setup, 1 for status */
3020 num_trbs = 2;
3021 /*
3022 * Don't need to check if we need additional event data and normal TRBs,
3023 * since data in control transfers will never get bigger than 16MB
3024 * XXX: can we get a buffer that crosses 64KB boundaries?
3025 */
3026 if (urb->transfer_buffer_length > 0)
3027 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003028 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3029 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07003030 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003031 if (ret < 0)
3032 return ret;
3033
Andiry Xu8e51adc2010-07-22 15:23:31 -07003034 urb_priv = urb->hcpriv;
3035 td = urb_priv->td[0];
3036
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003037 /*
3038 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3039 * until we've finished creating all the other TRBs. The ring's cycle
3040 * state may change as we enqueue the other TRBs, so save it too.
3041 */
3042 start_trb = &ep_ring->enqueue->generic;
3043 start_cycle = ep_ring->cycle_state;
3044
3045 /* Queue setup TRB - see section 6.4.1.2.1 */
3046 /* FIXME better way to translate setup_packet into two u32 fields? */
3047 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003048 field = 0;
3049 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3050 if (start_cycle == 0)
3051 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003052
3053 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3054 if (xhci->hci_version == 0x100) {
3055 if (urb->transfer_buffer_length > 0) {
3056 if (setup->bRequestType & USB_DIR_IN)
3057 field |= TRB_TX_TYPE(TRB_DATA_IN);
3058 else
3059 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3060 }
3061 }
3062
Andiry Xu7e393a82011-09-23 14:19:54 -07003063 queue_trb(xhci, ep_ring, false, true, false,
Matt Evans28ccd292011-03-29 13:40:46 +11003064 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3065 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3066 TRB_LEN(8) | TRB_INTR_TARGET(0),
3067 /* Immediate data in pointer */
3068 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003069
3070 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003071 /* Only set interrupt on short packet for IN endpoints */
3072 if (usb_urb_dir_in(urb))
3073 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3074 else
3075 field = TRB_TYPE(TRB_DATA);
3076
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003077 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003078 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003079 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003080 if (urb->transfer_buffer_length > 0) {
3081 if (setup->bRequestType & USB_DIR_IN)
3082 field |= TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003083 queue_trb(xhci, ep_ring, false, true, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003084 lower_32_bits(urb->transfer_dma),
3085 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003086 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003087 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003088 }
3089
3090 /* Save the DMA address of the last TRB in the TD */
3091 td->last_trb = ep_ring->enqueue;
3092
3093 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3094 /* If the device sent data, the status stage is an OUT transfer */
3095 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3096 field = 0;
3097 else
3098 field = TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003099 queue_trb(xhci, ep_ring, false, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003100 0,
3101 0,
3102 TRB_INTR_TARGET(0),
3103 /* Event on completion */
3104 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3105
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003106 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003107 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003108 return 0;
3109}
3110
Andiry Xu04e51902010-07-22 15:23:39 -07003111static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3112 struct urb *urb, int i)
3113{
3114 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003115 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003116
3117 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3118 td_len = urb->iso_frame_desc[i].length;
3119
Sarah Sharp48df4a62011-08-12 10:23:01 -07003120 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3121 TRB_MAX_BUFF_SIZE);
3122 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003123 num_trbs++;
3124
Andiry Xu04e51902010-07-22 15:23:39 -07003125 return num_trbs;
3126}
3127
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003128/*
3129 * The transfer burst count field of the isochronous TRB defines the number of
3130 * bursts that are required to move all packets in this TD. Only SuperSpeed
3131 * devices can burst up to bMaxBurst number of packets per service interval.
3132 * This field is zero based, meaning a value of zero in the field means one
3133 * burst. Basically, for everything but SuperSpeed devices, this field will be
3134 * zero. Only xHCI 1.0 host controllers support this field.
3135 */
3136static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3137 struct usb_device *udev,
3138 struct urb *urb, unsigned int total_packet_count)
3139{
3140 unsigned int max_burst;
3141
3142 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3143 return 0;
3144
3145 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3146 return roundup(total_packet_count, max_burst + 1) - 1;
3147}
3148
Sarah Sharpb61d3782011-04-19 17:43:33 -07003149/*
3150 * Returns the number of packets in the last "burst" of packets. This field is
3151 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3152 * the last burst packet count is equal to the total number of packets in the
3153 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3154 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3155 * contain 1 to (bMaxBurst + 1) packets.
3156 */
3157static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3158 struct usb_device *udev,
3159 struct urb *urb, unsigned int total_packet_count)
3160{
3161 unsigned int max_burst;
3162 unsigned int residue;
3163
3164 if (xhci->hci_version < 0x100)
3165 return 0;
3166
3167 switch (udev->speed) {
3168 case USB_SPEED_SUPER:
3169 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3170 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3171 residue = total_packet_count % (max_burst + 1);
3172 /* If residue is zero, the last burst contains (max_burst + 1)
3173 * number of packets, but the TLBPC field is zero-based.
3174 */
3175 if (residue == 0)
3176 return max_burst;
3177 return residue - 1;
3178 default:
3179 if (total_packet_count == 0)
3180 return 0;
3181 return total_packet_count - 1;
3182 }
3183}
3184
Andiry Xu04e51902010-07-22 15:23:39 -07003185/* This is for isoc transfer */
3186static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3187 struct urb *urb, int slot_id, unsigned int ep_index)
3188{
3189 struct xhci_ring *ep_ring;
3190 struct urb_priv *urb_priv;
3191 struct xhci_td *td;
3192 int num_tds, trbs_per_td;
3193 struct xhci_generic_trb *start_trb;
3194 bool first_trb;
3195 int start_cycle;
3196 u32 field, length_field;
3197 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3198 u64 start_addr, addr;
3199 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003200 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003201
3202 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3203
3204 num_tds = urb->number_of_packets;
3205 if (num_tds < 1) {
3206 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3207 return -EINVAL;
3208 }
3209
Andiry Xu04e51902010-07-22 15:23:39 -07003210 start_addr = (u64) urb->transfer_dma;
3211 start_trb = &ep_ring->enqueue->generic;
3212 start_cycle = ep_ring->cycle_state;
3213
Sarah Sharp522989a2011-07-29 12:44:32 -07003214 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003215 /* Queue the first TRB, even if it's zero-length */
3216 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003217 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003218 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003219 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003220
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003221 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003222 running_total = 0;
3223 addr = start_addr + urb->iso_frame_desc[i].offset;
3224 td_len = urb->iso_frame_desc[i].length;
3225 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003226 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003227 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003228 /* A zero-length transfer still involves at least one packet. */
3229 if (total_packet_count == 0)
3230 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003231 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3232 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003233 residue = xhci_get_last_burst_packet_count(xhci,
3234 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003235
3236 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3237
3238 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07003239 urb->stream_id, trbs_per_td, urb, i, true,
3240 mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003241 if (ret < 0) {
3242 if (i == 0)
3243 return ret;
3244 goto cleanup;
3245 }
Andiry Xu04e51902010-07-22 15:23:39 -07003246
Andiry Xu04e51902010-07-22 15:23:39 -07003247 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003248 for (j = 0; j < trbs_per_td; j++) {
3249 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003250 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003251
3252 if (first_trb) {
3253 /* Queue the isoc TRB */
3254 field |= TRB_TYPE(TRB_ISOC);
3255 /* Assume URB_ISO_ASAP is set */
3256 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003257 if (i == 0) {
3258 if (start_cycle == 0)
3259 field |= 0x1;
3260 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003261 field |= ep_ring->cycle_state;
3262 first_trb = false;
3263 } else {
3264 /* Queue other normal TRBs */
3265 field |= TRB_TYPE(TRB_NORMAL);
3266 field |= ep_ring->cycle_state;
3267 }
3268
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003269 /* Only set interrupt on short packet for IN EPs */
3270 if (usb_urb_dir_in(urb))
3271 field |= TRB_ISP;
3272
Andiry Xu04e51902010-07-22 15:23:39 -07003273 /* Chain all the TRBs together; clear the chain bit in
3274 * the last TRB to indicate it's the last TRB in the
3275 * chain.
3276 */
3277 if (j < trbs_per_td - 1) {
3278 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003279 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003280 } else {
3281 td->last_trb = ep_ring->enqueue;
3282 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003283 if (xhci->hci_version == 0x100) {
3284 /* Set BEI bit except for the last td */
3285 if (i < num_tds - 1)
3286 field |= TRB_BEI;
3287 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003288 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003289 }
3290
3291 /* Calculate TRB length */
3292 trb_buff_len = TRB_MAX_BUFF_SIZE -
3293 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3294 if (trb_buff_len > td_remain_len)
3295 trb_buff_len = td_remain_len;
3296
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003297 /* Set the TRB length, TD size, & interrupter fields. */
3298 if (xhci->hci_version < 0x100) {
3299 remainder = xhci_td_remainder(
3300 td_len - running_total);
3301 } else {
3302 remainder = xhci_v1_0_td_remainder(
3303 running_total, trb_buff_len,
3304 total_packet_count, urb);
3305 }
Andiry Xu04e51902010-07-22 15:23:39 -07003306 length_field = TRB_LEN(trb_buff_len) |
3307 remainder |
3308 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003309
Andiry Xu7e393a82011-09-23 14:19:54 -07003310 queue_trb(xhci, ep_ring, false, more_trbs_coming, true,
Andiry Xu04e51902010-07-22 15:23:39 -07003311 lower_32_bits(addr),
3312 upper_32_bits(addr),
3313 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003314 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003315 running_total += trb_buff_len;
3316
3317 addr += trb_buff_len;
3318 td_remain_len -= trb_buff_len;
3319 }
3320
3321 /* Check TD length */
3322 if (running_total != td_len) {
3323 xhci_err(xhci, "ISOC TD length unmatch\n");
3324 return -EINVAL;
3325 }
3326 }
3327
Andiry Xuc41136b2011-03-22 17:08:14 +08003328 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3329 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3330 usb_amd_quirk_pll_disable();
3331 }
3332 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3333
Andiry Xue1eab2e2011-01-04 16:30:39 -08003334 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3335 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003336 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003337cleanup:
3338 /* Clean up a partially enqueued isoc transfer. */
3339
3340 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003341 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003342
3343 /* Use the first TD as a temporary variable to turn the TDs we've queued
3344 * into No-ops with a software-owned cycle bit. That way the hardware
3345 * won't accidentally start executing bogus TDs when we partially
3346 * overwrite them. td->first_trb and td->start_seg are already set.
3347 */
3348 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3349 /* Every TRB except the first & last will have its cycle bit flipped. */
3350 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3351
3352 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3353 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3354 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3355 ep_ring->cycle_state = start_cycle;
3356 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3357 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003358}
3359
3360/*
3361 * Check transfer ring to guarantee there is enough room for the urb.
3362 * Update ISO URB start_frame and interval.
3363 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3364 * update the urb->start_frame by now.
3365 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3366 */
3367int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3368 struct urb *urb, int slot_id, unsigned int ep_index)
3369{
3370 struct xhci_virt_device *xdev;
3371 struct xhci_ring *ep_ring;
3372 struct xhci_ep_ctx *ep_ctx;
3373 int start_frame;
3374 int xhci_interval;
3375 int ep_interval;
3376 int num_tds, num_trbs, i;
3377 int ret;
3378
3379 xdev = xhci->devs[slot_id];
3380 ep_ring = xdev->eps[ep_index].ring;
3381 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3382
3383 num_trbs = 0;
3384 num_tds = urb->number_of_packets;
3385 for (i = 0; i < num_tds; i++)
3386 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3387
3388 /* Check the ring to guarantee there is enough room for the whole urb.
3389 * Do not insert any td of the urb to the ring if the check failed.
3390 */
Matt Evans28ccd292011-03-29 13:40:46 +11003391 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07003392 num_trbs, true, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003393 if (ret)
3394 return ret;
3395
3396 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3397 start_frame &= 0x3fff;
3398
3399 urb->start_frame = start_frame;
3400 if (urb->dev->speed == USB_SPEED_LOW ||
3401 urb->dev->speed == USB_SPEED_FULL)
3402 urb->start_frame >>= 3;
3403
Matt Evans28ccd292011-03-29 13:40:46 +11003404 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003405 ep_interval = urb->interval;
3406 /* Convert to microframes */
3407 if (urb->dev->speed == USB_SPEED_LOW ||
3408 urb->dev->speed == USB_SPEED_FULL)
3409 ep_interval *= 8;
3410 /* FIXME change this to a warning and a suggestion to use the new API
3411 * to set the polling interval (once the API is added).
3412 */
3413 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003414 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003415 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3416 " (%d microframe%s) than xHCI "
3417 "(%d microframe%s)\n",
3418 ep_interval,
3419 ep_interval == 1 ? "" : "s",
3420 xhci_interval,
3421 xhci_interval == 1 ? "" : "s");
3422 urb->interval = xhci_interval;
3423 /* Convert back to frames for LS/FS devices */
3424 if (urb->dev->speed == USB_SPEED_LOW ||
3425 urb->dev->speed == USB_SPEED_FULL)
3426 urb->interval /= 8;
3427 }
3428 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3429}
3430
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003431/**** Command Ring Operations ****/
3432
Sarah Sharp913a8a32009-09-04 10:53:13 -07003433/* Generic function for queueing a command TRB on the command ring.
3434 * Check to make sure there's room on the command ring for one command TRB.
3435 * Also check that there's room reserved for commands that must not fail.
3436 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3437 * then only check for the number of reserved spots.
3438 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3439 * because the command event handler may want to resubmit a failed command.
3440 */
3441static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3442 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003443{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003444 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003445 int ret;
3446
Sarah Sharp913a8a32009-09-04 10:53:13 -07003447 if (!command_must_succeed)
3448 reserved_trbs++;
3449
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003450 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu7e393a82011-09-23 14:19:54 -07003451 reserved_trbs, false, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003452 if (ret < 0) {
3453 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003454 if (command_must_succeed)
3455 xhci_err(xhci, "ERR: Reserved TRB counting for "
3456 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003457 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003458 }
Andiry Xu7e393a82011-09-23 14:19:54 -07003459 queue_trb(xhci, xhci->cmd_ring, false, false, false, field1, field2,
3460 field3, field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003461 return 0;
3462}
3463
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003464/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003465int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003466{
3467 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003468 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003469}
3470
3471/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003472int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3473 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003474{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003475 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3476 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003477 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3478 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003479}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003480
Sarah Sharp02386342010-05-24 13:25:28 -07003481int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3482 u32 field1, u32 field2, u32 field3, u32 field4)
3483{
3484 return queue_command(xhci, field1, field2, field3, field4, false);
3485}
3486
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003487/* Queue a reset device command TRB */
3488int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3489{
3490 return queue_command(xhci, 0, 0, 0,
3491 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3492 false);
3493}
3494
Sarah Sharpf94e01862009-04-27 19:58:38 -07003495/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003496int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003497 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003498{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003499 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3500 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003501 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3502 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003503}
Sarah Sharpae636742009-04-29 19:02:31 -07003504
Sarah Sharpf2217e82009-08-07 14:04:43 -07003505/* Queue an evaluate context command TRB */
3506int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3507 u32 slot_id)
3508{
3509 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3510 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003511 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3512 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003513}
3514
Andiry Xube88fe42010-10-14 07:22:57 -07003515/*
3516 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3517 * activity on an endpoint that is about to be suspended.
3518 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003519int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003520 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003521{
3522 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3523 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3524 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003525 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003526
3527 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003528 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003529}
3530
3531/* Set Transfer Ring Dequeue Pointer command.
3532 * This should not be used for endpoints that have streams enabled.
3533 */
3534static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003535 unsigned int ep_index, unsigned int stream_id,
3536 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003537 union xhci_trb *deq_ptr, u32 cycle_state)
3538{
3539 dma_addr_t addr;
3540 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3541 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003542 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003543 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003544 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003545
Sarah Sharp23e3be12009-04-29 19:05:20 -07003546 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003547 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003548 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003549 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3550 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003551 return 0;
3552 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003553 ep = &xhci->devs[slot_id]->eps[ep_index];
3554 if ((ep->ep_state & SET_DEQ_PENDING)) {
3555 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3556 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3557 return 0;
3558 }
3559 ep->queued_deq_seg = deq_seg;
3560 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003561 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003562 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003563 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003564}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003565
3566int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3567 unsigned int ep_index)
3568{
3569 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3570 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3571 u32 type = TRB_TYPE(TRB_RESET_EP);
3572
Sarah Sharp913a8a32009-09-04 10:53:13 -07003573 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3574 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003575}