blob: 823b8d99d9e658ba03a4b895d48471cb21e24039 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Jesse Barnes23b2f8b2011-06-28 13:04:16 -070027#include <linux/cpufreq.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "drmP.h"
35#include "intel_drv.h"
36#include "i915_drm.h"
37#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070038#include "i915_trace.h"
Dave Airlieab2c0672009-12-04 10:55:24 +100039#include "drm_dp_helper.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080040
41#include "drm_crtc_helper.h"
42
Zhenyu Wang32f9d652009-07-24 01:00:32 +080043#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
44
Jesse Barnes79e53942008-11-07 14:24:08 -080045bool intel_pipe_has_type (struct drm_crtc *crtc, int type);
Shaohua Li7662c8b2009-06-26 11:23:55 +080046static void intel_update_watermarks(struct drm_device *dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
51 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
60} intel_clock_t;
61
62typedef struct {
63 int min, max;
64} intel_range_t;
65
66typedef struct {
67 int dot_limit;
68 int p2_slow, p2_fast;
69} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Jesse Barnes79e53942008-11-07 14:24:08 -080074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080076 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
77 int, int, intel_clock_t *);
78};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Ma Lingd4906092009-03-18 20:13:27 +080083static bool
84intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
85 int target, int refclk, intel_clock_t *best_clock);
86static bool
87intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
88 int target, int refclk, intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -080089
Keith Packarda4fc5ed2009-04-07 16:16:42 -070090static bool
91intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
92 int target, int refclk, intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080093static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -050094intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
95 int target, int refclk, intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
Chris Wilson021357a2010-09-07 20:54:59 +010097static inline u32 /* units of 100MHz */
98intel_fdi_link_freq(struct drm_device *dev)
99{
Chris Wilson8b99e682010-10-13 09:59:17 +0100100 if (IS_GEN5(dev)) {
101 struct drm_i915_private *dev_priv = dev->dev_private;
102 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
103 } else
104 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100105}
106
Keith Packarde4b36692009-06-05 19:22:17 -0700107static const intel_limit_t intel_limits_i8xx_dvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700108 .dot = { .min = 25000, .max = 350000 },
109 .vco = { .min = 930000, .max = 1400000 },
110 .n = { .min = 3, .max = 16 },
111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800118 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700119};
120
121static const intel_limit_t intel_limits_i8xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700122 .dot = { .min = 25000, .max = 350000 },
123 .vco = { .min = 930000, .max = 1400000 },
124 .n = { .min = 3, .max = 16 },
125 .m = { .min = 96, .max = 140 },
126 .m1 = { .min = 18, .max = 26 },
127 .m2 = { .min = 6, .max = 16 },
128 .p = { .min = 4, .max = 128 },
129 .p1 = { .min = 1, .max = 6 },
130 .p2 = { .dot_limit = 165000,
131 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800132 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700133};
Eric Anholt273e27c2011-03-30 13:01:10 -0700134
Keith Packarde4b36692009-06-05 19:22:17 -0700135static const intel_limit_t intel_limits_i9xx_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700136 .dot = { .min = 20000, .max = 400000 },
137 .vco = { .min = 1400000, .max = 2800000 },
138 .n = { .min = 1, .max = 6 },
139 .m = { .min = 70, .max = 120 },
140 .m1 = { .min = 10, .max = 22 },
141 .m2 = { .min = 5, .max = 9 },
142 .p = { .min = 5, .max = 80 },
143 .p1 = { .min = 1, .max = 8 },
144 .p2 = { .dot_limit = 200000,
145 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800146 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
154 .m1 = { .min = 10, .max = 22 },
155 .m2 = { .min = 5, .max = 9 },
156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800160 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700161};
162
Eric Anholt273e27c2011-03-30 13:01:10 -0700163
Keith Packarde4b36692009-06-05 19:22:17 -0700164static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700165 .dot = { .min = 25000, .max = 270000 },
166 .vco = { .min = 1750000, .max = 3500000},
167 .n = { .min = 1, .max = 4 },
168 .m = { .min = 104, .max = 138 },
169 .m1 = { .min = 17, .max = 23 },
170 .m2 = { .min = 5, .max = 11 },
171 .p = { .min = 10, .max = 30 },
172 .p1 = { .min = 1, .max = 3},
173 .p2 = { .dot_limit = 270000,
174 .p2_slow = 10,
175 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800176 },
Ma Lingd4906092009-03-18 20:13:27 +0800177 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700178};
179
180static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700181 .dot = { .min = 22000, .max = 400000 },
182 .vco = { .min = 1750000, .max = 3500000},
183 .n = { .min = 1, .max = 4 },
184 .m = { .min = 104, .max = 138 },
185 .m1 = { .min = 16, .max = 23 },
186 .m2 = { .min = 5, .max = 11 },
187 .p = { .min = 5, .max = 80 },
188 .p1 = { .min = 1, .max = 8},
189 .p2 = { .dot_limit = 165000,
190 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800191 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700192};
193
194static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700195 .dot = { .min = 20000, .max = 115000 },
196 .vco = { .min = 1750000, .max = 3500000 },
197 .n = { .min = 1, .max = 3 },
198 .m = { .min = 104, .max = 138 },
199 .m1 = { .min = 17, .max = 23 },
200 .m2 = { .min = 5, .max = 11 },
201 .p = { .min = 28, .max = 112 },
202 .p1 = { .min = 2, .max = 8 },
203 .p2 = { .dot_limit = 0,
204 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800205 },
Ma Lingd4906092009-03-18 20:13:27 +0800206 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700207};
208
209static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 80000, .max = 224000 },
211 .vco = { .min = 1750000, .max = 3500000 },
212 .n = { .min = 1, .max = 3 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 14, .max = 42 },
217 .p1 = { .min = 2, .max = 6 },
218 .p2 = { .dot_limit = 0,
219 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800220 },
Ma Lingd4906092009-03-18 20:13:27 +0800221 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 161670, .max = 227000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 2 },
228 .m = { .min = 97, .max = 108 },
229 .m1 = { .min = 0x10, .max = 0x12 },
230 .m2 = { .min = 0x05, .max = 0x06 },
231 .p = { .min = 10, .max = 20 },
232 .p1 = { .min = 1, .max = 2},
233 .p2 = { .dot_limit = 0,
234 .p2_slow = 10, .p2_fast = 10 },
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700235 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700236};
237
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500238static const intel_limit_t intel_limits_pineview_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 .dot = { .min = 20000, .max = 400000},
240 .vco = { .min = 1700000, .max = 3500000 },
241 /* Pineview's Ncounter is a ring counter */
242 .n = { .min = 3, .max = 6 },
243 .m = { .min = 2, .max = 256 },
244 /* Pineview only has one combined m divider, which we treat as m2. */
245 .m1 = { .min = 0, .max = 0 },
246 .m2 = { .min = 0, .max = 254 },
247 .p = { .min = 5, .max = 80 },
248 .p1 = { .min = 1, .max = 8 },
249 .p2 = { .dot_limit = 200000,
250 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800251 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700252};
253
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500254static const intel_limit_t intel_limits_pineview_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700255 .dot = { .min = 20000, .max = 400000 },
256 .vco = { .min = 1700000, .max = 3500000 },
257 .n = { .min = 3, .max = 6 },
258 .m = { .min = 2, .max = 256 },
259 .m1 = { .min = 0, .max = 0 },
260 .m2 = { .min = 0, .max = 254 },
261 .p = { .min = 7, .max = 112 },
262 .p1 = { .min = 1, .max = 8 },
263 .p2 = { .dot_limit = 112000,
264 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800265 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700266};
267
Eric Anholt273e27c2011-03-30 13:01:10 -0700268/* Ironlake / Sandybridge
269 *
270 * We calculate clock using (register_value + 2) for N/M1/M2, so here
271 * the range value for them is (actual_value - 2).
272 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 .dot = { .min = 25000, .max = 350000 },
275 .vco = { .min = 1760000, .max = 3510000 },
276 .n = { .min = 1, .max = 5 },
277 .m = { .min = 79, .max = 127 },
278 .m1 = { .min = 12, .max = 22 },
279 .m2 = { .min = 5, .max = 9 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
282 .p2 = { .dot_limit = 225000,
283 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800284 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800287static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700288 .dot = { .min = 25000, .max = 350000 },
289 .vco = { .min = 1760000, .max = 3510000 },
290 .n = { .min = 1, .max = 3 },
291 .m = { .min = 79, .max = 118 },
292 .m1 = { .min = 12, .max = 22 },
293 .m2 = { .min = 5, .max = 9 },
294 .p = { .min = 28, .max = 112 },
295 .p1 = { .min = 2, .max = 8 },
296 .p2 = { .dot_limit = 225000,
297 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298 .find_pll = intel_g4x_find_best_PLL,
299};
300
301static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700302 .dot = { .min = 25000, .max = 350000 },
303 .vco = { .min = 1760000, .max = 3510000 },
304 .n = { .min = 1, .max = 3 },
305 .m = { .min = 79, .max = 127 },
306 .m1 = { .min = 12, .max = 22 },
307 .m2 = { .min = 5, .max = 9 },
308 .p = { .min = 14, .max = 56 },
309 .p1 = { .min = 2, .max = 8 },
310 .p2 = { .dot_limit = 225000,
311 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800312 .find_pll = intel_g4x_find_best_PLL,
313};
314
Eric Anholt273e27c2011-03-30 13:01:10 -0700315/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800316static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700317 .dot = { .min = 25000, .max = 350000 },
318 .vco = { .min = 1760000, .max = 3510000 },
319 .n = { .min = 1, .max = 2 },
320 .m = { .min = 79, .max = 126 },
321 .m1 = { .min = 12, .max = 22 },
322 .m2 = { .min = 5, .max = 9 },
323 .p = { .min = 28, .max = 112 },
324 .p1 = { .min = 2,.max = 8 },
325 .p2 = { .dot_limit = 225000,
326 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800327 .find_pll = intel_g4x_find_best_PLL,
328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 126 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 42 },
338 .p1 = { .min = 2,.max = 6 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800341 .find_pll = intel_g4x_find_best_PLL,
342};
343
344static const intel_limit_t intel_limits_ironlake_display_port = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000},
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 81, .max = 90 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 10, .max = 20 },
352 .p1 = { .min = 1, .max = 2},
353 .p2 = { .dot_limit = 0,
354 .p2_slow = 10, .p2_fast = 10 },
Zhao Yakui45476682009-12-31 16:06:04 +0800355 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800356};
357
Chris Wilson1b894b52010-12-14 20:04:54 +0000358static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
359 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361 struct drm_device *dev = crtc->dev;
362 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800363 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800364
365 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800366 if ((I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) ==
367 LVDS_CLKB_POWER_UP) {
368 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dual_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_dual_lvds;
373 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000374 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_single_lvds_100m;
376 else
377 limit = &intel_limits_ironlake_single_lvds;
378 }
379 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800380 HAS_eDP)
381 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800382 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800383 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800384
385 return limit;
386}
387
Ma Ling044c7c42009-03-18 20:13:23 +0800388static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
389{
390 struct drm_device *dev = crtc->dev;
391 struct drm_i915_private *dev_priv = dev->dev_private;
392 const intel_limit_t *limit;
393
394 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
395 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
396 LVDS_CLKB_POWER_UP)
397 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700398 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800399 else
400 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700401 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
403 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700404 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800405 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_sdvo;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700407 } else if (intel_pipe_has_type (crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700410 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800411
412 return limit;
413}
414
Chris Wilson1b894b52010-12-14 20:04:54 +0000415static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
417 struct drm_device *dev = crtc->dev;
418 const intel_limit_t *limit;
419
Eric Anholtbad720f2009-10-22 16:11:14 -0700420 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000421 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800422 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800423 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500424 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800425 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500426 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800427 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428 limit = &intel_limits_pineview_sdvo;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100429 } else if (!IS_GEN2(dev)) {
430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
431 limit = &intel_limits_i9xx_lvds;
432 else
433 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434 } else {
435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700436 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437 else
Keith Packarde4b36692009-06-05 19:22:17 -0700438 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800439 }
440 return limit;
441}
442
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500443/* m1 is reserved as 0 in Pineview, n is a ring counter */
444static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800445{
Shaohua Li21778322009-02-23 15:19:16 +0800446 clock->m = clock->m2 + 2;
447 clock->p = clock->p1 * clock->p2;
448 clock->vco = refclk * clock->m / clock->n;
449 clock->dot = clock->vco / clock->p;
450}
451
452static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
453{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454 if (IS_PINEVIEW(dev)) {
455 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800456 return;
457 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
459 clock->p = clock->p1 * clock->p2;
460 clock->vco = refclk * clock->m / (clock->n + 2);
461 clock->dot = clock->vco / clock->p;
462}
463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464/**
465 * Returns whether any output on the specified pipe is of the specified type
466 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100467bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100469 struct drm_device *dev = crtc->dev;
470 struct drm_mode_config *mode_config = &dev->mode_config;
471 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800472
Chris Wilson4ef69c72010-09-09 15:14:28 +0100473 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
474 if (encoder->base.crtc == crtc && encoder->type == type)
475 return true;
476
477 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800480#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800481/**
482 * Returns whether the given set of divisors are valid for a given refclk with
483 * the given connectors.
484 */
485
Chris Wilson1b894b52010-12-14 20:04:54 +0000486static bool intel_PLL_is_valid(struct drm_device *dev,
487 const intel_limit_t *limit,
488 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800489{
Jesse Barnes79e53942008-11-07 14:24:08 -0800490 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
491 INTELPllInvalid ("p1 out of range\n");
492 if (clock->p < limit->p.min || limit->p.max < clock->p)
493 INTELPllInvalid ("p out of range\n");
494 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
495 INTELPllInvalid ("m2 out of range\n");
496 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
497 INTELPllInvalid ("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500498 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800499 INTELPllInvalid ("m1 <= m2\n");
500 if (clock->m < limit->m.min || limit->m.max < clock->m)
501 INTELPllInvalid ("m out of range\n");
502 if (clock->n < limit->n.min || limit->n.max < clock->n)
503 INTELPllInvalid ("n out of range\n");
504 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
505 INTELPllInvalid ("vco out of range\n");
506 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
507 * connector, etc., rather than just a single range.
508 */
509 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
510 INTELPllInvalid ("dot out of range\n");
511
512 return true;
513}
514
Ma Lingd4906092009-03-18 20:13:27 +0800515static bool
516intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
517 int target, int refclk, intel_clock_t *best_clock)
518
Jesse Barnes79e53942008-11-07 14:24:08 -0800519{
520 struct drm_device *dev = crtc->dev;
521 struct drm_i915_private *dev_priv = dev->dev_private;
522 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 int err = target;
524
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200525 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800526 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 /*
528 * For LVDS, if the panel is on, just rely on its current
529 * settings for dual-channel. We haven't figured out how to
530 * reliably set up different single/dual channel state, if we
531 * even can.
532 */
533 if ((I915_READ(LVDS) & LVDS_CLKB_POWER_MASK) ==
534 LVDS_CLKB_POWER_UP)
535 clock.p2 = limit->p2.p2_fast;
536 else
537 clock.p2 = limit->p2.p2_slow;
538 } else {
539 if (target < limit->p2.dot_limit)
540 clock.p2 = limit->p2.p2_slow;
541 else
542 clock.p2 = limit->p2.p2_fast;
543 }
544
545 memset (best_clock, 0, sizeof (*best_clock));
546
Zhao Yakui42158662009-11-20 11:24:18 +0800547 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
548 clock.m1++) {
549 for (clock.m2 = limit->m2.min;
550 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500551 /* m1 is always 0 in Pineview */
552 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800553 break;
554 for (clock.n = limit->n.min;
555 clock.n <= limit->n.max; clock.n++) {
556 for (clock.p1 = limit->p1.min;
557 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800558 int this_err;
559
Shaohua Li21778322009-02-23 15:19:16 +0800560 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000561 if (!intel_PLL_is_valid(dev, limit,
562 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800563 continue;
564
565 this_err = abs(clock.dot - target);
566 if (this_err < err) {
567 *best_clock = clock;
568 err = this_err;
569 }
570 }
571 }
572 }
573 }
574
575 return (err != target);
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
579intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
580 int target, int refclk, intel_clock_t *best_clock)
581{
582 struct drm_device *dev = crtc->dev;
583 struct drm_i915_private *dev_priv = dev->dev_private;
584 intel_clock_t clock;
585 int max_n;
586 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400587 /* approximately equals target * 0.00585 */
588 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800589 found = false;
590
591 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800592 int lvds_reg;
593
Eric Anholtc619eed2010-01-28 16:45:52 -0800594 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800595 lvds_reg = PCH_LVDS;
596 else
597 lvds_reg = LVDS;
598 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800599 LVDS_CLKB_POWER_UP)
600 clock.p2 = limit->p2.p2_fast;
601 else
602 clock.p2 = limit->p2.p2_slow;
603 } else {
604 if (target < limit->p2.dot_limit)
605 clock.p2 = limit->p2.p2_slow;
606 else
607 clock.p2 = limit->p2.p2_fast;
608 }
609
610 memset(best_clock, 0, sizeof(*best_clock));
611 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200612 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800613 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200614 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800615 for (clock.m1 = limit->m1.max;
616 clock.m1 >= limit->m1.min; clock.m1--) {
617 for (clock.m2 = limit->m2.max;
618 clock.m2 >= limit->m2.min; clock.m2--) {
619 for (clock.p1 = limit->p1.max;
620 clock.p1 >= limit->p1.min; clock.p1--) {
621 int this_err;
622
Shaohua Li21778322009-02-23 15:19:16 +0800623 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000624 if (!intel_PLL_is_valid(dev, limit,
625 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800626 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000627
628 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800629 if (this_err < err_most) {
630 *best_clock = clock;
631 err_most = this_err;
632 max_n = clock.n;
633 found = true;
634 }
635 }
636 }
637 }
638 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800639 return found;
640}
Ma Lingd4906092009-03-18 20:13:27 +0800641
Zhenyu Wang2c072452009-06-05 15:38:42 +0800642static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500643intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
644 int target, int refclk, intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800645{
646 struct drm_device *dev = crtc->dev;
647 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800648
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800649 if (target < 200000) {
650 clock.n = 1;
651 clock.p1 = 2;
652 clock.p2 = 10;
653 clock.m1 = 12;
654 clock.m2 = 9;
655 } else {
656 clock.n = 2;
657 clock.p1 = 1;
658 clock.p2 = 10;
659 clock.m1 = 14;
660 clock.m2 = 8;
661 }
662 intel_clock(dev, refclk, &clock);
663 memcpy(best_clock, &clock, sizeof(intel_clock_t));
664 return true;
665}
666
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667/* DisplayPort has only two frequencies, 162MHz and 270MHz */
668static bool
669intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *best_clock)
671{
Chris Wilson5eddb702010-09-11 13:48:45 +0100672 intel_clock_t clock;
673 if (target < 200000) {
674 clock.p1 = 2;
675 clock.p2 = 10;
676 clock.n = 2;
677 clock.m1 = 23;
678 clock.m2 = 8;
679 } else {
680 clock.p1 = 1;
681 clock.p2 = 10;
682 clock.n = 1;
683 clock.m1 = 14;
684 clock.m2 = 2;
685 }
686 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
687 clock.p = (clock.p1 * clock.p2);
688 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
689 clock.vco = 0;
690 memcpy(best_clock, &clock, sizeof(intel_clock_t));
691 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692}
693
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700694/**
695 * intel_wait_for_vblank - wait for vblank on a given pipe
696 * @dev: drm device
697 * @pipe: pipe to wait for
698 *
699 * Wait for vblank to occur on a given pipe. Needed for various bits of
700 * mode setting code.
701 */
702void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800703{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700704 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800705 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700706
Chris Wilson300387c2010-09-05 20:25:43 +0100707 /* Clear existing vblank status. Note this will clear any other
708 * sticky status fields as well.
709 *
710 * This races with i915_driver_irq_handler() with the result
711 * that either function could miss a vblank event. Here it is not
712 * fatal, as we will either wait upon the next vblank interrupt or
713 * timeout. Generally speaking intel_wait_for_vblank() is only
714 * called during modeset at which time the GPU should be idle and
715 * should *not* be performing page flips and thus not waiting on
716 * vblanks...
717 * Currently, the result of us stealing a vblank from the irq
718 * handler is that a single frame will be skipped during swapbuffers.
719 */
720 I915_WRITE(pipestat_reg,
721 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
722
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700723 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100724 if (wait_for(I915_READ(pipestat_reg) &
725 PIPE_VBLANK_INTERRUPT_STATUS,
726 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700727 DRM_DEBUG_KMS("vblank wait timed out\n");
728}
729
Keith Packardab7ad7f2010-10-03 00:33:06 -0700730/*
731 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700732 * @dev: drm device
733 * @pipe: pipe to wait for
734 *
735 * After disabling a pipe, we can't wait for vblank in the usual way,
736 * spinning on the vblank interrupt status bit, since we won't actually
737 * see an interrupt when the pipe is disabled.
738 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700739 * On Gen4 and above:
740 * wait for the pipe register state bit to turn off
741 *
742 * Otherwise:
743 * wait for the display line value to settle (it usually
744 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100745 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700746 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100747void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700748{
749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700750
Keith Packardab7ad7f2010-10-03 00:33:06 -0700751 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100752 int reg = PIPECONF(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700753
Keith Packardab7ad7f2010-10-03 00:33:06 -0700754 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100755 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
756 100))
Keith Packardab7ad7f2010-10-03 00:33:06 -0700757 DRM_DEBUG_KMS("pipe_off wait timed out\n");
758 } else {
759 u32 last_line;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100760 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700761 unsigned long timeout = jiffies + msecs_to_jiffies(100);
762
763 /* Wait for the display line to settle */
764 do {
Chris Wilson58e10eb2010-10-03 10:56:11 +0100765 last_line = I915_READ(reg) & DSL_LINEMASK;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700766 mdelay(5);
Chris Wilson58e10eb2010-10-03 10:56:11 +0100767 } while (((I915_READ(reg) & DSL_LINEMASK) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700768 time_after(timeout, jiffies));
769 if (time_after(jiffies, timeout))
770 DRM_DEBUG_KMS("pipe_off wait timed out\n");
771 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800772}
773
Jesse Barnesb24e7172011-01-04 15:09:30 -0800774static const char *state_string(bool enabled)
775{
776 return enabled ? "on" : "off";
777}
778
779/* Only for pre-ILK configs */
780static void assert_pll(struct drm_i915_private *dev_priv,
781 enum pipe pipe, bool state)
782{
783 int reg;
784 u32 val;
785 bool cur_state;
786
787 reg = DPLL(pipe);
788 val = I915_READ(reg);
789 cur_state = !!(val & DPLL_VCO_ENABLE);
790 WARN(cur_state != state,
791 "PLL state assertion failure (expected %s, current %s)\n",
792 state_string(state), state_string(cur_state));
793}
794#define assert_pll_enabled(d, p) assert_pll(d, p, true)
795#define assert_pll_disabled(d, p) assert_pll(d, p, false)
796
Jesse Barnes040484a2011-01-03 12:14:26 -0800797/* For ILK+ */
798static void assert_pch_pll(struct drm_i915_private *dev_priv,
799 enum pipe pipe, bool state)
800{
801 int reg;
802 u32 val;
803 bool cur_state;
804
805 reg = PCH_DPLL(pipe);
806 val = I915_READ(reg);
807 cur_state = !!(val & DPLL_VCO_ENABLE);
808 WARN(cur_state != state,
809 "PCH PLL state assertion failure (expected %s, current %s)\n",
810 state_string(state), state_string(cur_state));
811}
812#define assert_pch_pll_enabled(d, p) assert_pch_pll(d, p, true)
813#define assert_pch_pll_disabled(d, p) assert_pch_pll(d, p, false)
814
815static void assert_fdi_tx(struct drm_i915_private *dev_priv,
816 enum pipe pipe, bool state)
817{
818 int reg;
819 u32 val;
820 bool cur_state;
821
822 reg = FDI_TX_CTL(pipe);
823 val = I915_READ(reg);
824 cur_state = !!(val & FDI_TX_ENABLE);
825 WARN(cur_state != state,
826 "FDI TX state assertion failure (expected %s, current %s)\n",
827 state_string(state), state_string(cur_state));
828}
829#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
830#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
831
832static void assert_fdi_rx(struct drm_i915_private *dev_priv,
833 enum pipe pipe, bool state)
834{
835 int reg;
836 u32 val;
837 bool cur_state;
838
839 reg = FDI_RX_CTL(pipe);
840 val = I915_READ(reg);
841 cur_state = !!(val & FDI_RX_ENABLE);
842 WARN(cur_state != state,
843 "FDI RX state assertion failure (expected %s, current %s)\n",
844 state_string(state), state_string(cur_state));
845}
846#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
847#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
848
849static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
850 enum pipe pipe)
851{
852 int reg;
853 u32 val;
854
855 /* ILK FDI PLL is always enabled */
856 if (dev_priv->info->gen == 5)
857 return;
858
859 reg = FDI_TX_CTL(pipe);
860 val = I915_READ(reg);
861 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
862}
863
864static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
865 enum pipe pipe)
866{
867 int reg;
868 u32 val;
869
870 reg = FDI_RX_CTL(pipe);
871 val = I915_READ(reg);
872 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
873}
874
Jesse Barnesea0760c2011-01-04 15:09:32 -0800875static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
876 enum pipe pipe)
877{
878 int pp_reg, lvds_reg;
879 u32 val;
880 enum pipe panel_pipe = PIPE_A;
881 bool locked = locked;
882
883 if (HAS_PCH_SPLIT(dev_priv->dev)) {
884 pp_reg = PCH_PP_CONTROL;
885 lvds_reg = PCH_LVDS;
886 } else {
887 pp_reg = PP_CONTROL;
888 lvds_reg = LVDS;
889 }
890
891 val = I915_READ(pp_reg);
892 if (!(val & PANEL_POWER_ON) ||
893 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
894 locked = false;
895
896 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
897 panel_pipe = PIPE_B;
898
899 WARN(panel_pipe == pipe && locked,
900 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800901 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -0800902}
903
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800904static void assert_pipe(struct drm_i915_private *dev_priv,
905 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800906{
907 int reg;
908 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800909 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910
911 reg = PIPECONF(pipe);
912 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800913 cur_state = !!(val & PIPECONF_ENABLE);
914 WARN(cur_state != state,
915 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800916 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800917}
Jesse Barnes63d7bbe2011-01-04 15:09:33 -0800918#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
919#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800920
921static void assert_plane_enabled(struct drm_i915_private *dev_priv,
922 enum plane plane)
923{
924 int reg;
925 u32 val;
926
927 reg = DSPCNTR(plane);
928 val = I915_READ(reg);
929 WARN(!(val & DISPLAY_PLANE_ENABLE),
930 "plane %c assertion failure, should be active but is disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800931 plane_name(plane));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800932}
933
934static void assert_planes_disabled(struct drm_i915_private *dev_priv,
935 enum pipe pipe)
936{
937 int reg, i;
938 u32 val;
939 int cur_pipe;
940
Jesse Barnes19ec1352011-02-02 12:28:02 -0800941 /* Planes are fixed to pipes on ILK+ */
942 if (HAS_PCH_SPLIT(dev_priv->dev))
943 return;
944
Jesse Barnesb24e7172011-01-04 15:09:30 -0800945 /* Need to check both planes against the pipe */
946 for (i = 0; i < 2; i++) {
947 reg = DSPCNTR(i);
948 val = I915_READ(reg);
949 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
950 DISPPLANE_SEL_PIPE_SHIFT;
951 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800952 "plane %c assertion failure, should be off on pipe %c but is still active\n",
953 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -0800954 }
955}
956
Jesse Barnes92f25842011-01-04 15:09:34 -0800957static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
958{
959 u32 val;
960 bool enabled;
961
962 val = I915_READ(PCH_DREF_CONTROL);
963 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
964 DREF_SUPERSPREAD_SOURCE_MASK));
965 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
966}
967
968static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
969 enum pipe pipe)
970{
971 int reg;
972 u32 val;
973 bool enabled;
974
975 reg = TRANSCONF(pipe);
976 val = I915_READ(reg);
977 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800978 WARN(enabled,
979 "transcoder assertion failed, should be off on pipe %c but is still active\n",
980 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -0800981}
982
Jesse Barnes291906f2011-02-02 12:28:03 -0800983static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
984 enum pipe pipe, int reg)
985{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800986 u32 val = I915_READ(reg);
987 WARN(DP_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800988 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800989 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800990}
991
992static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
993 enum pipe pipe, int reg)
994{
Jesse Barnes47a05ec2011-02-07 13:46:40 -0800995 u32 val = I915_READ(reg);
996 WARN(HDMI_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -0800997 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800998 reg, pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -0800999}
1000
1001static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1002 enum pipe pipe)
1003{
1004 int reg;
1005 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001006
1007 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B);
1008 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C);
1009 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D);
1010
1011 reg = PCH_ADPA;
1012 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001013 WARN(ADPA_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001014 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001015 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001016
1017 reg = PCH_LVDS;
1018 val = I915_READ(reg);
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001019 WARN(LVDS_PIPE_ENABLED(val, pipe),
Jesse Barnes291906f2011-02-02 12:28:03 -08001020 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001021 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001022
1023 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1024 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1025 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1026}
1027
Jesse Barnesb24e7172011-01-04 15:09:30 -08001028/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001029 * intel_enable_pll - enable a PLL
1030 * @dev_priv: i915 private structure
1031 * @pipe: pipe PLL to enable
1032 *
1033 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1034 * make sure the PLL reg is writable first though, since the panel write
1035 * protect mechanism may be enabled.
1036 *
1037 * Note! This is for pre-ILK only.
1038 */
1039static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1040{
1041 int reg;
1042 u32 val;
1043
1044 /* No really, not for ILK+ */
1045 BUG_ON(dev_priv->info->gen >= 5);
1046
1047 /* PLL is protected by panel, make sure we can write it */
1048 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1049 assert_panel_unlocked(dev_priv, pipe);
1050
1051 reg = DPLL(pipe);
1052 val = I915_READ(reg);
1053 val |= DPLL_VCO_ENABLE;
1054
1055 /* We do this three times for luck */
1056 I915_WRITE(reg, val);
1057 POSTING_READ(reg);
1058 udelay(150); /* wait for warmup */
1059 I915_WRITE(reg, val);
1060 POSTING_READ(reg);
1061 udelay(150); /* wait for warmup */
1062 I915_WRITE(reg, val);
1063 POSTING_READ(reg);
1064 udelay(150); /* wait for warmup */
1065}
1066
1067/**
1068 * intel_disable_pll - disable a PLL
1069 * @dev_priv: i915 private structure
1070 * @pipe: pipe PLL to disable
1071 *
1072 * Disable the PLL for @pipe, making sure the pipe is off first.
1073 *
1074 * Note! This is for pre-ILK only.
1075 */
1076static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1077{
1078 int reg;
1079 u32 val;
1080
1081 /* Don't disable pipe A or pipe A PLLs if needed */
1082 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1083 return;
1084
1085 /* Make sure the pipe isn't still relying on us */
1086 assert_pipe_disabled(dev_priv, pipe);
1087
1088 reg = DPLL(pipe);
1089 val = I915_READ(reg);
1090 val &= ~DPLL_VCO_ENABLE;
1091 I915_WRITE(reg, val);
1092 POSTING_READ(reg);
1093}
1094
1095/**
Jesse Barnes92f25842011-01-04 15:09:34 -08001096 * intel_enable_pch_pll - enable PCH PLL
1097 * @dev_priv: i915 private structure
1098 * @pipe: pipe PLL to enable
1099 *
1100 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1101 * drives the transcoder clock.
1102 */
1103static void intel_enable_pch_pll(struct drm_i915_private *dev_priv,
1104 enum pipe pipe)
1105{
1106 int reg;
1107 u32 val;
1108
1109 /* PCH only available on ILK+ */
1110 BUG_ON(dev_priv->info->gen < 5);
1111
1112 /* PCH refclock must be enabled first */
1113 assert_pch_refclk_enabled(dev_priv);
1114
1115 reg = PCH_DPLL(pipe);
1116 val = I915_READ(reg);
1117 val |= DPLL_VCO_ENABLE;
1118 I915_WRITE(reg, val);
1119 POSTING_READ(reg);
1120 udelay(200);
1121}
1122
1123static void intel_disable_pch_pll(struct drm_i915_private *dev_priv,
1124 enum pipe pipe)
1125{
1126 int reg;
1127 u32 val;
1128
1129 /* PCH only available on ILK+ */
1130 BUG_ON(dev_priv->info->gen < 5);
1131
1132 /* Make sure transcoder isn't still depending on us */
1133 assert_transcoder_disabled(dev_priv, pipe);
1134
1135 reg = PCH_DPLL(pipe);
1136 val = I915_READ(reg);
1137 val &= ~DPLL_VCO_ENABLE;
1138 I915_WRITE(reg, val);
1139 POSTING_READ(reg);
1140 udelay(200);
1141}
1142
Jesse Barnes040484a2011-01-03 12:14:26 -08001143static void intel_enable_transcoder(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
1146 int reg;
1147 u32 val;
1148
1149 /* PCH only available on ILK+ */
1150 BUG_ON(dev_priv->info->gen < 5);
1151
1152 /* Make sure PCH DPLL is enabled */
1153 assert_pch_pll_enabled(dev_priv, pipe);
1154
1155 /* FDI must be feeding us bits for PCH ports */
1156 assert_fdi_tx_enabled(dev_priv, pipe);
1157 assert_fdi_rx_enabled(dev_priv, pipe);
1158
1159 reg = TRANSCONF(pipe);
1160 val = I915_READ(reg);
1161 /*
1162 * make the BPC in transcoder be consistent with
1163 * that in pipeconf reg.
1164 */
1165 val &= ~PIPE_BPC_MASK;
1166 val |= I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK;
1167 I915_WRITE(reg, val | TRANS_ENABLE);
1168 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1169 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1170}
1171
1172static void intel_disable_transcoder(struct drm_i915_private *dev_priv,
1173 enum pipe pipe)
1174{
1175 int reg;
1176 u32 val;
1177
1178 /* FDI relies on the transcoder */
1179 assert_fdi_tx_disabled(dev_priv, pipe);
1180 assert_fdi_rx_disabled(dev_priv, pipe);
1181
Jesse Barnes291906f2011-02-02 12:28:03 -08001182 /* Ports must be off as well */
1183 assert_pch_ports_disabled(dev_priv, pipe);
1184
Jesse Barnes040484a2011-01-03 12:14:26 -08001185 reg = TRANSCONF(pipe);
1186 val = I915_READ(reg);
1187 val &= ~TRANS_ENABLE;
1188 I915_WRITE(reg, val);
1189 /* wait for PCH transcoder off, transcoder state */
1190 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1191 DRM_ERROR("failed to disable transcoder\n");
1192}
1193
Jesse Barnes92f25842011-01-04 15:09:34 -08001194/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001195 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001196 * @dev_priv: i915 private structure
1197 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001199 *
1200 * Enable @pipe, making sure that various hardware specific requirements
1201 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1202 *
1203 * @pipe should be %PIPE_A or %PIPE_B.
1204 *
1205 * Will wait until the pipe is actually running (i.e. first vblank) before
1206 * returning.
1207 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001208static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1209 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001210{
1211 int reg;
1212 u32 val;
1213
1214 /*
1215 * A pipe without a PLL won't actually be able to drive bits from
1216 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1217 * need the check.
1218 */
1219 if (!HAS_PCH_SPLIT(dev_priv->dev))
1220 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001221 else {
1222 if (pch_port) {
1223 /* if driving the PCH, we need FDI enabled */
1224 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1225 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1226 }
1227 /* FIXME: assert CPU port conditions for SNB+ */
1228 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = PIPECONF(pipe);
1231 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001232 if (val & PIPECONF_ENABLE)
1233 return;
1234
1235 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236 intel_wait_for_vblank(dev_priv->dev, pipe);
1237}
1238
1239/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001240 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241 * @dev_priv: i915 private structure
1242 * @pipe: pipe to disable
1243 *
1244 * Disable @pipe, making sure that various hardware specific requirements
1245 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1246 *
1247 * @pipe should be %PIPE_A or %PIPE_B.
1248 *
1249 * Will wait until the pipe has shut down before returning.
1250 */
1251static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1252 enum pipe pipe)
1253{
1254 int reg;
1255 u32 val;
1256
1257 /*
1258 * Make sure planes won't keep trying to pump pixels to us,
1259 * or we might hang the display.
1260 */
1261 assert_planes_disabled(dev_priv, pipe);
1262
1263 /* Don't disable pipe A or pipe A PLLs if needed */
1264 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1265 return;
1266
1267 reg = PIPECONF(pipe);
1268 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001269 if ((val & PIPECONF_ENABLE) == 0)
1270 return;
1271
1272 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001273 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1274}
1275
1276/**
1277 * intel_enable_plane - enable a display plane on a given pipe
1278 * @dev_priv: i915 private structure
1279 * @plane: plane to enable
1280 * @pipe: pipe being fed
1281 *
1282 * Enable @plane on @pipe, making sure that @pipe is running first.
1283 */
1284static void intel_enable_plane(struct drm_i915_private *dev_priv,
1285 enum plane plane, enum pipe pipe)
1286{
1287 int reg;
1288 u32 val;
1289
1290 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1291 assert_pipe_enabled(dev_priv, pipe);
1292
1293 reg = DSPCNTR(plane);
1294 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001295 if (val & DISPLAY_PLANE_ENABLE)
1296 return;
1297
1298 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 intel_wait_for_vblank(dev_priv->dev, pipe);
1300}
1301
1302/*
1303 * Plane regs are double buffered, going from enabled->disabled needs a
1304 * trigger in order to latch. The display address reg provides this.
1305 */
1306static void intel_flush_display_plane(struct drm_i915_private *dev_priv,
1307 enum plane plane)
1308{
1309 u32 reg = DSPADDR(plane);
1310 I915_WRITE(reg, I915_READ(reg));
1311}
1312
1313/**
1314 * intel_disable_plane - disable a display plane
1315 * @dev_priv: i915 private structure
1316 * @plane: plane to disable
1317 * @pipe: pipe consuming the data
1318 *
1319 * Disable @plane; should be an independent operation.
1320 */
1321static void intel_disable_plane(struct drm_i915_private *dev_priv,
1322 enum plane plane, enum pipe pipe)
1323{
1324 int reg;
1325 u32 val;
1326
1327 reg = DSPCNTR(plane);
1328 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001329 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1330 return;
1331
1332 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001333 intel_flush_display_plane(dev_priv, plane);
1334 intel_wait_for_vblank(dev_priv->dev, pipe);
1335}
1336
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001337static void disable_pch_dp(struct drm_i915_private *dev_priv,
1338 enum pipe pipe, int reg)
1339{
1340 u32 val = I915_READ(reg);
1341 if (DP_PIPE_ENABLED(val, pipe))
1342 I915_WRITE(reg, val & ~DP_PORT_EN);
1343}
1344
1345static void disable_pch_hdmi(struct drm_i915_private *dev_priv,
1346 enum pipe pipe, int reg)
1347{
1348 u32 val = I915_READ(reg);
1349 if (HDMI_PIPE_ENABLED(val, pipe))
1350 I915_WRITE(reg, val & ~PORT_ENABLE);
1351}
1352
1353/* Disable any ports connected to this transcoder */
1354static void intel_disable_pch_ports(struct drm_i915_private *dev_priv,
1355 enum pipe pipe)
1356{
1357 u32 reg, val;
1358
1359 val = I915_READ(PCH_PP_CONTROL);
1360 I915_WRITE(PCH_PP_CONTROL, val | PANEL_UNLOCK_REGS);
1361
1362 disable_pch_dp(dev_priv, pipe, PCH_DP_B);
1363 disable_pch_dp(dev_priv, pipe, PCH_DP_C);
1364 disable_pch_dp(dev_priv, pipe, PCH_DP_D);
1365
1366 reg = PCH_ADPA;
1367 val = I915_READ(reg);
1368 if (ADPA_PIPE_ENABLED(val, pipe))
1369 I915_WRITE(reg, val & ~ADPA_DAC_ENABLE);
1370
1371 reg = PCH_LVDS;
1372 val = I915_READ(reg);
1373 if (LVDS_PIPE_ENABLED(val, pipe)) {
1374 I915_WRITE(reg, val & ~LVDS_PORT_EN);
1375 POSTING_READ(reg);
1376 udelay(100);
1377 }
1378
1379 disable_pch_hdmi(dev_priv, pipe, HDMIB);
1380 disable_pch_hdmi(dev_priv, pipe, HDMIC);
1381 disable_pch_hdmi(dev_priv, pipe, HDMID);
1382}
1383
Jesse Barnes80824002009-09-10 15:28:06 -07001384static void i8xx_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1385{
1386 struct drm_device *dev = crtc->dev;
1387 struct drm_i915_private *dev_priv = dev->dev_private;
1388 struct drm_framebuffer *fb = crtc->fb;
1389 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001390 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes80824002009-09-10 15:28:06 -07001391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1392 int plane, i;
1393 u32 fbc_ctl, fbc_ctl2;
1394
Chris Wilsonbed4a672010-09-11 10:47:47 +01001395 if (fb->pitch == dev_priv->cfb_pitch &&
Chris Wilson05394f32010-11-08 19:18:58 +00001396 obj->fence_reg == dev_priv->cfb_fence &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001397 intel_crtc->plane == dev_priv->cfb_plane &&
1398 I915_READ(FBC_CONTROL) & FBC_CTL_EN)
1399 return;
1400
1401 i8xx_disable_fbc(dev);
1402
Jesse Barnes80824002009-09-10 15:28:06 -07001403 dev_priv->cfb_pitch = dev_priv->cfb_size / FBC_LL_SIZE;
1404
1405 if (fb->pitch < dev_priv->cfb_pitch)
1406 dev_priv->cfb_pitch = fb->pitch;
1407
1408 /* FBC_CTL wants 64B units */
1409 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001410 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes80824002009-09-10 15:28:06 -07001411 dev_priv->cfb_plane = intel_crtc->plane;
1412 plane = dev_priv->cfb_plane == 0 ? FBC_CTL_PLANEA : FBC_CTL_PLANEB;
1413
1414 /* Clear old tags */
1415 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
1416 I915_WRITE(FBC_TAG + (i * 4), 0);
1417
1418 /* Set it up... */
1419 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001420 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001421 fbc_ctl2 |= FBC_CTL_CPU_FENCE;
1422 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
1423 I915_WRITE(FBC_FENCE_OFF, crtc->y);
1424
1425 /* enable it... */
1426 fbc_ctl = FBC_CTL_EN | FBC_CTL_PERIODIC;
Jesse Barnesee25df22010-02-06 10:41:53 -08001427 if (IS_I945GM(dev))
Priit Laes49677902010-03-02 11:37:00 +02001428 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
Jesse Barnes80824002009-09-10 15:28:06 -07001429 fbc_ctl |= (dev_priv->cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
1430 fbc_ctl |= (interval & 0x2fff) << FBC_CTL_INTERVAL_SHIFT;
Chris Wilson05394f32010-11-08 19:18:58 +00001431 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes80824002009-09-10 15:28:06 -07001432 fbc_ctl |= dev_priv->cfb_fence;
1433 I915_WRITE(FBC_CONTROL, fbc_ctl);
1434
Zhao Yakui28c97732009-10-09 11:39:41 +08001435 DRM_DEBUG_KMS("enabled FBC, pitch %ld, yoff %d, plane %d, ",
Chris Wilson5eddb702010-09-11 13:48:45 +01001436 dev_priv->cfb_pitch, crtc->y, dev_priv->cfb_plane);
Jesse Barnes80824002009-09-10 15:28:06 -07001437}
1438
1439void i8xx_disable_fbc(struct drm_device *dev)
1440{
1441 struct drm_i915_private *dev_priv = dev->dev_private;
1442 u32 fbc_ctl;
1443
1444 /* Disable compression */
1445 fbc_ctl = I915_READ(FBC_CONTROL);
Chris Wilsona5cad622010-09-22 13:15:10 +01001446 if ((fbc_ctl & FBC_CTL_EN) == 0)
1447 return;
1448
Jesse Barnes80824002009-09-10 15:28:06 -07001449 fbc_ctl &= ~FBC_CTL_EN;
1450 I915_WRITE(FBC_CONTROL, fbc_ctl);
1451
1452 /* Wait for compressing bit to clear */
Chris Wilson481b6af2010-08-23 17:43:35 +01001453 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
Chris Wilson913d8d12010-08-07 11:01:35 +01001454 DRM_DEBUG_KMS("FBC idle timed out\n");
1455 return;
Jesse Barnes9517a922010-05-21 09:40:45 -07001456 }
Jesse Barnes80824002009-09-10 15:28:06 -07001457
Zhao Yakui28c97732009-10-09 11:39:41 +08001458 DRM_DEBUG_KMS("disabled FBC\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001459}
1460
Adam Jacksonee5382a2010-04-23 11:17:39 -04001461static bool i8xx_fbc_enabled(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001462{
Jesse Barnes80824002009-09-10 15:28:06 -07001463 struct drm_i915_private *dev_priv = dev->dev_private;
1464
1465 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
1466}
1467
Jesse Barnes74dff282009-09-14 15:39:40 -07001468static void g4x_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1469{
1470 struct drm_device *dev = crtc->dev;
1471 struct drm_i915_private *dev_priv = dev->dev_private;
1472 struct drm_framebuffer *fb = crtc->fb;
1473 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001474 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes74dff282009-09-14 15:39:40 -07001475 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001476 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Jesse Barnes74dff282009-09-14 15:39:40 -07001477 unsigned long stall_watermark = 200;
1478 u32 dpfc_ctl;
1479
Chris Wilsonbed4a672010-09-11 10:47:47 +01001480 dpfc_ctl = I915_READ(DPFC_CONTROL);
1481 if (dpfc_ctl & DPFC_CTL_EN) {
1482 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001483 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001484 dev_priv->cfb_plane == intel_crtc->plane &&
1485 dev_priv->cfb_y == crtc->y)
1486 return;
1487
1488 I915_WRITE(DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001489 intel_wait_for_vblank(dev, intel_crtc->pipe);
1490 }
1491
Jesse Barnes74dff282009-09-14 15:39:40 -07001492 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001493 dev_priv->cfb_fence = obj->fence_reg;
Jesse Barnes74dff282009-09-14 15:39:40 -07001494 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001495 dev_priv->cfb_y = crtc->y;
Jesse Barnes74dff282009-09-14 15:39:40 -07001496
1497 dpfc_ctl = plane | DPFC_SR_EN | DPFC_CTL_LIMIT_1X;
Chris Wilson05394f32010-11-08 19:18:58 +00001498 if (obj->tiling_mode != I915_TILING_NONE) {
Jesse Barnes74dff282009-09-14 15:39:40 -07001499 dpfc_ctl |= DPFC_CTL_FENCE_EN | dev_priv->cfb_fence;
1500 I915_WRITE(DPFC_CHICKEN, DPFC_HT_MODIFY);
1501 } else {
1502 I915_WRITE(DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1503 }
1504
Jesse Barnes74dff282009-09-14 15:39:40 -07001505 I915_WRITE(DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1506 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1507 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1508 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
1509
1510 /* enable it... */
1511 I915_WRITE(DPFC_CONTROL, I915_READ(DPFC_CONTROL) | DPFC_CTL_EN);
1512
Zhao Yakui28c97732009-10-09 11:39:41 +08001513 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
Jesse Barnes74dff282009-09-14 15:39:40 -07001514}
1515
1516void g4x_disable_fbc(struct drm_device *dev)
1517{
1518 struct drm_i915_private *dev_priv = dev->dev_private;
1519 u32 dpfc_ctl;
1520
1521 /* Disable compression */
1522 dpfc_ctl = I915_READ(DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001523 if (dpfc_ctl & DPFC_CTL_EN) {
1524 dpfc_ctl &= ~DPFC_CTL_EN;
1525 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
Jesse Barnes74dff282009-09-14 15:39:40 -07001526
Chris Wilsonbed4a672010-09-11 10:47:47 +01001527 DRM_DEBUG_KMS("disabled FBC\n");
1528 }
Jesse Barnes74dff282009-09-14 15:39:40 -07001529}
1530
Adam Jacksonee5382a2010-04-23 11:17:39 -04001531static bool g4x_fbc_enabled(struct drm_device *dev)
Jesse Barnes74dff282009-09-14 15:39:40 -07001532{
Jesse Barnes74dff282009-09-14 15:39:40 -07001533 struct drm_i915_private *dev_priv = dev->dev_private;
1534
1535 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
1536}
1537
Jesse Barnes4efe0702011-01-18 11:25:41 -08001538static void sandybridge_blit_fbc_update(struct drm_device *dev)
1539{
1540 struct drm_i915_private *dev_priv = dev->dev_private;
1541 u32 blt_ecoskpd;
1542
1543 /* Make sure blitter notifies FBC of writes */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001544 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001545 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
1546 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
1547 GEN6_BLITTER_LOCK_SHIFT;
1548 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1549 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
1550 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1551 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
1552 GEN6_BLITTER_LOCK_SHIFT);
1553 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
1554 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001555 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001556}
1557
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001558static void ironlake_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1559{
1560 struct drm_device *dev = crtc->dev;
1561 struct drm_i915_private *dev_priv = dev->dev_private;
1562 struct drm_framebuffer *fb = crtc->fb;
1563 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj = intel_fb->obj;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5eddb702010-09-11 13:48:45 +01001566 int plane = intel_crtc->plane == 0 ? DPFC_CTL_PLANEA : DPFC_CTL_PLANEB;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001567 unsigned long stall_watermark = 200;
1568 u32 dpfc_ctl;
1569
Chris Wilsonbed4a672010-09-11 10:47:47 +01001570 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
1571 if (dpfc_ctl & DPFC_CTL_EN) {
1572 if (dev_priv->cfb_pitch == dev_priv->cfb_pitch / 64 - 1 &&
Chris Wilson05394f32010-11-08 19:18:58 +00001573 dev_priv->cfb_fence == obj->fence_reg &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001574 dev_priv->cfb_plane == intel_crtc->plane &&
Chris Wilson05394f32010-11-08 19:18:58 +00001575 dev_priv->cfb_offset == obj->gtt_offset &&
Chris Wilsonbed4a672010-09-11 10:47:47 +01001576 dev_priv->cfb_y == crtc->y)
1577 return;
1578
1579 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl & ~DPFC_CTL_EN);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001580 intel_wait_for_vblank(dev, intel_crtc->pipe);
1581 }
1582
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001583 dev_priv->cfb_pitch = (dev_priv->cfb_pitch / 64) - 1;
Chris Wilson05394f32010-11-08 19:18:58 +00001584 dev_priv->cfb_fence = obj->fence_reg;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001585 dev_priv->cfb_plane = intel_crtc->plane;
Chris Wilson05394f32010-11-08 19:18:58 +00001586 dev_priv->cfb_offset = obj->gtt_offset;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001587 dev_priv->cfb_y = crtc->y;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001588
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001589 dpfc_ctl &= DPFC_RESERVED;
1590 dpfc_ctl |= (plane | DPFC_CTL_LIMIT_1X);
Chris Wilson05394f32010-11-08 19:18:58 +00001591 if (obj->tiling_mode != I915_TILING_NONE) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001592 dpfc_ctl |= (DPFC_CTL_FENCE_EN | dev_priv->cfb_fence);
1593 I915_WRITE(ILK_DPFC_CHICKEN, DPFC_HT_MODIFY);
1594 } else {
1595 I915_WRITE(ILK_DPFC_CHICKEN, ~DPFC_HT_MODIFY);
1596 }
1597
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001598 I915_WRITE(ILK_DPFC_RECOMP_CTL, DPFC_RECOMP_STALL_EN |
1599 (stall_watermark << DPFC_RECOMP_STALL_WM_SHIFT) |
1600 (interval << DPFC_RECOMP_TIMER_COUNT_SHIFT));
1601 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Chris Wilson05394f32010-11-08 19:18:58 +00001602 I915_WRITE(ILK_FBC_RT_BASE, obj->gtt_offset | ILK_FBC_RT_VALID);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001603 /* enable it... */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001604 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001605
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001606 if (IS_GEN6(dev)) {
1607 I915_WRITE(SNB_DPFC_CTL_SA,
1608 SNB_CPU_FENCE_ENABLE | dev_priv->cfb_fence);
1609 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
Jesse Barnes4efe0702011-01-18 11:25:41 -08001610 sandybridge_blit_fbc_update(dev);
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001611 }
1612
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001613 DRM_DEBUG_KMS("enabled fbc on plane %d\n", intel_crtc->plane);
1614}
1615
1616void ironlake_disable_fbc(struct drm_device *dev)
1617{
1618 struct drm_i915_private *dev_priv = dev->dev_private;
1619 u32 dpfc_ctl;
1620
1621 /* Disable compression */
1622 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
Chris Wilsonbed4a672010-09-11 10:47:47 +01001623 if (dpfc_ctl & DPFC_CTL_EN) {
1624 dpfc_ctl &= ~DPFC_CTL_EN;
1625 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001626
Chris Wilsonbed4a672010-09-11 10:47:47 +01001627 DRM_DEBUG_KMS("disabled FBC\n");
1628 }
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001629}
1630
1631static bool ironlake_fbc_enabled(struct drm_device *dev)
1632{
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634
1635 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
1636}
1637
Adam Jacksonee5382a2010-04-23 11:17:39 -04001638bool intel_fbc_enabled(struct drm_device *dev)
1639{
1640 struct drm_i915_private *dev_priv = dev->dev_private;
1641
1642 if (!dev_priv->display.fbc_enabled)
1643 return false;
1644
1645 return dev_priv->display.fbc_enabled(dev);
1646}
1647
1648void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval)
1649{
1650 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
1651
1652 if (!dev_priv->display.enable_fbc)
1653 return;
1654
1655 dev_priv->display.enable_fbc(crtc, interval);
1656}
1657
1658void intel_disable_fbc(struct drm_device *dev)
1659{
1660 struct drm_i915_private *dev_priv = dev->dev_private;
1661
1662 if (!dev_priv->display.disable_fbc)
1663 return;
1664
1665 dev_priv->display.disable_fbc(dev);
1666}
1667
Jesse Barnes80824002009-09-10 15:28:06 -07001668/**
1669 * intel_update_fbc - enable/disable FBC as needed
Chris Wilsonbed4a672010-09-11 10:47:47 +01001670 * @dev: the drm_device
Jesse Barnes80824002009-09-10 15:28:06 -07001671 *
1672 * Set up the framebuffer compression hardware at mode set time. We
1673 * enable it if possible:
1674 * - plane A only (on pre-965)
1675 * - no pixel mulitply/line duplication
1676 * - no alpha buffer discard
1677 * - no dual wide
1678 * - framebuffer <= 2048 in width, 1536 in height
1679 *
1680 * We can't assume that any compression will take place (worst case),
1681 * so the compressed buffer has to be the same size as the uncompressed
1682 * one. It also must reside (along with the line length buffer) in
1683 * stolen memory.
1684 *
1685 * We need to enable/disable FBC on a global basis.
1686 */
Chris Wilsonbed4a672010-09-11 10:47:47 +01001687static void intel_update_fbc(struct drm_device *dev)
Jesse Barnes80824002009-09-10 15:28:06 -07001688{
Jesse Barnes80824002009-09-10 15:28:06 -07001689 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001690 struct drm_crtc *crtc = NULL, *tmp_crtc;
1691 struct intel_crtc *intel_crtc;
1692 struct drm_framebuffer *fb;
Jesse Barnes80824002009-09-10 15:28:06 -07001693 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001694 struct drm_i915_gem_object *obj;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001695
1696 DRM_DEBUG_KMS("\n");
Jesse Barnes80824002009-09-10 15:28:06 -07001697
1698 if (!i915_powersave)
1699 return;
1700
Adam Jacksonee5382a2010-04-23 11:17:39 -04001701 if (!I915_HAS_FBC(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07001702 return;
1703
Jesse Barnes80824002009-09-10 15:28:06 -07001704 /*
1705 * If FBC is already on, we just have to verify that we can
1706 * keep it that way...
1707 * Need to disable if:
Jesse Barnes9c928d12010-07-23 15:20:00 -07001708 * - more than one pipe is active
Jesse Barnes80824002009-09-10 15:28:06 -07001709 * - changing FBC params (stride, fence, mode)
1710 * - new fb is too large to fit in compressed buffer
1711 * - going to an unsupported config (interlace, pixel multiply, etc.)
1712 */
Jesse Barnes9c928d12010-07-23 15:20:00 -07001713 list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
Chris Wilsond2102462011-01-24 17:43:27 +00001714 if (tmp_crtc->enabled && tmp_crtc->fb) {
Chris Wilsonbed4a672010-09-11 10:47:47 +01001715 if (crtc) {
1716 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
1717 dev_priv->no_fbc_reason = FBC_MULTIPLE_PIPES;
1718 goto out_disable;
1719 }
1720 crtc = tmp_crtc;
1721 }
Jesse Barnes9c928d12010-07-23 15:20:00 -07001722 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001723
1724 if (!crtc || crtc->fb == NULL) {
1725 DRM_DEBUG_KMS("no output, disabling\n");
1726 dev_priv->no_fbc_reason = FBC_NO_OUTPUT;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001727 goto out_disable;
1728 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001729
1730 intel_crtc = to_intel_crtc(crtc);
1731 fb = crtc->fb;
1732 intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00001733 obj = intel_fb->obj;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001734
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001735 if (!i915_enable_fbc) {
1736 DRM_DEBUG_KMS("fbc disabled per module param (default off)\n");
1737 dev_priv->no_fbc_reason = FBC_MODULE_PARAM;
1738 goto out_disable;
1739 }
Chris Wilson05394f32010-11-08 19:18:58 +00001740 if (intel_fb->obj->base.size > dev_priv->cfb_size) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001741 DRM_DEBUG_KMS("framebuffer too large, disabling "
Chris Wilson5eddb702010-09-11 13:48:45 +01001742 "compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001743 dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
Jesse Barnes80824002009-09-10 15:28:06 -07001744 goto out_disable;
1745 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001746 if ((crtc->mode.flags & DRM_MODE_FLAG_INTERLACE) ||
1747 (crtc->mode.flags & DRM_MODE_FLAG_DBLSCAN)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001748 DRM_DEBUG_KMS("mode incompatible with compression, "
Chris Wilson5eddb702010-09-11 13:48:45 +01001749 "disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001750 dev_priv->no_fbc_reason = FBC_UNSUPPORTED_MODE;
Jesse Barnes80824002009-09-10 15:28:06 -07001751 goto out_disable;
1752 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001753 if ((crtc->mode.hdisplay > 2048) ||
1754 (crtc->mode.vdisplay > 1536)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001755 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001756 dev_priv->no_fbc_reason = FBC_MODE_TOO_LARGE;
Jesse Barnes80824002009-09-10 15:28:06 -07001757 goto out_disable;
1758 }
Chris Wilsonbed4a672010-09-11 10:47:47 +01001759 if ((IS_I915GM(dev) || IS_I945GM(dev)) && intel_crtc->plane != 0) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001760 DRM_DEBUG_KMS("plane not 0, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001761 dev_priv->no_fbc_reason = FBC_BAD_PLANE;
Jesse Barnes80824002009-09-10 15:28:06 -07001762 goto out_disable;
1763 }
Chris Wilson05394f32010-11-08 19:18:58 +00001764 if (obj->tiling_mode != I915_TILING_X) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001765 DRM_DEBUG_KMS("framebuffer not tiled, disabling compression\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001766 dev_priv->no_fbc_reason = FBC_NOT_TILED;
Jesse Barnes80824002009-09-10 15:28:06 -07001767 goto out_disable;
1768 }
1769
Jason Wesselc924b932010-08-05 09:22:32 -05001770 /* If the kernel debugger is active, always disable compression */
1771 if (in_dbg_master())
1772 goto out_disable;
1773
Chris Wilsonbed4a672010-09-11 10:47:47 +01001774 intel_enable_fbc(crtc, 500);
Jesse Barnes80824002009-09-10 15:28:06 -07001775 return;
1776
1777out_disable:
Jesse Barnes80824002009-09-10 15:28:06 -07001778 /* Multiple disables should be harmless */
Chris Wilsona9394062010-05-27 13:18:16 +01001779 if (intel_fbc_enabled(dev)) {
1780 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
Adam Jacksonee5382a2010-04-23 11:17:39 -04001781 intel_disable_fbc(dev);
Chris Wilsona9394062010-05-27 13:18:16 +01001782 }
Jesse Barnes80824002009-09-10 15:28:06 -07001783}
1784
Chris Wilson127bd2a2010-07-23 23:32:05 +01001785int
Chris Wilson48b956c2010-09-14 12:50:34 +01001786intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001787 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001788 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001789{
Chris Wilsonce453d82011-02-21 14:43:56 +00001790 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001791 u32 alignment;
1792 int ret;
1793
Chris Wilson05394f32010-11-08 19:18:58 +00001794 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001795 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001796 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1797 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001798 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001799 alignment = 4 * 1024;
1800 else
1801 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001802 break;
1803 case I915_TILING_X:
1804 /* pin() will align the object as required by fence */
1805 alignment = 0;
1806 break;
1807 case I915_TILING_Y:
1808 /* FIXME: Is this true? */
1809 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1810 return -EINVAL;
1811 default:
1812 BUG();
1813 }
1814
Chris Wilsonce453d82011-02-21 14:43:56 +00001815 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001816 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001817 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001818 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001819
1820 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1821 * fence, whereas 965+ only requires a fence if using
1822 * framebuffer compression. For simplicity, we always install
1823 * a fence as the cost is not that onerous.
1824 */
Chris Wilson05394f32010-11-08 19:18:58 +00001825 if (obj->tiling_mode != I915_TILING_NONE) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001826 ret = i915_gem_object_get_fence(obj, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001827 if (ret)
1828 goto err_unpin;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001829 }
1830
Chris Wilsonce453d82011-02-21 14:43:56 +00001831 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001832 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001833
1834err_unpin:
1835 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001836err_interruptible:
1837 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001838 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001839}
1840
Jesse Barnes81255562010-08-02 12:07:50 -07001841/* Assume fb object is pinned & idle & fenced and just update base pointers */
1842static int
1843intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Jason Wessel21c74a82010-10-13 14:09:44 -05001844 int x, int y, enum mode_set_atomic state)
Jesse Barnes81255562010-08-02 12:07:50 -07001845{
1846 struct drm_device *dev = crtc->dev;
1847 struct drm_i915_private *dev_priv = dev->dev_private;
1848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1849 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001850 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001851 int plane = intel_crtc->plane;
1852 unsigned long Start, Offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001853 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001854 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001855
1856 switch (plane) {
1857 case 0:
1858 case 1:
1859 break;
1860 default:
1861 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
1862 return -EINVAL;
1863 }
1864
1865 intel_fb = to_intel_framebuffer(fb);
1866 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001867
Chris Wilson5eddb702010-09-11 13:48:45 +01001868 reg = DSPCNTR(plane);
1869 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001870 /* Mask out pixel format bits in case we change it */
1871 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
1872 switch (fb->bits_per_pixel) {
1873 case 8:
1874 dspcntr |= DISPPLANE_8BPP;
1875 break;
1876 case 16:
1877 if (fb->depth == 15)
1878 dspcntr |= DISPPLANE_15_16BPP;
1879 else
1880 dspcntr |= DISPPLANE_16BPP;
1881 break;
1882 case 24:
1883 case 32:
1884 dspcntr |= DISPPLANE_32BPP_NO_ALPHA;
1885 break;
1886 default:
1887 DRM_ERROR("Unknown color depth\n");
1888 return -EINVAL;
1889 }
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001890 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001891 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001892 dspcntr |= DISPPLANE_TILED;
1893 else
1894 dspcntr &= ~DISPPLANE_TILED;
1895 }
1896
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001897 if (HAS_PCH_SPLIT(dev))
Jesse Barnes81255562010-08-02 12:07:50 -07001898 /* must disable */
1899 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
1900
Chris Wilson5eddb702010-09-11 13:48:45 +01001901 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001902
Chris Wilson05394f32010-11-08 19:18:58 +00001903 Start = obj->gtt_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001904 Offset = y * fb->pitch + x * (fb->bits_per_pixel / 8);
1905
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001906 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
1907 Start, Offset, x, y, fb->pitch);
Chris Wilson5eddb702010-09-11 13:48:45 +01001908 I915_WRITE(DSPSTRIDE(plane), fb->pitch);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001909 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson5eddb702010-09-11 13:48:45 +01001910 I915_WRITE(DSPSURF(plane), Start);
1911 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
1912 I915_WRITE(DSPADDR(plane), Offset);
1913 } else
1914 I915_WRITE(DSPADDR(plane), Start + Offset);
1915 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001916
Chris Wilsonbed4a672010-09-11 10:47:47 +01001917 intel_update_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02001918 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07001919
1920 return 0;
1921}
1922
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001923static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001924intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
1925 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08001926{
1927 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001928 struct drm_i915_master_private *master_priv;
1929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001930 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001931
1932 /* no fb bound */
1933 if (!crtc->fb) {
Zhao Yakui28c97732009-10-09 11:39:41 +08001934 DRM_DEBUG_KMS("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001935 return 0;
1936 }
1937
Chris Wilson265db952010-09-20 15:41:01 +01001938 switch (intel_crtc->plane) {
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001939 case 0:
1940 case 1:
1941 break;
1942 default:
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001943 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08001944 }
1945
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001946 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01001947 ret = intel_pin_and_fence_fb_obj(dev,
1948 to_intel_framebuffer(crtc->fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001949 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001950 if (ret != 0) {
1951 mutex_unlock(&dev->struct_mutex);
1952 return ret;
1953 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001954
Chris Wilson265db952010-09-20 15:41:01 +01001955 if (old_fb) {
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001956 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001957 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
Chris Wilson265db952010-09-20 15:41:01 +01001958
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01001959 wait_event(dev_priv->pending_flip_queue,
Chris Wilson01eec722011-02-11 20:47:45 +00001960 atomic_read(&dev_priv->mm.wedged) ||
Chris Wilson05394f32010-11-08 19:18:58 +00001961 atomic_read(&obj->pending_flip) == 0);
Chris Wilson85345512010-11-13 09:49:11 +00001962
1963 /* Big Hammer, we also need to ensure that any pending
1964 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
1965 * current scanout is retired before unpinning the old
1966 * framebuffer.
Chris Wilson01eec722011-02-11 20:47:45 +00001967 *
1968 * This should only fail upon a hung GPU, in which case we
1969 * can safely continue.
Chris Wilson85345512010-11-13 09:49:11 +00001970 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01001971 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson01eec722011-02-11 20:47:45 +00001972 (void) ret;
Chris Wilson265db952010-09-20 15:41:01 +01001973 }
1974
Jason Wessel21c74a82010-10-13 14:09:44 -05001975 ret = intel_pipe_set_base_atomic(crtc, crtc->fb, x, y,
1976 LEAVE_ATOMIC_MODE_SET);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001977 if (ret) {
Chris Wilson265db952010-09-20 15:41:01 +01001978 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001979 mutex_unlock(&dev->struct_mutex);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01001980 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001981 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05001982
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001983 if (old_fb) {
1984 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson265db952010-09-20 15:41:01 +01001985 i915_gem_object_unpin(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00001986 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001987
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001988 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08001989
1990 if (!dev->primary->master)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001991 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001992
1993 master_priv = dev->primary->master->driver_priv;
1994 if (!master_priv->sarea_priv)
Chris Wilson5c3b82e2009-02-11 13:25:09 +00001995 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08001996
Chris Wilson265db952010-09-20 15:41:01 +01001997 if (intel_crtc->pipe) {
Jesse Barnes79e53942008-11-07 14:24:08 -08001998 master_priv->sarea_priv->pipeB_x = x;
1999 master_priv->sarea_priv->pipeB_y = y;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002000 } else {
2001 master_priv->sarea_priv->pipeA_x = x;
2002 master_priv->sarea_priv->pipeA_y = y;
Jesse Barnes79e53942008-11-07 14:24:08 -08002003 }
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002004
2005 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002006}
2007
Chris Wilson5eddb702010-09-11 13:48:45 +01002008static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002009{
2010 struct drm_device *dev = crtc->dev;
2011 struct drm_i915_private *dev_priv = dev->dev_private;
2012 u32 dpa_ctl;
2013
Zhao Yakui28c97732009-10-09 11:39:41 +08002014 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002015 dpa_ctl = I915_READ(DP_A);
2016 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2017
2018 if (clock < 200000) {
2019 u32 temp;
2020 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2021 /* workaround for 160Mhz:
2022 1) program 0x4600c bits 15:0 = 0x8124
2023 2) program 0x46010 bit 0 = 1
2024 3) program 0x46034 bit 24 = 1
2025 4) program 0x64000 bit 14 = 1
2026 */
2027 temp = I915_READ(0x4600c);
2028 temp &= 0xffff0000;
2029 I915_WRITE(0x4600c, temp | 0x8124);
2030
2031 temp = I915_READ(0x46010);
2032 I915_WRITE(0x46010, temp | 1);
2033
2034 temp = I915_READ(0x46034);
2035 I915_WRITE(0x46034, temp | (1 << 24));
2036 } else {
2037 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2038 }
2039 I915_WRITE(DP_A, dpa_ctl);
2040
Chris Wilson5eddb702010-09-11 13:48:45 +01002041 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002042 udelay(500);
2043}
2044
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002045static void intel_fdi_normal_train(struct drm_crtc *crtc)
2046{
2047 struct drm_device *dev = crtc->dev;
2048 struct drm_i915_private *dev_priv = dev->dev_private;
2049 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2050 int pipe = intel_crtc->pipe;
2051 u32 reg, temp;
2052
2053 /* enable normal train */
2054 reg = FDI_TX_CTL(pipe);
2055 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002056 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002057 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2058 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002059 } else {
2060 temp &= ~FDI_LINK_TRAIN_NONE;
2061 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002062 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002063 I915_WRITE(reg, temp);
2064
2065 reg = FDI_RX_CTL(pipe);
2066 temp = I915_READ(reg);
2067 if (HAS_PCH_CPT(dev)) {
2068 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2069 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2070 } else {
2071 temp &= ~FDI_LINK_TRAIN_NONE;
2072 temp |= FDI_LINK_TRAIN_NONE;
2073 }
2074 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2075
2076 /* wait one idle pattern time */
2077 POSTING_READ(reg);
2078 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002079
2080 /* IVB wants error correction enabled */
2081 if (IS_IVYBRIDGE(dev))
2082 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2083 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002084}
2085
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002086/* The FDI link training functions for ILK/Ibexpeak. */
2087static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2088{
2089 struct drm_device *dev = crtc->dev;
2090 struct drm_i915_private *dev_priv = dev->dev_private;
2091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2092 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002093 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002094 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002095
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002096 /* FDI needs bits from pipe & plane first */
2097 assert_pipe_enabled(dev_priv, pipe);
2098 assert_plane_enabled(dev_priv, plane);
2099
Adam Jacksone1a44742010-06-25 15:32:14 -04002100 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2101 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002102 reg = FDI_RX_IMR(pipe);
2103 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002104 temp &= ~FDI_RX_SYMBOL_LOCK;
2105 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002106 I915_WRITE(reg, temp);
2107 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002108 udelay(150);
2109
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002110 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002111 reg = FDI_TX_CTL(pipe);
2112 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002113 temp &= ~(7 << 19);
2114 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002115 temp &= ~FDI_LINK_TRAIN_NONE;
2116 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002117 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002118
Chris Wilson5eddb702010-09-11 13:48:45 +01002119 reg = FDI_RX_CTL(pipe);
2120 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002121 temp &= ~FDI_LINK_TRAIN_NONE;
2122 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002123 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2124
2125 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002126 udelay(150);
2127
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002128 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002129 if (HAS_PCH_IBX(dev)) {
2130 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2131 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2132 FDI_RX_PHASE_SYNC_POINTER_EN);
2133 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002134
Chris Wilson5eddb702010-09-11 13:48:45 +01002135 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002136 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002137 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002138 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2139
2140 if ((temp & FDI_RX_BIT_LOCK)) {
2141 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002142 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002143 break;
2144 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002145 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002146 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002147 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002148
2149 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002150 reg = FDI_TX_CTL(pipe);
2151 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002152 temp &= ~FDI_LINK_TRAIN_NONE;
2153 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002154 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002155
Chris Wilson5eddb702010-09-11 13:48:45 +01002156 reg = FDI_RX_CTL(pipe);
2157 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002158 temp &= ~FDI_LINK_TRAIN_NONE;
2159 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002160 I915_WRITE(reg, temp);
2161
2162 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002163 udelay(150);
2164
Chris Wilson5eddb702010-09-11 13:48:45 +01002165 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002166 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002167 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002168 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2169
2170 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002171 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002172 DRM_DEBUG_KMS("FDI train 2 done.\n");
2173 break;
2174 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002175 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002176 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002177 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002178
2179 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002180
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002181}
2182
Chris Wilson311bd682011-01-13 19:06:50 +00002183static const int snb_b_fdi_train_param [] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002184 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2185 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2186 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2187 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2188};
2189
2190/* The FDI link training functions for SNB/Cougarpoint. */
2191static void gen6_fdi_link_train(struct drm_crtc *crtc)
2192{
2193 struct drm_device *dev = crtc->dev;
2194 struct drm_i915_private *dev_priv = dev->dev_private;
2195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2196 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002197 u32 reg, temp, i;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002198
Adam Jacksone1a44742010-06-25 15:32:14 -04002199 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2200 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002201 reg = FDI_RX_IMR(pipe);
2202 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002203 temp &= ~FDI_RX_SYMBOL_LOCK;
2204 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002205 I915_WRITE(reg, temp);
2206
2207 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002208 udelay(150);
2209
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002210 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002211 reg = FDI_TX_CTL(pipe);
2212 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002213 temp &= ~(7 << 19);
2214 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002215 temp &= ~FDI_LINK_TRAIN_NONE;
2216 temp |= FDI_LINK_TRAIN_PATTERN_1;
2217 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2218 /* SNB-B */
2219 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002220 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002221
Chris Wilson5eddb702010-09-11 13:48:45 +01002222 reg = FDI_RX_CTL(pipe);
2223 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002224 if (HAS_PCH_CPT(dev)) {
2225 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2226 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2227 } else {
2228 temp &= ~FDI_LINK_TRAIN_NONE;
2229 temp |= FDI_LINK_TRAIN_PATTERN_1;
2230 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002231 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2232
2233 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002234 udelay(150);
2235
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002236 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002237 reg = FDI_TX_CTL(pipe);
2238 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002239 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2240 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002241 I915_WRITE(reg, temp);
2242
2243 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002244 udelay(500);
2245
Chris Wilson5eddb702010-09-11 13:48:45 +01002246 reg = FDI_RX_IIR(pipe);
2247 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002248 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2249
2250 if (temp & FDI_RX_BIT_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002251 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002252 DRM_DEBUG_KMS("FDI train 1 done.\n");
2253 break;
2254 }
2255 }
2256 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002257 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002258
2259 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002260 reg = FDI_TX_CTL(pipe);
2261 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002262 temp &= ~FDI_LINK_TRAIN_NONE;
2263 temp |= FDI_LINK_TRAIN_PATTERN_2;
2264 if (IS_GEN6(dev)) {
2265 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2266 /* SNB-B */
2267 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2268 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002269 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002270
Chris Wilson5eddb702010-09-11 13:48:45 +01002271 reg = FDI_RX_CTL(pipe);
2272 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002273 if (HAS_PCH_CPT(dev)) {
2274 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2275 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2276 } else {
2277 temp &= ~FDI_LINK_TRAIN_NONE;
2278 temp |= FDI_LINK_TRAIN_PATTERN_2;
2279 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002280 I915_WRITE(reg, temp);
2281
2282 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002283 udelay(150);
2284
2285 for (i = 0; i < 4; i++ ) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002286 reg = FDI_TX_CTL(pipe);
2287 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002288 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2289 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002290 I915_WRITE(reg, temp);
2291
2292 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002293 udelay(500);
2294
Chris Wilson5eddb702010-09-11 13:48:45 +01002295 reg = FDI_RX_IIR(pipe);
2296 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002297 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2298
2299 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002300 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002301 DRM_DEBUG_KMS("FDI train 2 done.\n");
2302 break;
2303 }
2304 }
2305 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002306 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002307
2308 DRM_DEBUG_KMS("FDI train done.\n");
2309}
2310
Jesse Barnes357555c2011-04-28 15:09:55 -07002311/* Manual link training for Ivy Bridge A0 parts */
2312static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2313{
2314 struct drm_device *dev = crtc->dev;
2315 struct drm_i915_private *dev_priv = dev->dev_private;
2316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2317 int pipe = intel_crtc->pipe;
2318 u32 reg, temp, i;
2319
2320 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2321 for train result */
2322 reg = FDI_RX_IMR(pipe);
2323 temp = I915_READ(reg);
2324 temp &= ~FDI_RX_SYMBOL_LOCK;
2325 temp &= ~FDI_RX_BIT_LOCK;
2326 I915_WRITE(reg, temp);
2327
2328 POSTING_READ(reg);
2329 udelay(150);
2330
2331 /* enable CPU FDI TX and PCH FDI RX */
2332 reg = FDI_TX_CTL(pipe);
2333 temp = I915_READ(reg);
2334 temp &= ~(7 << 19);
2335 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2336 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2337 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2338 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2339 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2340 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2341
2342 reg = FDI_RX_CTL(pipe);
2343 temp = I915_READ(reg);
2344 temp &= ~FDI_LINK_TRAIN_AUTO;
2345 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2346 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2347 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2348
2349 POSTING_READ(reg);
2350 udelay(150);
2351
2352 for (i = 0; i < 4; i++ ) {
2353 reg = FDI_TX_CTL(pipe);
2354 temp = I915_READ(reg);
2355 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2356 temp |= snb_b_fdi_train_param[i];
2357 I915_WRITE(reg, temp);
2358
2359 POSTING_READ(reg);
2360 udelay(500);
2361
2362 reg = FDI_RX_IIR(pipe);
2363 temp = I915_READ(reg);
2364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2365
2366 if (temp & FDI_RX_BIT_LOCK ||
2367 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2368 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2369 DRM_DEBUG_KMS("FDI train 1 done.\n");
2370 break;
2371 }
2372 }
2373 if (i == 4)
2374 DRM_ERROR("FDI train 1 fail!\n");
2375
2376 /* Train 2 */
2377 reg = FDI_TX_CTL(pipe);
2378 temp = I915_READ(reg);
2379 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2380 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2381 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2382 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2383 I915_WRITE(reg, temp);
2384
2385 reg = FDI_RX_CTL(pipe);
2386 temp = I915_READ(reg);
2387 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2388 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2389 I915_WRITE(reg, temp);
2390
2391 POSTING_READ(reg);
2392 udelay(150);
2393
2394 for (i = 0; i < 4; i++ ) {
2395 reg = FDI_TX_CTL(pipe);
2396 temp = I915_READ(reg);
2397 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2398 temp |= snb_b_fdi_train_param[i];
2399 I915_WRITE(reg, temp);
2400
2401 POSTING_READ(reg);
2402 udelay(500);
2403
2404 reg = FDI_RX_IIR(pipe);
2405 temp = I915_READ(reg);
2406 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2407
2408 if (temp & FDI_RX_SYMBOL_LOCK) {
2409 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2410 DRM_DEBUG_KMS("FDI train 2 done.\n");
2411 break;
2412 }
2413 }
2414 if (i == 4)
2415 DRM_ERROR("FDI train 2 fail!\n");
2416
2417 DRM_DEBUG_KMS("FDI train done.\n");
2418}
2419
2420static void ironlake_fdi_pll_enable(struct drm_crtc *crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002421{
2422 struct drm_device *dev = crtc->dev;
2423 struct drm_i915_private *dev_priv = dev->dev_private;
2424 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2425 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002426 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002427
Jesse Barnesc64e3112010-09-10 11:27:03 -07002428 /* Write the TU size bits so error detection works */
Chris Wilson5eddb702010-09-11 13:48:45 +01002429 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2430 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
Jesse Barnesc64e3112010-09-10 11:27:03 -07002431
Jesse Barnes0e23b992010-09-10 11:10:00 -07002432 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002433 reg = FDI_RX_CTL(pipe);
2434 temp = I915_READ(reg);
2435 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002436 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002437 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2438 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2439
2440 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002441 udelay(200);
2442
2443 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002444 temp = I915_READ(reg);
2445 I915_WRITE(reg, temp | FDI_PCDCLK);
2446
2447 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002448 udelay(200);
2449
2450 /* Enable CPU FDI TX PLL, always on for Ironlake */
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 reg = FDI_TX_CTL(pipe);
2452 temp = I915_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002453 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002454 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
2455
2456 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002457 udelay(100);
2458 }
2459}
2460
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002461static void ironlake_fdi_disable(struct drm_crtc *crtc)
2462{
2463 struct drm_device *dev = crtc->dev;
2464 struct drm_i915_private *dev_priv = dev->dev_private;
2465 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2466 int pipe = intel_crtc->pipe;
2467 u32 reg, temp;
2468
2469 /* disable CPU FDI tx and PCH FDI rx */
2470 reg = FDI_TX_CTL(pipe);
2471 temp = I915_READ(reg);
2472 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2473 POSTING_READ(reg);
2474
2475 reg = FDI_RX_CTL(pipe);
2476 temp = I915_READ(reg);
2477 temp &= ~(0x7 << 16);
2478 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2479 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2480
2481 POSTING_READ(reg);
2482 udelay(100);
2483
2484 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002485 if (HAS_PCH_IBX(dev)) {
2486 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002487 I915_WRITE(FDI_RX_CHICKEN(pipe),
2488 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002489 ~FDI_RX_PHASE_SYNC_POINTER_EN));
2490 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002491
2492 /* still set train pattern 1 */
2493 reg = FDI_TX_CTL(pipe);
2494 temp = I915_READ(reg);
2495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_1;
2497 I915_WRITE(reg, temp);
2498
2499 reg = FDI_RX_CTL(pipe);
2500 temp = I915_READ(reg);
2501 if (HAS_PCH_CPT(dev)) {
2502 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2503 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2504 } else {
2505 temp &= ~FDI_LINK_TRAIN_NONE;
2506 temp |= FDI_LINK_TRAIN_PATTERN_1;
2507 }
2508 /* BPC in FDI rx is consistent with that in PIPECONF */
2509 temp &= ~(0x07 << 16);
2510 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2511 I915_WRITE(reg, temp);
2512
2513 POSTING_READ(reg);
2514 udelay(100);
2515}
2516
Chris Wilson6b383a72010-09-13 13:54:26 +01002517/*
2518 * When we disable a pipe, we need to clear any pending scanline wait events
2519 * to avoid hanging the ring, which we assume we are waiting on.
2520 */
2521static void intel_clear_scanline_wait(struct drm_device *dev)
2522{
2523 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8168bd42010-11-11 17:54:52 +00002524 struct intel_ring_buffer *ring;
Chris Wilson6b383a72010-09-13 13:54:26 +01002525 u32 tmp;
2526
2527 if (IS_GEN2(dev))
2528 /* Can't break the hang on i8xx */
2529 return;
2530
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002531 ring = LP_RING(dev_priv);
Chris Wilson8168bd42010-11-11 17:54:52 +00002532 tmp = I915_READ_CTL(ring);
2533 if (tmp & RING_WAIT)
2534 I915_WRITE_CTL(ring, tmp);
Chris Wilson6b383a72010-09-13 13:54:26 +01002535}
2536
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002537static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2538{
Chris Wilson05394f32010-11-08 19:18:58 +00002539 struct drm_i915_gem_object *obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002540 struct drm_i915_private *dev_priv;
2541
2542 if (crtc->fb == NULL)
2543 return;
2544
Chris Wilson05394f32010-11-08 19:18:58 +00002545 obj = to_intel_framebuffer(crtc->fb)->obj;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002546 dev_priv = crtc->dev->dev_private;
2547 wait_event(dev_priv->pending_flip_queue,
Chris Wilson05394f32010-11-08 19:18:58 +00002548 atomic_read(&obj->pending_flip) == 0);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002549}
2550
Jesse Barnes040484a2011-01-03 12:14:26 -08002551static bool intel_crtc_driving_pch(struct drm_crtc *crtc)
2552{
2553 struct drm_device *dev = crtc->dev;
2554 struct drm_mode_config *mode_config = &dev->mode_config;
2555 struct intel_encoder *encoder;
2556
2557 /*
2558 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
2559 * must be driven by its own crtc; no sharing is possible.
2560 */
2561 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
2562 if (encoder->base.crtc != crtc)
2563 continue;
2564
2565 switch (encoder->type) {
2566 case INTEL_OUTPUT_EDP:
2567 if (!intel_encoder_is_pch_edp(&encoder->base))
2568 return false;
2569 continue;
2570 }
2571 }
2572
2573 return true;
2574}
2575
Jesse Barnesf67a5592011-01-05 10:31:48 -08002576/*
2577 * Enable PCH resources required for PCH ports:
2578 * - PCH PLLs
2579 * - FDI training & RX/TX
2580 * - update transcoder timings
2581 * - DP transcoding bits
2582 * - transcoder
2583 */
2584static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002585{
2586 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002587 struct drm_i915_private *dev_priv = dev->dev_private;
2588 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2589 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002591
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002592 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002593 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002594
Jesse Barnes92f25842011-01-04 15:09:34 -08002595 intel_enable_pch_pll(dev_priv, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002596
2597 if (HAS_PCH_CPT(dev)) {
2598 /* Be sure PCH DPLL SEL is set */
2599 temp = I915_READ(PCH_DPLL_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 if (pipe == 0 && (temp & TRANSA_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002601 temp |= (TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
Chris Wilson5eddb702010-09-11 13:48:45 +01002602 else if (pipe == 1 && (temp & TRANSB_DPLL_ENABLE) == 0)
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002603 temp |= (TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
2604 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002605 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002606
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002607 /* set transcoder timing, panel must allow it */
2608 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
2610 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
2611 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
2612
2613 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
2614 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
2615 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002616
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002617 intel_fdi_normal_train(crtc);
2618
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002619 /* For PCH DP, enable TRANS_DP_CTL */
2620 if (HAS_PCH_CPT(dev) &&
2621 intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002622 reg = TRANS_DP_CTL(pipe);
2623 temp = I915_READ(reg);
2624 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002625 TRANS_DP_SYNC_MASK |
2626 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 temp |= (TRANS_DP_OUTPUT_ENABLE |
2628 TRANS_DP_ENH_FRAMING);
Eric Anholt220cad32010-11-18 09:32:58 +08002629 temp |= TRANS_DP_8BPC;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002630
2631 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002633 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002635
2636 switch (intel_trans_dp_port_sel(crtc)) {
2637 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01002638 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002639 break;
2640 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002642 break;
2643 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01002644 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002645 break;
2646 default:
2647 DRM_DEBUG_KMS("Wrong PCH DP port return. Guess port B\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002648 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002649 break;
2650 }
2651
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002653 }
2654
Jesse Barnes040484a2011-01-03 12:14:26 -08002655 intel_enable_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002656}
2657
2658static void ironlake_crtc_enable(struct drm_crtc *crtc)
2659{
2660 struct drm_device *dev = crtc->dev;
2661 struct drm_i915_private *dev_priv = dev->dev_private;
2662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2663 int pipe = intel_crtc->pipe;
2664 int plane = intel_crtc->plane;
2665 u32 temp;
2666 bool is_pch_port;
2667
2668 if (intel_crtc->active)
2669 return;
2670
2671 intel_crtc->active = true;
2672 intel_update_watermarks(dev);
2673
2674 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
2675 temp = I915_READ(PCH_LVDS);
2676 if ((temp & LVDS_PORT_EN) == 0)
2677 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
2678 }
2679
2680 is_pch_port = intel_crtc_driving_pch(crtc);
2681
2682 if (is_pch_port)
Jesse Barnes357555c2011-04-28 15:09:55 -07002683 ironlake_fdi_pll_enable(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002684 else
2685 ironlake_fdi_disable(crtc);
2686
2687 /* Enable panel fitting for LVDS */
2688 if (dev_priv->pch_pf_size &&
2689 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
2690 /* Force use of hard-coded filter coefficients
2691 * as some pre-programmed values are broken,
2692 * e.g. x201.
2693 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002694 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
2695 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
2696 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08002697 }
2698
2699 intel_enable_pipe(dev_priv, pipe, is_pch_port);
2700 intel_enable_plane(dev_priv, plane, pipe);
2701
2702 if (is_pch_port)
2703 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002704
2705 intel_crtc_load_lut(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002706
2707 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002708 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002709 mutex_unlock(&dev->struct_mutex);
2710
Chris Wilson6b383a72010-09-13 13:54:26 +01002711 intel_crtc_update_cursor(crtc, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002712}
2713
2714static void ironlake_crtc_disable(struct drm_crtc *crtc)
2715{
2716 struct drm_device *dev = crtc->dev;
2717 struct drm_i915_private *dev_priv = dev->dev_private;
2718 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2719 int pipe = intel_crtc->pipe;
2720 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002721 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002722
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002723 if (!intel_crtc->active)
2724 return;
2725
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002726 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002727 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01002728 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01002729
Jesse Barnesb24e7172011-01-04 15:09:30 -08002730 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002731
2732 if (dev_priv->cfb_plane == plane &&
2733 dev_priv->display.disable_fbc)
2734 dev_priv->display.disable_fbc(dev);
2735
Jesse Barnesb24e7172011-01-04 15:09:30 -08002736 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002737
Jesse Barnes6be4a602010-09-10 10:26:01 -07002738 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002739 I915_WRITE(PF_CTL(pipe), 0);
2740 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002741
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002742 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002743
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002744 /* This is a horrible layering violation; we should be doing this in
2745 * the connector/encoder ->prepare instead, but we don't always have
2746 * enough information there about the config to know whether it will
2747 * actually be necessary or just cause undesired flicker.
2748 */
2749 intel_disable_pch_ports(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002750
Jesse Barnes040484a2011-01-03 12:14:26 -08002751 intel_disable_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002752
Jesse Barnes6be4a602010-09-10 10:26:01 -07002753 if (HAS_PCH_CPT(dev)) {
2754 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002755 reg = TRANS_DP_CTL(pipe);
2756 temp = I915_READ(reg);
2757 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08002758 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01002759 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002760
2761 /* disable DPLL_SEL */
2762 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002763 switch (pipe) {
2764 case 0:
2765 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL);
2766 break;
2767 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07002768 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002769 break;
2770 case 2:
2771 /* FIXME: manage transcoder PLLs? */
2772 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
2773 break;
2774 default:
2775 BUG(); /* wtf */
2776 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07002777 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002778 }
2779
2780 /* disable PCH DPLL */
Jesse Barnes92f25842011-01-04 15:09:34 -08002781 intel_disable_pch_pll(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002782
2783 /* Switch from PCDclk to Rawclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 reg = FDI_RX_CTL(pipe);
2785 temp = I915_READ(reg);
2786 I915_WRITE(reg, temp & ~FDI_PCDCLK);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002787
2788 /* Disable CPU FDI TX PLL */
Chris Wilson5eddb702010-09-11 13:48:45 +01002789 reg = FDI_TX_CTL(pipe);
2790 temp = I915_READ(reg);
2791 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2792
2793 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002794 udelay(100);
2795
Chris Wilson5eddb702010-09-11 13:48:45 +01002796 reg = FDI_RX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002799
2800 /* Wait for the clocks to turn off. */
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 POSTING_READ(reg);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002802 udelay(100);
Chris Wilson6b383a72010-09-13 13:54:26 +01002803
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002804 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002805 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002806
2807 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01002808 intel_update_fbc(dev);
2809 intel_clear_scanline_wait(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01002810 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002811}
2812
2813static void ironlake_crtc_dpms(struct drm_crtc *crtc, int mode)
2814{
2815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2816 int pipe = intel_crtc->pipe;
2817 int plane = intel_crtc->plane;
2818
Zhenyu Wang2c072452009-06-05 15:38:42 +08002819 /* XXX: When our outputs are all unaware of DPMS modes other than off
2820 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2821 */
2822 switch (mode) {
2823 case DRM_MODE_DPMS_ON:
2824 case DRM_MODE_DPMS_STANDBY:
2825 case DRM_MODE_DPMS_SUSPEND:
Chris Wilson868dc582010-08-07 11:01:31 +01002826 DRM_DEBUG_KMS("crtc %d/%d dpms on\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002827 ironlake_crtc_enable(crtc);
Chris Wilson868dc582010-08-07 11:01:31 +01002828 break;
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002829
Zhenyu Wang2c072452009-06-05 15:38:42 +08002830 case DRM_MODE_DPMS_OFF:
Chris Wilson868dc582010-08-07 11:01:31 +01002831 DRM_DEBUG_KMS("crtc %d/%d dpms off\n", pipe, plane);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002832 ironlake_crtc_disable(crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08002833 break;
2834 }
2835}
2836
Daniel Vetter02e792f2009-09-15 22:57:34 +02002837static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
2838{
Daniel Vetter02e792f2009-09-15 22:57:34 +02002839 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01002840 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002841 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02002842
Chris Wilson23f09ce2010-08-12 13:53:37 +01002843 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00002844 dev_priv->mm.interruptible = false;
2845 (void) intel_overlay_switch_off(intel_crtc->overlay);
2846 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01002847 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02002848 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02002849
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01002850 /* Let userspace switch the overlay on again. In most cases userspace
2851 * has to recompute where to put it anyway.
2852 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02002853}
2854
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002855static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08002856{
2857 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002858 struct drm_i915_private *dev_priv = dev->dev_private;
2859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2860 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07002861 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08002862
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002863 if (intel_crtc->active)
2864 return;
2865
2866 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01002867 intel_update_watermarks(dev);
2868
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002869 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002870 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002871 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002872
2873 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01002874 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002875
2876 /* Give the overlay scaler a chance to enable if it's on this pipe */
2877 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01002878 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002879}
2880
2881static void i9xx_crtc_disable(struct drm_crtc *crtc)
2882{
2883 struct drm_device *dev = crtc->dev;
2884 struct drm_i915_private *dev_priv = dev->dev_private;
2885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2886 int pipe = intel_crtc->pipe;
2887 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002888
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002889 if (!intel_crtc->active)
2890 return;
2891
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002892 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002893 intel_crtc_wait_for_pending_flips(crtc);
2894 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002895 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01002896 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002897
2898 if (dev_priv->cfb_plane == plane &&
2899 dev_priv->display.disable_fbc)
2900 dev_priv->display.disable_fbc(dev);
2901
Jesse Barnesb24e7172011-01-04 15:09:30 -08002902 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002903 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08002904 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002905
Chris Wilsonf7abfe82010-09-13 14:19:16 +01002906 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01002907 intel_update_fbc(dev);
2908 intel_update_watermarks(dev);
2909 intel_clear_scanline_wait(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002910}
2911
2912static void i9xx_crtc_dpms(struct drm_crtc *crtc, int mode)
2913{
Jesse Barnes79e53942008-11-07 14:24:08 -08002914 /* XXX: When our outputs are all unaware of DPMS modes other than off
2915 * and on, we should map those modes to DRM_MODE_DPMS_OFF in the CRTC.
2916 */
2917 switch (mode) {
2918 case DRM_MODE_DPMS_ON:
2919 case DRM_MODE_DPMS_STANDBY:
2920 case DRM_MODE_DPMS_SUSPEND:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002921 i9xx_crtc_enable(crtc);
2922 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08002923 case DRM_MODE_DPMS_OFF:
Jesse Barnes0b8765c62010-09-10 10:31:34 -07002924 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002925 break;
2926 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08002927}
2928
2929/**
2930 * Sets the power management mode of the pipe and plane.
Zhenyu Wang2c072452009-06-05 15:38:42 +08002931 */
2932static void intel_crtc_dpms(struct drm_crtc *crtc, int mode)
2933{
2934 struct drm_device *dev = crtc->dev;
Jesse Barnese70236a2009-09-21 10:42:27 -07002935 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002936 struct drm_i915_master_private *master_priv;
2937 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2938 int pipe = intel_crtc->pipe;
2939 bool enabled;
2940
Chris Wilson032d2a02010-09-06 16:17:22 +01002941 if (intel_crtc->dpms_mode == mode)
2942 return;
2943
Chris Wilsondebcadd2010-08-07 11:01:33 +01002944 intel_crtc->dpms_mode = mode;
Chris Wilsondebcadd2010-08-07 11:01:33 +01002945
Jesse Barnese70236a2009-09-21 10:42:27 -07002946 dev_priv->display.dpms(crtc, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08002947
2948 if (!dev->primary->master)
2949 return;
2950
2951 master_priv = dev->primary->master->driver_priv;
2952 if (!master_priv->sarea_priv)
2953 return;
2954
2955 enabled = crtc->enabled && mode != DRM_MODE_DPMS_OFF;
2956
2957 switch (pipe) {
2958 case 0:
2959 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
2960 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
2961 break;
2962 case 1:
2963 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
2964 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
2965 break;
2966 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002967 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08002968 break;
2969 }
Jesse Barnes79e53942008-11-07 14:24:08 -08002970}
2971
Chris Wilsoncdd59982010-09-08 16:30:16 +01002972static void intel_crtc_disable(struct drm_crtc *crtc)
2973{
2974 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
2975 struct drm_device *dev = crtc->dev;
2976
2977 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
2978
2979 if (crtc->fb) {
2980 mutex_lock(&dev->struct_mutex);
2981 i915_gem_object_unpin(to_intel_framebuffer(crtc->fb)->obj);
2982 mutex_unlock(&dev->struct_mutex);
2983 }
2984}
2985
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002986/* Prepare for a mode set.
2987 *
2988 * Note we could be a lot smarter here. We need to figure out which outputs
2989 * will be enabled, which disabled (in short, how the config will changes)
2990 * and perform the minimum necessary steps to accomplish that, e.g. updating
2991 * watermarks, FBC configuration, making sure PLLs are programmed correctly,
2992 * panel fitting is in the proper state, etc.
2993 */
2994static void i9xx_crtc_prepare(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002995{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002996 i9xx_crtc_disable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08002997}
2998
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07002999static void i9xx_crtc_commit(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003000{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003001 i9xx_crtc_enable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003002}
3003
3004static void ironlake_crtc_prepare(struct drm_crtc *crtc)
3005{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003006 ironlake_crtc_disable(crtc);
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003007}
3008
3009static void ironlake_crtc_commit(struct drm_crtc *crtc)
3010{
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07003011 ironlake_crtc_enable(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08003012}
3013
3014void intel_encoder_prepare (struct drm_encoder *encoder)
3015{
3016 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3017 /* lvds has its own version of prepare see intel_lvds_prepare */
3018 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
3019}
3020
3021void intel_encoder_commit (struct drm_encoder *encoder)
3022{
3023 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
3024 /* lvds has its own version of commit see intel_lvds_commit */
3025 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
3026}
3027
Chris Wilsonea5b2132010-08-04 13:50:23 +01003028void intel_encoder_destroy(struct drm_encoder *encoder)
3029{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003030 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003031
Chris Wilsonea5b2132010-08-04 13:50:23 +01003032 drm_encoder_cleanup(encoder);
3033 kfree(intel_encoder);
3034}
3035
Jesse Barnes79e53942008-11-07 14:24:08 -08003036static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
3037 struct drm_display_mode *mode,
3038 struct drm_display_mode *adjusted_mode)
3039{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003040 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003041
Eric Anholtbad720f2009-10-22 16:11:14 -07003042 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003043 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003044 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3045 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003046 }
Chris Wilson89749352010-09-12 18:25:19 +01003047
3048 /* XXX some encoders set the crtcinfo, others don't.
3049 * Obviously we need some form of conflict resolution here...
3050 */
3051 if (adjusted_mode->crtc_htotal == 0)
3052 drm_mode_set_crtcinfo(adjusted_mode, 0);
3053
Jesse Barnes79e53942008-11-07 14:24:08 -08003054 return true;
3055}
3056
Jesse Barnese70236a2009-09-21 10:42:27 -07003057static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003058{
Jesse Barnese70236a2009-09-21 10:42:27 -07003059 return 400000;
3060}
Jesse Barnes79e53942008-11-07 14:24:08 -08003061
Jesse Barnese70236a2009-09-21 10:42:27 -07003062static int i915_get_display_clock_speed(struct drm_device *dev)
3063{
3064 return 333000;
3065}
Jesse Barnes79e53942008-11-07 14:24:08 -08003066
Jesse Barnese70236a2009-09-21 10:42:27 -07003067static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
3068{
3069 return 200000;
3070}
Jesse Barnes79e53942008-11-07 14:24:08 -08003071
Jesse Barnese70236a2009-09-21 10:42:27 -07003072static int i915gm_get_display_clock_speed(struct drm_device *dev)
3073{
3074 u16 gcfgc = 0;
3075
3076 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
3077
3078 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08003079 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07003080 else {
3081 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
3082 case GC_DISPLAY_CLOCK_333_MHZ:
3083 return 333000;
3084 default:
3085 case GC_DISPLAY_CLOCK_190_200_MHZ:
3086 return 190000;
3087 }
3088 }
3089}
Jesse Barnes79e53942008-11-07 14:24:08 -08003090
Jesse Barnese70236a2009-09-21 10:42:27 -07003091static int i865_get_display_clock_speed(struct drm_device *dev)
3092{
3093 return 266000;
3094}
3095
3096static int i855_get_display_clock_speed(struct drm_device *dev)
3097{
3098 u16 hpllcc = 0;
3099 /* Assume that the hardware is in the high speed state. This
3100 * should be the default.
3101 */
3102 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
3103 case GC_CLOCK_133_200:
3104 case GC_CLOCK_100_200:
3105 return 200000;
3106 case GC_CLOCK_166_250:
3107 return 250000;
3108 case GC_CLOCK_100_133:
3109 return 133000;
3110 }
3111
3112 /* Shouldn't happen */
3113 return 0;
3114}
3115
3116static int i830_get_display_clock_speed(struct drm_device *dev)
3117{
3118 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08003119}
3120
Zhenyu Wang2c072452009-06-05 15:38:42 +08003121struct fdi_m_n {
3122 u32 tu;
3123 u32 gmch_m;
3124 u32 gmch_n;
3125 u32 link_m;
3126 u32 link_n;
3127};
3128
3129static void
3130fdi_reduce_ratio(u32 *num, u32 *den)
3131{
3132 while (*num > 0xffffff || *den > 0xffffff) {
3133 *num >>= 1;
3134 *den >>= 1;
3135 }
3136}
3137
Zhenyu Wang2c072452009-06-05 15:38:42 +08003138static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003139ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
3140 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003141{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003142 m_n->tu = 64; /* default size */
3143
Chris Wilson22ed1112010-12-04 01:01:29 +00003144 /* BUG_ON(pixel_clock > INT_MAX / 36); */
3145 m_n->gmch_m = bits_per_pixel * pixel_clock;
3146 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003147 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
3148
Chris Wilson22ed1112010-12-04 01:01:29 +00003149 m_n->link_m = pixel_clock;
3150 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003151 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
3152}
3153
3154
Shaohua Li7662c8b2009-06-26 11:23:55 +08003155struct intel_watermark_params {
3156 unsigned long fifo_size;
3157 unsigned long max_wm;
3158 unsigned long default_wm;
3159 unsigned long guard_size;
3160 unsigned long cacheline_size;
3161};
3162
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003163/* Pineview has different values for various configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003164static const struct intel_watermark_params pineview_display_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003165 PINEVIEW_DISPLAY_FIFO,
3166 PINEVIEW_MAX_WM,
3167 PINEVIEW_DFT_WM,
3168 PINEVIEW_GUARD_WM,
3169 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003170};
Chris Wilsond2102462011-01-24 17:43:27 +00003171static const struct intel_watermark_params pineview_display_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003172 PINEVIEW_DISPLAY_FIFO,
3173 PINEVIEW_MAX_WM,
3174 PINEVIEW_DFT_HPLLOFF_WM,
3175 PINEVIEW_GUARD_WM,
3176 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003177};
Chris Wilsond2102462011-01-24 17:43:27 +00003178static const struct intel_watermark_params pineview_cursor_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003179 PINEVIEW_CURSOR_FIFO,
3180 PINEVIEW_CURSOR_MAX_WM,
3181 PINEVIEW_CURSOR_DFT_WM,
3182 PINEVIEW_CURSOR_GUARD_WM,
3183 PINEVIEW_FIFO_LINE_SIZE,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003184};
Chris Wilsond2102462011-01-24 17:43:27 +00003185static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003186 PINEVIEW_CURSOR_FIFO,
3187 PINEVIEW_CURSOR_MAX_WM,
3188 PINEVIEW_CURSOR_DFT_WM,
3189 PINEVIEW_CURSOR_GUARD_WM,
3190 PINEVIEW_FIFO_LINE_SIZE
Shaohua Li7662c8b2009-06-26 11:23:55 +08003191};
Chris Wilsond2102462011-01-24 17:43:27 +00003192static const struct intel_watermark_params g4x_wm_info = {
Jesse Barnes0e442c62009-10-19 10:09:33 +09003193 G4X_FIFO_SIZE,
3194 G4X_MAX_WM,
3195 G4X_MAX_WM,
3196 2,
3197 G4X_FIFO_LINE_SIZE,
3198};
Chris Wilsond2102462011-01-24 17:43:27 +00003199static const struct intel_watermark_params g4x_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003200 I965_CURSOR_FIFO,
3201 I965_CURSOR_MAX_WM,
3202 I965_CURSOR_DFT_WM,
3203 2,
3204 G4X_FIFO_LINE_SIZE,
3205};
Chris Wilsond2102462011-01-24 17:43:27 +00003206static const struct intel_watermark_params i965_cursor_wm_info = {
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003207 I965_CURSOR_FIFO,
3208 I965_CURSOR_MAX_WM,
3209 I965_CURSOR_DFT_WM,
3210 2,
3211 I915_FIFO_LINE_SIZE,
3212};
Chris Wilsond2102462011-01-24 17:43:27 +00003213static const struct intel_watermark_params i945_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003214 I945_FIFO_SIZE,
3215 I915_MAX_WM,
3216 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003217 2,
3218 I915_FIFO_LINE_SIZE
3219};
Chris Wilsond2102462011-01-24 17:43:27 +00003220static const struct intel_watermark_params i915_wm_info = {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003221 I915_FIFO_SIZE,
3222 I915_MAX_WM,
3223 1,
3224 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003225 I915_FIFO_LINE_SIZE
3226};
Chris Wilsond2102462011-01-24 17:43:27 +00003227static const struct intel_watermark_params i855_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003228 I855GM_FIFO_SIZE,
3229 I915_MAX_WM,
3230 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003231 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003232 I830_FIFO_LINE_SIZE
3233};
Chris Wilsond2102462011-01-24 17:43:27 +00003234static const struct intel_watermark_params i830_wm_info = {
Shaohua Li7662c8b2009-06-26 11:23:55 +08003235 I830_FIFO_SIZE,
3236 I915_MAX_WM,
3237 1,
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003238 2,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003239 I830_FIFO_LINE_SIZE
3240};
3241
Chris Wilsond2102462011-01-24 17:43:27 +00003242static const struct intel_watermark_params ironlake_display_wm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003243 ILK_DISPLAY_FIFO,
3244 ILK_DISPLAY_MAXWM,
3245 ILK_DISPLAY_DFTWM,
3246 2,
3247 ILK_FIFO_LINE_SIZE
3248};
Chris Wilsond2102462011-01-24 17:43:27 +00003249static const struct intel_watermark_params ironlake_cursor_wm_info = {
Zhao Yakuic936f442010-06-12 14:32:26 +08003250 ILK_CURSOR_FIFO,
3251 ILK_CURSOR_MAXWM,
3252 ILK_CURSOR_DFTWM,
3253 2,
3254 ILK_FIFO_LINE_SIZE
3255};
Chris Wilsond2102462011-01-24 17:43:27 +00003256static const struct intel_watermark_params ironlake_display_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003257 ILK_DISPLAY_SR_FIFO,
3258 ILK_DISPLAY_MAX_SRWM,
3259 ILK_DISPLAY_DFT_SRWM,
3260 2,
3261 ILK_FIFO_LINE_SIZE
3262};
Chris Wilsond2102462011-01-24 17:43:27 +00003263static const struct intel_watermark_params ironlake_cursor_srwm_info = {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003264 ILK_CURSOR_SR_FIFO,
3265 ILK_CURSOR_MAX_SRWM,
3266 ILK_CURSOR_DFT_SRWM,
3267 2,
3268 ILK_FIFO_LINE_SIZE
3269};
3270
Chris Wilsond2102462011-01-24 17:43:27 +00003271static const struct intel_watermark_params sandybridge_display_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003272 SNB_DISPLAY_FIFO,
3273 SNB_DISPLAY_MAXWM,
3274 SNB_DISPLAY_DFTWM,
3275 2,
3276 SNB_FIFO_LINE_SIZE
3277};
Chris Wilsond2102462011-01-24 17:43:27 +00003278static const struct intel_watermark_params sandybridge_cursor_wm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003279 SNB_CURSOR_FIFO,
3280 SNB_CURSOR_MAXWM,
3281 SNB_CURSOR_DFTWM,
3282 2,
3283 SNB_FIFO_LINE_SIZE
3284};
Chris Wilsond2102462011-01-24 17:43:27 +00003285static const struct intel_watermark_params sandybridge_display_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003286 SNB_DISPLAY_SR_FIFO,
3287 SNB_DISPLAY_MAX_SRWM,
3288 SNB_DISPLAY_DFT_SRWM,
3289 2,
3290 SNB_FIFO_LINE_SIZE
3291};
Chris Wilsond2102462011-01-24 17:43:27 +00003292static const struct intel_watermark_params sandybridge_cursor_srwm_info = {
Yuanhan Liu13982612010-12-15 15:42:31 +08003293 SNB_CURSOR_SR_FIFO,
3294 SNB_CURSOR_MAX_SRWM,
3295 SNB_CURSOR_DFT_SRWM,
3296 2,
3297 SNB_FIFO_LINE_SIZE
3298};
3299
3300
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003301/**
3302 * intel_calculate_wm - calculate watermark level
3303 * @clock_in_khz: pixel clock
3304 * @wm: chip FIFO params
3305 * @pixel_size: display pixel size
3306 * @latency_ns: memory latency for the platform
3307 *
3308 * Calculate the watermark level (the level at which the display plane will
3309 * start fetching from memory again). Each chip has a different display
3310 * FIFO size and allocation, so the caller needs to figure that out and pass
3311 * in the correct intel_watermark_params structure.
3312 *
3313 * As the pixel clock runs, the FIFO will be drained at a rate that depends
3314 * on the pixel size. When it reaches the watermark level, it'll start
3315 * fetching FIFO line sized based chunks from memory until the FIFO fills
3316 * past the watermark point. If the FIFO drains completely, a FIFO underrun
3317 * will occur, and a display engine hang could result.
3318 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003319static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
Chris Wilsond2102462011-01-24 17:43:27 +00003320 const struct intel_watermark_params *wm,
3321 int fifo_size,
Shaohua Li7662c8b2009-06-26 11:23:55 +08003322 int pixel_size,
3323 unsigned long latency_ns)
3324{
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003325 long entries_required, wm_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003326
Jesse Barnesd6604672009-09-11 12:25:56 -07003327 /*
3328 * Note: we need to make sure we don't overflow for various clock &
3329 * latency values.
3330 * clocks go from a few thousand to several hundred thousand.
3331 * latency is usually a few thousand
3332 */
3333 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
3334 1000;
Chris Wilson8de9b312010-07-19 19:59:52 +01003335 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003336
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003337 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003338
Chris Wilsond2102462011-01-24 17:43:27 +00003339 wm_size = fifo_size - (entries_required + wm->guard_size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003340
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003341 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003342
Jesse Barnes390c4dd2009-07-16 13:01:01 -07003343 /* Don't promote wm_size to unsigned... */
3344 if (wm_size > (long)wm->max_wm)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003345 wm_size = wm->max_wm;
Chris Wilsonc3add4b2010-09-08 09:14:08 +01003346 if (wm_size <= 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003347 wm_size = wm->default_wm;
3348 return wm_size;
3349}
3350
3351struct cxsr_latency {
3352 int is_desktop;
Li Peng95534262010-05-18 18:58:44 +08003353 int is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003354 unsigned long fsb_freq;
3355 unsigned long mem_freq;
3356 unsigned long display_sr;
3357 unsigned long display_hpll_disable;
3358 unsigned long cursor_sr;
3359 unsigned long cursor_hpll_disable;
3360};
3361
Chris Wilson403c89f2010-08-04 15:25:31 +01003362static const struct cxsr_latency cxsr_latency_table[] = {
Li Peng95534262010-05-18 18:58:44 +08003363 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
3364 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
3365 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
3366 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
3367 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003368
Li Peng95534262010-05-18 18:58:44 +08003369 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
3370 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
3371 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
3372 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
3373 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003374
Li Peng95534262010-05-18 18:58:44 +08003375 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
3376 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
3377 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
3378 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
3379 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003380
Li Peng95534262010-05-18 18:58:44 +08003381 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
3382 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
3383 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
3384 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
3385 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003386
Li Peng95534262010-05-18 18:58:44 +08003387 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
3388 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
3389 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
3390 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
3391 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003392
Li Peng95534262010-05-18 18:58:44 +08003393 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
3394 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
3395 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
3396 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
3397 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003398};
3399
Chris Wilson403c89f2010-08-04 15:25:31 +01003400static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
3401 int is_ddr3,
3402 int fsb,
3403 int mem)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003404{
Chris Wilson403c89f2010-08-04 15:25:31 +01003405 const struct cxsr_latency *latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003406 int i;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003407
3408 if (fsb == 0 || mem == 0)
3409 return NULL;
3410
3411 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
3412 latency = &cxsr_latency_table[i];
3413 if (is_desktop == latency->is_desktop &&
Li Peng95534262010-05-18 18:58:44 +08003414 is_ddr3 == latency->is_ddr3 &&
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303415 fsb == latency->fsb_freq && mem == latency->mem_freq)
3416 return latency;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003417 }
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303418
Zhao Yakui28c97732009-10-09 11:39:41 +08003419 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Jaswinder Singh Rajputdecbbcd2009-09-12 23:15:07 +05303420
3421 return NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003422}
3423
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003424static void pineview_disable_cxsr(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003425{
3426 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003427
3428 /* deactivate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003429 I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003430}
3431
Jesse Barnesbcc24fb2009-08-31 10:24:31 -07003432/*
3433 * Latency for FIFO fetches is dependent on several factors:
3434 * - memory configuration (speed, channels)
3435 * - chipset
3436 * - current MCH state
3437 * It can be fairly high in some situations, so here we assume a fairly
3438 * pessimal value. It's a tradeoff between extra memory fetches (if we
3439 * set this value too high, the FIFO will fetch frequently to stay full)
3440 * and power consumption (set it too low to save power and we might see
3441 * FIFO underruns and display "flicker").
3442 *
3443 * A value of 5us seems to be a good balance; safe for very low end
3444 * platforms but not overly aggressive on lower latency configs.
3445 */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003446static const int latency_ns = 5000;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003447
Jesse Barnese70236a2009-09-21 10:42:27 -07003448static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003449{
3450 struct drm_i915_private *dev_priv = dev->dev_private;
3451 uint32_t dsparb = I915_READ(DSPARB);
3452 int size;
3453
Chris Wilson8de9b312010-07-19 19:59:52 +01003454 size = dsparb & 0x7f;
3455 if (plane)
3456 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003457
Zhao Yakui28c97732009-10-09 11:39:41 +08003458 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003459 plane ? "B" : "A", size);
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003460
3461 return size;
3462}
Shaohua Li7662c8b2009-06-26 11:23:55 +08003463
Jesse Barnese70236a2009-09-21 10:42:27 -07003464static int i85x_get_fifo_size(struct drm_device *dev, int plane)
3465{
3466 struct drm_i915_private *dev_priv = dev->dev_private;
3467 uint32_t dsparb = I915_READ(DSPARB);
3468 int size;
3469
Chris Wilson8de9b312010-07-19 19:59:52 +01003470 size = dsparb & 0x1ff;
3471 if (plane)
3472 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
Jesse Barnese70236a2009-09-21 10:42:27 -07003473 size >>= 1; /* Convert to cachelines */
3474
Zhao Yakui28c97732009-10-09 11:39:41 +08003475 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003476 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003477
3478 return size;
3479}
3480
3481static int i845_get_fifo_size(struct drm_device *dev, int plane)
3482{
3483 struct drm_i915_private *dev_priv = dev->dev_private;
3484 uint32_t dsparb = I915_READ(DSPARB);
3485 int size;
3486
3487 size = dsparb & 0x7f;
3488 size >>= 2; /* Convert to cachelines */
3489
Zhao Yakui28c97732009-10-09 11:39:41 +08003490 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003491 plane ? "B" : "A",
3492 size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003493
3494 return size;
3495}
3496
3497static int i830_get_fifo_size(struct drm_device *dev, int plane)
3498{
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 uint32_t dsparb = I915_READ(DSPARB);
3501 int size;
3502
3503 size = dsparb & 0x7f;
3504 size >>= 1; /* Convert to cachelines */
3505
Zhao Yakui28c97732009-10-09 11:39:41 +08003506 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
Chris Wilson5eddb702010-09-11 13:48:45 +01003507 plane ? "B" : "A", size);
Jesse Barnese70236a2009-09-21 10:42:27 -07003508
3509 return size;
3510}
3511
Chris Wilsond2102462011-01-24 17:43:27 +00003512static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
3513{
3514 struct drm_crtc *crtc, *enabled = NULL;
3515
3516 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3517 if (crtc->enabled && crtc->fb) {
3518 if (enabled)
3519 return NULL;
3520 enabled = crtc;
3521 }
3522 }
3523
3524 return enabled;
3525}
3526
3527static void pineview_update_wm(struct drm_device *dev)
Zhao Yakuid4294342010-03-22 22:45:36 +08003528{
3529 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003530 struct drm_crtc *crtc;
Chris Wilson403c89f2010-08-04 15:25:31 +01003531 const struct cxsr_latency *latency;
Zhao Yakuid4294342010-03-22 22:45:36 +08003532 u32 reg;
3533 unsigned long wm;
Zhao Yakuid4294342010-03-22 22:45:36 +08003534
Chris Wilson403c89f2010-08-04 15:25:31 +01003535 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
Li Peng95534262010-05-18 18:58:44 +08003536 dev_priv->fsb_freq, dev_priv->mem_freq);
Zhao Yakuid4294342010-03-22 22:45:36 +08003537 if (!latency) {
3538 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
3539 pineview_disable_cxsr(dev);
3540 return;
3541 }
3542
Chris Wilsond2102462011-01-24 17:43:27 +00003543 crtc = single_enabled_crtc(dev);
3544 if (crtc) {
3545 int clock = crtc->mode.clock;
3546 int pixel_size = crtc->fb->bits_per_pixel / 8;
Zhao Yakuid4294342010-03-22 22:45:36 +08003547
3548 /* Display SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003549 wm = intel_calculate_wm(clock, &pineview_display_wm,
3550 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003551 pixel_size, latency->display_sr);
3552 reg = I915_READ(DSPFW1);
3553 reg &= ~DSPFW_SR_MASK;
3554 reg |= wm << DSPFW_SR_SHIFT;
3555 I915_WRITE(DSPFW1, reg);
3556 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
3557
3558 /* cursor SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003559 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
3560 pineview_display_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003561 pixel_size, latency->cursor_sr);
3562 reg = I915_READ(DSPFW3);
3563 reg &= ~DSPFW_CURSOR_SR_MASK;
3564 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
3565 I915_WRITE(DSPFW3, reg);
3566
3567 /* Display HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003568 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
3569 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003570 pixel_size, latency->display_hpll_disable);
3571 reg = I915_READ(DSPFW3);
3572 reg &= ~DSPFW_HPLL_SR_MASK;
3573 reg |= wm & DSPFW_HPLL_SR_MASK;
3574 I915_WRITE(DSPFW3, reg);
3575
3576 /* cursor HPLL off SR */
Chris Wilsond2102462011-01-24 17:43:27 +00003577 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
3578 pineview_display_hplloff_wm.fifo_size,
Zhao Yakuid4294342010-03-22 22:45:36 +08003579 pixel_size, latency->cursor_hpll_disable);
3580 reg = I915_READ(DSPFW3);
3581 reg &= ~DSPFW_HPLL_CURSOR_MASK;
3582 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
3583 I915_WRITE(DSPFW3, reg);
3584 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
3585
3586 /* activate cxsr */
Chris Wilson3e33d942010-08-04 11:17:25 +01003587 I915_WRITE(DSPFW3,
3588 I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
Zhao Yakuid4294342010-03-22 22:45:36 +08003589 DRM_DEBUG_KMS("Self-refresh is enabled\n");
3590 } else {
3591 pineview_disable_cxsr(dev);
3592 DRM_DEBUG_KMS("Self-refresh is disabled\n");
3593 }
3594}
3595
Chris Wilson417ae142011-01-19 15:04:42 +00003596static bool g4x_compute_wm0(struct drm_device *dev,
3597 int plane,
3598 const struct intel_watermark_params *display,
3599 int display_latency_ns,
3600 const struct intel_watermark_params *cursor,
3601 int cursor_latency_ns,
3602 int *plane_wm,
3603 int *cursor_wm)
Jesse Barnes652c3932009-08-17 13:31:43 -07003604{
Chris Wilson417ae142011-01-19 15:04:42 +00003605 struct drm_crtc *crtc;
3606 int htotal, hdisplay, clock, pixel_size;
3607 int line_time_us, line_count;
3608 int entries, tlb_miss;
Jesse Barnes652c3932009-08-17 13:31:43 -07003609
Chris Wilson417ae142011-01-19 15:04:42 +00003610 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson5c72d062011-04-13 09:28:23 +01003611 if (crtc->fb == NULL || !crtc->enabled) {
3612 *cursor_wm = cursor->guard_size;
3613 *plane_wm = display->guard_size;
Chris Wilson417ae142011-01-19 15:04:42 +00003614 return false;
Chris Wilson5c72d062011-04-13 09:28:23 +01003615 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003616
Chris Wilson417ae142011-01-19 15:04:42 +00003617 htotal = crtc->mode.htotal;
3618 hdisplay = crtc->mode.hdisplay;
3619 clock = crtc->mode.clock;
3620 pixel_size = crtc->fb->bits_per_pixel / 8;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003621
Chris Wilson417ae142011-01-19 15:04:42 +00003622 /* Use the small buffer method to calculate plane watermark */
3623 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
3624 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
3625 if (tlb_miss > 0)
3626 entries += tlb_miss;
3627 entries = DIV_ROUND_UP(entries, display->cacheline_size);
3628 *plane_wm = entries + display->guard_size;
3629 if (*plane_wm > (int)display->max_wm)
3630 *plane_wm = display->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003631
Chris Wilson417ae142011-01-19 15:04:42 +00003632 /* Use the large buffer method to calculate cursor watermark */
3633 line_time_us = ((htotal * 1000) / clock);
3634 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
3635 entries = line_count * 64 * pixel_size;
3636 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
3637 if (tlb_miss > 0)
3638 entries += tlb_miss;
3639 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3640 *cursor_wm = entries + cursor->guard_size;
3641 if (*cursor_wm > (int)cursor->max_wm)
3642 *cursor_wm = (int)cursor->max_wm;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003643
Chris Wilson417ae142011-01-19 15:04:42 +00003644 return true;
3645}
Jesse Barnes0e442c62009-10-19 10:09:33 +09003646
Chris Wilson417ae142011-01-19 15:04:42 +00003647/*
3648 * Check the wm result.
3649 *
3650 * If any calculated watermark values is larger than the maximum value that
3651 * can be programmed into the associated watermark register, that watermark
3652 * must be disabled.
3653 */
3654static bool g4x_check_srwm(struct drm_device *dev,
3655 int display_wm, int cursor_wm,
3656 const struct intel_watermark_params *display,
3657 const struct intel_watermark_params *cursor)
3658{
3659 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
3660 display_wm, cursor_wm);
Jesse Barnes0e442c62009-10-19 10:09:33 +09003661
Chris Wilson417ae142011-01-19 15:04:42 +00003662 if (display_wm > display->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003663 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003664 display_wm, display->max_wm);
3665 return false;
Jesse Barnes0e442c62009-10-19 10:09:33 +09003666 }
3667
Chris Wilson417ae142011-01-19 15:04:42 +00003668 if (cursor_wm > cursor->max_wm) {
Joe Perchesbbb0aef52011-04-17 20:35:52 -07003669 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
Chris Wilson417ae142011-01-19 15:04:42 +00003670 cursor_wm, cursor->max_wm);
3671 return false;
3672 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003673
Chris Wilson417ae142011-01-19 15:04:42 +00003674 if (!(display_wm || cursor_wm)) {
3675 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
3676 return false;
3677 }
Jesse Barnes0e442c62009-10-19 10:09:33 +09003678
Chris Wilson417ae142011-01-19 15:04:42 +00003679 return true;
3680}
3681
3682static bool g4x_compute_srwm(struct drm_device *dev,
Chris Wilsond2102462011-01-24 17:43:27 +00003683 int plane,
3684 int latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003685 const struct intel_watermark_params *display,
3686 const struct intel_watermark_params *cursor,
3687 int *display_wm, int *cursor_wm)
3688{
Chris Wilsond2102462011-01-24 17:43:27 +00003689 struct drm_crtc *crtc;
3690 int hdisplay, htotal, pixel_size, clock;
Chris Wilson417ae142011-01-19 15:04:42 +00003691 unsigned long line_time_us;
3692 int line_count, line_size;
3693 int small, large;
3694 int entries;
3695
3696 if (!latency_ns) {
3697 *display_wm = *cursor_wm = 0;
3698 return false;
3699 }
3700
Chris Wilsond2102462011-01-24 17:43:27 +00003701 crtc = intel_get_crtc_for_plane(dev, plane);
3702 hdisplay = crtc->mode.hdisplay;
3703 htotal = crtc->mode.htotal;
3704 clock = crtc->mode.clock;
3705 pixel_size = crtc->fb->bits_per_pixel / 8;
3706
Chris Wilson417ae142011-01-19 15:04:42 +00003707 line_time_us = (htotal * 1000) / clock;
3708 line_count = (latency_ns / line_time_us + 1000) / 1000;
3709 line_size = hdisplay * pixel_size;
3710
3711 /* Use the minimum of the small and large buffer method for primary */
3712 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
3713 large = line_count * line_size;
3714
3715 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
3716 *display_wm = entries + display->guard_size;
3717
3718 /* calculate the self-refresh watermark for display cursor */
3719 entries = line_count * pixel_size * 64;
3720 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
3721 *cursor_wm = entries + cursor->guard_size;
3722
3723 return g4x_check_srwm(dev,
3724 *display_wm, *cursor_wm,
3725 display, cursor);
3726}
3727
Yuanhan Liu7ccb4a52011-03-18 07:37:35 +00003728#define single_plane_enabled(mask) is_power_of_2(mask)
Chris Wilsond2102462011-01-24 17:43:27 +00003729
3730static void g4x_update_wm(struct drm_device *dev)
Chris Wilson417ae142011-01-19 15:04:42 +00003731{
3732 static const int sr_latency_ns = 12000;
3733 struct drm_i915_private *dev_priv = dev->dev_private;
3734 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003735 int plane_sr, cursor_sr;
3736 unsigned int enabled = 0;
Chris Wilson417ae142011-01-19 15:04:42 +00003737
3738 if (g4x_compute_wm0(dev, 0,
3739 &g4x_wm_info, latency_ns,
3740 &g4x_cursor_wm_info, latency_ns,
3741 &planea_wm, &cursora_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003742 enabled |= 1;
Chris Wilson417ae142011-01-19 15:04:42 +00003743
3744 if (g4x_compute_wm0(dev, 1,
3745 &g4x_wm_info, latency_ns,
3746 &g4x_cursor_wm_info, latency_ns,
3747 &planeb_wm, &cursorb_wm))
Chris Wilsond2102462011-01-24 17:43:27 +00003748 enabled |= 2;
Chris Wilson417ae142011-01-19 15:04:42 +00003749
3750 plane_sr = cursor_sr = 0;
Chris Wilsond2102462011-01-24 17:43:27 +00003751 if (single_plane_enabled(enabled) &&
3752 g4x_compute_srwm(dev, ffs(enabled) - 1,
3753 sr_latency_ns,
Chris Wilson417ae142011-01-19 15:04:42 +00003754 &g4x_wm_info,
3755 &g4x_cursor_wm_info,
3756 &plane_sr, &cursor_sr))
3757 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
3758 else
3759 I915_WRITE(FW_BLC_SELF,
3760 I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
3761
Chris Wilson308977a2011-02-02 10:41:20 +00003762 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
3763 planea_wm, cursora_wm,
3764 planeb_wm, cursorb_wm,
3765 plane_sr, cursor_sr);
Chris Wilson417ae142011-01-19 15:04:42 +00003766
3767 I915_WRITE(DSPFW1,
3768 (plane_sr << DSPFW_SR_SHIFT) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003769 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
Chris Wilson417ae142011-01-19 15:04:42 +00003770 (planeb_wm << DSPFW_PLANEB_SHIFT) |
3771 planea_wm);
3772 I915_WRITE(DSPFW2,
3773 (I915_READ(DSPFW2) & DSPFW_CURSORA_MASK) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003774 (cursora_wm << DSPFW_CURSORA_SHIFT));
3775 /* HPLL off in SR has some issues on G4x... disable it */
Chris Wilson417ae142011-01-19 15:04:42 +00003776 I915_WRITE(DSPFW3,
3777 (I915_READ(DSPFW3) & ~DSPFW_HPLL_SR_EN) |
Jesse Barnes0e442c62009-10-19 10:09:33 +09003778 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Jesse Barnes652c3932009-08-17 13:31:43 -07003779}
3780
Chris Wilsond2102462011-01-24 17:43:27 +00003781static void i965_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003782{
3783 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003784 struct drm_crtc *crtc;
3785 int srwm = 1;
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003786 int cursor_sr = 16;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003787
Jesse Barnes1dc75462009-10-19 10:08:17 +09003788 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003789 crtc = single_enabled_crtc(dev);
3790 if (crtc) {
Jesse Barnes1dc75462009-10-19 10:08:17 +09003791 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003792 static const int sr_latency_ns = 12000;
Chris Wilsond2102462011-01-24 17:43:27 +00003793 int clock = crtc->mode.clock;
3794 int htotal = crtc->mode.htotal;
3795 int hdisplay = crtc->mode.hdisplay;
3796 int pixel_size = crtc->fb->bits_per_pixel / 8;
3797 unsigned long line_time_us;
3798 int entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003799
Chris Wilsond2102462011-01-24 17:43:27 +00003800 line_time_us = ((htotal * 1000) / clock);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003801
3802 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003803 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3804 pixel_size * hdisplay;
3805 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
Chris Wilsond2102462011-01-24 17:43:27 +00003806 srwm = I965_FIFO_SIZE - entries;
Jesse Barnes1dc75462009-10-19 10:08:17 +09003807 if (srwm < 0)
3808 srwm = 1;
Zhao Yakui1b07e042010-06-12 14:32:24 +08003809 srwm &= 0x1ff;
Chris Wilson308977a2011-02-02 10:41:20 +00003810 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
3811 entries, srwm);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003812
Chris Wilsond2102462011-01-24 17:43:27 +00003813 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson5eddb702010-09-11 13:48:45 +01003814 pixel_size * 64;
Chris Wilsond2102462011-01-24 17:43:27 +00003815 entries = DIV_ROUND_UP(entries,
Chris Wilson8de9b312010-07-19 19:59:52 +01003816 i965_cursor_wm_info.cacheline_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003817 cursor_sr = i965_cursor_wm_info.fifo_size -
Chris Wilsond2102462011-01-24 17:43:27 +00003818 (entries + i965_cursor_wm_info.guard_size);
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003819
3820 if (cursor_sr > i965_cursor_wm_info.max_wm)
3821 cursor_sr = i965_cursor_wm_info.max_wm;
3822
3823 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
3824 "cursor %d\n", srwm, cursor_sr);
3825
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003826 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003827 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
David John33c5fd12010-01-27 15:19:08 +05303828 } else {
3829 /* Turn off self refresh if both pipes are enabled */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003830 if (IS_CRESTLINE(dev))
Jesse Barnesadcdbc62010-06-30 13:49:37 -07003831 I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
3832 & ~FW_BLC_SELF_EN);
Jesse Barnes1dc75462009-10-19 10:08:17 +09003833 }
3834
3835 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
3836 srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003837
3838 /* 965 has limitations... */
Chris Wilson417ae142011-01-19 15:04:42 +00003839 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
3840 (8 << 16) | (8 << 8) | (8 << 0));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003841 I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003842 /* update cursor SR watermark */
3843 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Shaohua Li7662c8b2009-06-26 11:23:55 +08003844}
3845
Chris Wilsond2102462011-01-24 17:43:27 +00003846static void i9xx_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003847{
3848 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003849 const struct intel_watermark_params *wm_info;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003850 uint32_t fwater_lo;
3851 uint32_t fwater_hi;
Chris Wilsond2102462011-01-24 17:43:27 +00003852 int cwm, srwm = 1;
3853 int fifo_size;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003854 int planea_wm, planeb_wm;
Chris Wilsond2102462011-01-24 17:43:27 +00003855 struct drm_crtc *crtc, *enabled = NULL;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003856
Chris Wilson72557b42011-01-31 10:29:55 +00003857 if (IS_I945GM(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003858 wm_info = &i945_wm_info;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003859 else if (!IS_GEN2(dev))
Chris Wilsond2102462011-01-24 17:43:27 +00003860 wm_info = &i915_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003861 else
Chris Wilsond2102462011-01-24 17:43:27 +00003862 wm_info = &i855_wm_info;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003863
Chris Wilsond2102462011-01-24 17:43:27 +00003864 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
3865 crtc = intel_get_crtc_for_plane(dev, 0);
3866 if (crtc->enabled && crtc->fb) {
3867 planea_wm = intel_calculate_wm(crtc->mode.clock,
3868 wm_info, fifo_size,
3869 crtc->fb->bits_per_pixel / 8,
3870 latency_ns);
3871 enabled = crtc;
3872 } else
3873 planea_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003874
Chris Wilsond2102462011-01-24 17:43:27 +00003875 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
3876 crtc = intel_get_crtc_for_plane(dev, 1);
3877 if (crtc->enabled && crtc->fb) {
3878 planeb_wm = intel_calculate_wm(crtc->mode.clock,
3879 wm_info, fifo_size,
3880 crtc->fb->bits_per_pixel / 8,
3881 latency_ns);
3882 if (enabled == NULL)
3883 enabled = crtc;
3884 else
3885 enabled = NULL;
3886 } else
3887 planeb_wm = fifo_size - wm_info->guard_size;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003888
Zhao Yakui28c97732009-10-09 11:39:41 +08003889 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003890
3891 /*
3892 * Overlay gets an aggressive default since video jitter is bad.
3893 */
3894 cwm = 2;
3895
Alexander Lam18b21902011-01-03 13:28:56 -05003896 /* Play safe and disable self-refresh before adjusting watermarks. */
3897 if (IS_I945G(dev) || IS_I945GM(dev))
3898 I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
3899 else if (IS_I915GM(dev))
3900 I915_WRITE(INSTPM, I915_READ(INSTPM) & ~INSTPM_SELF_EN);
3901
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003902 /* Calc sr entries for one plane configs */
Chris Wilsond2102462011-01-24 17:43:27 +00003903 if (HAS_FW_BLC(dev) && enabled) {
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003904 /* self-refresh has much higher latency */
Tobias Klauser69e302a2009-12-23 14:14:34 +01003905 static const int sr_latency_ns = 6000;
Chris Wilsond2102462011-01-24 17:43:27 +00003906 int clock = enabled->mode.clock;
3907 int htotal = enabled->mode.htotal;
3908 int hdisplay = enabled->mode.hdisplay;
3909 int pixel_size = enabled->fb->bits_per_pixel / 8;
3910 unsigned long line_time_us;
3911 int entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003912
Chris Wilsond2102462011-01-24 17:43:27 +00003913 line_time_us = (htotal * 1000) / clock;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003914
3915 /* Use ns/us then divide to preserve precision */
Chris Wilsond2102462011-01-24 17:43:27 +00003916 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
3917 pixel_size * hdisplay;
3918 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
3919 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
3920 srwm = wm_info->fifo_size - entries;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003921 if (srwm < 0)
3922 srwm = 1;
Li Pengee980b82010-01-27 19:01:11 +08003923
3924 if (IS_I945G(dev) || IS_I945GM(dev))
Alexander Lam18b21902011-01-03 13:28:56 -05003925 I915_WRITE(FW_BLC_SELF,
3926 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
3927 else if (IS_I915GM(dev))
Li Pengee980b82010-01-27 19:01:11 +08003928 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003929 }
3930
Zhao Yakui28c97732009-10-09 11:39:41 +08003931 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01003932 planea_wm, planeb_wm, cwm, srwm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003933
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003934 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
3935 fwater_hi = (cwm & 0x1f);
3936
3937 /* Set request length to 8 cachelines per fetch */
3938 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
3939 fwater_hi = fwater_hi | (1 << 8);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003940
3941 I915_WRITE(FW_BLC, fwater_lo);
3942 I915_WRITE(FW_BLC2, fwater_hi);
Alexander Lam18b21902011-01-03 13:28:56 -05003943
Chris Wilsond2102462011-01-24 17:43:27 +00003944 if (HAS_FW_BLC(dev)) {
3945 if (enabled) {
3946 if (IS_I945G(dev) || IS_I945GM(dev))
3947 I915_WRITE(FW_BLC_SELF,
3948 FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
3949 else if (IS_I915GM(dev))
3950 I915_WRITE(INSTPM, I915_READ(INSTPM) | INSTPM_SELF_EN);
3951 DRM_DEBUG_KMS("memory self refresh enabled\n");
3952 } else
3953 DRM_DEBUG_KMS("memory self refresh disabled\n");
3954 }
Shaohua Li7662c8b2009-06-26 11:23:55 +08003955}
3956
Chris Wilsond2102462011-01-24 17:43:27 +00003957static void i830_update_wm(struct drm_device *dev)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003958{
3959 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00003960 struct drm_crtc *crtc;
3961 uint32_t fwater_lo;
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003962 int planea_wm;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003963
Chris Wilsond2102462011-01-24 17:43:27 +00003964 crtc = single_enabled_crtc(dev);
3965 if (crtc == NULL)
3966 return;
Shaohua Li7662c8b2009-06-26 11:23:55 +08003967
Chris Wilsond2102462011-01-24 17:43:27 +00003968 planea_wm = intel_calculate_wm(crtc->mode.clock, &i830_wm_info,
3969 dev_priv->display.get_fifo_size(dev, 0),
3970 crtc->fb->bits_per_pixel / 8,
3971 latency_ns);
3972 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
Jesse Barnesf3601322009-07-22 12:54:59 -07003973 fwater_lo |= (3<<8) | planea_wm;
3974
Zhao Yakui28c97732009-10-09 11:39:41 +08003975 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
Shaohua Li7662c8b2009-06-26 11:23:55 +08003976
3977 I915_WRITE(FW_BLC, fwater_lo);
3978}
3979
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003980#define ILK_LP0_PLANE_LATENCY 700
Zhao Yakuic936f442010-06-12 14:32:26 +08003981#define ILK_LP0_CURSOR_LATENCY 1300
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003982
Jesse Barnesb79d4992010-12-21 13:10:23 -08003983/*
3984 * Check the wm result.
3985 *
3986 * If any calculated watermark values is larger than the maximum value that
3987 * can be programmed into the associated watermark register, that watermark
3988 * must be disabled.
3989 */
3990static bool ironlake_check_srwm(struct drm_device *dev, int level,
3991 int fbc_wm, int display_wm, int cursor_wm,
3992 const struct intel_watermark_params *display,
3993 const struct intel_watermark_params *cursor)
3994{
3995 struct drm_i915_private *dev_priv = dev->dev_private;
3996
3997 DRM_DEBUG_KMS("watermark %d: display plane %d, fbc lines %d,"
3998 " cursor %d\n", level, display_wm, fbc_wm, cursor_wm);
3999
4000 if (fbc_wm > SNB_FBC_MAX_SRWM) {
4001 DRM_DEBUG_KMS("fbc watermark(%d) is too large(%d), disabling wm%d+\n",
4002 fbc_wm, SNB_FBC_MAX_SRWM, level);
4003
4004 /* fbc has it's own way to disable FBC WM */
4005 I915_WRITE(DISP_ARB_CTL,
4006 I915_READ(DISP_ARB_CTL) | DISP_FBC_WM_DIS);
4007 return false;
4008 }
4009
4010 if (display_wm > display->max_wm) {
4011 DRM_DEBUG_KMS("display watermark(%d) is too large(%d), disabling wm%d+\n",
4012 display_wm, SNB_DISPLAY_MAX_SRWM, level);
4013 return false;
4014 }
4015
4016 if (cursor_wm > cursor->max_wm) {
4017 DRM_DEBUG_KMS("cursor watermark(%d) is too large(%d), disabling wm%d+\n",
4018 cursor_wm, SNB_CURSOR_MAX_SRWM, level);
4019 return false;
4020 }
4021
4022 if (!(fbc_wm || display_wm || cursor_wm)) {
4023 DRM_DEBUG_KMS("latency %d is 0, disabling wm%d+\n", level, level);
4024 return false;
4025 }
4026
4027 return true;
4028}
4029
4030/*
4031 * Compute watermark values of WM[1-3],
4032 */
Chris Wilsond2102462011-01-24 17:43:27 +00004033static bool ironlake_compute_srwm(struct drm_device *dev, int level, int plane,
4034 int latency_ns,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004035 const struct intel_watermark_params *display,
4036 const struct intel_watermark_params *cursor,
4037 int *fbc_wm, int *display_wm, int *cursor_wm)
4038{
Chris Wilsond2102462011-01-24 17:43:27 +00004039 struct drm_crtc *crtc;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004040 unsigned long line_time_us;
Chris Wilsond2102462011-01-24 17:43:27 +00004041 int hdisplay, htotal, pixel_size, clock;
Jesse Barnesb79d4992010-12-21 13:10:23 -08004042 int line_count, line_size;
4043 int small, large;
4044 int entries;
4045
4046 if (!latency_ns) {
4047 *fbc_wm = *display_wm = *cursor_wm = 0;
4048 return false;
4049 }
4050
Chris Wilsond2102462011-01-24 17:43:27 +00004051 crtc = intel_get_crtc_for_plane(dev, plane);
4052 hdisplay = crtc->mode.hdisplay;
4053 htotal = crtc->mode.htotal;
4054 clock = crtc->mode.clock;
4055 pixel_size = crtc->fb->bits_per_pixel / 8;
4056
Jesse Barnesb79d4992010-12-21 13:10:23 -08004057 line_time_us = (htotal * 1000) / clock;
4058 line_count = (latency_ns / line_time_us + 1000) / 1000;
4059 line_size = hdisplay * pixel_size;
4060
4061 /* Use the minimum of the small and large buffer method for primary */
4062 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
4063 large = line_count * line_size;
4064
4065 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
4066 *display_wm = entries + display->guard_size;
4067
4068 /*
4069 * Spec says:
4070 * FBC WM = ((Final Primary WM * 64) / number of bytes per line) + 2
4071 */
4072 *fbc_wm = DIV_ROUND_UP(*display_wm * 64, line_size) + 2;
4073
4074 /* calculate the self-refresh watermark for display cursor */
4075 entries = line_count * pixel_size * 64;
4076 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
4077 *cursor_wm = entries + cursor->guard_size;
4078
4079 return ironlake_check_srwm(dev, level,
4080 *fbc_wm, *display_wm, *cursor_wm,
4081 display, cursor);
4082}
4083
Chris Wilsond2102462011-01-24 17:43:27 +00004084static void ironlake_update_wm(struct drm_device *dev)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004085{
4086 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond2102462011-01-24 17:43:27 +00004087 int fbc_wm, plane_wm, cursor_wm;
4088 unsigned int enabled;
Zhao Yakuic936f442010-06-12 14:32:26 +08004089
Chris Wilson4ed765f2010-09-11 10:46:47 +01004090 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004091 if (g4x_compute_wm0(dev, 0,
4092 &ironlake_display_wm_info,
4093 ILK_LP0_PLANE_LATENCY,
4094 &ironlake_cursor_wm_info,
4095 ILK_LP0_CURSOR_LATENCY,
4096 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004097 I915_WRITE(WM0_PIPEA_ILK,
4098 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4099 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4100 " plane %d, " "cursor: %d\n",
4101 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004102 enabled |= 1;
Zhao Yakuic936f442010-06-12 14:32:26 +08004103 }
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004104
Chris Wilson9f405102011-05-12 22:17:14 +01004105 if (g4x_compute_wm0(dev, 1,
4106 &ironlake_display_wm_info,
4107 ILK_LP0_PLANE_LATENCY,
4108 &ironlake_cursor_wm_info,
4109 ILK_LP0_CURSOR_LATENCY,
4110 &plane_wm, &cursor_wm)) {
Chris Wilson4ed765f2010-09-11 10:46:47 +01004111 I915_WRITE(WM0_PIPEB_ILK,
4112 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4113 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4114 " plane %d, cursor: %d\n",
4115 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004116 enabled |= 2;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004117 }
4118
4119 /*
4120 * Calculate and update the self-refresh watermark only when one
4121 * display plane is used.
4122 */
Jesse Barnesb79d4992010-12-21 13:10:23 -08004123 I915_WRITE(WM3_LP_ILK, 0);
4124 I915_WRITE(WM2_LP_ILK, 0);
4125 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004126
Chris Wilsond2102462011-01-24 17:43:27 +00004127 if (!single_plane_enabled(enabled))
Jesse Barnesb79d4992010-12-21 13:10:23 -08004128 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004129 enabled = ffs(enabled) - 1;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004130
Jesse Barnesb79d4992010-12-21 13:10:23 -08004131 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004132 if (!ironlake_compute_srwm(dev, 1, enabled,
4133 ILK_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004134 &ironlake_display_srwm_info,
4135 &ironlake_cursor_srwm_info,
4136 &fbc_wm, &plane_wm, &cursor_wm))
4137 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004138
Jesse Barnesb79d4992010-12-21 13:10:23 -08004139 I915_WRITE(WM1_LP_ILK,
4140 WM1_LP_SR_EN |
4141 (ILK_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4142 (fbc_wm << WM1_LP_FBC_SHIFT) |
4143 (plane_wm << WM1_LP_SR_SHIFT) |
4144 cursor_wm);
Chris Wilson4ed765f2010-09-11 10:46:47 +01004145
Jesse Barnesb79d4992010-12-21 13:10:23 -08004146 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004147 if (!ironlake_compute_srwm(dev, 2, enabled,
4148 ILK_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004149 &ironlake_display_srwm_info,
4150 &ironlake_cursor_srwm_info,
4151 &fbc_wm, &plane_wm, &cursor_wm))
4152 return;
Chris Wilson4ed765f2010-09-11 10:46:47 +01004153
Jesse Barnesb79d4992010-12-21 13:10:23 -08004154 I915_WRITE(WM2_LP_ILK,
4155 WM2_LP_EN |
4156 (ILK_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4157 (fbc_wm << WM1_LP_FBC_SHIFT) |
4158 (plane_wm << WM1_LP_SR_SHIFT) |
4159 cursor_wm);
Yuanhan Liu13982612010-12-15 15:42:31 +08004160
4161 /*
Jesse Barnesb79d4992010-12-21 13:10:23 -08004162 * WM3 is unsupported on ILK, probably because we don't have latency
4163 * data for that power state
Yuanhan Liu13982612010-12-15 15:42:31 +08004164 */
Yuanhan Liu13982612010-12-15 15:42:31 +08004165}
4166
Chris Wilsond2102462011-01-24 17:43:27 +00004167static void sandybridge_update_wm(struct drm_device *dev)
Yuanhan Liu13982612010-12-15 15:42:31 +08004168{
4169 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liua0fa62d2010-12-23 16:35:40 +08004170 int latency = SNB_READ_WM0_LATENCY() * 100; /* In unit 0.1us */
Chris Wilsond2102462011-01-24 17:43:27 +00004171 int fbc_wm, plane_wm, cursor_wm;
4172 unsigned int enabled;
Yuanhan Liu13982612010-12-15 15:42:31 +08004173
4174 enabled = 0;
Chris Wilson9f405102011-05-12 22:17:14 +01004175 if (g4x_compute_wm0(dev, 0,
4176 &sandybridge_display_wm_info, latency,
4177 &sandybridge_cursor_wm_info, latency,
4178 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004179 I915_WRITE(WM0_PIPEA_ILK,
4180 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4181 DRM_DEBUG_KMS("FIFO watermarks For pipe A -"
4182 " plane %d, " "cursor: %d\n",
4183 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004184 enabled |= 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004185 }
4186
Chris Wilson9f405102011-05-12 22:17:14 +01004187 if (g4x_compute_wm0(dev, 1,
4188 &sandybridge_display_wm_info, latency,
4189 &sandybridge_cursor_wm_info, latency,
4190 &plane_wm, &cursor_wm)) {
Yuanhan Liu13982612010-12-15 15:42:31 +08004191 I915_WRITE(WM0_PIPEB_ILK,
4192 (plane_wm << WM0_PIPE_PLANE_SHIFT) | cursor_wm);
4193 DRM_DEBUG_KMS("FIFO watermarks For pipe B -"
4194 " plane %d, cursor: %d\n",
4195 plane_wm, cursor_wm);
Chris Wilsond2102462011-01-24 17:43:27 +00004196 enabled |= 2;
Yuanhan Liu13982612010-12-15 15:42:31 +08004197 }
4198
4199 /*
4200 * Calculate and update the self-refresh watermark only when one
4201 * display plane is used.
4202 *
4203 * SNB support 3 levels of watermark.
4204 *
4205 * WM1/WM2/WM2 watermarks have to be enabled in the ascending order,
4206 * and disabled in the descending order
4207 *
4208 */
4209 I915_WRITE(WM3_LP_ILK, 0);
4210 I915_WRITE(WM2_LP_ILK, 0);
4211 I915_WRITE(WM1_LP_ILK, 0);
4212
Chris Wilsond2102462011-01-24 17:43:27 +00004213 if (!single_plane_enabled(enabled))
Yuanhan Liu13982612010-12-15 15:42:31 +08004214 return;
Chris Wilsond2102462011-01-24 17:43:27 +00004215 enabled = ffs(enabled) - 1;
Yuanhan Liu13982612010-12-15 15:42:31 +08004216
4217 /* WM1 */
Chris Wilsond2102462011-01-24 17:43:27 +00004218 if (!ironlake_compute_srwm(dev, 1, enabled,
4219 SNB_READ_WM1_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004220 &sandybridge_display_srwm_info,
4221 &sandybridge_cursor_srwm_info,
4222 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004223 return;
4224
4225 I915_WRITE(WM1_LP_ILK,
4226 WM1_LP_SR_EN |
4227 (SNB_READ_WM1_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4228 (fbc_wm << WM1_LP_FBC_SHIFT) |
4229 (plane_wm << WM1_LP_SR_SHIFT) |
4230 cursor_wm);
4231
4232 /* WM2 */
Chris Wilsond2102462011-01-24 17:43:27 +00004233 if (!ironlake_compute_srwm(dev, 2, enabled,
4234 SNB_READ_WM2_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004235 &sandybridge_display_srwm_info,
4236 &sandybridge_cursor_srwm_info,
4237 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004238 return;
4239
4240 I915_WRITE(WM2_LP_ILK,
4241 WM2_LP_EN |
4242 (SNB_READ_WM2_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4243 (fbc_wm << WM1_LP_FBC_SHIFT) |
4244 (plane_wm << WM1_LP_SR_SHIFT) |
4245 cursor_wm);
4246
4247 /* WM3 */
Chris Wilsond2102462011-01-24 17:43:27 +00004248 if (!ironlake_compute_srwm(dev, 3, enabled,
4249 SNB_READ_WM3_LATENCY() * 500,
Jesse Barnesb79d4992010-12-21 13:10:23 -08004250 &sandybridge_display_srwm_info,
4251 &sandybridge_cursor_srwm_info,
4252 &fbc_wm, &plane_wm, &cursor_wm))
Yuanhan Liu13982612010-12-15 15:42:31 +08004253 return;
4254
4255 I915_WRITE(WM3_LP_ILK,
4256 WM3_LP_EN |
4257 (SNB_READ_WM3_LATENCY() << WM1_LP_LATENCY_SHIFT) |
4258 (fbc_wm << WM1_LP_FBC_SHIFT) |
4259 (plane_wm << WM1_LP_SR_SHIFT) |
4260 cursor_wm);
4261}
4262
Shaohua Li7662c8b2009-06-26 11:23:55 +08004263/**
4264 * intel_update_watermarks - update FIFO watermark values based on current modes
4265 *
4266 * Calculate watermark values for the various WM regs based on current mode
4267 * and plane configuration.
4268 *
4269 * There are several cases to deal with here:
4270 * - normal (i.e. non-self-refresh)
4271 * - self-refresh (SR) mode
4272 * - lines are large relative to FIFO size (buffer can hold up to 2)
4273 * - lines are small relative to FIFO size (buffer can hold more than 2
4274 * lines), so need to account for TLB latency
4275 *
4276 * The normal calculation is:
4277 * watermark = dotclock * bytes per pixel * latency
4278 * where latency is platform & configuration dependent (we assume pessimal
4279 * values here).
4280 *
4281 * The SR calculation is:
4282 * watermark = (trunc(latency/line time)+1) * surface width *
4283 * bytes per pixel
4284 * where
4285 * line time = htotal / dotclock
Zhao Yakuifa143212010-06-12 14:32:23 +08004286 * surface width = hdisplay for normal plane and 64 for cursor
Shaohua Li7662c8b2009-06-26 11:23:55 +08004287 * and latency is assumed to be high, as above.
4288 *
4289 * The final value programmed to the register should always be rounded up,
4290 * and include an extra 2 entries to account for clock crossings.
4291 *
4292 * We don't use the sprite, so we can ignore that. And on Crestline we have
4293 * to set the non-SR watermarks to 8.
Chris Wilson5eddb702010-09-11 13:48:45 +01004294 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004295static void intel_update_watermarks(struct drm_device *dev)
4296{
Jesse Barnese70236a2009-09-21 10:42:27 -07004297 struct drm_i915_private *dev_priv = dev->dev_private;
Shaohua Li7662c8b2009-06-26 11:23:55 +08004298
Chris Wilsond2102462011-01-24 17:43:27 +00004299 if (dev_priv->display.update_wm)
4300 dev_priv->display.update_wm(dev);
Shaohua Li7662c8b2009-06-26 11:23:55 +08004301}
4302
Chris Wilsona7615032011-01-12 17:04:08 +00004303static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4304{
4305 return dev_priv->lvds_use_ssc && i915_panel_use_ssc;
4306}
4307
Eric Anholtf564048e2011-03-30 13:01:02 -07004308static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4309 struct drm_display_mode *mode,
4310 struct drm_display_mode *adjusted_mode,
4311 int x, int y,
4312 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004313{
4314 struct drm_device *dev = crtc->dev;
4315 struct drm_i915_private *dev_priv = dev->dev_private;
4316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4317 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004318 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004319 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004320 intel_clock_t clock, reduced_clock;
Chris Wilson5eddb702010-09-11 13:48:45 +01004321 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Jesse Barnes652c3932009-08-17 13:31:43 -07004322 bool ok, has_reduced_clock = false, is_sdvo = false, is_dvo = false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004323 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004324 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson5eddb702010-09-11 13:48:45 +01004325 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004326 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004327 int ret;
Eric Anholtfae14982011-03-30 13:01:09 -07004328 u32 temp;
Bryan Freedaa9b5002011-01-12 13:43:19 -08004329 u32 lvds_sync = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004330
Chris Wilson5eddb702010-09-11 13:48:45 +01004331 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4332 if (encoder->base.crtc != crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08004333 continue;
4334
Chris Wilson5eddb702010-09-11 13:48:45 +01004335 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004336 case INTEL_OUTPUT_LVDS:
4337 is_lvds = true;
4338 break;
4339 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004340 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004341 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004342 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004343 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004344 break;
4345 case INTEL_OUTPUT_DVO:
4346 is_dvo = true;
4347 break;
4348 case INTEL_OUTPUT_TVOUT:
4349 is_tv = true;
4350 break;
4351 case INTEL_OUTPUT_ANALOG:
4352 is_crt = true;
4353 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004354 case INTEL_OUTPUT_DISPLAYPORT:
4355 is_dp = true;
4356 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004357 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004358
Eric Anholtc751ce42010-03-25 11:48:48 -07004359 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004360 }
4361
Chris Wilsona7615032011-01-12 17:04:08 +00004362 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004363 refclk = dev_priv->lvds_ssc_freq * 1000;
Zhao Yakui28c97732009-10-09 11:39:41 +08004364 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Chris Wilson5eddb702010-09-11 13:48:45 +01004365 refclk / 1000);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01004366 } else if (!IS_GEN2(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004367 refclk = 96000;
4368 } else {
4369 refclk = 48000;
4370 }
4371
Ma Lingd4906092009-03-18 20:13:27 +08004372 /*
4373 * Returns a set of divisors for the desired target clock with the given
4374 * refclk, or FALSE. The returned values represent the clock equation:
4375 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4376 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004377 limit = intel_limit(crtc, refclk);
Ma Lingd4906092009-03-18 20:13:27 +08004378 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004379 if (!ok) {
4380 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004381 return -EINVAL;
4382 }
4383
4384 /* Ensure that the cursor is valid for the new mode before changing... */
4385 intel_crtc_update_cursor(crtc, true);
4386
4387 if (is_lvds && dev_priv->lvds_downclock_avail) {
4388 has_reduced_clock = limit->find_pll(limit, crtc,
4389 dev_priv->lvds_downclock,
4390 refclk,
4391 &reduced_clock);
4392 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4393 /*
4394 * If the different P is found, it means that we can't
4395 * switch the display clock by using the FP0/FP1.
4396 * In such case we will disable the LVDS downclock
4397 * feature.
4398 */
4399 DRM_DEBUG_KMS("Different P is found for "
4400 "LVDS clock/downclock\n");
4401 has_reduced_clock = 0;
4402 }
4403 }
4404 /* SDVO TV has fixed PLL values depend on its clock range,
4405 this mirrors vbios setting. */
4406 if (is_sdvo && is_tv) {
4407 if (adjusted_mode->clock >= 100000
4408 && adjusted_mode->clock < 140500) {
4409 clock.p1 = 2;
4410 clock.p2 = 10;
4411 clock.n = 3;
4412 clock.m1 = 16;
4413 clock.m2 = 8;
4414 } else if (adjusted_mode->clock >= 140500
4415 && adjusted_mode->clock <= 200000) {
4416 clock.p1 = 1;
4417 clock.p2 = 10;
4418 clock.n = 6;
4419 clock.m1 = 12;
4420 clock.m2 = 8;
4421 }
4422 }
4423
Eric Anholtf564048e2011-03-30 13:01:02 -07004424 if (IS_PINEVIEW(dev)) {
4425 fp = (1 << clock.n) << 16 | clock.m1 << 8 | clock.m2;
4426 if (has_reduced_clock)
4427 fp2 = (1 << reduced_clock.n) << 16 |
4428 reduced_clock.m1 << 8 | reduced_clock.m2;
4429 } else {
4430 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4431 if (has_reduced_clock)
4432 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4433 reduced_clock.m2;
4434 }
4435
Eric Anholt929c77f2011-03-30 13:01:04 -07004436 dpll = DPLL_VGA_MODE_DIS;
Eric Anholtf564048e2011-03-30 13:01:02 -07004437
4438 if (!IS_GEN2(dev)) {
4439 if (is_lvds)
4440 dpll |= DPLLB_MODE_LVDS;
4441 else
4442 dpll |= DPLLB_MODE_DAC_SERIAL;
4443 if (is_sdvo) {
4444 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4445 if (pixel_multiplier > 1) {
4446 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4447 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
Eric Anholtf564048e2011-03-30 13:01:02 -07004448 }
4449 dpll |= DPLL_DVO_HIGH_SPEED;
4450 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004451 if (is_dp)
Eric Anholtf564048e2011-03-30 13:01:02 -07004452 dpll |= DPLL_DVO_HIGH_SPEED;
4453
4454 /* compute bitmask from p1 value */
4455 if (IS_PINEVIEW(dev))
4456 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4457 else {
4458 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004459 if (IS_G4X(dev) && has_reduced_clock)
4460 dpll |= (1 << (reduced_clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4461 }
4462 switch (clock.p2) {
4463 case 5:
4464 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4465 break;
4466 case 7:
4467 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4468 break;
4469 case 10:
4470 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4471 break;
4472 case 14:
4473 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4474 break;
4475 }
Eric Anholt929c77f2011-03-30 13:01:04 -07004476 if (INTEL_INFO(dev)->gen >= 4)
Eric Anholtf564048e2011-03-30 13:01:02 -07004477 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4478 } else {
4479 if (is_lvds) {
4480 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4481 } else {
4482 if (clock.p1 == 2)
4483 dpll |= PLL_P1_DIVIDE_BY_TWO;
4484 else
4485 dpll |= (clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4486 if (clock.p2 == 4)
4487 dpll |= PLL_P2_DIVIDE_BY_4;
4488 }
4489 }
4490
4491 if (is_sdvo && is_tv)
4492 dpll |= PLL_REF_INPUT_TVCLKINBC;
4493 else if (is_tv)
4494 /* XXX: just matching BIOS for now */
4495 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4496 dpll |= 3;
4497 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4498 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4499 else
4500 dpll |= PLL_REF_INPUT_DREFCLK;
4501
4502 /* setup pipeconf */
4503 pipeconf = I915_READ(PIPECONF(pipe));
4504
4505 /* Set up the display plane register */
4506 dspcntr = DISPPLANE_GAMMA_ENABLE;
4507
4508 /* Ironlake's plane is forced to pipe, bit 24 is to
4509 enable color space conversion */
Eric Anholt929c77f2011-03-30 13:01:04 -07004510 if (pipe == 0)
4511 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4512 else
4513 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004514
4515 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4516 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4517 * core speed.
4518 *
4519 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4520 * pipe == 0 check?
4521 */
4522 if (mode->clock >
4523 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4524 pipeconf |= PIPECONF_DOUBLE_WIDE;
4525 else
4526 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4527 }
4528
Eric Anholt929c77f2011-03-30 13:01:04 -07004529 dpll |= DPLL_VCO_ENABLE;
Eric Anholtf564048e2011-03-30 13:01:02 -07004530
4531 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4532 drm_mode_debug_printmodeline(mode);
4533
Eric Anholtfae14982011-03-30 13:01:09 -07004534 I915_WRITE(FP0(pipe), fp);
4535 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Eric Anholtf564048e2011-03-30 13:01:02 -07004536
Eric Anholtfae14982011-03-30 13:01:09 -07004537 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004538 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004539
Eric Anholtf564048e2011-03-30 13:01:02 -07004540 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4541 * This is an exception to the general rule that mode_set doesn't turn
4542 * things on.
4543 */
4544 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07004545 temp = I915_READ(LVDS);
Eric Anholtf564048e2011-03-30 13:01:02 -07004546 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4547 if (pipe == 1) {
Eric Anholt929c77f2011-03-30 13:01:04 -07004548 temp |= LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004549 } else {
Eric Anholt929c77f2011-03-30 13:01:04 -07004550 temp &= ~LVDS_PIPEB_SELECT;
Eric Anholtf564048e2011-03-30 13:01:02 -07004551 }
4552 /* set the corresponsding LVDS_BORDER bit */
4553 temp |= dev_priv->lvds_border_bits;
4554 /* Set the B0-B3 data pairs corresponding to whether we're going to
4555 * set the DPLLs for dual-channel mode or not.
4556 */
4557 if (clock.p2 == 7)
4558 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4559 else
4560 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4561
4562 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4563 * appropriately here, but we need to look more thoroughly into how
4564 * panels behave in the two modes.
4565 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004566 /* set the dithering flag on LVDS as needed */
4567 if (INTEL_INFO(dev)->gen >= 4) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004568 if (dev_priv->lvds_dither)
4569 temp |= LVDS_ENABLE_DITHER;
4570 else
4571 temp &= ~LVDS_ENABLE_DITHER;
4572 }
4573 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
4574 lvds_sync |= LVDS_HSYNC_POLARITY;
4575 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
4576 lvds_sync |= LVDS_VSYNC_POLARITY;
4577 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
4578 != lvds_sync) {
4579 char flags[2] = "-+";
4580 DRM_INFO("Changing LVDS panel from "
4581 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
4582 flags[!(temp & LVDS_HSYNC_POLARITY)],
4583 flags[!(temp & LVDS_VSYNC_POLARITY)],
4584 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
4585 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
4586 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
4587 temp |= lvds_sync;
4588 }
Eric Anholtfae14982011-03-30 13:01:09 -07004589 I915_WRITE(LVDS, temp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004590 }
4591
Eric Anholt929c77f2011-03-30 13:01:04 -07004592 if (is_dp) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004593 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004594 }
4595
Eric Anholtfae14982011-03-30 13:01:09 -07004596 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004597
Eric Anholtc713bb02011-03-30 13:01:05 -07004598 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07004599 POSTING_READ(DPLL(pipe));
Eric Anholtc713bb02011-03-30 13:01:05 -07004600 udelay(150);
Eric Anholtf564048e2011-03-30 13:01:02 -07004601
Eric Anholtc713bb02011-03-30 13:01:05 -07004602 if (INTEL_INFO(dev)->gen >= 4) {
4603 temp = 0;
4604 if (is_sdvo) {
4605 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4606 if (temp > 1)
4607 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4608 else
4609 temp = 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07004610 }
Eric Anholtc713bb02011-03-30 13:01:05 -07004611 I915_WRITE(DPLL_MD(pipe), temp);
4612 } else {
4613 /* The pixel multiplier can only be updated once the
4614 * DPLL is enabled and the clocks are stable.
4615 *
4616 * So write it again.
4617 */
Eric Anholtfae14982011-03-30 13:01:09 -07004618 I915_WRITE(DPLL(pipe), dpll);
Eric Anholtf564048e2011-03-30 13:01:02 -07004619 }
4620
4621 intel_crtc->lowfreq_avail = false;
4622 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07004623 I915_WRITE(FP1(pipe), fp2);
Eric Anholtf564048e2011-03-30 13:01:02 -07004624 intel_crtc->lowfreq_avail = true;
4625 if (HAS_PIPE_CXSR(dev)) {
4626 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4627 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4628 }
4629 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07004630 I915_WRITE(FP1(pipe), fp);
Eric Anholtf564048e2011-03-30 13:01:02 -07004631 if (HAS_PIPE_CXSR(dev)) {
4632 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4633 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4634 }
4635 }
4636
4637 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4638 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4639 /* the chip adds 2 halflines automatically */
4640 adjusted_mode->crtc_vdisplay -= 1;
4641 adjusted_mode->crtc_vtotal -= 1;
4642 adjusted_mode->crtc_vblank_start -= 1;
4643 adjusted_mode->crtc_vblank_end -= 1;
4644 adjusted_mode->crtc_vsync_end -= 1;
4645 adjusted_mode->crtc_vsync_start -= 1;
4646 } else
4647 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
4648
4649 I915_WRITE(HTOTAL(pipe),
4650 (adjusted_mode->crtc_hdisplay - 1) |
4651 ((adjusted_mode->crtc_htotal - 1) << 16));
4652 I915_WRITE(HBLANK(pipe),
4653 (adjusted_mode->crtc_hblank_start - 1) |
4654 ((adjusted_mode->crtc_hblank_end - 1) << 16));
4655 I915_WRITE(HSYNC(pipe),
4656 (adjusted_mode->crtc_hsync_start - 1) |
4657 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4658
4659 I915_WRITE(VTOTAL(pipe),
4660 (adjusted_mode->crtc_vdisplay - 1) |
4661 ((adjusted_mode->crtc_vtotal - 1) << 16));
4662 I915_WRITE(VBLANK(pipe),
4663 (adjusted_mode->crtc_vblank_start - 1) |
4664 ((adjusted_mode->crtc_vblank_end - 1) << 16));
4665 I915_WRITE(VSYNC(pipe),
4666 (adjusted_mode->crtc_vsync_start - 1) |
4667 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4668
4669 /* pipesrc and dspsize control the size that is scaled from,
4670 * which should always be the user's requested size.
4671 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004672 I915_WRITE(DSPSIZE(plane),
4673 ((mode->vdisplay - 1) << 16) |
4674 (mode->hdisplay - 1));
4675 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004676 I915_WRITE(PIPESRC(pipe),
4677 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4678
Eric Anholtf564048e2011-03-30 13:01:02 -07004679 I915_WRITE(PIPECONF(pipe), pipeconf);
4680 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004681 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004682
4683 intel_wait_for_vblank(dev, pipe);
4684
Eric Anholtf564048e2011-03-30 13:01:02 -07004685 I915_WRITE(DSPCNTR(plane), dspcntr);
4686 POSTING_READ(DSPCNTR(plane));
Keith Packard284d9522011-06-06 17:12:49 -07004687 intel_enable_plane(dev_priv, plane, pipe);
Eric Anholtf564048e2011-03-30 13:01:02 -07004688
4689 ret = intel_pipe_set_base(crtc, x, y, old_fb);
4690
4691 intel_update_watermarks(dev);
4692
Eric Anholtf564048e2011-03-30 13:01:02 -07004693 return ret;
4694}
4695
4696static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
4697 struct drm_display_mode *mode,
4698 struct drm_display_mode *adjusted_mode,
4699 int x, int y,
4700 struct drm_framebuffer *old_fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004701{
4702 struct drm_device *dev = crtc->dev;
4703 struct drm_i915_private *dev_priv = dev->dev_private;
4704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4705 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004706 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004707 int refclk, num_connectors = 0;
4708 intel_clock_t clock, reduced_clock;
4709 u32 dpll, fp = 0, fp2 = 0, dspcntr, pipeconf;
Eric Anholta07d6782011-03-30 13:01:08 -07004710 bool ok, has_reduced_clock = false, is_sdvo = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08004711 bool is_crt = false, is_lvds = false, is_tv = false, is_dp = false;
4712 struct intel_encoder *has_edp_encoder = NULL;
4713 struct drm_mode_config *mode_config = &dev->mode_config;
4714 struct intel_encoder *encoder;
4715 const intel_limit_t *limit;
4716 int ret;
4717 struct fdi_m_n m_n = {0};
Eric Anholtfae14982011-03-30 13:01:09 -07004718 u32 temp;
Jesse Barnes79e53942008-11-07 14:24:08 -08004719 u32 lvds_sync = 0;
Eric Anholt8febb292011-03-30 13:01:07 -07004720 int target_clock, pixel_multiplier, lane, link_bw, bpp, factor;
Jesse Barnes79e53942008-11-07 14:24:08 -08004721
Jesse Barnes79e53942008-11-07 14:24:08 -08004722 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
4723 if (encoder->base.crtc != crtc)
4724 continue;
4725
4726 switch (encoder->type) {
4727 case INTEL_OUTPUT_LVDS:
4728 is_lvds = true;
4729 break;
4730 case INTEL_OUTPUT_SDVO:
4731 case INTEL_OUTPUT_HDMI:
4732 is_sdvo = true;
4733 if (encoder->needs_tv_clock)
4734 is_tv = true;
4735 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004736 case INTEL_OUTPUT_TVOUT:
4737 is_tv = true;
4738 break;
4739 case INTEL_OUTPUT_ANALOG:
4740 is_crt = true;
4741 break;
4742 case INTEL_OUTPUT_DISPLAYPORT:
4743 is_dp = true;
4744 break;
4745 case INTEL_OUTPUT_EDP:
4746 has_edp_encoder = encoder;
4747 break;
4748 }
4749
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004750 num_connectors++;
4751 }
4752
Jesse Barnes79e53942008-11-07 14:24:08 -08004753 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004754 refclk = dev_priv->lvds_ssc_freq * 1000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004755 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004756 refclk / 1000);
Eric Anholta07d6782011-03-30 13:01:08 -07004757 } else {
Jesse Barnes79e53942008-11-07 14:24:08 -08004758 refclk = 96000;
Eric Anholt8febb292011-03-30 13:01:07 -07004759 if (!has_edp_encoder ||
4760 intel_encoder_is_pch_edp(&has_edp_encoder->base))
Jesse Barnes79e53942008-11-07 14:24:08 -08004761 refclk = 120000; /* 120Mhz refclk */
Jesse Barnes79e53942008-11-07 14:24:08 -08004762 }
4763
4764 /*
4765 * Returns a set of divisors for the desired target clock with the given
4766 * refclk, or FALSE. The returned values represent the clock equation:
4767 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4768 */
4769 limit = intel_limit(crtc, refclk);
4770 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, &clock);
4771 if (!ok) {
4772 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08004773 return -EINVAL;
4774 }
4775
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004776 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01004777 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01004778
Zhao Yakuiddc90032010-01-06 22:05:56 +08004779 if (is_lvds && dev_priv->lvds_downclock_avail) {
4780 has_reduced_clock = limit->find_pll(limit, crtc,
Chris Wilson5eddb702010-09-11 13:48:45 +01004781 dev_priv->lvds_downclock,
4782 refclk,
4783 &reduced_clock);
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004784 if (has_reduced_clock && (clock.p != reduced_clock.p)) {
4785 /*
4786 * If the different P is found, it means that we can't
4787 * switch the display clock by using the FP0/FP1.
4788 * In such case we will disable the LVDS downclock
4789 * feature.
4790 */
4791 DRM_DEBUG_KMS("Different P is found for "
Chris Wilson5eddb702010-09-11 13:48:45 +01004792 "LVDS clock/downclock\n");
Zhao Yakui18f9ed12009-11-20 03:24:16 +00004793 has_reduced_clock = 0;
4794 }
Jesse Barnes652c3932009-08-17 13:31:43 -07004795 }
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004796 /* SDVO TV has fixed PLL values depend on its clock range,
4797 this mirrors vbios setting. */
4798 if (is_sdvo && is_tv) {
4799 if (adjusted_mode->clock >= 100000
Chris Wilson5eddb702010-09-11 13:48:45 +01004800 && adjusted_mode->clock < 140500) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004801 clock.p1 = 2;
4802 clock.p2 = 10;
4803 clock.n = 3;
4804 clock.m1 = 16;
4805 clock.m2 = 8;
4806 } else if (adjusted_mode->clock >= 140500
Chris Wilson5eddb702010-09-11 13:48:45 +01004807 && adjusted_mode->clock <= 200000) {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08004808 clock.p1 = 1;
4809 clock.p2 = 10;
4810 clock.n = 6;
4811 clock.m1 = 12;
4812 clock.m2 = 8;
4813 }
4814 }
4815
Zhenyu Wang2c072452009-06-05 15:38:42 +08004816 /* FDI link */
Eric Anholt8febb292011-03-30 13:01:07 -07004817 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4818 lane = 0;
4819 /* CPU eDP doesn't require FDI link, so just set DP M/N
4820 according to current link config */
4821 if (has_edp_encoder &&
4822 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4823 target_clock = mode->clock;
4824 intel_edp_link_config(has_edp_encoder,
4825 &lane, &link_bw);
4826 } else {
4827 /* [e]DP over FDI requires target mode clock
4828 instead of link clock */
4829 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004830 target_clock = mode->clock;
Eric Anholt8febb292011-03-30 13:01:07 -07004831 else
4832 target_clock = adjusted_mode->clock;
Chris Wilson021357a2010-09-07 20:54:59 +01004833
Eric Anholt8febb292011-03-30 13:01:07 -07004834 /* FDI is a binary signal running at ~2.7GHz, encoding
4835 * each output octet as 10 bits. The actual frequency
4836 * is stored as a divider into a 100MHz clock, and the
4837 * mode pixel clock is stored in units of 1KHz.
4838 * Hence the bw of each lane in terms of the mode signal
4839 * is:
4840 */
4841 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004842 }
Zhenyu Wang2c072452009-06-05 15:38:42 +08004843
Eric Anholt8febb292011-03-30 13:01:07 -07004844 /* determine panel color depth */
4845 temp = I915_READ(PIPECONF(pipe));
4846 temp &= ~PIPE_BPC_MASK;
4847 if (is_lvds) {
4848 /* the BPC will be 6 if it is 18-bit LVDS panel */
4849 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) == LVDS_A3_POWER_UP)
4850 temp |= PIPE_8BPC;
4851 else
4852 temp |= PIPE_6BPC;
4853 } else if (has_edp_encoder) {
4854 switch (dev_priv->edp.bpp/3) {
4855 case 8:
4856 temp |= PIPE_8BPC;
4857 break;
4858 case 10:
4859 temp |= PIPE_10BPC;
4860 break;
4861 case 6:
4862 temp |= PIPE_6BPC;
4863 break;
4864 case 12:
4865 temp |= PIPE_12BPC;
4866 break;
4867 }
4868 } else
4869 temp |= PIPE_8BPC;
4870 I915_WRITE(PIPECONF(pipe), temp);
4871
4872 switch (temp & PIPE_BPC_MASK) {
4873 case PIPE_8BPC:
4874 bpp = 24;
4875 break;
4876 case PIPE_10BPC:
4877 bpp = 30;
4878 break;
4879 case PIPE_6BPC:
4880 bpp = 18;
4881 break;
4882 case PIPE_12BPC:
4883 bpp = 36;
4884 break;
4885 default:
4886 DRM_ERROR("unknown pipe bpc value\n");
4887 bpp = 24;
4888 }
4889
4890 if (!lane) {
4891 /*
4892 * Account for spread spectrum to avoid
4893 * oversubscribing the link. Max center spread
4894 * is 2.5%; use 5% for safety's sake.
4895 */
4896 u32 bps = target_clock * bpp * 21 / 20;
4897 lane = bps / (link_bw * 8) + 1;
4898 }
4899
4900 intel_crtc->fdi_lanes = lane;
4901
4902 if (pixel_multiplier > 1)
4903 link_bw *= pixel_multiplier;
4904 ironlake_compute_m_n(bpp, lane, target_clock, link_bw, &m_n);
4905
Zhenyu Wangc038e512009-10-19 15:43:48 +08004906 /* Ironlake: try to setup display ref clock before DPLL
4907 * enabling. This is only under driver's control after
4908 * PCH B stepping, previous chipset stepping should be
4909 * ignoring this setting.
4910 */
Eric Anholt8febb292011-03-30 13:01:07 -07004911 temp = I915_READ(PCH_DREF_CONTROL);
4912 /* Always enable nonspread source */
4913 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
4914 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
4915 temp &= ~DREF_SSC_SOURCE_MASK;
4916 temp |= DREF_SSC_SOURCE_ENABLE;
4917 I915_WRITE(PCH_DREF_CONTROL, temp);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004918
Eric Anholt8febb292011-03-30 13:01:07 -07004919 POSTING_READ(PCH_DREF_CONTROL);
4920 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004921
Eric Anholt8febb292011-03-30 13:01:07 -07004922 if (has_edp_encoder) {
4923 if (intel_panel_use_ssc(dev_priv)) {
4924 temp |= DREF_SSC1_ENABLE;
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004925 I915_WRITE(PCH_DREF_CONTROL, temp);
Eric Anholt8febb292011-03-30 13:01:07 -07004926
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004927 POSTING_READ(PCH_DREF_CONTROL);
4928 udelay(200);
4929 }
Eric Anholt8febb292011-03-30 13:01:07 -07004930 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4931
4932 /* Enable CPU source on CPU attached eDP */
4933 if (!intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
4934 if (intel_panel_use_ssc(dev_priv))
4935 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4936 else
4937 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4938 } else {
4939 /* Enable SSC on PCH eDP if needed */
4940 if (intel_panel_use_ssc(dev_priv)) {
4941 DRM_ERROR("enabling SSC on PCH\n");
4942 temp |= DREF_SUPERSPREAD_SOURCE_ENABLE;
4943 }
4944 }
4945 I915_WRITE(PCH_DREF_CONTROL, temp);
4946 POSTING_READ(PCH_DREF_CONTROL);
4947 udelay(200);
Chris Wilsonfc9a2222011-02-17 17:14:34 +00004948 }
Zhenyu Wangc038e512009-10-19 15:43:48 +08004949
Eric Anholta07d6782011-03-30 13:01:08 -07004950 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
4951 if (has_reduced_clock)
4952 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
4953 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08004954
Chris Wilsonc1858122010-12-03 21:35:48 +00004955 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07004956 factor = 21;
4957 if (is_lvds) {
4958 if ((intel_panel_use_ssc(dev_priv) &&
4959 dev_priv->lvds_ssc_freq == 100) ||
4960 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
4961 factor = 25;
4962 } else if (is_sdvo && is_tv)
4963 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00004964
Eric Anholt8febb292011-03-30 13:01:07 -07004965 if (clock.m1 < factor * clock.n)
4966 fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00004967
Chris Wilson5eddb702010-09-11 13:48:45 +01004968 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004969
Eric Anholta07d6782011-03-30 13:01:08 -07004970 if (is_lvds)
4971 dpll |= DPLLB_MODE_LVDS;
4972 else
4973 dpll |= DPLLB_MODE_DAC_SERIAL;
4974 if (is_sdvo) {
4975 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4976 if (pixel_multiplier > 1) {
4977 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08004978 }
Eric Anholta07d6782011-03-30 13:01:08 -07004979 dpll |= DPLL_DVO_HIGH_SPEED;
4980 }
4981 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base))
4982 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08004983
Eric Anholta07d6782011-03-30 13:01:08 -07004984 /* compute bitmask from p1 value */
4985 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4986 /* also FPA1 */
4987 dpll |= (1 << (clock.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4988
4989 switch (clock.p2) {
4990 case 5:
4991 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4992 break;
4993 case 7:
4994 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4995 break;
4996 case 10:
4997 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4998 break;
4999 case 14:
5000 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5001 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005002 }
5003
5004 if (is_sdvo && is_tv)
5005 dpll |= PLL_REF_INPUT_TVCLKINBC;
5006 else if (is_tv)
5007 /* XXX: just matching BIOS for now */
5008 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5009 dpll |= 3;
Chris Wilsona7615032011-01-12 17:04:08 +00005010 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Jesse Barnes79e53942008-11-07 14:24:08 -08005011 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5012 else
5013 dpll |= PLL_REF_INPUT_DREFCLK;
5014
5015 /* setup pipeconf */
Chris Wilson5eddb702010-09-11 13:48:45 +01005016 pipeconf = I915_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005017
5018 /* Set up the display plane register */
5019 dspcntr = DISPPLANE_GAMMA_ENABLE;
5020
Zhao Yakui28c97732009-10-09 11:39:41 +08005021 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
Jesse Barnes79e53942008-11-07 14:24:08 -08005022 drm_mode_debug_printmodeline(mode);
5023
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005024 /* PCH eDP needs FDI, but CPU eDP does not */
5025 if (!has_edp_encoder || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005026 I915_WRITE(PCH_FP0(pipe), fp);
5027 I915_WRITE(PCH_DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01005028
Eric Anholtfae14982011-03-30 13:01:09 -07005029 POSTING_READ(PCH_DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005030 udelay(150);
5031 }
5032
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005033 /* enable transcoder DPLL */
5034 if (HAS_PCH_CPT(dev)) {
5035 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005036 switch (pipe) {
5037 case 0:
Chris Wilson5eddb702010-09-11 13:48:45 +01005038 temp |= TRANSA_DPLL_ENABLE | TRANSA_DPLLA_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005039 break;
5040 case 1:
Chris Wilson5eddb702010-09-11 13:48:45 +01005041 temp |= TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005042 break;
5043 case 2:
5044 /* FIXME: manage transcoder PLLs? */
5045 temp |= TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL;
5046 break;
5047 default:
5048 BUG();
5049 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005050 I915_WRITE(PCH_DPLL_SEL, temp);
Chris Wilson5eddb702010-09-11 13:48:45 +01005051
5052 POSTING_READ(PCH_DPLL_SEL);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005053 udelay(150);
5054 }
5055
Jesse Barnes79e53942008-11-07 14:24:08 -08005056 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5057 * This is an exception to the general rule that mode_set doesn't turn
5058 * things on.
5059 */
5060 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005061 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005062 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005063 if (pipe == 1) {
5064 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005065 temp |= PORT_TRANS_B_SEL_CPT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005066 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005067 temp |= LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005068 } else {
5069 if (HAS_PCH_CPT(dev))
Chris Wilson5eddb702010-09-11 13:48:45 +01005070 temp &= ~PORT_TRANS_SEL_MASK;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005071 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005072 temp &= ~LVDS_PIPEB_SELECT;
Zhenyu Wangb3b095b2010-04-07 16:15:56 +08005073 }
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005074 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005075 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005076 /* Set the B0-B3 data pairs corresponding to whether we're going to
5077 * set the DPLLs for dual-channel mode or not.
5078 */
5079 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005080 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005081 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005082 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005083
5084 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5085 * appropriately here, but we need to look more thoroughly into how
5086 * panels behave in the two modes.
5087 */
Bryan Freedaa9b5002011-01-12 13:43:19 -08005088 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5089 lvds_sync |= LVDS_HSYNC_POLARITY;
5090 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5091 lvds_sync |= LVDS_VSYNC_POLARITY;
5092 if ((temp & (LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY))
5093 != lvds_sync) {
5094 char flags[2] = "-+";
5095 DRM_INFO("Changing LVDS panel from "
5096 "(%chsync, %cvsync) to (%chsync, %cvsync)\n",
5097 flags[!(temp & LVDS_HSYNC_POLARITY)],
5098 flags[!(temp & LVDS_VSYNC_POLARITY)],
5099 flags[!(lvds_sync & LVDS_HSYNC_POLARITY)],
5100 flags[!(lvds_sync & LVDS_VSYNC_POLARITY)]);
5101 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5102 temp |= lvds_sync;
5103 }
Eric Anholtfae14982011-03-30 13:01:09 -07005104 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005105 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005106
5107 /* set the dithering flag and clear for anything other than a panel. */
Eric Anholt8febb292011-03-30 13:01:07 -07005108 pipeconf &= ~PIPECONF_DITHER_EN;
5109 pipeconf &= ~PIPECONF_DITHER_TYPE_MASK;
5110 if (dev_priv->lvds_dither && (is_lvds || has_edp_encoder)) {
5111 pipeconf |= PIPECONF_DITHER_EN;
5112 pipeconf |= PIPECONF_DITHER_TYPE_ST1;
Jesse Barnes434ed092010-09-07 14:48:06 -07005113 }
5114
Jesse Barnes5c5313c2010-10-07 16:01:11 -07005115 if (is_dp || intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005116 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005117 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005118 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005119 I915_WRITE(TRANSDATA_M1(pipe), 0);
5120 I915_WRITE(TRANSDATA_N1(pipe), 0);
5121 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5122 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005123 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005124
Eric Anholt8febb292011-03-30 13:01:07 -07005125 if (!has_edp_encoder ||
5126 intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
Eric Anholtfae14982011-03-30 13:01:09 -07005127 I915_WRITE(PCH_DPLL(pipe), dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005128
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005129 /* Wait for the clocks to stabilize. */
Eric Anholtfae14982011-03-30 13:01:09 -07005130 POSTING_READ(PCH_DPLL(pipe));
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005131 udelay(150);
5132
Eric Anholt8febb292011-03-30 13:01:07 -07005133 /* The pixel multiplier can only be updated once the
5134 * DPLL is enabled and the clocks are stable.
5135 *
5136 * So write it again.
5137 */
Eric Anholtfae14982011-03-30 13:01:09 -07005138 I915_WRITE(PCH_DPLL(pipe), dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005139 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005140
Chris Wilson5eddb702010-09-11 13:48:45 +01005141 intel_crtc->lowfreq_avail = false;
Jesse Barnes652c3932009-08-17 13:31:43 -07005142 if (is_lvds && has_reduced_clock && i915_powersave) {
Eric Anholtfae14982011-03-30 13:01:09 -07005143 I915_WRITE(PCH_FP1(pipe), fp2);
Jesse Barnes652c3932009-08-17 13:31:43 -07005144 intel_crtc->lowfreq_avail = true;
5145 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005146 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005147 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5148 }
5149 } else {
Eric Anholtfae14982011-03-30 13:01:09 -07005150 I915_WRITE(PCH_FP1(pipe), fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005151 if (HAS_PIPE_CXSR(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005152 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005153 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
5154 }
5155 }
5156
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005157 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5158 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5159 /* the chip adds 2 halflines automatically */
5160 adjusted_mode->crtc_vdisplay -= 1;
5161 adjusted_mode->crtc_vtotal -= 1;
5162 adjusted_mode->crtc_vblank_start -= 1;
5163 adjusted_mode->crtc_vblank_end -= 1;
5164 adjusted_mode->crtc_vsync_end -= 1;
5165 adjusted_mode->crtc_vsync_start -= 1;
5166 } else
5167 pipeconf &= ~PIPECONF_INTERLACE_W_FIELD_INDICATION; /* progressive */
5168
Chris Wilson5eddb702010-09-11 13:48:45 +01005169 I915_WRITE(HTOTAL(pipe),
5170 (adjusted_mode->crtc_hdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005171 ((adjusted_mode->crtc_htotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005172 I915_WRITE(HBLANK(pipe),
5173 (adjusted_mode->crtc_hblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005174 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005175 I915_WRITE(HSYNC(pipe),
5176 (adjusted_mode->crtc_hsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005177 ((adjusted_mode->crtc_hsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005178
5179 I915_WRITE(VTOTAL(pipe),
5180 (adjusted_mode->crtc_vdisplay - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005181 ((adjusted_mode->crtc_vtotal - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005182 I915_WRITE(VBLANK(pipe),
5183 (adjusted_mode->crtc_vblank_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005184 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005185 I915_WRITE(VSYNC(pipe),
5186 (adjusted_mode->crtc_vsync_start - 1) |
Jesse Barnes79e53942008-11-07 14:24:08 -08005187 ((adjusted_mode->crtc_vsync_end - 1) << 16));
Chris Wilson5eddb702010-09-11 13:48:45 +01005188
Eric Anholt8febb292011-03-30 13:01:07 -07005189 /* pipesrc controls the size that is scaled from, which should
5190 * always be the user's requested size.
Jesse Barnes79e53942008-11-07 14:24:08 -08005191 */
Chris Wilson5eddb702010-09-11 13:48:45 +01005192 I915_WRITE(PIPESRC(pipe),
5193 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
Zhenyu Wang2c072452009-06-05 15:38:42 +08005194
Eric Anholt8febb292011-03-30 13:01:07 -07005195 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
5196 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
5197 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
5198 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005199
Eric Anholt8febb292011-03-30 13:01:07 -07005200 if (has_edp_encoder &&
5201 !intel_encoder_is_pch_edp(&has_edp_encoder->base)) {
5202 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005203 }
5204
Chris Wilson5eddb702010-09-11 13:48:45 +01005205 I915_WRITE(PIPECONF(pipe), pipeconf);
5206 POSTING_READ(PIPECONF(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005207
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005208 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005209
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01005210 if (IS_GEN5(dev)) {
Zhenyu Wang553bd142009-09-02 10:57:52 +08005211 /* enable address swizzle for tiling buffer */
5212 temp = I915_READ(DISP_ARB_CTL);
5213 I915_WRITE(DISP_ARB_CTL, temp | DISP_TILE_SURFACE_SWIZZLING);
5214 }
5215
Chris Wilson5eddb702010-09-11 13:48:45 +01005216 I915_WRITE(DSPCNTR(plane), dspcntr);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005217 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005218
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005219 ret = intel_pipe_set_base(crtc, x, y, old_fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005220
5221 intel_update_watermarks(dev);
5222
Chris Wilson1f803ee2009-06-06 09:45:59 +01005223 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005224}
5225
Eric Anholtf564048e2011-03-30 13:01:02 -07005226static int intel_crtc_mode_set(struct drm_crtc *crtc,
5227 struct drm_display_mode *mode,
5228 struct drm_display_mode *adjusted_mode,
5229 int x, int y,
5230 struct drm_framebuffer *old_fb)
5231{
5232 struct drm_device *dev = crtc->dev;
5233 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt0b701d22011-03-30 13:01:03 -07005234 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5235 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005236 int ret;
5237
Eric Anholt0b701d22011-03-30 13:01:03 -07005238 drm_vblank_pre_modeset(dev, pipe);
5239
Eric Anholtf564048e2011-03-30 13:01:02 -07005240 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
5241 x, y, old_fb);
5242
Jesse Barnes79e53942008-11-07 14:24:08 -08005243 drm_vblank_post_modeset(dev, pipe);
5244
5245 return ret;
5246}
5247
5248/** Loads the palette/gamma unit for the CRTC with the prepared values */
5249void intel_crtc_load_lut(struct drm_crtc *crtc)
5250{
5251 struct drm_device *dev = crtc->dev;
5252 struct drm_i915_private *dev_priv = dev->dev_private;
5253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005254 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005255 int i;
5256
5257 /* The clocks have to be on to load the palette. */
5258 if (!crtc->enabled)
5259 return;
5260
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005261 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07005262 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005263 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005264
Jesse Barnes79e53942008-11-07 14:24:08 -08005265 for (i = 0; i < 256; i++) {
5266 I915_WRITE(palreg + 4 * i,
5267 (intel_crtc->lut_r[i] << 16) |
5268 (intel_crtc->lut_g[i] << 8) |
5269 intel_crtc->lut_b[i]);
5270 }
5271}
5272
Chris Wilson560b85b2010-08-07 11:01:38 +01005273static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
5274{
5275 struct drm_device *dev = crtc->dev;
5276 struct drm_i915_private *dev_priv = dev->dev_private;
5277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5278 bool visible = base != 0;
5279 u32 cntl;
5280
5281 if (intel_crtc->cursor_visible == visible)
5282 return;
5283
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005284 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01005285 if (visible) {
5286 /* On these chipsets we can only modify the base whilst
5287 * the cursor is disabled.
5288 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005289 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005290
5291 cntl &= ~(CURSOR_FORMAT_MASK);
5292 /* XXX width must be 64, stride 256 => 0x00 << 28 */
5293 cntl |= CURSOR_ENABLE |
5294 CURSOR_GAMMA_ENABLE |
5295 CURSOR_FORMAT_ARGB;
5296 } else
5297 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005298 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005299
5300 intel_crtc->cursor_visible = visible;
5301}
5302
5303static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
5304{
5305 struct drm_device *dev = crtc->dev;
5306 struct drm_i915_private *dev_priv = dev->dev_private;
5307 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5308 int pipe = intel_crtc->pipe;
5309 bool visible = base != 0;
5310
5311 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08005312 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01005313 if (base) {
5314 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
5315 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
5316 cntl |= pipe << 28; /* Connect to correct pipe */
5317 } else {
5318 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
5319 cntl |= CURSOR_MODE_DISABLE;
5320 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005321 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01005322
5323 intel_crtc->cursor_visible = visible;
5324 }
5325 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005326 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01005327}
5328
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005329/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005330static void intel_crtc_update_cursor(struct drm_crtc *crtc,
5331 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005332{
5333 struct drm_device *dev = crtc->dev;
5334 struct drm_i915_private *dev_priv = dev->dev_private;
5335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5336 int pipe = intel_crtc->pipe;
5337 int x = intel_crtc->cursor_x;
5338 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01005339 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005340 bool visible;
5341
5342 pos = 0;
5343
Chris Wilson6b383a72010-09-13 13:54:26 +01005344 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005345 base = intel_crtc->cursor_addr;
5346 if (x > (int) crtc->fb->width)
5347 base = 0;
5348
5349 if (y > (int) crtc->fb->height)
5350 base = 0;
5351 } else
5352 base = 0;
5353
5354 if (x < 0) {
5355 if (x + intel_crtc->cursor_width < 0)
5356 base = 0;
5357
5358 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
5359 x = -x;
5360 }
5361 pos |= x << CURSOR_X_SHIFT;
5362
5363 if (y < 0) {
5364 if (y + intel_crtc->cursor_height < 0)
5365 base = 0;
5366
5367 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
5368 y = -y;
5369 }
5370 pos |= y << CURSOR_Y_SHIFT;
5371
5372 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01005373 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005374 return;
5375
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005376 I915_WRITE(CURPOS(pipe), pos);
Chris Wilson560b85b2010-08-07 11:01:38 +01005377 if (IS_845G(dev) || IS_I865G(dev))
5378 i845_update_cursor(crtc, base);
5379 else
5380 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005381
5382 if (visible)
5383 intel_mark_busy(dev, to_intel_framebuffer(crtc->fb)->obj);
5384}
5385
Jesse Barnes79e53942008-11-07 14:24:08 -08005386static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00005387 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08005388 uint32_t handle,
5389 uint32_t width, uint32_t height)
5390{
5391 struct drm_device *dev = crtc->dev;
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00005394 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005395 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005396 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005397
Zhao Yakui28c97732009-10-09 11:39:41 +08005398 DRM_DEBUG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08005399
5400 /* if we want to turn off the cursor ignore width and height */
5401 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08005402 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005403 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00005404 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10005405 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005406 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08005407 }
5408
5409 /* Currently we only support 64x64 cursors */
5410 if (width != 64 || height != 64) {
5411 DRM_ERROR("we currently only support 64x64 cursors\n");
5412 return -EINVAL;
5413 }
5414
Chris Wilson05394f32010-11-08 19:18:58 +00005415 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00005416 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08005417 return -ENOENT;
5418
Chris Wilson05394f32010-11-08 19:18:58 +00005419 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005420 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10005421 ret = -ENOMEM;
5422 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08005423 }
5424
Dave Airlie71acb5e2008-12-30 20:31:46 +10005425 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005426 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005427 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00005428 if (obj->tiling_mode) {
5429 DRM_ERROR("cursor cannot be tiled\n");
5430 ret = -EINVAL;
5431 goto fail_locked;
5432 }
5433
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005434 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01005435 if (ret) {
5436 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005437 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005438 }
5439
Chris Wilsond9e86c02010-11-10 16:40:20 +00005440 ret = i915_gem_object_put_fence(obj);
5441 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01005442 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00005443 goto fail_unpin;
5444 }
5445
Chris Wilson05394f32010-11-08 19:18:58 +00005446 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005447 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005448 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00005449 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01005450 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
5451 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10005452 if (ret) {
5453 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005454 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10005455 }
Chris Wilson05394f32010-11-08 19:18:58 +00005456 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005457 }
5458
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005459 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04005460 I915_WRITE(CURSIZE, (height << 12) | width);
5461
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005462 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005463 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05005464 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00005465 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10005466 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
5467 } else
5468 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00005469 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005470 }
Jesse Barnes80824002009-09-10 15:28:06 -07005471
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005472 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005473
5474 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00005475 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005476 intel_crtc->cursor_width = width;
5477 intel_crtc->cursor_height = height;
5478
Chris Wilson6b383a72010-09-13 13:54:26 +01005479 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05005480
Jesse Barnes79e53942008-11-07 14:24:08 -08005481 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01005482fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00005483 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05005484fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10005485 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00005486fail:
Chris Wilson05394f32010-11-08 19:18:58 +00005487 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10005488 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005489}
5490
5491static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
5492{
Jesse Barnes79e53942008-11-07 14:24:08 -08005493 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005494
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005495 intel_crtc->cursor_x = x;
5496 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07005497
Chris Wilson6b383a72010-09-13 13:54:26 +01005498 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08005499
5500 return 0;
5501}
5502
5503/** Sets the color ramps on behalf of RandR */
5504void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
5505 u16 blue, int regno)
5506{
5507 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5508
5509 intel_crtc->lut_r[regno] = red >> 8;
5510 intel_crtc->lut_g[regno] = green >> 8;
5511 intel_crtc->lut_b[regno] = blue >> 8;
5512}
5513
Dave Airlieb8c00ac2009-10-06 13:54:01 +10005514void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
5515 u16 *blue, int regno)
5516{
5517 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5518
5519 *red = intel_crtc->lut_r[regno] << 8;
5520 *green = intel_crtc->lut_g[regno] << 8;
5521 *blue = intel_crtc->lut_b[regno] << 8;
5522}
5523
Jesse Barnes79e53942008-11-07 14:24:08 -08005524static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01005525 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08005526{
James Simmons72034252010-08-03 01:33:19 +01005527 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08005528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005529
James Simmons72034252010-08-03 01:33:19 +01005530 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005531 intel_crtc->lut_r[i] = red[i] >> 8;
5532 intel_crtc->lut_g[i] = green[i] >> 8;
5533 intel_crtc->lut_b[i] = blue[i] >> 8;
5534 }
5535
5536 intel_crtc_load_lut(crtc);
5537}
5538
5539/**
5540 * Get a pipe with a simple mode set on it for doing load-based monitor
5541 * detection.
5542 *
5543 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07005544 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08005545 *
Eric Anholtc751ce42010-03-25 11:48:48 -07005546 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08005547 * configured for it. In the future, it could choose to temporarily disable
5548 * some outputs to free up a pipe for its use.
5549 *
5550 * \return crtc, or NULL if no pipes are available.
5551 */
5552
5553/* VESA 640x480x72Hz mode to set on the pipe */
5554static struct drm_display_mode load_detect_mode = {
5555 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
5556 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
5557};
5558
Chris Wilsond2dff872011-04-19 08:36:26 +01005559static struct drm_framebuffer *
5560intel_framebuffer_create(struct drm_device *dev,
5561 struct drm_mode_fb_cmd *mode_cmd,
5562 struct drm_i915_gem_object *obj)
5563{
5564 struct intel_framebuffer *intel_fb;
5565 int ret;
5566
5567 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
5568 if (!intel_fb) {
5569 drm_gem_object_unreference_unlocked(&obj->base);
5570 return ERR_PTR(-ENOMEM);
5571 }
5572
5573 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
5574 if (ret) {
5575 drm_gem_object_unreference_unlocked(&obj->base);
5576 kfree(intel_fb);
5577 return ERR_PTR(ret);
5578 }
5579
5580 return &intel_fb->base;
5581}
5582
5583static u32
5584intel_framebuffer_pitch_for_width(int width, int bpp)
5585{
5586 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
5587 return ALIGN(pitch, 64);
5588}
5589
5590static u32
5591intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
5592{
5593 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
5594 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
5595}
5596
5597static struct drm_framebuffer *
5598intel_framebuffer_create_for_mode(struct drm_device *dev,
5599 struct drm_display_mode *mode,
5600 int depth, int bpp)
5601{
5602 struct drm_i915_gem_object *obj;
5603 struct drm_mode_fb_cmd mode_cmd;
5604
5605 obj = i915_gem_alloc_object(dev,
5606 intel_framebuffer_size_for_mode(mode, bpp));
5607 if (obj == NULL)
5608 return ERR_PTR(-ENOMEM);
5609
5610 mode_cmd.width = mode->hdisplay;
5611 mode_cmd.height = mode->vdisplay;
5612 mode_cmd.depth = depth;
5613 mode_cmd.bpp = bpp;
5614 mode_cmd.pitch = intel_framebuffer_pitch_for_width(mode_cmd.width, bpp);
5615
5616 return intel_framebuffer_create(dev, &mode_cmd, obj);
5617}
5618
5619static struct drm_framebuffer *
5620mode_fits_in_fbdev(struct drm_device *dev,
5621 struct drm_display_mode *mode)
5622{
5623 struct drm_i915_private *dev_priv = dev->dev_private;
5624 struct drm_i915_gem_object *obj;
5625 struct drm_framebuffer *fb;
5626
5627 if (dev_priv->fbdev == NULL)
5628 return NULL;
5629
5630 obj = dev_priv->fbdev->ifb.obj;
5631 if (obj == NULL)
5632 return NULL;
5633
5634 fb = &dev_priv->fbdev->ifb.base;
5635 if (fb->pitch < intel_framebuffer_pitch_for_width(mode->hdisplay,
5636 fb->bits_per_pixel))
5637 return NULL;
5638
5639 if (obj->base.size < mode->vdisplay * fb->pitch)
5640 return NULL;
5641
5642 return fb;
5643}
5644
Chris Wilson71731882011-04-19 23:10:58 +01005645bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder,
5646 struct drm_connector *connector,
5647 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01005648 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005649{
5650 struct intel_crtc *intel_crtc;
5651 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01005652 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005653 struct drm_crtc *crtc = NULL;
5654 struct drm_device *dev = encoder->dev;
Chris Wilsond2dff872011-04-19 08:36:26 +01005655 struct drm_framebuffer *old_fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08005656 int i = -1;
5657
Chris Wilsond2dff872011-04-19 08:36:26 +01005658 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5659 connector->base.id, drm_get_connector_name(connector),
5660 encoder->base.id, drm_get_encoder_name(encoder));
5661
Jesse Barnes79e53942008-11-07 14:24:08 -08005662 /*
5663 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01005664 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005665 * - if the connector already has an assigned crtc, use it (but make
5666 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01005667 *
Jesse Barnes79e53942008-11-07 14:24:08 -08005668 * - try to find the first unused crtc that can drive this connector,
5669 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08005670 */
5671
5672 /* See if we already have a CRTC for this connector */
5673 if (encoder->crtc) {
5674 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01005675
Jesse Barnes79e53942008-11-07 14:24:08 -08005676 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005677 old->dpms_mode = intel_crtc->dpms_mode;
5678 old->load_detect_temp = false;
5679
5680 /* Make sure the crtc and connector are running */
Jesse Barnes79e53942008-11-07 14:24:08 -08005681 if (intel_crtc->dpms_mode != DRM_MODE_DPMS_ON) {
Chris Wilson64927112011-04-20 07:25:26 +01005682 struct drm_encoder_helper_funcs *encoder_funcs;
5683 struct drm_crtc_helper_funcs *crtc_funcs;
5684
Jesse Barnes79e53942008-11-07 14:24:08 -08005685 crtc_funcs = crtc->helper_private;
5686 crtc_funcs->dpms(crtc, DRM_MODE_DPMS_ON);
Chris Wilson64927112011-04-20 07:25:26 +01005687
5688 encoder_funcs = encoder->helper_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005689 encoder_funcs->dpms(encoder, DRM_MODE_DPMS_ON);
5690 }
Chris Wilson8261b192011-04-19 23:18:09 +01005691
Chris Wilson71731882011-04-19 23:10:58 +01005692 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005693 }
5694
5695 /* Find an unused one (if possible) */
5696 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
5697 i++;
5698 if (!(encoder->possible_crtcs & (1 << i)))
5699 continue;
5700 if (!possible_crtc->enabled) {
5701 crtc = possible_crtc;
5702 break;
5703 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005704 }
5705
5706 /*
5707 * If we didn't find an unused CRTC, don't use any.
5708 */
5709 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01005710 DRM_DEBUG_KMS("no pipe available for load-detect\n");
5711 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005712 }
5713
5714 encoder->crtc = crtc;
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005715 connector->encoder = encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005716
5717 intel_crtc = to_intel_crtc(crtc);
Chris Wilson8261b192011-04-19 23:18:09 +01005718 old->dpms_mode = intel_crtc->dpms_mode;
5719 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01005720 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005721
Chris Wilson64927112011-04-20 07:25:26 +01005722 if (!mode)
5723 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005724
Chris Wilsond2dff872011-04-19 08:36:26 +01005725 old_fb = crtc->fb;
5726
5727 /* We need a framebuffer large enough to accommodate all accesses
5728 * that the plane may generate whilst we perform load detection.
5729 * We can not rely on the fbcon either being present (we get called
5730 * during its initialisation to detect all boot displays, or it may
5731 * not even exist) or that it is large enough to satisfy the
5732 * requested mode.
5733 */
5734 crtc->fb = mode_fits_in_fbdev(dev, mode);
5735 if (crtc->fb == NULL) {
5736 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
5737 crtc->fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
5738 old->release_fb = crtc->fb;
5739 } else
5740 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
5741 if (IS_ERR(crtc->fb)) {
5742 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
5743 crtc->fb = old_fb;
5744 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005745 }
Chris Wilsond2dff872011-04-19 08:36:26 +01005746
5747 if (!drm_crtc_helper_set_mode(crtc, mode, 0, 0, old_fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01005748 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01005749 if (old->release_fb)
5750 old->release_fb->funcs->destroy(old->release_fb);
5751 crtc->fb = old_fb;
Chris Wilson64927112011-04-20 07:25:26 +01005752 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08005753 }
Chris Wilson71731882011-04-19 23:10:58 +01005754
Jesse Barnes79e53942008-11-07 14:24:08 -08005755 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005756 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005757
Chris Wilson71731882011-04-19 23:10:58 +01005758 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005759}
5760
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005761void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder,
Chris Wilson8261b192011-04-19 23:18:09 +01005762 struct drm_connector *connector,
5763 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08005764{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005765 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08005766 struct drm_device *dev = encoder->dev;
5767 struct drm_crtc *crtc = encoder->crtc;
5768 struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
5769 struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
5770
Chris Wilsond2dff872011-04-19 08:36:26 +01005771 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
5772 connector->base.id, drm_get_connector_name(connector),
5773 encoder->base.id, drm_get_encoder_name(encoder));
5774
Chris Wilson8261b192011-04-19 23:18:09 +01005775 if (old->load_detect_temp) {
Zhenyu Wangc1c43972010-03-30 14:39:30 +08005776 connector->encoder = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005777 drm_helper_disable_unused_functions(dev);
Chris Wilsond2dff872011-04-19 08:36:26 +01005778
5779 if (old->release_fb)
5780 old->release_fb->funcs->destroy(old->release_fb);
5781
Chris Wilson0622a532011-04-21 09:32:11 +01005782 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08005783 }
5784
Eric Anholtc751ce42010-03-25 11:48:48 -07005785 /* Switch crtc and encoder back off if necessary */
Chris Wilson0622a532011-04-21 09:32:11 +01005786 if (old->dpms_mode != DRM_MODE_DPMS_ON) {
5787 encoder_funcs->dpms(encoder, old->dpms_mode);
Chris Wilson8261b192011-04-19 23:18:09 +01005788 crtc_funcs->dpms(crtc, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08005789 }
5790}
5791
5792/* Returns the clock of the currently programmed mode of the given pipe. */
5793static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
5794{
5795 struct drm_i915_private *dev_priv = dev->dev_private;
5796 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5797 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08005798 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005799 u32 fp;
5800 intel_clock_t clock;
5801
5802 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01005803 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005804 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01005805 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005806
5807 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005808 if (IS_PINEVIEW(dev)) {
5809 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
5810 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08005811 } else {
5812 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
5813 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
5814 }
5815
Chris Wilsona6c45cf2010-09-17 00:32:17 +01005816 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005817 if (IS_PINEVIEW(dev))
5818 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
5819 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08005820 else
5821 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08005822 DPLL_FPA01_P1_POST_DIV_SHIFT);
5823
5824 switch (dpll & DPLL_MODE_MASK) {
5825 case DPLLB_MODE_DAC_SERIAL:
5826 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
5827 5 : 10;
5828 break;
5829 case DPLLB_MODE_LVDS:
5830 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
5831 7 : 14;
5832 break;
5833 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08005834 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08005835 "mode\n", (int)(dpll & DPLL_MODE_MASK));
5836 return 0;
5837 }
5838
5839 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08005840 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005841 } else {
5842 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
5843
5844 if (is_lvds) {
5845 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
5846 DPLL_FPA01_P1_POST_DIV_SHIFT);
5847 clock.p2 = 14;
5848
5849 if ((dpll & PLL_REF_INPUT_MASK) ==
5850 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
5851 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08005852 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005853 } else
Shaohua Li21778322009-02-23 15:19:16 +08005854 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005855 } else {
5856 if (dpll & PLL_P1_DIVIDE_BY_TWO)
5857 clock.p1 = 2;
5858 else {
5859 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
5860 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
5861 }
5862 if (dpll & PLL_P2_DIVIDE_BY_4)
5863 clock.p2 = 4;
5864 else
5865 clock.p2 = 2;
5866
Shaohua Li21778322009-02-23 15:19:16 +08005867 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005868 }
5869 }
5870
5871 /* XXX: It would be nice to validate the clocks, but we can't reuse
5872 * i830PllIsValid() because it relies on the xf86_config connector
5873 * configuration being accurate, which it isn't necessarily.
5874 */
5875
5876 return clock.dot;
5877}
5878
5879/** Returns the currently programmed mode of the given pipe. */
5880struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
5881 struct drm_crtc *crtc)
5882{
Jesse Barnes548f2452011-02-17 10:40:53 -08005883 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08005884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5885 int pipe = intel_crtc->pipe;
5886 struct drm_display_mode *mode;
Jesse Barnes548f2452011-02-17 10:40:53 -08005887 int htot = I915_READ(HTOTAL(pipe));
5888 int hsync = I915_READ(HSYNC(pipe));
5889 int vtot = I915_READ(VTOTAL(pipe));
5890 int vsync = I915_READ(VSYNC(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005891
5892 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
5893 if (!mode)
5894 return NULL;
5895
5896 mode->clock = intel_crtc_clock_get(dev, crtc);
5897 mode->hdisplay = (htot & 0xffff) + 1;
5898 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
5899 mode->hsync_start = (hsync & 0xffff) + 1;
5900 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
5901 mode->vdisplay = (vtot & 0xffff) + 1;
5902 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
5903 mode->vsync_start = (vsync & 0xffff) + 1;
5904 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
5905
5906 drm_mode_set_name(mode);
5907 drm_mode_set_crtcinfo(mode, 0);
5908
5909 return mode;
5910}
5911
Jesse Barnes652c3932009-08-17 13:31:43 -07005912#define GPU_IDLE_TIMEOUT 500 /* ms */
5913
5914/* When this timer fires, we've been idle for awhile */
5915static void intel_gpu_idle_timer(unsigned long arg)
5916{
5917 struct drm_device *dev = (struct drm_device *)arg;
5918 drm_i915_private_t *dev_priv = dev->dev_private;
5919
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005920 if (!list_empty(&dev_priv->mm.active_list)) {
5921 /* Still processing requests, so just re-arm the timer. */
5922 mod_timer(&dev_priv->idle_timer, jiffies +
5923 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
5924 return;
5925 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005926
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005927 dev_priv->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005928 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005929}
5930
Jesse Barnes652c3932009-08-17 13:31:43 -07005931#define CRTC_IDLE_TIMEOUT 1000 /* ms */
5932
5933static void intel_crtc_idle_timer(unsigned long arg)
5934{
5935 struct intel_crtc *intel_crtc = (struct intel_crtc *)arg;
5936 struct drm_crtc *crtc = &intel_crtc->base;
5937 drm_i915_private_t *dev_priv = crtc->dev->dev_private;
Chris Wilsonff7ea4c2010-12-08 09:43:41 +00005938 struct intel_framebuffer *intel_fb;
5939
5940 intel_fb = to_intel_framebuffer(crtc->fb);
5941 if (intel_fb && intel_fb->obj->active) {
5942 /* The framebuffer is still being accessed by the GPU. */
5943 mod_timer(&intel_crtc->idle_timer, jiffies +
5944 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
5945 return;
5946 }
Jesse Barnes652c3932009-08-17 13:31:43 -07005947
Jesse Barnes652c3932009-08-17 13:31:43 -07005948 intel_crtc->busy = false;
Eric Anholt01dfba92009-09-06 15:18:53 -07005949 queue_work(dev_priv->wq, &dev_priv->idle_work);
Jesse Barnes652c3932009-08-17 13:31:43 -07005950}
5951
Daniel Vetter3dec0092010-08-20 21:40:52 +02005952static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07005953{
5954 struct drm_device *dev = crtc->dev;
5955 drm_i915_private_t *dev_priv = dev->dev_private;
5956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5957 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005958 int dpll_reg = DPLL(pipe);
5959 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07005960
Eric Anholtbad720f2009-10-22 16:11:14 -07005961 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07005962 return;
5963
5964 if (!dev_priv->lvds_downclock_avail)
5965 return;
5966
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005967 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07005968 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08005969 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005970
5971 /* Unlock panel regs */
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005972 I915_WRITE(PP_CONTROL,
5973 I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07005974
5975 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
5976 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005977 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08005978
Jesse Barnes652c3932009-08-17 13:31:43 -07005979 dpll = I915_READ(dpll_reg);
5980 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08005981 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07005982
5983 /* ...and lock them again */
5984 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
5985 }
5986
5987 /* Schedule downclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02005988 mod_timer(&intel_crtc->idle_timer, jiffies +
5989 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07005990}
5991
5992static void intel_decrease_pllclock(struct drm_crtc *crtc)
5993{
5994 struct drm_device *dev = crtc->dev;
5995 drm_i915_private_t *dev_priv = dev->dev_private;
5996 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5997 int pipe = intel_crtc->pipe;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005998 int dpll_reg = DPLL(pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07005999 int dpll = I915_READ(dpll_reg);
6000
Eric Anholtbad720f2009-10-22 16:11:14 -07006001 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006002 return;
6003
6004 if (!dev_priv->lvds_downclock_avail)
6005 return;
6006
6007 /*
6008 * Since this is called by a timer, we should never get here in
6009 * the manual case.
6010 */
6011 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006012 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006013
6014 /* Unlock panel regs */
Jesse Barnes4a655f02010-07-22 13:18:18 -07006015 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) |
6016 PANEL_UNLOCK_REGS);
Jesse Barnes652c3932009-08-17 13:31:43 -07006017
6018 dpll |= DISPLAY_RATE_SELECT_FPA1;
6019 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006020 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006021 dpll = I915_READ(dpll_reg);
6022 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006023 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006024
6025 /* ...and lock them again */
6026 I915_WRITE(PP_CONTROL, I915_READ(PP_CONTROL) & 0x3);
6027 }
6028
6029}
6030
6031/**
6032 * intel_idle_update - adjust clocks for idleness
6033 * @work: work struct
6034 *
6035 * Either the GPU or display (or both) went idle. Check the busy status
6036 * here and adjust the CRTC and GPU clocks as necessary.
6037 */
6038static void intel_idle_update(struct work_struct *work)
6039{
6040 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
6041 idle_work);
6042 struct drm_device *dev = dev_priv->dev;
6043 struct drm_crtc *crtc;
6044 struct intel_crtc *intel_crtc;
6045
6046 if (!i915_powersave)
6047 return;
6048
6049 mutex_lock(&dev->struct_mutex);
6050
Jesse Barnes7648fa92010-05-20 14:28:11 -07006051 i915_update_gfx_val(dev_priv);
6052
Jesse Barnes652c3932009-08-17 13:31:43 -07006053 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6054 /* Skip inactive CRTCs */
6055 if (!crtc->fb)
6056 continue;
6057
6058 intel_crtc = to_intel_crtc(crtc);
6059 if (!intel_crtc->busy)
6060 intel_decrease_pllclock(crtc);
6061 }
6062
Li Peng45ac22c2010-06-12 23:38:35 +08006063
Jesse Barnes652c3932009-08-17 13:31:43 -07006064 mutex_unlock(&dev->struct_mutex);
6065}
6066
6067/**
6068 * intel_mark_busy - mark the GPU and possibly the display busy
6069 * @dev: drm device
6070 * @obj: object we're operating on
6071 *
6072 * Callers can use this function to indicate that the GPU is busy processing
6073 * commands. If @obj matches one of the CRTC objects (i.e. it's a scanout
6074 * buffer), we'll also mark the display as busy, so we know to increase its
6075 * clock frequency.
6076 */
Chris Wilson05394f32010-11-08 19:18:58 +00006077void intel_mark_busy(struct drm_device *dev, struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006078{
6079 drm_i915_private_t *dev_priv = dev->dev_private;
6080 struct drm_crtc *crtc = NULL;
6081 struct intel_framebuffer *intel_fb;
6082 struct intel_crtc *intel_crtc;
6083
Zhenyu Wang5e17ee72009-09-03 09:30:06 +08006084 if (!drm_core_check_feature(dev, DRIVER_MODESET))
6085 return;
6086
Alexander Lam18b21902011-01-03 13:28:56 -05006087 if (!dev_priv->busy)
Chris Wilson28cf7982009-11-30 01:08:56 +00006088 dev_priv->busy = true;
Alexander Lam18b21902011-01-03 13:28:56 -05006089 else
Chris Wilson28cf7982009-11-30 01:08:56 +00006090 mod_timer(&dev_priv->idle_timer, jiffies +
6091 msecs_to_jiffies(GPU_IDLE_TIMEOUT));
Jesse Barnes652c3932009-08-17 13:31:43 -07006092
6093 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6094 if (!crtc->fb)
6095 continue;
6096
6097 intel_crtc = to_intel_crtc(crtc);
6098 intel_fb = to_intel_framebuffer(crtc->fb);
6099 if (intel_fb->obj == obj) {
6100 if (!intel_crtc->busy) {
6101 /* Non-busy -> busy, upclock */
Daniel Vetter3dec0092010-08-20 21:40:52 +02006102 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006103 intel_crtc->busy = true;
6104 } else {
6105 /* Busy -> busy, put off timer */
6106 mod_timer(&intel_crtc->idle_timer, jiffies +
6107 msecs_to_jiffies(CRTC_IDLE_TIMEOUT));
6108 }
6109 }
6110 }
6111}
6112
Jesse Barnes79e53942008-11-07 14:24:08 -08006113static void intel_crtc_destroy(struct drm_crtc *crtc)
6114{
6115 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006116 struct drm_device *dev = crtc->dev;
6117 struct intel_unpin_work *work;
6118 unsigned long flags;
6119
6120 spin_lock_irqsave(&dev->event_lock, flags);
6121 work = intel_crtc->unpin_work;
6122 intel_crtc->unpin_work = NULL;
6123 spin_unlock_irqrestore(&dev->event_lock, flags);
6124
6125 if (work) {
6126 cancel_work_sync(&work->work);
6127 kfree(work);
6128 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006129
6130 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006131
Jesse Barnes79e53942008-11-07 14:24:08 -08006132 kfree(intel_crtc);
6133}
6134
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006135static void intel_unpin_work_fn(struct work_struct *__work)
6136{
6137 struct intel_unpin_work *work =
6138 container_of(__work, struct intel_unpin_work, work);
6139
6140 mutex_lock(&work->dev->struct_mutex);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006141 i915_gem_object_unpin(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006142 drm_gem_object_unreference(&work->pending_flip_obj->base);
6143 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006144
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006145 mutex_unlock(&work->dev->struct_mutex);
6146 kfree(work);
6147}
6148
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006149static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006150 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006151{
6152 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6154 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006155 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006156 struct drm_pending_vblank_event *e;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006157 struct timeval tnow, tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006158 unsigned long flags;
6159
6160 /* Ignore early vblank irqs */
6161 if (intel_crtc == NULL)
6162 return;
6163
Mario Kleiner49b14a52010-12-09 07:00:07 +01006164 do_gettimeofday(&tnow);
6165
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006166 spin_lock_irqsave(&dev->event_lock, flags);
6167 work = intel_crtc->unpin_work;
6168 if (work == NULL || !work->pending) {
6169 spin_unlock_irqrestore(&dev->event_lock, flags);
6170 return;
6171 }
6172
6173 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006174
6175 if (work->event) {
6176 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006177 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006178
6179 /* Called before vblank count and timestamps have
6180 * been updated for the vblank interval of flip
6181 * completion? Need to increment vblank count and
6182 * add one videorefresh duration to returned timestamp
Mario Kleiner49b14a52010-12-09 07:00:07 +01006183 * to account for this. We assume this happened if we
6184 * get called over 0.9 frame durations after the last
6185 * timestamped vblank.
6186 *
6187 * This calculation can not be used with vrefresh rates
6188 * below 5Hz (10Hz to be on the safe side) without
6189 * promoting to 64 integers.
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006190 */
Mario Kleiner49b14a52010-12-09 07:00:07 +01006191 if (10 * (timeval_to_ns(&tnow) - timeval_to_ns(&tvbl)) >
6192 9 * crtc->framedur_ns) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006193 e->event.sequence++;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006194 tvbl = ns_to_timeval(timeval_to_ns(&tvbl) +
6195 crtc->framedur_ns);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006196 }
6197
Mario Kleiner49b14a52010-12-09 07:00:07 +01006198 e->event.tv_sec = tvbl.tv_sec;
6199 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006200
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006201 list_add_tail(&e->base.link,
6202 &e->base.file_priv->event_list);
6203 wake_up_interruptible(&e->base.file_priv->event_wait);
6204 }
6205
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006206 drm_vblank_put(dev, intel_crtc->pipe);
6207
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006208 spin_unlock_irqrestore(&dev->event_lock, flags);
6209
Chris Wilson05394f32010-11-08 19:18:58 +00006210 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006211
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006212 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006213 &obj->pending_flip.counter);
6214 if (atomic_read(&obj->pending_flip) == 0)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01006215 wake_up(&dev_priv->pending_flip_queue);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006216
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006217 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006218
6219 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006220}
6221
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006222void intel_finish_page_flip(struct drm_device *dev, int pipe)
6223{
6224 drm_i915_private_t *dev_priv = dev->dev_private;
6225 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6226
Mario Kleiner49b14a52010-12-09 07:00:07 +01006227 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006228}
6229
6230void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6231{
6232 drm_i915_private_t *dev_priv = dev->dev_private;
6233 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6234
Mario Kleiner49b14a52010-12-09 07:00:07 +01006235 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006236}
6237
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006238void intel_prepare_page_flip(struct drm_device *dev, int plane)
6239{
6240 drm_i915_private_t *dev_priv = dev->dev_private;
6241 struct intel_crtc *intel_crtc =
6242 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
6243 unsigned long flags;
6244
6245 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08006246 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006247 if ((++intel_crtc->unpin_work->pending) > 1)
6248 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08006249 } else {
6250 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
6251 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006252 spin_unlock_irqrestore(&dev->event_lock, flags);
6253}
6254
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006255static int intel_gen2_queue_flip(struct drm_device *dev,
6256 struct drm_crtc *crtc,
6257 struct drm_framebuffer *fb,
6258 struct drm_i915_gem_object *obj)
6259{
6260 struct drm_i915_private *dev_priv = dev->dev_private;
6261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6262 unsigned long offset;
6263 u32 flip_mask;
6264 int ret;
6265
6266 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6267 if (ret)
6268 goto out;
6269
6270 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6271 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6272
6273 ret = BEGIN_LP_RING(6);
6274 if (ret)
6275 goto out;
6276
6277 /* Can't queue multiple flips, so wait for the previous
6278 * one to finish before executing the next.
6279 */
6280 if (intel_crtc->plane)
6281 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6282 else
6283 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6284 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6285 OUT_RING(MI_NOOP);
6286 OUT_RING(MI_DISPLAY_FLIP |
6287 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6288 OUT_RING(fb->pitch);
6289 OUT_RING(obj->gtt_offset + offset);
6290 OUT_RING(MI_NOOP);
6291 ADVANCE_LP_RING();
6292out:
6293 return ret;
6294}
6295
6296static int intel_gen3_queue_flip(struct drm_device *dev,
6297 struct drm_crtc *crtc,
6298 struct drm_framebuffer *fb,
6299 struct drm_i915_gem_object *obj)
6300{
6301 struct drm_i915_private *dev_priv = dev->dev_private;
6302 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6303 unsigned long offset;
6304 u32 flip_mask;
6305 int ret;
6306
6307 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6308 if (ret)
6309 goto out;
6310
6311 /* Offset into the new buffer for cases of shared fbs between CRTCs */
6312 offset = crtc->y * fb->pitch + crtc->x * fb->bits_per_pixel/8;
6313
6314 ret = BEGIN_LP_RING(6);
6315 if (ret)
6316 goto out;
6317
6318 if (intel_crtc->plane)
6319 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
6320 else
6321 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
6322 OUT_RING(MI_WAIT_FOR_EVENT | flip_mask);
6323 OUT_RING(MI_NOOP);
6324 OUT_RING(MI_DISPLAY_FLIP_I915 |
6325 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6326 OUT_RING(fb->pitch);
6327 OUT_RING(obj->gtt_offset + offset);
6328 OUT_RING(MI_NOOP);
6329
6330 ADVANCE_LP_RING();
6331out:
6332 return ret;
6333}
6334
6335static int intel_gen4_queue_flip(struct drm_device *dev,
6336 struct drm_crtc *crtc,
6337 struct drm_framebuffer *fb,
6338 struct drm_i915_gem_object *obj)
6339{
6340 struct drm_i915_private *dev_priv = dev->dev_private;
6341 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6342 uint32_t pf, pipesrc;
6343 int ret;
6344
6345 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6346 if (ret)
6347 goto out;
6348
6349 ret = BEGIN_LP_RING(4);
6350 if (ret)
6351 goto out;
6352
6353 /* i965+ uses the linear or tiled offsets from the
6354 * Display Registers (which do not change across a page-flip)
6355 * so we need only reprogram the base address.
6356 */
6357 OUT_RING(MI_DISPLAY_FLIP |
6358 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6359 OUT_RING(fb->pitch);
6360 OUT_RING(obj->gtt_offset | obj->tiling_mode);
6361
6362 /* XXX Enabling the panel-fitter across page-flip is so far
6363 * untested on non-native modes, so ignore it for now.
6364 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
6365 */
6366 pf = 0;
6367 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6368 OUT_RING(pf | pipesrc);
6369 ADVANCE_LP_RING();
6370out:
6371 return ret;
6372}
6373
6374static int intel_gen6_queue_flip(struct drm_device *dev,
6375 struct drm_crtc *crtc,
6376 struct drm_framebuffer *fb,
6377 struct drm_i915_gem_object *obj)
6378{
6379 struct drm_i915_private *dev_priv = dev->dev_private;
6380 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6381 uint32_t pf, pipesrc;
6382 int ret;
6383
6384 ret = intel_pin_and_fence_fb_obj(dev, obj, LP_RING(dev_priv));
6385 if (ret)
6386 goto out;
6387
6388 ret = BEGIN_LP_RING(4);
6389 if (ret)
6390 goto out;
6391
6392 OUT_RING(MI_DISPLAY_FLIP |
6393 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
6394 OUT_RING(fb->pitch | obj->tiling_mode);
6395 OUT_RING(obj->gtt_offset);
6396
6397 pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
6398 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
6399 OUT_RING(pf | pipesrc);
6400 ADVANCE_LP_RING();
6401out:
6402 return ret;
6403}
6404
Jesse Barnes7c9017e2011-06-16 12:18:54 -07006405/*
6406 * On gen7 we currently use the blit ring because (in early silicon at least)
6407 * the render ring doesn't give us interrpts for page flip completion, which
6408 * means clients will hang after the first flip is queued. Fortunately the
6409 * blit ring generates interrupts properly, so use it instead.
6410 */
6411static int intel_gen7_queue_flip(struct drm_device *dev,
6412 struct drm_crtc *crtc,
6413 struct drm_framebuffer *fb,
6414 struct drm_i915_gem_object *obj)
6415{
6416 struct drm_i915_private *dev_priv = dev->dev_private;
6417 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6418 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
6419 int ret;
6420
6421 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
6422 if (ret)
6423 goto out;
6424
6425 ret = intel_ring_begin(ring, 4);
6426 if (ret)
6427 goto out;
6428
6429 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | (intel_crtc->plane << 19));
6430 intel_ring_emit(ring, (fb->pitch | obj->tiling_mode));
6431 intel_ring_emit(ring, (obj->gtt_offset));
6432 intel_ring_emit(ring, (MI_NOOP));
6433 intel_ring_advance(ring);
6434out:
6435 return ret;
6436}
6437
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006438static int intel_default_queue_flip(struct drm_device *dev,
6439 struct drm_crtc *crtc,
6440 struct drm_framebuffer *fb,
6441 struct drm_i915_gem_object *obj)
6442{
6443 return -ENODEV;
6444}
6445
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006446static int intel_crtc_page_flip(struct drm_crtc *crtc,
6447 struct drm_framebuffer *fb,
6448 struct drm_pending_vblank_event *event)
6449{
6450 struct drm_device *dev = crtc->dev;
6451 struct drm_i915_private *dev_priv = dev->dev_private;
6452 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00006453 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006454 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6455 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006456 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01006457 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006458
6459 work = kzalloc(sizeof *work, GFP_KERNEL);
6460 if (work == NULL)
6461 return -ENOMEM;
6462
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006463 work->event = event;
6464 work->dev = crtc->dev;
6465 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08006466 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006467 INIT_WORK(&work->work, intel_unpin_work_fn);
6468
6469 /* We borrow the event spin lock for protecting unpin_work */
6470 spin_lock_irqsave(&dev->event_lock, flags);
6471 if (intel_crtc->unpin_work) {
6472 spin_unlock_irqrestore(&dev->event_lock, flags);
6473 kfree(work);
Chris Wilson468f0b42010-05-27 13:18:13 +01006474
6475 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006476 return -EBUSY;
6477 }
6478 intel_crtc->unpin_work = work;
6479 spin_unlock_irqrestore(&dev->event_lock, flags);
6480
6481 intel_fb = to_intel_framebuffer(fb);
6482 obj = intel_fb->obj;
6483
Chris Wilson468f0b42010-05-27 13:18:13 +01006484 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006485
Jesse Barnes75dfca82010-02-10 15:09:44 -08006486 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00006487 drm_gem_object_reference(&work->old_fb_obj->base);
6488 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006489
6490 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01006491
6492 ret = drm_vblank_get(dev, intel_crtc->pipe);
6493 if (ret)
6494 goto cleanup_objs;
6495
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006496 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006497
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01006498 work->enable_stall_check = true;
6499
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006500 /* Block clients from rendering to the new back buffer until
6501 * the flip occurs and the object is no longer visible.
6502 */
Chris Wilson05394f32010-11-08 19:18:58 +00006503 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01006504
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006505 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
6506 if (ret)
6507 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006508
6509 mutex_unlock(&dev->struct_mutex);
6510
Jesse Barnese5510fa2010-07-01 16:48:37 -07006511 trace_i915_flip_request(intel_crtc->plane, obj);
6512
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006513 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01006514
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07006515cleanup_pending:
6516 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson96b099f2010-06-07 14:03:04 +01006517cleanup_objs:
Chris Wilson05394f32010-11-08 19:18:58 +00006518 drm_gem_object_unreference(&work->old_fb_obj->base);
6519 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01006520 mutex_unlock(&dev->struct_mutex);
6521
6522 spin_lock_irqsave(&dev->event_lock, flags);
6523 intel_crtc->unpin_work = NULL;
6524 spin_unlock_irqrestore(&dev->event_lock, flags);
6525
6526 kfree(work);
6527
6528 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006529}
6530
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006531static void intel_sanitize_modesetting(struct drm_device *dev,
6532 int pipe, int plane)
6533{
6534 struct drm_i915_private *dev_priv = dev->dev_private;
6535 u32 reg, val;
6536
6537 if (HAS_PCH_SPLIT(dev))
6538 return;
6539
6540 /* Who knows what state these registers were left in by the BIOS or
6541 * grub?
6542 *
6543 * If we leave the registers in a conflicting state (e.g. with the
6544 * display plane reading from the other pipe than the one we intend
6545 * to use) then when we attempt to teardown the active mode, we will
6546 * not disable the pipes and planes in the correct order -- leaving
6547 * a plane reading from a disabled pipe and possibly leading to
6548 * undefined behaviour.
6549 */
6550
6551 reg = DSPCNTR(plane);
6552 val = I915_READ(reg);
6553
6554 if ((val & DISPLAY_PLANE_ENABLE) == 0)
6555 return;
6556 if (!!(val & DISPPLANE_SEL_PIPE_MASK) == pipe)
6557 return;
6558
6559 /* This display plane is active and attached to the other CPU pipe. */
6560 pipe = !pipe;
6561
6562 /* Disable the plane and wait for it to stop reading from the pipe. */
Jesse Barnesb24e7172011-01-04 15:09:30 -08006563 intel_disable_plane(dev_priv, plane, pipe);
6564 intel_disable_pipe(dev_priv, pipe);
Chris Wilson47f1c6c2010-12-03 15:37:31 +00006565}
Jesse Barnes79e53942008-11-07 14:24:08 -08006566
Chris Wilsonf6e5b162011-04-12 18:06:51 +01006567static void intel_crtc_reset(struct drm_crtc *crtc)
6568{
6569 struct drm_device *dev = crtc->dev;
6570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6571
6572 /* Reset flags back to the 'unknown' status so that they
6573 * will be correctly set on the initial modeset.
6574 */
6575 intel_crtc->dpms_mode = -1;
6576
6577 /* We need to fix up any BIOS configuration that conflicts with
6578 * our expectations.
6579 */
6580 intel_sanitize_modesetting(dev, intel_crtc->pipe, intel_crtc->plane);
6581}
6582
6583static struct drm_crtc_helper_funcs intel_helper_funcs = {
6584 .dpms = intel_crtc_dpms,
6585 .mode_fixup = intel_crtc_mode_fixup,
6586 .mode_set = intel_crtc_mode_set,
6587 .mode_set_base = intel_pipe_set_base,
6588 .mode_set_base_atomic = intel_pipe_set_base_atomic,
6589 .load_lut = intel_crtc_load_lut,
6590 .disable = intel_crtc_disable,
6591};
6592
6593static const struct drm_crtc_funcs intel_crtc_funcs = {
6594 .reset = intel_crtc_reset,
6595 .cursor_set = intel_crtc_cursor_set,
6596 .cursor_move = intel_crtc_cursor_move,
6597 .gamma_set = intel_crtc_gamma_set,
6598 .set_config = drm_crtc_helper_set_config,
6599 .destroy = intel_crtc_destroy,
6600 .page_flip = intel_crtc_page_flip,
6601};
6602
Hannes Ederb358d0a2008-12-18 21:18:47 +01006603static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08006604{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006605 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006606 struct intel_crtc *intel_crtc;
6607 int i;
6608
6609 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
6610 if (intel_crtc == NULL)
6611 return;
6612
6613 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
6614
6615 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08006616 for (i = 0; i < 256; i++) {
6617 intel_crtc->lut_r[i] = i;
6618 intel_crtc->lut_g[i] = i;
6619 intel_crtc->lut_b[i] = i;
6620 }
6621
Jesse Barnes80824002009-09-10 15:28:06 -07006622 /* Swap pipes & planes for FBC on pre-965 */
6623 intel_crtc->pipe = pipe;
6624 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01006625 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006626 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01006627 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07006628 }
6629
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08006630 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
6631 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
6632 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
6633 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
6634
Chris Wilson5d1d0cc2011-01-24 15:02:15 +00006635 intel_crtc_reset(&intel_crtc->base);
Chris Wilson04dbff52011-02-10 17:38:35 +00006636 intel_crtc->active = true; /* force the pipe off on setup_init_config */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07006637
6638 if (HAS_PCH_SPLIT(dev)) {
6639 intel_helper_funcs.prepare = ironlake_crtc_prepare;
6640 intel_helper_funcs.commit = ironlake_crtc_commit;
6641 } else {
6642 intel_helper_funcs.prepare = i9xx_crtc_prepare;
6643 intel_helper_funcs.commit = i9xx_crtc_commit;
6644 }
6645
Jesse Barnes79e53942008-11-07 14:24:08 -08006646 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
6647
Jesse Barnes652c3932009-08-17 13:31:43 -07006648 intel_crtc->busy = false;
6649
6650 setup_timer(&intel_crtc->idle_timer, intel_crtc_idle_timer,
6651 (unsigned long)intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006652}
6653
Carl Worth08d7b3d2009-04-29 14:43:54 -07006654int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00006655 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07006656{
6657 drm_i915_private_t *dev_priv = dev->dev_private;
6658 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02006659 struct drm_mode_object *drmmode_obj;
6660 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006661
6662 if (!dev_priv) {
6663 DRM_ERROR("called with no initialization\n");
6664 return -EINVAL;
6665 }
6666
Daniel Vetterc05422d2009-08-11 16:05:30 +02006667 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
6668 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07006669
Daniel Vetterc05422d2009-08-11 16:05:30 +02006670 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07006671 DRM_ERROR("no such CRTC id\n");
6672 return -EINVAL;
6673 }
6674
Daniel Vetterc05422d2009-08-11 16:05:30 +02006675 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
6676 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006677
Daniel Vetterc05422d2009-08-11 16:05:30 +02006678 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07006679}
6680
Zhenyu Wangc5e4df32010-03-30 14:39:27 +08006681static int intel_encoder_clones(struct drm_device *dev, int type_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006682{
Chris Wilson4ef69c72010-09-09 15:14:28 +01006683 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006685 int entry = 0;
6686
Chris Wilson4ef69c72010-09-09 15:14:28 +01006687 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6688 if (type_mask & encoder->clone_mask)
Jesse Barnes79e53942008-11-07 14:24:08 -08006689 index_mask |= (1 << entry);
6690 entry++;
6691 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01006692
Jesse Barnes79e53942008-11-07 14:24:08 -08006693 return index_mask;
6694}
6695
Chris Wilson4d302442010-12-14 19:21:29 +00006696static bool has_edp_a(struct drm_device *dev)
6697{
6698 struct drm_i915_private *dev_priv = dev->dev_private;
6699
6700 if (!IS_MOBILE(dev))
6701 return false;
6702
6703 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
6704 return false;
6705
6706 if (IS_GEN5(dev) &&
6707 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
6708 return false;
6709
6710 return true;
6711}
6712
Jesse Barnes79e53942008-11-07 14:24:08 -08006713static void intel_setup_outputs(struct drm_device *dev)
6714{
Eric Anholt725e30a2009-01-22 13:01:02 -08006715 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006716 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006717 bool dpd_is_edp = false;
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006718 bool has_lvds = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006719
Zhenyu Wang541998a2009-06-05 15:38:44 +08006720 if (IS_MOBILE(dev) && !IS_I830(dev))
Chris Wilsonc5d1b512010-11-29 18:00:23 +00006721 has_lvds = intel_lvds_init(dev);
6722 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
6723 /* disable the panel fitter on everything but LVDS */
6724 I915_WRITE(PFIT_CONTROL, 0);
6725 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006726
Eric Anholtbad720f2009-10-22 16:11:14 -07006727 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006728 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006729
Chris Wilson4d302442010-12-14 19:21:29 +00006730 if (has_edp_a(dev))
Zhenyu Wang32f9d652009-07-24 01:00:32 +08006731 intel_dp_init(dev, DP_A);
6732
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006733 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
6734 intel_dp_init(dev, PCH_DP_D);
6735 }
6736
6737 intel_crt_init(dev);
6738
6739 if (HAS_PCH_SPLIT(dev)) {
6740 int found;
6741
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006742 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08006743 /* PCH SDVOB multiplex with HDMIB */
6744 found = intel_sdvo_init(dev, PCH_SDVOB);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006745 if (!found)
6746 intel_hdmi_init(dev, HDMIB);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006747 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
6748 intel_dp_init(dev, PCH_DP_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08006749 }
6750
6751 if (I915_READ(HDMIC) & PORT_DETECTED)
6752 intel_hdmi_init(dev, HDMIC);
6753
6754 if (I915_READ(HDMID) & PORT_DETECTED)
6755 intel_hdmi_init(dev, HDMID);
6756
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006757 if (I915_READ(PCH_DP_C) & DP_DETECTED)
6758 intel_dp_init(dev, PCH_DP_C);
6759
Adam Jacksoncb0953d2010-07-16 14:46:29 -04006760 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006761 intel_dp_init(dev, PCH_DP_D);
6762
Zhenyu Wang103a1962009-11-27 11:44:36 +08006763 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08006764 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08006765
Eric Anholt725e30a2009-01-22 13:01:02 -08006766 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006767 DRM_DEBUG_KMS("probing SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006768 found = intel_sdvo_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006769 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
6770 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006771 intel_hdmi_init(dev, SDVOB);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006772 }
Ma Ling27185ae2009-08-24 13:50:23 +08006773
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006774 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
6775 DRM_DEBUG_KMS("probing DP_B\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006776 intel_dp_init(dev, DP_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006777 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006778 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006779
6780 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04006781
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006782 if (I915_READ(SDVOB) & SDVO_DETECTED) {
6783 DRM_DEBUG_KMS("probing SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006784 found = intel_sdvo_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006785 }
Ma Ling27185ae2009-08-24 13:50:23 +08006786
6787 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
6788
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006789 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
6790 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Eric Anholt725e30a2009-01-22 13:01:02 -08006791 intel_hdmi_init(dev, SDVOC);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006792 }
6793 if (SUPPORTS_INTEGRATED_DP(dev)) {
6794 DRM_DEBUG_KMS("probing DP_C\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006795 intel_dp_init(dev, DP_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006796 }
Eric Anholt725e30a2009-01-22 13:01:02 -08006797 }
Ma Ling27185ae2009-08-24 13:50:23 +08006798
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006799 if (SUPPORTS_INTEGRATED_DP(dev) &&
6800 (I915_READ(DP_D) & DP_DETECTED)) {
6801 DRM_DEBUG_KMS("probing DP_D\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07006802 intel_dp_init(dev, DP_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08006803 }
Eric Anholtbad720f2009-10-22 16:11:14 -07006804 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006805 intel_dvo_init(dev);
6806
Zhenyu Wang103a1962009-11-27 11:44:36 +08006807 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08006808 intel_tv_init(dev);
6809
Chris Wilson4ef69c72010-09-09 15:14:28 +01006810 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
6811 encoder->base.possible_crtcs = encoder->crtc_mask;
6812 encoder->base.possible_clones =
6813 intel_encoder_clones(dev, encoder->clone_mask);
Jesse Barnes79e53942008-11-07 14:24:08 -08006814 }
Chris Wilson47356eb2011-01-11 17:06:04 +00006815
6816 intel_panel_setup_backlight(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01006817
6818 /* disable all the possible outputs/crtcs before entering KMS mode */
6819 drm_helper_disable_unused_functions(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006820}
6821
6822static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
6823{
6824 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08006825
6826 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006827 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006828
6829 kfree(intel_fb);
6830}
6831
6832static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00006833 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006834 unsigned int *handle)
6835{
6836 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00006837 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006838
Chris Wilson05394f32010-11-08 19:18:58 +00006839 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08006840}
6841
6842static const struct drm_framebuffer_funcs intel_fb_funcs = {
6843 .destroy = intel_user_framebuffer_destroy,
6844 .create_handle = intel_user_framebuffer_create_handle,
6845};
6846
Dave Airlie38651672010-03-30 05:34:13 +00006847int intel_framebuffer_init(struct drm_device *dev,
6848 struct intel_framebuffer *intel_fb,
6849 struct drm_mode_fb_cmd *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00006850 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08006851{
Jesse Barnes79e53942008-11-07 14:24:08 -08006852 int ret;
6853
Chris Wilson05394f32010-11-08 19:18:58 +00006854 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01006855 return -EINVAL;
6856
6857 if (mode_cmd->pitch & 63)
6858 return -EINVAL;
6859
6860 switch (mode_cmd->bpp) {
6861 case 8:
6862 case 16:
6863 case 24:
6864 case 32:
6865 break;
6866 default:
6867 return -EINVAL;
6868 }
6869
Jesse Barnes79e53942008-11-07 14:24:08 -08006870 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
6871 if (ret) {
6872 DRM_ERROR("framebuffer init failed %d\n", ret);
6873 return ret;
6874 }
6875
6876 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08006877 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006878 return 0;
6879}
6880
Jesse Barnes79e53942008-11-07 14:24:08 -08006881static struct drm_framebuffer *
6882intel_user_framebuffer_create(struct drm_device *dev,
6883 struct drm_file *filp,
6884 struct drm_mode_fb_cmd *mode_cmd)
6885{
Chris Wilson05394f32010-11-08 19:18:58 +00006886 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08006887
Chris Wilson05394f32010-11-08 19:18:58 +00006888 obj = to_intel_bo(drm_gem_object_lookup(dev, filp, mode_cmd->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006889 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01006890 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08006891
Chris Wilsond2dff872011-04-19 08:36:26 +01006892 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08006893}
6894
Jesse Barnes79e53942008-11-07 14:24:08 -08006895static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08006896 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00006897 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08006898};
6899
Chris Wilson05394f32010-11-08 19:18:58 +00006900static struct drm_i915_gem_object *
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006901intel_alloc_context_page(struct drm_device *dev)
Chris Wilson9ea8d052010-01-04 18:57:56 +00006902{
Chris Wilson05394f32010-11-08 19:18:58 +00006903 struct drm_i915_gem_object *ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006904 int ret;
6905
Ben Widawsky2c34b852011-03-19 18:14:26 -07006906 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
6907
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006908 ctx = i915_gem_alloc_object(dev, 4096);
6909 if (!ctx) {
Chris Wilson9ea8d052010-01-04 18:57:56 +00006910 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
6911 return NULL;
6912 }
6913
Daniel Vetter75e9e912010-11-04 17:11:09 +01006914 ret = i915_gem_object_pin(ctx, 4096, true);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006915 if (ret) {
6916 DRM_ERROR("failed to pin power context: %d\n", ret);
6917 goto err_unref;
6918 }
6919
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006920 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006921 if (ret) {
6922 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
6923 goto err_unpin;
6924 }
Chris Wilson9ea8d052010-01-04 18:57:56 +00006925
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006926 return ctx;
Chris Wilson9ea8d052010-01-04 18:57:56 +00006927
6928err_unpin:
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08006929 i915_gem_object_unpin(ctx);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006930err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00006931 drm_gem_object_unreference(&ctx->base);
Chris Wilson9ea8d052010-01-04 18:57:56 +00006932 mutex_unlock(&dev->struct_mutex);
6933 return NULL;
6934}
6935
Jesse Barnes7648fa92010-05-20 14:28:11 -07006936bool ironlake_set_drps(struct drm_device *dev, u8 val)
6937{
6938 struct drm_i915_private *dev_priv = dev->dev_private;
6939 u16 rgvswctl;
6940
6941 rgvswctl = I915_READ16(MEMSWCTL);
6942 if (rgvswctl & MEMCTL_CMD_STS) {
6943 DRM_DEBUG("gpu busy, RCS change rejected\n");
6944 return false; /* still busy with another command */
6945 }
6946
6947 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
6948 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
6949 I915_WRITE16(MEMSWCTL, rgvswctl);
6950 POSTING_READ16(MEMSWCTL);
6951
6952 rgvswctl |= MEMCTL_CMD_STS;
6953 I915_WRITE16(MEMSWCTL, rgvswctl);
6954
6955 return true;
6956}
6957
Jesse Barnesf97108d2010-01-29 11:27:07 -08006958void ironlake_enable_drps(struct drm_device *dev)
6959{
6960 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006961 u32 rgvmodectl = I915_READ(MEMMODECTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08006962 u8 fmax, fmin, fstart, vstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006963
Jesse Barnesea056c12010-09-10 10:02:13 -07006964 /* Enable temp reporting */
6965 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
6966 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
6967
Jesse Barnesf97108d2010-01-29 11:27:07 -08006968 /* 100ms RC evaluation intervals */
6969 I915_WRITE(RCUPEI, 100000);
6970 I915_WRITE(RCDNEI, 100000);
6971
6972 /* Set max/min thresholds to 90ms and 80ms respectively */
6973 I915_WRITE(RCBMAXAVG, 90000);
6974 I915_WRITE(RCBMINAVG, 80000);
6975
6976 I915_WRITE(MEMIHYST, 1);
6977
6978 /* Set up min, max, and cur for interrupt handling */
6979 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
6980 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
6981 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
6982 MEMMODE_FSTART_SHIFT;
Jesse Barnes7648fa92010-05-20 14:28:11 -07006983
Jesse Barnesf97108d2010-01-29 11:27:07 -08006984 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
6985 PXVFREQ_PX_SHIFT;
6986
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006987 dev_priv->fmax = fmax; /* IPS callback will increase this */
Jesse Barnes7648fa92010-05-20 14:28:11 -07006988 dev_priv->fstart = fstart;
6989
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006990 dev_priv->max_delay = fstart;
Jesse Barnesf97108d2010-01-29 11:27:07 -08006991 dev_priv->min_delay = fmin;
6992 dev_priv->cur_delay = fstart;
6993
Jesse Barnes80dbf4b2010-11-01 14:12:01 -07006994 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
6995 fmax, fmin, fstart);
Jesse Barnes7648fa92010-05-20 14:28:11 -07006996
Jesse Barnesf97108d2010-01-29 11:27:07 -08006997 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
6998
6999 /*
7000 * Interrupts will be enabled in ironlake_irq_postinstall
7001 */
7002
7003 I915_WRITE(VIDSTART, vstart);
7004 POSTING_READ(VIDSTART);
7005
7006 rgvmodectl |= MEMMODE_SWMODE_EN;
7007 I915_WRITE(MEMMODECTL, rgvmodectl);
7008
Chris Wilson481b6af2010-08-23 17:43:35 +01007009 if (wait_for((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Chris Wilson913d8d12010-08-07 11:01:35 +01007010 DRM_ERROR("stuck trying to change perf mode\n");
Jesse Barnesf97108d2010-01-29 11:27:07 -08007011 msleep(1);
7012
Jesse Barnes7648fa92010-05-20 14:28:11 -07007013 ironlake_set_drps(dev, fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007014
Jesse Barnes7648fa92010-05-20 14:28:11 -07007015 dev_priv->last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
7016 I915_READ(0x112e0);
7017 dev_priv->last_time1 = jiffies_to_msecs(jiffies);
7018 dev_priv->last_count2 = I915_READ(0x112f4);
7019 getrawmonotonic(&dev_priv->last_time2);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007020}
7021
7022void ironlake_disable_drps(struct drm_device *dev)
7023{
7024 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07007025 u16 rgvswctl = I915_READ16(MEMSWCTL);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007026
7027 /* Ack interrupts, disable EFC interrupt */
7028 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
7029 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
7030 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
7031 I915_WRITE(DEIIR, DE_PCU_EVENT);
7032 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
7033
7034 /* Go back to the starting frequency */
Jesse Barnes7648fa92010-05-20 14:28:11 -07007035 ironlake_set_drps(dev, dev_priv->fstart);
Jesse Barnesf97108d2010-01-29 11:27:07 -08007036 msleep(1);
7037 rgvswctl |= MEMCTL_CMD_STS;
7038 I915_WRITE(MEMSWCTL, rgvswctl);
7039 msleep(1);
7040
7041}
7042
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007043void gen6_set_rps(struct drm_device *dev, u8 val)
7044{
7045 struct drm_i915_private *dev_priv = dev->dev_private;
7046 u32 swreq;
7047
7048 swreq = (val & 0x3ff) << 25;
7049 I915_WRITE(GEN6_RPNSWREQ, swreq);
7050}
7051
7052void gen6_disable_rps(struct drm_device *dev)
7053{
7054 struct drm_i915_private *dev_priv = dev->dev_private;
7055
7056 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
7057 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
7058 I915_WRITE(GEN6_PMIER, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007059
7060 spin_lock_irq(&dev_priv->rps_lock);
7061 dev_priv->pm_iir = 0;
7062 spin_unlock_irq(&dev_priv->rps_lock);
7063
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007064 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
7065}
7066
Jesse Barnes7648fa92010-05-20 14:28:11 -07007067static unsigned long intel_pxfreq(u32 vidfreq)
7068{
7069 unsigned long freq;
7070 int div = (vidfreq & 0x3f0000) >> 16;
7071 int post = (vidfreq & 0x3000) >> 12;
7072 int pre = (vidfreq & 0x7);
7073
7074 if (!pre)
7075 return 0;
7076
7077 freq = ((div * 133333) / ((1<<post) * pre));
7078
7079 return freq;
7080}
7081
7082void intel_init_emon(struct drm_device *dev)
7083{
7084 struct drm_i915_private *dev_priv = dev->dev_private;
7085 u32 lcfuse;
7086 u8 pxw[16];
7087 int i;
7088
7089 /* Disable to program */
7090 I915_WRITE(ECR, 0);
7091 POSTING_READ(ECR);
7092
7093 /* Program energy weights for various events */
7094 I915_WRITE(SDEW, 0x15040d00);
7095 I915_WRITE(CSIEW0, 0x007f0000);
7096 I915_WRITE(CSIEW1, 0x1e220004);
7097 I915_WRITE(CSIEW2, 0x04000004);
7098
7099 for (i = 0; i < 5; i++)
7100 I915_WRITE(PEW + (i * 4), 0);
7101 for (i = 0; i < 3; i++)
7102 I915_WRITE(DEW + (i * 4), 0);
7103
7104 /* Program P-state weights to account for frequency power adjustment */
7105 for (i = 0; i < 16; i++) {
7106 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
7107 unsigned long freq = intel_pxfreq(pxvidfreq);
7108 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
7109 PXVFREQ_PX_SHIFT;
7110 unsigned long val;
7111
7112 val = vid * vid;
7113 val *= (freq / 1000);
7114 val *= 255;
7115 val /= (127*127*900);
7116 if (val > 0xff)
7117 DRM_ERROR("bad pxval: %ld\n", val);
7118 pxw[i] = val;
7119 }
7120 /* Render standby states get 0 weight */
7121 pxw[14] = 0;
7122 pxw[15] = 0;
7123
7124 for (i = 0; i < 4; i++) {
7125 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
7126 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
7127 I915_WRITE(PXW + (i * 4), val);
7128 }
7129
7130 /* Adjust magic regs to magic values (more experimental results) */
7131 I915_WRITE(OGW0, 0);
7132 I915_WRITE(OGW1, 0);
7133 I915_WRITE(EG0, 0x00007f00);
7134 I915_WRITE(EG1, 0x0000000e);
7135 I915_WRITE(EG2, 0x000e0000);
7136 I915_WRITE(EG3, 0x68000300);
7137 I915_WRITE(EG4, 0x42000000);
7138 I915_WRITE(EG5, 0x00140031);
7139 I915_WRITE(EG6, 0);
7140 I915_WRITE(EG7, 0);
7141
7142 for (i = 0; i < 8; i++)
7143 I915_WRITE(PXWL + (i * 4), 0);
7144
7145 /* Enable PMON + select events */
7146 I915_WRITE(ECR, 0x80000019);
7147
7148 lcfuse = I915_READ(LCFUSE02);
7149
7150 dev_priv->corr = (lcfuse & LCFUSE_HIV_MASK);
7151}
7152
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007153void gen6_enable_rps(struct drm_i915_private *dev_priv)
Chris Wilson8fd26852010-12-08 18:40:43 +00007154{
Jesse Barnesa6044e22010-12-20 11:34:20 -08007155 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
7156 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
Jesse Barnes7df87212011-03-30 14:08:56 -07007157 u32 pcu_mbox, rc6_mask = 0;
Jesse Barnesa6044e22010-12-20 11:34:20 -08007158 int cur_freq, min_freq, max_freq;
Chris Wilson8fd26852010-12-08 18:40:43 +00007159 int i;
7160
7161 /* Here begins a magic sequence of register writes to enable
7162 * auto-downclocking.
7163 *
7164 * Perhaps there might be some value in exposing these to
7165 * userspace...
7166 */
7167 I915_WRITE(GEN6_RC_STATE, 0);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007168 mutex_lock(&dev_priv->dev->struct_mutex);
Ben Widawskyfcca7922011-04-25 11:23:07 -07007169 gen6_gt_force_wake_get(dev_priv);
Chris Wilson8fd26852010-12-08 18:40:43 +00007170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007171 /* disable the counters and set deterministic thresholds */
Chris Wilson8fd26852010-12-08 18:40:43 +00007172 I915_WRITE(GEN6_RC_CONTROL, 0);
7173
7174 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
7175 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
7176 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
7177 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
7178 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
7179
7180 for (i = 0; i < I915_NUM_RINGS; i++)
7181 I915_WRITE(RING_MAX_IDLE(dev_priv->ring[i].mmio_base), 10);
7182
7183 I915_WRITE(GEN6_RC_SLEEP, 0);
7184 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
7185 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
7186 I915_WRITE(GEN6_RC6p_THRESHOLD, 100000);
7187 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
7188
Jesse Barnes7df87212011-03-30 14:08:56 -07007189 if (i915_enable_rc6)
7190 rc6_mask = GEN6_RC_CTL_RC6p_ENABLE |
7191 GEN6_RC_CTL_RC6_ENABLE;
7192
Chris Wilson8fd26852010-12-08 18:40:43 +00007193 I915_WRITE(GEN6_RC_CONTROL,
Jesse Barnes7df87212011-03-30 14:08:56 -07007194 rc6_mask |
Chris Wilson9c3d2f72010-12-17 10:54:26 +00007195 GEN6_RC_CTL_EI_MODE(1) |
Chris Wilson8fd26852010-12-08 18:40:43 +00007196 GEN6_RC_CTL_HW_ENABLE);
7197
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007198 I915_WRITE(GEN6_RPNSWREQ,
Chris Wilson8fd26852010-12-08 18:40:43 +00007199 GEN6_FREQUENCY(10) |
7200 GEN6_OFFSET(0) |
7201 GEN6_AGGRESSIVE_TURBO);
7202 I915_WRITE(GEN6_RC_VIDEO_FREQ,
7203 GEN6_FREQUENCY(12));
7204
7205 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 1000000);
7206 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
7207 18 << 24 |
7208 6 << 16);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007209 I915_WRITE(GEN6_RP_UP_THRESHOLD, 10000);
7210 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 1000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007211 I915_WRITE(GEN6_RP_UP_EI, 100000);
Jesse Barnesccab5c82011-01-18 15:49:25 -08007212 I915_WRITE(GEN6_RP_DOWN_EI, 5000000);
Chris Wilson8fd26852010-12-08 18:40:43 +00007213 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
7214 I915_WRITE(GEN6_RP_CONTROL,
7215 GEN6_RP_MEDIA_TURBO |
7216 GEN6_RP_USE_NORMAL_FREQ |
7217 GEN6_RP_MEDIA_IS_GFX |
7218 GEN6_RP_ENABLE |
Jesse Barnesccab5c82011-01-18 15:49:25 -08007219 GEN6_RP_UP_BUSY_AVG |
7220 GEN6_RP_DOWN_IDLE_CONT);
Chris Wilson8fd26852010-12-08 18:40:43 +00007221
7222 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7223 500))
7224 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7225
7226 I915_WRITE(GEN6_PCODE_DATA, 0);
7227 I915_WRITE(GEN6_PCODE_MAILBOX,
7228 GEN6_PCODE_READY |
7229 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7230 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7231 500))
7232 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7233
Jesse Barnesa6044e22010-12-20 11:34:20 -08007234 min_freq = (rp_state_cap & 0xff0000) >> 16;
7235 max_freq = rp_state_cap & 0xff;
7236 cur_freq = (gt_perf_status & 0xff00) >> 8;
7237
7238 /* Check for overclock support */
7239 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7240 500))
7241 DRM_ERROR("timeout waiting for pcode mailbox to become idle\n");
7242 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_READ_OC_PARAMS);
7243 pcu_mbox = I915_READ(GEN6_PCODE_DATA);
7244 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
7245 500))
7246 DRM_ERROR("timeout waiting for pcode mailbox to finish\n");
7247 if (pcu_mbox & (1<<31)) { /* OC supported */
7248 max_freq = pcu_mbox & 0xff;
Jesse Barnese281fca2011-03-18 10:32:07 -07007249 DRM_DEBUG_DRIVER("overclocking supported, adjusting frequency max to %dMHz\n", pcu_mbox * 50);
Jesse Barnesa6044e22010-12-20 11:34:20 -08007250 }
7251
7252 /* In units of 100MHz */
7253 dev_priv->max_delay = max_freq;
7254 dev_priv->min_delay = min_freq;
7255 dev_priv->cur_delay = cur_freq;
7256
Chris Wilson8fd26852010-12-08 18:40:43 +00007257 /* requires MSI enabled */
7258 I915_WRITE(GEN6_PMIER,
7259 GEN6_PM_MBOX_EVENT |
7260 GEN6_PM_THERMAL_EVENT |
7261 GEN6_PM_RP_DOWN_TIMEOUT |
7262 GEN6_PM_RP_UP_THRESHOLD |
7263 GEN6_PM_RP_DOWN_THRESHOLD |
7264 GEN6_PM_RP_UP_EI_EXPIRED |
7265 GEN6_PM_RP_DOWN_EI_EXPIRED);
Ben Widawsky4912d042011-04-25 11:25:20 -07007266 spin_lock_irq(&dev_priv->rps_lock);
7267 WARN_ON(dev_priv->pm_iir != 0);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007268 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -07007269 spin_unlock_irq(&dev_priv->rps_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007270 /* enable all PM interrupts */
7271 I915_WRITE(GEN6_PMINTRMSK, 0);
Chris Wilson8fd26852010-12-08 18:40:43 +00007272
Ben Widawskyfcca7922011-04-25 11:23:07 -07007273 gen6_gt_force_wake_put(dev_priv);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01007274 mutex_unlock(&dev_priv->dev->struct_mutex);
Chris Wilson8fd26852010-12-08 18:40:43 +00007275}
7276
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007277void gen6_update_ring_freq(struct drm_i915_private *dev_priv)
7278{
7279 int min_freq = 15;
7280 int gpu_freq, ia_freq, max_ia_freq;
7281 int scaling_factor = 180;
7282
7283 max_ia_freq = cpufreq_quick_get_max(0);
7284 /*
7285 * Default to measured freq if none found, PCU will ensure we don't go
7286 * over
7287 */
7288 if (!max_ia_freq)
7289 max_ia_freq = tsc_khz;
7290
7291 /* Convert from kHz to MHz */
7292 max_ia_freq /= 1000;
7293
7294 mutex_lock(&dev_priv->dev->struct_mutex);
7295
7296 /*
7297 * For each potential GPU frequency, load a ring frequency we'd like
7298 * to use for memory access. We do this by specifying the IA frequency
7299 * the PCU should use as a reference to determine the ring frequency.
7300 */
7301 for (gpu_freq = dev_priv->max_delay; gpu_freq >= dev_priv->min_delay;
7302 gpu_freq--) {
7303 int diff = dev_priv->max_delay - gpu_freq;
7304
7305 /*
7306 * For GPU frequencies less than 750MHz, just use the lowest
7307 * ring freq.
7308 */
7309 if (gpu_freq < min_freq)
7310 ia_freq = 800;
7311 else
7312 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
7313 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
7314
7315 I915_WRITE(GEN6_PCODE_DATA,
7316 (ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT) |
7317 gpu_freq);
7318 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY |
7319 GEN6_PCODE_WRITE_MIN_FREQ_TABLE);
7320 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) &
7321 GEN6_PCODE_READY) == 0, 10)) {
7322 DRM_ERROR("pcode write of freq table timed out\n");
7323 continue;
7324 }
7325 }
7326
7327 mutex_unlock(&dev_priv->dev->struct_mutex);
7328}
7329
Jesse Barnes6067aae2011-04-28 15:04:31 -07007330static void ironlake_init_clock_gating(struct drm_device *dev)
7331{
7332 struct drm_i915_private *dev_priv = dev->dev_private;
7333 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7334
7335 /* Required for FBC */
7336 dspclk_gate |= DPFCUNIT_CLOCK_GATE_DISABLE |
7337 DPFCRUNIT_CLOCK_GATE_DISABLE |
7338 DPFDUNIT_CLOCK_GATE_DISABLE;
7339 /* Required for CxSR */
7340 dspclk_gate |= DPARBUNIT_CLOCK_GATE_DISABLE;
7341
7342 I915_WRITE(PCH_3DCGDIS0,
7343 MARIUNIT_CLOCK_GATE_DISABLE |
7344 SVSMUNIT_CLOCK_GATE_DISABLE);
7345 I915_WRITE(PCH_3DCGDIS1,
7346 VFMUNIT_CLOCK_GATE_DISABLE);
7347
7348 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
7349
7350 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007351 * According to the spec the following bits should be set in
7352 * order to enable memory self-refresh
7353 * The bit 22/21 of 0x42004
7354 * The bit 5 of 0x42020
7355 * The bit 15 of 0x45000
7356 */
7357 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7358 (I915_READ(ILK_DISPLAY_CHICKEN2) |
7359 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
7360 I915_WRITE(ILK_DSPCLK_GATE,
7361 (I915_READ(ILK_DSPCLK_GATE) |
7362 ILK_DPARB_CLK_GATE));
7363 I915_WRITE(DISP_ARB_CTL,
7364 (I915_READ(DISP_ARB_CTL) |
7365 DISP_FBC_WM_DIS));
7366 I915_WRITE(WM3_LP_ILK, 0);
7367 I915_WRITE(WM2_LP_ILK, 0);
7368 I915_WRITE(WM1_LP_ILK, 0);
7369
7370 /*
7371 * Based on the document from hardware guys the following bits
7372 * should be set unconditionally in order to enable FBC.
7373 * The bit 22 of 0x42000
7374 * The bit 22 of 0x42004
7375 * The bit 7,8,9 of 0x42020.
7376 */
7377 if (IS_IRONLAKE_M(dev)) {
7378 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7379 I915_READ(ILK_DISPLAY_CHICKEN1) |
7380 ILK_FBCQ_DIS);
7381 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7382 I915_READ(ILK_DISPLAY_CHICKEN2) |
7383 ILK_DPARB_GATE);
7384 I915_WRITE(ILK_DSPCLK_GATE,
7385 I915_READ(ILK_DSPCLK_GATE) |
7386 ILK_DPFC_DIS1 |
7387 ILK_DPFC_DIS2 |
7388 ILK_CLK_FBC);
7389 }
7390
7391 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7392 I915_READ(ILK_DISPLAY_CHICKEN2) |
7393 ILK_ELPIN_409_SELECT);
7394 I915_WRITE(_3D_CHICKEN2,
7395 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
7396 _3D_CHICKEN2_WM_READ_PIPELINED);
7397}
7398
7399static void gen6_init_clock_gating(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007400{
7401 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007402 int pipe;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007403 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
7404
7405 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Jesse Barnes652c3932009-08-17 13:31:43 -07007406
Jesse Barnes6067aae2011-04-28 15:04:31 -07007407 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7408 I915_READ(ILK_DISPLAY_CHICKEN2) |
7409 ILK_ELPIN_409_SELECT);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007410
Jesse Barnes6067aae2011-04-28 15:04:31 -07007411 I915_WRITE(WM3_LP_ILK, 0);
7412 I915_WRITE(WM2_LP_ILK, 0);
7413 I915_WRITE(WM1_LP_ILK, 0);
Eric Anholt8956c8b2010-03-18 13:21:14 -07007414
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007415 /*
Jesse Barnes6067aae2011-04-28 15:04:31 -07007416 * According to the spec the following bits should be
7417 * set in order to enable memory self-refresh and fbc:
7418 * The bit21 and bit22 of 0x42000
7419 * The bit21 and bit22 of 0x42004
7420 * The bit5 and bit7 of 0x42020
7421 * The bit14 of 0x70180
7422 * The bit14 of 0x71180
Jesse Barnes382b0932010-10-07 16:01:25 -07007423 */
Jesse Barnes6067aae2011-04-28 15:04:31 -07007424 I915_WRITE(ILK_DISPLAY_CHICKEN1,
7425 I915_READ(ILK_DISPLAY_CHICKEN1) |
7426 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
7427 I915_WRITE(ILK_DISPLAY_CHICKEN2,
7428 I915_READ(ILK_DISPLAY_CHICKEN2) |
7429 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
7430 I915_WRITE(ILK_DSPCLK_GATE,
7431 I915_READ(ILK_DSPCLK_GATE) |
7432 ILK_DPARB_CLK_GATE |
7433 ILK_DPFD_CLK_GATE);
Jesse Barnes382b0932010-10-07 16:01:25 -07007434
Jesse Barnes6067aae2011-04-28 15:04:31 -07007435 for_each_pipe(pipe)
7436 I915_WRITE(DSPCNTR(pipe),
7437 I915_READ(DSPCNTR(pipe)) |
7438 DISPPLANE_TRICKLE_FEED_DISABLE);
7439}
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007440
Jesse Barnes28963a32011-05-11 09:42:30 -07007441static void ivybridge_init_clock_gating(struct drm_device *dev)
7442{
7443 struct drm_i915_private *dev_priv = dev->dev_private;
7444 int pipe;
7445 uint32_t dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE;
Jesse Barnes652c3932009-08-17 13:31:43 -07007446
Jesse Barnes28963a32011-05-11 09:42:30 -07007447 I915_WRITE(PCH_DSPCLK_GATE_D, dspclk_gate);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007448
Jesse Barnes28963a32011-05-11 09:42:30 -07007449 I915_WRITE(WM3_LP_ILK, 0);
7450 I915_WRITE(WM2_LP_ILK, 0);
7451 I915_WRITE(WM1_LP_ILK, 0);
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007452
Jesse Barnes28963a32011-05-11 09:42:30 -07007453 I915_WRITE(ILK_DSPCLK_GATE, IVB_VRHUNIT_CLK_GATE);
Eric Anholtde6e2ea2010-11-06 14:53:32 -07007454
Jesse Barnes28963a32011-05-11 09:42:30 -07007455 for_each_pipe(pipe)
7456 I915_WRITE(DSPCNTR(pipe),
7457 I915_READ(DSPCNTR(pipe)) |
7458 DISPPLANE_TRICKLE_FEED_DISABLE);
7459}
Eric Anholt67e92af2010-11-06 14:53:33 -07007460
Jesse Barnes6067aae2011-04-28 15:04:31 -07007461static void g4x_init_clock_gating(struct drm_device *dev)
7462{
7463 struct drm_i915_private *dev_priv = dev->dev_private;
7464 uint32_t dspclk_gate;
Chris Wilson8fd26852010-12-08 18:40:43 +00007465
Jesse Barnes6067aae2011-04-28 15:04:31 -07007466 I915_WRITE(RENCLK_GATE_D1, 0);
7467 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
7468 GS_UNIT_CLOCK_GATE_DISABLE |
7469 CL_UNIT_CLOCK_GATE_DISABLE);
7470 I915_WRITE(RAMCLK_GATE_D, 0);
7471 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
7472 OVRUNIT_CLOCK_GATE_DISABLE |
7473 OVCUNIT_CLOCK_GATE_DISABLE;
7474 if (IS_GM45(dev))
7475 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
7476 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
7477}
Yuanhan Liu13982612010-12-15 15:42:31 +08007478
Jesse Barnes6067aae2011-04-28 15:04:31 -07007479static void crestline_init_clock_gating(struct drm_device *dev)
7480{
7481 struct drm_i915_private *dev_priv = dev->dev_private;
Yuanhan Liu13982612010-12-15 15:42:31 +08007482
Jesse Barnes6067aae2011-04-28 15:04:31 -07007483 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
7484 I915_WRITE(RENCLK_GATE_D2, 0);
7485 I915_WRITE(DSPCLK_GATE_D, 0);
7486 I915_WRITE(RAMCLK_GATE_D, 0);
7487 I915_WRITE16(DEUC, 0);
7488}
Jesse Barnes652c3932009-08-17 13:31:43 -07007489
Jesse Barnes6067aae2011-04-28 15:04:31 -07007490static void broadwater_init_clock_gating(struct drm_device *dev)
7491{
7492 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07007493
Jesse Barnes6067aae2011-04-28 15:04:31 -07007494 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
7495 I965_RCC_CLOCK_GATE_DISABLE |
7496 I965_RCPB_CLOCK_GATE_DISABLE |
7497 I965_ISC_CLOCK_GATE_DISABLE |
7498 I965_FBC_CLOCK_GATE_DISABLE);
7499 I915_WRITE(RENCLK_GATE_D2, 0);
7500}
Jesse Barnes652c3932009-08-17 13:31:43 -07007501
Jesse Barnes6067aae2011-04-28 15:04:31 -07007502static void gen3_init_clock_gating(struct drm_device *dev)
7503{
7504 struct drm_i915_private *dev_priv = dev->dev_private;
7505 u32 dstate = I915_READ(D_STATE);
7506
7507 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
7508 DSTATE_DOT_CLOCK_GATING;
7509 I915_WRITE(D_STATE, dstate);
7510}
7511
7512static void i85x_init_clock_gating(struct drm_device *dev)
7513{
7514 struct drm_i915_private *dev_priv = dev->dev_private;
7515
7516 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
7517}
7518
7519static void i830_init_clock_gating(struct drm_device *dev)
7520{
7521 struct drm_i915_private *dev_priv = dev->dev_private;
7522
7523 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes652c3932009-08-17 13:31:43 -07007524}
7525
Jesse Barnes645c62a2011-05-11 09:49:31 -07007526static void ibx_init_clock_gating(struct drm_device *dev)
7527{
7528 struct drm_i915_private *dev_priv = dev->dev_private;
7529
7530 /*
7531 * On Ibex Peak and Cougar Point, we need to disable clock
7532 * gating for the panel power sequencer or it will fail to
7533 * start up when no ports are active.
7534 */
7535 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7536}
7537
7538static void cpt_init_clock_gating(struct drm_device *dev)
7539{
7540 struct drm_i915_private *dev_priv = dev->dev_private;
7541
7542 /*
7543 * On Ibex Peak and Cougar Point, we need to disable clock
7544 * gating for the panel power sequencer or it will fail to
7545 * start up when no ports are active.
7546 */
7547 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
7548 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
7549 DPLS_EDP_PPS_FIX_DIS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007550}
7551
Chris Wilsonac668082011-02-09 16:15:32 +00007552static void ironlake_teardown_rc6(struct drm_device *dev)
Chris Wilson0cdab212010-12-05 17:27:06 +00007553{
7554 struct drm_i915_private *dev_priv = dev->dev_private;
7555
7556 if (dev_priv->renderctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007557 i915_gem_object_unpin(dev_priv->renderctx);
7558 drm_gem_object_unreference(&dev_priv->renderctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007559 dev_priv->renderctx = NULL;
7560 }
7561
7562 if (dev_priv->pwrctx) {
Chris Wilsonac668082011-02-09 16:15:32 +00007563 i915_gem_object_unpin(dev_priv->pwrctx);
7564 drm_gem_object_unreference(&dev_priv->pwrctx->base);
Chris Wilson0cdab212010-12-05 17:27:06 +00007565 dev_priv->pwrctx = NULL;
7566 }
7567}
7568
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007569static void ironlake_disable_rc6(struct drm_device *dev)
7570{
7571 struct drm_i915_private *dev_priv = dev->dev_private;
7572
Chris Wilsonac668082011-02-09 16:15:32 +00007573 if (I915_READ(PWRCTXA)) {
7574 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
7575 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
7576 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
7577 50);
7578
7579 I915_WRITE(PWRCTXA, 0);
7580 POSTING_READ(PWRCTXA);
7581
7582 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
7583 POSTING_READ(RSTDBYCTL);
7584 }
7585
Chris Wilson99507302011-02-24 09:42:52 +00007586 ironlake_teardown_rc6(dev);
Chris Wilsonac668082011-02-09 16:15:32 +00007587}
7588
7589static int ironlake_setup_rc6(struct drm_device *dev)
7590{
7591 struct drm_i915_private *dev_priv = dev->dev_private;
7592
7593 if (dev_priv->renderctx == NULL)
7594 dev_priv->renderctx = intel_alloc_context_page(dev);
7595 if (!dev_priv->renderctx)
7596 return -ENOMEM;
7597
7598 if (dev_priv->pwrctx == NULL)
7599 dev_priv->pwrctx = intel_alloc_context_page(dev);
7600 if (!dev_priv->pwrctx) {
7601 ironlake_teardown_rc6(dev);
7602 return -ENOMEM;
7603 }
7604
7605 return 0;
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007606}
7607
7608void ironlake_enable_rc6(struct drm_device *dev)
7609{
7610 struct drm_i915_private *dev_priv = dev->dev_private;
7611 int ret;
7612
Chris Wilsonac668082011-02-09 16:15:32 +00007613 /* rc6 disabled by default due to repeated reports of hanging during
7614 * boot and resume.
7615 */
7616 if (!i915_enable_rc6)
7617 return;
7618
Ben Widawsky2c34b852011-03-19 18:14:26 -07007619 mutex_lock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007620 ret = ironlake_setup_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007621 if (ret) {
7622 mutex_unlock(&dev->struct_mutex);
Chris Wilsonac668082011-02-09 16:15:32 +00007623 return;
Ben Widawsky2c34b852011-03-19 18:14:26 -07007624 }
Chris Wilsonac668082011-02-09 16:15:32 +00007625
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007626 /*
7627 * GPU can automatically power down the render unit if given a page
7628 * to save state.
7629 */
7630 ret = BEGIN_LP_RING(6);
7631 if (ret) {
Chris Wilsonac668082011-02-09 16:15:32 +00007632 ironlake_teardown_rc6(dev);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007633 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007634 return;
7635 }
Chris Wilsonac668082011-02-09 16:15:32 +00007636
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007637 OUT_RING(MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
7638 OUT_RING(MI_SET_CONTEXT);
7639 OUT_RING(dev_priv->renderctx->gtt_offset |
7640 MI_MM_SPACE_GTT |
7641 MI_SAVE_EXT_STATE_EN |
7642 MI_RESTORE_EXT_STATE_EN |
7643 MI_RESTORE_INHIBIT);
7644 OUT_RING(MI_SUSPEND_FLUSH);
7645 OUT_RING(MI_NOOP);
7646 OUT_RING(MI_FLUSH);
7647 ADVANCE_LP_RING();
7648
Ben Widawsky4a246cf2011-03-19 18:14:28 -07007649 /*
7650 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
7651 * does an implicit flush, combined with MI_FLUSH above, it should be
7652 * safe to assume that renderctx is valid
7653 */
7654 ret = intel_wait_ring_idle(LP_RING(dev_priv));
7655 if (ret) {
7656 DRM_ERROR("failed to enable ironlake power power savings\n");
7657 ironlake_teardown_rc6(dev);
7658 mutex_unlock(&dev->struct_mutex);
7659 return;
7660 }
7661
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007662 I915_WRITE(PWRCTXA, dev_priv->pwrctx->gtt_offset | PWRCTX_EN);
7663 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawsky2c34b852011-03-19 18:14:26 -07007664 mutex_unlock(&dev->struct_mutex);
Jesse Barnesd5bb0812011-01-05 12:01:26 -08007665}
7666
Jesse Barnes645c62a2011-05-11 09:49:31 -07007667void intel_init_clock_gating(struct drm_device *dev)
7668{
7669 struct drm_i915_private *dev_priv = dev->dev_private;
7670
7671 dev_priv->display.init_clock_gating(dev);
7672
7673 if (dev_priv->display.init_pch_clock_gating)
7674 dev_priv->display.init_pch_clock_gating(dev);
7675}
Chris Wilsonac668082011-02-09 16:15:32 +00007676
Jesse Barnese70236a2009-09-21 10:42:27 -07007677/* Set up chip specific display functions */
7678static void intel_init_display(struct drm_device *dev)
7679{
7680 struct drm_i915_private *dev_priv = dev->dev_private;
7681
7682 /* We always want a DPMS function */
Eric Anholtf564048e2011-03-30 13:01:02 -07007683 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007684 dev_priv->display.dpms = ironlake_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007685 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
7686 } else {
Jesse Barnese70236a2009-09-21 10:42:27 -07007687 dev_priv->display.dpms = i9xx_crtc_dpms;
Eric Anholtf564048e2011-03-30 13:01:02 -07007688 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
7689 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007690
Adam Jacksonee5382a2010-04-23 11:17:39 -04007691 if (I915_HAS_FBC(dev)) {
Yuanhan Liu9c04f012010-12-15 15:42:32 +08007692 if (HAS_PCH_SPLIT(dev)) {
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08007693 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
7694 dev_priv->display.enable_fbc = ironlake_enable_fbc;
7695 dev_priv->display.disable_fbc = ironlake_disable_fbc;
7696 } else if (IS_GM45(dev)) {
Jesse Barnes74dff282009-09-14 15:39:40 -07007697 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
7698 dev_priv->display.enable_fbc = g4x_enable_fbc;
7699 dev_priv->display.disable_fbc = g4x_disable_fbc;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007700 } else if (IS_CRESTLINE(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007701 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
7702 dev_priv->display.enable_fbc = i8xx_enable_fbc;
7703 dev_priv->display.disable_fbc = i8xx_disable_fbc;
7704 }
Jesse Barnes74dff282009-09-14 15:39:40 -07007705 /* 855GM needs testing */
Jesse Barnese70236a2009-09-21 10:42:27 -07007706 }
7707
7708 /* Returns the core display clock speed */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007709 if (IS_I945G(dev) || (IS_G33(dev) && ! IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07007710 dev_priv->display.get_display_clock_speed =
7711 i945_get_display_clock_speed;
7712 else if (IS_I915G(dev))
7713 dev_priv->display.get_display_clock_speed =
7714 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007715 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007716 dev_priv->display.get_display_clock_speed =
7717 i9xx_misc_get_display_clock_speed;
7718 else if (IS_I915GM(dev))
7719 dev_priv->display.get_display_clock_speed =
7720 i915gm_get_display_clock_speed;
7721 else if (IS_I865G(dev))
7722 dev_priv->display.get_display_clock_speed =
7723 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02007724 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007725 dev_priv->display.get_display_clock_speed =
7726 i855_get_display_clock_speed;
7727 else /* 852, 830 */
7728 dev_priv->display.get_display_clock_speed =
7729 i830_get_display_clock_speed;
7730
7731 /* For FIFO watermark updates */
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007732 if (HAS_PCH_SPLIT(dev)) {
Jesse Barnes645c62a2011-05-11 09:49:31 -07007733 if (HAS_PCH_IBX(dev))
7734 dev_priv->display.init_pch_clock_gating = ibx_init_clock_gating;
7735 else if (HAS_PCH_CPT(dev))
7736 dev_priv->display.init_pch_clock_gating = cpt_init_clock_gating;
7737
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01007738 if (IS_GEN5(dev)) {
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007739 if (I915_READ(MLTR_ILK) & ILK_SRLT_MASK)
7740 dev_priv->display.update_wm = ironlake_update_wm;
7741 else {
7742 DRM_DEBUG_KMS("Failed to get proper latency. "
7743 "Disable CxSR\n");
7744 dev_priv->display.update_wm = NULL;
7745 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007746 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007747 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Yuanhan Liu13982612010-12-15 15:42:31 +08007748 } else if (IS_GEN6(dev)) {
7749 if (SNB_READ_WM0_LATENCY()) {
7750 dev_priv->display.update_wm = sandybridge_update_wm;
7751 } else {
7752 DRM_DEBUG_KMS("Failed to read display plane latency. "
7753 "Disable CxSR\n");
7754 dev_priv->display.update_wm = NULL;
7755 }
Jesse Barnes674cf962011-04-28 14:27:04 -07007756 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007757 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Jesse Barnes357555c2011-04-28 15:09:55 -07007758 } else if (IS_IVYBRIDGE(dev)) {
7759 /* FIXME: detect B0+ stepping and use auto training */
7760 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Jesse Barnesfe100d42011-04-28 14:29:45 -07007761 if (SNB_READ_WM0_LATENCY()) {
7762 dev_priv->display.update_wm = sandybridge_update_wm;
7763 } else {
7764 DRM_DEBUG_KMS("Failed to read display plane latency. "
7765 "Disable CxSR\n");
7766 dev_priv->display.update_wm = NULL;
7767 }
Jesse Barnes28963a32011-05-11 09:42:30 -07007768 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007769
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08007770 } else
7771 dev_priv->display.update_wm = NULL;
7772 } else if (IS_PINEVIEW(dev)) {
Zhao Yakuid4294342010-03-22 22:45:36 +08007773 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
Li Peng95534262010-05-18 18:58:44 +08007774 dev_priv->is_ddr3,
Zhao Yakuid4294342010-03-22 22:45:36 +08007775 dev_priv->fsb_freq,
7776 dev_priv->mem_freq)) {
7777 DRM_INFO("failed to find known CxSR latency "
Li Peng95534262010-05-18 18:58:44 +08007778 "(found ddr%s fsb freq %d, mem freq %d), "
Zhao Yakuid4294342010-03-22 22:45:36 +08007779 "disabling CxSR\n",
Li Peng95534262010-05-18 18:58:44 +08007780 (dev_priv->is_ddr3 == 1) ? "3": "2",
Zhao Yakuid4294342010-03-22 22:45:36 +08007781 dev_priv->fsb_freq, dev_priv->mem_freq);
7782 /* Disable CxSR and never update its watermark again */
7783 pineview_disable_cxsr(dev);
7784 dev_priv->display.update_wm = NULL;
7785 } else
7786 dev_priv->display.update_wm = pineview_update_wm;
Jason Stubbs95e0ee92011-05-28 14:26:48 +10007787 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007788 } else if (IS_G4X(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007789 dev_priv->display.update_wm = g4x_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007790 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
7791 } else if (IS_GEN4(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007792 dev_priv->display.update_wm = i965_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007793 if (IS_CRESTLINE(dev))
7794 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
7795 else if (IS_BROADWATER(dev))
7796 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
7797 } else if (IS_GEN3(dev)) {
Jesse Barnese70236a2009-09-21 10:42:27 -07007798 dev_priv->display.update_wm = i9xx_update_wm;
7799 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007800 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
7801 } else if (IS_I865G(dev)) {
7802 dev_priv->display.update_wm = i830_update_wm;
7803 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
7804 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007805 } else if (IS_I85X(dev)) {
7806 dev_priv->display.update_wm = i9xx_update_wm;
7807 dev_priv->display.get_fifo_size = i85x_get_fifo_size;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007808 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
Jesse Barnese70236a2009-09-21 10:42:27 -07007809 } else {
Adam Jackson8f4695e2010-04-16 18:20:57 -04007810 dev_priv->display.update_wm = i830_update_wm;
Jesse Barnes6067aae2011-04-28 15:04:31 -07007811 dev_priv->display.init_clock_gating = i830_init_clock_gating;
Adam Jackson8f4695e2010-04-16 18:20:57 -04007812 if (IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07007813 dev_priv->display.get_fifo_size = i845_get_fifo_size;
7814 else
7815 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Jesse Barnese70236a2009-09-21 10:42:27 -07007816 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007817
7818 /* Default just returns -ENODEV to indicate unsupported */
7819 dev_priv->display.queue_flip = intel_default_queue_flip;
7820
7821 switch (INTEL_INFO(dev)->gen) {
7822 case 2:
7823 dev_priv->display.queue_flip = intel_gen2_queue_flip;
7824 break;
7825
7826 case 3:
7827 dev_priv->display.queue_flip = intel_gen3_queue_flip;
7828 break;
7829
7830 case 4:
7831 case 5:
7832 dev_priv->display.queue_flip = intel_gen4_queue_flip;
7833 break;
7834
7835 case 6:
7836 dev_priv->display.queue_flip = intel_gen6_queue_flip;
7837 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007838 case 7:
7839 dev_priv->display.queue_flip = intel_gen7_queue_flip;
7840 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007841 }
Jesse Barnese70236a2009-09-21 10:42:27 -07007842}
7843
Jesse Barnesb690e962010-07-19 13:53:12 -07007844/*
7845 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
7846 * resume, or other times. This quirk makes sure that's the case for
7847 * affected systems.
7848 */
7849static void quirk_pipea_force (struct drm_device *dev)
7850{
7851 struct drm_i915_private *dev_priv = dev->dev_private;
7852
7853 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
7854 DRM_DEBUG_DRIVER("applying pipe a force quirk\n");
7855}
7856
7857struct intel_quirk {
7858 int device;
7859 int subsystem_vendor;
7860 int subsystem_device;
7861 void (*hook)(struct drm_device *dev);
7862};
7863
7864struct intel_quirk intel_quirks[] = {
7865 /* HP Compaq 2730p needs pipe A force quirk (LP: #291555) */
7866 { 0x2a42, 0x103c, 0x30eb, quirk_pipea_force },
7867 /* HP Mini needs pipe A force quirk (LP: #322104) */
7868 { 0x27ae,0x103c, 0x361a, quirk_pipea_force },
7869
7870 /* Thinkpad R31 needs pipe A force quirk */
7871 { 0x3577, 0x1014, 0x0505, quirk_pipea_force },
7872 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
7873 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
7874
7875 /* ThinkPad X30 needs pipe A force quirk (LP: #304614) */
7876 { 0x3577, 0x1014, 0x0513, quirk_pipea_force },
7877 /* ThinkPad X40 needs pipe A force quirk */
7878
7879 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
7880 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
7881
7882 /* 855 & before need to leave pipe A & dpll A up */
7883 { 0x3582, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7884 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
7885};
7886
7887static void intel_init_quirks(struct drm_device *dev)
7888{
7889 struct pci_dev *d = dev->pdev;
7890 int i;
7891
7892 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
7893 struct intel_quirk *q = &intel_quirks[i];
7894
7895 if (d->device == q->device &&
7896 (d->subsystem_vendor == q->subsystem_vendor ||
7897 q->subsystem_vendor == PCI_ANY_ID) &&
7898 (d->subsystem_device == q->subsystem_device ||
7899 q->subsystem_device == PCI_ANY_ID))
7900 q->hook(dev);
7901 }
7902}
7903
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007904/* Disable the VGA plane that we never use */
7905static void i915_disable_vga(struct drm_device *dev)
7906{
7907 struct drm_i915_private *dev_priv = dev->dev_private;
7908 u8 sr1;
7909 u32 vga_reg;
7910
7911 if (HAS_PCH_SPLIT(dev))
7912 vga_reg = CPU_VGACNTRL;
7913 else
7914 vga_reg = VGACNTRL;
7915
7916 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
7917 outb(1, VGA_SR_INDEX);
7918 sr1 = inb(VGA_SR_DATA);
7919 outb(sr1 | 1<<5, VGA_SR_DATA);
7920 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
7921 udelay(300);
7922
7923 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
7924 POSTING_READ(vga_reg);
7925}
7926
Jesse Barnes79e53942008-11-07 14:24:08 -08007927void intel_modeset_init(struct drm_device *dev)
7928{
Jesse Barnes652c3932009-08-17 13:31:43 -07007929 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007930 int i;
7931
7932 drm_mode_config_init(dev);
7933
7934 dev->mode_config.min_width = 0;
7935 dev->mode_config.min_height = 0;
7936
7937 dev->mode_config.funcs = (void *)&intel_mode_funcs;
7938
Jesse Barnesb690e962010-07-19 13:53:12 -07007939 intel_init_quirks(dev);
7940
Jesse Barnese70236a2009-09-21 10:42:27 -07007941 intel_init_display(dev);
7942
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007943 if (IS_GEN2(dev)) {
7944 dev->mode_config.max_width = 2048;
7945 dev->mode_config.max_height = 2048;
7946 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07007947 dev->mode_config.max_width = 4096;
7948 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08007949 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007950 dev->mode_config.max_width = 8192;
7951 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08007952 }
Chris Wilson35c30472010-12-22 14:07:12 +00007953 dev->mode_config.fb_base = dev->agp->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007954
Zhao Yakui28c97732009-10-09 11:39:41 +08007955 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10007956 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08007957
Dave Airliea3524f12010-06-06 18:59:41 +10007958 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007959 intel_crtc_init(dev, i);
7960 }
7961
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007962 /* Just disable it once at startup */
7963 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007964 intel_setup_outputs(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007965
Jesse Barnes645c62a2011-05-11 09:49:31 -07007966 intel_init_clock_gating(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07007967
Jesse Barnes7648fa92010-05-20 14:28:11 -07007968 if (IS_IRONLAKE_M(dev)) {
Jesse Barnesf97108d2010-01-29 11:27:07 -08007969 ironlake_enable_drps(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07007970 intel_init_emon(dev);
7971 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08007972
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07007973 if (IS_GEN6(dev) || IS_GEN7(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007974 gen6_enable_rps(dev_priv);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007975 gen6_update_ring_freq(dev_priv);
7976 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08007977
Jesse Barnes652c3932009-08-17 13:31:43 -07007978 INIT_WORK(&dev_priv->idle_work, intel_idle_update);
7979 setup_timer(&dev_priv->idle_timer, intel_gpu_idle_timer,
7980 (unsigned long)dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01007981}
7982
7983void intel_modeset_gem_init(struct drm_device *dev)
7984{
7985 if (IS_IRONLAKE_M(dev))
7986 ironlake_enable_rc6(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02007987
7988 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08007989}
7990
7991void intel_modeset_cleanup(struct drm_device *dev)
7992{
Jesse Barnes652c3932009-08-17 13:31:43 -07007993 struct drm_i915_private *dev_priv = dev->dev_private;
7994 struct drm_crtc *crtc;
7995 struct intel_crtc *intel_crtc;
7996
Keith Packardf87ea762010-10-03 19:36:26 -07007997 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07007998 mutex_lock(&dev->struct_mutex);
7999
Jesse Barnes723bfd72010-10-07 16:01:13 -07008000 intel_unregister_dsm_handler();
8001
8002
Jesse Barnes652c3932009-08-17 13:31:43 -07008003 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8004 /* Skip inactive CRTCs */
8005 if (!crtc->fb)
8006 continue;
8007
8008 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02008009 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008010 }
8011
Jesse Barnese70236a2009-09-21 10:42:27 -07008012 if (dev_priv->display.disable_fbc)
8013 dev_priv->display.disable_fbc(dev);
8014
Jesse Barnesf97108d2010-01-29 11:27:07 -08008015 if (IS_IRONLAKE_M(dev))
8016 ironlake_disable_drps(dev);
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07008017 if (IS_GEN6(dev) || IS_GEN7(dev))
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08008018 gen6_disable_rps(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08008019
Jesse Barnesd5bb0812011-01-05 12:01:26 -08008020 if (IS_IRONLAKE_M(dev))
8021 ironlake_disable_rc6(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00008022
Kristian Høgsberg69341a52009-11-11 12:19:17 -05008023 mutex_unlock(&dev->struct_mutex);
8024
Daniel Vetter6c0d93502010-08-20 18:26:46 +02008025 /* Disable the irq before mode object teardown, for the irq might
8026 * enqueue unpin/hotplug work. */
8027 drm_irq_uninstall(dev);
8028 cancel_work_sync(&dev_priv->hotplug_work);
8029
Daniel Vetter3dec0092010-08-20 21:40:52 +02008030 /* Shut off idle work before the crtcs get freed. */
8031 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8032 intel_crtc = to_intel_crtc(crtc);
8033 del_timer_sync(&intel_crtc->idle_timer);
8034 }
8035 del_timer_sync(&dev_priv->idle_timer);
8036 cancel_work_sync(&dev_priv->idle_work);
8037
Jesse Barnes79e53942008-11-07 14:24:08 -08008038 drm_mode_config_cleanup(dev);
8039}
8040
Dave Airlie28d52042009-09-21 14:33:58 +10008041/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08008042 * Return which encoder is currently attached for connector.
8043 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01008044struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08008045{
Chris Wilsondf0e9242010-09-09 16:20:55 +01008046 return &intel_attached_encoder(connector)->base;
8047}
Jesse Barnes79e53942008-11-07 14:24:08 -08008048
Chris Wilsondf0e9242010-09-09 16:20:55 +01008049void intel_connector_attach_encoder(struct intel_connector *connector,
8050 struct intel_encoder *encoder)
8051{
8052 connector->encoder = encoder;
8053 drm_mode_connector_attach_encoder(&connector->base,
8054 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008055}
Dave Airlie28d52042009-09-21 14:33:58 +10008056
8057/*
8058 * set vga decode state - true == enable VGA decode
8059 */
8060int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
8061{
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 u16 gmch_ctrl;
8064
8065 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
8066 if (state)
8067 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
8068 else
8069 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
8070 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
8071 return 0;
8072}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00008073
8074#ifdef CONFIG_DEBUG_FS
8075#include <linux/seq_file.h>
8076
8077struct intel_display_error_state {
8078 struct intel_cursor_error_state {
8079 u32 control;
8080 u32 position;
8081 u32 base;
8082 u32 size;
8083 } cursor[2];
8084
8085 struct intel_pipe_error_state {
8086 u32 conf;
8087 u32 source;
8088
8089 u32 htotal;
8090 u32 hblank;
8091 u32 hsync;
8092 u32 vtotal;
8093 u32 vblank;
8094 u32 vsync;
8095 } pipe[2];
8096
8097 struct intel_plane_error_state {
8098 u32 control;
8099 u32 stride;
8100 u32 size;
8101 u32 pos;
8102 u32 addr;
8103 u32 surface;
8104 u32 tile_offset;
8105 } plane[2];
8106};
8107
8108struct intel_display_error_state *
8109intel_display_capture_error_state(struct drm_device *dev)
8110{
8111 drm_i915_private_t *dev_priv = dev->dev_private;
8112 struct intel_display_error_state *error;
8113 int i;
8114
8115 error = kmalloc(sizeof(*error), GFP_ATOMIC);
8116 if (error == NULL)
8117 return NULL;
8118
8119 for (i = 0; i < 2; i++) {
8120 error->cursor[i].control = I915_READ(CURCNTR(i));
8121 error->cursor[i].position = I915_READ(CURPOS(i));
8122 error->cursor[i].base = I915_READ(CURBASE(i));
8123
8124 error->plane[i].control = I915_READ(DSPCNTR(i));
8125 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
8126 error->plane[i].size = I915_READ(DSPSIZE(i));
8127 error->plane[i].pos= I915_READ(DSPPOS(i));
8128 error->plane[i].addr = I915_READ(DSPADDR(i));
8129 if (INTEL_INFO(dev)->gen >= 4) {
8130 error->plane[i].surface = I915_READ(DSPSURF(i));
8131 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
8132 }
8133
8134 error->pipe[i].conf = I915_READ(PIPECONF(i));
8135 error->pipe[i].source = I915_READ(PIPESRC(i));
8136 error->pipe[i].htotal = I915_READ(HTOTAL(i));
8137 error->pipe[i].hblank = I915_READ(HBLANK(i));
8138 error->pipe[i].hsync = I915_READ(HSYNC(i));
8139 error->pipe[i].vtotal = I915_READ(VTOTAL(i));
8140 error->pipe[i].vblank = I915_READ(VBLANK(i));
8141 error->pipe[i].vsync = I915_READ(VSYNC(i));
8142 }
8143
8144 return error;
8145}
8146
8147void
8148intel_display_print_error_state(struct seq_file *m,
8149 struct drm_device *dev,
8150 struct intel_display_error_state *error)
8151{
8152 int i;
8153
8154 for (i = 0; i < 2; i++) {
8155 seq_printf(m, "Pipe [%d]:\n", i);
8156 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
8157 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
8158 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
8159 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
8160 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
8161 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
8162 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
8163 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
8164
8165 seq_printf(m, "Plane [%d]:\n", i);
8166 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
8167 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
8168 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
8169 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
8170 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
8171 if (INTEL_INFO(dev)->gen >= 4) {
8172 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
8173 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
8174 }
8175
8176 seq_printf(m, "Cursor [%d]:\n", i);
8177 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
8178 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
8179 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
8180 }
8181}
8182#endif