Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 1 | #ifndef __MACH_MX25_H__ |
| 2 | #define __MACH_MX25_H__ |
| 3 | |
Uwe Kleine-König | c8e5db0 | 2009-11-12 21:51:55 +0100 | [diff] [blame] | 4 | #define MX25_AIPS1_BASE_ADDR 0x43f00000 |
| 5 | #define MX25_AIPS1_BASE_ADDR_VIRT 0xfc000000 |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 6 | #define MX25_AIPS1_SIZE SZ_1M |
Uwe Kleine-König | c8e5db0 | 2009-11-12 21:51:55 +0100 | [diff] [blame] | 7 | #define MX25_AIPS2_BASE_ADDR 0x53f00000 |
| 8 | #define MX25_AIPS2_BASE_ADDR_VIRT 0xfc200000 |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 9 | #define MX25_AIPS2_SIZE SZ_1M |
| 10 | #define MX25_AVIC_BASE_ADDR 0x68000000 |
Uwe Kleine-König | c8e5db0 | 2009-11-12 21:51:55 +0100 | [diff] [blame] | 11 | #define MX25_AVIC_BASE_ADDR_VIRT 0xfc400000 |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 12 | #define MX25_AVIC_SIZE SZ_1M |
| 13 | |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 14 | #define MX25_I2C1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x80000) |
| 15 | #define MX25_I2C3_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x84000) |
Marc Kleine-Budde | c3f6a34 | 2010-07-22 11:41:56 +0200 | [diff] [blame] | 16 | #define MX25_CAN1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x88000) |
| 17 | #define MX25_CAN2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x8c000) |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 18 | #define MX25_I2C2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x98000) |
Uwe Kleine-König | 63ddc5b | 2010-06-21 17:34:58 +0200 | [diff] [blame] | 19 | #define MX25_CSPI1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xa4000) |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 20 | #define MX25_IOMUXC_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xac000) |
| 21 | |
| 22 | #define MX25_CRM_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x80000) |
| 23 | #define MX25_GPT1_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x90000) |
| 24 | #define MX25_WDOG_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xdc000) |
| 25 | |
| 26 | #define MX25_GPIO1_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xcc000) |
| 27 | #define MX25_GPIO2_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xd0000) |
| 28 | #define MX25_GPIO3_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xa4000) |
| 29 | #define MX25_GPIO4_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0x9c000) |
| 30 | |
Uwe Kleine-König | df9375f | 2009-12-16 19:07:04 +0100 | [diff] [blame] | 31 | #define MX25_IO_ADDRESS(x) ( \ |
| 32 | IMX_IO_ADDRESS(x, MX25_AIPS1) ?: \ |
| 33 | IMX_IO_ADDRESS(x, MX25_AIPS2) ?: \ |
| 34 | IMX_IO_ADDRESS(x, MX25_AVIC)) |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 35 | |
Eric Bénard | 7e688f0 | 2010-07-16 15:09:06 +0200 | [diff] [blame] | 36 | #define MX25_AIPS1_IO_ADDRESS(x) \ |
| 37 | (((x) - MX25_AIPS1_BASE_ADDR) + MX25_AIPS1_BASE_ADDR_VIRT) |
| 38 | |
Uwe Kleine-König | 66ac2f2 | 2010-01-25 17:55:16 +0100 | [diff] [blame] | 39 | #define MX25_UART1_BASE_ADDR 0x43f90000 |
| 40 | #define MX25_UART2_BASE_ADDR 0x43f94000 |
Eric Bénard | 8402ed3 | 2010-06-08 11:03:00 +0200 | [diff] [blame] | 41 | #define MX25_AUDMUX_BASE_ADDR 0x43fb0000 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 42 | #define MX25_UART3_BASE_ADDR 0x5000c000 |
| 43 | #define MX25_UART4_BASE_ADDR 0x50008000 |
| 44 | #define MX25_UART5_BASE_ADDR 0x5002c000 |
Sascha Hauer | 8c25c36 | 2009-06-04 11:32:12 +0200 | [diff] [blame] | 45 | |
Uwe Kleine-König | 63ddc5b | 2010-06-21 17:34:58 +0200 | [diff] [blame] | 46 | #define MX25_CSPI3_BASE_ADDR 0x50004000 |
| 47 | #define MX25_CSPI2_BASE_ADDR 0x50010000 |
Baruch Siach | a759544 | 2009-12-21 13:44:31 +0200 | [diff] [blame] | 48 | #define MX25_FEC_BASE_ADDR 0x50038000 |
Eric Bénard | 8402ed3 | 2010-06-08 11:03:00 +0200 | [diff] [blame] | 49 | #define MX25_SSI2_BASE_ADDR 0x50014000 |
| 50 | #define MX25_SSI1_BASE_ADDR 0x50034000 |
Baruch Siach | 27f5902 | 2010-01-14 11:24:14 +0200 | [diff] [blame] | 51 | #define MX25_NFC_BASE_ADDR 0xbb000000 |
Baruch Siach | dcbabbc | 2010-01-27 15:00:48 +0200 | [diff] [blame] | 52 | #define MX25_DRYICE_BASE_ADDR 0x53ffc000 |
Eric Bénard | f5e40c2 | 2010-10-02 17:15:28 +0200 | [diff] [blame] | 53 | #define MX25_ESDHC1_BASE_ADDR 0x53fb4000 |
| 54 | #define MX25_ESDHC2_BASE_ADDR 0x53fb8000 |
Baruch Siach | 04a03e5 | 2010-02-17 12:33:24 +0200 | [diff] [blame] | 55 | #define MX25_LCDC_BASE_ADDR 0x53fbc000 |
Baruch Siach | 49535a9 | 2010-05-26 15:12:10 +0300 | [diff] [blame] | 56 | #define MX25_KPP_BASE_ADDR 0x43fa8000 |
Eric Bénard | ec4aac2 | 2010-10-12 14:08:42 +0200 | [diff] [blame^] | 57 | #define MX25_SDMA_BASE_ADDR 0x53fd4000 |
Eric Bénard | 5a36c39 | 2010-06-08 11:02:55 +0200 | [diff] [blame] | 58 | #define MX25_OTG_BASE_ADDR 0x53ff4000 |
Baruch Siach | f747847 | 2010-06-21 08:16:00 +0300 | [diff] [blame] | 59 | #define MX25_CSI_BASE_ADDR 0x53ff8000 |
Baruch Siach | a759544 | 2009-12-21 13:44:31 +0200 | [diff] [blame] | 60 | |
Uwe Kleine-König | 63ddc5b | 2010-06-21 17:34:58 +0200 | [diff] [blame] | 61 | #define MX25_INT_CSPI3 0 |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 62 | #define MX25_INT_I2C1 3 |
| 63 | #define MX25_INT_I2C2 4 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 64 | #define MX25_INT_UART4 5 |
Eric Bénard | f5e40c2 | 2010-10-02 17:15:28 +0200 | [diff] [blame] | 65 | #define MX25_INT_MMC_SDHC2 8 |
| 66 | #define MX25_INT_MMC_SDHC1 9 |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 67 | #define MX25_INT_I2C3 10 |
Uwe Kleine-König | 2dcf78c | 2010-06-30 12:16:24 +0200 | [diff] [blame] | 68 | #define MX25_INT_SSI2 11 |
| 69 | #define MX25_INT_SSI1 12 |
Uwe Kleine-König | 63ddc5b | 2010-06-21 17:34:58 +0200 | [diff] [blame] | 70 | #define MX25_INT_CSPI2 13 |
| 71 | #define MX25_INT_CSPI1 14 |
Uwe Kleine-König | 2dcf78c | 2010-06-30 12:16:24 +0200 | [diff] [blame] | 72 | #define MX25_INT_CSI 17 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 73 | #define MX25_INT_UART3 18 |
Uwe Kleine-König | 2dcf78c | 2010-06-30 12:16:24 +0200 | [diff] [blame] | 74 | #define MX25_INT_KPP 24 |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 75 | #define MX25_INT_DRYICE 25 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 76 | #define MX25_INT_UART2 32 |
Uwe Kleine-König | 00b57bf | 2010-08-23 11:25:52 +0200 | [diff] [blame] | 77 | #define MX25_INT_NFC 33 |
Eric Bénard | ec4aac2 | 2010-10-12 14:08:42 +0200 | [diff] [blame^] | 78 | #define MX25_INT_SDMA 34 |
Uwe Kleine-König | a8ff045 | 2010-06-16 14:55:07 +0200 | [diff] [blame] | 79 | #define MX25_INT_LCDC 39 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 80 | #define MX25_INT_UART5 40 |
Marc Kleine-Budde | c3f6a34 | 2010-07-22 11:41:56 +0200 | [diff] [blame] | 81 | #define MX25_INT_CAN1 43 |
| 82 | #define MX25_INT_CAN2 44 |
Uwe Kleine-König | 7cc3c84 | 2010-06-24 15:20:44 +0200 | [diff] [blame] | 83 | #define MX25_INT_UART1 45 |
Uwe Kleine-König | 63ddc5b | 2010-06-21 17:34:58 +0200 | [diff] [blame] | 84 | #define MX25_INT_FEC 57 |
Baruch Siach | a759544 | 2009-12-21 13:44:31 +0200 | [diff] [blame] | 85 | |
Uwe Kleine-König | 4697bb92 | 2010-08-25 17:37:45 +0200 | [diff] [blame] | 86 | #define MX25_DMA_REQ_SSI2_RX1 22 |
| 87 | #define MX25_DMA_REQ_SSI2_TX1 23 |
| 88 | #define MX25_DMA_REQ_SSI2_RX0 24 |
| 89 | #define MX25_DMA_REQ_SSI2_TX0 25 |
| 90 | #define MX25_DMA_REQ_SSI1_RX1 26 |
| 91 | #define MX25_DMA_REQ_SSI1_TX1 27 |
| 92 | #define MX25_DMA_REQ_SSI1_RX0 28 |
| 93 | #define MX25_DMA_REQ_SSI1_TX0 29 |
| 94 | |
Uwe Kleine-König | 3cdd544 | 2010-01-08 16:02:30 +0100 | [diff] [blame] | 95 | #endif /* ifndef __MACH_MX25_H__ */ |