Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 2 | * arch/powerpc/sysdev/dart_iommu.c |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | * |
Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 4 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 5 | * Copyright (C) 2005 Benjamin Herrenschmidt <benh@kernel.crashing.org>, |
| 6 | * IBM Corporation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
| 8 | * Based on pSeries_iommu.c: |
| 9 | * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation |
Olof Johansson | 91f1448 | 2005-11-21 02:12:32 -0600 | [diff] [blame] | 10 | * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | * |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 12 | * Dynamic DMA mapping support, Apple U3, U4 & IBM CPC925 "DART" iommu. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | * |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 14 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | * This program is free software; you can redistribute it and/or modify |
| 16 | * it under the terms of the GNU General Public License as published by |
| 17 | * the Free Software Foundation; either version 2 of the License, or |
| 18 | * (at your option) any later version. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 19 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 23 | * GNU General Public License for more details. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 24 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 28 | */ |
| 29 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/init.h> |
| 31 | #include <linux/types.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | #include <linux/mm.h> |
| 33 | #include <linux/spinlock.h> |
| 34 | #include <linux/string.h> |
| 35 | #include <linux/pci.h> |
| 36 | #include <linux/dma-mapping.h> |
| 37 | #include <linux/vmalloc.h> |
Johannes Berg | 7e11580 | 2007-05-03 22:28:32 +1000 | [diff] [blame] | 38 | #include <linux/suspend.h> |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 39 | #include <linux/memblock.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 40 | #include <linux/gfp.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | #include <asm/io.h> |
| 42 | #include <asm/prom.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 43 | #include <asm/iommu.h> |
| 44 | #include <asm/pci-bridge.h> |
| 45 | #include <asm/machdep.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | #include <asm/cacheflush.h> |
Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 47 | #include <asm/ppc-pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
David Gibson | 9933f29 | 2005-11-02 15:13:20 +1100 | [diff] [blame] | 49 | #include "dart.h" |
| 50 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | /* Physical base address and size of the DART table */ |
| 52 | unsigned long dart_tablebase; /* exported to htab_initialize */ |
| 53 | static unsigned long dart_tablesize; |
| 54 | |
| 55 | /* Virtual base address of the DART table */ |
| 56 | static u32 *dart_vbase; |
Johannes Berg | 7e11580 | 2007-05-03 22:28:32 +1000 | [diff] [blame] | 57 | #ifdef CONFIG_PM |
| 58 | static u32 *dart_copy; |
| 59 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 60 | |
| 61 | /* Mapped base address for the dart */ |
Al Viro | 6fa2ffe | 2006-02-01 07:28:02 -0500 | [diff] [blame] | 62 | static unsigned int __iomem *dart; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 63 | |
| 64 | /* Dummy val that entries are set to when unused */ |
| 65 | static unsigned int dart_emptyval; |
| 66 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 67 | static struct iommu_table iommu_table_dart; |
| 68 | static int iommu_table_dart_inited; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | static int dart_dirty; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 70 | static int dart_is_u4; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 71 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 72 | #define DART_U4_BYPASS_BASE 0x8000000000ull |
| 73 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 74 | #define DBG(...) |
| 75 | |
Anton Blanchard | d900bd7 | 2012-10-03 18:57:10 +0000 | [diff] [blame] | 76 | static DEFINE_SPINLOCK(invalidate_lock); |
| 77 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 78 | static inline void dart_tlb_invalidate_all(void) |
| 79 | { |
| 80 | unsigned long l = 0; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 81 | unsigned int reg, inv_bit; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | unsigned long limit; |
Anton Blanchard | d900bd7 | 2012-10-03 18:57:10 +0000 | [diff] [blame] | 83 | unsigned long flags; |
| 84 | |
| 85 | spin_lock_irqsave(&invalidate_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 86 | |
| 87 | DBG("dart: flush\n"); |
| 88 | |
| 89 | /* To invalidate the DART, set the DARTCNTL_FLUSHTLB bit in the |
| 90 | * control register and wait for it to clear. |
| 91 | * |
| 92 | * Gotcha: Sometimes, the DART won't detect that the bit gets |
| 93 | * set. If so, clear it and set it again. |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 94 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | |
| 96 | limit = 0; |
| 97 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 98 | inv_bit = dart_is_u4 ? DART_CNTL_U4_FLUSHTLB : DART_CNTL_U3_FLUSHTLB; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 99 | retry: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 100 | l = 0; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 101 | reg = DART_IN(DART_CNTL); |
| 102 | reg |= inv_bit; |
| 103 | DART_OUT(DART_CNTL, reg); |
| 104 | |
| 105 | while ((DART_IN(DART_CNTL) & inv_bit) && l < (1L << limit)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | l++; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 107 | if (l == (1L << limit)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 108 | if (limit < 4) { |
| 109 | limit++; |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 110 | reg = DART_IN(DART_CNTL); |
| 111 | reg &= ~inv_bit; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 112 | DART_OUT(DART_CNTL, reg); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | goto retry; |
| 114 | } else |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 115 | panic("DART: TLB did not flush after waiting a long " |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | "time. Buggy U3 ?"); |
| 117 | } |
Anton Blanchard | d900bd7 | 2012-10-03 18:57:10 +0000 | [diff] [blame] | 118 | |
| 119 | spin_unlock_irqrestore(&invalidate_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 | } |
| 121 | |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 122 | static inline void dart_tlb_invalidate_one(unsigned long bus_rpn) |
| 123 | { |
| 124 | unsigned int reg; |
| 125 | unsigned int l, limit; |
Anton Blanchard | d900bd7 | 2012-10-03 18:57:10 +0000 | [diff] [blame] | 126 | unsigned long flags; |
| 127 | |
| 128 | spin_lock_irqsave(&invalidate_lock, flags); |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 129 | |
| 130 | reg = DART_CNTL_U4_ENABLE | DART_CNTL_U4_IONE | |
| 131 | (bus_rpn & DART_CNTL_U4_IONE_MASK); |
| 132 | DART_OUT(DART_CNTL, reg); |
| 133 | |
| 134 | limit = 0; |
| 135 | wait_more: |
| 136 | l = 0; |
| 137 | while ((DART_IN(DART_CNTL) & DART_CNTL_U4_IONE) && l < (1L << limit)) { |
| 138 | rmb(); |
| 139 | l++; |
| 140 | } |
| 141 | |
| 142 | if (l == (1L << limit)) { |
| 143 | if (limit < 4) { |
| 144 | limit++; |
| 145 | goto wait_more; |
| 146 | } else |
| 147 | panic("DART: TLB did not flush after waiting a long " |
| 148 | "time. Buggy U4 ?"); |
| 149 | } |
Anton Blanchard | d900bd7 | 2012-10-03 18:57:10 +0000 | [diff] [blame] | 150 | |
| 151 | spin_unlock_irqrestore(&invalidate_lock, flags); |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 152 | } |
| 153 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 154 | static void dart_flush(struct iommu_table *tbl) |
| 155 | { |
Benjamin Herrenschmidt | eeac5c1 | 2006-09-13 22:12:52 +1000 | [diff] [blame] | 156 | mb(); |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 157 | if (dart_dirty) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | dart_tlb_invalidate_all(); |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 159 | dart_dirty = 0; |
| 160 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | } |
| 162 | |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame] | 163 | static int dart_build(struct iommu_table *tbl, long index, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | long npages, unsigned long uaddr, |
Mark Nelson | 4f3dd8a | 2008-07-16 05:51:47 +1000 | [diff] [blame] | 165 | enum dma_data_direction direction, |
| 166 | struct dma_attrs *attrs) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 167 | { |
| 168 | unsigned int *dp; |
| 169 | unsigned int rpn; |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 170 | long l; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | |
| 172 | DBG("dart: build at: %lx, %lx, addr: %x\n", index, npages, uaddr); |
| 173 | |
| 174 | dp = ((unsigned int*)tbl->it_base) + index; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 175 | |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 176 | /* On U3, all memory is contiguous, so we can move this |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | * out of the loop. |
| 178 | */ |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 179 | l = npages; |
| 180 | while (l--) { |
Michael Ellerman | 579468a | 2012-07-25 21:19:52 +0000 | [diff] [blame] | 181 | rpn = __pa(uaddr) >> DART_PAGE_SHIFT; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | |
| 183 | *(dp++) = DARTMAP_VALID | (rpn & DARTMAP_RPNMASK); |
| 184 | |
Olof Johansson | d0035c62 | 2005-09-20 13:46:44 +1000 | [diff] [blame] | 185 | uaddr += DART_PAGE_SIZE; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 186 | } |
| 187 | |
Benjamin Herrenschmidt | eeac5c1 | 2006-09-13 22:12:52 +1000 | [diff] [blame] | 188 | /* make sure all updates have reached memory */ |
| 189 | mb(); |
| 190 | in_be32((unsigned __iomem *)dp); |
| 191 | mb(); |
| 192 | |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 193 | if (dart_is_u4) { |
| 194 | rpn = index; |
Olof Johansson | feb76c7 | 2006-06-28 02:50:36 -0700 | [diff] [blame] | 195 | while (npages--) |
| 196 | dart_tlb_invalidate_one(rpn++); |
| 197 | } else { |
| 198 | dart_dirty = 1; |
| 199 | } |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame] | 200 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | |
| 204 | static void dart_free(struct iommu_table *tbl, long index, long npages) |
| 205 | { |
| 206 | unsigned int *dp; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 207 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 | /* We don't worry about flushing the TLB cache. The only drawback of |
| 209 | * not doing it is that we won't catch buggy device drivers doing |
| 210 | * bad DMAs, but then no 32-bit architecture ever does either. |
| 211 | */ |
| 212 | |
| 213 | DBG("dart: free at: %lx, %lx\n", index, npages); |
| 214 | |
| 215 | dp = ((unsigned int *)tbl->it_base) + index; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 216 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | while (npages--) |
| 218 | *(dp++) = dart_emptyval; |
| 219 | } |
| 220 | |
| 221 | |
Stephen Rothwell | 109b60f | 2007-08-15 20:54:32 +1000 | [diff] [blame] | 222 | static int __init dart_init(struct device_node *dart_node) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | unsigned int i; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 225 | unsigned long tmp, base, size; |
| 226 | struct resource r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | |
| 228 | if (dart_tablebase == 0 || dart_tablesize == 0) { |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 229 | printk(KERN_INFO "DART: table not allocated, using " |
| 230 | "direct DMA\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 231 | return -ENODEV; |
| 232 | } |
| 233 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 234 | if (of_address_to_resource(dart_node, 0, &r)) |
| 235 | panic("DART: can't get register base ! "); |
| 236 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | /* Make sure nothing from the DART range remains in the CPU cache |
| 238 | * from a previous mapping that existed before the kernel took |
| 239 | * over |
| 240 | */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 241 | flush_dcache_phys_range(dart_tablebase, |
| 242 | dart_tablebase + dart_tablesize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | |
| 244 | /* Allocate a spare page to map all invalid DART pages. We need to do |
| 245 | * that to work around what looks like a problem with the HT bridge |
| 246 | * prefetching into invalid pages and corrupting data |
| 247 | */ |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 248 | tmp = memblock_alloc(DART_PAGE_SIZE, DART_PAGE_SIZE); |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 249 | dart_emptyval = DARTMAP_VALID | ((tmp >> DART_PAGE_SHIFT) & |
| 250 | DARTMAP_RPNMASK); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 252 | /* Map in DART registers */ |
Joe Perches | 28f65c11 | 2011-06-09 09:13:32 -0700 | [diff] [blame] | 253 | dart = ioremap(r.start, resource_size(&r)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | if (dart == NULL) |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 255 | panic("DART: Cannot map registers!"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 257 | /* Map in DART table */ |
Michael Ellerman | 579468a | 2012-07-25 21:19:52 +0000 | [diff] [blame] | 258 | dart_vbase = ioremap(__pa(dart_tablebase), dart_tablesize); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | |
| 260 | /* Fill initial table */ |
| 261 | for (i = 0; i < dart_tablesize/4; i++) |
| 262 | dart_vbase[i] = dart_emptyval; |
| 263 | |
| 264 | /* Initialize DART with table base and enable it. */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 265 | base = dart_tablebase >> DART_PAGE_SHIFT; |
| 266 | size = dart_tablesize >> DART_PAGE_SHIFT; |
| 267 | if (dart_is_u4) { |
Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 268 | size &= DART_SIZE_U4_SIZE_MASK; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 269 | DART_OUT(DART_BASE_U4, base); |
| 270 | DART_OUT(DART_SIZE_U4, size); |
| 271 | DART_OUT(DART_CNTL, DART_CNTL_U4_ENABLE); |
| 272 | } else { |
Benjamin Herrenschmidt | 56c8eae | 2005-12-19 16:49:07 +1100 | [diff] [blame] | 273 | size &= DART_CNTL_U3_SIZE_MASK; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 274 | DART_OUT(DART_CNTL, |
| 275 | DART_CNTL_U3_ENABLE | |
| 276 | (base << DART_CNTL_U3_BASE_SHIFT) | |
| 277 | (size << DART_CNTL_U3_SIZE_SHIFT)); |
| 278 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | |
| 280 | /* Invalidate DART to get rid of possible stale TLBs */ |
| 281 | dart_tlb_invalidate_all(); |
| 282 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 283 | printk(KERN_INFO "DART IOMMU initialized for %s type chipset\n", |
| 284 | dart_is_u4 ? "U4" : "U3"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | |
| 286 | return 0; |
| 287 | } |
| 288 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 289 | static void iommu_table_dart_setup(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 290 | { |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 291 | iommu_table_dart.it_busno = 0; |
| 292 | iommu_table_dart.it_offset = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 293 | /* it_size is in number of entries */ |
Linas Vepstas | 5d2efba | 2006-10-30 16:15:59 +1100 | [diff] [blame] | 294 | iommu_table_dart.it_size = dart_tablesize / sizeof(u32); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | |
| 296 | /* Initialize the common IOMMU code */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 297 | iommu_table_dart.it_base = (unsigned long)dart_vbase; |
| 298 | iommu_table_dart.it_index = 0; |
| 299 | iommu_table_dart.it_blocksize = 1; |
Anton Blanchard | ca1588e | 2006-06-10 20:58:08 +1000 | [diff] [blame] | 300 | iommu_init_table(&iommu_table_dart, -1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | |
| 302 | /* Reserve the last page of the DART to avoid possible prefetch |
| 303 | * past the DART mapped area |
| 304 | */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 305 | set_bit(iommu_table_dart.it_size - 1, iommu_table_dart.it_map); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 306 | } |
| 307 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 308 | static void dma_dev_setup_dart(struct device *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 309 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 310 | /* We only have one iommu table on the mac for now, which makes |
| 311 | * things simple. Setup all PCI devices to point to this table |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | */ |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 313 | if (get_dma_ops(dev) == &dma_direct_ops) |
| 314 | set_dma_offset(dev, DART_U4_BYPASS_BASE); |
| 315 | else |
| 316 | set_iommu_table_base(dev, &iommu_table_dart); |
| 317 | } |
| 318 | |
| 319 | static void pci_dma_dev_setup_dart(struct pci_dev *dev) |
| 320 | { |
| 321 | dma_dev_setup_dart(&dev->dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 322 | } |
| 323 | |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 324 | static void pci_dma_bus_setup_dart(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | { |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 326 | if (!iommu_table_dart_inited) { |
| 327 | iommu_table_dart_inited = 1; |
| 328 | iommu_table_dart_setup(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 330 | } |
| 331 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 332 | static bool dart_device_on_pcie(struct device *dev) |
| 333 | { |
| 334 | struct device_node *np = of_node_get(dev->of_node); |
| 335 | |
| 336 | while(np) { |
| 337 | if (of_device_is_compatible(np, "U4-pcie") || |
| 338 | of_device_is_compatible(np, "u4-pcie")) { |
| 339 | of_node_put(np); |
| 340 | return true; |
| 341 | } |
| 342 | np = of_get_next_parent(np); |
| 343 | } |
| 344 | return false; |
| 345 | } |
| 346 | |
| 347 | static int dart_dma_set_mask(struct device *dev, u64 dma_mask) |
| 348 | { |
| 349 | if (!dev->dma_mask || !dma_supported(dev, dma_mask)) |
| 350 | return -EIO; |
| 351 | |
| 352 | /* U4 supports a DART bypass, we use it for 64-bit capable |
| 353 | * devices to improve performances. However, that only works |
| 354 | * for devices connected to U4 own PCIe interface, not bridged |
| 355 | * through hypertransport. We need the device to support at |
| 356 | * least 40 bits of addresses. |
| 357 | */ |
| 358 | if (dart_device_on_pcie(dev) && dma_mask >= DMA_BIT_MASK(40)) { |
| 359 | dev_info(dev, "Using 64-bit DMA iommu bypass\n"); |
| 360 | set_dma_ops(dev, &dma_direct_ops); |
| 361 | } else { |
| 362 | dev_info(dev, "Using 32-bit DMA via iommu\n"); |
| 363 | set_dma_ops(dev, &dma_iommu_ops); |
| 364 | } |
| 365 | dma_dev_setup_dart(dev); |
| 366 | |
| 367 | *dev->dma_mask = dma_mask; |
| 368 | return 0; |
| 369 | } |
| 370 | |
Stephen Rothwell | 109b60f | 2007-08-15 20:54:32 +1000 | [diff] [blame] | 371 | void __init iommu_init_early_dart(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 372 | { |
| 373 | struct device_node *dn; |
| 374 | |
| 375 | /* Find the DART in the device-tree */ |
| 376 | dn = of_find_compatible_node(NULL, "dart", "u3-dart"); |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 377 | if (dn == NULL) { |
| 378 | dn = of_find_compatible_node(NULL, "dart", "u4-dart"); |
| 379 | if (dn == NULL) |
Nishanth Aravamudan | 34c4d01 | 2010-10-18 07:27:02 +0000 | [diff] [blame] | 380 | return; /* use default direct_dma_ops */ |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 381 | dart_is_u4 = 1; |
| 382 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 384 | /* Initialize the DART HW */ |
| 385 | if (dart_init(dn) != 0) |
| 386 | goto bail; |
| 387 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | /* Setup low level TCE operations for the core IOMMU code */ |
| 389 | ppc_md.tce_build = dart_build; |
| 390 | ppc_md.tce_free = dart_free; |
| 391 | ppc_md.tce_flush = dart_flush; |
| 392 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 393 | /* Setup bypass if supported */ |
| 394 | if (dart_is_u4) |
| 395 | ppc_md.dma_set_mask = dart_dma_set_mask; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | |
Benjamin Herrenschmidt | 8fb07c0 | 2010-08-30 19:24:18 +0000 | [diff] [blame] | 397 | ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_dart; |
| 398 | ppc_md.pci_dma_bus_setup = pci_dma_bus_setup_dart; |
| 399 | |
| 400 | /* Setup pci_dma ops */ |
| 401 | set_pci_dma_ops(&dma_iommu_ops); |
| 402 | return; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 403 | |
| 404 | bail: |
| 405 | /* If init failed, use direct iommu and null setup functions */ |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 406 | ppc_md.pci_dma_dev_setup = NULL; |
| 407 | ppc_md.pci_dma_bus_setup = NULL; |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 408 | |
| 409 | /* Setup pci_dma ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 410 | set_pci_dma_ops(&dma_direct_ops); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | } |
| 412 | |
Johannes Berg | 7e11580 | 2007-05-03 22:28:32 +1000 | [diff] [blame] | 413 | #ifdef CONFIG_PM |
| 414 | static void iommu_dart_save(void) |
| 415 | { |
| 416 | memcpy(dart_copy, dart_vbase, 2*1024*1024); |
| 417 | } |
| 418 | |
| 419 | static void iommu_dart_restore(void) |
| 420 | { |
| 421 | memcpy(dart_vbase, dart_copy, 2*1024*1024); |
| 422 | dart_tlb_invalidate_all(); |
| 423 | } |
| 424 | |
| 425 | static int __init iommu_init_late_dart(void) |
| 426 | { |
| 427 | unsigned long tbasepfn; |
| 428 | struct page *p; |
| 429 | |
| 430 | /* if no dart table exists then we won't need to save it |
| 431 | * and the area has also not been reserved */ |
| 432 | if (!dart_tablebase) |
| 433 | return 0; |
| 434 | |
| 435 | tbasepfn = __pa(dart_tablebase) >> PAGE_SHIFT; |
| 436 | register_nosave_region_late(tbasepfn, |
| 437 | tbasepfn + ((1<<24) >> PAGE_SHIFT)); |
| 438 | |
| 439 | /* For suspend we need to copy the dart contents because |
| 440 | * it is not part of the regular mapping (see above) and |
| 441 | * thus not saved automatically. The memory for this copy |
| 442 | * must be allocated early because we need 2 MB. */ |
| 443 | p = alloc_pages(GFP_KERNEL, 21 - PAGE_SHIFT); |
| 444 | BUG_ON(!p); |
| 445 | dart_copy = page_address(p); |
| 446 | |
| 447 | ppc_md.iommu_save = iommu_dart_save; |
| 448 | ppc_md.iommu_restore = iommu_dart_restore; |
| 449 | |
| 450 | return 0; |
| 451 | } |
| 452 | |
| 453 | late_initcall(iommu_init_late_dart); |
| 454 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 455 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 456 | void __init alloc_dart_table(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 457 | { |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 458 | /* Only reserve DART space if machine has more than 1GB of RAM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | * or if requested with iommu=on on cmdline. |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 460 | * |
| 461 | * 1GB of RAM is picked as limit because some default devices |
| 462 | * (i.e. Airport Extreme) have 30 bit address range limits. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 | */ |
Olof Johansson | 2889773 | 2006-04-12 21:52:33 -0500 | [diff] [blame] | 464 | |
| 465 | if (iommu_is_off) |
| 466 | return; |
| 467 | |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 468 | if (!iommu_force_on && memblock_end_of_DRAM() <= 0x40000000ull) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | return; |
| 470 | |
| 471 | /* 512 pages (2MB) is max DART tablesize. */ |
| 472 | dart_tablesize = 1UL << 21; |
| 473 | /* 16MB (1 << 24) alignment. We allocate a full 16Mb chuck since we |
| 474 | * will blow up an entire large page anyway in the kernel mapping |
| 475 | */ |
| 476 | dart_tablebase = (unsigned long) |
Michael Ellerman | 579468a | 2012-07-25 21:19:52 +0000 | [diff] [blame] | 477 | __va(memblock_alloc_base(1UL<<24, 1UL<<24, 0x80000000L)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Benjamin Herrenschmidt | 1beb6a7 | 2005-12-14 13:10:10 +1100 | [diff] [blame] | 479 | printk(KERN_INFO "DART table allocated at: %lx\n", dart_tablebase); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 480 | } |