blob: 6da2d0edee110f794f8fed2579fd0e99e74736bd [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
14#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030016#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080017
Marc Zyngier2db14992011-09-06 09:56:17 +010018#include <asm/exception.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000019#include <asm/mach/irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000020
Tony Lindgrenee0839c2012-02-24 10:34:35 -080021#include <mach/hardware.h>
22
23#include "iomap.h"
Paul Walmsley2e7509e2008-10-09 17:51:28 +030024
25/* selected INTC register offsets */
26
27#define INTC_REVISION 0x0000
28#define INTC_SYSCONFIG 0x0010
29#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080030#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030031#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053032#define INTC_PROTECTION 0x004C
33#define INTC_IDLE 0x0050
34#define INTC_THRESHOLD 0x0068
35#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030036#define INTC_MIR_CLEAR0 0x0088
37#define INTC_MIR_SET0 0x008c
38#define INTC_PENDING_IRQ0 0x0098
Paul Walmsley2e7509e2008-10-09 17:51:28 +030039/* Number of IRQ state bits in each MIR register */
40#define IRQ_BITS_PER_REG 32
Tony Lindgren1dbae812005-11-10 14:26:51 +000041
Marc Zyngier2db14992011-09-06 09:56:17 +010042#define OMAP2_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP24XX_IC_BASE)
43#define OMAP3_IRQ_BASE OMAP2_L4_IO_ADDRESS(OMAP34XX_IC_BASE)
44#define INTCPS_SIR_IRQ_OFFSET 0x0040 /* omap2/3 active interrupt offset */
45#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
46
Tony Lindgren1dbae812005-11-10 14:26:51 +000047/*
48 * OMAP2 has a number of different interrupt controllers, each interrupt
49 * controller is identified as its own "bank". Register definitions are
50 * fairly consistent for each bank, but not all registers are implemented
51 * for each bank.. when in doubt, consult the TRM.
52 */
53static struct omap_irq_bank {
Russell Kinge8a91c92008-09-01 22:07:37 +010054 void __iomem *base_reg;
Tony Lindgren1dbae812005-11-10 14:26:51 +000055 unsigned int nr_irqs;
56} __attribute__ ((aligned(4))) irq_banks[] = {
57 {
58 /* MPU INTC */
Tony Lindgren1dbae812005-11-10 14:26:51 +000059 .nr_irqs = 96,
Tony Lindgren646e3ed2008-10-06 15:49:36 +030060 },
Tony Lindgren1dbae812005-11-10 14:26:51 +000061};
62
Rajendra Nayak0addd612008-09-26 17:48:20 +053063/* Structure to save interrupt controller context */
64struct omap3_intc_regs {
65 u32 sysconfig;
66 u32 protection;
67 u32 idle;
68 u32 threshold;
69 u32 ilr[INTCPS_NR_IRQS];
70 u32 mir[INTCPS_NR_MIR_REGS];
71};
72
Paul Walmsley2e7509e2008-10-09 17:51:28 +030073/* INTC bank register get/set */
74
75static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg)
76{
77 __raw_writel(val, bank->base_reg + reg);
78}
79
80static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg)
81{
82 return __raw_readl(bank->base_reg + reg);
83}
84
Tony Lindgren1dbae812005-11-10 14:26:51 +000085/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +010086static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +000087{
Paul Walmsley2e7509e2008-10-09 17:51:28 +030088 intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL);
Tony Lindgren1dbae812005-11-10 14:26:51 +000089}
90
Lennert Buytenhekdf303472010-11-29 10:39:59 +010091static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +000092{
Tony Lindgren667a11f2011-05-16 02:07:38 -070093 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +010094 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +000095}
96
Tony Lindgren1dbae812005-11-10 14:26:51 +000097static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank)
98{
99 unsigned long tmp;
100
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300101 tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff;
Russell Kinge8a91c92008-09-01 22:07:37 +0100102 printk(KERN_INFO "IRQ: Found an INTC at 0x%p "
Tony Lindgren1dbae812005-11-10 14:26:51 +0000103 "(revision %ld.%ld) with %d interrupts\n",
104 bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs);
105
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300106 tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000107 tmp |= 1 << 1; /* soft reset */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300108 intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000109
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300110 while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000111 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800112
113 /* Enable autoidle */
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300114 intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000115}
116
Jouni Hogander94434532009-02-03 15:49:04 -0800117int omap_irq_pending(void)
118{
119 int i;
120
121 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
122 struct omap_irq_bank *bank = irq_banks + i;
123 int irq;
124
125 for (irq = 0; irq < bank->nr_irqs; irq += 32)
126 if (intc_bank_read_reg(bank, INTC_PENDING_IRQ0 +
127 ((irq >> 5) << 5)))
128 return 1;
129 }
130 return 0;
131}
132
Tony Lindgren667a11f2011-05-16 02:07:38 -0700133static __init void
134omap_alloc_gc(void __iomem *base, unsigned int irq_start, unsigned int num)
135{
136 struct irq_chip_generic *gc;
137 struct irq_chip_type *ct;
138
139 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
140 handle_level_irq);
141 ct = gc->chip_types;
142 ct->chip.irq_ack = omap_mask_ack_irq;
143 ct->chip.irq_mask = irq_gc_mask_disable_reg;
144 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
145
146 ct->regs.ack = INTC_CONTROL;
147 ct->regs.enable = INTC_MIR_CLEAR0;
148 ct->regs.disable = INTC_MIR_SET0;
149 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
150 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
151}
152
Tony Lindgren741e3a82011-05-17 03:51:26 -0700153static void __init omap_init_irq(u32 base, int nr_irqs)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000154{
Marc Zyngierab65be22011-11-15 17:22:45 +0000155 void __iomem *omap_irq_base;
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200156 unsigned long nr_of_irqs = 0;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000157 unsigned int nr_banks = 0;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700158 int i, j;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000159
Tony Lindgren741e3a82011-05-17 03:51:26 -0700160 omap_irq_base = ioremap(base, SZ_4K);
161 if (WARN_ON(!omap_irq_base))
162 return;
163
Tony Lindgren1dbae812005-11-10 14:26:51 +0000164 for (i = 0; i < ARRAY_SIZE(irq_banks); i++) {
165 struct omap_irq_bank *bank = irq_banks + i;
166
Tony Lindgren741e3a82011-05-17 03:51:26 -0700167 bank->nr_irqs = nr_irqs;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800168
Tony Lindgren1b26fe82009-10-19 15:25:13 -0700169 /* Static mapping, never released */
170 bank->base_reg = ioremap(base, SZ_4K);
171 if (!bank->base_reg) {
172 printk(KERN_ERR "Could not ioremap irq bank%i\n", i);
173 continue;
174 }
Paul Walmsley2e7509e2008-10-09 17:51:28 +0300175
Tony Lindgren1dbae812005-11-10 14:26:51 +0000176 omap_irq_bank_init_one(bank);
177
Tapani Utriainen5c30cdf2011-09-30 11:05:56 -0700178 for (j = 0; j < bank->nr_irqs; j += 32)
179 omap_alloc_gc(bank->base_reg + j, j, 32);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700180
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200181 nr_of_irqs += bank->nr_irqs;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000182 nr_banks++;
183 }
184
185 printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n",
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200186 nr_of_irqs, nr_banks, nr_banks > 1 ? "s" : "");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000187}
188
Tony Lindgren741e3a82011-05-17 03:51:26 -0700189void __init omap2_init_irq(void)
190{
191 omap_init_irq(OMAP24XX_IC_BASE, 96);
192}
193
194void __init omap3_init_irq(void)
195{
196 omap_init_irq(OMAP34XX_IC_BASE, 96);
197}
198
Hemant Pedanekara9203602011-12-13 10:46:44 -0800199void __init ti81xx_init_irq(void)
Tony Lindgren741e3a82011-05-17 03:51:26 -0700200{
201 omap_init_irq(OMAP34XX_IC_BASE, 128);
202}
203
Marc Zyngier2db14992011-09-06 09:56:17 +0100204static inline void omap_intc_handle_irq(void __iomem *base_addr, struct pt_regs *regs)
205{
206 u32 irqnr;
207
208 do {
209 irqnr = readl_relaxed(base_addr + 0x98);
210 if (irqnr)
211 goto out;
212
213 irqnr = readl_relaxed(base_addr + 0xb8);
214 if (irqnr)
215 goto out;
216
217 irqnr = readl_relaxed(base_addr + 0xd8);
218#ifdef CONFIG_SOC_OMAPTI816X
219 if (irqnr)
220 goto out;
221 irqnr = readl_relaxed(base_addr + 0xf8);
222#endif
223
224out:
225 if (!irqnr)
226 break;
227
228 irqnr = readl_relaxed(base_addr + INTCPS_SIR_IRQ_OFFSET);
229 irqnr &= ACTIVEIRQ_MASK;
230
231 if (irqnr)
232 handle_IRQ(irqnr, regs);
233 } while (irqnr);
234}
235
236asmlinkage void __exception_irq_entry omap2_intc_handle_irq(struct pt_regs *regs)
237{
238 void __iomem *base_addr = OMAP2_IRQ_BASE;
239 omap_intc_handle_irq(base_addr, regs);
240}
241
Rajendra Nayak0addd612008-09-26 17:48:20 +0530242#ifdef CONFIG_ARCH_OMAP3
Felipe Balbiee23b932011-01-27 16:39:43 -0800243static struct omap3_intc_regs intc_context[ARRAY_SIZE(irq_banks)];
244
Rajendra Nayak0addd612008-09-26 17:48:20 +0530245void omap_intc_save_context(void)
246{
247 int ind = 0, i = 0;
248 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
249 struct omap_irq_bank *bank = irq_banks + ind;
250 intc_context[ind].sysconfig =
251 intc_bank_read_reg(bank, INTC_SYSCONFIG);
252 intc_context[ind].protection =
253 intc_bank_read_reg(bank, INTC_PROTECTION);
254 intc_context[ind].idle =
255 intc_bank_read_reg(bank, INTC_IDLE);
256 intc_context[ind].threshold =
257 intc_bank_read_reg(bank, INTC_THRESHOLD);
258 for (i = 0; i < INTCPS_NR_IRQS; i++)
259 intc_context[ind].ilr[i] =
Aaro Koskinen2329e7c2009-03-12 18:12:29 +0200260 intc_bank_read_reg(bank, (0x100 + 0x4*i));
Rajendra Nayak0addd612008-09-26 17:48:20 +0530261 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
262 intc_context[ind].mir[i] =
263 intc_bank_read_reg(&irq_banks[0], INTC_MIR0 +
264 (0x20 * i));
265 }
266}
267
268void omap_intc_restore_context(void)
269{
270 int ind = 0, i = 0;
271
272 for (ind = 0; ind < ARRAY_SIZE(irq_banks); ind++) {
273 struct omap_irq_bank *bank = irq_banks + ind;
274 intc_bank_write_reg(intc_context[ind].sysconfig,
275 bank, INTC_SYSCONFIG);
276 intc_bank_write_reg(intc_context[ind].sysconfig,
277 bank, INTC_SYSCONFIG);
278 intc_bank_write_reg(intc_context[ind].protection,
279 bank, INTC_PROTECTION);
280 intc_bank_write_reg(intc_context[ind].idle,
281 bank, INTC_IDLE);
282 intc_bank_write_reg(intc_context[ind].threshold,
283 bank, INTC_THRESHOLD);
284 for (i = 0; i < INTCPS_NR_IRQS; i++)
285 intc_bank_write_reg(intc_context[ind].ilr[i],
Aaro Koskinen2329e7c2009-03-12 18:12:29 +0200286 bank, (0x100 + 0x4*i));
Rajendra Nayak0addd612008-09-26 17:48:20 +0530287 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
288 intc_bank_write_reg(intc_context[ind].mir[i],
289 &irq_banks[0], INTC_MIR0 + (0x20 * i));
290 }
291 /* MIRs are saved and restore with other PRCM registers */
292}
Tero Kristo2bbe3af2009-10-23 19:03:48 +0300293
294void omap3_intc_suspend(void)
295{
296 /* A pending interrupt would prevent OMAP from entering suspend */
297 omap_ack_irq(0);
298}
Tero Kristof18cc2f2009-10-23 19:03:50 +0300299
300void omap3_intc_prepare_idle(void)
301{
Jean Pihet447b8da2010-11-17 17:52:11 +0000302 /*
303 * Disable autoidle as it can stall interrupt controller,
304 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
305 */
Tero Kristof18cc2f2009-10-23 19:03:50 +0300306 intc_bank_write_reg(0, &irq_banks[0], INTC_SYSCONFIG);
307}
308
309void omap3_intc_resume_idle(void)
310{
311 /* Re-enable autoidle */
312 intc_bank_write_reg(1, &irq_banks[0], INTC_SYSCONFIG);
313}
Marc Zyngier2db14992011-09-06 09:56:17 +0100314
315asmlinkage void __exception_irq_entry omap3_intc_handle_irq(struct pt_regs *regs)
316{
317 void __iomem *base_addr = OMAP3_IRQ_BASE;
318 omap_intc_handle_irq(base_addr, regs);
319}
Rajendra Nayak0addd612008-09-26 17:48:20 +0530320#endif /* CONFIG_ARCH_OMAP3 */