blob: 16c86ce942eaffbb3505c2d7b721a3e4376adf2a [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
51 int link_bw;
52 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
63 { DP_LINK_BW_1_62,
64 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
65 { DP_LINK_BW_2_7,
66 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
70 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080072 { DP_LINK_BW_2_7,
73 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
86 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
87 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
88 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
89 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
90 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
91 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
94static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020095 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020096static const int chv_rates[] = { 162000, 202500, 210000, 216000,
97 243000, 270000, 324000, 405000,
98 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020099static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300100
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700101/**
102 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
103 * @intel_dp: DP struct
104 *
105 * If a CPU or PCH DP output is attached to an eDP panel, this function
106 * will return true, and false otherwise.
107 */
108static bool is_edp(struct intel_dp *intel_dp)
109{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200110 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
111
112 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700113}
114
Imre Deak68b4d822013-05-08 13:14:06 +0300115static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700116{
Imre Deak68b4d822013-05-08 13:14:06 +0300117 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
118
119 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700120}
121
Chris Wilsondf0e9242010-09-09 16:20:55 +0100122static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
123{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200124 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100125}
126
Chris Wilsonea5b2132010-08-04 13:50:23 +0100127static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300128static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100129static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300130static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300131static void vlv_steal_power_sequencer(struct drm_device *dev,
132 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
156 struct drm_device *dev = intel_dig_port->base.base.dev;
157 u8 source_max, sink_max;
158
159 source_max = 4;
160 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
161 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
162 source_max = 2;
163
164 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
165
166 return min(source_max, sink_max);
167}
168
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400169/*
170 * The units on the numbers in the next two are... bizarre. Examples will
171 * make it clearer; this one parallels an example in the eDP spec.
172 *
173 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
174 *
175 * 270000 * 1 * 8 / 10 == 216000
176 *
177 * The actual data capacity of that configuration is 2.16Gbit/s, so the
178 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
179 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
180 * 119000. At 18bpp that's 2142000 kilobits per second.
181 *
182 * Thus the strange-looking division by 10 in intel_dp_link_required, to
183 * get the result in decakilobits instead of kilobits.
184 */
185
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700186static int
Keith Packardc8982612012-01-25 08:16:25 -0800187intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400189 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190}
191
192static int
Dave Airliefe27d532010-06-30 11:46:17 +1000193intel_dp_max_data_rate(int max_link_clock, int max_lanes)
194{
195 return (max_link_clock * max_lanes * 8) / 10;
196}
197
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000198static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700199intel_dp_mode_valid(struct drm_connector *connector,
200 struct drm_display_mode *mode)
201{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100202 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 struct intel_connector *intel_connector = to_intel_connector(connector);
204 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100205 int target_clock = mode->clock;
206 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (is_edp(intel_dp) && fixed_mode) {
209 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 return MODE_PANEL;
211
Jani Nikuladd06f902012-10-19 14:51:50 +0300212 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100213 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200214
215 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100216 }
217
Ville Syrjälä50fec212015-03-12 17:10:34 +0200218 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300219 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100220
221 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
222 mode_rate = intel_dp_link_required(target_clock, 18);
223
224 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800236uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237{
238 int i;
239 uint32_t v = 0;
240
241 if (src_bytes > 4)
242 src_bytes = 4;
243 for (i = 0; i < src_bytes; i++)
244 v |= ((uint32_t) src[i]) << ((3-i) * 8);
245 return v;
246}
247
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000248static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700249{
250 int i;
251 if (dst_bytes > 4)
252 dst_bytes = 4;
253 for (i = 0; i < dst_bytes; i++)
254 dst[i] = src >> ((3-i) * 8);
255}
256
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700257/* hrawclock is 1/4 the FSB frequency */
258static int
259intel_hrawclk(struct drm_device *dev)
260{
261 struct drm_i915_private *dev_priv = dev->dev_private;
262 uint32_t clkcfg;
263
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530264 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
265 if (IS_VALLEYVIEW(dev))
266 return 200;
267
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700268 clkcfg = I915_READ(CLKCFG);
269 switch (clkcfg & CLKCFG_FSB_MASK) {
270 case CLKCFG_FSB_400:
271 return 100;
272 case CLKCFG_FSB_533:
273 return 133;
274 case CLKCFG_FSB_667:
275 return 166;
276 case CLKCFG_FSB_800:
277 return 200;
278 case CLKCFG_FSB_1067:
279 return 266;
280 case CLKCFG_FSB_1333:
281 return 333;
282 /* these two are just a guess; one of them might be right */
283 case CLKCFG_FSB_1600:
284 case CLKCFG_FSB_1600_ALT:
285 return 400;
286 default:
287 return 133;
288 }
289}
290
Jani Nikulabf13e812013-09-06 07:40:05 +0300291static void
292intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300293 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300294static void
295intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300296 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300297
Ville Syrjälä773538e82014-09-04 14:54:56 +0300298static void pps_lock(struct intel_dp *intel_dp)
299{
300 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
301 struct intel_encoder *encoder = &intel_dig_port->base;
302 struct drm_device *dev = encoder->base.dev;
303 struct drm_i915_private *dev_priv = dev->dev_private;
304 enum intel_display_power_domain power_domain;
305
306 /*
307 * See vlv_power_sequencer_reset() why we need
308 * a power domain reference here.
309 */
310 power_domain = intel_display_port_power_domain(encoder);
311 intel_display_power_get(dev_priv, power_domain);
312
313 mutex_lock(&dev_priv->pps_mutex);
314}
315
316static void pps_unlock(struct intel_dp *intel_dp)
317{
318 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
319 struct intel_encoder *encoder = &intel_dig_port->base;
320 struct drm_device *dev = encoder->base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
322 enum intel_display_power_domain power_domain;
323
324 mutex_unlock(&dev_priv->pps_mutex);
325
326 power_domain = intel_display_port_power_domain(encoder);
327 intel_display_power_put(dev_priv, power_domain);
328}
329
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300330static void
331vlv_power_sequencer_kick(struct intel_dp *intel_dp)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
336 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200337 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300338 uint32_t DP;
339
340 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
341 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
342 pipe_name(pipe), port_name(intel_dig_port->port)))
343 return;
344
345 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
346 pipe_name(pipe), port_name(intel_dig_port->port));
347
348 /* Preserve the BIOS-computed detected bit. This is
349 * supposed to be read-only.
350 */
351 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
352 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
353 DP |= DP_PORT_WIDTH(1);
354 DP |= DP_LINK_TRAIN_PAT_1;
355
356 if (IS_CHERRYVIEW(dev))
357 DP |= DP_PIPE_SELECT_CHV(pipe);
358 else if (pipe == PIPE_B)
359 DP |= DP_PIPEB_SELECT;
360
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
362
363 /*
364 * The DPLL for the pipe must be enabled for this to work.
365 * So enable temporarily it if it's not already enabled.
366 */
367 if (!pll_enabled)
368 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
369 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
370
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300371 /*
372 * Similar magic as in intel_dp_enable_port().
373 * We _must_ do this port enable + disable trick
374 * to make this power seqeuencer lock onto the port.
375 * Otherwise even VDD force bit won't work.
376 */
377 I915_WRITE(intel_dp->output_reg, DP);
378 POSTING_READ(intel_dp->output_reg);
379
380 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
381 POSTING_READ(intel_dp->output_reg);
382
383 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
384 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200385
386 if (!pll_enabled)
387 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300388}
389
Jani Nikulabf13e812013-09-06 07:40:05 +0300390static enum pipe
391vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
392{
393 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300394 struct drm_device *dev = intel_dig_port->base.base.dev;
395 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300396 struct intel_encoder *encoder;
397 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300398 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300399
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300400 lockdep_assert_held(&dev_priv->pps_mutex);
401
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300402 /* We should never land here with regular DP ports */
403 WARN_ON(!is_edp(intel_dp));
404
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300405 if (intel_dp->pps_pipe != INVALID_PIPE)
406 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300407
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300408 /*
409 * We don't have power sequencer currently.
410 * Pick one that's not used by other ports.
411 */
412 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
413 base.head) {
414 struct intel_dp *tmp;
415
416 if (encoder->type != INTEL_OUTPUT_EDP)
417 continue;
418
419 tmp = enc_to_intel_dp(&encoder->base);
420
421 if (tmp->pps_pipe != INVALID_PIPE)
422 pipes &= ~(1 << tmp->pps_pipe);
423 }
424
425 /*
426 * Didn't find one. This should not happen since there
427 * are two power sequencers and up to two eDP ports.
428 */
429 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300430 pipe = PIPE_A;
431 else
432 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300433
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300434 vlv_steal_power_sequencer(dev, pipe);
435 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300436
437 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
438 pipe_name(intel_dp->pps_pipe),
439 port_name(intel_dig_port->port));
440
441 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300442 intel_dp_init_panel_power_sequencer(dev, intel_dp);
443 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300445 /*
446 * Even vdd force doesn't work until we've made
447 * the power sequencer lock in on the port.
448 */
449 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300450
451 return intel_dp->pps_pipe;
452}
453
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300454typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
455 enum pipe pipe);
456
457static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
461}
462
463static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
467}
468
469static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
470 enum pipe pipe)
471{
472 return true;
473}
474
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300475static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300476vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
477 enum port port,
478 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479{
Jani Nikulabf13e812013-09-06 07:40:05 +0300480 enum pipe pipe;
481
Jani Nikulabf13e812013-09-06 07:40:05 +0300482 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
483 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
484 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300485
486 if (port_sel != PANEL_PORT_SELECT_VLV(port))
487 continue;
488
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300489 if (!pipe_check(dev_priv, pipe))
490 continue;
491
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300492 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300493 }
494
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300495 return INVALID_PIPE;
496}
497
498static void
499vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
500{
501 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
502 struct drm_device *dev = intel_dig_port->base.base.dev;
503 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300504 enum port port = intel_dig_port->port;
505
506 lockdep_assert_held(&dev_priv->pps_mutex);
507
508 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300509 /* first pick one where the panel is on */
510 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
511 vlv_pipe_has_pp_on);
512 /* didn't find one? pick one where vdd is on */
513 if (intel_dp->pps_pipe == INVALID_PIPE)
514 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
515 vlv_pipe_has_vdd_on);
516 /* didn't find one? pick one with just the correct port */
517 if (intel_dp->pps_pipe == INVALID_PIPE)
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300520
521 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
522 if (intel_dp->pps_pipe == INVALID_PIPE) {
523 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
524 port_name(port));
525 return;
526 }
527
528 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
529 port_name(port), pipe_name(intel_dp->pps_pipe));
530
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300531 intel_dp_init_panel_power_sequencer(dev, intel_dp);
532 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300533}
534
Ville Syrjälä773538e82014-09-04 14:54:56 +0300535void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
536{
537 struct drm_device *dev = dev_priv->dev;
538 struct intel_encoder *encoder;
539
540 if (WARN_ON(!IS_VALLEYVIEW(dev)))
541 return;
542
543 /*
544 * We can't grab pps_mutex here due to deadlock with power_domain
545 * mutex when power_domain functions are called while holding pps_mutex.
546 * That also means that in order to use pps_pipe the code needs to
547 * hold both a power domain reference and pps_mutex, and the power domain
548 * reference get/put must be done while _not_ holding pps_mutex.
549 * pps_{lock,unlock}() do these steps in the correct order, so one
550 * should use them always.
551 */
552
553 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
554 struct intel_dp *intel_dp;
555
556 if (encoder->type != INTEL_OUTPUT_EDP)
557 continue;
558
559 intel_dp = enc_to_intel_dp(&encoder->base);
560 intel_dp->pps_pipe = INVALID_PIPE;
561 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300562}
563
564static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
565{
566 struct drm_device *dev = intel_dp_to_dev(intel_dp);
567
568 if (HAS_PCH_SPLIT(dev))
569 return PCH_PP_CONTROL;
570 else
571 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
572}
573
574static u32 _pp_stat_reg(struct intel_dp *intel_dp)
575{
576 struct drm_device *dev = intel_dp_to_dev(intel_dp);
577
578 if (HAS_PCH_SPLIT(dev))
579 return PCH_PP_STATUS;
580 else
581 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
582}
583
Clint Taylor01527b32014-07-07 13:01:46 -0700584/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
585 This function only applicable when panel PM state is not to be tracked */
586static int edp_notify_handler(struct notifier_block *this, unsigned long code,
587 void *unused)
588{
589 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
590 edp_notifier);
591 struct drm_device *dev = intel_dp_to_dev(intel_dp);
592 struct drm_i915_private *dev_priv = dev->dev_private;
593 u32 pp_div;
594 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700595
596 if (!is_edp(intel_dp) || code != SYS_RESTART)
597 return 0;
598
Ville Syrjälä773538e82014-09-04 14:54:56 +0300599 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300600
Clint Taylor01527b32014-07-07 13:01:46 -0700601 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300602 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
603
Clint Taylor01527b32014-07-07 13:01:46 -0700604 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
605 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
606 pp_div = I915_READ(pp_div_reg);
607 pp_div &= PP_REFERENCE_DIVIDER_MASK;
608
609 /* 0x1F write to PP_DIV_REG sets max cycle delay */
610 I915_WRITE(pp_div_reg, pp_div | 0x1F);
611 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
612 msleep(intel_dp->panel_power_cycle_delay);
613 }
614
Ville Syrjälä773538e82014-09-04 14:54:56 +0300615 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300616
Clint Taylor01527b32014-07-07 13:01:46 -0700617 return 0;
618}
619
Daniel Vetter4be73782014-01-17 14:39:48 +0100620static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700621{
Paulo Zanoni30add222012-10-26 19:05:45 -0200622 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700623 struct drm_i915_private *dev_priv = dev->dev_private;
624
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300625 lockdep_assert_held(&dev_priv->pps_mutex);
626
Ville Syrjälä9a423562014-10-16 21:29:48 +0300627 if (IS_VALLEYVIEW(dev) &&
628 intel_dp->pps_pipe == INVALID_PIPE)
629 return false;
630
Jani Nikulabf13e812013-09-06 07:40:05 +0300631 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700632}
633
Daniel Vetter4be73782014-01-17 14:39:48 +0100634static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700635{
Paulo Zanoni30add222012-10-26 19:05:45 -0200636 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700637 struct drm_i915_private *dev_priv = dev->dev_private;
638
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300639 lockdep_assert_held(&dev_priv->pps_mutex);
640
Ville Syrjälä9a423562014-10-16 21:29:48 +0300641 if (IS_VALLEYVIEW(dev) &&
642 intel_dp->pps_pipe == INVALID_PIPE)
643 return false;
644
Ville Syrjälä773538e82014-09-04 14:54:56 +0300645 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700646}
647
Keith Packard9b984da2011-09-19 13:54:47 -0700648static void
649intel_dp_check_edp(struct intel_dp *intel_dp)
650{
Paulo Zanoni30add222012-10-26 19:05:45 -0200651 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700652 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700653
Keith Packard9b984da2011-09-19 13:54:47 -0700654 if (!is_edp(intel_dp))
655 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700656
Daniel Vetter4be73782014-01-17 14:39:48 +0100657 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700658 WARN(1, "eDP powered off while attempting aux channel communication.\n");
659 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300660 I915_READ(_pp_stat_reg(intel_dp)),
661 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700662 }
663}
664
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100665static uint32_t
666intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
667{
668 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
669 struct drm_device *dev = intel_dig_port->base.base.dev;
670 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300671 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100672 uint32_t status;
673 bool done;
674
Daniel Vetteref04f002012-12-01 21:03:59 +0100675#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100676 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300677 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300678 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100679 else
680 done = wait_for_atomic(C, 10) == 0;
681 if (!done)
682 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
683 has_aux_irq);
684#undef C
685
686 return status;
687}
688
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000689static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
690{
691 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
692 struct drm_device *dev = intel_dig_port->base.base.dev;
693
694 /*
695 * The clock divider is based off the hrawclk, and would like to run at
696 * 2MHz. So, take the hrawclk value and divide by 2 and use that
697 */
698 return index ? 0 : intel_hrawclk(dev) / 2;
699}
700
701static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
702{
703 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
704 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706
707 if (index)
708 return 0;
709
710 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300711 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000712 } else {
713 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
714 }
715}
716
717static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300718{
719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 struct drm_device *dev = intel_dig_port->base.base.dev;
721 struct drm_i915_private *dev_priv = dev->dev_private;
722
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000723 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100724 if (index)
725 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300726 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300727 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
728 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 switch (index) {
730 case 0: return 63;
731 case 1: return 72;
732 default: return 0;
733 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000734 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100735 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300736 }
737}
738
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000739static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
740{
741 return index ? 0 : 100;
742}
743
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000744static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
745{
746 /*
747 * SKL doesn't need us to program the AUX clock divider (Hardware will
748 * derive the clock from CDCLK automatically). We still implement the
749 * get_aux_clock_divider vfunc to plug-in into the existing code.
750 */
751 return index ? 0 : 1;
752}
753
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000754static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
755 bool has_aux_irq,
756 int send_bytes,
757 uint32_t aux_clock_divider)
758{
759 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
760 struct drm_device *dev = intel_dig_port->base.base.dev;
761 uint32_t precharge, timeout;
762
763 if (IS_GEN6(dev))
764 precharge = 3;
765 else
766 precharge = 5;
767
768 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
769 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
770 else
771 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
772
773 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000776 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000777 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000778 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000779 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
780 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000781 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000782}
783
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000784static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
785 bool has_aux_irq,
786 int send_bytes,
787 uint32_t unused)
788{
789 return DP_AUX_CH_CTL_SEND_BUSY |
790 DP_AUX_CH_CTL_DONE |
791 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
792 DP_AUX_CH_CTL_TIME_OUT_ERROR |
793 DP_AUX_CH_CTL_TIME_OUT_1600us |
794 DP_AUX_CH_CTL_RECEIVE_ERROR |
795 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
796 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
797}
798
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700799static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100800intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200801 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint8_t *recv, int recv_size)
803{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
805 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300807 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100809 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100810 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000812 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100813 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200814 bool vdd;
815
Ville Syrjälä773538e82014-09-04 14:54:56 +0300816 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300817
Ville Syrjälä72c35002014-08-18 22:16:00 +0300818 /*
819 * We will be called with VDD already enabled for dpcd/edid/oui reads.
820 * In such cases we want to leave VDD enabled and it's up to upper layers
821 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
822 * ourselves.
823 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300824 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100825
826 /* dp aux is extremely sensitive to irq latency, hence request the
827 * lowest possible wakeup latency and so prevent the cpu from going into
828 * deep sleep states.
829 */
830 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Keith Packard9b984da2011-09-19 13:54:47 -0700832 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800833
Paulo Zanonic67a4702013-08-19 13:18:09 -0300834 intel_aux_display_runtime_get(dev_priv);
835
Jesse Barnes11bee432011-08-01 15:02:20 -0700836 /* Try to wait for any previous AUX channel activity */
837 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100838 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700839 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
840 break;
841 msleep(1);
842 }
843
844 if (try == 3) {
845 WARN(1, "dp_aux_ch not started status 0x%08x\n",
846 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100847 ret = -EBUSY;
848 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100849 }
850
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300851 /* Only 5 data registers! */
852 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
853 ret = -E2BIG;
854 goto out;
855 }
856
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000857 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000858 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
859 has_aux_irq,
860 send_bytes,
861 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000862
Chris Wilsonbc866252013-07-21 16:00:03 +0100863 /* Must try at least 3 times according to DP spec */
864 for (try = 0; try < 5; try++) {
865 /* Load the send data into the aux channel data registers */
866 for (i = 0; i < send_bytes; i += 4)
867 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800868 intel_dp_pack_aux(send + i,
869 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400870
Chris Wilsonbc866252013-07-21 16:00:03 +0100871 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000872 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100873
Chris Wilsonbc866252013-07-21 16:00:03 +0100874 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400875
Chris Wilsonbc866252013-07-21 16:00:03 +0100876 /* Clear done status and any errors */
877 I915_WRITE(ch_ctl,
878 status |
879 DP_AUX_CH_CTL_DONE |
880 DP_AUX_CH_CTL_TIME_OUT_ERROR |
881 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400882
Todd Previte74ebf292015-04-15 08:38:41 -0700883 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100884 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700885
886 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
887 * 400us delay required for errors and timeouts
888 * Timeout errors from the HW already meet this
889 * requirement so skip to next iteration
890 */
891 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
892 usleep_range(400, 500);
893 continue;
894 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100895 if (status & DP_AUX_CH_CTL_DONE)
896 break;
897 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100898 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899 break;
900 }
901
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700902 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100904 ret = -EBUSY;
905 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906 }
907
908 /* Check for timeout or receive error.
909 * Timeouts occur when the sink is not connected
910 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700911 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700912 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100913 ret = -EIO;
914 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700915 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700916
917 /* Timeouts occur when the device isn't connected, so they're
918 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700919 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800920 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100921 ret = -ETIMEDOUT;
922 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923 }
924
925 /* Unload any bytes sent back from the other side */
926 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
927 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928 if (recv_bytes > recv_size)
929 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400930
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100931 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800932 intel_dp_unpack_aux(I915_READ(ch_data + i),
933 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100935 ret = recv_bytes;
936out:
937 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300938 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939
Jani Nikula884f19e2014-03-14 16:51:14 +0200940 if (vdd)
941 edp_panel_vdd_off(intel_dp, false);
942
Ville Syrjälä773538e82014-09-04 14:54:56 +0300943 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300944
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100945 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946}
947
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300948#define BARE_ADDRESS_SIZE 3
949#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950static ssize_t
951intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700952{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200953 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
954 uint8_t txbuf[20], rxbuf[20];
955 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700957
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200958 txbuf[0] = (msg->request << 4) |
959 ((msg->address >> 16) & 0xf);
960 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 txbuf[2] = msg->address & 0xff;
962 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 switch (msg->request & ~DP_AUX_I2C_MOT) {
965 case DP_AUX_NATIVE_WRITE:
966 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300967 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200968 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200969
Jani Nikula9d1a1032014-03-14 16:51:15 +0200970 if (WARN_ON(txsize > 20))
971 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Jani Nikula9d1a1032014-03-14 16:51:15 +0200975 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
976 if (ret > 0) {
977 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700978
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200979 if (ret > 1) {
980 /* Number of bytes written in a short write. */
981 ret = clamp_t(int, rxbuf[1], 0, msg->size);
982 } else {
983 /* Return payload size. */
984 ret = msg->size;
985 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700986 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200987 break;
988
989 case DP_AUX_NATIVE_READ:
990 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300991 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200992 rxsize = msg->size + 1;
993
994 if (WARN_ON(rxsize > 20))
995 return -E2BIG;
996
997 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
998 if (ret > 0) {
999 msg->reply = rxbuf[0] >> 4;
1000 /*
1001 * Assume happy day, and copy the data. The caller is
1002 * expected to check msg->reply before touching it.
1003 *
1004 * Return payload size.
1005 */
1006 ret--;
1007 memcpy(msg->buffer, rxbuf + 1, ret);
1008 }
1009 break;
1010
1011 default:
1012 ret = -EINVAL;
1013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001014 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001015
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017}
1018
Jani Nikula9d1a1032014-03-14 16:51:15 +02001019static void
1020intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001022 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001023 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1024 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001027
Jani Nikula33ad6622014-03-14 16:51:16 +02001028 switch (port) {
1029 case PORT_A:
1030 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001031 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001032 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001033 case PORT_B:
1034 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001035 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001036 break;
1037 case PORT_C:
1038 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001039 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 break;
1041 case PORT_D:
1042 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001043 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001044 break;
1045 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001046 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001047 }
1048
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001049 /*
1050 * The AUX_CTL register is usually DP_CTL + 0x10.
1051 *
1052 * On Haswell and Broadwell though:
1053 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1054 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1055 *
1056 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1057 */
1058 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001059 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001060
Jani Nikula0b998362014-03-14 16:51:17 +02001061 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001062 intel_dp->aux.dev = dev->dev;
1063 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001064
Jani Nikula0b998362014-03-14 16:51:17 +02001065 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1066 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001067
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001068 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001069 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001070 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001071 name, ret);
1072 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001073 }
David Flynn8316f332010-12-08 16:10:21 +00001074
Jani Nikula0b998362014-03-14 16:51:17 +02001075 ret = sysfs_create_link(&connector->base.kdev->kobj,
1076 &intel_dp->aux.ddc.dev.kobj,
1077 intel_dp->aux.ddc.dev.kobj.name);
1078 if (ret < 0) {
1079 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001080 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
1082}
1083
Imre Deak80f65de2014-02-11 17:12:49 +02001084static void
1085intel_dp_connector_unregister(struct intel_connector *intel_connector)
1086{
1087 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1088
Dave Airlie0e32b392014-05-02 14:02:48 +10001089 if (!intel_connector->mst_port)
1090 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1091 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001092 intel_connector_unregister(intel_connector);
1093}
1094
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001095static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301096skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001097{
1098 u32 ctrl1;
1099
Ander Conselvan de Oliveiradd3cd742015-05-15 13:34:29 +03001100 memset(&pipe_config->dpll_hw_state, 0,
1101 sizeof(pipe_config->dpll_hw_state));
1102
Damien Lespiau5416d872014-11-14 17:24:33 +00001103 pipe_config->ddi_pll_sel = SKL_DPLL0;
1104 pipe_config->dpll_hw_state.cfgcr1 = 0;
1105 pipe_config->dpll_hw_state.cfgcr2 = 0;
1106
1107 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301108 switch (link_clock / 2) {
1109 case 81000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001110 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
Damien Lespiau5416d872014-11-14 17:24:33 +00001111 SKL_DPLL0);
1112 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301113 case 135000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001114 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350,
Damien Lespiau5416d872014-11-14 17:24:33 +00001115 SKL_DPLL0);
1116 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301117 case 270000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001118 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700,
Damien Lespiau5416d872014-11-14 17:24:33 +00001119 SKL_DPLL0);
1120 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301121 case 162000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001122 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301123 SKL_DPLL0);
1124 break;
1125 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1126 results in CDCLK change. Need to handle the change of CDCLK by
1127 disabling pipes and re-enabling them */
1128 case 108000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001129 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301130 SKL_DPLL0);
1131 break;
1132 case 216000:
Damien Lespiau71cd8422015-04-30 16:39:17 +01001133 ctrl1 |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160,
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301134 SKL_DPLL0);
1135 break;
1136
Damien Lespiau5416d872014-11-14 17:24:33 +00001137 }
1138 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1139}
1140
1141static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001142hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001143{
Ander Conselvan de Oliveiraee46f3c72015-06-30 16:10:38 +03001144 memset(&pipe_config->dpll_hw_state, 0,
1145 sizeof(pipe_config->dpll_hw_state));
1146
Daniel Vetter0e503382014-07-04 11:26:04 -03001147 switch (link_bw) {
1148 case DP_LINK_BW_1_62:
1149 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1150 break;
1151 case DP_LINK_BW_2_7:
1152 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1153 break;
1154 case DP_LINK_BW_5_4:
1155 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1156 break;
1157 }
1158}
1159
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301160static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001161intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301162{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001163 if (intel_dp->num_sink_rates) {
1164 *sink_rates = intel_dp->sink_rates;
1165 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301166 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001167
1168 *sink_rates = default_rates;
1169
1170 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301171}
1172
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301173static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001174intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301175{
Sonika Jindal637a9c62015-05-07 09:52:08 +05301176 if (IS_SKYLAKE(dev)) {
1177 *source_rates = skl_rates;
1178 return ARRAY_SIZE(skl_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001179 } else if (IS_CHERRYVIEW(dev)) {
1180 *source_rates = chv_rates;
1181 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301182 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001183
1184 *source_rates = default_rates;
1185
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001186 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1187 /* WaDisableHBR2:skl */
1188 return (DP_LINK_BW_2_7 >> 3) + 1;
1189 else if (INTEL_INFO(dev)->gen >= 8 ||
1190 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1191 return (DP_LINK_BW_5_4 >> 3) + 1;
1192 else
1193 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301194}
1195
Daniel Vetter0e503382014-07-04 11:26:04 -03001196static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001197intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001198 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001199{
1200 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001201 const struct dp_link_dpll *divisor = NULL;
1202 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001203
1204 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001205 divisor = gen4_dpll;
1206 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001207 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001208 divisor = pch_dpll;
1209 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001210 } else if (IS_CHERRYVIEW(dev)) {
1211 divisor = chv_dpll;
1212 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001213 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001214 divisor = vlv_dpll;
1215 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001216 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001217
1218 if (divisor && count) {
1219 for (i = 0; i < count; i++) {
1220 if (link_bw == divisor[i].link_bw) {
1221 pipe_config->dpll = divisor[i].dpll;
1222 pipe_config->clock_set = true;
1223 break;
1224 }
1225 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001226 }
1227}
1228
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001229static int intersect_rates(const int *source_rates, int source_len,
1230 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001231 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301232{
1233 int i = 0, j = 0, k = 0;
1234
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301235 while (i < source_len && j < sink_len) {
1236 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001237 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1238 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001239 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301240 ++k;
1241 ++i;
1242 ++j;
1243 } else if (source_rates[i] < sink_rates[j]) {
1244 ++i;
1245 } else {
1246 ++j;
1247 }
1248 }
1249 return k;
1250}
1251
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001252static int intel_dp_common_rates(struct intel_dp *intel_dp,
1253 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001254{
1255 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1256 const int *source_rates, *sink_rates;
1257 int source_len, sink_len;
1258
1259 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1260 source_len = intel_dp_source_rates(dev, &source_rates);
1261
1262 return intersect_rates(source_rates, source_len,
1263 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001264 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001265}
1266
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001267static void snprintf_int_array(char *str, size_t len,
1268 const int *array, int nelem)
1269{
1270 int i;
1271
1272 str[0] = '\0';
1273
1274 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001275 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001276 if (r >= len)
1277 return;
1278 str += r;
1279 len -= r;
1280 }
1281}
1282
1283static void intel_dp_print_rates(struct intel_dp *intel_dp)
1284{
1285 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1286 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001287 int source_len, sink_len, common_len;
1288 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001289 char str[128]; /* FIXME: too big for stack? */
1290
1291 if ((drm_debug & DRM_UT_KMS) == 0)
1292 return;
1293
1294 source_len = intel_dp_source_rates(dev, &source_rates);
1295 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1296 DRM_DEBUG_KMS("source rates: %s\n", str);
1297
1298 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1299 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1300 DRM_DEBUG_KMS("sink rates: %s\n", str);
1301
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001302 common_len = intel_dp_common_rates(intel_dp, common_rates);
1303 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1304 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001305}
1306
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001307static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301308{
1309 int i = 0;
1310
1311 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1312 if (find == rates[i])
1313 break;
1314
1315 return i;
1316}
1317
Ville Syrjälä50fec212015-03-12 17:10:34 +02001318int
1319intel_dp_max_link_rate(struct intel_dp *intel_dp)
1320{
1321 int rates[DP_MAX_SUPPORTED_RATES] = {};
1322 int len;
1323
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001324 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001325 if (WARN_ON(len <= 0))
1326 return 162000;
1327
1328 return rates[rate_to_index(0, rates) - 1];
1329}
1330
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001331int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1332{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001333 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001334}
1335
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001336bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001337intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001338 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001339{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001340 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001341 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001342 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001343 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001344 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001345 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001346 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001347 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001348 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001349 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001350 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001351 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001353 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001354 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001355 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1356 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001358 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301359
1360 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001361 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001363 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001364
Imre Deakbc7d38a2013-05-16 14:40:36 +03001365 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001366 pipe_config->has_pch_encoder = true;
1367
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001368 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001369 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001370 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001371
Jani Nikuladd06f902012-10-19 14:51:50 +03001372 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1373 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1374 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001375
1376 if (INTEL_INFO(dev)->gen >= 9) {
1377 int ret;
1378 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1379 if (ret)
1380 return ret;
1381 }
1382
Jesse Barnes2dd24552013-04-25 12:55:01 -07001383 if (!HAS_PCH_SPLIT(dev))
1384 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1385 intel_connector->panel.fitting_mode);
1386 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001387 intel_pch_panel_fitting(intel_crtc, pipe_config,
1388 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001389 }
1390
Daniel Vettercb1793c2012-06-04 18:39:21 +02001391 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001392 return false;
1393
Daniel Vetter083f9562012-04-20 20:23:49 +02001394 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301395 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001396 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001397 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001398
Daniel Vetter36008362013-03-27 00:44:59 +01001399 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1400 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001401 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001402 if (is_edp(intel_dp)) {
1403 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1404 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1405 dev_priv->vbt.edp_bpp);
1406 bpp = dev_priv->vbt.edp_bpp;
1407 }
1408
Jani Nikula344c5bb2014-09-09 11:25:13 +03001409 /*
1410 * Use the maximum clock and number of lanes the eDP panel
1411 * advertizes being capable of. The panels are generally
1412 * designed to support only a single clock and lane
1413 * configuration, and typically these values correspond to the
1414 * native resolution of the panel.
1415 */
1416 min_lane_count = max_lane_count;
1417 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001418 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001419
Daniel Vetter36008362013-03-27 00:44:59 +01001420 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001421 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1422 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001423
Dave Airliec6930992014-07-14 11:04:39 +10001424 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301425 for (lane_count = min_lane_count;
1426 lane_count <= max_lane_count;
1427 lane_count <<= 1) {
1428
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001429 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001430 link_avail = intel_dp_max_data_rate(link_clock,
1431 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001432
Daniel Vetter36008362013-03-27 00:44:59 +01001433 if (mode_rate <= link_avail) {
1434 goto found;
1435 }
1436 }
1437 }
1438 }
1439
1440 return false;
1441
1442found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001443 if (intel_dp->color_range_auto) {
1444 /*
1445 * See:
1446 * CEA-861-E - 5.1 Default Encoding Parameters
1447 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1448 */
Thierry Reding18316c82012-12-20 15:41:44 +01001449 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001450 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1451 else
1452 intel_dp->color_range = 0;
1453 }
1454
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001455 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001456 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001457
Daniel Vetter36008362013-03-27 00:44:59 +01001458 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301459
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001460 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001461 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301462 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001463 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001464 } else {
1465 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001466 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001467 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301468 }
1469
Daniel Vetter657445f2013-05-04 10:09:18 +02001470 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001471 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001472
Daniel Vetter36008362013-03-27 00:44:59 +01001473 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1474 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001475 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001476 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1477 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001478
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001479 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001480 adjusted_mode->crtc_clock,
1481 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001482 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001483
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301484 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301485 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001486 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301487 intel_link_compute_m_n(bpp, lane_count,
1488 intel_connector->panel.downclock_mode->clock,
1489 pipe_config->port_clock,
1490 &pipe_config->dp_m2_n2);
1491 }
1492
Damien Lespiau5416d872014-11-14 17:24:33 +00001493 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001494 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301495 else if (IS_BROXTON(dev))
1496 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001497 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001498 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1499 else
1500 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001501
Daniel Vetter36008362013-03-27 00:44:59 +01001502 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503}
1504
Daniel Vetter7c62a162013-06-01 17:16:20 +02001505static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001506{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001507 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1508 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1509 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001510 struct drm_i915_private *dev_priv = dev->dev_private;
1511 u32 dpa_ctl;
1512
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001513 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1514 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001515 dpa_ctl = I915_READ(DP_A);
1516 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1517
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001518 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001519 /* For a long time we've carried around a ILK-DevA w/a for the
1520 * 160MHz clock. If we're really unlucky, it's still required.
1521 */
1522 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001523 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001524 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001525 } else {
1526 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001527 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001528 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001529
Daniel Vetterea9b6002012-11-29 15:59:31 +01001530 I915_WRITE(DP_A, dpa_ctl);
1531
1532 POSTING_READ(DP_A);
1533 udelay(500);
1534}
1535
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001536static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001537{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001538 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001539 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001540 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001541 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001542 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001543 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Keith Packard417e8222011-11-01 19:54:11 -07001545 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001546 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001547 *
1548 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001549 * SNB CPU
1550 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001551 * CPT PCH
1552 *
1553 * IBX PCH and CPU are the same for almost everything,
1554 * except that the CPU DP PLL is configured in this
1555 * register
1556 *
1557 * CPT PCH is quite different, having many bits moved
1558 * to the TRANS_DP_CTL register instead. That
1559 * configuration happens (oddly) in ironlake_pch_enable
1560 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001561
Keith Packard417e8222011-11-01 19:54:11 -07001562 /* Preserve the BIOS-computed detected bit. This is
1563 * supposed to be read-only.
1564 */
1565 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001566
Keith Packard417e8222011-11-01 19:54:11 -07001567 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001568 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001569 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001570
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001571 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001572 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001573
Keith Packard417e8222011-11-01 19:54:11 -07001574 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001575
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001576 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001577 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1578 intel_dp->DP |= DP_SYNC_HS_HIGH;
1579 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1580 intel_dp->DP |= DP_SYNC_VS_HIGH;
1581 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1582
Jani Nikula6aba5b62013-10-04 15:08:10 +03001583 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001584 intel_dp->DP |= DP_ENHANCED_FRAMING;
1585
Daniel Vetter7c62a162013-06-01 17:16:20 +02001586 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001587 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001588 u32 trans_dp;
1589
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001590 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001591
1592 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1593 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1594 trans_dp |= TRANS_DP_ENH_FRAMING;
1595 else
1596 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1597 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001598 } else {
Jesse Barnesb2634012013-03-28 09:55:40 -07001599 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001600 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001601
1602 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1603 intel_dp->DP |= DP_SYNC_HS_HIGH;
1604 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1605 intel_dp->DP |= DP_SYNC_VS_HIGH;
1606 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1607
Jani Nikula6aba5b62013-10-04 15:08:10 +03001608 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001609 intel_dp->DP |= DP_ENHANCED_FRAMING;
1610
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001611 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001612 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001613 else if (crtc->pipe == PIPE_B)
1614 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001615 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001616}
1617
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001618#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1619#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001620
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001621#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1622#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001623
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001624#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1625#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001626
Daniel Vetter4be73782014-01-17 14:39:48 +01001627static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001628 u32 mask,
1629 u32 value)
1630{
Paulo Zanoni30add222012-10-26 19:05:45 -02001631 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001632 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001633 u32 pp_stat_reg, pp_ctrl_reg;
1634
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001635 lockdep_assert_held(&dev_priv->pps_mutex);
1636
Jani Nikulabf13e812013-09-06 07:40:05 +03001637 pp_stat_reg = _pp_stat_reg(intel_dp);
1638 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001639
1640 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001641 mask, value,
1642 I915_READ(pp_stat_reg),
1643 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001644
Jesse Barnes453c5422013-03-28 09:55:41 -07001645 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001646 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001647 I915_READ(pp_stat_reg),
1648 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001649 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001650
1651 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001652}
1653
Daniel Vetter4be73782014-01-17 14:39:48 +01001654static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001655{
1656 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001657 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001658}
1659
Daniel Vetter4be73782014-01-17 14:39:48 +01001660static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001661{
Keith Packardbd943152011-09-18 23:09:52 -07001662 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001663 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001664}
Keith Packardbd943152011-09-18 23:09:52 -07001665
Daniel Vetter4be73782014-01-17 14:39:48 +01001666static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001667{
1668 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001669
1670 /* When we disable the VDD override bit last we have to do the manual
1671 * wait. */
1672 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1673 intel_dp->panel_power_cycle_delay);
1674
Daniel Vetter4be73782014-01-17 14:39:48 +01001675 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001676}
Keith Packardbd943152011-09-18 23:09:52 -07001677
Daniel Vetter4be73782014-01-17 14:39:48 +01001678static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001679{
1680 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1681 intel_dp->backlight_on_delay);
1682}
1683
Daniel Vetter4be73782014-01-17 14:39:48 +01001684static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001685{
1686 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1687 intel_dp->backlight_off_delay);
1688}
Keith Packard99ea7122011-11-01 19:57:50 -07001689
Keith Packard832dd3c2011-11-01 19:34:06 -07001690/* Read the current pp_control value, unlocking the register if it
1691 * is locked
1692 */
1693
Jesse Barnes453c5422013-03-28 09:55:41 -07001694static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001695{
Jesse Barnes453c5422013-03-28 09:55:41 -07001696 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1697 struct drm_i915_private *dev_priv = dev->dev_private;
1698 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001699
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001700 lockdep_assert_held(&dev_priv->pps_mutex);
1701
Jani Nikulabf13e812013-09-06 07:40:05 +03001702 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001703 control &= ~PANEL_UNLOCK_MASK;
1704 control |= PANEL_UNLOCK_REGS;
1705 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001706}
1707
Ville Syrjälä951468f2014-09-04 14:55:31 +03001708/*
1709 * Must be paired with edp_panel_vdd_off().
1710 * Must hold pps_mutex around the whole on/off sequence.
1711 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1712 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001713static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001714{
Paulo Zanoni30add222012-10-26 19:05:45 -02001715 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001716 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1717 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001718 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001719 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001720 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001721 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001722 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001723
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001724 lockdep_assert_held(&dev_priv->pps_mutex);
1725
Keith Packard97af61f572011-09-28 16:23:51 -07001726 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001727 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001728
Egbert Eich2c623c12014-11-25 12:54:57 +01001729 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001730 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001731
Daniel Vetter4be73782014-01-17 14:39:48 +01001732 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001733 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001734
Imre Deak4e6e1a52014-03-27 17:45:11 +02001735 power_domain = intel_display_port_power_domain(intel_encoder);
1736 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001737
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001738 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1739 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001740
Daniel Vetter4be73782014-01-17 14:39:48 +01001741 if (!edp_have_panel_power(intel_dp))
1742 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001743
Jesse Barnes453c5422013-03-28 09:55:41 -07001744 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001745 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001746
Jani Nikulabf13e812013-09-06 07:40:05 +03001747 pp_stat_reg = _pp_stat_reg(intel_dp);
1748 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001749
1750 I915_WRITE(pp_ctrl_reg, pp);
1751 POSTING_READ(pp_ctrl_reg);
1752 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1753 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001754 /*
1755 * If the panel wasn't on, delay before accessing aux channel
1756 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001757 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001758 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1759 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001760 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001761 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001762
1763 return need_to_disable;
1764}
1765
Ville Syrjälä951468f2014-09-04 14:55:31 +03001766/*
1767 * Must be paired with intel_edp_panel_vdd_off() or
1768 * intel_edp_panel_off().
1769 * Nested calls to these functions are not allowed since
1770 * we drop the lock. Caller must use some higher level
1771 * locking to prevent nested calls from other threads.
1772 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001773void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001774{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001775 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001776
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001777 if (!is_edp(intel_dp))
1778 return;
1779
Ville Syrjälä773538e82014-09-04 14:54:56 +03001780 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001781 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001782 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001783
Rob Clarke2c719b2014-12-15 13:56:32 -05001784 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001785 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001786}
1787
Daniel Vetter4be73782014-01-17 14:39:48 +01001788static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001789{
Paulo Zanoni30add222012-10-26 19:05:45 -02001790 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001791 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001792 struct intel_digital_port *intel_dig_port =
1793 dp_to_dig_port(intel_dp);
1794 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1795 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001796 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001797 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001798
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001799 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001800
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001801 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001802
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001803 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001804 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001805
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001806 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1807 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001808
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001809 pp = ironlake_get_pp_control(intel_dp);
1810 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001811
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001812 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1813 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001814
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001815 I915_WRITE(pp_ctrl_reg, pp);
1816 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001817
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001818 /* Make sure sequencer is idle before allowing subsequent activity */
1819 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1820 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001821
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001822 if ((pp & POWER_TARGET_ON) == 0)
1823 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001824
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001825 power_domain = intel_display_port_power_domain(intel_encoder);
1826 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001827}
1828
Daniel Vetter4be73782014-01-17 14:39:48 +01001829static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001830{
1831 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1832 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001833
Ville Syrjälä773538e82014-09-04 14:54:56 +03001834 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001835 if (!intel_dp->want_panel_vdd)
1836 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001837 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001838}
1839
Imre Deakaba86892014-07-30 15:57:31 +03001840static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1841{
1842 unsigned long delay;
1843
1844 /*
1845 * Queue the timer to fire a long time from now (relative to the power
1846 * down delay) to keep the panel power up across a sequence of
1847 * operations.
1848 */
1849 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1850 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1851}
1852
Ville Syrjälä951468f2014-09-04 14:55:31 +03001853/*
1854 * Must be paired with edp_panel_vdd_on().
1855 * Must hold pps_mutex around the whole on/off sequence.
1856 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1857 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001858static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001859{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001860 struct drm_i915_private *dev_priv =
1861 intel_dp_to_dev(intel_dp)->dev_private;
1862
1863 lockdep_assert_held(&dev_priv->pps_mutex);
1864
Keith Packard97af61f572011-09-28 16:23:51 -07001865 if (!is_edp(intel_dp))
1866 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001867
Rob Clarke2c719b2014-12-15 13:56:32 -05001868 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001869 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001870
Keith Packardbd943152011-09-18 23:09:52 -07001871 intel_dp->want_panel_vdd = false;
1872
Imre Deakaba86892014-07-30 15:57:31 +03001873 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001874 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001875 else
1876 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001877}
1878
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001879static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001880{
Paulo Zanoni30add222012-10-26 19:05:45 -02001881 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001882 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001883 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001884 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001885
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001886 lockdep_assert_held(&dev_priv->pps_mutex);
1887
Keith Packard97af61f572011-09-28 16:23:51 -07001888 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001889 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001890
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001891 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1892 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001893
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001894 if (WARN(edp_have_panel_power(intel_dp),
1895 "eDP port %c panel power already on\n",
1896 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001897 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001898
Daniel Vetter4be73782014-01-17 14:39:48 +01001899 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001900
Jani Nikulabf13e812013-09-06 07:40:05 +03001901 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001902 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001903 if (IS_GEN5(dev)) {
1904 /* ILK workaround: disable reset around power sequence */
1905 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001906 I915_WRITE(pp_ctrl_reg, pp);
1907 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001908 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001909
Keith Packard1c0ae802011-09-19 13:59:29 -07001910 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001911 if (!IS_GEN5(dev))
1912 pp |= PANEL_POWER_RESET;
1913
Jesse Barnes453c5422013-03-28 09:55:41 -07001914 I915_WRITE(pp_ctrl_reg, pp);
1915 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001916
Daniel Vetter4be73782014-01-17 14:39:48 +01001917 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001918 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001919
Keith Packard05ce1a42011-09-29 16:33:01 -07001920 if (IS_GEN5(dev)) {
1921 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001922 I915_WRITE(pp_ctrl_reg, pp);
1923 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001924 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001925}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001926
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001927void intel_edp_panel_on(struct intel_dp *intel_dp)
1928{
1929 if (!is_edp(intel_dp))
1930 return;
1931
1932 pps_lock(intel_dp);
1933 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001934 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001935}
1936
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001937
1938static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001939{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001940 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1941 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001942 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001943 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001944 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001945 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001946 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001947
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001948 lockdep_assert_held(&dev_priv->pps_mutex);
1949
Keith Packard97af61f572011-09-28 16:23:51 -07001950 if (!is_edp(intel_dp))
1951 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001952
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001953 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1954 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001955
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001956 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1957 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001958
Jesse Barnes453c5422013-03-28 09:55:41 -07001959 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001960 /* We need to switch off panel power _and_ force vdd, for otherwise some
1961 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001962 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1963 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001964
Jani Nikulabf13e812013-09-06 07:40:05 +03001965 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001966
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001967 intel_dp->want_panel_vdd = false;
1968
Jesse Barnes453c5422013-03-28 09:55:41 -07001969 I915_WRITE(pp_ctrl_reg, pp);
1970 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001971
Paulo Zanonidce56b32013-12-19 14:29:40 -02001972 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001973 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001974
1975 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001976 power_domain = intel_display_port_power_domain(intel_encoder);
1977 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001978}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001979
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001980void intel_edp_panel_off(struct intel_dp *intel_dp)
1981{
1982 if (!is_edp(intel_dp))
1983 return;
1984
1985 pps_lock(intel_dp);
1986 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001987 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001988}
1989
Jani Nikula1250d102014-08-12 17:11:39 +03001990/* Enable backlight in the panel power control. */
1991static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001992{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001993 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1994 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001995 struct drm_i915_private *dev_priv = dev->dev_private;
1996 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001997 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001998
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001999 /*
2000 * If we enable the backlight right away following a panel power
2001 * on, we may see slight flicker as the panel syncs with the eDP
2002 * link. So delay a bit to make sure the image is solid before
2003 * allowing it to appear.
2004 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002005 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002006
Ville Syrjälä773538e82014-09-04 14:54:56 +03002007 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002008
Jesse Barnes453c5422013-03-28 09:55:41 -07002009 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002010 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002011
Jani Nikulabf13e812013-09-06 07:40:05 +03002012 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002013
2014 I915_WRITE(pp_ctrl_reg, pp);
2015 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002016
Ville Syrjälä773538e82014-09-04 14:54:56 +03002017 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002018}
2019
Jani Nikula1250d102014-08-12 17:11:39 +03002020/* Enable backlight PWM and backlight PP control. */
2021void intel_edp_backlight_on(struct intel_dp *intel_dp)
2022{
2023 if (!is_edp(intel_dp))
2024 return;
2025
2026 DRM_DEBUG_KMS("\n");
2027
2028 intel_panel_enable_backlight(intel_dp->attached_connector);
2029 _intel_edp_backlight_on(intel_dp);
2030}
2031
2032/* Disable backlight in the panel power control. */
2033static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002034{
Paulo Zanoni30add222012-10-26 19:05:45 -02002035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002038 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002039
Keith Packardf01eca22011-09-28 16:48:10 -07002040 if (!is_edp(intel_dp))
2041 return;
2042
Ville Syrjälä773538e82014-09-04 14:54:56 +03002043 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002044
Jesse Barnes453c5422013-03-28 09:55:41 -07002045 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002046 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002047
Jani Nikulabf13e812013-09-06 07:40:05 +03002048 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002049
2050 I915_WRITE(pp_ctrl_reg, pp);
2051 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002052
Ville Syrjälä773538e82014-09-04 14:54:56 +03002053 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002054
Paulo Zanonidce56b32013-12-19 14:29:40 -02002055 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002056 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002057}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002058
Jani Nikula1250d102014-08-12 17:11:39 +03002059/* Disable backlight PP control and backlight PWM. */
2060void intel_edp_backlight_off(struct intel_dp *intel_dp)
2061{
2062 if (!is_edp(intel_dp))
2063 return;
2064
2065 DRM_DEBUG_KMS("\n");
2066
2067 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002068 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002069}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002070
Jani Nikula73580fb72014-08-12 17:11:41 +03002071/*
2072 * Hook for controlling the panel power control backlight through the bl_power
2073 * sysfs attribute. Take care to handle multiple calls.
2074 */
2075static void intel_edp_backlight_power(struct intel_connector *connector,
2076 bool enable)
2077{
2078 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002079 bool is_enabled;
2080
Ville Syrjälä773538e82014-09-04 14:54:56 +03002081 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002082 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002083 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002084
2085 if (is_enabled == enable)
2086 return;
2087
Jani Nikula23ba9372014-08-27 14:08:43 +03002088 DRM_DEBUG_KMS("panel power control backlight %s\n",
2089 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002090
2091 if (enable)
2092 _intel_edp_backlight_on(intel_dp);
2093 else
2094 _intel_edp_backlight_off(intel_dp);
2095}
2096
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002097static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002098{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002099 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2100 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2101 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002102 struct drm_i915_private *dev_priv = dev->dev_private;
2103 u32 dpa_ctl;
2104
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002105 assert_pipe_disabled(dev_priv,
2106 to_intel_crtc(crtc)->pipe);
2107
Jesse Barnesd240f202010-08-13 15:43:26 -07002108 DRM_DEBUG_KMS("\n");
2109 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002110 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2111 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2112
2113 /* We don't adjust intel_dp->DP while tearing down the link, to
2114 * facilitate link retraining (e.g. after hotplug). Hence clear all
2115 * enable bits here to ensure that we don't enable too much. */
2116 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2117 intel_dp->DP |= DP_PLL_ENABLE;
2118 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002119 POSTING_READ(DP_A);
2120 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002121}
2122
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002123static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002124{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002125 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2126 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2127 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002128 struct drm_i915_private *dev_priv = dev->dev_private;
2129 u32 dpa_ctl;
2130
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002131 assert_pipe_disabled(dev_priv,
2132 to_intel_crtc(crtc)->pipe);
2133
Jesse Barnesd240f202010-08-13 15:43:26 -07002134 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002135 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2136 "dp pll off, should be on\n");
2137 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2138
2139 /* We can't rely on the value tracked for the DP register in
2140 * intel_dp->DP because link_down must not change that (otherwise link
2141 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002142 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002143 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002144 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002145 udelay(200);
2146}
2147
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002148/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002149void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002150{
2151 int ret, i;
2152
2153 /* Should have a valid DPCD by this point */
2154 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2155 return;
2156
2157 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002158 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2159 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002160 } else {
2161 /*
2162 * When turning on, we need to retry for 1ms to give the sink
2163 * time to wake up.
2164 */
2165 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002166 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2167 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002168 if (ret == 1)
2169 break;
2170 msleep(1);
2171 }
2172 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002173
2174 if (ret != 1)
2175 DRM_DEBUG_KMS("failed to %s sink power state\n",
2176 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002177}
2178
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002179static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2180 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002181{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002182 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002183 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002184 struct drm_device *dev = encoder->base.dev;
2185 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002186 enum intel_display_power_domain power_domain;
2187 u32 tmp;
2188
2189 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002190 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002191 return false;
2192
2193 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002194
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002195 if (!(tmp & DP_PORT_EN))
2196 return false;
2197
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002198 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002199 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002200 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002201 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002202
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002203 for_each_pipe(dev_priv, p) {
2204 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2205 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2206 *pipe = p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002207 return true;
2208 }
2209 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002210
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002211 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2212 intel_dp->output_reg);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002213 } else if (IS_CHERRYVIEW(dev)) {
2214 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2215 } else {
2216 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002217 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002218
2219 return true;
2220}
2221
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002222static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002223 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002224{
2225 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002226 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002227 struct drm_device *dev = encoder->base.dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
2229 enum port port = dp_to_dig_port(intel_dp)->port;
2230 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002231 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002232
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002233 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002234
2235 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002236
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002237 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002238 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2239 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2240 flags |= DRM_MODE_FLAG_PHSYNC;
2241 else
2242 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002243
Xiong Zhang63000ef2013-06-28 12:59:06 +08002244 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2245 flags |= DRM_MODE_FLAG_PVSYNC;
2246 else
2247 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002248 } else {
2249 if (tmp & DP_SYNC_HS_HIGH)
2250 flags |= DRM_MODE_FLAG_PHSYNC;
2251 else
2252 flags |= DRM_MODE_FLAG_NHSYNC;
2253
2254 if (tmp & DP_SYNC_VS_HIGH)
2255 flags |= DRM_MODE_FLAG_PVSYNC;
2256 else
2257 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002258 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002259
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002260 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002261
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002262 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2263 tmp & DP_COLOR_RANGE_16_235)
2264 pipe_config->limited_color_range = true;
2265
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002266 pipe_config->has_dp_encoder = true;
2267
2268 intel_dp_get_m_n(crtc, pipe_config);
2269
Ville Syrjälä18442d02013-09-13 16:00:08 +03002270 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002271 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2272 pipe_config->port_clock = 162000;
2273 else
2274 pipe_config->port_clock = 270000;
2275 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002276
2277 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2278 &pipe_config->dp_m_n);
2279
2280 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2281 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2282
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002283 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002284
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002285 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2286 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2287 /*
2288 * This is a big fat ugly hack.
2289 *
2290 * Some machines in UEFI boot mode provide us a VBT that has 18
2291 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2292 * unknown we fail to light up. Yet the same BIOS boots up with
2293 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2294 * max, not what it tells us to use.
2295 *
2296 * Note: This will still be broken if the eDP panel is not lit
2297 * up by the BIOS, and thus we can't get the mode at module
2298 * load.
2299 */
2300 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2301 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2302 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2303 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002304}
2305
Daniel Vettere8cb4552012-07-01 13:05:48 +02002306static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002307{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002308 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002309 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002310 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2311
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002312 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002313 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002314
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002315 if (HAS_PSR(dev) && !HAS_DDI(dev))
2316 intel_psr_disable(intel_dp);
2317
Daniel Vetter6cb49832012-05-20 17:14:50 +02002318 /* Make sure the panel is off before trying to change the mode. But also
2319 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002320 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002321 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002322 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002323 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002324
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002325 /* disable the port before the pipe on g4x */
2326 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002327 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002328}
2329
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002330static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002331{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002332 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002333 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002334
Ville Syrjälä49277c32014-03-31 18:21:26 +03002335 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002336 if (port == PORT_A)
2337 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002338}
2339
2340static void vlv_post_disable_dp(struct intel_encoder *encoder)
2341{
2342 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2343
2344 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002345}
2346
Ville Syrjälä580d3812014-04-09 13:29:00 +03002347static void chv_post_disable_dp(struct intel_encoder *encoder)
2348{
2349 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2350 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2351 struct drm_device *dev = encoder->base.dev;
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353 struct intel_crtc *intel_crtc =
2354 to_intel_crtc(encoder->base.crtc);
2355 enum dpio_channel ch = vlv_dport_to_channel(dport);
2356 enum pipe pipe = intel_crtc->pipe;
2357 u32 val;
2358
2359 intel_dp_link_down(intel_dp);
2360
Ville Syrjäläa5805162015-05-26 20:42:30 +03002361 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002362
2363 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002364 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002365 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002366 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002367
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002368 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2369 val |= CHV_PCS_REQ_SOFTRESET_EN;
2370 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2371
2372 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002373 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002374 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2375
2376 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2377 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2378 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002379
Ville Syrjäläa5805162015-05-26 20:42:30 +03002380 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002381}
2382
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002383static void
2384_intel_dp_set_link_train(struct intel_dp *intel_dp,
2385 uint32_t *DP,
2386 uint8_t dp_train_pat)
2387{
2388 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2389 struct drm_device *dev = intel_dig_port->base.base.dev;
2390 struct drm_i915_private *dev_priv = dev->dev_private;
2391 enum port port = intel_dig_port->port;
2392
2393 if (HAS_DDI(dev)) {
2394 uint32_t temp = I915_READ(DP_TP_CTL(port));
2395
2396 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2397 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2398 else
2399 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2400
2401 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2402 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2403 case DP_TRAINING_PATTERN_DISABLE:
2404 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2405
2406 break;
2407 case DP_TRAINING_PATTERN_1:
2408 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2409 break;
2410 case DP_TRAINING_PATTERN_2:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2412 break;
2413 case DP_TRAINING_PATTERN_3:
2414 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2415 break;
2416 }
2417 I915_WRITE(DP_TP_CTL(port), temp);
2418
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002419 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2420 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002421 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2422
2423 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2424 case DP_TRAINING_PATTERN_DISABLE:
2425 *DP |= DP_LINK_TRAIN_OFF_CPT;
2426 break;
2427 case DP_TRAINING_PATTERN_1:
2428 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2429 break;
2430 case DP_TRAINING_PATTERN_2:
2431 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2432 break;
2433 case DP_TRAINING_PATTERN_3:
2434 DRM_ERROR("DP training pattern 3 not supported\n");
2435 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2436 break;
2437 }
2438
2439 } else {
2440 if (IS_CHERRYVIEW(dev))
2441 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2442 else
2443 *DP &= ~DP_LINK_TRAIN_MASK;
2444
2445 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2446 case DP_TRAINING_PATTERN_DISABLE:
2447 *DP |= DP_LINK_TRAIN_OFF;
2448 break;
2449 case DP_TRAINING_PATTERN_1:
2450 *DP |= DP_LINK_TRAIN_PAT_1;
2451 break;
2452 case DP_TRAINING_PATTERN_2:
2453 *DP |= DP_LINK_TRAIN_PAT_2;
2454 break;
2455 case DP_TRAINING_PATTERN_3:
2456 if (IS_CHERRYVIEW(dev)) {
2457 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2458 } else {
2459 DRM_ERROR("DP training pattern 3 not supported\n");
2460 *DP |= DP_LINK_TRAIN_PAT_2;
2461 }
2462 break;
2463 }
2464 }
2465}
2466
2467static void intel_dp_enable_port(struct intel_dp *intel_dp)
2468{
2469 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2470 struct drm_i915_private *dev_priv = dev->dev_private;
2471
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002472 /* enable with pattern 1 (as per spec) */
2473 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2474 DP_TRAINING_PATTERN_1);
2475
2476 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2477 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002478
2479 /*
2480 * Magic for VLV/CHV. We _must_ first set up the register
2481 * without actually enabling the port, and then do another
2482 * write to enable the port. Otherwise link training will
2483 * fail when the power sequencer is freshly used for this port.
2484 */
2485 intel_dp->DP |= DP_PORT_EN;
2486
2487 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2488 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002489}
2490
Daniel Vettere8cb4552012-07-01 13:05:48 +02002491static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002492{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002493 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2494 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002495 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002496 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002497 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002498 unsigned int lane_mask = 0x0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002500 if (WARN_ON(dp_reg & DP_PORT_EN))
2501 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002502
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002503 pps_lock(intel_dp);
2504
2505 if (IS_VALLEYVIEW(dev))
2506 vlv_init_panel_power_sequencer(intel_dp);
2507
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002508 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002509
2510 edp_panel_vdd_on(intel_dp);
2511 edp_panel_on(intel_dp);
2512 edp_panel_vdd_off(intel_dp, true);
2513
2514 pps_unlock(intel_dp);
2515
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002516 if (IS_VALLEYVIEW(dev))
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002517 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2518 lane_mask);
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002519
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2521 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002523 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002524
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002525 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002526 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2527 pipe_name(crtc->pipe));
2528 intel_audio_codec_enable(encoder);
2529 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002530}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002531
Jani Nikulaecff4f32013-09-06 07:38:29 +03002532static void g4x_enable_dp(struct intel_encoder *encoder)
2533{
Jani Nikula828f5c62013-09-05 16:44:45 +03002534 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2535
Jani Nikulaecff4f32013-09-06 07:38:29 +03002536 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002537 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002539
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002540static void vlv_enable_dp(struct intel_encoder *encoder)
2541{
Jani Nikula828f5c62013-09-05 16:44:45 +03002542 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2543
Daniel Vetter4be73782014-01-17 14:39:48 +01002544 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002545 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002546}
2547
Jani Nikulaecff4f32013-09-06 07:38:29 +03002548static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002550 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002551 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002552
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002553 intel_dp_prepare(encoder);
2554
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002555 /* Only ilk+ has port A */
2556 if (dport->port == PORT_A) {
2557 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002558 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002559 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002560}
2561
Ville Syrjälä83b84592014-10-16 21:29:51 +03002562static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2563{
2564 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2565 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2566 enum pipe pipe = intel_dp->pps_pipe;
2567 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2568
2569 edp_panel_vdd_off_sync(intel_dp);
2570
2571 /*
2572 * VLV seems to get confused when multiple power seqeuencers
2573 * have the same port selected (even if only one has power/vdd
2574 * enabled). The failure manifests as vlv_wait_port_ready() failing
2575 * CHV on the other hand doesn't seem to mind having the same port
2576 * selected in multiple power seqeuencers, but let's clear the
2577 * port select always when logically disconnecting a power sequencer
2578 * from a port.
2579 */
2580 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2581 pipe_name(pipe), port_name(intel_dig_port->port));
2582 I915_WRITE(pp_on_reg, 0);
2583 POSTING_READ(pp_on_reg);
2584
2585 intel_dp->pps_pipe = INVALID_PIPE;
2586}
2587
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002588static void vlv_steal_power_sequencer(struct drm_device *dev,
2589 enum pipe pipe)
2590{
2591 struct drm_i915_private *dev_priv = dev->dev_private;
2592 struct intel_encoder *encoder;
2593
2594 lockdep_assert_held(&dev_priv->pps_mutex);
2595
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002596 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2597 return;
2598
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002599 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2600 base.head) {
2601 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002602 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002603
2604 if (encoder->type != INTEL_OUTPUT_EDP)
2605 continue;
2606
2607 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002608 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609
2610 if (intel_dp->pps_pipe != pipe)
2611 continue;
2612
2613 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002614 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002615
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002616 WARN(encoder->connectors_active,
2617 "stealing pipe %c power sequencer from active eDP port %c\n",
2618 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002619
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002620 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002621 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002622 }
2623}
2624
2625static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2626{
2627 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2628 struct intel_encoder *encoder = &intel_dig_port->base;
2629 struct drm_device *dev = encoder->base.dev;
2630 struct drm_i915_private *dev_priv = dev->dev_private;
2631 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002632
2633 lockdep_assert_held(&dev_priv->pps_mutex);
2634
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002635 if (!is_edp(intel_dp))
2636 return;
2637
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002638 if (intel_dp->pps_pipe == crtc->pipe)
2639 return;
2640
2641 /*
2642 * If another power sequencer was being used on this
2643 * port previously make sure to turn off vdd there while
2644 * we still have control of it.
2645 */
2646 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002647 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002648
2649 /*
2650 * We may be stealing the power
2651 * sequencer from another port.
2652 */
2653 vlv_steal_power_sequencer(dev, crtc->pipe);
2654
2655 /* now it's all ours */
2656 intel_dp->pps_pipe = crtc->pipe;
2657
2658 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2659 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2660
2661 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002662 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2663 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002664}
2665
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2667{
2668 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2669 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002670 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002671 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002672 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002673 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 int pipe = intel_crtc->pipe;
2675 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676
Ville Syrjäläa5805162015-05-26 20:42:30 +03002677 mutex_lock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002678
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002679 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002680 val = 0;
2681 if (pipe)
2682 val |= (1<<21);
2683 else
2684 val &= ~(1<<21);
2685 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002686 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2687 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2688 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002689
Ville Syrjäläa5805162015-05-26 20:42:30 +03002690 mutex_unlock(&dev_priv->sb_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002691
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002692 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002693}
2694
Jani Nikulaecff4f32013-09-06 07:38:29 +03002695static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002696{
2697 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2698 struct drm_device *dev = encoder->base.dev;
2699 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002700 struct intel_crtc *intel_crtc =
2701 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002702 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002703 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002705 intel_dp_prepare(encoder);
2706
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 /* Program Tx lane resets to default */
Ville Syrjäläa5805162015-05-26 20:42:30 +03002708 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002709 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002710 DPIO_PCS_TX_LANE2_RESET |
2711 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002712 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002713 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2714 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2715 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2716 DPIO_PCS_CLK_SOFT_RESET);
2717
2718 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002719 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2720 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2721 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03002722 mutex_unlock(&dev_priv->sb_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002723}
2724
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002725static void chv_pre_enable_dp(struct intel_encoder *encoder)
2726{
2727 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2728 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2729 struct drm_device *dev = encoder->base.dev;
2730 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002731 struct intel_crtc *intel_crtc =
2732 to_intel_crtc(encoder->base.crtc);
2733 enum dpio_channel ch = vlv_dport_to_channel(dport);
2734 int pipe = intel_crtc->pipe;
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002735 int data, i, stagger;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002736 u32 val;
2737
Ville Syrjäläa5805162015-05-26 20:42:30 +03002738 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002739
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002740 /* allow hardware to manage TX FIFO reset source */
2741 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2742 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2743 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2744
2745 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2746 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2747 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2748
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002749 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002750 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002751 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002752 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002753
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2755 val |= CHV_PCS_REQ_SOFTRESET_EN;
2756 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2757
2758 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002759 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002760 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2761
2762 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2763 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2764 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002765
2766 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002767 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002768 /* Set the upar bit */
2769 data = (i == 1) ? 0x0 : 0x1;
2770 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2771 data << DPIO_UPAR_SHIFT);
2772 }
2773
2774 /* Data lane stagger programming */
Ville Syrjälä2e523e92015-04-10 18:21:27 +03002775 if (intel_crtc->config->port_clock > 270000)
2776 stagger = 0x18;
2777 else if (intel_crtc->config->port_clock > 135000)
2778 stagger = 0xd;
2779 else if (intel_crtc->config->port_clock > 67500)
2780 stagger = 0x7;
2781 else if (intel_crtc->config->port_clock > 33750)
2782 stagger = 0x4;
2783 else
2784 stagger = 0x2;
2785
2786 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2787 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2788 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2789
2790 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2791 val |= DPIO_TX2_STAGGER_MASK(0x1f);
2792 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2793
2794 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW12(ch),
2795 DPIO_LANESTAGGER_STRAP(stagger) |
2796 DPIO_LANESTAGGER_STRAP_OVRD |
2797 DPIO_TX1_STAGGER_MASK(0x1f) |
2798 DPIO_TX1_STAGGER_MULT(6) |
2799 DPIO_TX2_STAGGER_MULT(0));
2800
2801 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW12(ch),
2802 DPIO_LANESTAGGER_STRAP(stagger) |
2803 DPIO_LANESTAGGER_STRAP_OVRD |
2804 DPIO_TX1_STAGGER_MASK(0x1f) |
2805 DPIO_TX1_STAGGER_MULT(7) |
2806 DPIO_TX2_STAGGER_MULT(5));
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002807
Ville Syrjäläa5805162015-05-26 20:42:30 +03002808 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002809
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002810 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002811}
2812
Ville Syrjälä9197c882014-04-09 13:29:05 +03002813static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2814{
2815 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2816 struct drm_device *dev = encoder->base.dev;
2817 struct drm_i915_private *dev_priv = dev->dev_private;
2818 struct intel_crtc *intel_crtc =
2819 to_intel_crtc(encoder->base.crtc);
2820 enum dpio_channel ch = vlv_dport_to_channel(dport);
2821 enum pipe pipe = intel_crtc->pipe;
2822 u32 val;
2823
Ville Syrjälä625695f2014-06-28 02:04:02 +03002824 intel_dp_prepare(encoder);
2825
Ville Syrjäläa5805162015-05-26 20:42:30 +03002826 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002827
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002828 /* program left/right clock distribution */
2829 if (pipe != PIPE_B) {
2830 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2831 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2832 if (ch == DPIO_CH0)
2833 val |= CHV_BUFLEFTENA1_FORCE;
2834 if (ch == DPIO_CH1)
2835 val |= CHV_BUFRIGHTENA1_FORCE;
2836 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2837 } else {
2838 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2839 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2840 if (ch == DPIO_CH0)
2841 val |= CHV_BUFLEFTENA2_FORCE;
2842 if (ch == DPIO_CH1)
2843 val |= CHV_BUFRIGHTENA2_FORCE;
2844 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2845 }
2846
Ville Syrjälä9197c882014-04-09 13:29:05 +03002847 /* program clock channel usage */
2848 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2849 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2850 if (pipe != PIPE_B)
2851 val &= ~CHV_PCS_USEDCLKCHANNEL;
2852 else
2853 val |= CHV_PCS_USEDCLKCHANNEL;
2854 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2855
2856 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2857 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2858 if (pipe != PIPE_B)
2859 val &= ~CHV_PCS_USEDCLKCHANNEL;
2860 else
2861 val |= CHV_PCS_USEDCLKCHANNEL;
2862 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2863
2864 /*
2865 * This a a bit weird since generally CL
2866 * matches the pipe, but here we need to
2867 * pick the CL based on the port.
2868 */
2869 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2870 if (pipe != PIPE_B)
2871 val &= ~CHV_CMN_USEDCLKCHANNEL;
2872 else
2873 val |= CHV_CMN_USEDCLKCHANNEL;
2874 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2875
Ville Syrjäläa5805162015-05-26 20:42:30 +03002876 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002877}
2878
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002879/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002880 * Native read with retry for link status and receiver capability reads for
2881 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002882 *
2883 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2884 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002885 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002886static ssize_t
2887intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2888 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002889{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002890 ssize_t ret;
2891 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002892
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002893 /*
2894 * Sometime we just get the same incorrect byte repeated
2895 * over the entire buffer. Doing just one throw away read
2896 * initially seems to "solve" it.
2897 */
2898 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2899
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002900 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002901 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2902 if (ret == size)
2903 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002904 msleep(1);
2905 }
2906
Jani Nikula9d1a1032014-03-14 16:51:15 +02002907 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002908}
2909
2910/*
2911 * Fetch AUX CH registers 0x202 - 0x207 which contain
2912 * link status information
2913 */
2914static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002915intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002917 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2918 DP_LANE0_1_STATUS,
2919 link_status,
2920 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002921}
2922
Paulo Zanoni11002442014-06-13 18:45:41 -03002923/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002925intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002926{
Paulo Zanoni30add222012-10-26 19:05:45 -02002927 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302928 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002929 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002930
Vandana Kannan93147262014-11-18 15:45:29 +05302931 if (IS_BROXTON(dev))
2932 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2933 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal9e458032015-05-06 17:35:48 +05302934 if (dev_priv->edp_low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302935 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002936 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302937 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302938 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002939 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002941 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002943 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002945}
2946
2947static uint8_t
2948intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2949{
Paulo Zanoni30add222012-10-26 19:05:45 -02002950 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002951 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002952
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002953 if (INTEL_INFO(dev)->gen >= 9) {
2954 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2958 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2960 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302961 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2962 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002963 default:
2964 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2965 }
2966 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002967 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302968 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2969 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2970 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2971 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2972 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2973 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2974 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002975 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302976 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002977 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002978 } else if (IS_VALLEYVIEW(dev)) {
2979 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302980 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2981 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2982 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2983 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2984 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2985 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2986 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002987 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302988 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002989 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002990 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002991 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2993 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2994 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2996 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002997 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002999 }
3000 } else {
3001 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
3003 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
3005 return DP_TRAIN_PRE_EMPH_LEVEL_2;
3006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
3007 return DP_TRAIN_PRE_EMPH_LEVEL_1;
3008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08003009 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05303010 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08003011 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003012 }
3013}
3014
Daniel Vetter5829975c2015-04-16 11:36:52 +02003015static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003016{
3017 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3018 struct drm_i915_private *dev_priv = dev->dev_private;
3019 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003020 struct intel_crtc *intel_crtc =
3021 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 unsigned long demph_reg_value, preemph_reg_value,
3023 uniqtranscale_reg_value;
3024 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08003025 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003026 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027
3028 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 preemph_reg_value = 0x0004000;
3031 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x2B405555;
3034 uniqtranscale_reg_value = 0x552AB83A;
3035 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303036 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003037 demph_reg_value = 0x2B404040;
3038 uniqtranscale_reg_value = 0x5548B83A;
3039 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303040 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003041 demph_reg_value = 0x2B245555;
3042 uniqtranscale_reg_value = 0x5560B83A;
3043 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303044 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003045 demph_reg_value = 0x2B405555;
3046 uniqtranscale_reg_value = 0x5598DA3A;
3047 break;
3048 default:
3049 return 0;
3050 }
3051 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003053 preemph_reg_value = 0x0002000;
3054 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003056 demph_reg_value = 0x2B404040;
3057 uniqtranscale_reg_value = 0x5552B83A;
3058 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303059 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003060 demph_reg_value = 0x2B404848;
3061 uniqtranscale_reg_value = 0x5580B83A;
3062 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303063 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003064 demph_reg_value = 0x2B404040;
3065 uniqtranscale_reg_value = 0x55ADDA3A;
3066 break;
3067 default:
3068 return 0;
3069 }
3070 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003072 preemph_reg_value = 0x0000000;
3073 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303074 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003075 demph_reg_value = 0x2B305555;
3076 uniqtranscale_reg_value = 0x5570B83A;
3077 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303078 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003079 demph_reg_value = 0x2B2B4040;
3080 uniqtranscale_reg_value = 0x55ADDA3A;
3081 break;
3082 default:
3083 return 0;
3084 }
3085 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303086 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003087 preemph_reg_value = 0x0006000;
3088 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003090 demph_reg_value = 0x1B405555;
3091 uniqtranscale_reg_value = 0x55ADDA3A;
3092 break;
3093 default:
3094 return 0;
3095 }
3096 break;
3097 default:
3098 return 0;
3099 }
3100
Ville Syrjäläa5805162015-05-26 20:42:30 +03003101 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003102 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3103 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3104 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003105 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003106 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3107 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3108 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3109 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Ville Syrjäläa5805162015-05-26 20:42:30 +03003110 mutex_unlock(&dev_priv->sb_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003111
3112 return 0;
3113}
3114
Daniel Vetter5829975c2015-04-16 11:36:52 +02003115static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003116{
3117 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3120 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003121 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003122 uint8_t train_set = intel_dp->train_set[0];
3123 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003124 enum pipe pipe = intel_crtc->pipe;
3125 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003126
3127 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303130 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003131 deemph_reg_value = 128;
3132 margin_reg_value = 52;
3133 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003135 deemph_reg_value = 128;
3136 margin_reg_value = 77;
3137 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 deemph_reg_value = 128;
3140 margin_reg_value = 102;
3141 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303142 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003143 deemph_reg_value = 128;
3144 margin_reg_value = 154;
3145 /* FIXME extra to set for 1200 */
3146 break;
3147 default:
3148 return 0;
3149 }
3150 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003152 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154 deemph_reg_value = 85;
3155 margin_reg_value = 78;
3156 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303157 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003158 deemph_reg_value = 85;
3159 margin_reg_value = 116;
3160 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303161 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003162 deemph_reg_value = 85;
3163 margin_reg_value = 154;
3164 break;
3165 default:
3166 return 0;
3167 }
3168 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303169 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003170 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303171 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172 deemph_reg_value = 64;
3173 margin_reg_value = 104;
3174 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303175 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003176 deemph_reg_value = 64;
3177 margin_reg_value = 154;
3178 break;
3179 default:
3180 return 0;
3181 }
3182 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003184 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003186 deemph_reg_value = 43;
3187 margin_reg_value = 154;
3188 break;
3189 default:
3190 return 0;
3191 }
3192 break;
3193 default:
3194 return 0;
3195 }
3196
Ville Syrjäläa5805162015-05-26 20:42:30 +03003197 mutex_lock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003198
3199 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003200 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3201 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003202 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3203 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003204 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3205
3206 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3207 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003208 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3209 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003210 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003211
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003212 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3213 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3214 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3215 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3216
3217 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3218 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3219 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3220 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3221
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003222 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003223 for (i = 0; i < 4; i++) {
3224 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3225 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3226 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3227 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3228 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003229
3230 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003231 for (i = 0; i < 4; i++) {
3232 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003233 val &= ~DPIO_SWING_MARGIN000_MASK;
3234 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003235 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3236 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003237
3238 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003239 for (i = 0; i < 4; i++) {
3240 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3241 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3242 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3243 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003244
3245 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303246 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003247 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303248 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003249
3250 /*
3251 * The document said it needs to set bit 27 for ch0 and bit 26
3252 * for ch1. Might be a typo in the doc.
3253 * For now, for this unique transition scale selection, set bit
3254 * 27 for ch0 and ch1.
3255 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003256 for (i = 0; i < 4; i++) {
3257 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3258 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3259 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3260 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003261
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003262 for (i = 0; i < 4; i++) {
3263 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3264 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3265 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3266 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3267 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003268 }
3269
3270 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003271 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3272 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3273 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3274
3275 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3276 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3277 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003278
3279 /* LRC Bypass */
3280 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3281 val |= DPIO_LRC_BYPASS;
3282 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3283
Ville Syrjäläa5805162015-05-26 20:42:30 +03003284 mutex_unlock(&dev_priv->sb_lock);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003285
3286 return 0;
3287}
3288
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003290intel_get_adjust_train(struct intel_dp *intel_dp,
3291 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003292{
3293 uint8_t v = 0;
3294 uint8_t p = 0;
3295 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003296 uint8_t voltage_max;
3297 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003298
Jesse Barnes33a34e42010-09-08 12:42:02 -07003299 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003300 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3301 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003302
3303 if (this_v > v)
3304 v = this_v;
3305 if (this_p > p)
3306 p = this_p;
3307 }
3308
Keith Packard1a2eb462011-11-16 16:26:07 -08003309 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003310 if (v >= voltage_max)
3311 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003312
Keith Packard1a2eb462011-11-16 16:26:07 -08003313 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3314 if (p >= preemph_max)
3315 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316
3317 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003318 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003319}
3320
3321static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003322gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003323{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003324 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003325
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003326 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303327 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003328 default:
3329 signal_levels |= DP_VOLTAGE_0_4;
3330 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303331 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003332 signal_levels |= DP_VOLTAGE_0_6;
3333 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003335 signal_levels |= DP_VOLTAGE_0_8;
3336 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003338 signal_levels |= DP_VOLTAGE_1_2;
3339 break;
3340 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003341 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303342 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003343 default:
3344 signal_levels |= DP_PRE_EMPHASIS_0;
3345 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347 signal_levels |= DP_PRE_EMPHASIS_3_5;
3348 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 signal_levels |= DP_PRE_EMPHASIS_6;
3351 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303352 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353 signal_levels |= DP_PRE_EMPHASIS_9_5;
3354 break;
3355 }
3356 return signal_levels;
3357}
3358
Zhenyu Wange3421a12010-04-08 09:43:27 +08003359/* Gen6's DP voltage swing and pre-emphasis control */
3360static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003361gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003362{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003363 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3364 DP_TRAIN_PRE_EMPHASIS_MASK);
3365 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3367 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003368 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003370 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003373 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3375 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003376 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3378 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003379 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003380 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003381 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3382 "0x%x\n", signal_levels);
3383 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003384 }
3385}
3386
Keith Packard1a2eb462011-11-16 16:26:07 -08003387/* Gen7's DP voltage swing and pre-emphasis control */
3388static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003389gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003390{
3391 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3392 DP_TRAIN_PRE_EMPHASIS_MASK);
3393 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003395 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303396 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003397 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303398 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003399 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3400
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003402 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303403 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003404 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3405
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003407 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303408 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003409 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3410
3411 default:
3412 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3413 "0x%x\n", signal_levels);
3414 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3415 }
3416}
3417
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003418/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3419static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003420hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003421{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003422 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3423 DP_TRAIN_PRE_EMPHASIS_MASK);
3424 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303425 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303426 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303427 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303428 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303429 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303430 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303431 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303432 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433
Sonika Jindalbd600182014-08-08 16:23:41 +05303434 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303435 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303436 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303437 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303439 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440
Sonika Jindalbd600182014-08-08 16:23:41 +05303441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303442 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303443 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303444 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303445
3446 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3447 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003448 default:
3449 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3450 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303451 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003452 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003453}
3454
Daniel Vetter5829975c2015-04-16 11:36:52 +02003455static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303456{
3457 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3458 enum port port = dport->port;
3459 struct drm_device *dev = dport->base.base.dev;
3460 struct intel_encoder *encoder = &dport->base;
3461 uint8_t train_set = intel_dp->train_set[0];
3462 uint32_t level = 0;
3463
3464 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3465 DP_TRAIN_PRE_EMPHASIS_MASK);
3466 switch (signal_levels) {
3467 default:
3468 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3469 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3470 level = 0;
3471 break;
3472 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3473 level = 1;
3474 break;
3475 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3476 level = 2;
3477 break;
3478 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3479 level = 3;
3480 break;
3481 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3482 level = 4;
3483 break;
3484 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3485 level = 5;
3486 break;
3487 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3488 level = 6;
3489 break;
3490 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3491 level = 7;
3492 break;
3493 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3494 level = 8;
3495 break;
3496 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3497 level = 9;
3498 break;
3499 }
3500
3501 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3502}
3503
Paulo Zanonif0a34242012-12-06 16:51:50 -02003504/* Properly updates "DP" with the correct signal levels. */
3505static void
3506intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3507{
3508 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003509 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003510 struct drm_device *dev = intel_dig_port->base.base.dev;
3511 uint32_t signal_levels, mask;
3512 uint8_t train_set = intel_dp->train_set[0];
3513
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303514 if (IS_BROXTON(dev)) {
3515 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003516 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303517 mask = 0;
3518 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003519 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003520 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003521 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003522 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003523 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003524 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003525 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003526 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003527 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003528 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003529 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003530 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003531 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003532 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3533 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003534 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003535 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3536 }
3537
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303538 if (mask)
3539 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3540
3541 DRM_DEBUG_KMS("Using vswing level %d\n",
3542 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3543 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3544 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3545 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003546
3547 *DP = (*DP & ~mask) | signal_levels;
3548}
3549
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003551intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003552 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003553 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003554{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003555 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3556 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003557 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003558 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3559 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003560
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003561 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003562
Jani Nikula70aff662013-09-27 15:10:44 +03003563 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003564 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003566 buf[0] = dp_train_pat;
3567 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003568 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003569 /* don't write DP_TRAINING_LANEx_SET on disable */
3570 len = 1;
3571 } else {
3572 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3573 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3574 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003575 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003576
Jani Nikula9d1a1032014-03-14 16:51:15 +02003577 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3578 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003579
3580 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581}
3582
Jani Nikula70aff662013-09-27 15:10:44 +03003583static bool
3584intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3585 uint8_t dp_train_pat)
3586{
Mika Kahola4e96c972015-04-29 09:17:39 +03003587 if (!intel_dp->train_set_valid)
3588 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003589 intel_dp_set_signal_levels(intel_dp, DP);
3590 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3591}
3592
3593static bool
3594intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003595 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003596{
3597 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3598 struct drm_device *dev = intel_dig_port->base.base.dev;
3599 struct drm_i915_private *dev_priv = dev->dev_private;
3600 int ret;
3601
3602 intel_get_adjust_train(intel_dp, link_status);
3603 intel_dp_set_signal_levels(intel_dp, DP);
3604
3605 I915_WRITE(intel_dp->output_reg, *DP);
3606 POSTING_READ(intel_dp->output_reg);
3607
Jani Nikula9d1a1032014-03-14 16:51:15 +02003608 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3609 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003610
3611 return ret == intel_dp->lane_count;
3612}
3613
Imre Deak3ab9c632013-05-03 12:57:41 +03003614static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3615{
3616 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3617 struct drm_device *dev = intel_dig_port->base.base.dev;
3618 struct drm_i915_private *dev_priv = dev->dev_private;
3619 enum port port = intel_dig_port->port;
3620 uint32_t val;
3621
3622 if (!HAS_DDI(dev))
3623 return;
3624
3625 val = I915_READ(DP_TP_CTL(port));
3626 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3627 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3628 I915_WRITE(DP_TP_CTL(port), val);
3629
3630 /*
3631 * On PORT_A we can have only eDP in SST mode. There the only reason
3632 * we need to set idle transmission mode is to work around a HW issue
3633 * where we enable the pipe while not in idle link-training mode.
3634 * In this case there is requirement to wait for a minimum number of
3635 * idle patterns to be sent.
3636 */
3637 if (port == PORT_A)
3638 return;
3639
3640 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3641 1))
3642 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3643}
3644
Jesse Barnes33a34e42010-09-08 12:42:02 -07003645/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003646void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003647intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003648{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003649 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003650 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651 int i;
3652 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003653 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003654 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003655 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003656
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003657 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003658 intel_ddi_prepare_link_retrain(encoder);
3659
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003660 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003661 link_config[0] = intel_dp->link_bw;
3662 link_config[1] = intel_dp->lane_count;
3663 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3664 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003665 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003666 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303667 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3668 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003669
3670 link_config[0] = 0;
3671 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003672 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003673
3674 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003675
Jani Nikula70aff662013-09-27 15:10:44 +03003676 /* clock recovery */
3677 if (!intel_dp_reset_link_train(intel_dp, &DP,
3678 DP_TRAINING_PATTERN_1 |
3679 DP_LINK_SCRAMBLING_DISABLE)) {
3680 DRM_ERROR("failed to enable link training\n");
3681 return;
3682 }
3683
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003684 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003685 voltage_tries = 0;
3686 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003687 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003688 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003689
Daniel Vettera7c96552012-10-18 10:15:30 +02003690 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003691 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3692 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003693 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003694 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003695
Daniel Vetter01916272012-10-18 10:15:25 +02003696 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003697 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003698 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003699 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003700
Mika Kahola4e96c972015-04-29 09:17:39 +03003701 /*
3702 * if we used previously trained voltage and pre-emphasis values
3703 * and we don't get clock recovery, reset link training values
3704 */
3705 if (intel_dp->train_set_valid) {
3706 DRM_DEBUG_KMS("clock recovery not ok, reset");
3707 /* clear the flag as we are not reusing train set */
3708 intel_dp->train_set_valid = false;
3709 if (!intel_dp_reset_link_train(intel_dp, &DP,
3710 DP_TRAINING_PATTERN_1 |
3711 DP_LINK_SCRAMBLING_DISABLE)) {
3712 DRM_ERROR("failed to enable link training\n");
3713 return;
3714 }
3715 continue;
3716 }
3717
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003718 /* Check to see if we've tried the max voltage */
3719 for (i = 0; i < intel_dp->lane_count; i++)
3720 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3721 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003722 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003723 ++loop_tries;
3724 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003725 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003726 break;
3727 }
Jani Nikula70aff662013-09-27 15:10:44 +03003728 intel_dp_reset_link_train(intel_dp, &DP,
3729 DP_TRAINING_PATTERN_1 |
3730 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003731 voltage_tries = 0;
3732 continue;
3733 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003734
3735 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003736 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003737 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003738 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003739 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003740 break;
3741 }
3742 } else
3743 voltage_tries = 0;
3744 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003745
Jani Nikula70aff662013-09-27 15:10:44 +03003746 /* Update training set as requested by target */
3747 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3748 DRM_ERROR("failed to update link training\n");
3749 break;
3750 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751 }
3752
Jesse Barnes33a34e42010-09-08 12:42:02 -07003753 intel_dp->DP = DP;
3754}
3755
Paulo Zanonic19b0662012-10-15 15:51:41 -03003756void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003757intel_dp_complete_link_train(struct intel_dp *intel_dp)
3758{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003759 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003760 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003761 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003762 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3763
3764 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3765 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3766 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003767
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003768 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003769 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003770 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003771 DP_LINK_SCRAMBLING_DISABLE)) {
3772 DRM_ERROR("failed to start channel equalization\n");
3773 return;
3774 }
3775
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003776 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003777 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003778 channel_eq = false;
3779 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003780 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003781
Jesse Barnes37f80972011-01-05 14:45:24 -08003782 if (cr_tries > 5) {
3783 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003784 break;
3785 }
3786
Daniel Vettera7c96552012-10-18 10:15:30 +02003787 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003788 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3789 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003790 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003791 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003792
Jesse Barnes37f80972011-01-05 14:45:24 -08003793 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003794 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003795 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003796 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003797 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003798 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003799 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003800 cr_tries++;
3801 continue;
3802 }
3803
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003804 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003805 channel_eq = true;
3806 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003808
Jesse Barnes37f80972011-01-05 14:45:24 -08003809 /* Try 5 times, then try clock recovery if that fails */
3810 if (tries > 5) {
Mika Kahola4e96c972015-04-29 09:17:39 +03003811 intel_dp->train_set_valid = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003812 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003813 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003814 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003815 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003816 tries = 0;
3817 cr_tries++;
3818 continue;
3819 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003820
Jani Nikula70aff662013-09-27 15:10:44 +03003821 /* Update training set as requested by target */
3822 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3823 DRM_ERROR("failed to update link training\n");
3824 break;
3825 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003826 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003827 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003828
Imre Deak3ab9c632013-05-03 12:57:41 +03003829 intel_dp_set_idle_link_train(intel_dp);
3830
3831 intel_dp->DP = DP;
3832
Mika Kahola4e96c972015-04-29 09:17:39 +03003833 if (channel_eq) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03003834 intel_dp->train_set_valid = true;
Masanari Iida07f42252013-03-20 11:00:34 +09003835 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Mika Kahola4e96c972015-04-29 09:17:39 +03003836 }
Imre Deak3ab9c632013-05-03 12:57:41 +03003837}
3838
3839void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3840{
Jani Nikula70aff662013-09-27 15:10:44 +03003841 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003842 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003843}
3844
3845static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003846intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003847{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003848 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003849 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003850 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003851 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003852 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003853 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003854
Daniel Vetterbc76e322014-05-20 22:46:50 +02003855 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003856 return;
3857
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003858 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003859 return;
3860
Zhao Yakui28c97732009-10-09 11:39:41 +08003861 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003862
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003863 if ((IS_GEN7(dev) && port == PORT_A) ||
3864 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003865 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003866 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003867 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003868 if (IS_CHERRYVIEW(dev))
3869 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3870 else
3871 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003872 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003873 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003874 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003875 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003876
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003877 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3878 I915_WRITE(intel_dp->output_reg, DP);
3879 POSTING_READ(intel_dp->output_reg);
3880
3881 /*
3882 * HW workaround for IBX, we need to move the port
3883 * to transcoder A after disabling it to allow the
3884 * matching HDMI port to be enabled on transcoder A.
3885 */
3886 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
3887 /* always enable with pattern 1 (as per spec) */
3888 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3889 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3890 I915_WRITE(intel_dp->output_reg, DP);
3891 POSTING_READ(intel_dp->output_reg);
3892
3893 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003894 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003895 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003896 }
3897
Keith Packardf01eca22011-09-28 16:48:10 -07003898 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003899}
3900
Keith Packard26d61aa2011-07-25 20:01:09 -07003901static bool
3902intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003903{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003904 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3905 struct drm_device *dev = dig_port->base.base.dev;
3906 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303907 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003908
Jani Nikula9d1a1032014-03-14 16:51:15 +02003909 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3910 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003911 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003912
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003913 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003914
Adam Jacksonedb39242012-09-18 10:58:49 -04003915 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3916 return false; /* DPCD not present */
3917
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003918 /* Check if the panel supports PSR */
3919 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003920 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003921 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3922 intel_dp->psr_dpcd,
3923 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003924 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3925 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003926 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003927 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303928
3929 if (INTEL_INFO(dev)->gen >= 9 &&
3930 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3931 uint8_t frame_sync_cap;
3932
3933 dev_priv->psr.sink_support = true;
3934 intel_dp_dpcd_read_wake(&intel_dp->aux,
3935 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3936 &frame_sync_cap, 1);
3937 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3938 /* PSR2 needs frame sync as well */
3939 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3940 DRM_DEBUG_KMS("PSR2 %s on sink",
3941 dev_priv->psr.psr2_support ? "supported" : "not supported");
3942 }
Jani Nikula50003932013-09-20 16:42:17 +03003943 }
3944
Jani Nikula7809a612014-10-29 11:03:26 +02003945 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003946 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003947 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3948 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003949 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003950 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003951 } else
3952 intel_dp->use_tps3 = false;
3953
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303954 /* Intermediate frequency support */
3955 if (is_edp(intel_dp) &&
3956 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3957 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3958 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003959 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003960 int i;
3961
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303962 intel_dp_dpcd_read_wake(&intel_dp->aux,
3963 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003964 sink_rates,
3965 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003966
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003967 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3968 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003969
3970 if (val == 0)
3971 break;
3972
Sonika Jindalaf77b972015-05-07 13:59:28 +05303973 /* Value read is in kHz while drm clock is saved in deca-kHz */
3974 intel_dp->sink_rates[i] = (val * 200) / 10;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003975 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003976 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303977 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003978
3979 intel_dp_print_rates(intel_dp);
3980
Adam Jacksonedb39242012-09-18 10:58:49 -04003981 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3982 DP_DWN_STRM_PORT_PRESENT))
3983 return true; /* native DP sink */
3984
3985 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3986 return true; /* no per-port downstream info */
3987
Jani Nikula9d1a1032014-03-14 16:51:15 +02003988 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3989 intel_dp->downstream_ports,
3990 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003991 return false; /* downstream port status fetch failed */
3992
3993 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003994}
3995
Adam Jackson0d198322012-05-14 16:05:47 -04003996static void
3997intel_dp_probe_oui(struct intel_dp *intel_dp)
3998{
3999 u8 buf[3];
4000
4001 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
4002 return;
4003
Jani Nikula9d1a1032014-03-14 16:51:15 +02004004 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004005 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
4006 buf[0], buf[1], buf[2]);
4007
Jani Nikula9d1a1032014-03-14 16:51:15 +02004008 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04004009 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
4010 buf[0], buf[1], buf[2]);
4011}
4012
Dave Airlie0e32b392014-05-02 14:02:48 +10004013static bool
4014intel_dp_probe_mst(struct intel_dp *intel_dp)
4015{
4016 u8 buf[1];
4017
4018 if (!intel_dp->can_mst)
4019 return false;
4020
4021 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
4022 return false;
4023
Dave Airlie0e32b392014-05-02 14:02:48 +10004024 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
4025 if (buf[0] & DP_MST_CAP) {
4026 DRM_DEBUG_KMS("Sink is MST capable\n");
4027 intel_dp->is_mst = true;
4028 } else {
4029 DRM_DEBUG_KMS("Sink is not MST capable\n");
4030 intel_dp->is_mst = false;
4031 }
4032 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004033
4034 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4035 return intel_dp->is_mst;
4036}
4037
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004038int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
4039{
4040 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4041 struct drm_device *dev = intel_dig_port->base.base.dev;
4042 struct intel_crtc *intel_crtc =
4043 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004044 u8 buf;
4045 int test_crc_count;
4046 int attempts = 6;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004047 int ret = 0;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004048
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004049 hsw_disable_ips(intel_crtc);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004050
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004051 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4052 ret = -EIO;
4053 goto out;
4054 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004055
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004056 if (!(buf & DP_TEST_CRC_SUPPORTED)) {
4057 ret = -ENOTTY;
4058 goto out;
4059 }
4060
4061 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4062 ret = -EIO;
4063 goto out;
4064 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004065
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004066 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004067 buf | DP_TEST_SINK_START) < 0) {
4068 ret = -EIO;
4069 goto out;
4070 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004071
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004072 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0) {
4073 ret = -EIO;
4074 goto out;
4075 }
4076
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004077 test_crc_count = buf & DP_TEST_COUNT_MASK;
4078
4079 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004080 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004081 DP_TEST_SINK_MISC, &buf) < 0) {
4082 ret = -EIO;
4083 goto out;
4084 }
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004085 intel_wait_for_vblank(dev, intel_crtc->pipe);
4086 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4087
4088 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004089 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004090 ret = -ETIMEDOUT;
4091 goto out;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004092 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004093
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004094 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
4095 ret = -EIO;
4096 goto out;
4097 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004098
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004099 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
4100 ret = -EIO;
4101 goto out;
4102 }
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004103 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03004104 buf & ~DP_TEST_SINK_START) < 0) {
4105 ret = -EIO;
4106 goto out;
4107 }
4108out:
4109 hsw_enable_ips(intel_crtc);
4110 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004111}
4112
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004113static bool
4114intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4115{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004116 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4117 DP_DEVICE_SERVICE_IRQ_VECTOR,
4118 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004119}
4120
Dave Airlie0e32b392014-05-02 14:02:48 +10004121static bool
4122intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4123{
4124 int ret;
4125
4126 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4127 DP_SINK_COUNT_ESI,
4128 sink_irq_vector, 14);
4129 if (ret != 14)
4130 return false;
4131
4132 return true;
4133}
4134
Todd Previtec5d5ab72015-04-15 08:38:38 -07004135static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004136{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004137 uint8_t test_result = DP_TEST_ACK;
4138 return test_result;
4139}
4140
4141static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4142{
4143 uint8_t test_result = DP_TEST_NAK;
4144 return test_result;
4145}
4146
4147static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4148{
4149 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07004150 struct intel_connector *intel_connector = intel_dp->attached_connector;
4151 struct drm_connector *connector = &intel_connector->base;
4152
4153 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02004154 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07004155 intel_dp->aux.i2c_defer_count > 6) {
4156 /* Check EDID read for NACKs, DEFERs and corruption
4157 * (DP CTS 1.2 Core r1.1)
4158 * 4.2.2.4 : Failed EDID read, I2C_NAK
4159 * 4.2.2.5 : Failed EDID read, I2C_DEFER
4160 * 4.2.2.6 : EDID corruption detected
4161 * Use failsafe mode for all cases
4162 */
4163 if (intel_dp->aux.i2c_nack_count > 0 ||
4164 intel_dp->aux.i2c_defer_count > 0)
4165 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
4166 intel_dp->aux.i2c_nack_count,
4167 intel_dp->aux.i2c_defer_count);
4168 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
4169 } else {
4170 if (!drm_dp_dpcd_write(&intel_dp->aux,
4171 DP_TEST_EDID_CHECKSUM,
4172 &intel_connector->detect_edid->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03004173 1))
Todd Previte559be302015-05-04 07:48:20 -07004174 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
4175
4176 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
4177 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
4178 }
4179
4180 /* Set test active flag here so userspace doesn't interrupt things */
4181 intel_dp->compliance_test_active = 1;
4182
Todd Previtec5d5ab72015-04-15 08:38:38 -07004183 return test_result;
4184}
4185
4186static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4187{
4188 uint8_t test_result = DP_TEST_NAK;
4189 return test_result;
4190}
4191
4192static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4193{
4194 uint8_t response = DP_TEST_NAK;
4195 uint8_t rxdata = 0;
4196 int status = 0;
4197
Todd Previte559be302015-05-04 07:48:20 -07004198 intel_dp->compliance_test_active = 0;
Todd Previtec5d5ab72015-04-15 08:38:38 -07004199 intel_dp->compliance_test_type = 0;
Todd Previte559be302015-05-04 07:48:20 -07004200 intel_dp->compliance_test_data = 0;
4201
Todd Previtec5d5ab72015-04-15 08:38:38 -07004202 intel_dp->aux.i2c_nack_count = 0;
4203 intel_dp->aux.i2c_defer_count = 0;
4204
4205 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4206 if (status <= 0) {
4207 DRM_DEBUG_KMS("Could not read test request from sink\n");
4208 goto update_status;
4209 }
4210
4211 switch (rxdata) {
4212 case DP_TEST_LINK_TRAINING:
4213 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4214 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4215 response = intel_dp_autotest_link_training(intel_dp);
4216 break;
4217 case DP_TEST_LINK_VIDEO_PATTERN:
4218 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4219 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4220 response = intel_dp_autotest_video_pattern(intel_dp);
4221 break;
4222 case DP_TEST_LINK_EDID_READ:
4223 DRM_DEBUG_KMS("EDID test requested\n");
4224 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4225 response = intel_dp_autotest_edid(intel_dp);
4226 break;
4227 case DP_TEST_LINK_PHY_TEST_PATTERN:
4228 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4229 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4230 response = intel_dp_autotest_phy_pattern(intel_dp);
4231 break;
4232 default:
4233 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4234 break;
4235 }
4236
4237update_status:
4238 status = drm_dp_dpcd_write(&intel_dp->aux,
4239 DP_TEST_RESPONSE,
4240 &response, 1);
4241 if (status <= 0)
4242 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004243}
4244
Dave Airlie0e32b392014-05-02 14:02:48 +10004245static int
4246intel_dp_check_mst_status(struct intel_dp *intel_dp)
4247{
4248 bool bret;
4249
4250 if (intel_dp->is_mst) {
4251 u8 esi[16] = { 0 };
4252 int ret = 0;
4253 int retry;
4254 bool handled;
4255 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4256go_again:
4257 if (bret == true) {
4258
4259 /* check link status - esi[10] = 0x200c */
4260 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4261 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4262 intel_dp_start_link_train(intel_dp);
4263 intel_dp_complete_link_train(intel_dp);
4264 intel_dp_stop_link_train(intel_dp);
4265 }
4266
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004267 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004268 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4269
4270 if (handled) {
4271 for (retry = 0; retry < 3; retry++) {
4272 int wret;
4273 wret = drm_dp_dpcd_write(&intel_dp->aux,
4274 DP_SINK_COUNT_ESI+1,
4275 &esi[1], 3);
4276 if (wret == 3) {
4277 break;
4278 }
4279 }
4280
4281 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4282 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004283 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004284 goto go_again;
4285 }
4286 } else
4287 ret = 0;
4288
4289 return ret;
4290 } else {
4291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4292 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4293 intel_dp->is_mst = false;
4294 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4295 /* send a hotplug event */
4296 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4297 }
4298 }
4299 return -EINVAL;
4300}
4301
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004302/*
4303 * According to DP spec
4304 * 5.1.2:
4305 * 1. Read DPCD
4306 * 2. Configure link according to Receiver Capabilities
4307 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4308 * 4. Check link status on receipt of hot-plug interrupt
4309 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004310static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004311intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004312{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004313 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004314 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004315 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004316 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004317
Dave Airlie5b215bc2014-08-05 10:40:20 +10004318 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4319
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004320 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004321 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004322
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004323 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004324 return;
4325
Imre Deak1a125d82014-08-18 14:42:46 +03004326 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4327 return;
4328
Keith Packard92fd8fd2011-07-25 19:50:10 -07004329 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004330 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004331 return;
4332 }
4333
Keith Packard92fd8fd2011-07-25 19:50:10 -07004334 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004335 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004336 return;
4337 }
4338
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004339 /* Try to read the source of the interrupt */
4340 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4341 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4342 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004343 drm_dp_dpcd_writeb(&intel_dp->aux,
4344 DP_DEVICE_SERVICE_IRQ_VECTOR,
4345 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004346
4347 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004348 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004349 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4350 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4351 }
4352
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004353 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004354 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004355 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004356 intel_dp_start_link_train(intel_dp);
4357 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004358 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004359 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004360}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004361
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004362/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004363static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004364intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004365{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004366 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004367 uint8_t type;
4368
4369 if (!intel_dp_get_dpcd(intel_dp))
4370 return connector_status_disconnected;
4371
4372 /* if there's no downstream port, we're done */
4373 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004374 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004375
4376 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004377 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4378 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004379 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004380
4381 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4382 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004383 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004384
Adam Jackson23235172012-09-20 16:42:45 -04004385 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4386 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004387 }
4388
4389 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004390 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004391 return connector_status_connected;
4392
4393 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004394 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4395 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4396 if (type == DP_DS_PORT_TYPE_VGA ||
4397 type == DP_DS_PORT_TYPE_NON_EDID)
4398 return connector_status_unknown;
4399 } else {
4400 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4401 DP_DWN_STRM_PORT_TYPE_MASK;
4402 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4403 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4404 return connector_status_unknown;
4405 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004406
4407 /* Anything else is out of spec, warn and ignore */
4408 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004409 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004410}
4411
4412static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004413edp_detect(struct intel_dp *intel_dp)
4414{
4415 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4416 enum drm_connector_status status;
4417
4418 status = intel_panel_detect(dev);
4419 if (status == connector_status_unknown)
4420 status = connector_status_connected;
4421
4422 return status;
4423}
4424
4425static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004426ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004427{
Paulo Zanoni30add222012-10-26 19:05:45 -02004428 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004429 struct drm_i915_private *dev_priv = dev->dev_private;
4430 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004431
Damien Lespiau1b469632012-12-13 16:09:01 +00004432 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4433 return connector_status_disconnected;
4434
Keith Packard26d61aa2011-07-25 20:01:09 -07004435 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004436}
4437
Dave Airlie2a592be2014-09-01 16:58:12 +10004438static int g4x_digital_port_connected(struct drm_device *dev,
4439 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004440{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004441 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004442 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004443
Todd Previte232a6ee2014-01-23 00:13:41 -07004444 if (IS_VALLEYVIEW(dev)) {
4445 switch (intel_dig_port->port) {
4446 case PORT_B:
4447 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4448 break;
4449 case PORT_C:
4450 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4451 break;
4452 case PORT_D:
4453 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4454 break;
4455 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004456 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004457 }
4458 } else {
4459 switch (intel_dig_port->port) {
4460 case PORT_B:
4461 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4462 break;
4463 case PORT_C:
4464 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4465 break;
4466 case PORT_D:
4467 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4468 break;
4469 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004470 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004471 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004472 }
4473
Chris Wilson10f76a32012-05-11 18:01:32 +01004474 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004475 return 0;
4476 return 1;
4477}
4478
4479static enum drm_connector_status
4480g4x_dp_detect(struct intel_dp *intel_dp)
4481{
4482 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4484 int ret;
4485
4486 /* Can't disconnect eDP, but you can close the lid... */
4487 if (is_edp(intel_dp)) {
4488 enum drm_connector_status status;
4489
4490 status = intel_panel_detect(dev);
4491 if (status == connector_status_unknown)
4492 status = connector_status_connected;
4493 return status;
4494 }
4495
4496 ret = g4x_digital_port_connected(dev, intel_dig_port);
4497 if (ret == -EINVAL)
4498 return connector_status_unknown;
4499 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004500 return connector_status_disconnected;
4501
Keith Packard26d61aa2011-07-25 20:01:09 -07004502 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004503}
4504
Keith Packard8c241fe2011-09-28 16:38:44 -07004505static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004506intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004507{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004508 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004509
Jani Nikula9cd300e2012-10-19 14:51:52 +03004510 /* use cached edid if we have one */
4511 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004512 /* invalid edid */
4513 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004514 return NULL;
4515
Jani Nikula55e9ede2013-10-01 10:38:54 +03004516 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004517 } else
4518 return drm_get_edid(&intel_connector->base,
4519 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004520}
4521
Chris Wilsonbeb60602014-09-02 20:04:00 +01004522static void
4523intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004524{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004525 struct intel_connector *intel_connector = intel_dp->attached_connector;
4526 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004527
Chris Wilsonbeb60602014-09-02 20:04:00 +01004528 edid = intel_dp_get_edid(intel_dp);
4529 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004530
Chris Wilsonbeb60602014-09-02 20:04:00 +01004531 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4532 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4533 else
4534 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4535}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004536
Chris Wilsonbeb60602014-09-02 20:04:00 +01004537static void
4538intel_dp_unset_edid(struct intel_dp *intel_dp)
4539{
4540 struct intel_connector *intel_connector = intel_dp->attached_connector;
4541
4542 kfree(intel_connector->detect_edid);
4543 intel_connector->detect_edid = NULL;
4544
4545 intel_dp->has_audio = false;
4546}
4547
4548static enum intel_display_power_domain
4549intel_dp_power_get(struct intel_dp *dp)
4550{
4551 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4552 enum intel_display_power_domain power_domain;
4553
4554 power_domain = intel_display_port_power_domain(encoder);
4555 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4556
4557 return power_domain;
4558}
4559
4560static void
4561intel_dp_power_put(struct intel_dp *dp,
4562 enum intel_display_power_domain power_domain)
4563{
4564 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4565 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004566}
4567
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004568static enum drm_connector_status
4569intel_dp_detect(struct drm_connector *connector, bool force)
4570{
4571 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004572 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4573 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004574 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004575 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004576 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004577 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004578 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004579
Chris Wilson164c8592013-07-20 20:27:08 +01004580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004581 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004582 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004583
Dave Airlie0e32b392014-05-02 14:02:48 +10004584 if (intel_dp->is_mst) {
4585 /* MST devices are disconnected from a monitor POV */
4586 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4587 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004588 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004589 }
4590
Chris Wilsonbeb60602014-09-02 20:04:00 +01004591 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004592
Chris Wilsond410b562014-09-02 20:03:59 +01004593 /* Can't disconnect eDP, but you can close the lid... */
4594 if (is_edp(intel_dp))
4595 status = edp_detect(intel_dp);
4596 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004597 status = ironlake_dp_detect(intel_dp);
4598 else
4599 status = g4x_dp_detect(intel_dp);
4600 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004601 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004602
Adam Jackson0d198322012-05-14 16:05:47 -04004603 intel_dp_probe_oui(intel_dp);
4604
Dave Airlie0e32b392014-05-02 14:02:48 +10004605 ret = intel_dp_probe_mst(intel_dp);
4606 if (ret) {
4607 /* if we are in MST mode then this connector
4608 won't appear connected or have anything with EDID on it */
4609 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4610 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4611 status = connector_status_disconnected;
4612 goto out;
4613 }
4614
Chris Wilsonbeb60602014-09-02 20:04:00 +01004615 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004616
Paulo Zanonid63885d2012-10-26 19:05:49 -02004617 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4618 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004619 status = connector_status_connected;
4620
Todd Previte09b1eb12015-04-20 15:27:34 -07004621 /* Try to read the source of the interrupt */
4622 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4623 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4624 /* Clear interrupt source */
4625 drm_dp_dpcd_writeb(&intel_dp->aux,
4626 DP_DEVICE_SERVICE_IRQ_VECTOR,
4627 sink_irq_vector);
4628
4629 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4630 intel_dp_handle_test_request(intel_dp);
4631 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4632 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4633 }
4634
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004635out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004636 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004637 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004638}
4639
Chris Wilsonbeb60602014-09-02 20:04:00 +01004640static void
4641intel_dp_force(struct drm_connector *connector)
4642{
4643 struct intel_dp *intel_dp = intel_attached_dp(connector);
4644 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4645 enum intel_display_power_domain power_domain;
4646
4647 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4648 connector->base.id, connector->name);
4649 intel_dp_unset_edid(intel_dp);
4650
4651 if (connector->status != connector_status_connected)
4652 return;
4653
4654 power_domain = intel_dp_power_get(intel_dp);
4655
4656 intel_dp_set_edid(intel_dp);
4657
4658 intel_dp_power_put(intel_dp, power_domain);
4659
4660 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4661 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4662}
4663
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004664static int intel_dp_get_modes(struct drm_connector *connector)
4665{
Jani Nikuladd06f902012-10-19 14:51:50 +03004666 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004667 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004668
Chris Wilsonbeb60602014-09-02 20:04:00 +01004669 edid = intel_connector->detect_edid;
4670 if (edid) {
4671 int ret = intel_connector_update_modes(connector, edid);
4672 if (ret)
4673 return ret;
4674 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004675
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004676 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004677 if (is_edp(intel_attached_dp(connector)) &&
4678 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004679 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004680
4681 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004682 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004683 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004684 drm_mode_probed_add(connector, mode);
4685 return 1;
4686 }
4687 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004688
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004689 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004690}
4691
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004692static bool
4693intel_dp_detect_audio(struct drm_connector *connector)
4694{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004695 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004696 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004697
Chris Wilsonbeb60602014-09-02 20:04:00 +01004698 edid = to_intel_connector(connector)->detect_edid;
4699 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004700 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004701
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004702 return has_audio;
4703}
4704
Chris Wilsonf6849602010-09-19 09:29:33 +01004705static int
4706intel_dp_set_property(struct drm_connector *connector,
4707 struct drm_property *property,
4708 uint64_t val)
4709{
Chris Wilsone953fd72011-02-21 22:23:52 +00004710 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004711 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004712 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4713 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004714 int ret;
4715
Rob Clark662595d2012-10-11 20:36:04 -05004716 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004717 if (ret)
4718 return ret;
4719
Chris Wilson3f43c482011-05-12 22:17:24 +01004720 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004721 int i = val;
4722 bool has_audio;
4723
4724 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004725 return 0;
4726
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004727 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004728
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004729 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004730 has_audio = intel_dp_detect_audio(connector);
4731 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004732 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004733
4734 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004735 return 0;
4736
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004737 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004738 goto done;
4739 }
4740
Chris Wilsone953fd72011-02-21 22:23:52 +00004741 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004742 bool old_auto = intel_dp->color_range_auto;
4743 uint32_t old_range = intel_dp->color_range;
4744
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004745 switch (val) {
4746 case INTEL_BROADCAST_RGB_AUTO:
4747 intel_dp->color_range_auto = true;
4748 break;
4749 case INTEL_BROADCAST_RGB_FULL:
4750 intel_dp->color_range_auto = false;
4751 intel_dp->color_range = 0;
4752 break;
4753 case INTEL_BROADCAST_RGB_LIMITED:
4754 intel_dp->color_range_auto = false;
4755 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4756 break;
4757 default:
4758 return -EINVAL;
4759 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004760
4761 if (old_auto == intel_dp->color_range_auto &&
4762 old_range == intel_dp->color_range)
4763 return 0;
4764
Chris Wilsone953fd72011-02-21 22:23:52 +00004765 goto done;
4766 }
4767
Yuly Novikov53b41832012-10-26 12:04:00 +03004768 if (is_edp(intel_dp) &&
4769 property == connector->dev->mode_config.scaling_mode_property) {
4770 if (val == DRM_MODE_SCALE_NONE) {
4771 DRM_DEBUG_KMS("no scaling not supported\n");
4772 return -EINVAL;
4773 }
4774
4775 if (intel_connector->panel.fitting_mode == val) {
4776 /* the eDP scaling property is not changed */
4777 return 0;
4778 }
4779 intel_connector->panel.fitting_mode = val;
4780
4781 goto done;
4782 }
4783
Chris Wilsonf6849602010-09-19 09:29:33 +01004784 return -EINVAL;
4785
4786done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004787 if (intel_encoder->base.crtc)
4788 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004789
4790 return 0;
4791}
4792
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004793static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004794intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004795{
Jani Nikula1d508702012-10-19 14:51:49 +03004796 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004797
Chris Wilson10e972d2014-09-04 21:43:45 +01004798 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004799
Jani Nikula9cd300e2012-10-19 14:51:52 +03004800 if (!IS_ERR_OR_NULL(intel_connector->edid))
4801 kfree(intel_connector->edid);
4802
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004803 /* Can't call is_edp() since the encoder may have been destroyed
4804 * already. */
4805 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004806 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004807
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004808 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004809 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004810}
4811
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004812void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004813{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004814 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4815 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004816
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004817 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004818 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004819 if (is_edp(intel_dp)) {
4820 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004821 /*
4822 * vdd might still be enabled do to the delayed vdd off.
4823 * Make sure vdd is actually turned off here.
4824 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004825 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004826 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004827 pps_unlock(intel_dp);
4828
Clint Taylor01527b32014-07-07 13:01:46 -07004829 if (intel_dp->edp_notifier.notifier_call) {
4830 unregister_reboot_notifier(&intel_dp->edp_notifier);
4831 intel_dp->edp_notifier.notifier_call = NULL;
4832 }
Keith Packardbd943152011-09-18 23:09:52 -07004833 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004834 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004835 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004836}
4837
Imre Deak07f9cd02014-08-18 14:42:45 +03004838static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4839{
4840 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4841
4842 if (!is_edp(intel_dp))
4843 return;
4844
Ville Syrjälä951468f2014-09-04 14:55:31 +03004845 /*
4846 * vdd might still be enabled do to the delayed vdd off.
4847 * Make sure vdd is actually turned off here.
4848 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004849 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004850 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004851 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004852 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004853}
4854
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004855static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4856{
4857 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4858 struct drm_device *dev = intel_dig_port->base.base.dev;
4859 struct drm_i915_private *dev_priv = dev->dev_private;
4860 enum intel_display_power_domain power_domain;
4861
4862 lockdep_assert_held(&dev_priv->pps_mutex);
4863
4864 if (!edp_have_panel_vdd(intel_dp))
4865 return;
4866
4867 /*
4868 * The VDD bit needs a power domain reference, so if the bit is
4869 * already enabled when we boot or resume, grab this reference and
4870 * schedule a vdd off, so we don't hold on to the reference
4871 * indefinitely.
4872 */
4873 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4874 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4875 intel_display_power_get(dev_priv, power_domain);
4876
4877 edp_panel_vdd_schedule_off(intel_dp);
4878}
4879
Imre Deak6d93c0c2014-07-31 14:03:36 +03004880static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4881{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004882 struct intel_dp *intel_dp;
4883
4884 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4885 return;
4886
4887 intel_dp = enc_to_intel_dp(encoder);
4888
4889 pps_lock(intel_dp);
4890
4891 /*
4892 * Read out the current power sequencer assignment,
4893 * in case the BIOS did something with it.
4894 */
4895 if (IS_VALLEYVIEW(encoder->dev))
4896 vlv_initial_power_sequencer_setup(intel_dp);
4897
4898 intel_edp_panel_vdd_sanitize(intel_dp);
4899
4900 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004901}
4902
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004903static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004904 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004905 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004906 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004907 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004908 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004909 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004910 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004911 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004912 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004913};
4914
4915static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4916 .get_modes = intel_dp_get_modes,
4917 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004918 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004919};
4920
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004921static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004922 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004923 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004924};
4925
Dave Airlie0e32b392014-05-02 14:02:48 +10004926void
Eric Anholt21d40d32010-03-25 11:11:14 -07004927intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004928{
Dave Airlie0e32b392014-05-02 14:02:48 +10004929 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004930}
4931
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004932enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004933intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4934{
4935 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004936 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004937 struct drm_device *dev = intel_dig_port->base.base.dev;
4938 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004939 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004940 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004941
Dave Airlie0e32b392014-05-02 14:02:48 +10004942 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4943 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004944
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004945 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4946 /*
4947 * vdd off can generate a long pulse on eDP which
4948 * would require vdd on to handle it, and thus we
4949 * would end up in an endless cycle of
4950 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4951 */
4952 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4953 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004954 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004955 }
4956
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004957 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4958 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004959 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004960
Imre Deak1c767b32014-08-18 14:42:42 +03004961 power_domain = intel_display_port_power_domain(intel_encoder);
4962 intel_display_power_get(dev_priv, power_domain);
4963
Dave Airlie0e32b392014-05-02 14:02:48 +10004964 if (long_hpd) {
Mika Kahola5fa836a2015-04-29 09:17:40 +03004965 /* indicate that we need to restart link training */
4966 intel_dp->train_set_valid = false;
Dave Airlie2a592be2014-09-01 16:58:12 +10004967
4968 if (HAS_PCH_SPLIT(dev)) {
4969 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4970 goto mst_fail;
4971 } else {
4972 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4973 goto mst_fail;
4974 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004975
4976 if (!intel_dp_get_dpcd(intel_dp)) {
4977 goto mst_fail;
4978 }
4979
4980 intel_dp_probe_oui(intel_dp);
4981
4982 if (!intel_dp_probe_mst(intel_dp))
4983 goto mst_fail;
4984
4985 } else {
4986 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004987 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004988 goto mst_fail;
4989 }
4990
4991 if (!intel_dp->is_mst) {
4992 /*
4993 * we'll check the link status via the normal hot plug path later -
4994 * but for short hpds we should check it now
4995 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004996 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004997 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004998 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004999 }
5000 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01005001
5002 ret = IRQ_HANDLED;
5003
Imre Deak1c767b32014-08-18 14:42:42 +03005004 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10005005mst_fail:
5006 /* if we were in MST mode, and device is not there get out of MST mode */
5007 if (intel_dp->is_mst) {
5008 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
5009 intel_dp->is_mst = false;
5010 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
5011 }
Imre Deak1c767b32014-08-18 14:42:42 +03005012put_power:
5013 intel_display_power_put(dev_priv, power_domain);
5014
5015 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10005016}
5017
Zhenyu Wange3421a12010-04-08 09:43:27 +08005018/* Return which DP Port should be selected for Transcoder DP control */
5019int
Akshay Joshi0206e352011-08-16 15:34:10 -04005020intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08005021{
5022 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005023 struct intel_encoder *intel_encoder;
5024 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005025
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005026 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5027 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005028
Paulo Zanonifa90ece2012-10-26 19:05:44 -02005029 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
5030 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01005031 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08005032 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01005033
Zhenyu Wange3421a12010-04-08 09:43:27 +08005034 return -1;
5035}
5036
Zhao Yakui36e83a12010-06-12 14:32:21 +08005037/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005038bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005039{
5040 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03005041 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005042 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005043 static const short port_mapping[] = {
5044 [PORT_B] = PORT_IDPB,
5045 [PORT_C] = PORT_IDPC,
5046 [PORT_D] = PORT_IDPD,
5047 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08005048
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005049 if (port == PORT_A)
5050 return true;
5051
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005052 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08005053 return false;
5054
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005055 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
5056 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08005057
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02005058 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02005059 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
5060 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08005061 return true;
5062 }
5063 return false;
5064}
5065
Dave Airlie0e32b392014-05-02 14:02:48 +10005066void
Chris Wilsonf6849602010-09-19 09:29:33 +01005067intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
5068{
Yuly Novikov53b41832012-10-26 12:04:00 +03005069 struct intel_connector *intel_connector = to_intel_connector(connector);
5070
Chris Wilson3f43c482011-05-12 22:17:24 +01005071 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00005072 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02005073 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03005074
5075 if (is_edp(intel_dp)) {
5076 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05005077 drm_object_attach_property(
5078 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03005079 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03005080 DRM_MODE_SCALE_ASPECT);
5081 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03005082 }
Chris Wilsonf6849602010-09-19 09:29:33 +01005083}
5084
Imre Deakdada1a92014-01-29 13:25:41 +02005085static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
5086{
5087 intel_dp->last_power_cycle = jiffies;
5088 intel_dp->last_power_on = jiffies;
5089 intel_dp->last_backlight_off = jiffies;
5090}
5091
Daniel Vetter67a54562012-10-20 20:57:45 +02005092static void
5093intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005094 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02005095{
5096 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005097 struct edp_power_seq cur, vbt, spec,
5098 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02005099 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03005100 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07005101
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005102 lockdep_assert_held(&dev_priv->pps_mutex);
5103
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03005104 /* already initialized? */
5105 if (final->t11_t12 != 0)
5106 return;
5107
Jesse Barnes453c5422013-03-28 09:55:41 -07005108 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03005109 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07005110 pp_on_reg = PCH_PP_ON_DELAYS;
5111 pp_off_reg = PCH_PP_OFF_DELAYS;
5112 pp_div_reg = PCH_PP_DIVISOR;
5113 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005114 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5115
5116 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
5117 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5118 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5119 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005120 }
Daniel Vetter67a54562012-10-20 20:57:45 +02005121
5122 /* Workaround: Need to write PP_CONTROL with the unlock key as
5123 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005124 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03005125 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02005126
Jesse Barnes453c5422013-03-28 09:55:41 -07005127 pp_on = I915_READ(pp_on_reg);
5128 pp_off = I915_READ(pp_off_reg);
5129 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005130
5131 /* Pull timing values out of registers */
5132 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5133 PANEL_POWER_UP_DELAY_SHIFT;
5134
5135 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5136 PANEL_LIGHT_ON_DELAY_SHIFT;
5137
5138 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5139 PANEL_LIGHT_OFF_DELAY_SHIFT;
5140
5141 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5142 PANEL_POWER_DOWN_DELAY_SHIFT;
5143
5144 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5145 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5146
5147 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5148 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5149
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005150 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005151
5152 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5153 * our hw here, which are all in 100usec. */
5154 spec.t1_t3 = 210 * 10;
5155 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5156 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5157 spec.t10 = 500 * 10;
5158 /* This one is special and actually in units of 100ms, but zero
5159 * based in the hw (so we need to add 100 ms). But the sw vbt
5160 * table multiplies it with 1000 to make it in units of 100usec,
5161 * too. */
5162 spec.t11_t12 = (510 + 100) * 10;
5163
5164 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5165 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5166
5167 /* Use the max of the register settings and vbt. If both are
5168 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005169#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005170 spec.field : \
5171 max(cur.field, vbt.field))
5172 assign_final(t1_t3);
5173 assign_final(t8);
5174 assign_final(t9);
5175 assign_final(t10);
5176 assign_final(t11_t12);
5177#undef assign_final
5178
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005179#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005180 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5181 intel_dp->backlight_on_delay = get_delay(t8);
5182 intel_dp->backlight_off_delay = get_delay(t9);
5183 intel_dp->panel_power_down_delay = get_delay(t10);
5184 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5185#undef get_delay
5186
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005187 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5188 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5189 intel_dp->panel_power_cycle_delay);
5190
5191 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5192 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005193}
5194
5195static void
5196intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005197 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005198{
5199 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005200 u32 pp_on, pp_off, pp_div, port_sel = 0;
5201 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5202 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005203 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005204 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005205
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005206 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005207
5208 if (HAS_PCH_SPLIT(dev)) {
5209 pp_on_reg = PCH_PP_ON_DELAYS;
5210 pp_off_reg = PCH_PP_OFF_DELAYS;
5211 pp_div_reg = PCH_PP_DIVISOR;
5212 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005213 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5214
5215 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5216 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5217 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005218 }
5219
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005220 /*
5221 * And finally store the new values in the power sequencer. The
5222 * backlight delays are set to 1 because we do manual waits on them. For
5223 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5224 * we'll end up waiting for the backlight off delay twice: once when we
5225 * do the manual sleep, and once when we disable the panel and wait for
5226 * the PP_STATUS bit to become zero.
5227 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005228 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005229 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5230 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005231 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005232 /* Compute the divisor for the pp clock, simply match the Bspec
5233 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005234 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005235 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005236 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5237
5238 /* Haswell doesn't have any port selection bits for the panel
5239 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005240 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005241 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005242 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005243 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005244 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005245 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005246 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005247 }
5248
Jesse Barnes453c5422013-03-28 09:55:41 -07005249 pp_on |= port_sel;
5250
5251 I915_WRITE(pp_on_reg, pp_on);
5252 I915_WRITE(pp_off_reg, pp_off);
5253 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005254
Daniel Vetter67a54562012-10-20 20:57:45 +02005255 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005256 I915_READ(pp_on_reg),
5257 I915_READ(pp_off_reg),
5258 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005259}
5260
Vandana Kannanb33a2812015-02-13 15:33:03 +05305261/**
5262 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5263 * @dev: DRM device
5264 * @refresh_rate: RR to be programmed
5265 *
5266 * This function gets called when refresh rate (RR) has to be changed from
5267 * one frequency to another. Switches can be between high and low RR
5268 * supported by the panel or to any other RR based on media playback (in
5269 * this case, RR value needs to be passed from user space).
5270 *
5271 * The caller of this function needs to take a lock on dev_priv->drrs.
5272 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305273static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305274{
5275 struct drm_i915_private *dev_priv = dev->dev_private;
5276 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305277 struct intel_digital_port *dig_port = NULL;
5278 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005279 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305280 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305281 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305282 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305283
5284 if (refresh_rate <= 0) {
5285 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5286 return;
5287 }
5288
Vandana Kannan96178ee2015-01-10 02:25:56 +05305289 if (intel_dp == NULL) {
5290 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305291 return;
5292 }
5293
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005294 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005295 * FIXME: This needs proper synchronization with psr state for some
5296 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005297 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305298
Vandana Kannan96178ee2015-01-10 02:25:56 +05305299 dig_port = dp_to_dig_port(intel_dp);
5300 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005301 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305302
5303 if (!intel_crtc) {
5304 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5305 return;
5306 }
5307
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005308 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305309
Vandana Kannan96178ee2015-01-10 02:25:56 +05305310 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5312 return;
5313 }
5314
Vandana Kannan96178ee2015-01-10 02:25:56 +05305315 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5316 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305317 index = DRRS_LOW_RR;
5318
Vandana Kannan96178ee2015-01-10 02:25:56 +05305319 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305320 DRM_DEBUG_KMS(
5321 "DRRS requested for previously set RR...ignoring\n");
5322 return;
5323 }
5324
5325 if (!intel_crtc->active) {
5326 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5327 return;
5328 }
5329
Durgadoss R44395bf2015-02-13 15:33:02 +05305330 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305331 switch (index) {
5332 case DRRS_HIGH_RR:
5333 intel_dp_set_m_n(intel_crtc, M1_N1);
5334 break;
5335 case DRRS_LOW_RR:
5336 intel_dp_set_m_n(intel_crtc, M2_N2);
5337 break;
5338 case DRRS_MAX_RR:
5339 default:
5340 DRM_ERROR("Unsupported refreshrate type\n");
5341 }
5342 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005343 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305344 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305345
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305346 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305347 if (IS_VALLEYVIEW(dev))
5348 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5349 else
5350 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305351 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305352 if (IS_VALLEYVIEW(dev))
5353 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5354 else
5355 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305356 }
5357 I915_WRITE(reg, val);
5358 }
5359
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305360 dev_priv->drrs.refresh_rate_type = index;
5361
5362 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5363}
5364
Vandana Kannanb33a2812015-02-13 15:33:03 +05305365/**
5366 * intel_edp_drrs_enable - init drrs struct if supported
5367 * @intel_dp: DP struct
5368 *
5369 * Initializes frontbuffer_bits and drrs.dp
5370 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305371void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5372{
5373 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5374 struct drm_i915_private *dev_priv = dev->dev_private;
5375 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5376 struct drm_crtc *crtc = dig_port->base.base.crtc;
5377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5378
5379 if (!intel_crtc->config->has_drrs) {
5380 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5381 return;
5382 }
5383
5384 mutex_lock(&dev_priv->drrs.mutex);
5385 if (WARN_ON(dev_priv->drrs.dp)) {
5386 DRM_ERROR("DRRS already enabled\n");
5387 goto unlock;
5388 }
5389
5390 dev_priv->drrs.busy_frontbuffer_bits = 0;
5391
5392 dev_priv->drrs.dp = intel_dp;
5393
5394unlock:
5395 mutex_unlock(&dev_priv->drrs.mutex);
5396}
5397
Vandana Kannanb33a2812015-02-13 15:33:03 +05305398/**
5399 * intel_edp_drrs_disable - Disable DRRS
5400 * @intel_dp: DP struct
5401 *
5402 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305403void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5404{
5405 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5406 struct drm_i915_private *dev_priv = dev->dev_private;
5407 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5408 struct drm_crtc *crtc = dig_port->base.base.crtc;
5409 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5410
5411 if (!intel_crtc->config->has_drrs)
5412 return;
5413
5414 mutex_lock(&dev_priv->drrs.mutex);
5415 if (!dev_priv->drrs.dp) {
5416 mutex_unlock(&dev_priv->drrs.mutex);
5417 return;
5418 }
5419
5420 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5421 intel_dp_set_drrs_state(dev_priv->dev,
5422 intel_dp->attached_connector->panel.
5423 fixed_mode->vrefresh);
5424
5425 dev_priv->drrs.dp = NULL;
5426 mutex_unlock(&dev_priv->drrs.mutex);
5427
5428 cancel_delayed_work_sync(&dev_priv->drrs.work);
5429}
5430
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305431static void intel_edp_drrs_downclock_work(struct work_struct *work)
5432{
5433 struct drm_i915_private *dev_priv =
5434 container_of(work, typeof(*dev_priv), drrs.work.work);
5435 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305436
Vandana Kannan96178ee2015-01-10 02:25:56 +05305437 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305438
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305439 intel_dp = dev_priv->drrs.dp;
5440
5441 if (!intel_dp)
5442 goto unlock;
5443
5444 /*
5445 * The delayed work can race with an invalidate hence we need to
5446 * recheck.
5447 */
5448
5449 if (dev_priv->drrs.busy_frontbuffer_bits)
5450 goto unlock;
5451
5452 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5453 intel_dp_set_drrs_state(dev_priv->dev,
5454 intel_dp->attached_connector->panel.
5455 downclock_mode->vrefresh);
5456
5457unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305458 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305459}
5460
Vandana Kannanb33a2812015-02-13 15:33:03 +05305461/**
5462 * intel_edp_drrs_invalidate - Invalidate DRRS
5463 * @dev: DRM device
5464 * @frontbuffer_bits: frontbuffer plane tracking bits
5465 *
5466 * When there is a disturbance on screen (due to cursor movement/time
5467 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5468 * high RR.
5469 *
5470 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5471 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305472void intel_edp_drrs_invalidate(struct drm_device *dev,
5473 unsigned frontbuffer_bits)
5474{
5475 struct drm_i915_private *dev_priv = dev->dev_private;
5476 struct drm_crtc *crtc;
5477 enum pipe pipe;
5478
Daniel Vetter9da7d692015-04-09 16:44:15 +02005479 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305480 return;
5481
Daniel Vetter88f933a2015-04-09 16:44:16 +02005482 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305483
Vandana Kannana93fad02015-01-10 02:25:59 +05305484 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005485 if (!dev_priv->drrs.dp) {
5486 mutex_unlock(&dev_priv->drrs.mutex);
5487 return;
5488 }
5489
Vandana Kannana93fad02015-01-10 02:25:59 +05305490 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5491 pipe = to_intel_crtc(crtc)->pipe;
5492
5493 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305494 intel_dp_set_drrs_state(dev_priv->dev,
5495 dev_priv->drrs.dp->attached_connector->panel.
5496 fixed_mode->vrefresh);
5497 }
5498
5499 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5500
5501 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5502 mutex_unlock(&dev_priv->drrs.mutex);
5503}
5504
Vandana Kannanb33a2812015-02-13 15:33:03 +05305505/**
5506 * intel_edp_drrs_flush - Flush DRRS
5507 * @dev: DRM device
5508 * @frontbuffer_bits: frontbuffer plane tracking bits
5509 *
5510 * When there is no movement on screen, DRRS work can be scheduled.
5511 * This DRRS work is responsible for setting relevant registers after a
5512 * timeout of 1 second.
5513 *
5514 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5515 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305516void intel_edp_drrs_flush(struct drm_device *dev,
5517 unsigned frontbuffer_bits)
5518{
5519 struct drm_i915_private *dev_priv = dev->dev_private;
5520 struct drm_crtc *crtc;
5521 enum pipe pipe;
5522
Daniel Vetter9da7d692015-04-09 16:44:15 +02005523 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305524 return;
5525
Daniel Vetter88f933a2015-04-09 16:44:16 +02005526 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305527
Vandana Kannana93fad02015-01-10 02:25:59 +05305528 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005529 if (!dev_priv->drrs.dp) {
5530 mutex_unlock(&dev_priv->drrs.mutex);
5531 return;
5532 }
5533
Vandana Kannana93fad02015-01-10 02:25:59 +05305534 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5535 pipe = to_intel_crtc(crtc)->pipe;
5536 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5537
Vandana Kannana93fad02015-01-10 02:25:59 +05305538 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5539 !dev_priv->drrs.busy_frontbuffer_bits)
5540 schedule_delayed_work(&dev_priv->drrs.work,
5541 msecs_to_jiffies(1000));
5542 mutex_unlock(&dev_priv->drrs.mutex);
5543}
5544
Vandana Kannanb33a2812015-02-13 15:33:03 +05305545/**
5546 * DOC: Display Refresh Rate Switching (DRRS)
5547 *
5548 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5549 * which enables swtching between low and high refresh rates,
5550 * dynamically, based on the usage scenario. This feature is applicable
5551 * for internal panels.
5552 *
5553 * Indication that the panel supports DRRS is given by the panel EDID, which
5554 * would list multiple refresh rates for one resolution.
5555 *
5556 * DRRS is of 2 types - static and seamless.
5557 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5558 * (may appear as a blink on screen) and is used in dock-undock scenario.
5559 * Seamless DRRS involves changing RR without any visual effect to the user
5560 * and can be used during normal system usage. This is done by programming
5561 * certain registers.
5562 *
5563 * Support for static/seamless DRRS may be indicated in the VBT based on
5564 * inputs from the panel spec.
5565 *
5566 * DRRS saves power by switching to low RR based on usage scenarios.
5567 *
5568 * eDP DRRS:-
5569 * The implementation is based on frontbuffer tracking implementation.
5570 * When there is a disturbance on the screen triggered by user activity or a
5571 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5572 * When there is no movement on screen, after a timeout of 1 second, a switch
5573 * to low RR is made.
5574 * For integration with frontbuffer tracking code,
5575 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5576 *
5577 * DRRS can be further extended to support other internal panels and also
5578 * the scenario of video playback wherein RR is set based on the rate
5579 * requested by userspace.
5580 */
5581
5582/**
5583 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5584 * @intel_connector: eDP connector
5585 * @fixed_mode: preferred mode of panel
5586 *
5587 * This function is called only once at driver load to initialize basic
5588 * DRRS stuff.
5589 *
5590 * Returns:
5591 * Downclock mode if panel supports it, else return NULL.
5592 * DRRS support is determined by the presence of downclock mode (apart
5593 * from VBT setting).
5594 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305595static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305596intel_dp_drrs_init(struct intel_connector *intel_connector,
5597 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305598{
5599 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305600 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305601 struct drm_i915_private *dev_priv = dev->dev_private;
5602 struct drm_display_mode *downclock_mode = NULL;
5603
Daniel Vetter9da7d692015-04-09 16:44:15 +02005604 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5605 mutex_init(&dev_priv->drrs.mutex);
5606
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305607 if (INTEL_INFO(dev)->gen <= 6) {
5608 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5609 return NULL;
5610 }
5611
5612 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005613 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305614 return NULL;
5615 }
5616
5617 downclock_mode = intel_find_panel_downclock
5618 (dev, fixed_mode, connector);
5619
5620 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305621 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305622 return NULL;
5623 }
5624
Vandana Kannan96178ee2015-01-10 02:25:56 +05305625 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305626
Vandana Kannan96178ee2015-01-10 02:25:56 +05305627 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005628 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305629 return downclock_mode;
5630}
5631
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005632static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005633 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005634{
5635 struct drm_connector *connector = &intel_connector->base;
5636 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005637 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5638 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005639 struct drm_i915_private *dev_priv = dev->dev_private;
5640 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305641 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005642 bool has_dpcd;
5643 struct drm_display_mode *scan;
5644 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005645 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005646
5647 if (!is_edp(intel_dp))
5648 return true;
5649
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005650 pps_lock(intel_dp);
5651 intel_edp_panel_vdd_sanitize(intel_dp);
5652 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005653
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005654 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005655 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005656
5657 if (has_dpcd) {
5658 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5659 dev_priv->no_aux_handshake =
5660 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5661 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5662 } else {
5663 /* if this fails, presume the device is a ghost */
5664 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005665 return false;
5666 }
5667
5668 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005669 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005670 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005671 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005672
Daniel Vetter060c8772014-03-21 23:22:35 +01005673 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005674 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005675 if (edid) {
5676 if (drm_add_edid_modes(connector, edid)) {
5677 drm_mode_connector_update_edid_property(connector,
5678 edid);
5679 drm_edid_to_eld(connector, edid);
5680 } else {
5681 kfree(edid);
5682 edid = ERR_PTR(-EINVAL);
5683 }
5684 } else {
5685 edid = ERR_PTR(-ENOENT);
5686 }
5687 intel_connector->edid = edid;
5688
5689 /* prefer fixed mode from EDID if available */
5690 list_for_each_entry(scan, &connector->probed_modes, head) {
5691 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5692 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305693 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305694 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005695 break;
5696 }
5697 }
5698
5699 /* fallback to VBT if available for eDP */
5700 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5701 fixed_mode = drm_mode_duplicate(dev,
5702 dev_priv->vbt.lfp_lvds_vbt_mode);
5703 if (fixed_mode)
5704 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5705 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005706 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005707
Clint Taylor01527b32014-07-07 13:01:46 -07005708 if (IS_VALLEYVIEW(dev)) {
5709 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5710 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005711
5712 /*
5713 * Figure out the current pipe for the initial backlight setup.
5714 * If the current pipe isn't valid, try the PPS pipe, and if that
5715 * fails just assume pipe A.
5716 */
5717 if (IS_CHERRYVIEW(dev))
5718 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5719 else
5720 pipe = PORT_TO_PIPE(intel_dp->DP);
5721
5722 if (pipe != PIPE_A && pipe != PIPE_B)
5723 pipe = intel_dp->pps_pipe;
5724
5725 if (pipe != PIPE_A && pipe != PIPE_B)
5726 pipe = PIPE_A;
5727
5728 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5729 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005730 }
5731
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305732 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005733 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005734 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005735
5736 return true;
5737}
5738
Paulo Zanoni16c25532013-06-12 17:27:25 -03005739bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005740intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5741 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005742{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005743 struct drm_connector *connector = &intel_connector->base;
5744 struct intel_dp *intel_dp = &intel_dig_port->dp;
5745 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5746 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005747 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005748 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005749 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005750
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005751 intel_dp->pps_pipe = INVALID_PIPE;
5752
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005753 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005754 if (INTEL_INFO(dev)->gen >= 9)
5755 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5756 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005757 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5758 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5759 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5760 else if (HAS_PCH_SPLIT(dev))
5761 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5762 else
5763 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5764
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005765 if (INTEL_INFO(dev)->gen >= 9)
5766 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5767 else
5768 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005769
Daniel Vetter07679352012-09-06 22:15:42 +02005770 /* Preserve the current hw state. */
5771 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005772 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005773
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005774 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305775 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005776 else
5777 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005778
Imre Deakf7d24902013-05-08 13:14:05 +03005779 /*
5780 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5781 * for DP the encoder type can be set by the caller to
5782 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5783 */
5784 if (type == DRM_MODE_CONNECTOR_eDP)
5785 intel_encoder->type = INTEL_OUTPUT_EDP;
5786
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005787 /* eDP only on port B and/or C on vlv/chv */
5788 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5789 port != PORT_B && port != PORT_C))
5790 return false;
5791
Imre Deake7281ea2013-05-08 13:14:08 +03005792 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5793 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5794 port_name(port));
5795
Adam Jacksonb3295302010-07-16 14:46:28 -04005796 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005797 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5798
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005799 connector->interlace_allowed = true;
5800 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005801
Daniel Vetter66a92782012-07-12 20:08:18 +02005802 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005803 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005804
Chris Wilsondf0e9242010-09-09 16:20:55 +01005805 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005806 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005807
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005808 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005809 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5810 else
5811 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005812 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005813
Jani Nikula0b998362014-03-14 16:51:17 +02005814 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005815 switch (port) {
5816 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005817 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005818 break;
5819 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005820 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005821 break;
5822 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005823 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005824 break;
5825 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005826 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005827 break;
5828 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005829 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005830 }
5831
Imre Deakdada1a92014-01-29 13:25:41 +02005832 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005833 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005834 intel_dp_init_panel_power_timestamps(intel_dp);
5835 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005836 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005837 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005838 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005839 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005840 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005841
Jani Nikula9d1a1032014-03-14 16:51:15 +02005842 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005843
Dave Airlie0e32b392014-05-02 14:02:48 +10005844 /* init MST on ports that can support it */
Jani Nikula0c9b3712015-05-18 17:10:01 +03005845 if (HAS_DP_MST(dev) &&
5846 (port == PORT_B || port == PORT_C || port == PORT_D))
5847 intel_dp_mst_encoder_init(intel_dig_port,
5848 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005849
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005850 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005851 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005852 if (is_edp(intel_dp)) {
5853 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005854 /*
5855 * vdd might still be enabled do to the delayed vdd off.
5856 * Make sure vdd is actually turned off here.
5857 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005858 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005859 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005860 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005861 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005862 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005863 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005864 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005865 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005866
Chris Wilsonf6849602010-09-19 09:29:33 +01005867 intel_dp_add_properties(intel_dp, connector);
5868
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005869 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5870 * 0xd. Failure to do so will result in spurious interrupts being
5871 * generated on the port when a cable is not attached.
5872 */
5873 if (IS_G4X(dev) && !IS_GM45(dev)) {
5874 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5875 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5876 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005877
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005878 i915_debugfs_connector_add(connector);
5879
Paulo Zanoni16c25532013-06-12 17:27:25 -03005880 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005881}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005882
5883void
5884intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5885{
Dave Airlie13cf5502014-06-18 11:29:35 +10005886 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005887 struct intel_digital_port *intel_dig_port;
5888 struct intel_encoder *intel_encoder;
5889 struct drm_encoder *encoder;
5890 struct intel_connector *intel_connector;
5891
Daniel Vetterb14c5672013-09-19 12:18:32 +02005892 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005893 if (!intel_dig_port)
5894 return;
5895
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005896 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005897 if (!intel_connector) {
5898 kfree(intel_dig_port);
5899 return;
5900 }
5901
5902 intel_encoder = &intel_dig_port->base;
5903 encoder = &intel_encoder->base;
5904
5905 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5906 DRM_MODE_ENCODER_TMDS);
5907
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005908 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005909 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005910 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005911 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005912 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005913 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005914 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005915 intel_encoder->pre_enable = chv_pre_enable_dp;
5916 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005917 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005918 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005919 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005920 intel_encoder->pre_enable = vlv_pre_enable_dp;
5921 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005922 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005923 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005924 intel_encoder->pre_enable = g4x_pre_enable_dp;
5925 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005926 if (INTEL_INFO(dev)->gen >= 5)
5927 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005928 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005929
Paulo Zanoni174edf12012-10-26 19:05:50 -02005930 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005931 intel_dig_port->dp.output_reg = output_reg;
5932
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005933 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005934 if (IS_CHERRYVIEW(dev)) {
5935 if (port == PORT_D)
5936 intel_encoder->crtc_mask = 1 << 2;
5937 else
5938 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5939 } else {
5940 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5941 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005942 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005943 intel_encoder->hot_plug = intel_dp_hot_plug;
5944
Dave Airlie13cf5502014-06-18 11:29:35 +10005945 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5946 dev_priv->hpd_irq_port[port] = intel_dig_port;
5947
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005948 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5949 drm_encoder_cleanup(encoder);
5950 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005951 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005952 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005953}
Dave Airlie0e32b392014-05-02 14:02:48 +10005954
5955void intel_dp_mst_suspend(struct drm_device *dev)
5956{
5957 struct drm_i915_private *dev_priv = dev->dev_private;
5958 int i;
5959
5960 /* disable MST */
5961 for (i = 0; i < I915_MAX_PORTS; i++) {
5962 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5963 if (!intel_dig_port)
5964 continue;
5965
5966 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5967 if (!intel_dig_port->dp.can_mst)
5968 continue;
5969 if (intel_dig_port->dp.is_mst)
5970 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5971 }
5972 }
5973}
5974
5975void intel_dp_mst_resume(struct drm_device *dev)
5976{
5977 struct drm_i915_private *dev_priv = dev->dev_private;
5978 int i;
5979
5980 for (i = 0; i < I915_MAX_PORTS; i++) {
5981 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5982 if (!intel_dig_port)
5983 continue;
5984 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5985 int ret;
5986
5987 if (!intel_dig_port->dp.can_mst)
5988 continue;
5989
5990 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5991 if (ret != 0) {
5992 intel_dp_check_mst_status(&intel_dig_port->dp);
5993 }
5994 }
5995 }
5996}