blob: 4d5d6a2bc59e8553fc5e1d6c7a56fb5f494d3830 [file] [log] [blame]
Rob Clark7198e6b2013-07-19 12:59:32 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
Rob Clark7f6337f2016-10-19 17:53:53 -04005 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
Rob Clark7198e6b2013-07-19 12:59:32 -040011 *
Rob Clark7f6337f2016-10-19 17:53:53 -040012 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
Rob Clark7198e6b2013-07-19 12:59:32 -040015 *
Rob Clark7f6337f2016-10-19 17:53:53 -040016 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
22 * SOFTWARE.
Rob Clark7198e6b2013-07-19 12:59:32 -040023 */
24
25#ifndef __MSM_DRM_H__
26#define __MSM_DRM_H__
27
Gabriel Laskar06577d02015-11-30 15:10:49 +010028#include "drm.h"
Rob Clark7198e6b2013-07-19 12:59:32 -040029
Emil Velikova62424e2016-04-07 19:03:46 +010030#if defined(__cplusplus)
31extern "C" {
32#endif
33
Rob Clark7198e6b2013-07-19 12:59:32 -040034/* Please note that modifications to all structs defined here are
35 * subject to backwards-compatibility constraints:
Mikko Rapeli7f8fc882015-05-30 17:38:08 +020036 * 1) Do not use pointers, use __u64 instead for 32 bit / 64 bit
Rob Clark7198e6b2013-07-19 12:59:32 -040037 * user/kernel compatibility
38 * 2) Keep fields aligned to their size
39 * 3) Because of how drm_ioctl() works, we can add new fields at
40 * the end of an ioctl if some care is taken: drm_ioctl() will
41 * zero out the new fields at the tail of the ioctl, so a zero
42 * value should have a backwards compatible meaning. And for
43 * output params, userspace won't see the newly added output
44 * fields.. so that has to be somehow ok.
45 */
46
47#define MSM_PIPE_NONE 0x00
48#define MSM_PIPE_2D0 0x01
49#define MSM_PIPE_2D1 0x02
50#define MSM_PIPE_3D0 0x10
51
Rob Clarkd9c181e2016-04-23 10:08:59 -040052/* The pipe-id just uses the lower bits, so can be OR'd with flags in
53 * the upper 16 bits (which could be extended further, if needed, maybe
54 * we extend/overload the pipe-id some day to deal with multiple rings,
55 * but even then I don't think we need the full lower 16 bits).
56 */
57#define MSM_PIPE_ID_MASK 0xffff
58#define MSM_PIPE_ID(x) ((x) & MSM_PIPE_ID_MASK)
59#define MSM_PIPE_FLAGS(x) ((x) & ~MSM_PIPE_ID_MASK)
60
Rob Clark7198e6b2013-07-19 12:59:32 -040061/* timeouts are specified in clock-monotonic absolute times (to simplify
62 * restarting interrupted ioctls). The following struct is logically the
63 * same as 'struct timespec' but 32/64b ABI safe.
64 */
65struct drm_msm_timespec {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +020066 __s64 tv_sec; /* seconds */
67 __s64 tv_nsec; /* nanoseconds */
Rob Clark7198e6b2013-07-19 12:59:32 -040068};
69
70#define MSM_PARAM_GPU_ID 0x01
71#define MSM_PARAM_GMEM_SIZE 0x02
Rob Clark4e1cbaa2014-02-04 14:16:04 -050072#define MSM_PARAM_CHIP_ID 0x03
Rob Clark4102a9e2016-02-09 12:05:30 -050073#define MSM_PARAM_MAX_FREQ 0x04
Rob Clark6c77d1a2016-02-22 06:26:21 -050074#define MSM_PARAM_TIMESTAMP 0x05
Rob Clark7198e6b2013-07-19 12:59:32 -040075
76struct drm_msm_param {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +020077 __u32 pipe; /* in, MSM_PIPE_x */
78 __u32 param; /* in, MSM_PARAM_x */
79 __u64 value; /* out (get_param) or in (set_param) */
Rob Clark7198e6b2013-07-19 12:59:32 -040080};
81
82/*
83 * GEM buffers:
84 */
85
86#define MSM_BO_SCANOUT 0x00000001 /* scanout capable */
87#define MSM_BO_GPU_READONLY 0x00000002
88#define MSM_BO_CACHE_MASK 0x000f0000
89/* cache modes */
90#define MSM_BO_CACHED 0x00010000
91#define MSM_BO_WC 0x00020000
92#define MSM_BO_UNCACHED 0x00040000
93
Rob Clark93ddb0d2014-03-03 09:42:33 -050094#define MSM_BO_FLAGS (MSM_BO_SCANOUT | \
95 MSM_BO_GPU_READONLY | \
96 MSM_BO_CACHED | \
97 MSM_BO_WC | \
98 MSM_BO_UNCACHED)
99
Rob Clark7198e6b2013-07-19 12:59:32 -0400100struct drm_msm_gem_new {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200101 __u64 size; /* in */
102 __u32 flags; /* in, mask of MSM_BO_x */
103 __u32 handle; /* out */
Rob Clark7198e6b2013-07-19 12:59:32 -0400104};
105
106struct drm_msm_gem_info {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200107 __u32 handle; /* in */
108 __u32 pad;
109 __u64 offset; /* out, offset to pass to mmap() */
Rob Clark7198e6b2013-07-19 12:59:32 -0400110};
111
112#define MSM_PREP_READ 0x01
113#define MSM_PREP_WRITE 0x02
114#define MSM_PREP_NOSYNC 0x04
115
Rob Clark93ddb0d2014-03-03 09:42:33 -0500116#define MSM_PREP_FLAGS (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
117
Rob Clark7198e6b2013-07-19 12:59:32 -0400118struct drm_msm_gem_cpu_prep {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200119 __u32 handle; /* in */
120 __u32 op; /* in, mask of MSM_PREP_x */
Rob Clark7198e6b2013-07-19 12:59:32 -0400121 struct drm_msm_timespec timeout; /* in */
122};
123
124struct drm_msm_gem_cpu_fini {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200125 __u32 handle; /* in */
Rob Clark7198e6b2013-07-19 12:59:32 -0400126};
127
128/*
129 * Cmdstream Submission:
130 */
131
132/* The value written into the cmdstream is logically:
133 *
134 * ((relocbuf->gpuaddr + reloc_offset) << shift) | or
135 *
136 * When we have GPU's w/ >32bit ptrs, it should be possible to deal
137 * with this by emit'ing two reloc entries with appropriate shift
138 * values. Or a new MSM_SUBMIT_CMD_x type would also be an option.
139 *
140 * NOTE that reloc's must be sorted by order of increasing submit_offset,
141 * otherwise EINVAL.
142 */
143struct drm_msm_gem_submit_reloc {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200144 __u32 submit_offset; /* in, offset from submit_bo */
145 __u32 or; /* in, value OR'd with result */
Rob Clark8979a052015-12-14 09:59:56 -0500146 __s32 shift; /* in, amount of left shift (can be negative) */
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200147 __u32 reloc_idx; /* in, index of reloc_bo buffer */
148 __u64 reloc_offset; /* in, offset from start of reloc_bo */
Rob Clark7198e6b2013-07-19 12:59:32 -0400149};
150
151/* submit-types:
152 * BUF - this cmd buffer is executed normally.
153 * IB_TARGET_BUF - this cmd buffer is an IB target. Reloc's are
154 * processed normally, but the kernel does not setup an IB to
155 * this buffer in the first-level ringbuffer
156 * CTX_RESTORE_BUF - only executed if there has been a GPU context
157 * switch since the last SUBMIT ioctl
158 */
159#define MSM_SUBMIT_CMD_BUF 0x0001
160#define MSM_SUBMIT_CMD_IB_TARGET_BUF 0x0002
161#define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
162struct drm_msm_gem_submit_cmd {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200163 __u32 type; /* in, one of MSM_SUBMIT_CMD_x */
164 __u32 submit_idx; /* in, index of submit_bo cmdstream buffer */
165 __u32 submit_offset; /* in, offset into submit_bo */
166 __u32 size; /* in, cmdstream size */
167 __u32 pad;
168 __u32 nr_relocs; /* in, number of submit_reloc's */
169 __u64 __user relocs; /* in, ptr to array of submit_reloc's */
Rob Clark7198e6b2013-07-19 12:59:32 -0400170};
171
172/* Each buffer referenced elsewhere in the cmdstream submit (ie. the
173 * cmdstream buffer(s) themselves or reloc entries) has one (and only
174 * one) entry in the submit->bos[] table.
175 *
176 * As a optimization, the current buffer (gpu virtual address) can be
177 * passed back through the 'presumed' field. If on a subsequent reloc,
178 * userspace passes back a 'presumed' address that is still valid,
179 * then patching the cmdstream for this entry is skipped. This can
180 * avoid kernel needing to map/access the cmdstream bo in the common
181 * case.
182 */
183#define MSM_SUBMIT_BO_READ 0x0001
184#define MSM_SUBMIT_BO_WRITE 0x0002
Rob Clark93ddb0d2014-03-03 09:42:33 -0500185
186#define MSM_SUBMIT_BO_FLAGS (MSM_SUBMIT_BO_READ | MSM_SUBMIT_BO_WRITE)
187
Rob Clark7198e6b2013-07-19 12:59:32 -0400188struct drm_msm_gem_submit_bo {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200189 __u32 flags; /* in, mask of MSM_SUBMIT_BO_x */
190 __u32 handle; /* in, GEM handle */
191 __u64 presumed; /* in/out, presumed buffer address */
Rob Clark7198e6b2013-07-19 12:59:32 -0400192};
193
Rob Clarkd9c181e2016-04-23 10:08:59 -0400194/* Valid submit ioctl flags: */
Rob Clarkf0a42bb2016-06-16 16:08:19 -0400195#define MSM_SUBMIT_NO_IMPLICIT 0x80000000 /* disable implicit sync */
196#define MSM_SUBMIT_FENCE_FD_IN 0x40000000 /* enable input fence_fd */
Rob Clark4cd09452016-06-16 16:43:49 -0400197#define MSM_SUBMIT_FENCE_FD_OUT 0x20000000 /* enable output fence_fd */
Rob Clarkf0a42bb2016-06-16 16:08:19 -0400198#define MSM_SUBMIT_FLAGS ( \
199 MSM_SUBMIT_NO_IMPLICIT | \
200 MSM_SUBMIT_FENCE_FD_IN | \
Rob Clark4cd09452016-06-16 16:43:49 -0400201 MSM_SUBMIT_FENCE_FD_OUT | \
Rob Clarkf0a42bb2016-06-16 16:08:19 -0400202 0)
Rob Clarkd9c181e2016-04-23 10:08:59 -0400203
Rob Clark7198e6b2013-07-19 12:59:32 -0400204/* Each cmdstream submit consists of a table of buffers involved, and
205 * one or more cmdstream buffers. This allows for conditional execution
206 * (context-restore), and IB buffers needed for per tile/bin draw cmds.
207 */
208struct drm_msm_gem_submit {
Rob Clarkd9c181e2016-04-23 10:08:59 -0400209 __u32 flags; /* MSM_PIPE_x | MSM_SUBMIT_x */
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200210 __u32 fence; /* out */
211 __u32 nr_bos; /* in, number of submit_bo's */
212 __u32 nr_cmds; /* in, number of submit_cmd's */
213 __u64 __user bos; /* in, ptr to array of submit_bo's */
214 __u64 __user cmds; /* in, ptr to array of submit_cmd's */
Rob Clark4cd09452016-06-16 16:43:49 -0400215 __s32 fence_fd; /* in/out fence fd (see MSM_SUBMIT_FENCE_FD_IN/OUT) */
Rob Clark7198e6b2013-07-19 12:59:32 -0400216};
217
218/* The normal way to synchronize with the GPU is just to CPU_PREP on
219 * a buffer if you need to access it from the CPU (other cmdstream
220 * submission from same or other contexts, PAGE_FLIP ioctl, etc, all
221 * handle the required synchronization under the hood). This ioctl
222 * mainly just exists as a way to implement the gallium pipe_fence
223 * APIs without requiring a dummy bo to synchronize on.
224 */
225struct drm_msm_wait_fence {
Mikko Rapeli7f8fc882015-05-30 17:38:08 +0200226 __u32 fence; /* in */
227 __u32 pad;
Rob Clark7198e6b2013-07-19 12:59:32 -0400228 struct drm_msm_timespec timeout; /* in */
229};
230
Rob Clark4cd33c42016-05-17 15:44:49 -0400231/* madvise provides a way to tell the kernel in case a buffers contents
232 * can be discarded under memory pressure, which is useful for userspace
233 * bo cache where we want to optimistically hold on to buffer allocate
234 * and potential mmap, but allow the pages to be discarded under memory
235 * pressure.
236 *
237 * Typical usage would involve madvise(DONTNEED) when buffer enters BO
238 * cache, and madvise(WILLNEED) if trying to recycle buffer from BO cache.
239 * In the WILLNEED case, 'retained' indicates to userspace whether the
240 * backing pages still exist.
241 */
242#define MSM_MADV_WILLNEED 0 /* backing pages are needed, status returned in 'retained' */
243#define MSM_MADV_DONTNEED 1 /* backing pages not needed */
244#define __MSM_MADV_PURGED 2 /* internal state */
245
246struct drm_msm_gem_madvise {
247 __u32 handle; /* in, GEM handle */
248 __u32 madv; /* in, MSM_MADV_x */
249 __u32 retained; /* out, whether backing store still exists */
250};
251
Rob Clark7198e6b2013-07-19 12:59:32 -0400252#define DRM_MSM_GET_PARAM 0x00
253/* placeholder:
254#define DRM_MSM_SET_PARAM 0x01
255 */
256#define DRM_MSM_GEM_NEW 0x02
257#define DRM_MSM_GEM_INFO 0x03
258#define DRM_MSM_GEM_CPU_PREP 0x04
259#define DRM_MSM_GEM_CPU_FINI 0x05
260#define DRM_MSM_GEM_SUBMIT 0x06
261#define DRM_MSM_WAIT_FENCE 0x07
Rob Clark4cd33c42016-05-17 15:44:49 -0400262#define DRM_MSM_GEM_MADVISE 0x08
263#define DRM_MSM_NUM_IOCTLS 0x09
Rob Clark7198e6b2013-07-19 12:59:32 -0400264
265#define DRM_IOCTL_MSM_GET_PARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
266#define DRM_IOCTL_MSM_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
267#define DRM_IOCTL_MSM_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
268#define DRM_IOCTL_MSM_GEM_CPU_PREP DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
269#define DRM_IOCTL_MSM_GEM_CPU_FINI DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
270#define DRM_IOCTL_MSM_GEM_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
271#define DRM_IOCTL_MSM_WAIT_FENCE DRM_IOW (DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
Rob Clark4cd33c42016-05-17 15:44:49 -0400272#define DRM_IOCTL_MSM_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
Rob Clark7198e6b2013-07-19 12:59:32 -0400273
Emil Velikova62424e2016-04-07 19:03:46 +0100274#if defined(__cplusplus)
275}
276#endif
277
Rob Clark7198e6b2013-07-19 12:59:32 -0400278#endif /* __MSM_DRM_H__ */