blob: a113a432d3a49b62522aef0f4c30f99811364795 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Marek Olšákf84e63f2016-04-28 14:32:44 +020053 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
54 * at the end of IBs.
Christian Königd347ce62016-07-14 14:34:17 +020055 * - 3.3.0 - Add VM support for UVD on supported hardware.
Marek Olšák83a59b62016-08-17 23:58:58 +020056 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
Alex Deucher8dd31d72016-08-22 17:58:14 -040057 * - 3.5.0 - Add support for new UVD_NO_OP register.
Monk Liu753ad492016-08-26 13:28:28 +080058 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
Alex Deucher9cee3c1f2016-09-21 18:04:50 -040059 * - 3.7.0 - Add support for VCE clock list packet
Alex Deucherb62b5932016-09-26 16:44:54 -040060 * - 3.8.0 - Add support raster config init in the kernel
Junwei Zhangef704312016-09-28 13:27:15 +080061 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
Alex Deucherd38ceaf2015-04-20 16:55:21 -040062 */
63#define KMS_DRIVER_MAJOR 3
Junwei Zhangef704312016-09-28 13:27:15 +080064#define KMS_DRIVER_MINOR 9
Alex Deucherd38ceaf2015-04-20 16:55:21 -040065#define KMS_DRIVER_PATCHLEVEL 0
66
67int amdgpu_vram_limit = 0;
68int amdgpu_gart_size = -1; /* auto */
Marek Olšák95844d22016-08-17 23:49:27 +020069int amdgpu_moverate = -1; /* auto */
Alex Deucherd38ceaf2015-04-20 16:55:21 -040070int amdgpu_benchmarking = 0;
71int amdgpu_testing = 0;
72int amdgpu_audio = -1;
73int amdgpu_disp_priority = 0;
74int amdgpu_hw_i2c = 0;
75int amdgpu_pcie_gen2 = -1;
76int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040077int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040078int amdgpu_dpm = -1;
79int amdgpu_smc_load_fw = 1;
80int amdgpu_aspm = -1;
81int amdgpu_runtime_pm = -1;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082unsigned amdgpu_ip_block_mask = 0xffffffff;
83int amdgpu_bapm = -1;
84int amdgpu_deep_color = 0;
Christian Königed885b22015-10-15 17:34:20 +020085int amdgpu_vm_size = 64;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040086int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020087int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020088int amdgpu_vm_debug = 0;
Christian König6a7f76e2016-08-24 15:51:49 +020089int amdgpu_vram_page_split = 1024;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040090int amdgpu_exp_hw_support = 0;
Chunming Zhoub70f0142015-12-10 15:46:50 +080091int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +080092int amdgpu_sched_hw_submission = 2;
Jammy Zhoue61710c2015-11-10 18:31:08 -050093int amdgpu_powerplay = -1;
Huang Rui6bb6b292016-05-24 13:47:05 +080094int amdgpu_powercontainment = 1;
Rex Zhuaf223df2016-07-28 16:51:47 +080095int amdgpu_sclk_deep_sleep_en = 1;
Alex Deuchercd474ba2016-02-04 10:21:23 -050096unsigned amdgpu_pcie_gen_cap = 0;
97unsigned amdgpu_pcie_lane_cap = 0;
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +020098unsigned amdgpu_cg_mask = 0xffffffff;
99unsigned amdgpu_pg_mask = 0xffffffff;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200100char *amdgpu_disable_cu = NULL;
Emily Deng9accf2f2016-08-10 16:01:25 +0800101char *amdgpu_virtual_display = NULL;
Rex Zhu5141e9d2016-09-06 16:34:37 +0800102unsigned amdgpu_pp_feature_mask = 0xffffffff;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400103
104MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
105module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
106
107MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
108module_param_named(gartsize, amdgpu_gart_size, int, 0600);
109
Marek Olšák95844d22016-08-17 23:49:27 +0200110MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
111module_param_named(moverate, amdgpu_moverate, int, 0600);
112
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400113MODULE_PARM_DESC(benchmark, "Run benchmark");
114module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
115
116MODULE_PARM_DESC(test, "Run tests");
117module_param_named(test, amdgpu_testing, int, 0444);
118
119MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
120module_param_named(audio, amdgpu_audio, int, 0444);
121
122MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
123module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
124
125MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
126module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
127
128MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
129module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
130
131MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
132module_param_named(msi, amdgpu_msi, int, 0444);
133
Alex Deuchera895c222015-08-13 13:20:20 -0400134MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400135module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
136
137MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
138module_param_named(dpm, amdgpu_dpm, int, 0444);
139
140MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
141module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
142
143MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
144module_param_named(aspm, amdgpu_aspm, int, 0444);
145
146MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
147module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
148
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400149MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
150module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
151
152MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
153module_param_named(bapm, amdgpu_bapm, int, 0444);
154
155MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
156module_param_named(deep_color, amdgpu_deep_color, int, 0444);
157
Christian Königed885b22015-10-15 17:34:20 +0200158MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400159module_param_named(vm_size, amdgpu_vm_size, int, 0444);
160
161MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
162module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
163
Christian Königd9c13152015-09-28 12:31:26 +0200164MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
165module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
166
Christian Königb495bd32015-09-10 14:00:35 +0200167MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
168module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
169
Christian König6a7f76e2016-08-24 15:51:49 +0200170MODULE_PARM_DESC(vram_page_split, "Number of pages after we split VRAM allocations (default 1024, -1 = disable)");
171module_param_named(vram_page_split, amdgpu_vram_page_split, int, 0444);
172
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400173MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
174module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
175
Chunming Zhoub70f0142015-12-10 15:46:50 +0800176MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800177module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
178
Jammy Zhou4afcb302015-07-30 16:44:05 +0800179MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
180module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
181
Jammy Zhoue61710c2015-11-10 18:31:08 -0500182MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800183module_param_named(powerplay, amdgpu_powerplay, int, 0444);
Huang Rui6bb6b292016-05-24 13:47:05 +0800184
185MODULE_PARM_DESC(powercontainment, "Power Containment (1 = enable (default), 0 = disable)");
186module_param_named(powercontainment, amdgpu_powercontainment, int, 0444);
Rex Zhu5141e9d2016-09-06 16:34:37 +0800187
188MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
189module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, int, 0444);
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800190
Rex Zhuaf223df2016-07-28 16:51:47 +0800191MODULE_PARM_DESC(sclkdeepsleep, "SCLK Deep Sleep (1 = enable (default), 0 = disable)");
192module_param_named(sclkdeepsleep, amdgpu_sclk_deep_sleep_en, int, 0444);
193
Alex Deuchercd474ba2016-02-04 10:21:23 -0500194MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
195module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
196
197MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
198module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
199
Nicolai Hähnle395d1fb2016-06-02 12:32:07 +0200200MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
201module_param_named(cg_mask, amdgpu_cg_mask, uint, 0444);
202
203MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
204module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
205
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200206MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
207module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
208
Emily Deng0f663562016-09-30 13:02:18 -0400209MODULE_PARM_DESC(virtual_display,
210 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
Emily Deng9accf2f2016-08-10 16:01:25 +0800211module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
Emily Denge4430592016-08-08 11:37:29 +0800212
Nils Wallméniusf498d9e2016-04-10 16:29:59 +0200213static const struct pci_device_id pciidlist[] = {
Ken Wang78fbb682016-01-21 17:33:00 +0800214#ifdef CONFIG_DRM_AMDGPU_SI
215 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
216 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
217 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
218 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
219 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
220 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
221 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
222 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
223 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
224 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
225 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
226 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
227 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
228 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
229 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
230 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
231 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
232 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
233 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
234 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
235 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
236 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
237 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
238 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
239 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
240 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
241 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
242 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
243 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
244 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
245 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
246 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
247 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
248 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
249 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
250 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
251 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
252 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
253 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
254 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
255 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
256 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
257 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
258 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
259 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
260 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
261 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
262 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
263 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
264 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
265 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
266 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
267 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
268 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
269 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
270 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
271 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
272 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
273 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
274 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
275 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
276 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
277 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
278 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
279 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
280 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
281 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
282 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
283 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
284 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
285 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
286 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
287#endif
Alex Deucher89330c32015-04-20 17:36:52 -0400288#ifdef CONFIG_DRM_AMDGPU_CIK
289 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800290 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
291 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
292 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
293 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
294 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
295 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
296 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
297 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
298 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
299 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
300 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
301 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
302 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
303 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
304 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
305 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
306 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
307 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
308 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
309 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
310 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
311 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400312 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800313 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
314 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
315 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
316 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400317 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
318 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
319 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
320 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
321 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
322 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400323 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400324 /* Hawaii */
325 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
326 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
327 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
328 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
329 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
330 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
331 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
332 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
333 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
334 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
335 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
336 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
337 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800338 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
339 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
340 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
341 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
342 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
343 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
344 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
345 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
346 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
347 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
348 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
349 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
350 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
351 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
352 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
353 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400354 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800355 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
356 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
357 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
358 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
359 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
360 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
361 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
362 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
363 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
364 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
365 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
366 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
367 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
368 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
369 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
370 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400371#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400372 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500373 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
374 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
375 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
376 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
377 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400378 /* tonga */
379 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
380 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
381 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400382 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400383 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
384 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400385 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400386 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
387 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800388 /* fiji */
389 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400390 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800391 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
392 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
393 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
394 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
395 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400396 /* stoney */
397 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400398 /* Polaris11 */
399 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800400 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400401 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400402 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800403 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400404 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui35621b82016-05-17 09:52:02 +0800405 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
406 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
407 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400408 /* Polaris10 */
409 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800410 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
411 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
412 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
413 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui2cc0c0b2016-03-14 18:33:29 -0400414 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Flora Cui1dcf4802016-05-16 17:17:41 +0800415 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
416 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
417 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
418 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
419 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400420
421 {0, 0, 0}
422};
423
424MODULE_DEVICE_TABLE(pci, pciidlist);
425
426static struct drm_driver kms_driver;
427
428static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
429{
430 struct apertures_struct *ap;
431 bool primary = false;
432
433 ap = alloc_apertures(1);
434 if (!ap)
435 return -ENOMEM;
436
437 ap->ranges[0].base = pci_resource_start(pdev, 0);
438 ap->ranges[0].size = pci_resource_len(pdev, 0);
439
440#ifdef CONFIG_X86
441 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
442#endif
Daniel Vetter44adece2016-08-10 18:52:34 +0200443 drm_fb_helper_remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400444 kfree(ap);
445
446 return 0;
447}
448
449static int amdgpu_pci_probe(struct pci_dev *pdev,
450 const struct pci_device_id *ent)
451{
452 unsigned long flags = ent->driver_data;
453 int ret;
454
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800455 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400456 DRM_INFO("This hardware requires experimental hardware support.\n"
457 "See modparam exp_hw_support\n");
458 return -ENODEV;
459 }
460
Oded Gabbayefb1c652016-02-09 13:30:12 +0200461 /*
462 * Initialize amdkfd before starting radeon. If it was not loaded yet,
463 * defer radeon probing
464 */
465 ret = amdgpu_amdkfd_init();
466 if (ret == -EPROBE_DEFER)
467 return ret;
468
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400469 /* Get rid of things like offb */
470 ret = amdgpu_kick_out_firmware_fb(pdev);
471 if (ret)
472 return ret;
473
474 return drm_get_pci_dev(pdev, ent, &kms_driver);
475}
476
477static void
478amdgpu_pci_remove(struct pci_dev *pdev)
479{
480 struct drm_device *dev = pci_get_drvdata(pdev);
481
482 drm_put_dev(dev);
483}
484
Alex Deucher61e11302016-08-22 13:50:22 -0400485static void
486amdgpu_pci_shutdown(struct pci_dev *pdev)
487{
Alex Deucher61e11302016-08-22 13:50:22 -0400488 /* if we are running in a VM, make sure the device
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400489 * torn down properly on reboot/shutdown.
490 * unfortunately we can't detect certain
491 * hypervisors so just do this all the time.
Alex Deucher61e11302016-08-22 13:50:22 -0400492 */
Alex Deucher00ea8cb2016-09-22 14:40:29 -0400493 amdgpu_pci_remove(pdev);
Alex Deucher61e11302016-08-22 13:50:22 -0400494}
495
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400496static int amdgpu_pmops_suspend(struct device *dev)
497{
498 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800499
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400500 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400501 return amdgpu_device_suspend(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502}
503
504static int amdgpu_pmops_resume(struct device *dev)
505{
506 struct pci_dev *pdev = to_pci_dev(dev);
507 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher85e154c2016-08-27 14:53:08 -0400508
509 /* GPU comes up enabled by the bios on resume */
510 if (amdgpu_device_is_px(drm_dev)) {
511 pm_runtime_disable(dev);
512 pm_runtime_set_active(dev);
513 pm_runtime_enable(dev);
514 }
515
Alex Deucher810ddc32016-08-23 13:25:49 -0400516 return amdgpu_device_resume(drm_dev, true, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400517}
518
519static int amdgpu_pmops_freeze(struct device *dev)
520{
521 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800522
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400523 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400524 return amdgpu_device_suspend(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525}
526
527static int amdgpu_pmops_thaw(struct device *dev)
528{
529 struct pci_dev *pdev = to_pci_dev(dev);
jimqu74b0b152016-09-07 17:09:12 +0800530
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400531 struct drm_device *drm_dev = pci_get_drvdata(pdev);
jimqu74b0b152016-09-07 17:09:12 +0800532 return amdgpu_device_resume(drm_dev, false, true);
533}
534
535static int amdgpu_pmops_poweroff(struct device *dev)
536{
537 struct pci_dev *pdev = to_pci_dev(dev);
538
539 struct drm_device *drm_dev = pci_get_drvdata(pdev);
540 return amdgpu_device_suspend(drm_dev, true, true);
541}
542
543static int amdgpu_pmops_restore(struct device *dev)
544{
545 struct pci_dev *pdev = to_pci_dev(dev);
546
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400547 struct drm_device *drm_dev = pci_get_drvdata(pdev);
Alex Deucher810ddc32016-08-23 13:25:49 -0400548 return amdgpu_device_resume(drm_dev, false, true);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400549}
550
551static int amdgpu_pmops_runtime_suspend(struct device *dev)
552{
553 struct pci_dev *pdev = to_pci_dev(dev);
554 struct drm_device *drm_dev = pci_get_drvdata(pdev);
555 int ret;
556
557 if (!amdgpu_device_is_px(drm_dev)) {
558 pm_runtime_forbid(dev);
559 return -EBUSY;
560 }
561
562 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
563 drm_kms_helper_poll_disable(drm_dev);
564 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
565
Alex Deucher810ddc32016-08-23 13:25:49 -0400566 ret = amdgpu_device_suspend(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400567 pci_save_state(pdev);
568 pci_disable_device(pdev);
569 pci_ignore_hotplug(pdev);
Alex Deucher11670972016-06-02 09:08:32 -0400570 if (amdgpu_is_atpx_hybrid())
571 pci_set_power_state(pdev, PCI_D3cold);
Alex Deucher522761c2016-06-02 09:18:34 -0400572 else if (!amdgpu_has_atpx_dgpu_power_cntl())
Alex Deucher7e32aa62016-06-01 13:12:25 -0400573 pci_set_power_state(pdev, PCI_D3hot);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400574 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
575
576 return 0;
577}
578
579static int amdgpu_pmops_runtime_resume(struct device *dev)
580{
581 struct pci_dev *pdev = to_pci_dev(dev);
582 struct drm_device *drm_dev = pci_get_drvdata(pdev);
583 int ret;
584
585 if (!amdgpu_device_is_px(drm_dev))
586 return -EINVAL;
587
588 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
589
Alex Deucher522761c2016-06-02 09:18:34 -0400590 if (amdgpu_is_atpx_hybrid() ||
591 !amdgpu_has_atpx_dgpu_power_cntl())
592 pci_set_power_state(pdev, PCI_D0);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400593 pci_restore_state(pdev);
594 ret = pci_enable_device(pdev);
595 if (ret)
596 return ret;
597 pci_set_master(pdev);
598
Alex Deucher810ddc32016-08-23 13:25:49 -0400599 ret = amdgpu_device_resume(drm_dev, false, false);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400600 drm_kms_helper_poll_enable(drm_dev);
601 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
602 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
603 return 0;
604}
605
606static int amdgpu_pmops_runtime_idle(struct device *dev)
607{
608 struct pci_dev *pdev = to_pci_dev(dev);
609 struct drm_device *drm_dev = pci_get_drvdata(pdev);
610 struct drm_crtc *crtc;
611
612 if (!amdgpu_device_is_px(drm_dev)) {
613 pm_runtime_forbid(dev);
614 return -EBUSY;
615 }
616
617 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
618 if (crtc->enabled) {
619 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
620 return -EBUSY;
621 }
622 }
623
624 pm_runtime_mark_last_busy(dev);
625 pm_runtime_autosuspend(dev);
626 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
627 return 1;
628}
629
630long amdgpu_drm_ioctl(struct file *filp,
631 unsigned int cmd, unsigned long arg)
632{
633 struct drm_file *file_priv = filp->private_data;
634 struct drm_device *dev;
635 long ret;
636 dev = file_priv->minor->dev;
637 ret = pm_runtime_get_sync(dev->dev);
638 if (ret < 0)
639 return ret;
640
641 ret = drm_ioctl(filp, cmd, arg);
642
643 pm_runtime_mark_last_busy(dev->dev);
644 pm_runtime_put_autosuspend(dev->dev);
645 return ret;
646}
647
648static const struct dev_pm_ops amdgpu_pm_ops = {
649 .suspend = amdgpu_pmops_suspend,
650 .resume = amdgpu_pmops_resume,
651 .freeze = amdgpu_pmops_freeze,
652 .thaw = amdgpu_pmops_thaw,
jimqu74b0b152016-09-07 17:09:12 +0800653 .poweroff = amdgpu_pmops_poweroff,
654 .restore = amdgpu_pmops_restore,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400655 .runtime_suspend = amdgpu_pmops_runtime_suspend,
656 .runtime_resume = amdgpu_pmops_runtime_resume,
657 .runtime_idle = amdgpu_pmops_runtime_idle,
658};
659
660static const struct file_operations amdgpu_driver_kms_fops = {
661 .owner = THIS_MODULE,
662 .open = drm_open,
663 .release = drm_release,
664 .unlocked_ioctl = amdgpu_drm_ioctl,
665 .mmap = amdgpu_mmap,
666 .poll = drm_poll,
667 .read = drm_read,
668#ifdef CONFIG_COMPAT
669 .compat_ioctl = amdgpu_kms_compat_ioctl,
670#endif
671};
672
673static struct drm_driver kms_driver = {
674 .driver_features =
675 DRIVER_USE_AGP |
676 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
Frank Binns7056bb52016-06-24 18:15:17 +0100677 DRIVER_PRIME | DRIVER_RENDER | DRIVER_MODESET,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400678 .dev_priv_size = 0,
679 .load = amdgpu_driver_load_kms,
680 .open = amdgpu_driver_open_kms,
681 .preclose = amdgpu_driver_preclose_kms,
682 .postclose = amdgpu_driver_postclose_kms,
683 .lastclose = amdgpu_driver_lastclose_kms,
684 .set_busid = drm_pci_set_busid,
685 .unload = amdgpu_driver_unload_kms,
686 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
687 .enable_vblank = amdgpu_enable_vblank_kms,
688 .disable_vblank = amdgpu_disable_vblank_kms,
689 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
690 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
691#if defined(CONFIG_DEBUG_FS)
692 .debugfs_init = amdgpu_debugfs_init,
693 .debugfs_cleanup = amdgpu_debugfs_cleanup,
694#endif
695 .irq_preinstall = amdgpu_irq_preinstall,
696 .irq_postinstall = amdgpu_irq_postinstall,
697 .irq_uninstall = amdgpu_irq_uninstall,
698 .irq_handler = amdgpu_irq_handler,
699 .ioctls = amdgpu_ioctls_kms,
Daniel Vettere7294de2016-04-26 19:29:43 +0200700 .gem_free_object_unlocked = amdgpu_gem_object_free,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400701 .gem_open_object = amdgpu_gem_object_open,
702 .gem_close_object = amdgpu_gem_object_close,
703 .dumb_create = amdgpu_mode_dumb_create,
704 .dumb_map_offset = amdgpu_mode_dumb_mmap,
705 .dumb_destroy = drm_gem_dumb_destroy,
706 .fops = &amdgpu_driver_kms_fops,
707
708 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
709 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
710 .gem_prime_export = amdgpu_gem_prime_export,
711 .gem_prime_import = drm_gem_prime_import,
712 .gem_prime_pin = amdgpu_gem_prime_pin,
713 .gem_prime_unpin = amdgpu_gem_prime_unpin,
714 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
715 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
716 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
717 .gem_prime_vmap = amdgpu_gem_prime_vmap,
718 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
719
720 .name = DRIVER_NAME,
721 .desc = DRIVER_DESC,
722 .date = DRIVER_DATE,
723 .major = KMS_DRIVER_MAJOR,
724 .minor = KMS_DRIVER_MINOR,
725 .patchlevel = KMS_DRIVER_PATCHLEVEL,
726};
727
728static struct drm_driver *driver;
729static struct pci_driver *pdriver;
730
731static struct pci_driver amdgpu_kms_pci_driver = {
732 .name = DRIVER_NAME,
733 .id_table = pciidlist,
734 .probe = amdgpu_pci_probe,
735 .remove = amdgpu_pci_remove,
Alex Deucher61e11302016-08-22 13:50:22 -0400736 .shutdown = amdgpu_pci_shutdown,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400737 .driver.pm = &amdgpu_pm_ops,
738};
739
Rex Zhud573de22016-05-12 13:27:28 +0800740
741
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400742static int __init amdgpu_init(void)
743{
Christian König257bf152016-02-16 11:24:58 +0100744 amdgpu_sync_init();
Rex Zhud573de22016-05-12 13:27:28 +0800745 amdgpu_fence_slab_init();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400746 if (vgacon_text_force()) {
747 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
748 return -EINVAL;
749 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400750 DRM_INFO("amdgpu kernel modesetting enabled.\n");
751 driver = &kms_driver;
752 pdriver = &amdgpu_kms_pci_driver;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400753 driver->num_ioctls = amdgpu_max_kms_ioctl;
754 amdgpu_register_atpx_handler();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400755 /* let modprobe override vga console setting */
756 return drm_pci_init(driver, pdriver);
757}
758
759static void __exit amdgpu_exit(void)
760{
Oded Gabbay130e0372015-06-12 21:35:14 +0300761 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400762 drm_pci_exit(driver, pdriver);
763 amdgpu_unregister_atpx_handler();
Christian König257bf152016-02-16 11:24:58 +0100764 amdgpu_sync_fini();
Rex Zhud573de22016-05-12 13:27:28 +0800765 amdgpu_fence_slab_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400766}
767
768module_init(amdgpu_init);
769module_exit(amdgpu_exit);
770
771MODULE_AUTHOR(DRIVER_AUTHOR);
772MODULE_DESCRIPTION(DRIVER_DESC);
773MODULE_LICENSE("GPL and additional rights");