blob: 90dc621a926a39a8aff45dda1755d0b1d3873ce2 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudhary7d01d062010-12-02 22:12:51 -08003 * Copyright (c) 2003-2010 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070045
46#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
47#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
48#endif
49
50#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
51#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080052#endif
53
54#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
55#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
56#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070057
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +053058#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
59#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
60#endif
61
Karen Higgins7eece5a2011-03-21 03:34:29 -070062#define ISP4XXX_PCI_FN_1 0x1
63#define ISP4XXX_PCI_FN_2 0x3
64
David Somayajuluafaf5a22006-09-19 10:28:00 -070065#define QLA_SUCCESS 0
66#define QLA_ERROR 1
67
68/*
69 * Data bit definitions
70 */
71#define BIT_0 0x1
72#define BIT_1 0x2
73#define BIT_2 0x4
74#define BIT_3 0x8
75#define BIT_4 0x10
76#define BIT_5 0x20
77#define BIT_6 0x40
78#define BIT_7 0x80
79#define BIT_8 0x100
80#define BIT_9 0x200
81#define BIT_10 0x400
82#define BIT_11 0x800
83#define BIT_12 0x1000
84#define BIT_13 0x2000
85#define BIT_14 0x4000
86#define BIT_15 0x8000
87#define BIT_16 0x10000
88#define BIT_17 0x20000
89#define BIT_18 0x40000
90#define BIT_19 0x80000
91#define BIT_20 0x100000
92#define BIT_21 0x200000
93#define BIT_22 0x400000
94#define BIT_23 0x800000
95#define BIT_24 0x1000000
96#define BIT_25 0x2000000
97#define BIT_26 0x4000000
98#define BIT_27 0x8000000
99#define BIT_28 0x10000000
100#define BIT_29 0x20000000
101#define BIT_30 0x40000000
102#define BIT_31 0x80000000
103
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530104/**
105 * Macros to help code, maintain, etc.
106 **/
107#define ql4_printk(level, ha, format, arg...) \
108 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
109
110
David Somayajuluafaf5a22006-09-19 10:28:00 -0700111/*
112 * Host adapter default definitions
113 ***********************************/
114#define MAX_HBAS 16
115#define MAX_BUSES 1
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530116#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700117#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500118#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530119#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700120#define MAX_PDU_ENTRIES 32
121#define INVALID_ENTRY 0xFFFF
122#define MAX_CMDS_TO_RISC 1024
123#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700124#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700126
127/*
128 * Buffer sizes
129 */
130#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
131#define RESPONSE_QUEUE_DEPTH 64
132#define QUEUE_SIZE 64
133#define DMA_BUFFER_SIZE 512
134
135/*
136 * Misc
137 */
138#define MAC_ADDR_LEN 6 /* in bytes */
139#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530140#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700141#define DRIVER_NAME "qla4xxx"
142
143#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530144#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700145
146#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200147#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700148#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700149
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530150#define QL4_SESS_RECOVERY_TMO 30 /* iSCSI session */
151 /* recovery timeout */
152
David Somayajuluafaf5a22006-09-19 10:28:00 -0700153#define LSDW(x) ((u32)((u64)(x)))
154#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
155
156/*
157 * Retry & Timeout Values
158 */
159#define MBOX_TOV 60
160#define SOFT_RESET_TOV 30
161#define RESET_INTR_TOV 3
162#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530163#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700164#define ADAPTER_RESET_TOV 180
165#define EXTEND_CMD_TOV 60
166#define WAIT_CMD_TOV 30
167#define EH_WAIT_CMD_TOV 120
168#define FIRMWARE_UP_TOV 60
169#define RESET_FIRMWARE_TOV 30
170#define LOGOUT_TOV 10
171#define IOCB_TOV_MARGIN 10
172#define RELOGIN_TOV 18
173#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700174#define HBA_ONLINE_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700175
176#define MAX_RESET_HA_RETRIES 2
177
Vikas Chaudhary53698872010-04-28 11:41:59 +0530178#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
179
David Somayajuluafaf5a22006-09-19 10:28:00 -0700180/*
181 * SCSI Request Block structure (srb) that is placed
182 * on cmd->SCp location of every I/O [We have 22 bytes available]
183 */
184struct srb {
185 struct list_head list; /* (8) */
186 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800187 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700188 uint16_t flags; /* (1) Status flags. */
189
190#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300191#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700192 uint8_t state; /* (1) Status flags. */
193
194#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
195#define SRB_FREE_STATE 1
196#define SRB_ACTIVE_STATE 3
197#define SRB_ACTIVE_TIMEOUT_STATE 4
198#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
199
200 struct scsi_cmnd *cmd; /* (4) SCSI command block */
201 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530202 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700203 uint8_t err_id; /* error id */
204#define SRB_ERR_PORT 1 /* Request failed because "port down" */
205#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
206#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
207#define SRB_ERR_OTHER 4
208
209 uint16_t reserved;
210 uint16_t iocb_tov;
211 uint16_t iocb_cnt; /* Number of used iocbs */
212 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500213
214 /* Used for extended sense / status continuation */
215 uint8_t *req_sense_ptr;
216 uint16_t req_sense_len;
217 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700218};
219
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700220/*
221 * Asynchronous Event Queue structure
222 */
223struct aen {
224 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
225};
226
227struct ql4_aen_log {
228 int count;
229 struct aen entry[MAX_AEN_ENTRIES];
230};
231
232/*
233 * Device Database (DDB) structure
234 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700235struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700236 struct scsi_qla_host *ha;
237 struct iscsi_cls_session *sess;
238 struct iscsi_cls_conn *conn;
239
David Somayajuluafaf5a22006-09-19 10:28:00 -0700240 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700241 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700242};
243
244/*
245 * DDB states.
246 */
247#define DDB_STATE_DEAD 0 /* We can no longer talk to
248 * this device */
249#define DDB_STATE_ONLINE 1 /* Device ready to accept
250 * commands */
251#define DDB_STATE_MISSING 2 /* Device logged off, trying
252 * to re-login */
253
254/*
255 * DDB flags.
256 */
257#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700258#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
259#define DF_FO_MASKED 3
260
David Somayajuluafaf5a22006-09-19 10:28:00 -0700261
David Somayajuluafaf5a22006-09-19 10:28:00 -0700262
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530263struct ql82xx_hw_data {
264 /* Offsets for flash/nvram access (set to ~0 if not used). */
265 uint32_t flash_conf_off;
266 uint32_t flash_data_off;
267
268 uint32_t fdt_wrt_disable;
269 uint32_t fdt_erase_cmd;
270 uint32_t fdt_block_size;
271 uint32_t fdt_unprotect_sec_cmd;
272 uint32_t fdt_protect_sec_cmd;
273
274 uint32_t flt_region_flt;
275 uint32_t flt_region_fdt;
276 uint32_t flt_region_boot;
277 uint32_t flt_region_bootload;
278 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500279
280 uint32_t flt_iscsi_param;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530281 uint32_t reserved;
282};
283
284struct qla4_8xxx_legacy_intr_set {
285 uint32_t int_vec_bit;
286 uint32_t tgt_status_reg;
287 uint32_t tgt_mask_reg;
288 uint32_t pci_int_reg;
289};
290
291/* MSI-X Support */
292
293#define QLA_MSIX_DEFAULT 0x00
294#define QLA_MSIX_RSP_Q 0x01
295
296#define QLA_MSIX_ENTRIES 2
297#define QLA_MIDX_DEFAULT 0
298#define QLA_MIDX_RSP_Q 1
299
300struct ql4_msix_entry {
301 int have_irq;
302 uint16_t msix_vector;
303 uint16_t msix_entry;
304};
305
306/*
307 * ISP Operations
308 */
309struct isp_operations {
310 int (*iospace_config) (struct scsi_qla_host *ha);
311 void (*pci_config) (struct scsi_qla_host *);
312 void (*disable_intrs) (struct scsi_qla_host *);
313 void (*enable_intrs) (struct scsi_qla_host *);
314 int (*start_firmware) (struct scsi_qla_host *);
315 irqreturn_t (*intr_handler) (int , void *);
316 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
317 int (*reset_chip) (struct scsi_qla_host *);
318 int (*reset_firmware) (struct scsi_qla_host *);
319 void (*queue_iocb) (struct scsi_qla_host *);
320 void (*complete_iocb) (struct scsi_qla_host *);
321 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
322 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
323 int (*get_sys_info) (struct scsi_qla_host *);
324};
325
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500326/*qla4xxx ipaddress configuration details */
327struct ipaddress_config {
328 uint16_t ipv4_options;
329 uint16_t tcp_options;
330 uint16_t ipv4_vlan_tag;
331 uint8_t ipv4_addr_state;
332 uint8_t ip_address[IP_ADDR_LEN];
333 uint8_t subnet_mask[IP_ADDR_LEN];
334 uint8_t gateway[IP_ADDR_LEN];
335 uint32_t ipv6_options;
336 uint32_t ipv6_addl_options;
337 uint8_t ipv6_link_local_state;
338 uint8_t ipv6_addr0_state;
339 uint8_t ipv6_addr1_state;
340 uint8_t ipv6_default_router_state;
341 uint16_t ipv6_vlan_tag;
342 struct in6_addr ipv6_link_local_addr;
343 struct in6_addr ipv6_addr0;
344 struct in6_addr ipv6_addr1;
345 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700346 uint16_t eth_mtu_size;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500347};
348
Manish Rangankar2a991c22011-07-25 13:48:55 -0500349#define QL4_CHAP_MAX_NAME_LEN 256
350#define QL4_CHAP_MAX_SECRET_LEN 100
351
352struct ql4_chap_format {
353 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
354 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
355 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
356 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
357 u16 intr_chap_name_length;
358 u16 intr_secret_length;
359 u16 target_chap_name_length;
360 u16 target_secret_length;
361};
362
363struct ip_address_format {
364 u8 ip_type;
365 u8 ip_address[16];
366};
367
368struct ql4_conn_info {
369 u16 dest_port;
370 struct ip_address_format dest_ipaddr;
371 struct ql4_chap_format chap;
372};
373
374struct ql4_boot_session_info {
375 u8 target_name[224];
376 struct ql4_conn_info conn_list[1];
377};
378
379struct ql4_boot_tgt_info {
380 struct ql4_boot_session_info boot_pri_sess;
381 struct ql4_boot_session_info boot_sec_sess;
382};
383
David Somayajuluafaf5a22006-09-19 10:28:00 -0700384/*
385 * Linux Host Adapter structure
386 */
387struct scsi_qla_host {
388 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700389 unsigned long flags;
390
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700391#define AF_ONLINE 0 /* 0x00000001 */
392#define AF_INIT_DONE 1 /* 0x00000002 */
393#define AF_MBOX_COMMAND 2 /* 0x00000004 */
394#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
395#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
396#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
397#define AF_LINK_UP 8 /* 0x00000100 */
398#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
399#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700400#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530401#define AF_INTx_ENABLED 15 /* 0x00008000 */
402#define AF_MSI_ENABLED 16 /* 0x00010000 */
403#define AF_MSIX_ENABLED 17 /* 0x00020000 */
404#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530405#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530406#define AF_EEH_BUSY 20 /* 0x00100000 */
407#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700408
409 unsigned long dpc_flags;
410
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700411#define DPC_RESET_HA 1 /* 0x00000002 */
412#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
413#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530414#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700415#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
416#define DPC_ISNS_RESTART 7 /* 0x00000080 */
417#define DPC_AEN 9 /* 0x00000200 */
418#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530419#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530420#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
421#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
422#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
423
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700424
425 struct Scsi_Host *host; /* pointer to host data */
426 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700427
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530428 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700429
430 /* SRB cache. */
431#define SRB_MIN_REQ 128
432 mempool_t *srb_mempool;
433
434 /* pci information */
435 struct pci_dev *pdev;
436
437 struct isp_reg __iomem *reg; /* Base I/O address */
438 unsigned long pio_address;
439 unsigned long pio_length;
440#define MIN_IOBASE_LEN 0x100
441
442 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700443
444 unsigned long host_no;
445
446 /* NVRAM registers */
447 struct eeprom_data *nvram;
448 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530449 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700450
451 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800452 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700453 uint64_t adapter_error_count;
454 uint64_t device_error_count;
455 uint64_t total_io_count;
456 uint64_t total_mbytes_xferred;
457 uint64_t link_failure_count;
458 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800459 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700460 uint32_t spurious_int_count;
461 uint32_t aborted_io_count;
462 uint32_t io_timeout_count;
463 uint32_t mailbox_timeout_count;
464 uint32_t seconds_since_last_intr;
465 uint32_t seconds_since_last_heartbeat;
466 uint32_t mac_index;
467
468 /* Info Needed for Management App */
469 /* --- From GetFwVersion --- */
470 uint32_t firmware_version[2];
471 uint32_t patch_number;
472 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700473 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700474
475 /* --- From Init_FW --- */
476 /* init_cb_t *init_cb; */
477 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700478 uint8_t alias[32];
479 uint8_t name_string[256];
480 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700481
482 /* --- From FlashSysInfo --- */
483 uint8_t my_mac[MAC_ADDR_LEN];
484 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500485 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700486 /* --- From GetFwState --- */
487 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700488 uint32_t addl_fw_state;
489
490 /* Linux kernel thread */
491 struct workqueue_struct *dpc_thread;
492 struct work_struct dpc_work;
493
494 /* Linux timer thread */
495 struct timer_list timer;
496 uint32_t timer_active;
497
498 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700499 atomic_t check_relogin_timeouts;
500 uint32_t retry_reset_ha_cnt;
501 uint32_t isp_reset_timer; /* reset test timer */
502 uint32_t nic_reset_timer; /* simulated nic reset test timer */
503 int eh_start;
504 struct list_head free_srb_q;
505 uint16_t free_srb_q_count;
506 uint16_t num_srbs_allocated;
507
508 /* DMA Memory Block */
509 void *queues;
510 dma_addr_t queues_dma;
511 unsigned long queues_len;
512
513#define MEM_ALIGN_VALUE \
514 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
515 sizeof(struct queue_entry))
516 /* request and response queue variables */
517 dma_addr_t request_dma;
518 struct queue_entry *request_ring;
519 struct queue_entry *request_ptr;
520 dma_addr_t response_dma;
521 struct queue_entry *response_ring;
522 struct queue_entry *response_ptr;
523 dma_addr_t shadow_regs_dma;
524 struct shadow_regs *shadow_regs;
525 uint16_t request_in; /* Current indexes. */
526 uint16_t request_out;
527 uint16_t response_in;
528 uint16_t response_out;
529
530 /* aen queue variables */
531 uint16_t aen_q_count; /* Number of available aen_q entries */
532 uint16_t aen_in; /* Current indexes */
533 uint16_t aen_out;
534 struct aen aen_q[MAX_AEN_ENTRIES];
535
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700536 struct ql4_aen_log aen_log;/* tracks all aens */
537
David Somayajuluafaf5a22006-09-19 10:28:00 -0700538 /* This mutex protects several threads to do mailbox commands
539 * concurrently.
540 */
541 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700542
543 /* temporary mailbox status registers */
544 volatile uint8_t mbox_status_count;
545 volatile uint32_t mbox_status[MBOX_REG_COUNT];
546
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500547 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700548 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
549
Karen Higgins94bced32009-07-15 15:02:58 -0500550 /* Saved srb for status continuation entry processing */
551 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530552
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530553 uint8_t acb_version;
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530554
555 /* qla82xx specific fields */
556 struct device_reg_82xx __iomem *qla4_8xxx_reg; /* Base I/O address */
557 unsigned long nx_pcibase; /* Base I/O address */
558 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
559 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
560 unsigned long first_page_group_start;
561 unsigned long first_page_group_end;
562
563 uint32_t crb_win;
564 uint32_t curr_window;
565 uint32_t ddr_mn_window;
566 unsigned long mn_win_crb;
567 unsigned long ms_win_crb;
568 int qdr_sn_window;
569 rwlock_t hw_lock;
570 uint16_t func_num;
571 int link_width;
572
573 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
574 u32 nx_crb_mask;
575
576 uint8_t revision_id;
577 uint32_t fw_heartbeat_counter;
578
579 struct isp_operations *isp_ops;
580 struct ql82xx_hw_data hw;
581
582 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
583
584 uint32_t nx_dev_init_timeout;
585 uint32_t nx_reset_timeout;
586
587 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700588
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500589 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500590 struct iscsi_iface *iface_ipv4;
591 struct iscsi_iface *iface_ipv6_0;
592 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500593
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700594 /* --- From About Firmware --- */
595 uint16_t iscsi_major;
596 uint16_t iscsi_minor;
597 uint16_t bootload_major;
598 uint16_t bootload_minor;
599 uint16_t bootload_patch;
600 uint16_t bootload_build;
Vikas Chaudharya3559432011-07-25 13:48:51 -0500601
602 uint32_t flash_state;
603#define QLFLASH_WAITING 0
604#define QLFLASH_READING 1
605#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500606 struct dma_pool *chap_dma_pool;
607#define CHAP_DMA_BLOCK_SIZE 512
608 struct workqueue_struct *task_wq;
609 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500610#define SYSFS_FLAG_FW_SEL_BOOT 2
611 struct iscsi_boot_kset *boot_kset;
612 struct ql4_boot_tgt_info boot_tgt;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500613};
614
615struct ql4_task_data {
616 struct scsi_qla_host *ha;
617 uint8_t iocb_req_cnt;
618 dma_addr_t data_dma;
619 void *req_buffer;
620 dma_addr_t req_dma;
621 void *resp_buffer;
622 dma_addr_t resp_dma;
623 uint32_t resp_len;
624 struct iscsi_task *task;
625 struct passthru_status sts;
626 struct work_struct task_work;
627};
628
629struct qla_endpoint {
630 struct Scsi_Host *host;
631 struct sockaddr dst_addr;
632};
633
634struct qla_conn {
635 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700636};
637
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530638static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
639{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500640 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530641}
642
643static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
644{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500645 return ((ha->ip_config.ipv6_options &
646 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530647}
648
David Somayajuluafaf5a22006-09-19 10:28:00 -0700649static inline int is_qla4010(struct scsi_qla_host *ha)
650{
651 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
652}
653
654static inline int is_qla4022(struct scsi_qla_host *ha)
655{
656 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
657}
658
David C Somayajulud9150582006-11-15 17:38:40 -0800659static inline int is_qla4032(struct scsi_qla_host *ha)
660{
661 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
662}
663
Vikas Chaudharyf4f5df232010-07-28 15:53:44 +0530664static inline int is_qla8022(struct scsi_qla_host *ha)
665{
666 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
667}
668
Lalit Chandivade2232be02010-07-30 14:38:47 +0530669/* Note: Currently AER/EEH is now supported only for 8022 cards
670 * This function needs to be updated when AER/EEH is enabled
671 * for other cards.
672 */
673static inline int is_aer_supported(struct scsi_qla_host *ha)
674{
675 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
676}
677
David Somayajuluafaf5a22006-09-19 10:28:00 -0700678static inline int adapter_up(struct scsi_qla_host *ha)
679{
680 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
681 (test_bit(AF_LINK_UP, &ha->flags) != 0);
682}
683
684static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
685{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500686 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700687}
688
689static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
690{
David C Somayajulud9150582006-11-15 17:38:40 -0800691 return (is_qla4010(ha) ?
692 &ha->reg->u1.isp4010.nvram :
693 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700694}
695
696static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
697{
David C Somayajulud9150582006-11-15 17:38:40 -0800698 return (is_qla4010(ha) ?
699 &ha->reg->u1.isp4010.nvram :
700 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700701}
702
703static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
704{
David C Somayajulud9150582006-11-15 17:38:40 -0800705 return (is_qla4010(ha) ?
706 &ha->reg->u2.isp4010.ext_hw_conf :
707 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700708}
709
710static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
711{
David C Somayajulud9150582006-11-15 17:38:40 -0800712 return (is_qla4010(ha) ?
713 &ha->reg->u2.isp4010.port_status :
714 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700715}
716
717static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
718{
David C Somayajulud9150582006-11-15 17:38:40 -0800719 return (is_qla4010(ha) ?
720 &ha->reg->u2.isp4010.port_ctrl :
721 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700722}
723
724static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
725{
David C Somayajulud9150582006-11-15 17:38:40 -0800726 return (is_qla4010(ha) ?
727 &ha->reg->u2.isp4010.port_err_status :
728 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700729}
730
731static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
732{
David C Somayajulud9150582006-11-15 17:38:40 -0800733 return (is_qla4010(ha) ?
734 &ha->reg->u2.isp4010.gp_out :
735 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700736}
737
738static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
739{
David C Somayajulud9150582006-11-15 17:38:40 -0800740 return (is_qla4010(ha) ?
741 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
742 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700743}
744
745int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
746void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
747int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
748
749static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
750{
David C Somayajulud9150582006-11-15 17:38:40 -0800751 if (is_qla4010(a))
752 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
753 QL4010_FLASH_SEM_BITS);
754 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700755 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
756 (QL4022_RESOURCE_BITS_BASE_CODE |
757 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700758}
759
760static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
761{
David C Somayajulud9150582006-11-15 17:38:40 -0800762 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700763 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800764 else
765 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700766}
767
768static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
769{
David C Somayajulud9150582006-11-15 17:38:40 -0800770 if (is_qla4010(a))
771 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
772 QL4010_NVRAM_SEM_BITS);
773 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700774 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
775 (QL4022_RESOURCE_BITS_BASE_CODE |
776 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700777}
778
779static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
780{
David C Somayajulud9150582006-11-15 17:38:40 -0800781 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700782 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800783 else
784 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700785}
786
787static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
788{
David C Somayajulud9150582006-11-15 17:38:40 -0800789 if (is_qla4010(a))
790 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
791 QL4010_DRVR_SEM_BITS);
792 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700793 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
794 (QL4022_RESOURCE_BITS_BASE_CODE |
795 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700796}
797
798static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
799{
David C Somayajulud9150582006-11-15 17:38:40 -0800800 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700801 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800802 else
803 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700804}
805
806/*---------------------------------------------------------------------------*/
807
808/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
809#define PRESERVE_DDB_LIST 0
810#define REBUILD_DDB_LIST 1
811
812/* Defines for process_aen() */
813#define PROCESS_ALL_AENS 0
814#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700815
David Somayajuluafaf5a22006-09-19 10:28:00 -0700816#endif /*_QLA4XXX_H */