blob: e3753804c619adb24f3c2b7991d3eba29f605729 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Duncan Laurie8ca40132011-10-25 15:42:21 -070027#include <linux/dmi.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080028#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080031#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38
Keith Packarde7dbb2f2010-11-16 16:03:53 +080039/* Here's the desired hotplug mode */
40#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
41 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
42 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
43 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
44 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
45 ADPA_CRT_HOTPLUG_ENABLE)
46
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000047struct intel_crt {
48 struct intel_encoder base;
Adam Jackson637f44d2013-03-25 15:40:05 -040049 /* DPMS state is stored in the connector, which we need in the
50 * encoder's enable/disable callbacks */
51 struct intel_connector *connector;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080052 bool force_hotplug_required;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020053 i915_reg_t adpa_reg;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000054};
55
Daniel Vetter540a8952012-07-11 16:27:57 +020056static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080057{
Daniel Vetter540a8952012-07-11 16:27:57 +020058 return container_of(encoder, struct intel_crt, base);
Jesse Barnesdf0323c2012-04-17 15:06:33 -070059}
60
Daniel Vettereebe6f02013-07-21 21:37:03 +020061static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
62{
63 return intel_encoder_to_crt(intel_attached_encoder(connector));
64}
65
Daniel Vettere403fc92012-07-02 13:41:21 +020066static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
67 enum pipe *pipe)
Jesse Barnesdf0323c2012-04-17 15:06:33 -070068{
Daniel Vettere403fc92012-07-02 13:41:21 +020069 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +010070 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vettere403fc92012-07-02 13:41:21 +020071 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Imre Deak6d129be2014-03-05 16:20:54 +020072 enum intel_display_power_domain power_domain;
Daniel Vettere403fc92012-07-02 13:41:21 +020073 u32 tmp;
Imre Deak1c8fdda2016-02-12 18:55:15 +020074 bool ret;
Zhenyu Wang2c072452009-06-05 15:38:42 +080075
Imre Deak6d129be2014-03-05 16:20:54 +020076 power_domain = intel_display_port_power_domain(encoder);
Imre Deak1c8fdda2016-02-12 18:55:15 +020077 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +020078 return false;
79
Imre Deak1c8fdda2016-02-12 18:55:15 +020080 ret = false;
81
Daniel Vettere403fc92012-07-02 13:41:21 +020082 tmp = I915_READ(crt->adpa_reg);
Zhenyu Wang2c072452009-06-05 15:38:42 +080083
Daniel Vettere403fc92012-07-02 13:41:21 +020084 if (!(tmp & ADPA_DAC_ENABLE))
Imre Deak1c8fdda2016-02-12 18:55:15 +020085 goto out;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070086
Daniel Vettere403fc92012-07-02 13:41:21 +020087 if (HAS_PCH_CPT(dev))
88 *pipe = PORT_TO_PIPE_CPT(tmp);
89 else
90 *pipe = PORT_TO_PIPE(tmp);
91
Imre Deak1c8fdda2016-02-12 18:55:15 +020092 ret = true;
93out:
94 intel_display_power_put(dev_priv, power_domain);
95
96 return ret;
Jesse Barnesdf0323c2012-04-17 15:06:33 -070097}
98
Ville Syrjälä6801c182013-09-24 14:24:05 +030099static unsigned int intel_crt_get_flags(struct intel_encoder *encoder)
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700100{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100101 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700102 struct intel_crt *crt = intel_encoder_to_crt(encoder);
103 u32 tmp, flags = 0;
104
105 tmp = I915_READ(crt->adpa_reg);
106
107 if (tmp & ADPA_HSYNC_ACTIVE_HIGH)
108 flags |= DRM_MODE_FLAG_PHSYNC;
109 else
110 flags |= DRM_MODE_FLAG_NHSYNC;
111
112 if (tmp & ADPA_VSYNC_ACTIVE_HIGH)
113 flags |= DRM_MODE_FLAG_PVSYNC;
114 else
115 flags |= DRM_MODE_FLAG_NVSYNC;
116
Ville Syrjälä6801c182013-09-24 14:24:05 +0300117 return flags;
118}
119
120static void intel_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200121 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300122{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200123 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä18442d02013-09-13 16:00:08 +0300124
Ville Syrjäläe3b247d2016-02-17 21:41:09 +0200125 pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700126}
127
Ville Syrjälä6801c182013-09-24 14:24:05 +0300128static void hsw_crt_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200129 struct intel_crtc_state *pipe_config)
Ville Syrjälä6801c182013-09-24 14:24:05 +0300130{
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200131 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
132
Ville Syrjälä6801c182013-09-24 14:24:05 +0300133 intel_ddi_get_config(encoder, pipe_config);
134
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200135 pipe_config->base.adjusted_mode.flags &= ~(DRM_MODE_FLAG_PHSYNC |
Ville Syrjälä6801c182013-09-24 14:24:05 +0300136 DRM_MODE_FLAG_NHSYNC |
137 DRM_MODE_FLAG_PVSYNC |
138 DRM_MODE_FLAG_NVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +0200139 pipe_config->base.adjusted_mode.flags |= intel_crt_get_flags(encoder);
Ville Syrjälä8802e5b2016-02-17 21:41:12 +0200140
141 pipe_config->base.adjusted_mode.crtc_clock = lpt_get_iclkip(dev_priv);
Ville Syrjälä6801c182013-09-24 14:24:05 +0300142}
143
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200144/* Note: The caller is required to filter out dpms modes not supported by the
145 * platform. */
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200146static void intel_crt_set_dpms(struct intel_encoder *encoder,
147 struct intel_crtc_state *crtc_state,
148 int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800149{
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200150 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100151 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200152 struct intel_crt *crt = intel_encoder_to_crt(encoder);
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200153 struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
154 const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200155 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800156
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200157 if (INTEL_INFO(dev)->gen >= 5)
158 adpa = ADPA_HOTPLUG_BITS;
159 else
160 adpa = 0;
161
162 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
163 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
164 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
165 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
166
167 /* For CPT allow 3 pipe config, for others just use A or B */
168 if (HAS_PCH_LPT(dev))
169 ; /* Those bits don't exist here */
170 else if (HAS_PCH_CPT(dev))
171 adpa |= PORT_TRANS_SEL_CPT(crtc->pipe);
172 else if (crtc->pipe == 0)
173 adpa |= ADPA_PIPE_A_SELECT;
174 else
175 adpa |= ADPA_PIPE_B_SELECT;
176
177 if (!HAS_PCH_SPLIT(dev))
178 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnesbd9e8412012-06-15 11:55:18 -0700179
Akshay Joshi0206e352011-08-16 15:34:10 -0400180 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800181 case DRM_MODE_DPMS_ON:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200182 adpa |= ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800183 break;
184 case DRM_MODE_DPMS_STANDBY:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200185 adpa |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800186 break;
187 case DRM_MODE_DPMS_SUSPEND:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200188 adpa |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800189 break;
190 case DRM_MODE_DPMS_OFF:
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200191 adpa |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800192 break;
193 }
194
Daniel Vetter894ed1e2014-04-24 23:54:44 +0200195 I915_WRITE(crt->adpa_reg, adpa);
Daniel Vetterb2cabb02012-07-01 22:42:24 +0200196}
197
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200198static void intel_disable_crt(struct intel_encoder *encoder,
199 struct intel_crtc_state *old_crtc_state,
200 struct drm_connector_state *old_conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400201{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200202 intel_crt_set_dpms(encoder, old_crtc_state, DRM_MODE_DPMS_OFF);
Adam Jackson637f44d2013-03-25 15:40:05 -0400203}
204
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200205static void pch_disable_crt(struct intel_encoder *encoder,
206 struct intel_crtc_state *old_crtc_state,
207 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300208{
209}
210
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200211static void pch_post_disable_crt(struct intel_encoder *encoder,
212 struct intel_crtc_state *old_crtc_state,
213 struct drm_connector_state *old_conn_state)
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300214{
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200215 intel_disable_crt(encoder, old_crtc_state, old_conn_state);
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300216}
Daniel Vetterabfdc1e2014-06-25 22:01:52 +0300217
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200218static void hsw_post_disable_crt(struct intel_encoder *encoder,
219 struct intel_crtc_state *old_crtc_state,
220 struct drm_connector_state *old_conn_state)
221{
222 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
223
224 pch_post_disable_crt(encoder, old_crtc_state, old_conn_state);
225
226 lpt_disable_pch_transcoder(dev_priv);
227 lpt_disable_iclkip(dev_priv);
228
229 intel_ddi_fdi_post_disable(encoder, old_crtc_state, old_conn_state);
230}
231
Maarten Lankhorstfd6bbda2016-08-09 17:04:04 +0200232static void intel_enable_crt(struct intel_encoder *encoder,
233 struct intel_crtc_state *pipe_config,
234 struct drm_connector_state *conn_state)
Adam Jackson637f44d2013-03-25 15:40:05 -0400235{
Maarten Lankhorst225cc342016-08-09 17:04:07 +0200236 intel_crt_set_dpms(encoder, pipe_config, DRM_MODE_DPMS_ON);
Adam Jackson637f44d2013-03-25 15:40:05 -0400237}
238
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000239static enum drm_mode_status
240intel_crt_mode_valid(struct drm_connector *connector,
241 struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800242{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800243 struct drm_device *dev = connector->dev;
Mika Kaholaf8700b32016-02-02 15:16:42 +0200244 int max_dotclk = to_i915(dev)->max_dotclk_freq;
Ville Syrjälädebded82016-02-17 21:41:13 +0200245 int max_clock;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800246
Jesse Barnes79e53942008-11-07 14:24:08 -0800247 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
248 return MODE_NO_DBLESCAN;
249
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800250 if (mode->clock < 25000)
251 return MODE_CLOCK_LOW;
252
Ville Syrjälädebded82016-02-17 21:41:13 +0200253 if (HAS_PCH_LPT(dev))
254 max_clock = 180000;
255 else if (IS_VALLEYVIEW(dev))
256 /*
257 * 270 MHz due to current DPLL limits,
258 * DAC limit supposedly 355 MHz.
259 */
260 max_clock = 270000;
261 else if (IS_GEN3(dev) || IS_GEN4(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800262 max_clock = 400000;
Ville Syrjälädebded82016-02-17 21:41:13 +0200263 else
264 max_clock = 350000;
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800265 if (mode->clock > max_clock)
266 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800267
Mika Kaholaf8700b32016-02-02 15:16:42 +0200268 if (mode->clock > max_dotclk)
269 return MODE_CLOCK_HIGH;
270
Paulo Zanonid4b19312012-11-29 11:29:32 -0200271 /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
272 if (HAS_PCH_LPT(dev) &&
273 (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
274 return MODE_CLOCK_HIGH;
275
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 return MODE_OK;
277}
278
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100279static bool intel_crt_compute_config(struct intel_encoder *encoder,
Maarten Lankhorst0a478c22016-08-09 17:04:05 +0200280 struct intel_crtc_state *pipe_config,
281 struct drm_connector_state *conn_state)
Jesse Barnes79e53942008-11-07 14:24:08 -0800282{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100283 struct drm_device *dev = encoder->base.dev;
284
285 if (HAS_PCH_SPLIT(dev))
286 pipe_config->has_pch_encoder = true;
287
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200288 /* LPT FDI RX only supports 8bpc. */
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200289 if (HAS_PCH_LPT(dev)) {
290 if (pipe_config->bw_constrained && pipe_config->pipe_bpp < 24) {
291 DRM_DEBUG_KMS("LPT only supports 24bpp\n");
292 return false;
293 }
294
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200295 pipe_config->pipe_bpp = 24;
Daniel Vetterf58a1ac2016-05-03 10:33:01 +0200296 }
Daniel Vetter2a7acee2013-04-19 11:24:39 +0200297
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200298 /* FDI must always be 2.7 GHz */
Ander Conselvan de Oliveiradaedf202016-03-08 17:46:23 +0200299 if (HAS_DDI(dev))
Ville Syrjälä8f7abfd2014-02-27 14:23:12 +0200300 pipe_config->port_clock = 135000 * 2;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100301
Jesse Barnes79e53942008-11-07 14:24:08 -0800302 return true;
303}
304
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500305static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800306{
307 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800308 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100309 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800310 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800311 bool ret;
312
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800313 /* The first time through, trigger an explicit detection cycle */
314 if (crt->force_hotplug_required) {
315 bool turn_off_dac = HAS_PCH_SPLIT(dev);
316 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800317
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800318 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000319
Ville Syrjäläca54b812013-01-25 21:44:42 +0200320 save_adpa = adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800321 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000322
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800323 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
324 if (turn_off_dac)
325 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800326
Ville Syrjäläca54b812013-01-25 21:44:42 +0200327 I915_WRITE(crt->adpa_reg, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800328
Chris Wilsone1672d12016-06-30 15:32:49 +0100329 if (intel_wait_for_register(dev_priv,
330 crt->adpa_reg,
331 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
332 1000))
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800333 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800334
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800335 if (turn_off_dac) {
Ville Syrjäläca54b812013-01-25 21:44:42 +0200336 I915_WRITE(crt->adpa_reg, save_adpa);
337 POSTING_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800338 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800339 }
340
Zhenyu Wang2c072452009-06-05 15:38:42 +0800341 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200342 adpa = I915_READ(crt->adpa_reg);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800343 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800344 ret = true;
345 else
346 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800347 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800348
Zhenyu Wang2c072452009-06-05 15:38:42 +0800349 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800350}
351
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700352static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
353{
354 struct drm_device *dev = connector->dev;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200355 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100356 struct drm_i915_private *dev_priv = to_i915(dev);
Lyudeb236d7c82016-06-21 17:03:43 -0400357 bool reenable_hpd;
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700358 u32 adpa;
359 bool ret;
360 u32 save_adpa;
361
Lyudeb236d7c82016-06-21 17:03:43 -0400362 /*
363 * Doing a force trigger causes a hpd interrupt to get sent, which can
364 * get us stuck in a loop if we're polling:
365 * - We enable power wells and reset the ADPA
366 * - output_poll_exec does force probe on VGA, triggering a hpd
367 * - HPD handler waits for poll to unlock dev->mode_config.mutex
368 * - output_poll_exec shuts off the ADPA, unlocks
369 * dev->mode_config.mutex
370 * - HPD handler runs, resets ADPA and brings us back to the start
371 *
372 * Just disable HPD interrupts here to prevent this
373 */
374 reenable_hpd = intel_hpd_disable(dev_priv, crt->base.hpd_pin);
375
Ville Syrjäläca54b812013-01-25 21:44:42 +0200376 save_adpa = adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700377 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
378
379 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
380
Ville Syrjäläca54b812013-01-25 21:44:42 +0200381 I915_WRITE(crt->adpa_reg, adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700382
Chris Wilsona522ae42016-06-30 15:32:50 +0100383 if (intel_wait_for_register(dev_priv,
384 crt->adpa_reg,
385 ADPA_CRT_HOTPLUG_FORCE_TRIGGER, 0,
386 1000)) {
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700387 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Ville Syrjäläca54b812013-01-25 21:44:42 +0200388 I915_WRITE(crt->adpa_reg, save_adpa);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700389 }
390
391 /* Check the status to see if both blue and green are on now */
Ville Syrjäläca54b812013-01-25 21:44:42 +0200392 adpa = I915_READ(crt->adpa_reg);
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700393 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
394 ret = true;
395 else
396 ret = false;
397
398 DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
399
Lyudeb236d7c82016-06-21 17:03:43 -0400400 if (reenable_hpd)
401 intel_hpd_enable(dev_priv, crt->base.hpd_pin);
402
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700403 return ret;
404}
405
Jesse Barnes79e53942008-11-07 14:24:08 -0800406/**
407 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
408 *
409 * Not for i915G/i915GM
410 *
411 * \return true if CRT is connected.
412 * \return false if CRT is disconnected.
413 */
414static bool intel_crt_detect_hotplug(struct drm_connector *connector)
415{
416 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100417 struct drm_i915_private *dev_priv = to_i915(dev);
Egbert Eich0706f172015-09-23 16:15:27 +0200418 u32 stat;
Adam Jackson7a772c42010-05-24 16:46:29 -0400419 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800420 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800421
Eric Anholtbad720f2009-10-22 16:11:14 -0700422 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500423 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800424
Jesse Barnes7d2c24e2012-06-15 11:55:15 -0700425 if (IS_VALLEYVIEW(dev))
426 return valleyview_crt_detect_hotplug(connector);
427
Zhao Yakui771cb082009-03-03 18:07:52 +0800428 /*
429 * On 4 series desktop, CRT detect sequence need to be done twice
430 * to get a reliable result.
431 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800432
Zhao Yakui771cb082009-03-03 18:07:52 +0800433 if (IS_G4X(dev) && !IS_GM45(dev))
434 tries = 2;
435 else
436 tries = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800437
Zhao Yakui771cb082009-03-03 18:07:52 +0800438 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800439 /* turn on the FORCE_DETECT */
Egbert Eich0706f172015-09-23 16:15:27 +0200440 i915_hotplug_interrupt_update(dev_priv,
441 CRT_HOTPLUG_FORCE_DETECT,
442 CRT_HOTPLUG_FORCE_DETECT);
Zhao Yakui771cb082009-03-03 18:07:52 +0800443 /* wait for FORCE_DETECT to go off */
Chris Wilsonfd3790d2016-06-30 15:32:51 +0100444 if (intel_wait_for_register(dev_priv, PORT_HOTPLUG_EN,
445 CRT_HOTPLUG_FORCE_DETECT, 0,
446 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100447 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800448 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800449
Adam Jackson7a772c42010-05-24 16:46:29 -0400450 stat = I915_READ(PORT_HOTPLUG_STAT);
451 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
452 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800453
Adam Jackson7a772c42010-05-24 16:46:29 -0400454 /* clear the interrupt we just generated, if any */
455 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
456
Egbert Eich0706f172015-09-23 16:15:27 +0200457 i915_hotplug_interrupt_update(dev_priv, CRT_HOTPLUG_FORCE_DETECT, 0);
Adam Jackson7a772c42010-05-24 16:46:29 -0400458
459 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800460}
461
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300462static struct edid *intel_crt_get_edid(struct drm_connector *connector,
463 struct i2c_adapter *i2c)
464{
465 struct edid *edid;
466
467 edid = drm_get_edid(connector, i2c);
468
469 if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
470 DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
471 intel_gmbus_force_bit(i2c, true);
472 edid = drm_get_edid(connector, i2c);
473 intel_gmbus_force_bit(i2c, false);
474 }
475
476 return edid;
477}
478
479/* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
480static int intel_crt_ddc_get_modes(struct drm_connector *connector,
481 struct i2c_adapter *adapter)
482{
483 struct edid *edid;
Jani Nikulaebda95a2012-10-19 14:51:51 +0300484 int ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300485
486 edid = intel_crt_get_edid(connector, adapter);
487 if (!edid)
488 return 0;
489
Jani Nikulaebda95a2012-10-19 14:51:51 +0300490 ret = intel_connector_update_modes(connector, edid);
491 kfree(edid);
492
493 return ret;
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300494}
495
David Müllerf5afcd32011-01-06 12:29:32 +0000496static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800497{
David Müllerf5afcd32011-01-06 12:29:32 +0000498 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100499 struct drm_i915_private *dev_priv = to_i915(crt->base.base.dev);
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200500 struct edid *edid;
501 struct i2c_adapter *i2c;
Jesse Barnes79e53942008-11-07 14:24:08 -0800502
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200503 BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
Jesse Barnes79e53942008-11-07 14:24:08 -0800504
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300505 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300506 edid = intel_crt_get_edid(connector, i2c);
David Müllerf5afcd32011-01-06 12:29:32 +0000507
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200508 if (edid) {
509 bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
510
David Müllerf5afcd32011-01-06 12:29:32 +0000511 /*
512 * This may be a DVI-I connector with a shared DDC
513 * link between analog and digital outputs, so we
514 * have to check the EDID input spec of the attached device.
515 */
David Müllerf5afcd32011-01-06 12:29:32 +0000516 if (!is_digital) {
517 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
518 return true;
519 }
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200520
521 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
522 } else {
523 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100524 }
525
Daniel Vettera2bd1f52012-07-11 12:31:52 +0200526 kfree(edid);
527
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100528 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800529}
530
Ma Linge4a5d542009-05-26 11:31:00 +0800531static enum drm_connector_status
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100532intel_crt_load_detect(struct intel_crt *crt, uint32_t pipe)
Ma Linge4a5d542009-05-26 11:31:00 +0800533{
Chris Wilson71731882011-04-19 23:10:58 +0100534 struct drm_device *dev = crt->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100535 struct drm_i915_private *dev_priv = to_i915(dev);
Ma Linge4a5d542009-05-26 11:31:00 +0800536 uint32_t save_bclrpat;
537 uint32_t save_vtotal;
538 uint32_t vtotal, vactive;
539 uint32_t vsample;
540 uint32_t vblank, vblank_start, vblank_end;
541 uint32_t dsl;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200542 i915_reg_t bclrpat_reg, vtotal_reg,
543 vblank_reg, vsync_reg, pipeconf_reg, pipe_dsl_reg;
Ma Linge4a5d542009-05-26 11:31:00 +0800544 uint8_t st00;
545 enum drm_connector_status status;
546
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100547 DRM_DEBUG_KMS("starting load-detect on CRT\n");
548
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800549 bclrpat_reg = BCLRPAT(pipe);
550 vtotal_reg = VTOTAL(pipe);
551 vblank_reg = VBLANK(pipe);
552 vsync_reg = VSYNC(pipe);
553 pipeconf_reg = PIPECONF(pipe);
554 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800555
556 save_bclrpat = I915_READ(bclrpat_reg);
557 save_vtotal = I915_READ(vtotal_reg);
558 vblank = I915_READ(vblank_reg);
559
560 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
561 vactive = (save_vtotal & 0x7ff) + 1;
562
563 vblank_start = (vblank & 0xfff) + 1;
564 vblank_end = ((vblank >> 16) & 0xfff) + 1;
565
566 /* Set the border color to purple. */
567 I915_WRITE(bclrpat_reg, 0x500050);
568
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100569 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800570 uint32_t pipeconf = I915_READ(pipeconf_reg);
571 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100572 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800573 /* Wait for next Vblank to substitue
574 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700575 intel_wait_for_vblank(dev, pipe);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200576 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800577 status = ((st00 & (1 << 4)) != 0) ?
578 connector_status_connected :
579 connector_status_disconnected;
580
581 I915_WRITE(pipeconf_reg, pipeconf);
582 } else {
583 bool restore_vblank = false;
584 int count, detect;
585
586 /*
587 * If there isn't any border, add some.
588 * Yes, this will flicker
589 */
590 if (vblank_start <= vactive && vblank_end >= vtotal) {
591 uint32_t vsync = I915_READ(vsync_reg);
592 uint32_t vsync_start = (vsync & 0xffff) + 1;
593
594 vblank_start = vsync_start;
595 I915_WRITE(vblank_reg,
596 (vblank_start - 1) |
597 ((vblank_end - 1) << 16));
598 restore_vblank = true;
599 }
600 /* sample in the vertical border, selecting the larger one */
601 if (vblank_start - vactive >= vtotal - vblank_end)
602 vsample = (vblank_start + vactive) >> 1;
603 else
604 vsample = (vtotal + vblank_end) >> 1;
605
606 /*
607 * Wait for the border to be displayed
608 */
609 while (I915_READ(pipe_dsl_reg) >= vactive)
610 ;
611 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
612 ;
613 /*
614 * Watch ST00 for an entire scanline
615 */
616 detect = 0;
617 count = 0;
618 do {
619 count++;
620 /* Read the ST00 VGA status register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621 st00 = I915_READ8(_VGA_MSR_WRITE);
Ma Linge4a5d542009-05-26 11:31:00 +0800622 if (st00 & (1 << 4))
623 detect++;
624 } while ((I915_READ(pipe_dsl_reg) == dsl));
625
626 /* restore vblank if necessary */
627 if (restore_vblank)
628 I915_WRITE(vblank_reg, vblank);
629 /*
630 * If more than 3/4 of the scanline detected a monitor,
631 * then it is assumed to be present. This works even on i830,
632 * where there isn't any way to force the border color across
633 * the screen
634 */
635 status = detect * 4 > count * 3 ?
636 connector_status_connected :
637 connector_status_disconnected;
638 }
639
640 /* Restore previous settings */
641 I915_WRITE(bclrpat_reg, save_bclrpat);
642
643 return status;
644}
645
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300646static int intel_spurious_crt_detect_dmi_callback(const struct dmi_system_id *id)
647{
648 DRM_DEBUG_DRIVER("Skipping CRT detection for %s\n", id->ident);
649 return 1;
650}
651
652static const struct dmi_system_id intel_spurious_crt_detect[] = {
653 {
654 .callback = intel_spurious_crt_detect_dmi_callback,
655 .ident = "ACER ZGB",
656 .matches = {
657 DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
658 DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
659 },
660 },
661 { }
662};
663
Chris Wilson7b334fc2010-09-09 23:51:02 +0100664static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100665intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800666{
667 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100668 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000669 struct intel_crt *crt = intel_attached_crt(connector);
Imre Deak671dedd2014-03-05 16:20:53 +0200670 struct intel_encoder *intel_encoder = &crt->base;
671 enum intel_display_power_domain power_domain;
Ma Linge4a5d542009-05-26 11:31:00 +0800672 enum drm_connector_status status;
Daniel Vettere95c8432012-04-20 21:03:36 +0200673 struct intel_load_detect_pipe tmp;
Rob Clark51fd3712013-11-19 12:10:12 -0500674 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes79e53942008-11-07 14:24:08 -0800675
Chris Wilson164c8592013-07-20 20:27:08 +0100676 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] force=%d\n",
Jani Nikulac23cc412014-06-03 14:56:17 +0300677 connector->base.id, connector->name,
Chris Wilson164c8592013-07-20 20:27:08 +0100678 force);
679
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300680 /* Skip machines without VGA that falsely report hotplug events */
681 if (dmi_check_system(intel_spurious_crt_detect))
682 return connector_status_disconnected;
683
Imre Deak671dedd2014-03-05 16:20:53 +0200684 power_domain = intel_display_port_power_domain(intel_encoder);
685 intel_display_power_get(dev_priv, power_domain);
686
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100687 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetteraaa37732012-06-16 15:30:32 +0200688 /* We can not rely on the HPD pin always being correctly wired
689 * up, for example many KVM do not pass it through, and so
690 * only trust an assertion that the monitor is connected.
691 */
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100692 if (intel_crt_detect_hotplug(connector)) {
693 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300694 status = connector_status_connected;
695 goto out;
Daniel Vetteraaa37732012-06-16 15:30:32 +0200696 } else
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800697 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 }
699
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300700 if (intel_crt_detect_ddc(connector)) {
701 status = connector_status_connected;
702 goto out;
703 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800704
Daniel Vetteraaa37732012-06-16 15:30:32 +0200705 /* Load detection is broken on HPD capable machines. Whoever wants a
706 * broken monitor (without edid) to work behind a broken kvm (that fails
707 * to have the right resistors for HP detection) needs to fix this up.
708 * For now just bail out. */
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100709 if (I915_HAS_HOTPLUG(dev) && !i915.load_detect_test) {
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300710 status = connector_status_disconnected;
711 goto out;
712 }
Daniel Vetteraaa37732012-06-16 15:30:32 +0200713
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300714 if (!force) {
715 status = connector->status;
716 goto out;
717 }
Chris Wilson7b334fc2010-09-09 23:51:02 +0100718
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300719 drm_modeset_acquire_init(&ctx, 0);
720
Ma Linge4a5d542009-05-26 11:31:00 +0800721 /* for pre-945g platforms use load detect */
Rob Clark51fd3712013-11-19 12:10:12 -0500722 if (intel_get_load_detect_pipe(connector, NULL, &tmp, &ctx)) {
Daniel Vettere95c8432012-04-20 21:03:36 +0200723 if (intel_crt_detect_ddc(connector))
724 status = connector_status_connected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100725 else if (INTEL_INFO(dev)->gen < 4)
Maarten Lankhorstc8ecb2f2016-02-17 09:18:36 +0100726 status = intel_crt_load_detect(crt,
727 to_intel_crtc(connector->state->crtc)->pipe);
Maarten Lankhorst32fff612016-03-01 17:04:01 +0100728 else if (i915.load_detect_test)
729 status = connector_status_disconnected;
Daniel Vetter5bedeb22015-03-03 18:03:47 +0100730 else
731 status = connector_status_unknown;
Ander Conselvan de Oliveira49172fe2015-03-20 16:18:02 +0200732 intel_release_load_detect_pipe(connector, &tmp, &ctx);
Daniel Vettere95c8432012-04-20 21:03:36 +0200733 } else
734 status = connector_status_unknown;
Ma Linge4a5d542009-05-26 11:31:00 +0800735
Ville Syrjälä208bf9f2014-08-11 13:15:35 +0300736 drm_modeset_drop_locks(&ctx);
737 drm_modeset_acquire_fini(&ctx);
738
Paulo Zanonic19a0df2014-02-21 13:52:22 -0300739out:
Imre Deak671dedd2014-03-05 16:20:53 +0200740 intel_display_power_put(dev_priv, power_domain);
Ma Linge4a5d542009-05-26 11:31:00 +0800741 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800742}
743
744static void intel_crt_destroy(struct drm_connector *connector)
745{
Jesse Barnes79e53942008-11-07 14:24:08 -0800746 drm_connector_cleanup(connector);
747 kfree(connector);
748}
749
750static int intel_crt_get_modes(struct drm_connector *connector)
751{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800752 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100753 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak671dedd2014-03-05 16:20:53 +0200754 struct intel_crt *crt = intel_attached_crt(connector);
755 struct intel_encoder *intel_encoder = &crt->base;
756 enum intel_display_power_domain power_domain;
Chris Wilson890f3352010-09-14 16:46:59 +0100757 int ret;
Daniel Kurtz3bd7d902012-03-28 02:36:14 +0800758 struct i2c_adapter *i2c;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800759
Imre Deak671dedd2014-03-05 16:20:53 +0200760 power_domain = intel_display_port_power_domain(intel_encoder);
761 intel_display_power_get(dev_priv, power_domain);
762
Rodrigo Vivi41aa3442013-05-09 20:03:18 -0300763 i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->vbt.crt_ddc_pin);
Jani Nikulaf1a2f5b2012-08-13 13:22:35 +0300764 ret = intel_crt_ddc_get_modes(connector, i2c);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800765 if (ret || !IS_G4X(dev))
Imre Deak671dedd2014-03-05 16:20:53 +0200766 goto out;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800767
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800768 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Jani Nikula988c7012015-03-27 00:20:19 +0200769 i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPB);
Imre Deak671dedd2014-03-05 16:20:53 +0200770 ret = intel_crt_ddc_get_modes(connector, i2c);
771
772out:
773 intel_display_power_put(dev_priv, power_domain);
774
775 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800776}
777
778static int intel_crt_set_property(struct drm_connector *connector,
779 struct drm_property *property,
780 uint64_t value)
781{
Jesse Barnes79e53942008-11-07 14:24:08 -0800782 return 0;
783}
784
Lyude9504a892016-06-21 17:03:42 -0400785void intel_crt_reset(struct drm_encoder *encoder)
Chris Wilsonf3269052011-01-24 15:17:08 +0000786{
Lyude28cf71c2016-06-21 17:03:41 -0400787 struct drm_device *dev = encoder->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100788 struct drm_i915_private *dev_priv = to_i915(dev);
Lyude28cf71c2016-06-21 17:03:41 -0400789 struct intel_crt *crt = intel_encoder_to_crt(to_intel_encoder(encoder));
Chris Wilsonf3269052011-01-24 15:17:08 +0000790
Chris Wilson10603ca2013-08-26 19:51:06 -0300791 if (INTEL_INFO(dev)->gen >= 5) {
Daniel Vetter2e938892012-10-11 20:08:24 +0200792 u32 adpa;
793
Ville Syrjäläca54b812013-01-25 21:44:42 +0200794 adpa = I915_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200795 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
796 adpa |= ADPA_HOTPLUG_BITS;
Ville Syrjäläca54b812013-01-25 21:44:42 +0200797 I915_WRITE(crt->adpa_reg, adpa);
798 POSTING_READ(crt->adpa_reg);
Daniel Vetter2e938892012-10-11 20:08:24 +0200799
Ville Syrjälä0039a4b32014-10-16 20:52:30 +0300800 DRM_DEBUG_KMS("crt adpa set to 0x%x\n", adpa);
Chris Wilsonf3269052011-01-24 15:17:08 +0000801 crt->force_hotplug_required = 1;
Daniel Vetter2e938892012-10-11 20:08:24 +0200802 }
803
Chris Wilsonf3269052011-01-24 15:17:08 +0000804}
805
Jesse Barnes79e53942008-11-07 14:24:08 -0800806/*
807 * Routines for controlling stuff on the analog port
808 */
809
Jesse Barnes79e53942008-11-07 14:24:08 -0800810static const struct drm_connector_funcs intel_crt_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +0200811 .dpms = drm_atomic_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800812 .detect = intel_crt_detect,
813 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilson1ebaa0b2016-06-24 14:00:15 +0100814 .late_register = intel_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +0100815 .early_unregister = intel_connector_unregister,
Jesse Barnes79e53942008-11-07 14:24:08 -0800816 .destroy = intel_crt_destroy,
817 .set_property = intel_crt_set_property,
Matt Roperc6f95f22015-01-22 16:50:32 -0800818 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +0200819 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Matt Roper2545e4a2015-01-22 16:51:27 -0800820 .atomic_get_property = intel_connector_atomic_get_property,
Jesse Barnes79e53942008-11-07 14:24:08 -0800821};
822
823static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
824 .mode_valid = intel_crt_mode_valid,
825 .get_modes = intel_crt_get_modes,
Jesse Barnes79e53942008-11-07 14:24:08 -0800826};
827
Jesse Barnes79e53942008-11-07 14:24:08 -0800828static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Lyude28cf71c2016-06-21 17:03:41 -0400829 .reset = intel_crt_reset,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100830 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800831};
832
833void intel_crt_init(struct drm_device *dev)
834{
835 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000836 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800837 struct intel_connector *intel_connector;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100838 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200839 i915_reg_t adpa_reg;
840 u32 adpa;
Jesse Barnes79e53942008-11-07 14:24:08 -0800841
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200842 if (HAS_PCH_SPLIT(dev))
843 adpa_reg = PCH_ADPA;
844 else if (IS_VALLEYVIEW(dev))
845 adpa_reg = VLV_ADPA;
846 else
847 adpa_reg = ADPA;
848
849 adpa = I915_READ(adpa_reg);
850 if ((adpa & ADPA_DAC_ENABLE) == 0) {
851 /*
852 * On some machines (some IVB at least) CRT can be
853 * fused off, but there's no known fuse bit to
854 * indicate that. On these machine the ADPA register
855 * works normally, except the DAC enable bit won't
856 * take. So the only way to tell is attempt to enable
857 * it and see what happens.
858 */
859 I915_WRITE(adpa_reg, adpa | ADPA_DAC_ENABLE |
860 ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
861 if ((I915_READ(adpa_reg) & ADPA_DAC_ENABLE) == 0)
862 return;
863 I915_WRITE(adpa_reg, adpa);
864 }
865
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000866 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
867 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800868 return;
869
Ander Conselvan de Oliveira9bdbd0b2015-04-10 10:59:10 +0300870 intel_connector = intel_connector_alloc();
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800871 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000872 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800873 return;
874 }
875
876 connector = &intel_connector->base;
Adam Jackson637f44d2013-03-25 15:40:05 -0400877 crt->connector = intel_connector;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800878 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800879 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
880
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000881 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +0300882 DRM_MODE_ENCODER_DAC, "CRT");
Jesse Barnes79e53942008-11-07 14:24:08 -0800883
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000884 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800885
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000886 crt->base.type = INTEL_OUTPUT_ANALOG;
Ville Syrjälä301ea742014-03-03 16:15:30 +0200887 crt->base.cloneable = (1 << INTEL_OUTPUT_DVO) | (1 << INTEL_OUTPUT_HDMI);
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200888 if (IS_I830(dev))
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300889 crt->base.crtc_mask = (1 << 0);
890 else
Keith Packard08268742012-08-13 21:34:45 -0700891 crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -0300892
Daniel Vetterdbb02572012-01-28 14:49:23 +0100893 if (IS_GEN2(dev))
894 connector->interlace_allowed = 0;
895 else
896 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800897 connector->doublescan_allowed = 0;
898
Ville Syrjälä6c03a6b2015-11-20 22:35:41 +0200899 crt->adpa_reg = adpa_reg;
Jesse Barnesdf0323c2012-04-17 15:06:33 -0700900
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100901 crt->base.compute_config = intel_crt_compute_config;
Ville Syrjälä92966a32015-12-08 16:05:48 +0200902 if (HAS_PCH_SPLIT(dev)) {
Ville Syrjälä1ea56e22015-05-05 17:17:37 +0300903 crt->base.disable = pch_disable_crt;
904 crt->base.post_disable = pch_post_disable_crt;
905 } else {
906 crt->base.disable = intel_disable_crt;
907 }
Daniel Vetter21246042012-07-01 14:58:27 +0200908 crt->base.enable = intel_enable_crt;
Ville Syrjäläf0dfb1a2016-09-26 12:20:45 +0300909 if (I915_HAS_HOTPLUG(dev) &&
910 !dmi_check_system(intel_spurious_crt_detect))
Egbert Eich1d843f92013-02-25 12:06:49 -0500911 crt->base.hpd_pin = HPD_CRT;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200912 if (HAS_DDI(dev)) {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700913 crt->base.port = PORT_E;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200914 crt->base.get_config = hsw_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200915 crt->base.get_hw_state = intel_ddi_get_hw_state;
Maarten Lankhorstb7076542016-08-23 16:18:08 +0200916 crt->base.post_disable = hsw_post_disable_crt;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200917 } else {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700918 crt->base.port = PORT_NONE;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200919 crt->base.get_config = intel_crt_get_config;
Paulo Zanoni4eda01b2012-10-31 18:12:21 -0200920 crt->base.get_hw_state = intel_crt_get_hw_state;
Ville Syrjäläa2985792013-11-07 19:25:59 +0200921 }
Daniel Vettere403fc92012-07-02 13:41:21 +0200922 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vetter21246042012-07-01 14:58:27 +0200923
Jesse Barnes79e53942008-11-07 14:24:08 -0800924 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
925
Egbert Eich821450c2013-04-16 13:36:55 +0200926 if (!I915_HAS_HOTPLUG(dev))
927 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000928
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800929 /*
930 * Configure the automatic hotplug detection stuff
931 */
932 crt->force_hotplug_required = 0;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800933
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200934 /*
Damien Lespiau3e683202012-12-11 18:48:29 +0000935 * TODO: find a proper way to discover whether we need to set the the
936 * polarity and link reversal bits or not, instead of relying on the
937 * BIOS.
Paulo Zanoni68d18ad2012-12-01 12:04:26 -0200938 */
Damien Lespiau3e683202012-12-11 18:48:29 +0000939 if (HAS_PCH_LPT(dev)) {
940 u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
941 FDI_RX_LINK_REVERSAL_OVERRIDE;
942
Ville Syrjäläeede3b52015-09-18 20:03:30 +0300943 dev_priv->fdi_rx_config = I915_READ(FDI_RX_CTL(PIPE_A)) & fdi_config;
Damien Lespiau3e683202012-12-11 18:48:29 +0000944 }
Daniel Vetter754970e2014-01-16 22:28:44 +0100945
Lyude28cf71c2016-06-21 17:03:41 -0400946 intel_crt_reset(&crt->base.base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800947}