Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-at91/at91sam9263.c |
| 3 | * |
| 4 | * Copyright (C) 2007 Atmel Corporation. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | #include <linux/module.h> |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 14 | #include <linux/pm.h> |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 15 | |
Russell King | 80b02c1 | 2009-01-08 10:01:47 +0000 | [diff] [blame] | 16 | #include <asm/irq.h> |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 17 | #include <asm/mach/arch.h> |
| 18 | #include <asm/mach/map.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 19 | #include <mach/at91sam9263.h> |
| 20 | #include <mach/at91_pmc.h> |
| 21 | #include <mach/at91_rstc.h> |
| 22 | #include <mach/at91_shdwc.h> |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 23 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 24 | #include "soc.h" |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 25 | #include "generic.h" |
| 26 | #include "clock.h" |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 27 | #include "sam9_smc.h" |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 28 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 29 | /* -------------------------------------------------------------------- |
| 30 | * Clocks |
| 31 | * -------------------------------------------------------------------- */ |
| 32 | |
| 33 | /* |
| 34 | * The peripheral clocks. |
| 35 | */ |
| 36 | static struct clk pioA_clk = { |
| 37 | .name = "pioA_clk", |
| 38 | .pmc_mask = 1 << AT91SAM9263_ID_PIOA, |
| 39 | .type = CLK_TYPE_PERIPHERAL, |
| 40 | }; |
| 41 | static struct clk pioB_clk = { |
| 42 | .name = "pioB_clk", |
| 43 | .pmc_mask = 1 << AT91SAM9263_ID_PIOB, |
| 44 | .type = CLK_TYPE_PERIPHERAL, |
| 45 | }; |
| 46 | static struct clk pioCDE_clk = { |
| 47 | .name = "pioCDE_clk", |
| 48 | .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE, |
| 49 | .type = CLK_TYPE_PERIPHERAL, |
| 50 | }; |
| 51 | static struct clk usart0_clk = { |
| 52 | .name = "usart0_clk", |
| 53 | .pmc_mask = 1 << AT91SAM9263_ID_US0, |
| 54 | .type = CLK_TYPE_PERIPHERAL, |
| 55 | }; |
| 56 | static struct clk usart1_clk = { |
| 57 | .name = "usart1_clk", |
| 58 | .pmc_mask = 1 << AT91SAM9263_ID_US1, |
| 59 | .type = CLK_TYPE_PERIPHERAL, |
| 60 | }; |
| 61 | static struct clk usart2_clk = { |
| 62 | .name = "usart2_clk", |
| 63 | .pmc_mask = 1 << AT91SAM9263_ID_US2, |
| 64 | .type = CLK_TYPE_PERIPHERAL, |
| 65 | }; |
| 66 | static struct clk mmc0_clk = { |
| 67 | .name = "mci0_clk", |
| 68 | .pmc_mask = 1 << AT91SAM9263_ID_MCI0, |
| 69 | .type = CLK_TYPE_PERIPHERAL, |
| 70 | }; |
| 71 | static struct clk mmc1_clk = { |
| 72 | .name = "mci1_clk", |
| 73 | .pmc_mask = 1 << AT91SAM9263_ID_MCI1, |
| 74 | .type = CLK_TYPE_PERIPHERAL, |
| 75 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 76 | static struct clk can_clk = { |
| 77 | .name = "can_clk", |
| 78 | .pmc_mask = 1 << AT91SAM9263_ID_CAN, |
| 79 | .type = CLK_TYPE_PERIPHERAL, |
| 80 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 81 | static struct clk twi_clk = { |
| 82 | .name = "twi_clk", |
| 83 | .pmc_mask = 1 << AT91SAM9263_ID_TWI, |
| 84 | .type = CLK_TYPE_PERIPHERAL, |
| 85 | }; |
| 86 | static struct clk spi0_clk = { |
| 87 | .name = "spi0_clk", |
| 88 | .pmc_mask = 1 << AT91SAM9263_ID_SPI0, |
| 89 | .type = CLK_TYPE_PERIPHERAL, |
| 90 | }; |
| 91 | static struct clk spi1_clk = { |
| 92 | .name = "spi1_clk", |
| 93 | .pmc_mask = 1 << AT91SAM9263_ID_SPI1, |
| 94 | .type = CLK_TYPE_PERIPHERAL, |
| 95 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 96 | static struct clk ssc0_clk = { |
| 97 | .name = "ssc0_clk", |
| 98 | .pmc_mask = 1 << AT91SAM9263_ID_SSC0, |
| 99 | .type = CLK_TYPE_PERIPHERAL, |
| 100 | }; |
| 101 | static struct clk ssc1_clk = { |
| 102 | .name = "ssc1_clk", |
| 103 | .pmc_mask = 1 << AT91SAM9263_ID_SSC1, |
| 104 | .type = CLK_TYPE_PERIPHERAL, |
| 105 | }; |
| 106 | static struct clk ac97_clk = { |
| 107 | .name = "ac97_clk", |
| 108 | .pmc_mask = 1 << AT91SAM9263_ID_AC97C, |
| 109 | .type = CLK_TYPE_PERIPHERAL, |
| 110 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 111 | static struct clk tcb_clk = { |
| 112 | .name = "tcb_clk", |
| 113 | .pmc_mask = 1 << AT91SAM9263_ID_TCB, |
| 114 | .type = CLK_TYPE_PERIPHERAL, |
| 115 | }; |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 116 | static struct clk pwm_clk = { |
| 117 | .name = "pwm_clk", |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 118 | .pmc_mask = 1 << AT91SAM9263_ID_PWMC, |
| 119 | .type = CLK_TYPE_PERIPHERAL, |
| 120 | }; |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 121 | static struct clk macb_clk = { |
| 122 | .name = "macb_clk", |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 123 | .pmc_mask = 1 << AT91SAM9263_ID_EMAC, |
| 124 | .type = CLK_TYPE_PERIPHERAL, |
| 125 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 126 | static struct clk dma_clk = { |
| 127 | .name = "dma_clk", |
| 128 | .pmc_mask = 1 << AT91SAM9263_ID_DMA, |
| 129 | .type = CLK_TYPE_PERIPHERAL, |
| 130 | }; |
| 131 | static struct clk twodge_clk = { |
| 132 | .name = "2dge_clk", |
| 133 | .pmc_mask = 1 << AT91SAM9263_ID_2DGE, |
| 134 | .type = CLK_TYPE_PERIPHERAL, |
| 135 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 136 | static struct clk udc_clk = { |
| 137 | .name = "udc_clk", |
| 138 | .pmc_mask = 1 << AT91SAM9263_ID_UDP, |
| 139 | .type = CLK_TYPE_PERIPHERAL, |
| 140 | }; |
| 141 | static struct clk isi_clk = { |
| 142 | .name = "isi_clk", |
| 143 | .pmc_mask = 1 << AT91SAM9263_ID_ISI, |
| 144 | .type = CLK_TYPE_PERIPHERAL, |
| 145 | }; |
| 146 | static struct clk lcdc_clk = { |
| 147 | .name = "lcdc_clk", |
Andrew Victor | 7f6e2d9 | 2007-02-22 07:34:56 +0100 | [diff] [blame] | 148 | .pmc_mask = 1 << AT91SAM9263_ID_LCDC, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 149 | .type = CLK_TYPE_PERIPHERAL, |
| 150 | }; |
| 151 | static struct clk ohci_clk = { |
| 152 | .name = "ohci_clk", |
| 153 | .pmc_mask = 1 << AT91SAM9263_ID_UHP, |
| 154 | .type = CLK_TYPE_PERIPHERAL, |
| 155 | }; |
| 156 | |
| 157 | static struct clk *periph_clocks[] __initdata = { |
| 158 | &pioA_clk, |
| 159 | &pioB_clk, |
| 160 | &pioCDE_clk, |
| 161 | &usart0_clk, |
| 162 | &usart1_clk, |
| 163 | &usart2_clk, |
| 164 | &mmc0_clk, |
| 165 | &mmc1_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 166 | &can_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 167 | &twi_clk, |
| 168 | &spi0_clk, |
| 169 | &spi1_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 170 | &ssc0_clk, |
| 171 | &ssc1_clk, |
| 172 | &ac97_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 173 | &tcb_clk, |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 174 | &pwm_clk, |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 175 | &macb_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 176 | &twodge_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 177 | &udc_clk, |
| 178 | &isi_clk, |
| 179 | &lcdc_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 180 | &dma_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 181 | &ohci_clk, |
| 182 | // irq0 .. irq1 |
| 183 | }; |
| 184 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 185 | static struct clk_lookup periph_clocks_lookups[] = { |
| 186 | CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk), |
| 187 | CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk), |
| 188 | CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.0", &mmc0_clk), |
| 189 | CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.1", &mmc1_clk), |
| 190 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk), |
| 191 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk), |
| 192 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 0af4316 | 2011-08-30 03:29:28 +0200 | [diff] [blame] | 193 | /* fake hclk clock */ |
| 194 | CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 195 | }; |
| 196 | |
| 197 | static struct clk_lookup usart_clocks_lookups[] = { |
| 198 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), |
| 199 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), |
| 200 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), |
| 201 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), |
| 202 | }; |
| 203 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 204 | /* |
| 205 | * The four programmable clocks. |
| 206 | * You must configure pin multiplexing to bring these signals out. |
| 207 | */ |
| 208 | static struct clk pck0 = { |
| 209 | .name = "pck0", |
| 210 | .pmc_mask = AT91_PMC_PCK0, |
| 211 | .type = CLK_TYPE_PROGRAMMABLE, |
| 212 | .id = 0, |
| 213 | }; |
| 214 | static struct clk pck1 = { |
| 215 | .name = "pck1", |
| 216 | .pmc_mask = AT91_PMC_PCK1, |
| 217 | .type = CLK_TYPE_PROGRAMMABLE, |
| 218 | .id = 1, |
| 219 | }; |
| 220 | static struct clk pck2 = { |
| 221 | .name = "pck2", |
| 222 | .pmc_mask = AT91_PMC_PCK2, |
| 223 | .type = CLK_TYPE_PROGRAMMABLE, |
| 224 | .id = 2, |
| 225 | }; |
| 226 | static struct clk pck3 = { |
| 227 | .name = "pck3", |
| 228 | .pmc_mask = AT91_PMC_PCK3, |
| 229 | .type = CLK_TYPE_PROGRAMMABLE, |
| 230 | .id = 3, |
| 231 | }; |
| 232 | |
| 233 | static void __init at91sam9263_register_clocks(void) |
| 234 | { |
| 235 | int i; |
| 236 | |
| 237 | for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) |
| 238 | clk_register(periph_clocks[i]); |
| 239 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 240 | clkdev_add_table(periph_clocks_lookups, |
| 241 | ARRAY_SIZE(periph_clocks_lookups)); |
| 242 | clkdev_add_table(usart_clocks_lookups, |
| 243 | ARRAY_SIZE(usart_clocks_lookups)); |
| 244 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 245 | clk_register(&pck0); |
| 246 | clk_register(&pck1); |
| 247 | clk_register(&pck2); |
| 248 | clk_register(&pck3); |
| 249 | } |
| 250 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 251 | static struct clk_lookup console_clock_lookup; |
| 252 | |
| 253 | void __init at91sam9263_set_console_clock(int id) |
| 254 | { |
| 255 | if (id >= ARRAY_SIZE(usart_clocks_lookups)) |
| 256 | return; |
| 257 | |
| 258 | console_clock_lookup.con_id = "usart"; |
| 259 | console_clock_lookup.clk = usart_clocks_lookups[id].clk; |
| 260 | clkdev_add(&console_clock_lookup); |
| 261 | } |
| 262 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 263 | /* -------------------------------------------------------------------- |
| 264 | * GPIO |
| 265 | * -------------------------------------------------------------------- */ |
| 266 | |
| 267 | static struct at91_gpio_bank at91sam9263_gpio[] = { |
| 268 | { |
| 269 | .id = AT91SAM9263_ID_PIOA, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 270 | .regbase = AT91SAM9263_BASE_PIOA, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 271 | .clock = &pioA_clk, |
| 272 | }, { |
| 273 | .id = AT91SAM9263_ID_PIOB, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 274 | .regbase = AT91SAM9263_BASE_PIOB, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 275 | .clock = &pioB_clk, |
| 276 | }, { |
| 277 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 278 | .regbase = AT91SAM9263_BASE_PIOC, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 279 | .clock = &pioCDE_clk, |
| 280 | }, { |
| 281 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 282 | .regbase = AT91SAM9263_BASE_PIOD, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 283 | .clock = &pioCDE_clk, |
| 284 | }, { |
| 285 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 286 | .regbase = AT91SAM9263_BASE_PIOE, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 287 | .clock = &pioCDE_clk, |
| 288 | } |
| 289 | }; |
| 290 | |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 291 | static void at91sam9263_poweroff(void) |
| 292 | { |
| 293 | at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW); |
| 294 | } |
| 295 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 296 | |
| 297 | /* -------------------------------------------------------------------- |
| 298 | * AT91SAM9263 processor initialization |
| 299 | * -------------------------------------------------------------------- */ |
| 300 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 301 | static void __init at91sam9263_map_io(void) |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 302 | { |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 303 | at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE); |
| 304 | at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE); |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 305 | } |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 306 | |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 307 | static void __init at91sam9263_ioremap_registers(void) |
| 308 | { |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 309 | at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT); |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 310 | at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0); |
| 311 | at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1); |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 312 | } |
| 313 | |
Jean-Christophe PLAGNIOL-VILLARD | 4653937 | 2011-04-24 18:20:28 +0800 | [diff] [blame] | 314 | static void __init at91sam9263_initialize(void) |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 315 | { |
Nicolas Ferre | bb413db | 2010-10-14 19:14:00 +0200 | [diff] [blame] | 316 | at91_arch_reset = at91sam9_alt_reset; |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 317 | pm_power_off = at91sam9263_poweroff; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 318 | at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1); |
| 319 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 320 | /* Register GPIO subsystem */ |
| 321 | at91_gpio_init(at91sam9263_gpio, 5); |
| 322 | } |
| 323 | |
| 324 | /* -------------------------------------------------------------------- |
| 325 | * Interrupt initialization |
| 326 | * -------------------------------------------------------------------- */ |
| 327 | |
| 328 | /* |
| 329 | * The default interrupt priority levels (0 = lowest, 7 = highest). |
| 330 | */ |
| 331 | static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = { |
| 332 | 7, /* Advanced Interrupt Controller (FIQ) */ |
| 333 | 7, /* System Peripherals */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 334 | 1, /* Parallel IO Controller A */ |
| 335 | 1, /* Parallel IO Controller B */ |
| 336 | 1, /* Parallel IO Controller C, D and E */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 337 | 0, |
| 338 | 0, |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 339 | 5, /* USART 0 */ |
| 340 | 5, /* USART 1 */ |
| 341 | 5, /* USART 2 */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 342 | 0, /* Multimedia Card Interface 0 */ |
| 343 | 0, /* Multimedia Card Interface 1 */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 344 | 3, /* CAN */ |
| 345 | 6, /* Two-Wire Interface */ |
| 346 | 5, /* Serial Peripheral Interface 0 */ |
| 347 | 5, /* Serial Peripheral Interface 1 */ |
| 348 | 4, /* Serial Synchronous Controller 0 */ |
| 349 | 4, /* Serial Synchronous Controller 1 */ |
| 350 | 5, /* AC97 Controller */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 351 | 0, /* Timer Counter 0, 1 and 2 */ |
| 352 | 0, /* Pulse Width Modulation Controller */ |
| 353 | 3, /* Ethernet */ |
| 354 | 0, |
| 355 | 0, /* 2D Graphic Engine */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 356 | 2, /* USB Device Port */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 357 | 0, /* Image Sensor Interface */ |
| 358 | 3, /* LDC Controller */ |
| 359 | 0, /* DMA Controller */ |
| 360 | 0, |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 361 | 2, /* USB Host port */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 362 | 0, /* Advanced Interrupt Controller (IRQ0) */ |
| 363 | 0, /* Advanced Interrupt Controller (IRQ1) */ |
| 364 | }; |
| 365 | |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 366 | struct at91_init_soc __initdata at91sam9263_soc = { |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 367 | .map_io = at91sam9263_map_io, |
Jean-Christophe PLAGNIOL-VILLARD | 92100c1 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 368 | .default_irq_priority = at91sam9263_default_irq_priority, |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 369 | .ioremap_registers = at91sam9263_ioremap_registers, |
Jean-Christophe PLAGNIOL-VILLARD | 51ddec7 | 2011-04-24 18:15:34 +0800 | [diff] [blame] | 370 | .register_clocks = at91sam9263_register_clocks, |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 371 | .init = at91sam9263_initialize, |
| 372 | }; |