blob: e90c89f1d480e702db91728981636b896f08ea94 [file] [log] [blame]
jack wangdbf9bfe2009-10-14 16:19:21 +08001/*
Sakthivel Ke5742102013-04-17 16:26:36 +05302 * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
jack wangdbf9bfe2009-10-14 16:19:21 +08003 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
jack wangdbf9bfe2009-10-14 16:19:21 +080042#include "pm8001_sas.h"
43#include "pm8001_chips.h"
44
45static struct scsi_transport_template *pm8001_stt;
46
Sakthivel Ke5742102013-04-17 16:26:36 +053047/**
48 * chip info structure to identify chip key functionality as
49 * encryption available/not, no of ports, hw specific function ref
50 */
jack wangdbf9bfe2009-10-14 16:19:21 +080051static const struct pm8001_chip_info pm8001_chips[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +053052 [chip_8001] = {0, 8, &pm8001_8001_dispatch,},
Sakthivel Kf5860992013-04-17 16:37:02 +053053 [chip_8008] = {0, 8, &pm8001_80xx_dispatch,},
54 [chip_8009] = {1, 8, &pm8001_80xx_dispatch,},
55 [chip_8018] = {0, 16, &pm8001_80xx_dispatch,},
56 [chip_8019] = {1, 16, &pm8001_80xx_dispatch,},
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +053057 [chip_8074] = {0, 8, &pm8001_80xx_dispatch,},
58 [chip_8076] = {0, 16, &pm8001_80xx_dispatch,},
59 [chip_8077] = {0, 16, &pm8001_80xx_dispatch,},
jack wangdbf9bfe2009-10-14 16:19:21 +080060};
61static int pm8001_id;
62
63LIST_HEAD(hba_list);
64
Tejun Heo429305e2011-01-24 14:57:29 +010065struct workqueue_struct *pm8001_wq;
66
jack wangdbf9bfe2009-10-14 16:19:21 +080067/**
68 * The main structure which LLDD must register for scsi core.
69 */
70static struct scsi_host_template pm8001_sht = {
71 .module = THIS_MODULE,
72 .name = DRV_NAME,
73 .queuecommand = sas_queuecommand,
74 .target_alloc = sas_target_alloc,
Dan Williams11e16362011-09-20 15:11:03 -070075 .slave_configure = sas_slave_configure,
jack wangdbf9bfe2009-10-14 16:19:21 +080076 .scan_finished = pm8001_scan_finished,
77 .scan_start = pm8001_scan_start,
78 .change_queue_depth = sas_change_queue_depth,
79 .change_queue_type = sas_change_queue_type,
80 .bios_param = sas_bios_param,
81 .can_queue = 1,
82 .cmd_per_lun = 1,
83 .this_id = -1,
84 .sg_tablesize = SG_ALL,
85 .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
86 .use_clustering = ENABLE_CLUSTERING,
87 .eh_device_reset_handler = sas_eh_device_reset_handler,
88 .eh_bus_reset_handler = sas_eh_bus_reset_handler,
jack wangdbf9bfe2009-10-14 16:19:21 +080089 .target_destroy = sas_target_destroy,
90 .ioctl = sas_ioctl,
91 .shost_attrs = pm8001_host_attrs,
92};
93
94/**
95 * Sas layer call this function to execute specific task.
96 */
97static struct sas_domain_function_template pm8001_transport_ops = {
98 .lldd_dev_found = pm8001_dev_found,
99 .lldd_dev_gone = pm8001_dev_gone,
100
101 .lldd_execute_task = pm8001_queue_command,
102 .lldd_control_phy = pm8001_phy_control,
103
104 .lldd_abort_task = pm8001_abort_task,
105 .lldd_abort_task_set = pm8001_abort_task_set,
106 .lldd_clear_aca = pm8001_clear_aca,
107 .lldd_clear_task_set = pm8001_clear_task_set,
108 .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
109 .lldd_lu_reset = pm8001_lu_reset,
110 .lldd_query_task = pm8001_query_task,
111};
112
113/**
114 *pm8001_phy_init - initiate our adapter phys
115 *@pm8001_ha: our hba structure.
116 *@phy_id: phy id.
117 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800118static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800119{
120 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
121 struct asd_sas_phy *sas_phy = &phy->sas_phy;
122 phy->phy_state = 0;
123 phy->pm8001_ha = pm8001_ha;
124 sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
125 sas_phy->class = SAS;
126 sas_phy->iproto = SAS_PROTOCOL_ALL;
127 sas_phy->tproto = 0;
128 sas_phy->type = PHY_TYPE_PHYSICAL;
129 sas_phy->role = PHY_ROLE_INITIATOR;
130 sas_phy->oob_mode = OOB_NOT_CONNECTED;
131 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
132 sas_phy->id = phy_id;
133 sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
134 sas_phy->frame_rcvd = &phy->frame_rcvd[0];
135 sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
136 sas_phy->lldd_phy = phy;
137}
138
139/**
140 *pm8001_free - free hba
141 *@pm8001_ha: our hba structure.
142 *
143 */
144static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
145{
146 int i;
jack wangdbf9bfe2009-10-14 16:19:21 +0800147
148 if (!pm8001_ha)
149 return;
150
151 for (i = 0; i < USI_MAX_MEMCNT; i++) {
152 if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
153 pci_free_consistent(pm8001_ha->pdev,
Sakthivel Kbfb48092013-02-04 12:10:02 +0530154 (pm8001_ha->memoryMap.region[i].total_len +
155 pm8001_ha->memoryMap.region[i].alignment),
jack wangdbf9bfe2009-10-14 16:19:21 +0800156 pm8001_ha->memoryMap.region[i].virt_ptr,
157 pm8001_ha->memoryMap.region[i].phys_addr);
158 }
159 }
160 PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
161 if (pm8001_ha->shost)
162 scsi_host_put(pm8001_ha->shost);
Tejun Heo429305e2011-01-24 14:57:29 +0100163 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +0800164 kfree(pm8001_ha->tags);
165 kfree(pm8001_ha);
166}
167
168#ifdef PM8001_USE_TASKLET
Sakthivel K1245ee52013-03-19 17:56:17 +0530169
170/**
171 * tasklet for 64 msi-x interrupt handler
172 * @opaque: the passed general host adapter struct
173 * Note: pm8001_tasklet is common for pm8001 & pm80xx
174 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800175static void pm8001_tasklet(unsigned long opaque)
176{
177 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530178 struct isr_param *irq_vector;
179
180 irq_vector = (struct isr_param *)opaque;
181 pm8001_ha = irq_vector->drv_inst;
jack wangdbf9bfe2009-10-14 16:19:21 +0800182 if (unlikely(!pm8001_ha))
183 BUG_ON(1);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530184 PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
jack wangdbf9bfe2009-10-14 16:19:21 +0800185}
186#endif
187
Sakthivel K1245ee52013-03-19 17:56:17 +0530188/**
189 * pm8001_interrupt_handler_msix - main MSIX interrupt handler.
190 * It obtains the vector number and calls the equivalent bottom
191 * half or services directly.
192 * @opaque: the passed outbound queue/vector. Host structure is
193 * retrieved from the same.
194 */
195static irqreturn_t pm8001_interrupt_handler_msix(int irq, void *opaque)
196{
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530197 struct isr_param *irq_vector;
198 struct pm8001_hba_info *pm8001_ha;
Sakthivel K1245ee52013-03-19 17:56:17 +0530199 irqreturn_t ret = IRQ_HANDLED;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530200 irq_vector = (struct isr_param *)opaque;
201 pm8001_ha = irq_vector->drv_inst;
202
Sakthivel K1245ee52013-03-19 17:56:17 +0530203 if (unlikely(!pm8001_ha))
204 return IRQ_NONE;
205 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
206 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530207#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530208 tasklet_schedule(&pm8001_ha->tasklet[irq_vector->irq_id]);
Sakthivel K1245ee52013-03-19 17:56:17 +0530209#else
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530210 ret = PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
Sakthivel K1245ee52013-03-19 17:56:17 +0530211#endif
212 return ret;
213}
214
215/**
216 * pm8001_interrupt_handler_intx - main INTx interrupt handler.
217 * @dev_id: sas_ha structure. The HBA is retrieved from sas_has structure.
218 */
219
220static irqreturn_t pm8001_interrupt_handler_intx(int irq, void *dev_id)
jack wangdbf9bfe2009-10-14 16:19:21 +0800221{
222 struct pm8001_hba_info *pm8001_ha;
223 irqreturn_t ret = IRQ_HANDLED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530224 struct sas_ha_struct *sha = dev_id;
jack wangdbf9bfe2009-10-14 16:19:21 +0800225 pm8001_ha = sha->lldd_ha;
226 if (unlikely(!pm8001_ha))
227 return IRQ_NONE;
228 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
229 return IRQ_NONE;
Sakthivel K1245ee52013-03-19 17:56:17 +0530230
jack wangdbf9bfe2009-10-14 16:19:21 +0800231#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530232 tasklet_schedule(&pm8001_ha->tasklet[0]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800233#else
Sakthivel Kf74cf272013-02-27 20:27:43 +0530234 ret = PM8001_CHIP_DISP->isr(pm8001_ha, 0);
jack wangdbf9bfe2009-10-14 16:19:21 +0800235#endif
236 return ret;
237}
238
239/**
240 * pm8001_alloc - initiate our hba structure and 6 DMAs area.
241 * @pm8001_ha:our hba structure.
242 *
243 */
Sakthivel Ke590adf2013-02-27 20:25:25 +0530244static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
245 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800246{
247 int i;
248 spin_lock_init(&pm8001_ha->lock);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530249 PM8001_INIT_DBG(pm8001_ha,
250 pm8001_printk("pm8001_alloc: PHY:%x\n",
251 pm8001_ha->chip->n_phy));
jack wang1cc943a2009-12-07 17:22:42 +0800252 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800253 pm8001_phy_init(pm8001_ha, i);
jack wang1cc943a2009-12-07 17:22:42 +0800254 pm8001_ha->port[i].wide_port_phymap = 0;
255 pm8001_ha->port[i].port_attached = 0;
256 pm8001_ha->port[i].port_state = 0;
257 INIT_LIST_HEAD(&pm8001_ha->port[i].list);
258 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800259
jack_wang97ee2082009-11-05 22:33:51 +0800260 pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
261 if (!pm8001_ha->tags)
262 goto err_out;
jack wangdbf9bfe2009-10-14 16:19:21 +0800263 /* MPI Memory region 1 for AAP Event Log for fw */
264 pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
265 pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
266 pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
267 pm8001_ha->memoryMap.region[AAP1].alignment = 32;
268
269 /* MPI Memory region 2 for IOP Event Log for fw */
270 pm8001_ha->memoryMap.region[IOP].num_elements = 1;
271 pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
272 pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
273 pm8001_ha->memoryMap.region[IOP].alignment = 32;
274
Sakthivel Ke590adf2013-02-27 20:25:25 +0530275 for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
276 /* MPI Memory region 3 for consumer Index of inbound queues */
277 pm8001_ha->memoryMap.region[CI+i].num_elements = 1;
278 pm8001_ha->memoryMap.region[CI+i].element_size = 4;
279 pm8001_ha->memoryMap.region[CI+i].total_len = 4;
280 pm8001_ha->memoryMap.region[CI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800281
Sakthivel Ke590adf2013-02-27 20:25:25 +0530282 if ((ent->driver_data) != chip_8001) {
283 /* MPI Memory region 5 inbound queues */
284 pm8001_ha->memoryMap.region[IB+i].num_elements =
285 PM8001_MPI_QUEUE;
286 pm8001_ha->memoryMap.region[IB+i].element_size = 128;
287 pm8001_ha->memoryMap.region[IB+i].total_len =
288 PM8001_MPI_QUEUE * 128;
289 pm8001_ha->memoryMap.region[IB+i].alignment = 128;
290 } else {
291 pm8001_ha->memoryMap.region[IB+i].num_elements =
292 PM8001_MPI_QUEUE;
293 pm8001_ha->memoryMap.region[IB+i].element_size = 64;
294 pm8001_ha->memoryMap.region[IB+i].total_len =
295 PM8001_MPI_QUEUE * 64;
296 pm8001_ha->memoryMap.region[IB+i].alignment = 64;
297 }
298 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800299
Sakthivel Ke590adf2013-02-27 20:25:25 +0530300 for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
301 /* MPI Memory region 4 for producer Index of outbound queues */
302 pm8001_ha->memoryMap.region[PI+i].num_elements = 1;
303 pm8001_ha->memoryMap.region[PI+i].element_size = 4;
304 pm8001_ha->memoryMap.region[PI+i].total_len = 4;
305 pm8001_ha->memoryMap.region[PI+i].alignment = 4;
jack wangdbf9bfe2009-10-14 16:19:21 +0800306
Sakthivel Ke590adf2013-02-27 20:25:25 +0530307 if (ent->driver_data != chip_8001) {
308 /* MPI Memory region 6 Outbound queues */
309 pm8001_ha->memoryMap.region[OB+i].num_elements =
310 PM8001_MPI_QUEUE;
311 pm8001_ha->memoryMap.region[OB+i].element_size = 128;
312 pm8001_ha->memoryMap.region[OB+i].total_len =
313 PM8001_MPI_QUEUE * 128;
314 pm8001_ha->memoryMap.region[OB+i].alignment = 128;
315 } else {
316 /* MPI Memory region 6 Outbound queues */
317 pm8001_ha->memoryMap.region[OB+i].num_elements =
318 PM8001_MPI_QUEUE;
319 pm8001_ha->memoryMap.region[OB+i].element_size = 64;
320 pm8001_ha->memoryMap.region[OB+i].total_len =
321 PM8001_MPI_QUEUE * 64;
322 pm8001_ha->memoryMap.region[OB+i].alignment = 64;
323 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800324
Sakthivel Ke590adf2013-02-27 20:25:25 +0530325 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800326 /* Memory region write DMA*/
327 pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
328 pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
329 pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
330 /* Memory region for devices*/
331 pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
332 pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
333 sizeof(struct pm8001_device);
334 pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
335 sizeof(struct pm8001_device);
336
337 /* Memory region for ccb_info*/
338 pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
339 pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
340 sizeof(struct pm8001_ccb_info);
341 pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
342 sizeof(struct pm8001_ccb_info);
343
Sakthivel K1c75a672013-03-19 18:06:40 +0530344 /* Memory region for fw flash */
345 pm8001_ha->memoryMap.region[FW_FLASH].total_len = 4096;
346
Anand Kumar Santhanamd078b512013-09-04 12:57:00 +0530347 pm8001_ha->memoryMap.region[FORENSIC_MEM].num_elements = 1;
348 pm8001_ha->memoryMap.region[FORENSIC_MEM].total_len = 0x10000;
349 pm8001_ha->memoryMap.region[FORENSIC_MEM].element_size = 0x10000;
350 pm8001_ha->memoryMap.region[FORENSIC_MEM].alignment = 0x10000;
jack wangdbf9bfe2009-10-14 16:19:21 +0800351 for (i = 0; i < USI_MAX_MEMCNT; i++) {
352 if (pm8001_mem_alloc(pm8001_ha->pdev,
353 &pm8001_ha->memoryMap.region[i].virt_ptr,
354 &pm8001_ha->memoryMap.region[i].phys_addr,
355 &pm8001_ha->memoryMap.region[i].phys_addr_hi,
356 &pm8001_ha->memoryMap.region[i].phys_addr_lo,
357 pm8001_ha->memoryMap.region[i].total_len,
358 pm8001_ha->memoryMap.region[i].alignment) != 0) {
359 PM8001_FAIL_DBG(pm8001_ha,
360 pm8001_printk("Mem%d alloc failed\n",
361 i));
362 goto err_out;
363 }
364 }
365
366 pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
367 for (i = 0; i < PM8001_MAX_DEVICES; i++) {
James Bottomleyaa9f8322013-05-07 14:44:06 -0700368 pm8001_ha->devices[i].dev_type = SAS_PHY_UNUSED;
jack wangdbf9bfe2009-10-14 16:19:21 +0800369 pm8001_ha->devices[i].id = i;
370 pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
371 pm8001_ha->devices[i].running_req = 0;
372 }
373 pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
374 for (i = 0; i < PM8001_MAX_CCB; i++) {
375 pm8001_ha->ccb_info[i].ccb_dma_handle =
376 pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
377 i * sizeof(struct pm8001_ccb_info);
jack_wang97ee2082009-11-05 22:33:51 +0800378 pm8001_ha->ccb_info[i].task = NULL;
379 pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
380 pm8001_ha->ccb_info[i].device = NULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800381 ++pm8001_ha->tags_num;
382 }
383 pm8001_ha->flags = PM8001F_INIT_TIME;
384 /* Initialize tags */
385 pm8001_tag_init(pm8001_ha);
386 return 0;
387err_out:
388 return 1;
389}
390
391/**
392 * pm8001_ioremap - remap the pci high physical address to kernal virtual
393 * address so that we can access them.
394 * @pm8001_ha:our hba structure.
395 */
396static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
397{
398 u32 bar;
399 u32 logicalBar = 0;
400 struct pci_dev *pdev;
401
402 pdev = pm8001_ha->pdev;
403 /* map pci mem (PMC pci base 0-3)*/
404 for (bar = 0; bar < 6; bar++) {
405 /*
406 ** logical BARs for SPC:
407 ** bar 0 and 1 - logical BAR0
408 ** bar 2 and 3 - logical BAR1
409 ** bar4 - logical BAR2
410 ** bar5 - logical BAR3
411 ** Skip the appropriate assignments:
412 */
413 if ((bar == 1) || (bar == 3))
414 continue;
415 if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
416 pm8001_ha->io_mem[logicalBar].membase =
417 pci_resource_start(pdev, bar);
418 pm8001_ha->io_mem[logicalBar].membase &=
419 (u32)PCI_BASE_ADDRESS_MEM_MASK;
420 pm8001_ha->io_mem[logicalBar].memsize =
421 pci_resource_len(pdev, bar);
422 pm8001_ha->io_mem[logicalBar].memvirtaddr =
423 ioremap(pm8001_ha->io_mem[logicalBar].membase,
424 pm8001_ha->io_mem[logicalBar].memsize);
425 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530426 pm8001_printk("PCI: bar %d, logicalBar %d ",
427 bar, logicalBar));
428 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
429 "base addr %llx virt_addr=%llx len=%d\n",
430 (u64)pm8001_ha->io_mem[logicalBar].membase,
Anand Kumar Santhanamda1dccc2013-08-05 14:16:52 +0530431 (u64)(unsigned long)
432 pm8001_ha->io_mem[logicalBar].memvirtaddr,
jack wangdbf9bfe2009-10-14 16:19:21 +0800433 pm8001_ha->io_mem[logicalBar].memsize));
434 } else {
435 pm8001_ha->io_mem[logicalBar].membase = 0;
436 pm8001_ha->io_mem[logicalBar].memsize = 0;
437 pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
438 }
439 logicalBar++;
440 }
441 return 0;
442}
443
444/**
445 * pm8001_pci_alloc - initialize our ha card structure
446 * @pdev: pci device.
447 * @ent: ent
448 * @shost: scsi host struct which has been initialized before.
449 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800450static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
Sakthivel Ke590adf2013-02-27 20:25:25 +0530451 const struct pci_device_id *ent,
452 struct Scsi_Host *shost)
453
jack wangdbf9bfe2009-10-14 16:19:21 +0800454{
455 struct pm8001_hba_info *pm8001_ha;
456 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530457 int j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800458
459 pm8001_ha = sha->lldd_ha;
460 if (!pm8001_ha)
461 return NULL;
462
463 pm8001_ha->pdev = pdev;
464 pm8001_ha->dev = &pdev->dev;
Sakthivel Ke590adf2013-02-27 20:25:25 +0530465 pm8001_ha->chip_id = ent->driver_data;
jack wangdbf9bfe2009-10-14 16:19:21 +0800466 pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
467 pm8001_ha->irq = pdev->irq;
468 pm8001_ha->sas = sha;
469 pm8001_ha->shost = shost;
470 pm8001_ha->id = pm8001_id++;
jack wangdbf9bfe2009-10-14 16:19:21 +0800471 pm8001_ha->logging_level = 0x01;
472 sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
Sakthivel Kf74cf272013-02-27 20:27:43 +0530473 /* IOMB size is 128 for 8088/89 controllers */
474 if (pm8001_ha->chip_id != chip_8001)
475 pm8001_ha->iomb_size = IOMB_SIZE_SPCV;
476 else
477 pm8001_ha->iomb_size = IOMB_SIZE_SPC;
478
jack wangdbf9bfe2009-10-14 16:19:21 +0800479#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530480 /* Tasklet for non msi-x interrupt handler */
481 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
482 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
483 (unsigned long)&(pm8001_ha->irq_vector[0]));
484 else
485 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
486 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
487 (unsigned long)&(pm8001_ha->irq_vector[j]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800488#endif
489 pm8001_ioremap(pm8001_ha);
Sakthivel Ke590adf2013-02-27 20:25:25 +0530490 if (!pm8001_alloc(pm8001_ha, ent))
jack wangdbf9bfe2009-10-14 16:19:21 +0800491 return pm8001_ha;
492 pm8001_free(pm8001_ha);
493 return NULL;
494}
495
496/**
497 * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
498 * @pdev: pci device.
499 */
500static int pci_go_44(struct pci_dev *pdev)
501{
502 int rc;
503
504 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
505 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
506 if (rc) {
507 rc = pci_set_consistent_dma_mask(pdev,
508 DMA_BIT_MASK(32));
509 if (rc) {
510 dev_printk(KERN_ERR, &pdev->dev,
511 "44-bit DMA enable failed\n");
512 return rc;
513 }
514 }
515 } else {
516 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
517 if (rc) {
518 dev_printk(KERN_ERR, &pdev->dev,
519 "32-bit DMA enable failed\n");
520 return rc;
521 }
522 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
523 if (rc) {
524 dev_printk(KERN_ERR, &pdev->dev,
525 "32-bit consistent DMA enable failed\n");
526 return rc;
527 }
528 }
529 return rc;
530}
531
532/**
533 * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
534 * @shost: scsi host which has been allocated outside.
535 * @chip_info: our ha struct.
536 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800537static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
538 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800539{
540 int phy_nr, port_nr;
541 struct asd_sas_phy **arr_phy;
542 struct asd_sas_port **arr_port;
543 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
544
545 phy_nr = chip_info->n_phy;
546 port_nr = phy_nr;
547 memset(sha, 0x00, sizeof(*sha));
548 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
549 if (!arr_phy)
550 goto exit;
551 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
552 if (!arr_port)
553 goto exit_free2;
554
555 sha->sas_phy = arr_phy;
556 sha->sas_port = arr_port;
557 sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
558 if (!sha->lldd_ha)
559 goto exit_free1;
560
561 shost->transportt = pm8001_stt;
562 shost->max_id = PM8001_MAX_DEVICES;
563 shost->max_lun = 8;
564 shost->max_channel = 0;
565 shost->unique_id = pm8001_id;
566 shost->max_cmd_len = 16;
567 shost->can_queue = PM8001_CAN_QUEUE;
568 shost->cmd_per_lun = 32;
569 return 0;
570exit_free1:
571 kfree(arr_port);
572exit_free2:
573 kfree(arr_phy);
574exit:
575 return -1;
576}
577
578/**
579 * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
580 * @shost: scsi host which has been allocated outside
581 * @chip_info: our ha struct.
582 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800583static void pm8001_post_sas_ha_init(struct Scsi_Host *shost,
584 const struct pm8001_chip_info *chip_info)
jack wangdbf9bfe2009-10-14 16:19:21 +0800585{
586 int i = 0;
587 struct pm8001_hba_info *pm8001_ha;
588 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
589
590 pm8001_ha = sha->lldd_ha;
591 for (i = 0; i < chip_info->n_phy; i++) {
592 sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
593 sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
594 }
595 sha->sas_ha_name = DRV_NAME;
596 sha->dev = pm8001_ha->dev;
597
598 sha->lldd_module = THIS_MODULE;
599 sha->sas_addr = &pm8001_ha->sas_addr[0];
600 sha->num_phys = chip_info->n_phy;
601 sha->lldd_max_execute_num = 1;
602 sha->lldd_queue_size = PM8001_CAN_QUEUE;
603 sha->core.shost = shost;
604}
605
606/**
607 * pm8001_init_sas_add - initialize sas address
608 * @chip_info: our ha struct.
609 *
610 * Currently we just set the fixed SAS address to our HBA,for manufacture,
611 * it should read from the EEPROM
612 */
613static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
614{
Sakthivel Ka33a0152013-03-19 18:07:35 +0530615 u8 i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800616#ifdef PM8001_READ_VPD
Sakthivel Ka33a0152013-03-19 18:07:35 +0530617 /* For new SPC controllers WWN is stored in flash vpd
618 * For SPC/SPCve controllers WWN is stored in EEPROM
619 * For Older SPC WWN is stored in NVMD
620 */
jack wangdbf9bfe2009-10-14 16:19:21 +0800621 DECLARE_COMPLETION_ONSTACK(completion);
jack wang7c8356d2009-12-07 17:23:08 +0800622 struct pm8001_ioctl_payload payload;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530623 u16 deviceid;
624 pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
jack wangdbf9bfe2009-10-14 16:19:21 +0800625 pm8001_ha->nvmd_completion = &completion;
Sakthivel Ka33a0152013-03-19 18:07:35 +0530626
627 if (pm8001_ha->chip_id == chip_8001) {
Bradley Grovef49d2132013-12-19 10:50:56 -0500628 if (deviceid == 0x8081 || deviceid == 0x0042) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530629 payload.minor_function = 4;
630 payload.length = 4096;
631 } else {
632 payload.minor_function = 0;
633 payload.length = 128;
634 }
635 } else {
636 payload.minor_function = 1;
637 payload.length = 4096;
638 }
639 payload.offset = 0;
640 payload.func_specific = kzalloc(payload.length, GFP_KERNEL);
jack wang7c8356d2009-12-07 17:23:08 +0800641 PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
jack wangdbf9bfe2009-10-14 16:19:21 +0800642 wait_for_completion(&completion);
Sakthivel Ka33a0152013-03-19 18:07:35 +0530643
644 for (i = 0, j = 0; i <= 7; i++, j++) {
645 if (pm8001_ha->chip_id == chip_8001) {
646 if (deviceid == 0x8081)
647 pm8001_ha->sas_addr[j] =
648 payload.func_specific[0x704 + i];
Bradley Grovef49d2132013-12-19 10:50:56 -0500649 else if (deviceid == 0x0042)
650 pm8001_ha->sas_addr[j] =
651 payload.func_specific[0x010 + i];
Sakthivel Ka33a0152013-03-19 18:07:35 +0530652 } else
653 pm8001_ha->sas_addr[j] =
654 payload.func_specific[0x804 + i];
655 }
656
jack wangdbf9bfe2009-10-14 16:19:21 +0800657 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
Sakthivel Ka33a0152013-03-19 18:07:35 +0530658 memcpy(&pm8001_ha->phy[i].dev_sas_addr,
659 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
jack wangdbf9bfe2009-10-14 16:19:21 +0800660 PM8001_INIT_DBG(pm8001_ha,
Sakthivel Ka33a0152013-03-19 18:07:35 +0530661 pm8001_printk("phy %d sas_addr = %016llx\n", i,
jack wang7c8356d2009-12-07 17:23:08 +0800662 pm8001_ha->phy[i].dev_sas_addr));
jack wangdbf9bfe2009-10-14 16:19:21 +0800663 }
664#else
665 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
jack wang7c8356d2009-12-07 17:23:08 +0800666 pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
jack wangdbf9bfe2009-10-14 16:19:21 +0800667 pm8001_ha->phy[i].dev_sas_addr =
668 cpu_to_be64((u64)
669 (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
670 }
671 memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
672 SAS_ADDR_SIZE);
673#endif
674}
675
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530676/*
677 * pm8001_get_phy_settings_info : Read phy setting values.
678 * @pm8001_ha : our hba.
679 */
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200680static int pm8001_get_phy_settings_info(struct pm8001_hba_info *pm8001_ha)
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530681{
682
683#ifdef PM8001_READ_VPD
684 /*OPTION ROM FLASH read for the SPC cards */
685 DECLARE_COMPLETION_ONSTACK(completion);
686 struct pm8001_ioctl_payload payload;
687
688 pm8001_ha->nvmd_completion = &completion;
689 /* SAS ADDRESS read from flash / EEPROM */
690 payload.minor_function = 6;
691 payload.offset = 0;
692 payload.length = 4096;
693 payload.func_specific = kzalloc(4096, GFP_KERNEL);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200694 if (!payload.func_specific)
695 return -ENOMEM;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530696 /* Read phy setting values from flash */
697 PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
698 wait_for_completion(&completion);
699 pm8001_set_phy_profile(pm8001_ha, sizeof(u8), payload.func_specific);
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200700 kfree(payload.func_specific);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530701#endif
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200702 return 0;
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530703}
704
jack wangdbf9bfe2009-10-14 16:19:21 +0800705#ifdef PM8001_USE_MSIX
706/**
707 * pm8001_setup_msix - enable MSI-X interrupt
708 * @chip_info: our ha struct.
709 * @irq_handler: irq_handler
710 */
Sakthivel K1245ee52013-03-19 17:56:17 +0530711static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha)
jack wangdbf9bfe2009-10-14 16:19:21 +0800712{
713 u32 i = 0, j = 0;
Sakthivel K1245ee52013-03-19 17:56:17 +0530714 u32 number_of_intr;
jack wangdbf9bfe2009-10-14 16:19:21 +0800715 int flag = 0;
716 u32 max_entry;
717 int rc;
Sakthivel K1245ee52013-03-19 17:56:17 +0530718 static char intr_drvname[PM8001_MAX_MSIX_VEC][sizeof(DRV_NAME)+3];
719
720 /* SPCv controllers supports 64 msi-x */
721 if (pm8001_ha->chip_id == chip_8001) {
722 number_of_intr = 1;
Sakthivel K1245ee52013-03-19 17:56:17 +0530723 } else {
724 number_of_intr = PM8001_MAX_MSIX_VEC;
725 flag &= ~IRQF_SHARED;
Sakthivel K1245ee52013-03-19 17:56:17 +0530726 }
727
jack wangdbf9bfe2009-10-14 16:19:21 +0800728 max_entry = sizeof(pm8001_ha->msix_entries) /
729 sizeof(pm8001_ha->msix_entries[0]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800730 for (i = 0; i < max_entry ; i++)
731 pm8001_ha->msix_entries[i].entry = i;
732 rc = pci_enable_msix(pm8001_ha->pdev, pm8001_ha->msix_entries,
733 number_of_intr);
734 pm8001_ha->number_of_intr = number_of_intr;
735 if (!rc) {
Sakthivel K1245ee52013-03-19 17:56:17 +0530736 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
737 "pci_enable_msix request ret:%d no of intr %d\n",
738 rc, pm8001_ha->number_of_intr));
739
Sakthivel K1245ee52013-03-19 17:56:17 +0530740
jack wangdbf9bfe2009-10-14 16:19:21 +0800741 for (i = 0; i < number_of_intr; i++) {
Sakthivel K1245ee52013-03-19 17:56:17 +0530742 snprintf(intr_drvname[i], sizeof(intr_drvname[0]),
743 DRV_NAME"%d", i);
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530744 pm8001_ha->irq_vector[i].irq_id = i;
745 pm8001_ha->irq_vector[i].drv_inst = pm8001_ha;
746
jack wangdbf9bfe2009-10-14 16:19:21 +0800747 if (request_irq(pm8001_ha->msix_entries[i].vector,
Sakthivel K1245ee52013-03-19 17:56:17 +0530748 pm8001_interrupt_handler_msix, flag,
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530749 intr_drvname[i], &(pm8001_ha->irq_vector[i]))) {
jack wangdbf9bfe2009-10-14 16:19:21 +0800750 for (j = 0; j < i; j++)
751 free_irq(
752 pm8001_ha->msix_entries[j].vector,
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530753 &(pm8001_ha->irq_vector[i]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800754 pci_disable_msix(pm8001_ha->pdev);
755 break;
756 }
757 }
758 }
759 return rc;
760}
761#endif
762
763/**
764 * pm8001_request_irq - register interrupt
765 * @chip_info: our ha struct.
766 */
767static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
768{
769 struct pci_dev *pdev;
jack_wang97ee2082009-11-05 22:33:51 +0800770 int rc;
jack wangdbf9bfe2009-10-14 16:19:21 +0800771
772 pdev = pm8001_ha->pdev;
773
774#ifdef PM8001_USE_MSIX
Yijing Wange1e819c2013-08-08 21:10:21 +0800775 if (pdev->msix_cap)
Sakthivel K1245ee52013-03-19 17:56:17 +0530776 return pm8001_setup_msix(pm8001_ha);
777 else {
778 PM8001_INIT_DBG(pm8001_ha,
779 pm8001_printk("MSIX not supported!!!\n"));
jack wangdbf9bfe2009-10-14 16:19:21 +0800780 goto intx;
Sakthivel K1245ee52013-03-19 17:56:17 +0530781 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800782#endif
783
784intx:
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400785 /* initialize the INT-X interrupt */
Sakthivel K1245ee52013-03-19 17:56:17 +0530786 rc = request_irq(pdev->irq, pm8001_interrupt_handler_intx, IRQF_SHARED,
787 DRV_NAME, SHOST_TO_SAS_HA(pm8001_ha->shost));
jack wangdbf9bfe2009-10-14 16:19:21 +0800788 return rc;
789}
790
791/**
792 * pm8001_pci_probe - probe supported device
793 * @pdev: pci device which kernel has been prepared for.
794 * @ent: pci device id
795 *
796 * This function is the main initialization function, when register a new
797 * pci driver it is invoked, all struct an hardware initilization should be done
798 * here, also, register interrupt
799 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800800static int pm8001_pci_probe(struct pci_dev *pdev,
801 const struct pci_device_id *ent)
jack wangdbf9bfe2009-10-14 16:19:21 +0800802{
803 unsigned int rc;
804 u32 pci_reg;
Sakthivel K1245ee52013-03-19 17:56:17 +0530805 u8 i = 0;
jack wangdbf9bfe2009-10-14 16:19:21 +0800806 struct pm8001_hba_info *pm8001_ha;
807 struct Scsi_Host *shost = NULL;
808 const struct pm8001_chip_info *chip;
809
810 dev_printk(KERN_INFO, &pdev->dev,
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530811 "pm80xx: driver version %s\n", DRV_VERSION);
jack wangdbf9bfe2009-10-14 16:19:21 +0800812 rc = pci_enable_device(pdev);
813 if (rc)
814 goto err_out_enable;
815 pci_set_master(pdev);
816 /*
817 * Enable pci slot busmaster by setting pci command register.
818 * This is required by FW for Cyclone card.
819 */
820
821 pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
822 pci_reg |= 0x157;
823 pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
824 rc = pci_request_regions(pdev, DRV_NAME);
825 if (rc)
826 goto err_out_disable;
827 rc = pci_go_44(pdev);
828 if (rc)
829 goto err_out_regions;
830
831 shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
832 if (!shost) {
833 rc = -ENOMEM;
834 goto err_out_regions;
835 }
836 chip = &pm8001_chips[ent->driver_data];
837 SHOST_TO_SAS_HA(shost) =
Julia Lawall3dbf6c02009-12-19 08:17:27 +0100838 kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
jack wangdbf9bfe2009-10-14 16:19:21 +0800839 if (!SHOST_TO_SAS_HA(shost)) {
840 rc = -ENOMEM;
841 goto err_out_free_host;
842 }
843
844 rc = pm8001_prep_sas_ha_init(shost, chip);
845 if (rc) {
846 rc = -ENOMEM;
847 goto err_out_free;
848 }
849 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
Sakthivel Ke590adf2013-02-27 20:25:25 +0530850 /* ent->driver variable is used to differentiate between controllers */
851 pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
jack wangdbf9bfe2009-10-14 16:19:21 +0800852 if (!pm8001_ha) {
853 rc = -ENOMEM;
854 goto err_out_free;
855 }
856 list_add_tail(&pm8001_ha->list, &hba_list);
Sakthivel Kf5860992013-04-17 16:37:02 +0530857 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +0800858 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530859 if (rc) {
860 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
861 "chip_init failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +0800862 goto err_out_ha_free;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530863 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800864
865 rc = scsi_add_host(shost, &pdev->dev);
866 if (rc)
867 goto err_out_ha_free;
868 rc = pm8001_request_irq(pm8001_ha);
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530869 if (rc) {
870 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
871 "pm8001_request_irq failed [ret: %d]\n", rc));
jack wangdbf9bfe2009-10-14 16:19:21 +0800872 goto err_out_shost;
Sakthivel Ka70b8fc2013-03-19 18:07:09 +0530873 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800874
Sakthivel Kf74cf272013-02-27 20:27:43 +0530875 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +0530876 if (pm8001_ha->chip_id != chip_8001) {
877 for (i = 1; i < pm8001_ha->number_of_intr; i++)
878 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
Sakthivel Ka6cb3d02013-03-19 18:08:40 +0530879 /* setup thermal configuration. */
880 pm80xx_set_thermal_config(pm8001_ha);
Sakthivel K1245ee52013-03-19 17:56:17 +0530881 }
882
jack wangdbf9bfe2009-10-14 16:19:21 +0800883 pm8001_init_sas_add(pm8001_ha);
Anand Kumar Santhanam27909402013-09-18 13:02:44 +0530884 /* phy setting support for motherboard controller */
885 if (pdev->subsystem_vendor != PCI_VENDOR_ID_ADAPTEC2 &&
Maurizio Lombardif2c6f182014-06-17 13:15:40 +0200886 pdev->subsystem_vendor != 0) {
887 rc = pm8001_get_phy_settings_info(pm8001_ha);
888 if (rc)
889 goto err_out_shost;
890 }
jack wangdbf9bfe2009-10-14 16:19:21 +0800891 pm8001_post_sas_ha_init(shost, chip);
892 rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
893 if (rc)
894 goto err_out_shost;
895 scsi_scan_host(pm8001_ha->shost);
896 return 0;
897
898err_out_shost:
899 scsi_remove_host(pm8001_ha->shost);
900err_out_ha_free:
901 pm8001_free(pm8001_ha);
902err_out_free:
903 kfree(SHOST_TO_SAS_HA(shost));
904err_out_free_host:
905 kfree(shost);
906err_out_regions:
907 pci_release_regions(pdev);
908err_out_disable:
909 pci_disable_device(pdev);
910err_out_enable:
911 return rc;
912}
913
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800914static void pm8001_pci_remove(struct pci_dev *pdev)
jack wangdbf9bfe2009-10-14 16:19:21 +0800915{
916 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
917 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530918 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800919 pm8001_ha = sha->lldd_ha;
jack wangdbf9bfe2009-10-14 16:19:21 +0800920 sas_unregister_ha(sha);
921 sas_remove_host(pm8001_ha->shost);
922 list_del(&pm8001_ha->list);
923 scsi_remove_host(pm8001_ha->shost);
Sakthivel K1245ee52013-03-19 17:56:17 +0530924 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +0530925 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +0800926
927#ifdef PM8001_USE_MSIX
928 for (i = 0; i < pm8001_ha->number_of_intr; i++)
929 synchronize_irq(pm8001_ha->msix_entries[i].vector);
930 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Sakthivel K1245ee52013-03-19 17:56:17 +0530931 free_irq(pm8001_ha->msix_entries[i].vector,
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530932 &(pm8001_ha->irq_vector[i]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800933 pci_disable_msix(pdev);
934#else
935 free_irq(pm8001_ha->irq, sha);
936#endif
937#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530938 /* For non-msix and msix interrupts */
939 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
940 tasklet_kill(&pm8001_ha->tasklet[0]);
941 else
942 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
943 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800944#endif
945 pm8001_free(pm8001_ha);
946 kfree(sha->sas_phy);
947 kfree(sha->sas_port);
948 kfree(sha);
949 pci_release_regions(pdev);
950 pci_disable_device(pdev);
951}
952
953/**
954 * pm8001_pci_suspend - power management suspend main entry point
955 * @pdev: PCI device struct
956 * @state: PM state change to (usually PCI_D3)
957 *
958 * Returns 0 success, anything else error.
959 */
960static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
961{
962 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
963 struct pm8001_hba_info *pm8001_ha;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530964 int i, j;
jack wangdbf9bfe2009-10-14 16:19:21 +0800965 u32 device_state;
966 pm8001_ha = sha->lldd_ha;
Tejun Heo429305e2011-01-24 14:57:29 +0100967 flush_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +0800968 scsi_block_requests(pm8001_ha->shost);
Yijing Wangc8a2ba32013-06-27 15:02:49 +0800969 if (!pdev->pm_cap) {
970 dev_err(&pdev->dev, " PCI PM not supported\n");
jack wangdbf9bfe2009-10-14 16:19:21 +0800971 return -ENODEV;
972 }
Sakthivel K1245ee52013-03-19 17:56:17 +0530973 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
Sakthivel Kf5860992013-04-17 16:37:02 +0530974 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
jack wangdbf9bfe2009-10-14 16:19:21 +0800975#ifdef PM8001_USE_MSIX
976 for (i = 0; i < pm8001_ha->number_of_intr; i++)
977 synchronize_irq(pm8001_ha->msix_entries[i].vector);
978 for (i = 0; i < pm8001_ha->number_of_intr; i++)
Sakthivel K1245ee52013-03-19 17:56:17 +0530979 free_irq(pm8001_ha->msix_entries[i].vector,
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530980 &(pm8001_ha->irq_vector[i]));
jack wangdbf9bfe2009-10-14 16:19:21 +0800981 pci_disable_msix(pdev);
982#else
983 free_irq(pm8001_ha->irq, sha);
984#endif
985#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +0530986 /* For non-msix and msix interrupts */
987 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
988 tasklet_kill(&pm8001_ha->tasklet[0]);
989 else
990 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
991 tasklet_kill(&pm8001_ha->tasklet[j]);
jack wangdbf9bfe2009-10-14 16:19:21 +0800992#endif
993 device_state = pci_choose_state(pdev, state);
994 pm8001_printk("pdev=0x%p, slot=%s, entering "
995 "operating state [D%d]\n", pdev,
996 pm8001_ha->name, device_state);
997 pci_save_state(pdev);
998 pci_disable_device(pdev);
999 pci_set_power_state(pdev, device_state);
1000 return 0;
1001}
1002
1003/**
1004 * pm8001_pci_resume - power management resume main entry point
1005 * @pdev: PCI device struct
1006 *
1007 * Returns 0 success, anything else error.
1008 */
1009static int pm8001_pci_resume(struct pci_dev *pdev)
1010{
1011 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1012 struct pm8001_hba_info *pm8001_ha;
1013 int rc;
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301014 u8 i = 0, j;
jack wangdbf9bfe2009-10-14 16:19:21 +08001015 u32 device_state;
1016 pm8001_ha = sha->lldd_ha;
1017 device_state = pdev->current_state;
1018
1019 pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
1020 "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
1021
1022 pci_set_power_state(pdev, PCI_D0);
1023 pci_enable_wake(pdev, PCI_D0, 0);
1024 pci_restore_state(pdev);
1025 rc = pci_enable_device(pdev);
1026 if (rc) {
1027 pm8001_printk("slot=%s Enable device failed during resume\n",
1028 pm8001_ha->name);
1029 goto err_out_enable;
1030 }
1031
1032 pci_set_master(pdev);
1033 rc = pci_go_44(pdev);
1034 if (rc)
1035 goto err_out_disable;
1036
Sakthivel Kf5860992013-04-17 16:37:02 +05301037 /* chip soft rst only for spc */
1038 if (pm8001_ha->chip_id == chip_8001) {
1039 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1040 PM8001_INIT_DBG(pm8001_ha,
1041 pm8001_printk("chip soft reset successful\n"));
1042 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001043 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1044 if (rc)
1045 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301046
1047 /* disable all the interrupt bits */
1048 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1049
jack wangdbf9bfe2009-10-14 16:19:21 +08001050 rc = pm8001_request_irq(pm8001_ha);
1051 if (rc)
1052 goto err_out_disable;
Sakthivel K1245ee52013-03-19 17:56:17 +05301053#ifdef PM8001_USE_TASKLET
Nikith Ganigarakoppal6cd60b32013-11-11 15:28:14 +05301054 /* Tasklet for non msi-x interrupt handler */
1055 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
1056 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
1057 (unsigned long)&(pm8001_ha->irq_vector[0]));
1058 else
1059 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1060 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
1061 (unsigned long)&(pm8001_ha->irq_vector[j]));
Sakthivel K1245ee52013-03-19 17:56:17 +05301062#endif
Sakthivel Kf74cf272013-02-27 20:27:43 +05301063 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
Sakthivel K1245ee52013-03-19 17:56:17 +05301064 if (pm8001_ha->chip_id != chip_8001) {
1065 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1066 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
1067 }
jack wangdbf9bfe2009-10-14 16:19:21 +08001068 scsi_unblock_requests(pm8001_ha->shost);
1069 return 0;
1070
1071err_out_disable:
1072 scsi_remove_host(pm8001_ha->shost);
1073 pci_disable_device(pdev);
1074err_out_enable:
1075 return rc;
1076}
1077
Sakthivel Ke5742102013-04-17 16:26:36 +05301078/* update of pci device, vendor id and driver data with
1079 * unique value for each of the controller
1080 */
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001081static struct pci_device_id pm8001_pci_table[] = {
Sakthivel Ke5742102013-04-17 16:26:36 +05301082 { PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
Bradley Grovef49d2132013-12-19 10:50:56 -05001083 { PCI_VDEVICE(ATTO, 0x0042), chip_8001 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301084 /* Support for SPC/SPCv/SPCve controllers */
1085 { PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
1086 { PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
1087 { PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
1088 { PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
1089 { PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
1090 { PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
1091 { PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
1092 { PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
1093 { PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301094 { PCI_VDEVICE(PMC_Sierra, 0x8074), chip_8074 },
1095 { PCI_VDEVICE(ADAPTEC2, 0x8074), chip_8074 },
1096 { PCI_VDEVICE(PMC_Sierra, 0x8076), chip_8076 },
1097 { PCI_VDEVICE(ADAPTEC2, 0x8076), chip_8076 },
1098 { PCI_VDEVICE(PMC_Sierra, 0x8077), chip_8077 },
1099 { PCI_VDEVICE(ADAPTEC2, 0x8077), chip_8077 },
Sakthivel Ke5742102013-04-17 16:26:36 +05301100 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1101 PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
1102 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1103 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
1104 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1105 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
1106 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1107 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
1108 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1109 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
1110 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1111 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
1112 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1113 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
1114 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1115 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
1116 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1117 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
1118 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1119 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301120 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1121 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8074 },
1122 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1123 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8076 },
1124 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1125 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8077 },
1126 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1127 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8074 },
1128 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1129 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8076 },
1130 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1131 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8077 },
1132 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1133 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8076 },
1134 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1135 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8077 },
1136 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1137 PCI_VENDOR_ID_ADAPTEC2, 0x0404, 0, 0, chip_8074 },
jack wangdbf9bfe2009-10-14 16:19:21 +08001138 {} /* terminate list */
1139};
1140
1141static struct pci_driver pm8001_pci_driver = {
1142 .name = DRV_NAME,
1143 .id_table = pm8001_pci_table,
1144 .probe = pm8001_pci_probe,
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -08001145 .remove = pm8001_pci_remove,
jack wangdbf9bfe2009-10-14 16:19:21 +08001146 .suspend = pm8001_pci_suspend,
1147 .resume = pm8001_pci_resume,
1148};
1149
1150/**
1151 * pm8001_init - initialize scsi transport template
1152 */
1153static int __init pm8001_init(void)
1154{
Tejun Heo429305e2011-01-24 14:57:29 +01001155 int rc = -ENOMEM;
1156
Sakthivel Ka70b8fc2013-03-19 18:07:09 +05301157 pm8001_wq = alloc_workqueue("pm80xx", 0, 0);
Tejun Heo429305e2011-01-24 14:57:29 +01001158 if (!pm8001_wq)
1159 goto err;
1160
jack wangdbf9bfe2009-10-14 16:19:21 +08001161 pm8001_id = 0;
1162 pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
1163 if (!pm8001_stt)
Tejun Heo429305e2011-01-24 14:57:29 +01001164 goto err_wq;
jack wangdbf9bfe2009-10-14 16:19:21 +08001165 rc = pci_register_driver(&pm8001_pci_driver);
1166 if (rc)
Tejun Heo429305e2011-01-24 14:57:29 +01001167 goto err_tp;
jack wangdbf9bfe2009-10-14 16:19:21 +08001168 return 0;
Tejun Heo429305e2011-01-24 14:57:29 +01001169
1170err_tp:
jack wangdbf9bfe2009-10-14 16:19:21 +08001171 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001172err_wq:
1173 destroy_workqueue(pm8001_wq);
1174err:
jack wangdbf9bfe2009-10-14 16:19:21 +08001175 return rc;
1176}
1177
1178static void __exit pm8001_exit(void)
1179{
1180 pci_unregister_driver(&pm8001_pci_driver);
1181 sas_release_transport(pm8001_stt);
Tejun Heo429305e2011-01-24 14:57:29 +01001182 destroy_workqueue(pm8001_wq);
jack wangdbf9bfe2009-10-14 16:19:21 +08001183}
1184
1185module_init(pm8001_init);
1186module_exit(pm8001_exit);
1187
1188MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301189MODULE_AUTHOR("Anand Kumar Santhanam <AnandKumar.Santhanam@pmcs.com>");
1190MODULE_AUTHOR("Sangeetha Gnanasekaran <Sangeetha.Gnanasekaran@pmcs.com>");
Nikith Ganigarakoppal94f33c12013-11-13 15:35:23 +05301191MODULE_AUTHOR("Nikith Ganigarakoppal <Nikith.Ganigarakoppal@pmcs.com>");
Sakthivel Ke5742102013-04-17 16:26:36 +05301192MODULE_DESCRIPTION(
Anand Kumar Santhanama9a923e2013-09-03 15:09:42 +05301193 "PMC-Sierra PM8001/8081/8088/8089/8074/8076/8077 "
1194 "SAS/SATA controller driver");
jack wangdbf9bfe2009-10-14 16:19:21 +08001195MODULE_VERSION(DRV_VERSION);
1196MODULE_LICENSE("GPL");
1197MODULE_DEVICE_TABLE(pci, pm8001_pci_table);
1198