blob: 2fb95ccb584144fb7516cef663feddb78fc84e91 [file] [log] [blame]
Inki Dae1c248b72011-10-04 19:19:01 +09001/* exynos_drm_fimd.c
2 *
3 * Copyright (C) 2011 Samsung Electronics Co.Ltd
4 * Authors:
5 * Joonyoung Shim <jy0922.shim@samsung.com>
6 * Inki Dae <inki.dae@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 *
13 */
David Howells760285e2012-10-02 18:01:07 +010014#include <drm/drmP.h>
Inki Dae1c248b72011-10-04 19:19:01 +090015
16#include <linux/kernel.h>
Inki Dae1c248b72011-10-04 19:19:01 +090017#include <linux/platform_device.h>
18#include <linux/clk.h>
Sachin Kamat3f1c7812013-08-14 16:38:01 +053019#include <linux/of.h>
Joonyoung Shimd636ead2012-12-14 15:48:25 +090020#include <linux/of_device.h>
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +090021#include <linux/pm_runtime.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090022#include <linux/component.h>
YoungJun Cho3854fab2014-07-17 18:01:21 +090023#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
Inki Dae1c248b72011-10-04 19:19:01 +090025
Vikas Sajjan7f4596f2013-03-07 12:15:21 +053026#include <video/of_display_timing.h>
Andrzej Hajda111e6052013-08-21 16:22:01 +020027#include <video/of_videomode.h>
Leela Krishna Amudala5a213a52012-08-08 09:44:49 +090028#include <video/samsung_fimd.h>
Inki Dae1c248b72011-10-04 19:19:01 +090029#include <drm/exynos_drm.h>
Inki Dae1c248b72011-10-04 19:19:01 +090030
31#include "exynos_drm_drv.h"
32#include "exynos_drm_fbdev.h"
33#include "exynos_drm_crtc.h"
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +090034#include "exynos_drm_plane.h"
Inki Daebcc5cd1c2012-10-19 17:16:36 +090035#include "exynos_drm_iommu.h"
Inki Dae1c248b72011-10-04 19:19:01 +090036
37/*
Sachin Kamatb8654b32013-09-19 10:39:44 +053038 * FIMD stands for Fully Interactive Mobile Display and
Inki Dae1c248b72011-10-04 19:19:01 +090039 * as a display controller, it transfers contents drawn on memory
40 * to a LCD Panel through Display Interfaces such as RGB or
41 * CPU Interface.
42 */
43
Andrzej Hajda111e6052013-08-21 16:22:01 +020044#define FIMD_DEFAULT_FRAMERATE 60
Rahul Sharma66367462014-05-07 16:55:22 +053045#define MIN_FB_WIDTH_FOR_16WORD_BURST 128
Andrzej Hajda111e6052013-08-21 16:22:01 +020046
Inki Dae1c248b72011-10-04 19:19:01 +090047/* position control register for hardware window 0, 2 ~ 4.*/
48#define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
49#define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050050/*
51 * size control register for hardware windows 0 and alpha control register
52 * for hardware windows 1 ~ 4
53 */
54#define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
55/* size control register for hardware windows 1 ~ 2. */
Inki Dae1c248b72011-10-04 19:19:01 +090056#define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
57
Gustavo Padovan453b44a2015-04-01 13:02:05 -030058#define VIDWnALPHA0(win) (VIDW_ALPHA + 0x00 + (win) * 8)
59#define VIDWnALPHA1(win) (VIDW_ALPHA + 0x04 + (win) * 8)
60
Inki Dae1c248b72011-10-04 19:19:01 +090061#define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
62#define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
63#define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
64
65/* color key control register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050066#define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090067/* color key value register for hardware window 1 ~ 4. */
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -050068#define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
Inki Dae1c248b72011-10-04 19:19:01 +090069
YoungJun Cho3854fab2014-07-17 18:01:21 +090070/* I80 / RGB trigger control register */
71#define TRIGCON 0x1A4
72#define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
73#define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
74
75/* display mode change control register except exynos4 */
76#define VIDOUT_CON 0x000
77#define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
78
79/* I80 interface control for main LDI register */
80#define I80IFCONFAx(x) (0x1B0 + (x) * 4)
81#define I80IFCONFBx(x) (0x1B8 + (x) * 4)
82#define LCD_CS_SETUP(x) ((x) << 16)
83#define LCD_WR_SETUP(x) ((x) << 12)
84#define LCD_WR_ACTIVE(x) ((x) << 8)
85#define LCD_WR_HOLD(x) ((x) << 4)
86#define I80IFEN_ENABLE (1 << 0)
87
Inki Dae1c248b72011-10-04 19:19:01 +090088/* FIMD has totally five hardware windows. */
89#define WINDOWS_NR 5
90
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +053091struct fimd_driver_data {
92 unsigned int timing_base;
YoungJun Cho3854fab2014-07-17 18:01:21 +090093 unsigned int lcdblk_offset;
94 unsigned int lcdblk_vt_shift;
95 unsigned int lcdblk_bypass_shift;
Tomasz Figade7af102013-05-01 21:02:27 +020096
97 unsigned int has_shadowcon:1;
Tomasz Figa411d9ed2013-05-01 21:02:28 +020098 unsigned int has_clksel:1;
Inki Dae5cc46212013-08-20 14:28:56 +090099 unsigned int has_limited_fmt:1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900100 unsigned int has_vidoutcon:1;
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900101 unsigned int has_vtsel:1;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530102};
103
Tomasz Figa725ddea2013-05-01 21:02:29 +0200104static struct fimd_driver_data s3c64xx_fimd_driver_data = {
105 .timing_base = 0x0,
106 .has_clksel = 1,
Inki Dae5cc46212013-08-20 14:28:56 +0900107 .has_limited_fmt = 1,
Tomasz Figa725ddea2013-05-01 21:02:29 +0200108};
109
Inki Daed6ce7b52014-08-18 16:53:19 +0900110static struct fimd_driver_data exynos3_fimd_driver_data = {
111 .timing_base = 0x20000,
112 .lcdblk_offset = 0x210,
113 .lcdblk_bypass_shift = 1,
114 .has_shadowcon = 1,
115 .has_vidoutcon = 1,
116};
117
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530118static struct fimd_driver_data exynos4_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530119 .timing_base = 0x0,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900120 .lcdblk_offset = 0x210,
121 .lcdblk_vt_shift = 10,
122 .lcdblk_bypass_shift = 1,
Tomasz Figade7af102013-05-01 21:02:27 +0200123 .has_shadowcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900124 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530125};
126
YoungJun Chodcb622a2014-11-07 15:12:25 +0900127static struct fimd_driver_data exynos4415_fimd_driver_data = {
128 .timing_base = 0x20000,
129 .lcdblk_offset = 0x210,
130 .lcdblk_vt_shift = 10,
131 .lcdblk_bypass_shift = 1,
132 .has_shadowcon = 1,
133 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900134 .has_vtsel = 1,
YoungJun Chodcb622a2014-11-07 15:12:25 +0900135};
136
Sachin Kamat6ecf18f2012-11-19 15:22:54 +0530137static struct fimd_driver_data exynos5_fimd_driver_data = {
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530138 .timing_base = 0x20000,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900139 .lcdblk_offset = 0x214,
140 .lcdblk_vt_shift = 24,
141 .lcdblk_bypass_shift = 15,
Tomasz Figade7af102013-05-01 21:02:27 +0200142 .has_shadowcon = 1,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900143 .has_vidoutcon = 1,
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900144 .has_vtsel = 1,
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530145};
146
Inki Dae1c248b72011-10-04 19:19:01 +0900147struct fimd_context {
Sean Paulbb7704d2014-01-30 16:19:06 -0500148 struct device *dev;
Sean Paul40c8ab42014-01-30 16:19:04 -0500149 struct drm_device *drm_dev;
Gustavo Padovan93bca242015-01-18 18:16:23 +0900150 struct exynos_drm_crtc *crtc;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900151 struct exynos_drm_plane planes[WINDOWS_NR];
Inki Dae1c248b72011-10-04 19:19:01 +0900152 struct clk *bus_clk;
153 struct clk *lcd_clk;
Inki Dae1c248b72011-10-04 19:19:01 +0900154 void __iomem *regs;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900155 struct regmap *sysreg;
Inki Dae1c248b72011-10-04 19:19:01 +0900156 unsigned int default_win;
157 unsigned long irq_flags;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900158 u32 vidcon0;
Inki Dae1c248b72011-10-04 19:19:01 +0900159 u32 vidcon1;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900160 u32 vidout_con;
161 u32 i80ifcon;
162 bool i80_if;
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900163 bool suspended;
Sean Paul080be03d2014-02-19 21:02:55 +0900164 int pipe;
Prathyush K01ce1132012-12-06 20:16:04 +0530165 wait_queue_head_t wait_vsync_queue;
166 atomic_t wait_vsync_event;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900167 atomic_t win_updated;
168 atomic_t triggering;
Inki Dae1c248b72011-10-04 19:19:01 +0900169
Andrzej Hajda562ad9f2013-08-21 16:22:03 +0200170 struct exynos_drm_panel_info panel;
Tomasz Figa18873462013-05-01 21:02:26 +0200171 struct fimd_driver_data *driver_data;
Andrzej Hajda000cc922014-04-03 16:26:00 +0200172 struct exynos_drm_display *display;
Inki Dae1c248b72011-10-04 19:19:01 +0900173};
174
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900175static const struct of_device_id fimd_driver_dt_match[] = {
Tomasz Figa725ddea2013-05-01 21:02:29 +0200176 { .compatible = "samsung,s3c6400-fimd",
177 .data = &s3c64xx_fimd_driver_data },
Inki Daed6ce7b52014-08-18 16:53:19 +0900178 { .compatible = "samsung,exynos3250-fimd",
179 .data = &exynos3_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530180 { .compatible = "samsung,exynos4210-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900181 .data = &exynos4_fimd_driver_data },
YoungJun Chodcb622a2014-11-07 15:12:25 +0900182 { .compatible = "samsung,exynos4415-fimd",
183 .data = &exynos4415_fimd_driver_data },
Vikas Sajjan5830daf2013-02-27 16:02:58 +0530184 { .compatible = "samsung,exynos5250-fimd",
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900185 .data = &exynos5_fimd_driver_data },
186 {},
187};
Sjoerd Simons0262cee2014-07-30 11:28:31 +0900188MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900189
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530190static inline struct fimd_driver_data *drm_fimd_get_driver_data(
191 struct platform_device *pdev)
192{
Joonyoung Shimd636ead2012-12-14 15:48:25 +0900193 const struct of_device_id *of_id =
194 of_match_device(fimd_driver_dt_match, &pdev->dev);
195
Sachin Kamat2d3f1732013-08-28 10:47:58 +0530196 return (struct fimd_driver_data *)of_id->data;
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530197}
198
Gustavo Padovan93bca242015-01-18 18:16:23 +0900199static void fimd_wait_for_vblank(struct exynos_drm_crtc *crtc)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900200{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900201 struct fimd_context *ctx = crtc->ctx;
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900202
203 if (ctx->suspended)
204 return;
205
206 atomic_set(&ctx->wait_vsync_event, 1);
207
208 /*
209 * wait for FIMD to signal VSYNC interrupt or return after
210 * timeout which is set to 50ms (refresh rate of 20).
211 */
212 if (!wait_event_timeout(ctx->wait_vsync_queue,
213 !atomic_read(&ctx->wait_vsync_event),
214 HZ/20))
215 DRM_DEBUG_KMS("vblank wait timed out.\n");
216}
217
YoungJun Chof181a542014-11-17 22:00:10 +0900218static void fimd_enable_video_output(struct fimd_context *ctx, int win,
219 bool enable)
220{
221 u32 val = readl(ctx->regs + WINCON(win));
222
223 if (enable)
224 val |= WINCONx_ENWIN;
225 else
226 val &= ~WINCONx_ENWIN;
227
228 writel(val, ctx->regs + WINCON(win));
229}
230
YoungJun Cho999d8b32014-11-17 22:00:11 +0900231static void fimd_enable_shadow_channel_path(struct fimd_context *ctx, int win,
232 bool enable)
233{
234 u32 val = readl(ctx->regs + SHADOWCON);
235
236 if (enable)
237 val |= SHADOWCON_CHx_ENABLE(win);
238 else
239 val &= ~SHADOWCON_CHx_ENABLE(win);
240
241 writel(val, ctx->regs + SHADOWCON);
242}
243
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900244static void fimd_clear_channel(struct fimd_context *ctx)
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900245{
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900246 int win, ch_enabled = 0;
247
248 DRM_DEBUG_KMS("%s\n", __FILE__);
249
250 /* Check if any channel is enabled. */
251 for (win = 0; win < WINDOWS_NR; win++) {
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900252 u32 val = readl(ctx->regs + WINCON(win));
253
254 if (val & WINCONx_ENWIN) {
YoungJun Chof181a542014-11-17 22:00:10 +0900255 fimd_enable_video_output(ctx, win, false);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900256
YoungJun Cho999d8b32014-11-17 22:00:11 +0900257 if (ctx->driver_data->has_shadowcon)
258 fimd_enable_shadow_channel_path(ctx, win,
259 false);
260
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900261 ch_enabled = 1;
262 }
263 }
264
265 /* Wait for vsync, as disable channel takes effect at next vsync */
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900266 if (ch_enabled) {
267 unsigned int state = ctx->suspended;
268
269 ctx->suspended = 0;
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900270 fimd_wait_for_vblank(ctx->crtc);
Marek Szyprowskieb8a3bf2014-09-01 22:27:10 +0900271 ctx->suspended = state;
272 }
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900273}
274
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900275static int fimd_iommu_attach_devices(struct fimd_context *ctx,
Inki Daef37cd5e2014-05-09 14:25:20 +0900276 struct drm_device *drm_dev)
Sean Paul40c8ab42014-01-30 16:19:04 -0500277{
Sean Paul080be03d2014-02-19 21:02:55 +0900278
Sean Paul080be03d2014-02-19 21:02:55 +0900279 /* attach this sub driver to iommu mapping if supported. */
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900280 if (is_drm_iommu_supported(ctx->drm_dev)) {
Ajay Kumarefa75bc2015-01-12 01:57:07 +0900281 int ret;
282
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900283 /*
284 * If any channel is already active, iommu will throw
285 * a PAGE FAULT when enabled. So clear any channel if enabled.
286 */
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900287 fimd_clear_channel(ctx);
Ajay Kumarefa75bc2015-01-12 01:57:07 +0900288 ret = drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
289 if (ret) {
290 DRM_ERROR("drm_iommu_attach failed.\n");
291 return ret;
292 }
293
Akshu Agrawalf13bdbd2014-04-28 21:26:39 +0900294 }
Sean Paul40c8ab42014-01-30 16:19:04 -0500295
296 return 0;
297}
298
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +0900299static void fimd_iommu_detach_devices(struct fimd_context *ctx)
Inki Daeec05da92011-12-06 11:06:54 +0900300{
Sean Paul080be03d2014-02-19 21:02:55 +0900301 /* detach this sub driver from iommu mapping if supported. */
302 if (is_drm_iommu_supported(ctx->drm_dev))
303 drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
Inki Daeec05da92011-12-06 11:06:54 +0900304}
305
Sean Paula968e722014-01-30 16:19:20 -0500306static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
307 const struct drm_display_mode *mode)
308{
309 unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
310 u32 clkdiv;
311
YoungJun Cho3854fab2014-07-17 18:01:21 +0900312 if (ctx->i80_if) {
313 /*
314 * The frame done interrupt should be occurred prior to the
315 * next TE signal.
316 */
317 ideal_clk *= 2;
318 }
319
Sean Paula968e722014-01-30 16:19:20 -0500320 /* Find the clock divider value that gets us closest to ideal_clk */
321 clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
322
323 return (clkdiv < 0x100) ? clkdiv : 0xff;
324}
325
Gustavo Padovan93bca242015-01-18 18:16:23 +0900326static bool fimd_mode_fixup(struct exynos_drm_crtc *crtc,
Sean Paula968e722014-01-30 16:19:20 -0500327 const struct drm_display_mode *mode,
328 struct drm_display_mode *adjusted_mode)
329{
330 if (adjusted_mode->vrefresh == 0)
331 adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
332
333 return true;
334}
335
Gustavo Padovan93bca242015-01-18 18:16:23 +0900336static void fimd_commit(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900337{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900338 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovana8dc5ed2014-11-27 16:28:44 -0200339 struct drm_display_mode *mode = &crtc->base.mode;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900340 struct fimd_driver_data *driver_data = ctx->driver_data;
341 void *timing_base = ctx->regs + driver_data->timing_base;
342 u32 val, clkdiv;
Inki Dae1c248b72011-10-04 19:19:01 +0900343
Inki Daee30d4bc2011-12-12 16:35:20 +0900344 if (ctx->suspended)
345 return;
346
Sean Paula968e722014-01-30 16:19:20 -0500347 /* nothing to do if we haven't set the mode yet */
348 if (mode->htotal == 0 || mode->vtotal == 0)
349 return;
350
YoungJun Cho3854fab2014-07-17 18:01:21 +0900351 if (ctx->i80_if) {
352 val = ctx->i80ifcon | I80IFEN_ENABLE;
353 writel(val, timing_base + I80IFCONFAx(0));
Inki Dae1c248b72011-10-04 19:19:01 +0900354
YoungJun Cho3854fab2014-07-17 18:01:21 +0900355 /* disable auto frame rate */
356 writel(0, timing_base + I80IFCONFBx(0));
Sean Paula968e722014-01-30 16:19:20 -0500357
YoungJun Cho3854fab2014-07-17 18:01:21 +0900358 /* set video type selection to I80 interface */
Joonyoung Shim3c3c9c12014-11-14 11:36:02 +0900359 if (driver_data->has_vtsel && ctx->sysreg &&
360 regmap_update_bits(ctx->sysreg,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900361 driver_data->lcdblk_offset,
362 0x3 << driver_data->lcdblk_vt_shift,
363 0x1 << driver_data->lcdblk_vt_shift)) {
364 DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
365 return;
366 }
367 } else {
368 int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
369 u32 vidcon1;
Inki Dae1c248b72011-10-04 19:19:01 +0900370
YoungJun Cho3854fab2014-07-17 18:01:21 +0900371 /* setup polarity values */
372 vidcon1 = ctx->vidcon1;
373 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
374 vidcon1 |= VIDCON1_INV_VSYNC;
375 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
376 vidcon1 |= VIDCON1_INV_HSYNC;
377 writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
Sean Paula968e722014-01-30 16:19:20 -0500378
YoungJun Cho3854fab2014-07-17 18:01:21 +0900379 /* setup vertical timing values. */
380 vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
381 vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
382 vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
383
384 val = VIDTCON0_VBPD(vbpd - 1) |
385 VIDTCON0_VFPD(vfpd - 1) |
386 VIDTCON0_VSPW(vsync_len - 1);
387 writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
388
389 /* setup horizontal timing values. */
390 hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
391 hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
392 hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
393
394 val = VIDTCON1_HBPD(hbpd - 1) |
395 VIDTCON1_HFPD(hfpd - 1) |
396 VIDTCON1_HSPW(hsync_len - 1);
397 writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
398 }
399
400 if (driver_data->has_vidoutcon)
401 writel(ctx->vidout_con, timing_base + VIDOUT_CON);
402
403 /* set bypass selection */
404 if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
405 driver_data->lcdblk_offset,
406 0x1 << driver_data->lcdblk_bypass_shift,
407 0x1 << driver_data->lcdblk_bypass_shift)) {
408 DRM_ERROR("Failed to update sysreg for bypass setting.\n");
409 return;
410 }
Inki Dae1c248b72011-10-04 19:19:01 +0900411
412 /* setup horizontal and vertical display size. */
Sean Paula968e722014-01-30 16:19:20 -0500413 val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
414 VIDTCON2_HOZVAL(mode->hdisplay - 1) |
415 VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
416 VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
Leela Krishna Amudalae2e13382012-09-21 16:52:15 +0530417 writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
Inki Dae1c248b72011-10-04 19:19:01 +0900418
Inki Dae1c248b72011-10-04 19:19:01 +0900419 /*
420 * fields of register with prefix '_F' would be updated
421 * at vsync(same as dma start)
422 */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900423 val = ctx->vidcon0;
424 val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
Andrzej Hajda1d531062014-03-20 17:09:00 +0900425
426 if (ctx->driver_data->has_clksel)
427 val |= VIDCON0_CLKSEL_LCD;
428
429 clkdiv = fimd_calc_clkdiv(ctx, mode);
430 if (clkdiv > 1)
431 val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
432
Inki Dae1c248b72011-10-04 19:19:01 +0900433 writel(val, ctx->regs + VIDCON0);
434}
435
Gustavo Padovan93bca242015-01-18 18:16:23 +0900436static int fimd_enable_vblank(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900437{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900438 struct fimd_context *ctx = crtc->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900439 u32 val;
440
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900441 if (ctx->suspended)
442 return -EPERM;
443
Inki Dae1c248b72011-10-04 19:19:01 +0900444 if (!test_and_set_bit(0, &ctx->irq_flags)) {
445 val = readl(ctx->regs + VIDINTCON0);
446
447 val |= VIDINTCON0_INT_ENABLE;
Inki Dae1c248b72011-10-04 19:19:01 +0900448
YoungJun Cho1c905d92014-11-17 22:00:12 +0900449 if (ctx->i80_if) {
450 val |= VIDINTCON0_INT_I80IFDONE;
451 val |= VIDINTCON0_INT_SYSMAINCON;
452 val &= ~VIDINTCON0_INT_SYSSUBCON;
453 } else {
454 val |= VIDINTCON0_INT_FRAME;
455
456 val &= ~VIDINTCON0_FRAMESEL0_MASK;
457 val |= VIDINTCON0_FRAMESEL0_VSYNC;
458 val &= ~VIDINTCON0_FRAMESEL1_MASK;
459 val |= VIDINTCON0_FRAMESEL1_NONE;
460 }
Inki Dae1c248b72011-10-04 19:19:01 +0900461
462 writel(val, ctx->regs + VIDINTCON0);
463 }
464
465 return 0;
466}
467
Gustavo Padovan93bca242015-01-18 18:16:23 +0900468static void fimd_disable_vblank(struct exynos_drm_crtc *crtc)
Inki Dae1c248b72011-10-04 19:19:01 +0900469{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900470 struct fimd_context *ctx = crtc->ctx;
Inki Dae1c248b72011-10-04 19:19:01 +0900471 u32 val;
472
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +0900473 if (ctx->suspended)
474 return;
475
Inki Dae1c248b72011-10-04 19:19:01 +0900476 if (test_and_clear_bit(0, &ctx->irq_flags)) {
477 val = readl(ctx->regs + VIDINTCON0);
478
Inki Dae1c248b72011-10-04 19:19:01 +0900479 val &= ~VIDINTCON0_INT_ENABLE;
480
YoungJun Cho1c905d92014-11-17 22:00:12 +0900481 if (ctx->i80_if) {
482 val &= ~VIDINTCON0_INT_I80IFDONE;
483 val &= ~VIDINTCON0_INT_SYSMAINCON;
484 val &= ~VIDINTCON0_INT_SYSSUBCON;
485 } else
486 val &= ~VIDINTCON0_INT_FRAME;
487
Inki Dae1c248b72011-10-04 19:19:01 +0900488 writel(val, ctx->regs + VIDINTCON0);
489 }
490}
491
Sean Paulbb7704d2014-01-30 16:19:06 -0500492static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900493{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900494 struct exynos_drm_plane *plane = &ctx->planes[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900495 unsigned long val;
496
Inki Dae1c248b72011-10-04 19:19:01 +0900497 val = WINCONx_ENWIN;
498
Inki Dae5cc46212013-08-20 14:28:56 +0900499 /*
500 * In case of s3c64xx, window 0 doesn't support alpha channel.
501 * So the request format is ARGB8888 then change it to XRGB8888.
502 */
503 if (ctx->driver_data->has_limited_fmt && !win) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900504 if (plane->pixel_format == DRM_FORMAT_ARGB8888)
505 plane->pixel_format = DRM_FORMAT_XRGB8888;
Inki Dae5cc46212013-08-20 14:28:56 +0900506 }
507
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900508 switch (plane->pixel_format) {
Inki Daea4f38a82013-08-20 13:51:02 +0900509 case DRM_FORMAT_C8:
Inki Dae1c248b72011-10-04 19:19:01 +0900510 val |= WINCON0_BPPMODE_8BPP_PALETTE;
511 val |= WINCONx_BURSTLEN_8WORD;
512 val |= WINCONx_BYTSWP;
513 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900514 case DRM_FORMAT_XRGB1555:
515 val |= WINCON0_BPPMODE_16BPP_1555;
516 val |= WINCONx_HAWSWP;
517 val |= WINCONx_BURSTLEN_16WORD;
518 break;
519 case DRM_FORMAT_RGB565:
Inki Dae1c248b72011-10-04 19:19:01 +0900520 val |= WINCON0_BPPMODE_16BPP_565;
521 val |= WINCONx_HAWSWP;
522 val |= WINCONx_BURSTLEN_16WORD;
523 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900524 case DRM_FORMAT_XRGB8888:
Inki Dae1c248b72011-10-04 19:19:01 +0900525 val |= WINCON0_BPPMODE_24BPP_888;
526 val |= WINCONx_WSWP;
527 val |= WINCONx_BURSTLEN_16WORD;
528 break;
Inki Daea4f38a82013-08-20 13:51:02 +0900529 case DRM_FORMAT_ARGB8888:
530 val |= WINCON1_BPPMODE_25BPP_A1888
Inki Dae1c248b72011-10-04 19:19:01 +0900531 | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
532 val |= WINCONx_WSWP;
533 val |= WINCONx_BURSTLEN_16WORD;
534 break;
535 default:
536 DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
537
538 val |= WINCON0_BPPMODE_24BPP_888;
539 val |= WINCONx_WSWP;
540 val |= WINCONx_BURSTLEN_16WORD;
541 break;
542 }
543
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900544 DRM_DEBUG_KMS("bpp = %d\n", plane->bpp);
Inki Dae1c248b72011-10-04 19:19:01 +0900545
Rahul Sharma66367462014-05-07 16:55:22 +0530546 /*
547 * In case of exynos, setting dma-burst to 16Word causes permanent
548 * tearing for very small buffers, e.g. cursor buffer. Burst Mode
Gustavo Padovan8837dee2014-11-03 18:13:27 -0200549 * switching which is based on plane size is not recommended as
550 * plane size varies alot towards the end of the screen and rapid
Rahul Sharma66367462014-05-07 16:55:22 +0530551 * movement causes unstable DMA which results into iommu crash/tear.
552 */
553
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900554 if (plane->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
Rahul Sharma66367462014-05-07 16:55:22 +0530555 val &= ~WINCONx_BURSTLEN_MASK;
556 val |= WINCONx_BURSTLEN_4WORD;
557 }
558
Inki Dae1c248b72011-10-04 19:19:01 +0900559 writel(val, ctx->regs + WINCON(win));
Gustavo Padovan453b44a2015-04-01 13:02:05 -0300560
561 /* hardware window 0 doesn't support alpha channel. */
562 if (win != 0) {
563 /* OSD alpha */
564 val = VIDISD14C_ALPHA0_R(0xf) |
565 VIDISD14C_ALPHA0_G(0xf) |
566 VIDISD14C_ALPHA0_B(0xf) |
567 VIDISD14C_ALPHA1_R(0xf) |
568 VIDISD14C_ALPHA1_G(0xf) |
569 VIDISD14C_ALPHA1_B(0xf);
570
571 writel(val, ctx->regs + VIDOSD_C(win));
572
573 val = VIDW_ALPHA_R(0xf) | VIDW_ALPHA_G(0xf) |
574 VIDW_ALPHA_G(0xf);
575 writel(val, ctx->regs + VIDWnALPHA0(win));
576 writel(val, ctx->regs + VIDWnALPHA1(win));
577 }
Inki Dae1c248b72011-10-04 19:19:01 +0900578}
579
Sean Paulbb7704d2014-01-30 16:19:06 -0500580static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900581{
Inki Dae1c248b72011-10-04 19:19:01 +0900582 unsigned int keycon0 = 0, keycon1 = 0;
583
Inki Dae1c248b72011-10-04 19:19:01 +0900584 keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
585 WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
586
587 keycon1 = WxKEYCON1_COLVAL(0xffffffff);
588
589 writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
590 writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
591}
592
Tomasz Figade7af102013-05-01 21:02:27 +0200593/**
594 * shadow_protect_win() - disable updating values from shadow registers at vsync
595 *
596 * @win: window to protect registers for
597 * @protect: 1 to protect (disable updates)
598 */
599static void fimd_shadow_protect_win(struct fimd_context *ctx,
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900600 unsigned int win, bool protect)
Tomasz Figade7af102013-05-01 21:02:27 +0200601{
602 u32 reg, bits, val;
603
604 if (ctx->driver_data->has_shadowcon) {
605 reg = SHADOWCON;
606 bits = SHADOWCON_WINx_PROTECT(win);
607 } else {
608 reg = PRTCON;
609 bits = PRTCON_PROTECT;
610 }
611
612 val = readl(ctx->regs + reg);
613 if (protect)
614 val |= bits;
615 else
616 val &= ~bits;
617 writel(val, ctx->regs + reg);
618}
619
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900620static void fimd_win_commit(struct exynos_drm_crtc *crtc, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900621{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900622 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900623 struct exynos_drm_plane *plane;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900624 dma_addr_t dma_addr;
625 unsigned long val, size, offset;
626 unsigned int last_x, last_y, buf_offsize, line_size;
Inki Dae1c248b72011-10-04 19:19:01 +0900627
Inki Daee30d4bc2011-12-12 16:35:20 +0900628 if (ctx->suspended)
629 return;
630
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200631 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900632 return;
633
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900634 plane = &ctx->planes[win];
Inki Dae1c248b72011-10-04 19:19:01 +0900635
Sean Paula43b9332014-01-30 16:19:26 -0500636 /* If suspended, enable this on resume */
637 if (ctx->suspended) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900638 plane->resume = true;
Sean Paula43b9332014-01-30 16:19:26 -0500639 return;
640 }
641
Inki Dae1c248b72011-10-04 19:19:01 +0900642 /*
Tomasz Figade7af102013-05-01 21:02:27 +0200643 * SHADOWCON/PRTCON register is used for enabling timing.
Inki Dae1c248b72011-10-04 19:19:01 +0900644 *
645 * for example, once only width value of a register is set,
646 * if the dma is started then fimd hardware could malfunction so
647 * with protect window setting, the register fields with prefix '_F'
648 * wouldn't be updated at vsync also but updated once unprotect window
649 * is set.
650 */
651
652 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200653 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900654
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900655
Joonyoung Shimcb8a3db2015-04-07 15:59:38 +0900656 offset = plane->src_x * (plane->bpp >> 3);
657 offset += plane->src_y * plane->pitch;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900658
Inki Dae1c248b72011-10-04 19:19:01 +0900659 /* buffer start address */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900660 dma_addr = plane->dma_addr[0] + offset;
661 val = (unsigned long)dma_addr;
Inki Dae1c248b72011-10-04 19:19:01 +0900662 writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
663
664 /* buffer end address */
Daniel Stone68a29132015-04-08 16:39:06 +0100665 size = plane->pitch * plane->crtc_height;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900666 val = (unsigned long)(dma_addr + size);
Inki Dae1c248b72011-10-04 19:19:01 +0900667 writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
668
669 DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900670 (unsigned long)dma_addr, val, size);
Inki Dae19c8b832011-10-14 13:29:46 +0900671 DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900672 plane->crtc_width, plane->crtc_height);
Inki Dae1c248b72011-10-04 19:19:01 +0900673
674 /* buffer size */
Daniel Stone68a29132015-04-08 16:39:06 +0100675 buf_offsize = plane->pitch - (plane->crtc_width * (plane->bpp >> 3));
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900676 line_size = plane->crtc_width * (plane->bpp >> 3);
677 val = VIDW_BUF_SIZE_OFFSET(buf_offsize) |
678 VIDW_BUF_SIZE_PAGEWIDTH(line_size) |
679 VIDW_BUF_SIZE_OFFSET_E(buf_offsize) |
680 VIDW_BUF_SIZE_PAGEWIDTH_E(line_size);
Inki Dae1c248b72011-10-04 19:19:01 +0900681 writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
682
683 /* OSD position */
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900684 val = VIDOSDxA_TOPLEFT_X(plane->crtc_x) |
685 VIDOSDxA_TOPLEFT_Y(plane->crtc_y) |
686 VIDOSDxA_TOPLEFT_X_E(plane->crtc_x) |
687 VIDOSDxA_TOPLEFT_Y_E(plane->crtc_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900688 writel(val, ctx->regs + VIDOSD_A(win));
689
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900690 last_x = plane->crtc_x + plane->crtc_width;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900691 if (last_x)
692 last_x--;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900693 last_y = plane->crtc_y + plane->crtc_height;
Joonyoung Shimf56aad32012-12-14 15:48:23 +0900694 if (last_y)
695 last_y--;
696
Joonyoung Shimca555e52012-12-14 15:48:24 +0900697 val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
698 VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
699
Inki Dae1c248b72011-10-04 19:19:01 +0900700 writel(val, ctx->regs + VIDOSD_B(win));
701
Inki Dae19c8b832011-10-14 13:29:46 +0900702 DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900703 plane->crtc_x, plane->crtc_y, last_x, last_y);
Inki Dae1c248b72011-10-04 19:19:01 +0900704
Inki Dae1c248b72011-10-04 19:19:01 +0900705 /* OSD size */
706 if (win != 3 && win != 4) {
707 u32 offset = VIDOSD_D(win);
708 if (win == 0)
Leela Krishna Amudala0f10cf12013-03-07 23:28:52 -0500709 offset = VIDOSD_C(win);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900710 val = plane->crtc_width * plane->crtc_height;
Inki Dae1c248b72011-10-04 19:19:01 +0900711 writel(val, ctx->regs + offset);
712
713 DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
714 }
715
Sean Paulbb7704d2014-01-30 16:19:06 -0500716 fimd_win_set_pixfmt(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900717
718 /* hardware window 0 doesn't support color key. */
719 if (win != 0)
Sean Paulbb7704d2014-01-30 16:19:06 -0500720 fimd_win_set_colkey(ctx, win);
Inki Dae1c248b72011-10-04 19:19:01 +0900721
YoungJun Chof181a542014-11-17 22:00:10 +0900722 fimd_enable_video_output(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900723
YoungJun Cho999d8b32014-11-17 22:00:11 +0900724 if (ctx->driver_data->has_shadowcon)
725 fimd_enable_shadow_channel_path(ctx, win, true);
Inki Daeec05da92011-12-06 11:06:54 +0900726
YoungJun Cho74944a582014-11-17 22:00:09 +0900727 /* Enable DMA channel and unprotect windows */
728 fimd_shadow_protect_win(ctx, win, false);
729
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900730 plane->enabled = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900731
732 if (ctx->i80_if)
733 atomic_set(&ctx->win_updated, 1);
Inki Dae1c248b72011-10-04 19:19:01 +0900734}
735
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +0900736static void fimd_win_disable(struct exynos_drm_crtc *crtc, unsigned int win)
Inki Dae1c248b72011-10-04 19:19:01 +0900737{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900738 struct fimd_context *ctx = crtc->ctx;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900739 struct exynos_drm_plane *plane;
Joonyoung Shim864ee9e2011-12-08 17:54:07 +0900740
Krzysztof Kozlowski37b006e2013-05-27 11:56:26 +0200741 if (win < 0 || win >= WINDOWS_NR)
Inki Dae1c248b72011-10-04 19:19:01 +0900742 return;
743
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900744 plane = &ctx->planes[win];
Inki Daeec05da92011-12-06 11:06:54 +0900745
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530746 if (ctx->suspended) {
747 /* do not resume this window*/
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900748 plane->resume = false;
Prathyush Kdb7e55a2012-12-06 20:16:06 +0530749 return;
750 }
751
Inki Dae1c248b72011-10-04 19:19:01 +0900752 /* protect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200753 fimd_shadow_protect_win(ctx, win, true);
Inki Dae1c248b72011-10-04 19:19:01 +0900754
YoungJun Chof181a542014-11-17 22:00:10 +0900755 fimd_enable_video_output(ctx, win, false);
Inki Dae1c248b72011-10-04 19:19:01 +0900756
YoungJun Cho999d8b32014-11-17 22:00:11 +0900757 if (ctx->driver_data->has_shadowcon)
758 fimd_enable_shadow_channel_path(ctx, win, false);
Tomasz Figade7af102013-05-01 21:02:27 +0200759
YoungJun Cho999d8b32014-11-17 22:00:11 +0900760 /* unprotect windows */
Tomasz Figade7af102013-05-01 21:02:27 +0200761 fimd_shadow_protect_win(ctx, win, false);
Inki Daeec05da92011-12-06 11:06:54 +0900762
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900763 plane->enabled = false;
Inki Dae1c248b72011-10-04 19:19:01 +0900764}
765
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900766static void fimd_window_suspend(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500767{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900768 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500769 int i;
770
771 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900772 plane = &ctx->planes[i];
773 plane->resume = plane->enabled;
774 if (plane->enabled)
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900775 fimd_win_disable(ctx->crtc, i);
Sean Paula43b9332014-01-30 16:19:26 -0500776 }
Sean Paula43b9332014-01-30 16:19:26 -0500777}
778
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900779static void fimd_window_resume(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500780{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900781 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500782 int i;
783
784 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900785 plane = &ctx->planes[i];
786 plane->enabled = plane->resume;
787 plane->resume = false;
Sean Paula43b9332014-01-30 16:19:26 -0500788 }
789}
790
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900791static void fimd_apply(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500792{
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900793 struct exynos_drm_plane *plane;
Sean Paula43b9332014-01-30 16:19:26 -0500794 int i;
795
796 for (i = 0; i < WINDOWS_NR; i++) {
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +0900797 plane = &ctx->planes[i];
798 if (plane->enabled)
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900799 fimd_win_commit(ctx->crtc, i);
Andrzej Hajdad9b68d82014-06-09 16:10:59 +0200800 else
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900801 fimd_win_disable(ctx->crtc, i);
Sean Paula43b9332014-01-30 16:19:26 -0500802 }
803
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900804 fimd_commit(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500805}
806
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900807static int fimd_poweron(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500808{
Sean Paula43b9332014-01-30 16:19:26 -0500809 int ret;
810
811 if (!ctx->suspended)
812 return 0;
813
814 ctx->suspended = false;
815
Sean Paulaf65c802014-01-30 16:19:27 -0500816 pm_runtime_get_sync(ctx->dev);
817
Sean Paula43b9332014-01-30 16:19:26 -0500818 ret = clk_prepare_enable(ctx->bus_clk);
819 if (ret < 0) {
820 DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
821 goto bus_clk_err;
822 }
823
824 ret = clk_prepare_enable(ctx->lcd_clk);
825 if (ret < 0) {
826 DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
827 goto lcd_clk_err;
828 }
829
830 /* if vblank was enabled status, enable it again. */
831 if (test_and_clear_bit(0, &ctx->irq_flags)) {
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900832 ret = fimd_enable_vblank(ctx->crtc);
Sean Paula43b9332014-01-30 16:19:26 -0500833 if (ret) {
834 DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
835 goto enable_vblank_err;
836 }
837 }
838
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900839 fimd_window_resume(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500840
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900841 fimd_apply(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500842
843 return 0;
844
845enable_vblank_err:
846 clk_disable_unprepare(ctx->lcd_clk);
847lcd_clk_err:
848 clk_disable_unprepare(ctx->bus_clk);
849bus_clk_err:
850 ctx->suspended = true;
851 return ret;
852}
853
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900854static int fimd_poweroff(struct fimd_context *ctx)
Sean Paula43b9332014-01-30 16:19:26 -0500855{
Sean Paula43b9332014-01-30 16:19:26 -0500856 if (ctx->suspended)
857 return 0;
858
859 /*
860 * We need to make sure that all windows are disabled before we
861 * suspend that connector. Otherwise we might try to scan from
862 * a destroyed buffer later.
863 */
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900864 fimd_window_suspend(ctx);
Sean Paula43b9332014-01-30 16:19:26 -0500865
866 clk_disable_unprepare(ctx->lcd_clk);
867 clk_disable_unprepare(ctx->bus_clk);
868
Sean Paulaf65c802014-01-30 16:19:27 -0500869 pm_runtime_put_sync(ctx->dev);
870
Sean Paula43b9332014-01-30 16:19:26 -0500871 ctx->suspended = true;
872 return 0;
873}
874
Gustavo Padovan93bca242015-01-18 18:16:23 +0900875static void fimd_dpms(struct exynos_drm_crtc *crtc, int mode)
Sean Paul080be03d2014-02-19 21:02:55 +0900876{
Sean Paulaf65c802014-01-30 16:19:27 -0500877 DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
Sean Paul080be03d2014-02-19 21:02:55 +0900878
Sean Paul080be03d2014-02-19 21:02:55 +0900879 switch (mode) {
880 case DRM_MODE_DPMS_ON:
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900881 fimd_poweron(crtc->ctx);
Sean Paul080be03d2014-02-19 21:02:55 +0900882 break;
883 case DRM_MODE_DPMS_STANDBY:
884 case DRM_MODE_DPMS_SUSPEND:
885 case DRM_MODE_DPMS_OFF:
Joonyoung Shim92dc7a02015-01-30 16:43:02 +0900886 fimd_poweroff(crtc->ctx);
Sean Paul080be03d2014-02-19 21:02:55 +0900887 break;
888 default:
889 DRM_DEBUG_KMS("unspecified mode %d\n", mode);
890 break;
891 }
Sean Paul080be03d2014-02-19 21:02:55 +0900892}
893
YoungJun Cho3854fab2014-07-17 18:01:21 +0900894static void fimd_trigger(struct device *dev)
895{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +0100896 struct fimd_context *ctx = dev_get_drvdata(dev);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900897 struct fimd_driver_data *driver_data = ctx->driver_data;
898 void *timing_base = ctx->regs + driver_data->timing_base;
899 u32 reg;
900
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900901 /*
YoungJun Cho1c905d92014-11-17 22:00:12 +0900902 * Skips triggering if in triggering state, because multiple triggering
903 * requests can cause panel reset.
904 */
Joonyoung Shim9b67eb72014-11-17 22:00:08 +0900905 if (atomic_read(&ctx->triggering))
906 return;
907
YoungJun Cho1c905d92014-11-17 22:00:12 +0900908 /* Enters triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900909 atomic_set(&ctx->triggering, 1);
910
YoungJun Cho3854fab2014-07-17 18:01:21 +0900911 reg = readl(timing_base + TRIGCON);
912 reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
913 writel(reg, timing_base + TRIGCON);
YoungJun Cho87ab85b2014-11-17 22:00:13 +0900914
915 /*
916 * Exits triggering mode if vblank is not enabled yet, because when the
917 * VIDINTCON0 register is not set, it can not exit from triggering mode.
918 */
919 if (!test_bit(0, &ctx->irq_flags))
920 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900921}
922
Gustavo Padovan93bca242015-01-18 18:16:23 +0900923static void fimd_te_handler(struct exynos_drm_crtc *crtc)
YoungJun Cho3854fab2014-07-17 18:01:21 +0900924{
Gustavo Padovan93bca242015-01-18 18:16:23 +0900925 struct fimd_context *ctx = crtc->ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900926
927 /* Checks the crtc is detached already from encoder */
928 if (ctx->pipe < 0 || !ctx->drm_dev)
929 return;
930
YoungJun Cho3854fab2014-07-17 18:01:21 +0900931 /*
932 * If there is a page flip request, triggers and handles the page flip
933 * event so that current fb can be updated into panel GRAM.
934 */
935 if (atomic_add_unless(&ctx->win_updated, -1, 0))
936 fimd_trigger(ctx->dev);
937
938 /* Wakes up vsync event queue */
939 if (atomic_read(&ctx->wait_vsync_event)) {
940 atomic_set(&ctx->wait_vsync_event, 0);
941 wake_up(&ctx->wait_vsync_queue);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900942 }
YoungJun Chob301ae22014-10-01 15:19:10 +0900943
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900944 if (test_bit(0, &ctx->irq_flags))
YoungJun Chob301ae22014-10-01 15:19:10 +0900945 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900946}
947
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900948static void fimd_dp_clock_enable(struct exynos_drm_crtc *crtc, bool enable)
949{
950 struct fimd_context *ctx = crtc->ctx;
951 u32 val;
952
953 /*
954 * Only Exynos 5250, 5260, 5410 and 542x requires enabling DP/MIE
955 * clock. On these SoCs the bootloader may enable it but any
956 * power domain off/on will reset it to disable state.
957 */
958 if (ctx->driver_data != &exynos5_fimd_driver_data)
959 return;
960
961 val = enable ? DP_MIE_CLK_DP_ENABLE : DP_MIE_CLK_DISABLE;
962 writel(DP_MIE_CLK_DP_ENABLE, ctx->regs + DP_MIE_CLKCON);
963}
964
Gustavo Padovan93bca242015-01-18 18:16:23 +0900965static struct exynos_drm_crtc_ops fimd_crtc_ops = {
Sean Paul1c6244c2014-01-30 16:19:02 -0500966 .dpms = fimd_dpms,
Sean Paula968e722014-01-30 16:19:20 -0500967 .mode_fixup = fimd_mode_fixup,
Sean Paul1c6244c2014-01-30 16:19:02 -0500968 .commit = fimd_commit,
969 .enable_vblank = fimd_enable_vblank,
970 .disable_vblank = fimd_disable_vblank,
971 .wait_for_vblank = fimd_wait_for_vblank,
Sean Paul1c6244c2014-01-30 16:19:02 -0500972 .win_commit = fimd_win_commit,
973 .win_disable = fimd_win_disable,
YoungJun Cho3854fab2014-07-17 18:01:21 +0900974 .te_handler = fimd_te_handler,
Krzysztof Kozlowski48107d72015-05-07 09:04:44 +0900975 .clock_enable = fimd_dp_clock_enable,
Inki Dae1c248b72011-10-04 19:19:01 +0900976};
977
Inki Dae1c248b72011-10-04 19:19:01 +0900978static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
979{
980 struct fimd_context *ctx = (struct fimd_context *)dev_id;
YoungJun Cho3854fab2014-07-17 18:01:21 +0900981 u32 val, clear_bit;
Inki Dae1c248b72011-10-04 19:19:01 +0900982
983 val = readl(ctx->regs + VIDINTCON1);
984
YoungJun Cho3854fab2014-07-17 18:01:21 +0900985 clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
986 if (val & clear_bit)
987 writel(clear_bit, ctx->regs + VIDINTCON1);
Inki Dae1c248b72011-10-04 19:19:01 +0900988
Inki Daeec05da92011-12-06 11:06:54 +0900989 /* check the crtc is detached already from encoder */
Sean Paul080be03d2014-02-19 21:02:55 +0900990 if (ctx->pipe < 0 || !ctx->drm_dev)
Inki Daeec05da92011-12-06 11:06:54 +0900991 goto out;
Inki Dae483b88f2011-11-11 21:28:00 +0900992
YoungJun Cho3854fab2014-07-17 18:01:21 +0900993 if (ctx->i80_if) {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900994 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
995
YoungJun Cho1c905d92014-11-17 22:00:12 +0900996 /* Exits triggering mode */
YoungJun Cho3854fab2014-07-17 18:01:21 +0900997 atomic_set(&ctx->triggering, 0);
YoungJun Cho3854fab2014-07-17 18:01:21 +0900998 } else {
Joonyoung Shimadf67ab2014-11-17 22:00:14 +0900999 drm_handle_vblank(ctx->drm_dev, ctx->pipe);
1000 exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
1001
YoungJun Cho3854fab2014-07-17 18:01:21 +09001002 /* set wait vsync event to zero and wake up queue. */
1003 if (atomic_read(&ctx->wait_vsync_event)) {
1004 atomic_set(&ctx->wait_vsync_event, 0);
1005 wake_up(&ctx->wait_vsync_queue);
1006 }
Prathyush K01ce1132012-12-06 20:16:04 +05301007 }
YoungJun Cho3854fab2014-07-17 18:01:21 +09001008
Inki Daeec05da92011-12-06 11:06:54 +09001009out:
Inki Dae1c248b72011-10-04 19:19:01 +09001010 return IRQ_HANDLED;
1011}
1012
Inki Daef37cd5e2014-05-09 14:25:20 +09001013static int fimd_bind(struct device *dev, struct device *master, void *data)
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001014{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001015 struct fimd_context *ctx = dev_get_drvdata(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001016 struct drm_device *drm_dev = data;
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001017 struct exynos_drm_private *priv = drm_dev->dev_private;
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001018 struct exynos_drm_plane *exynos_plane;
1019 enum drm_plane_type type;
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +09001020 unsigned int zpos;
1021 int ret;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001022
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001023 ctx->drm_dev = drm_dev;
1024 ctx->pipe = priv->pipe++;
Ajay Kumarefa75bc2015-01-12 01:57:07 +09001025
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001026 for (zpos = 0; zpos < WINDOWS_NR; zpos++) {
1027 type = (zpos == ctx->default_win) ? DRM_PLANE_TYPE_PRIMARY :
1028 DRM_PLANE_TYPE_OVERLAY;
1029 ret = exynos_plane_init(drm_dev, &ctx->planes[zpos],
Gustavo Padovan6e2a3b62015-04-03 21:05:52 +09001030 1 << ctx->pipe, type, zpos);
Gustavo Padovan7ee14cd2015-04-03 21:03:40 +09001031 if (ret)
1032 return ret;
1033 }
1034
1035 exynos_plane = &ctx->planes[ctx->default_win];
1036 ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
1037 ctx->pipe, EXYNOS_DISPLAY_TYPE_LCD,
Joonyoung Shim0f04cf82015-01-30 16:43:01 +09001038 &fimd_crtc_ops, ctx);
Hyungwon Hwangd1222842015-04-07 22:19:43 +09001039 if (IS_ERR(ctx->crtc))
1040 return PTR_ERR(ctx->crtc);
Gustavo Padovan93bca242015-01-18 18:16:23 +09001041
Andrzej Hajda000cc922014-04-03 16:26:00 +02001042 if (ctx->display)
1043 exynos_drm_create_enc_conn(drm_dev, ctx->display);
1044
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001045 ret = fimd_iommu_attach_devices(ctx, drm_dev);
1046 if (ret)
1047 return ret;
1048
Andrzej Hajda000cc922014-04-03 16:26:00 +02001049 return 0;
1050
1051}
1052
1053static void fimd_unbind(struct device *dev, struct device *master,
1054 void *data)
1055{
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001056 struct fimd_context *ctx = dev_get_drvdata(dev);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001057
Gustavo Padovan93bca242015-01-18 18:16:23 +09001058 fimd_dpms(ctx->crtc, DRM_MODE_DPMS_OFF);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001059
Hyungwon Hwangcdbfca82015-03-12 13:36:02 +09001060 fimd_iommu_detach_devices(ctx);
1061
Andrzej Hajda000cc922014-04-03 16:26:00 +02001062 if (ctx->display)
Andrzej Hajda4cfde1f2014-11-17 09:54:26 +01001063 exynos_dpi_remove(ctx->display);
Andrzej Hajda000cc922014-04-03 16:26:00 +02001064}
1065
1066static const struct component_ops fimd_component_ops = {
1067 .bind = fimd_bind,
1068 .unbind = fimd_unbind,
1069};
1070
1071static int fimd_probe(struct platform_device *pdev)
1072{
1073 struct device *dev = &pdev->dev;
1074 struct fimd_context *ctx;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001075 struct device_node *i80_if_timings;
Andrzej Hajda000cc922014-04-03 16:26:00 +02001076 struct resource *res;
Gustavo Padovanfe42cfb2014-11-03 18:56:57 -02001077 int ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001078
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001079 if (!dev->of_node)
1080 return -ENODEV;
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301081
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001082 ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001083 if (!ctx)
1084 return -ENOMEM;
1085
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001086 ret = exynos_drm_component_add(dev, EXYNOS_DEVICE_TYPE_CRTC,
Gustavo Padovan5d1741a2014-11-05 19:51:35 -02001087 EXYNOS_DISPLAY_TYPE_LCD);
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001088 if (ret)
1089 return ret;
Inki Dae1c248b72011-10-04 19:19:01 +09001090
Sean Paulbb7704d2014-01-30 16:19:06 -05001091 ctx->dev = dev;
Sean Paula43b9332014-01-30 16:19:26 -05001092 ctx->suspended = true;
YoungJun Cho3854fab2014-07-17 18:01:21 +09001093 ctx->driver_data = drm_fimd_get_driver_data(pdev);
Sean Paulbb7704d2014-01-30 16:19:06 -05001094
Sean Paul1417f102014-01-30 16:19:23 -05001095 if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
1096 ctx->vidcon1 |= VIDCON1_INV_VDEN;
1097 if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
1098 ctx->vidcon1 |= VIDCON1_INV_VCLK;
Andrzej Hajda562ad9f2013-08-21 16:22:03 +02001099
YoungJun Cho3854fab2014-07-17 18:01:21 +09001100 i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
1101 if (i80_if_timings) {
1102 u32 val;
1103
1104 ctx->i80_if = true;
1105
1106 if (ctx->driver_data->has_vidoutcon)
1107 ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
1108 else
1109 ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
1110 /*
1111 * The user manual describes that this "DSI_EN" bit is required
1112 * to enable I80 24-bit data interface.
1113 */
1114 ctx->vidcon0 |= VIDCON0_DSI_EN;
1115
1116 if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
1117 val = 0;
1118 ctx->i80ifcon = LCD_CS_SETUP(val);
1119 if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
1120 val = 0;
1121 ctx->i80ifcon |= LCD_WR_SETUP(val);
1122 if (of_property_read_u32(i80_if_timings, "wr-active", &val))
1123 val = 1;
1124 ctx->i80ifcon |= LCD_WR_ACTIVE(val);
1125 if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
1126 val = 0;
1127 ctx->i80ifcon |= LCD_WR_HOLD(val);
1128 }
1129 of_node_put(i80_if_timings);
1130
1131 ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
1132 "samsung,sysreg");
1133 if (IS_ERR(ctx->sysreg)) {
1134 dev_warn(dev, "failed to get system register.\n");
1135 ctx->sysreg = NULL;
1136 }
1137
Sean Paula968e722014-01-30 16:19:20 -05001138 ctx->bus_clk = devm_clk_get(dev, "fimd");
1139 if (IS_ERR(ctx->bus_clk)) {
1140 dev_err(dev, "failed to get bus clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001141 ret = PTR_ERR(ctx->bus_clk);
1142 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001143 }
1144
1145 ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
1146 if (IS_ERR(ctx->lcd_clk)) {
1147 dev_err(dev, "failed to get lcd clock\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001148 ret = PTR_ERR(ctx->lcd_clk);
1149 goto err_del_component;
Sean Paula968e722014-01-30 16:19:20 -05001150 }
Inki Dae1c248b72011-10-04 19:19:01 +09001151
Inki Dae1c248b72011-10-04 19:19:01 +09001152 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001153
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001154 ctx->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09001155 if (IS_ERR(ctx->regs)) {
1156 ret = PTR_ERR(ctx->regs);
1157 goto err_del_component;
1158 }
Inki Dae1c248b72011-10-04 19:19:01 +09001159
YoungJun Cho3854fab2014-07-17 18:01:21 +09001160 res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
1161 ctx->i80_if ? "lcd_sys" : "vsync");
Inki Dae1c248b72011-10-04 19:19:01 +09001162 if (!res) {
1163 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001164 ret = -ENXIO;
1165 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001166 }
1167
Sean Paul055e0c02014-01-30 16:19:21 -05001168 ret = devm_request_irq(dev, res->start, fimd_irq_handler,
Sachin Kamatedc57262012-06-19 11:47:39 +05301169 0, "drm_fimd", ctx);
1170 if (ret) {
Inki Dae1c248b72011-10-04 19:19:01 +09001171 dev_err(dev, "irq request failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001172 goto err_del_component;
Inki Dae1c248b72011-10-04 19:19:01 +09001173 }
1174
Daniel Vetter57ed0f72013-12-11 11:34:43 +01001175 init_waitqueue_head(&ctx->wait_vsync_queue);
Prathyush K01ce1132012-12-06 20:16:04 +05301176 atomic_set(&ctx->wait_vsync_event, 0);
Inki Dae1c248b72011-10-04 19:19:01 +09001177
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001178 platform_set_drvdata(pdev, ctx);
Sean Paul080be03d2014-02-19 21:02:55 +09001179
Andrzej Hajda000cc922014-04-03 16:26:00 +02001180 ctx->display = exynos_dpi_probe(dev);
Gustavo Padovan5baf5d42014-11-24 16:23:30 -02001181 if (IS_ERR(ctx->display)) {
1182 ret = PTR_ERR(ctx->display);
1183 goto err_del_component;
1184 }
Inki Daef37cd5e2014-05-09 14:25:20 +09001185
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001186 pm_runtime_enable(dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09001187
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001188 ret = component_add(dev, &fimd_component_ops);
Inki Daedf5225b2014-05-29 18:28:02 +09001189 if (ret)
1190 goto err_disable_pm_runtime;
1191
1192 return ret;
1193
1194err_disable_pm_runtime:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001195 pm_runtime_disable(dev);
Inki Daedf5225b2014-05-29 18:28:02 +09001196
1197err_del_component:
Andrzej Hajdae152dbd2014-11-17 09:54:18 +01001198 exynos_drm_component_del(dev, EXYNOS_DEVICE_TYPE_CRTC);
Inki Daedf5225b2014-05-29 18:28:02 +09001199 return ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001200}
1201
1202static int fimd_remove(struct platform_device *pdev)
1203{
Sean Paulaf65c802014-01-30 16:19:27 -05001204 pm_runtime_disable(&pdev->dev);
Joonyoung Shimcb91f6a2011-12-09 16:52:11 +09001205
Inki Daedf5225b2014-05-29 18:28:02 +09001206 component_del(&pdev->dev, &fimd_component_ops);
1207 exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
1208
Inki Dae1c248b72011-10-04 19:19:01 +09001209 return 0;
1210}
1211
Joonyoung Shim132a5b92012-03-16 18:47:08 +09001212struct platform_driver fimd_driver = {
Inki Dae1c248b72011-10-04 19:19:01 +09001213 .probe = fimd_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001214 .remove = fimd_remove,
Inki Dae1c248b72011-10-04 19:19:01 +09001215 .driver = {
1216 .name = "exynos4-fb",
1217 .owner = THIS_MODULE,
Sachin Kamat2d3f1732013-08-28 10:47:58 +05301218 .of_match_table = fimd_driver_dt_match,
Inki Dae1c248b72011-10-04 19:19:01 +09001219 },
1220};