Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2001-2002 by David Brownell |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 3 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the |
| 6 | * Free Software Foundation; either version 2 of the License, or (at your |
| 7 | * option) any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but |
| 10 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 11 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 12 | * for more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License |
| 15 | * along with this program; if not, write to the Free Software Foundation, |
| 16 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 17 | */ |
| 18 | |
| 19 | #ifndef __LINUX_EHCI_HCD_H |
| 20 | #define __LINUX_EHCI_HCD_H |
| 21 | |
| 22 | /* definitions used for the EHCI driver */ |
| 23 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 24 | /* |
| 25 | * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to |
| 26 | * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on |
| 27 | * the host controller implementation. |
| 28 | * |
| 29 | * To facilitate the strongest possible byte-order checking from "sparse" |
| 30 | * and so on, we use __leXX unless that's not practical. |
| 31 | */ |
| 32 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC |
| 33 | typedef __u32 __bitwise __hc32; |
| 34 | typedef __u16 __bitwise __hc16; |
| 35 | #else |
| 36 | #define __hc32 __le32 |
| 37 | #define __hc16 __le16 |
| 38 | #endif |
| 39 | |
Anand Gadiyar | 411c940 | 2009-07-07 15:24:23 +0530 | [diff] [blame] | 40 | /* statistics can be kept for tuning/monitoring */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | struct ehci_stats { |
| 42 | /* irq usage */ |
| 43 | unsigned long normal; |
| 44 | unsigned long error; |
Alan Stern | 99ac5b1 | 2012-07-11 11:21:38 -0400 | [diff] [blame] | 45 | unsigned long iaa; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 46 | unsigned long lost_iaa; |
| 47 | |
| 48 | /* termination of urbs from core */ |
| 49 | unsigned long complete; |
| 50 | unsigned long unlink; |
| 51 | }; |
| 52 | |
| 53 | /* ehci_hcd->lock guards shared data against other CPUs: |
Alan Stern | 99ac5b1 | 2012-07-11 11:21:38 -0400 | [diff] [blame] | 54 | * ehci_hcd: async, unlink, periodic (and shadow), ... |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | * usb_host_endpoint: hcpriv |
| 56 | * ehci_qh: qh_next, qtd_list |
| 57 | * ehci_qtd: qtd_list |
| 58 | * |
| 59 | * Also, hold this lock when talking to HC registers or |
| 60 | * when updating hw_* fields in shared qh/qtd/... structures. |
| 61 | */ |
| 62 | |
| 63 | #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */ |
| 64 | |
Alan Stern | c0c53db | 2012-07-11 11:21:48 -0400 | [diff] [blame] | 65 | /* |
| 66 | * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the |
| 67 | * controller may be doing DMA. Lower values mean there's no DMA. |
| 68 | */ |
Alan Stern | e879990 | 2011-08-18 16:31:30 -0400 | [diff] [blame] | 69 | enum ehci_rh_state { |
| 70 | EHCI_RH_HALTED, |
| 71 | EHCI_RH_SUSPENDED, |
Alan Stern | c0c53db | 2012-07-11 11:21:48 -0400 | [diff] [blame] | 72 | EHCI_RH_RUNNING, |
| 73 | EHCI_RH_STOPPING |
Alan Stern | e879990 | 2011-08-18 16:31:30 -0400 | [diff] [blame] | 74 | }; |
| 75 | |
Alan Stern | d58b4bc | 2012-07-11 11:21:54 -0400 | [diff] [blame] | 76 | /* |
| 77 | * Timer events, ordered by increasing delay length. |
| 78 | * Always update event_delays_ns[] and event_handlers[] (defined in |
| 79 | * ehci-timer.c) in parallel with this list. |
| 80 | */ |
| 81 | enum ehci_hrtimer_event { |
Alan Stern | 3144661 | 2012-07-11 11:22:21 -0400 | [diff] [blame] | 82 | EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */ |
Alan Stern | 3ca9aeb | 2012-07-11 11:22:05 -0400 | [diff] [blame] | 83 | EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */ |
Alan Stern | bf6387b | 2012-07-11 11:22:31 -0400 | [diff] [blame] | 84 | EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */ |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 85 | EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */ |
Alan Stern | 55934eb | 2012-07-11 11:22:35 -0400 | [diff] [blame] | 86 | EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */ |
Alan Stern | 32830f2 | 2012-07-11 11:22:53 -0400 | [diff] [blame] | 87 | EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */ |
Alan Stern | 9d93874 | 2012-07-11 11:22:44 -0400 | [diff] [blame] | 88 | EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */ |
Alan Stern | 3ca9aeb | 2012-07-11 11:22:05 -0400 | [diff] [blame] | 89 | EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */ |
Alan Stern | 3144661 | 2012-07-11 11:22:21 -0400 | [diff] [blame] | 90 | EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */ |
Alan Stern | 18aafe6 | 2012-07-11 11:23:04 -0400 | [diff] [blame] | 91 | EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */ |
Alan Stern | d58b4bc | 2012-07-11 11:21:54 -0400 | [diff] [blame] | 92 | EHCI_HRTIMER_NUM_EVENTS /* Must come last */ |
| 93 | }; |
| 94 | #define EHCI_HRTIMER_NO_EVENT 99 |
| 95 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 96 | struct ehci_hcd { /* one per controller */ |
Alan Stern | d58b4bc | 2012-07-11 11:21:54 -0400 | [diff] [blame] | 97 | /* timing support */ |
| 98 | enum ehci_hrtimer_event next_hrtimer_event; |
| 99 | unsigned enabled_hrtimer_events; |
| 100 | ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS]; |
| 101 | struct hrtimer hrtimer; |
| 102 | |
Alan Stern | 3ca9aeb | 2012-07-11 11:22:05 -0400 | [diff] [blame] | 103 | int PSS_poll_count; |
Alan Stern | 3144661 | 2012-07-11 11:22:21 -0400 | [diff] [blame] | 104 | int ASS_poll_count; |
Alan Stern | bf6387b | 2012-07-11 11:22:31 -0400 | [diff] [blame] | 105 | int died_poll_count; |
Alan Stern | 3ca9aeb | 2012-07-11 11:22:05 -0400 | [diff] [blame] | 106 | |
David Brownell | 56c1e26 | 2005-04-09 09:00:29 -0700 | [diff] [blame] | 107 | /* glue to PCI and HCD framework */ |
| 108 | struct ehci_caps __iomem *caps; |
| 109 | struct ehci_regs __iomem *regs; |
| 110 | struct ehci_dbg_port __iomem *debug; |
| 111 | |
| 112 | __u32 hcs_params; /* cached register copy */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | spinlock_t lock; |
Alan Stern | e879990 | 2011-08-18 16:31:30 -0400 | [diff] [blame] | 114 | enum ehci_rh_state rh_state; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 116 | /* general schedule support */ |
Alan Stern | 361aabf | 2012-07-11 11:22:57 -0400 | [diff] [blame] | 117 | bool scanning:1; |
| 118 | bool need_rescan:1; |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 119 | bool intr_unlinking:1; |
Alan Stern | 3c273a0 | 2012-07-11 11:22:49 -0400 | [diff] [blame] | 120 | bool async_unlinking:1; |
Alan Stern | 569b394 | 2012-07-11 11:23:00 -0400 | [diff] [blame] | 121 | struct ehci_qh *qh_scan_next; |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 122 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 123 | /* async schedule support */ |
| 124 | struct ehci_qh *async; |
Andiry Xu | 3d091a6 | 2010-11-08 17:58:35 +0800 | [diff] [blame] | 125 | struct ehci_qh *dummy; /* For AMD quirk use */ |
Alan Stern | 99ac5b1 | 2012-07-11 11:21:38 -0400 | [diff] [blame] | 126 | struct ehci_qh *async_unlink; |
Alan Stern | 2f5bb66 | 2012-07-11 11:21:43 -0400 | [diff] [blame] | 127 | struct ehci_qh *async_unlink_last; |
Alan Stern | 3c273a0 | 2012-07-11 11:22:49 -0400 | [diff] [blame] | 128 | struct ehci_qh *async_iaa; |
Alan Stern | 32830f2 | 2012-07-11 11:22:53 -0400 | [diff] [blame] | 129 | unsigned async_unlink_cycle; |
Alan Stern | 3144661 | 2012-07-11 11:22:21 -0400 | [diff] [blame] | 130 | unsigned async_count; /* async activity count */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 131 | |
| 132 | /* periodic schedule support */ |
| 133 | #define DEFAULT_I_TDPS 1024 /* some HCs can do less */ |
| 134 | unsigned periodic_size; |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 135 | __hc32 *periodic; /* hw periodic table */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | dma_addr_t periodic_dma; |
Alan Stern | 569b394 | 2012-07-11 11:23:00 -0400 | [diff] [blame] | 137 | struct list_head intr_qh_list; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 138 | unsigned i_thresh; /* uframes HC might cache */ |
| 139 | |
| 140 | union ehci_shadow *pshadow; /* mirror hw periodic table */ |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 141 | struct ehci_qh *intr_unlink; |
| 142 | struct ehci_qh *intr_unlink_last; |
| 143 | unsigned intr_unlink_cycle; |
Alan Stern | f428907 | 2012-07-11 11:23:07 -0400 | [diff] [blame^] | 144 | unsigned now_frame; /* frame from HC hardware */ |
| 145 | unsigned next_frame; /* scan periodic, start here */ |
Alan Stern | 569b394 | 2012-07-11 11:23:00 -0400 | [diff] [blame] | 146 | unsigned intr_count; /* intr activity count */ |
| 147 | unsigned isoc_count; /* isoc activity count */ |
Alan Stern | 3ca9aeb | 2012-07-11 11:22:05 -0400 | [diff] [blame] | 148 | unsigned periodic_count; /* periodic activity count */ |
Kirill Smelkov | cc62a7e | 2011-07-03 20:36:57 +0400 | [diff] [blame] | 149 | unsigned uframe_periodic_max; /* max periodic time per uframe */ |
| 150 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | |
Alan Stern | f428907 | 2012-07-11 11:23:07 -0400 | [diff] [blame^] | 152 | /* list of itds & sitds completed while now_frame was still active */ |
Karsten Wiese | 9aa09d2 | 2009-02-08 16:07:58 -0800 | [diff] [blame] | 153 | struct list_head cached_itd_list; |
Alan Stern | 55934eb | 2012-07-11 11:22:35 -0400 | [diff] [blame] | 154 | struct ehci_itd *last_itd_to_free; |
Alan Stern | 0e5f231 | 2010-04-08 16:56:37 -0400 | [diff] [blame] | 155 | struct list_head cached_sitd_list; |
Alan Stern | 55934eb | 2012-07-11 11:22:35 -0400 | [diff] [blame] | 156 | struct ehci_sitd *last_sitd_to_free; |
Karsten Wiese | 9aa09d2 | 2009-02-08 16:07:58 -0800 | [diff] [blame] | 157 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | /* per root hub port */ |
| 159 | unsigned long reset_done [EHCI_MAX_ROOT_PORTS]; |
Alan Stern | 383975d | 2007-05-04 11:52:40 -0400 | [diff] [blame] | 160 | |
Alan Stern | 57e06c1 | 2007-01-16 11:59:45 -0500 | [diff] [blame] | 161 | /* bit vectors (one bit per port) */ |
| 162 | unsigned long bus_suspended; /* which ports were |
| 163 | already suspended at the start of a bus suspend */ |
| 164 | unsigned long companion_ports; /* which ports are |
| 165 | dedicated to the companion controller */ |
Alan Stern | 383975d | 2007-05-04 11:52:40 -0400 | [diff] [blame] | 166 | unsigned long owned_ports; /* which ports are |
| 167 | owned by the companion during a bus suspend */ |
Alan Stern | d1f114d | 2008-05-20 16:58:58 -0400 | [diff] [blame] | 168 | unsigned long port_c_suspend; /* which ports have |
| 169 | the change-suspend feature turned on */ |
Alan Stern | eafe5b9 | 2008-10-06 11:25:53 -0400 | [diff] [blame] | 170 | unsigned long suspended_ports; /* which ports are |
| 171 | suspended */ |
Alan Stern | a448e4d | 2012-04-03 15:24:30 -0400 | [diff] [blame] | 172 | unsigned long resuming_ports; /* which ports have |
| 173 | started to resume */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | |
| 175 | /* per-HC memory pools (could be per-bus, but ...) */ |
| 176 | struct dma_pool *qh_pool; /* qh per active urb */ |
| 177 | struct dma_pool *qtd_pool; /* one or more per qh */ |
| 178 | struct dma_pool *itd_pool; /* itd per iso urb */ |
| 179 | struct dma_pool *sitd_pool; /* sitd per split iso urb */ |
| 180 | |
Alan Stern | 68335e8 | 2009-05-22 17:02:33 -0400 | [diff] [blame] | 181 | unsigned random_frame; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 182 | unsigned long next_statechange; |
Oliver Neukum | ee4ecb8 | 2009-11-27 15:17:59 +0100 | [diff] [blame] | 183 | ktime_t last_periodic_enable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | u32 command; |
| 185 | |
Kumar Gala | 8cd42e9 | 2006-01-20 13:57:52 -0800 | [diff] [blame] | 186 | /* SILICON QUIRKS */ |
David Brownell | f8aeb3b | 2006-01-20 13:55:14 -0800 | [diff] [blame] | 187 | unsigned no_selective_suspend:1; |
Kumar Gala | 8cd42e9 | 2006-01-20 13:57:52 -0800 | [diff] [blame] | 188 | unsigned has_fsl_port_bug:1; /* FreeScale */ |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 189 | unsigned big_endian_mmio:1; |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 190 | unsigned big_endian_desc:1; |
Jan Andersson | c430131 | 2011-05-03 20:11:57 +0200 | [diff] [blame] | 191 | unsigned big_endian_capbase:1; |
Vitaly Bordug | 796bcae | 2008-11-09 19:43:30 +0100 | [diff] [blame] | 192 | unsigned has_amcc_usb23:1; |
Alek Du | 403dbd3 | 2009-07-13 17:30:41 +0800 | [diff] [blame] | 193 | unsigned need_io_watchdog:1; |
Andiry Xu | ad93562 | 2011-03-01 14:57:05 +0800 | [diff] [blame] | 194 | unsigned amd_pll_fix:1; |
Alan Stern | ae68a83 | 2010-07-14 11:03:23 -0400 | [diff] [blame] | 195 | unsigned fs_i_thresh:1; /* Intel iso scheduling */ |
Andiry Xu | 3d091a6 | 2010-11-08 17:58:35 +0800 | [diff] [blame] | 196 | unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/ |
Gabor Juhos | 2f7ac6c | 2011-04-13 10:54:23 +0200 | [diff] [blame] | 197 | unsigned has_synopsys_hc_bug:1; /* Synopsys HC */ |
Alan Stern | 68aa95d | 2011-10-12 10:39:14 -0400 | [diff] [blame] | 198 | unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */ |
Vitaly Bordug | 796bcae | 2008-11-09 19:43:30 +0100 | [diff] [blame] | 199 | |
| 200 | /* required for usb32 quirk */ |
| 201 | #define OHCI_CTRL_HCFS (3 << 6) |
| 202 | #define OHCI_USB_OPER (2 << 6) |
| 203 | #define OHCI_USB_SUSPEND (3 << 6) |
| 204 | |
| 205 | #define OHCI_HCCTRL_OFFSET 0x4 |
| 206 | #define OHCI_HCCTRL_LEN 0x4 |
| 207 | __hc32 *ohci_hcctrl_reg; |
Alek Du | 331ac6b | 2009-07-13 12:41:20 +0800 | [diff] [blame] | 208 | unsigned has_hostpc:1; |
Alek Du | 48f2497 | 2010-06-04 15:47:55 +0800 | [diff] [blame] | 209 | unsigned has_lpm:1; /* support link power management */ |
Alek Du | 5a9cdf3 | 2010-06-04 15:47:56 +0800 | [diff] [blame] | 210 | unsigned has_ppcd:1; /* support per-port change bits */ |
David Brownell | f8aeb3b | 2006-01-20 13:55:14 -0800 | [diff] [blame] | 211 | u8 sbrn; /* packed release number */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 212 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 213 | /* irq statistics */ |
| 214 | #ifdef EHCI_STATS |
| 215 | struct ehci_stats stats; |
| 216 | # define COUNT(x) do { (x)++; } while (0) |
| 217 | #else |
| 218 | # define COUNT(x) do {} while (0) |
| 219 | #endif |
Tony Jones | 694cc20 | 2007-09-11 14:07:31 -0700 | [diff] [blame] | 220 | |
| 221 | /* debug files */ |
| 222 | #ifdef DEBUG |
| 223 | struct dentry *debug_dir; |
Tony Jones | 694cc20 | 2007-09-11 14:07:31 -0700 | [diff] [blame] | 224 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 225 | }; |
| 226 | |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 227 | /* convert between an HCD pointer and the corresponding EHCI_HCD */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 228 | static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd) |
| 229 | { |
| 230 | return (struct ehci_hcd *) (hcd->hcd_priv); |
| 231 | } |
| 232 | static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci) |
| 233 | { |
| 234 | return container_of ((void *) ehci, struct usb_hcd, hcd_priv); |
| 235 | } |
| 236 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | /*-------------------------------------------------------------------------*/ |
| 238 | |
Yinghai Lu | 0af3673 | 2008-07-24 17:27:57 -0700 | [diff] [blame] | 239 | #include <linux/usb/ehci_def.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | |
| 241 | /*-------------------------------------------------------------------------*/ |
| 242 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 243 | #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 244 | |
| 245 | /* |
| 246 | * EHCI Specification 0.95 Section 3.5 |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 247 | * QTD: describe data transfer components (buffer, direction, ...) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram". |
| 249 | * |
| 250 | * These are associated only with "QH" (Queue Head) structures, |
| 251 | * used with control, bulk, and interrupt transfers. |
| 252 | */ |
| 253 | struct ehci_qtd { |
| 254 | /* first part defined by EHCI spec */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 255 | __hc32 hw_next; /* see EHCI 3.5.1 */ |
| 256 | __hc32 hw_alt_next; /* see EHCI 3.5.2 */ |
| 257 | __hc32 hw_token; /* see EHCI 3.5.3 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | #define QTD_TOGGLE (1 << 31) /* data toggle */ |
| 259 | #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff) |
| 260 | #define QTD_IOC (1 << 15) /* interrupt on complete */ |
| 261 | #define QTD_CERR(tok) (((tok)>>10) & 0x3) |
| 262 | #define QTD_PID(tok) (((tok)>>8) & 0x3) |
| 263 | #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */ |
| 264 | #define QTD_STS_HALT (1 << 6) /* halted on error */ |
| 265 | #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */ |
| 266 | #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */ |
| 267 | #define QTD_STS_XACT (1 << 3) /* device gave illegal response */ |
| 268 | #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */ |
| 269 | #define QTD_STS_STS (1 << 1) /* split transaction state */ |
| 270 | #define QTD_STS_PING (1 << 0) /* issue PING? */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 271 | |
| 272 | #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE) |
| 273 | #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT) |
| 274 | #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS) |
| 275 | |
| 276 | __hc32 hw_buf [5]; /* see EHCI 3.5.4 */ |
| 277 | __hc32 hw_buf_hi [5]; /* Appendix B */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | |
| 279 | /* the rest is HCD-private */ |
| 280 | dma_addr_t qtd_dma; /* qtd address */ |
| 281 | struct list_head qtd_list; /* sw qtd list */ |
| 282 | struct urb *urb; /* qtd's urb */ |
| 283 | size_t length; /* length of buffer */ |
| 284 | } __attribute__ ((aligned (32))); |
| 285 | |
| 286 | /* mask NakCnt+T in qh->hw_alt_next */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 287 | #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | |
| 289 | #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1) |
| 290 | |
| 291 | /*-------------------------------------------------------------------------*/ |
| 292 | |
| 293 | /* type tag from {qh,itd,sitd,fstn}->hw_next */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 294 | #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 295 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 296 | /* |
| 297 | * Now the following defines are not converted using the |
Harvey Harrison | 551509d | 2009-02-11 14:11:36 -0800 | [diff] [blame] | 298 | * cpu_to_le32() macro anymore, since we have to support |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 299 | * "dynamic" switching between be and le support, so that the driver |
| 300 | * can be used on one system with SoC EHCI controller using big-endian |
| 301 | * descriptors as well as a normal little-endian PCI EHCI controller. |
| 302 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 303 | /* values for that type tag */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 304 | #define Q_TYPE_ITD (0 << 1) |
| 305 | #define Q_TYPE_QH (1 << 1) |
| 306 | #define Q_TYPE_SITD (2 << 1) |
| 307 | #define Q_TYPE_FSTN (3 << 1) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | |
| 309 | /* next async queue entry, or pointer to interrupt/periodic QH */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 310 | #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 311 | |
| 312 | /* for periodic/async schedules and qtd lists, mark end of list */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 313 | #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | |
| 315 | /* |
| 316 | * Entries in periodic shadow table are pointers to one of four kinds |
| 317 | * of data structure. That's dictated by the hardware; a type tag is |
| 318 | * encoded in the low bits of the hardware's periodic schedule. Use |
| 319 | * Q_NEXT_TYPE to get the tag. |
| 320 | * |
| 321 | * For entries in the async schedule, the type tag always says "qh". |
| 322 | */ |
| 323 | union ehci_shadow { |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 324 | struct ehci_qh *qh; /* Q_TYPE_QH */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | struct ehci_itd *itd; /* Q_TYPE_ITD */ |
| 326 | struct ehci_sitd *sitd; /* Q_TYPE_SITD */ |
| 327 | struct ehci_fstn *fstn; /* Q_TYPE_FSTN */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 328 | __hc32 *hw_next; /* (all types) */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 | void *ptr; |
| 330 | }; |
| 331 | |
| 332 | /*-------------------------------------------------------------------------*/ |
| 333 | |
| 334 | /* |
| 335 | * EHCI Specification 0.95 Section 3.6 |
| 336 | * QH: describes control/bulk/interrupt endpoints |
| 337 | * See Fig 3-7 "Queue Head Structure Layout". |
| 338 | * |
| 339 | * These appear in both the async and (for interrupt) periodic schedules. |
| 340 | */ |
| 341 | |
Alek Du | 3807e26 | 2009-07-14 07:23:29 +0800 | [diff] [blame] | 342 | /* first part defined by EHCI spec */ |
| 343 | struct ehci_qh_hw { |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 344 | __hc32 hw_next; /* see EHCI 3.6.1 */ |
| 345 | __hc32 hw_info1; /* see EHCI 3.6.2 */ |
Alan Stern | 4c53de7 | 2012-07-11 11:21:32 -0400 | [diff] [blame] | 346 | #define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */ |
| 347 | #define QH_HEAD (1 << 15) /* Head of async reclamation list */ |
| 348 | #define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */ |
| 349 | #define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */ |
| 350 | #define QH_LOW_SPEED (1 << 12) |
| 351 | #define QH_FULL_SPEED (0 << 12) |
| 352 | #define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 353 | __hc32 hw_info2; /* see EHCI 3.6.2 */ |
David Brownell | 7dedacf | 2005-08-04 18:06:41 -0700 | [diff] [blame] | 354 | #define QH_SMASK 0x000000ff |
| 355 | #define QH_CMASK 0x0000ff00 |
| 356 | #define QH_HUBADDR 0x007f0000 |
| 357 | #define QH_HUBPORT 0x3f800000 |
| 358 | #define QH_MULT 0xc0000000 |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 359 | __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */ |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 360 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 | /* qtd overlay (hardware parts of a struct ehci_qtd) */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 362 | __hc32 hw_qtd_next; |
| 363 | __hc32 hw_alt_next; |
| 364 | __hc32 hw_token; |
| 365 | __hc32 hw_buf [5]; |
| 366 | __hc32 hw_buf_hi [5]; |
Alek Du | 3807e26 | 2009-07-14 07:23:29 +0800 | [diff] [blame] | 367 | } __attribute__ ((aligned(32))); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | |
Alek Du | 3807e26 | 2009-07-14 07:23:29 +0800 | [diff] [blame] | 369 | struct ehci_qh { |
Alan Stern | 8c5bf7b | 2012-07-11 11:22:39 -0400 | [diff] [blame] | 370 | struct ehci_qh_hw *hw; /* Must come first */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | /* the rest is HCD-private */ |
| 372 | dma_addr_t qh_dma; /* address of qh */ |
| 373 | union ehci_shadow qh_next; /* ptr to qh; or periodic */ |
| 374 | struct list_head qtd_list; /* sw qtd list */ |
Alan Stern | 569b394 | 2012-07-11 11:23:00 -0400 | [diff] [blame] | 375 | struct list_head intr_node; /* list of intr QHs */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | struct ehci_qtd *dummy; |
Alan Stern | 99ac5b1 | 2012-07-11 11:21:38 -0400 | [diff] [blame] | 377 | struct ehci_qh *unlink_next; /* next on unlink list */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 378 | |
Alan Stern | df20225 | 2012-07-11 11:22:26 -0400 | [diff] [blame] | 379 | unsigned unlink_cycle; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 380 | |
Alan Stern | 3a44494 | 2009-08-19 12:22:06 -0400 | [diff] [blame] | 381 | u8 needs_rescan; /* Dequeue during giveback */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 382 | u8 qh_state; |
| 383 | #define QH_STATE_LINKED 1 /* HC sees this */ |
| 384 | #define QH_STATE_UNLINK 2 /* HC may still see this */ |
| 385 | #define QH_STATE_IDLE 3 /* HC doesn't see this */ |
Alan Stern | 99ac5b1 | 2012-07-11 11:21:38 -0400 | [diff] [blame] | 386 | #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */ |
| 388 | |
Alan Stern | a2c2706 | 2009-02-10 10:16:58 -0500 | [diff] [blame] | 389 | u8 xacterrs; /* XactErr retry counter */ |
| 390 | #define QH_XACTERR_MAX 32 /* XactErr retry limit */ |
| 391 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | /* periodic schedule info */ |
| 393 | u8 usecs; /* intr bandwidth */ |
| 394 | u8 gap_uf; /* uframes split/csplit gap */ |
| 395 | u8 c_usecs; /* ... split completion bw */ |
david-b@pacbell.net | d038420 | 2005-08-13 18:44:58 -0700 | [diff] [blame] | 396 | u16 tt_usecs; /* tt downstream bandwidth */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 397 | unsigned short period; /* polling interval */ |
| 398 | unsigned short start; /* where polling starts */ |
| 399 | #define NO_FRAME ((unsigned short)~0) /* pick new start */ |
Alan Stern | 914b701 | 2009-06-29 10:47:30 -0400 | [diff] [blame] | 400 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | struct usb_device *dev; /* access to TT */ |
Alan Stern | e04f5f7 | 2011-07-19 14:01:23 -0400 | [diff] [blame] | 402 | unsigned is_out:1; /* bulk or intr OUT */ |
Alan Stern | 914b701 | 2009-06-29 10:47:30 -0400 | [diff] [blame] | 403 | unsigned clearing_tt:1; /* Clear-TT-Buf in progress */ |
Alek Du | 3807e26 | 2009-07-14 07:23:29 +0800 | [diff] [blame] | 404 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 405 | |
| 406 | /*-------------------------------------------------------------------------*/ |
| 407 | |
| 408 | /* description of one iso transaction (up to 3 KB data if highspeed) */ |
| 409 | struct ehci_iso_packet { |
| 410 | /* These will be copied to iTD when scheduling */ |
| 411 | u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 412 | __hc32 transaction; /* itd->hw_transaction[i] |= */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | u8 cross; /* buf crosses pages */ |
| 414 | /* for full speed OUT splits */ |
| 415 | u32 buf1; |
| 416 | }; |
| 417 | |
| 418 | /* temporary schedule data for packets from iso urbs (both speeds) |
| 419 | * each packet is one logical usb transaction to the device (not TT), |
| 420 | * beginning at stream->next_uframe |
| 421 | */ |
| 422 | struct ehci_iso_sched { |
| 423 | struct list_head td_list; |
| 424 | unsigned span; |
| 425 | struct ehci_iso_packet packet [0]; |
| 426 | }; |
| 427 | |
| 428 | /* |
| 429 | * ehci_iso_stream - groups all (s)itds for this endpoint. |
| 430 | * acts like a qh would, if EHCI had them for ISO. |
| 431 | */ |
| 432 | struct ehci_iso_stream { |
Clemens Ladisch | 1082f57 | 2010-03-01 17:18:56 +0100 | [diff] [blame] | 433 | /* first field matches ehci_hq, but is NULL */ |
| 434 | struct ehci_qh_hw *hw; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | u8 bEndpointAddress; |
| 437 | u8 highspeed; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | struct list_head td_list; /* queued itds/sitds */ |
| 439 | struct list_head free_list; /* list of unused itds/sitds */ |
| 440 | struct usb_device *udev; |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 441 | struct usb_host_endpoint *ep; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | |
| 443 | /* output of (re)scheduling */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | int next_uframe; |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 445 | __hc32 splits; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | |
| 447 | /* the rest is derived from the endpoint descriptor, |
| 448 | * trusting urb->interval == f(epdesc->bInterval) and |
| 449 | * including the extra info for hw_bufp[0..2] |
| 450 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | u8 usecs, c_usecs; |
David Brownell | c06d4dc | 2008-01-24 12:30:34 -0800 | [diff] [blame] | 452 | u16 interval; |
david-b@pacbell.net | d038420 | 2005-08-13 18:44:58 -0700 | [diff] [blame] | 453 | u16 tt_usecs; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | u16 maxp; |
| 455 | u16 raw_mask; |
| 456 | unsigned bandwidth; |
| 457 | |
| 458 | /* This is used to initialize iTD's hw_bufp fields */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 459 | __hc32 buf0; |
| 460 | __hc32 buf1; |
| 461 | __hc32 buf2; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | |
| 463 | /* this is used to initialize sITD's tt info */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 464 | __hc32 address; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 465 | }; |
| 466 | |
| 467 | /*-------------------------------------------------------------------------*/ |
| 468 | |
| 469 | /* |
| 470 | * EHCI Specification 0.95 Section 3.3 |
| 471 | * Fig 3-4 "Isochronous Transaction Descriptor (iTD)" |
| 472 | * |
| 473 | * Schedule records for high speed iso xfers |
| 474 | */ |
| 475 | struct ehci_itd { |
| 476 | /* first part defined by EHCI spec */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 477 | __hc32 hw_next; /* see EHCI 3.3.1 */ |
| 478 | __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */ |
| 480 | #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */ |
| 481 | #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */ |
| 482 | #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */ |
| 483 | #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff) |
| 484 | #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */ |
| 485 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 486 | #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 487 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 488 | __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */ |
| 489 | __hc32 hw_bufp_hi [7]; /* Appendix B */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | |
| 491 | /* the rest is HCD-private */ |
| 492 | dma_addr_t itd_dma; /* for this itd */ |
| 493 | union ehci_shadow itd_next; /* ptr to periodic q entry */ |
| 494 | |
| 495 | struct urb *urb; |
| 496 | struct ehci_iso_stream *stream; /* endpoint's queue */ |
| 497 | struct list_head itd_list; /* list of stream's itds */ |
| 498 | |
| 499 | /* any/all hw_transactions here may be used by that urb */ |
| 500 | unsigned frame; /* where scheduled */ |
| 501 | unsigned pg; |
| 502 | unsigned index[8]; /* in urb->iso_frame_desc */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 | } __attribute__ ((aligned (32))); |
| 504 | |
| 505 | /*-------------------------------------------------------------------------*/ |
| 506 | |
| 507 | /* |
David Brownell | 53bd6a6 | 2006-08-30 14:50:06 -0700 | [diff] [blame] | 508 | * EHCI Specification 0.95 Section 3.4 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | * siTD, aka split-transaction isochronous Transfer Descriptor |
| 510 | * ... describe full speed iso xfers through TT in hubs |
| 511 | * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD) |
| 512 | */ |
| 513 | struct ehci_sitd { |
| 514 | /* first part defined by EHCI spec */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 515 | __hc32 hw_next; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | /* uses bit field macros above - see EHCI 0.95 Table 3-8 */ |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 517 | __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */ |
| 518 | __hc32 hw_uframe; /* EHCI table 3-10 */ |
| 519 | __hc32 hw_results; /* EHCI table 3-11 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | #define SITD_IOC (1 << 31) /* interrupt on completion */ |
| 521 | #define SITD_PAGE (1 << 30) /* buffer 0/1 */ |
| 522 | #define SITD_LENGTH(x) (0x3ff & ((x)>>16)) |
| 523 | #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */ |
| 524 | #define SITD_STS_ERR (1 << 6) /* error from TT */ |
| 525 | #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */ |
| 526 | #define SITD_STS_BABBLE (1 << 4) /* device was babbling */ |
| 527 | #define SITD_STS_XACT (1 << 3) /* illegal IN response */ |
| 528 | #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */ |
| 529 | #define SITD_STS_STS (1 << 1) /* split transaction state */ |
| 530 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 531 | #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 533 | __hc32 hw_buf [2]; /* EHCI table 3-12 */ |
| 534 | __hc32 hw_backpointer; /* EHCI table 3-13 */ |
| 535 | __hc32 hw_buf_hi [2]; /* Appendix B */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 536 | |
| 537 | /* the rest is HCD-private */ |
| 538 | dma_addr_t sitd_dma; |
| 539 | union ehci_shadow sitd_next; /* ptr to periodic q entry */ |
| 540 | |
| 541 | struct urb *urb; |
| 542 | struct ehci_iso_stream *stream; /* endpoint's queue */ |
| 543 | struct list_head sitd_list; /* list of stream's sitds */ |
| 544 | unsigned frame; |
| 545 | unsigned index; |
| 546 | } __attribute__ ((aligned (32))); |
| 547 | |
| 548 | /*-------------------------------------------------------------------------*/ |
| 549 | |
| 550 | /* |
| 551 | * EHCI Specification 0.96 Section 3.7 |
| 552 | * Periodic Frame Span Traversal Node (FSTN) |
| 553 | * |
| 554 | * Manages split interrupt transactions (using TT) that span frame boundaries |
| 555 | * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN |
| 556 | * makes the HC jump (back) to a QH to scan for fs/ls QH completions until |
| 557 | * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work. |
| 558 | */ |
| 559 | struct ehci_fstn { |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 560 | __hc32 hw_next; /* any periodic q entry */ |
| 561 | __hc32 hw_prev; /* qh or EHCI_LIST_END */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 562 | |
| 563 | /* the rest is HCD-private */ |
| 564 | dma_addr_t fstn_dma; |
| 565 | union ehci_shadow fstn_next; /* ptr to periodic q entry */ |
| 566 | } __attribute__ ((aligned (32))); |
| 567 | |
| 568 | /*-------------------------------------------------------------------------*/ |
| 569 | |
Alan Stern | 16032c4 | 2010-05-12 18:21:35 -0400 | [diff] [blame] | 570 | /* Prepare the PORTSC wakeup flags during controller suspend/resume */ |
| 571 | |
Alan Stern | 4147200 | 2010-06-25 14:02:14 -0400 | [diff] [blame] | 572 | #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \ |
| 573 | ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup); |
Alan Stern | 16032c4 | 2010-05-12 18:21:35 -0400 | [diff] [blame] | 574 | |
Alan Stern | 4147200 | 2010-06-25 14:02:14 -0400 | [diff] [blame] | 575 | #define ehci_prepare_ports_for_controller_resume(ehci) \ |
| 576 | ehci_adjust_port_wakeup_flags(ehci, false, false); |
Alan Stern | 16032c4 | 2010-05-12 18:21:35 -0400 | [diff] [blame] | 577 | |
| 578 | /*-------------------------------------------------------------------------*/ |
| 579 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 580 | #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT |
| 581 | |
| 582 | /* |
| 583 | * Some EHCI controllers have a Transaction Translator built into the |
| 584 | * root hub. This is a non-standard feature. Each controller will need |
| 585 | * to add code to the following inline functions, and call them as |
| 586 | * needed (mostly in root hub code). |
| 587 | */ |
| 588 | |
Alan Stern | a8e5177 | 2008-05-20 16:58:11 -0400 | [diff] [blame] | 589 | #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | |
| 591 | /* Returns the speed of a device attached to a port on the root hub. */ |
| 592 | static inline unsigned int |
| 593 | ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc) |
| 594 | { |
| 595 | if (ehci_is_TDI(ehci)) { |
Alek Du | 331ac6b | 2009-07-13 12:41:20 +0800 | [diff] [blame] | 596 | switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | case 0: |
| 598 | return 0; |
| 599 | case 1: |
Alan Stern | 288ead4 | 2010-03-04 11:32:30 -0500 | [diff] [blame] | 600 | return USB_PORT_STAT_LOW_SPEED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | case 2: |
| 602 | default: |
Alan Stern | 288ead4 | 2010-03-04 11:32:30 -0500 | [diff] [blame] | 603 | return USB_PORT_STAT_HIGH_SPEED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 604 | } |
| 605 | } |
Alan Stern | 288ead4 | 2010-03-04 11:32:30 -0500 | [diff] [blame] | 606 | return USB_PORT_STAT_HIGH_SPEED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | } |
| 608 | |
| 609 | #else |
| 610 | |
| 611 | #define ehci_is_TDI(e) (0) |
| 612 | |
Alan Stern | 288ead4 | 2010-03-04 11:32:30 -0500 | [diff] [blame] | 613 | #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | #endif |
| 615 | |
| 616 | /*-------------------------------------------------------------------------*/ |
| 617 | |
Kumar Gala | 8cd42e9 | 2006-01-20 13:57:52 -0800 | [diff] [blame] | 618 | #ifdef CONFIG_PPC_83xx |
| 619 | /* Some Freescale processors have an erratum in which the TT |
| 620 | * port number in the queue head was 0..N-1 instead of 1..N. |
| 621 | */ |
| 622 | #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug) |
| 623 | #else |
| 624 | #define ehci_has_fsl_portno_bug(e) (0) |
| 625 | #endif |
| 626 | |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 627 | /* |
| 628 | * While most USB host controllers implement their registers in |
| 629 | * little-endian format, a minority (celleb companion chip) implement |
| 630 | * them in big endian format. |
| 631 | * |
| 632 | * This attempts to support either format at compile time without a |
| 633 | * runtime penalty, or both formats with the additional overhead |
| 634 | * of checking a flag bit. |
Jan Andersson | c430131 | 2011-05-03 20:11:57 +0200 | [diff] [blame] | 635 | * |
| 636 | * ehci_big_endian_capbase is a special quirk for controllers that |
| 637 | * implement the HC capability registers as separate registers and not |
| 638 | * as fields of a 32-bit register. |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 639 | */ |
| 640 | |
| 641 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO |
| 642 | #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio) |
Jan Andersson | c430131 | 2011-05-03 20:11:57 +0200 | [diff] [blame] | 643 | #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase) |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 644 | #else |
| 645 | #define ehci_big_endian_mmio(e) 0 |
Jan Andersson | c430131 | 2011-05-03 20:11:57 +0200 | [diff] [blame] | 646 | #define ehci_big_endian_capbase(e) 0 |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 647 | #endif |
| 648 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 649 | /* |
| 650 | * Big-endian read/write functions are arch-specific. |
| 651 | * Other arches can be added if/when they're needed. |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 652 | */ |
Vladimir Barinov | 91bc4d3 | 2007-12-30 15:21:11 -0800 | [diff] [blame] | 653 | #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX) |
| 654 | #define readl_be(addr) __raw_readl((__force unsigned *)addr) |
| 655 | #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr) |
| 656 | #endif |
| 657 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 658 | static inline unsigned int ehci_readl(const struct ehci_hcd *ehci, |
| 659 | __u32 __iomem * regs) |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 660 | { |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 661 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 662 | return ehci_big_endian_mmio(ehci) ? |
Al Viro | 68f50e5 | 2007-02-09 16:40:00 +0000 | [diff] [blame] | 663 | readl_be(regs) : |
| 664 | readl(regs); |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 665 | #else |
Al Viro | 68f50e5 | 2007-02-09 16:40:00 +0000 | [diff] [blame] | 666 | return readl(regs); |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 667 | #endif |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 668 | } |
| 669 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 670 | static inline void ehci_writel(const struct ehci_hcd *ehci, |
| 671 | const unsigned int val, __u32 __iomem *regs) |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 672 | { |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 673 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 674 | ehci_big_endian_mmio(ehci) ? |
Al Viro | 68f50e5 | 2007-02-09 16:40:00 +0000 | [diff] [blame] | 675 | writel_be(val, regs) : |
| 676 | writel(val, regs); |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 677 | #else |
Al Viro | 68f50e5 | 2007-02-09 16:40:00 +0000 | [diff] [blame] | 678 | writel(val, regs); |
Benjamin Herrenschmidt | d728e32 | 2006-12-28 15:27:27 +1100 | [diff] [blame] | 679 | #endif |
Benjamin Herrenschmidt | 083522d | 2006-12-15 06:54:08 +1100 | [diff] [blame] | 680 | } |
Kumar Gala | 8cd42e9 | 2006-01-20 13:57:52 -0800 | [diff] [blame] | 681 | |
Vitaly Bordug | 796bcae | 2008-11-09 19:43:30 +0100 | [diff] [blame] | 682 | /* |
| 683 | * On certain ppc-44x SoC there is a HW issue, that could only worked around with |
| 684 | * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch. |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 685 | * Other common bits are dependent on has_amcc_usb23 quirk flag. |
Vitaly Bordug | 796bcae | 2008-11-09 19:43:30 +0100 | [diff] [blame] | 686 | */ |
| 687 | #ifdef CONFIG_44x |
| 688 | static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational) |
| 689 | { |
| 690 | u32 hc_control; |
| 691 | |
| 692 | hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS); |
| 693 | if (operational) |
| 694 | hc_control |= OHCI_USB_OPER; |
| 695 | else |
| 696 | hc_control |= OHCI_USB_SUSPEND; |
| 697 | |
| 698 | writel_be(hc_control, ehci->ohci_hcctrl_reg); |
| 699 | (void) readl_be(ehci->ohci_hcctrl_reg); |
| 700 | } |
| 701 | #else |
| 702 | static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational) |
| 703 | { } |
| 704 | #endif |
| 705 | |
Kumar Gala | 8cd42e9 | 2006-01-20 13:57:52 -0800 | [diff] [blame] | 706 | /*-------------------------------------------------------------------------*/ |
| 707 | |
Stefan Roese | 6dbd682 | 2007-05-01 09:29:37 -0700 | [diff] [blame] | 708 | /* |
| 709 | * The AMCC 440EPx not only implements its EHCI registers in big-endian |
| 710 | * format, but also its DMA data structures (descriptors). |
| 711 | * |
| 712 | * EHCI controllers accessed through PCI work normally (little-endian |
| 713 | * everywhere), so we won't bother supporting a BE-only mode for now. |
| 714 | */ |
| 715 | #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC |
| 716 | #define ehci_big_endian_desc(e) ((e)->big_endian_desc) |
| 717 | |
| 718 | /* cpu to ehci */ |
| 719 | static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x) |
| 720 | { |
| 721 | return ehci_big_endian_desc(ehci) |
| 722 | ? (__force __hc32)cpu_to_be32(x) |
| 723 | : (__force __hc32)cpu_to_le32(x); |
| 724 | } |
| 725 | |
| 726 | /* ehci to cpu */ |
| 727 | static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x) |
| 728 | { |
| 729 | return ehci_big_endian_desc(ehci) |
| 730 | ? be32_to_cpu((__force __be32)x) |
| 731 | : le32_to_cpu((__force __le32)x); |
| 732 | } |
| 733 | |
| 734 | static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x) |
| 735 | { |
| 736 | return ehci_big_endian_desc(ehci) |
| 737 | ? be32_to_cpup((__force __be32 *)x) |
| 738 | : le32_to_cpup((__force __le32 *)x); |
| 739 | } |
| 740 | |
| 741 | #else |
| 742 | |
| 743 | /* cpu to ehci */ |
| 744 | static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x) |
| 745 | { |
| 746 | return cpu_to_le32(x); |
| 747 | } |
| 748 | |
| 749 | /* ehci to cpu */ |
| 750 | static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x) |
| 751 | { |
| 752 | return le32_to_cpu(x); |
| 753 | } |
| 754 | |
| 755 | static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x) |
| 756 | { |
| 757 | return le32_to_cpup(x); |
| 758 | } |
| 759 | |
| 760 | #endif |
| 761 | |
| 762 | /*-------------------------------------------------------------------------*/ |
| 763 | |
Alan Stern | 68aa95d | 2011-10-12 10:39:14 -0400 | [diff] [blame] | 764 | #ifdef CONFIG_PCI |
| 765 | |
| 766 | /* For working around the MosChip frame-index-register bug */ |
| 767 | static unsigned ehci_read_frame_index(struct ehci_hcd *ehci); |
| 768 | |
| 769 | #else |
| 770 | |
| 771 | static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci) |
| 772 | { |
| 773 | return ehci_readl(ehci, &ehci->regs->frame_index); |
| 774 | } |
| 775 | |
| 776 | #endif |
| 777 | |
| 778 | /*-------------------------------------------------------------------------*/ |
| 779 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 780 | #ifndef DEBUG |
| 781 | #define STUB_DEBUG_FILES |
| 782 | #endif /* DEBUG */ |
| 783 | |
| 784 | /*-------------------------------------------------------------------------*/ |
| 785 | |
| 786 | #endif /* __LINUX_EHCI_HCD_H */ |