Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1 | /* |
| 2 | * xHCI host controller driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Intel Corp. |
| 5 | * |
| 6 | * Author: Sarah Sharp |
| 7 | * Some code borrowed from the Linux EHCI driver. |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY |
| 15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License |
| 16 | * for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software Foundation, |
| 20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 21 | */ |
| 22 | |
| 23 | /* |
| 24 | * Ring initialization rules: |
| 25 | * 1. Each segment is initialized to zero, except for link TRBs. |
| 26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or |
| 27 | * Consumer Cycle State (CCS), depending on ring function. |
| 28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. |
| 29 | * |
| 30 | * Ring behavior rules: |
| 31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at |
| 32 | * least one free TRB in the ring. This is useful if you want to turn that |
| 33 | * into a link TRB and expand the ring. |
| 34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a |
| 35 | * link TRB, then load the pointer with the address in the link TRB. If the |
| 36 | * link TRB had its toggle bit set, you may need to update the ring cycle |
| 37 | * state (see cycle bit rules). You may have to do this multiple times |
| 38 | * until you reach a non-link TRB. |
| 39 | * 3. A ring is full if enqueue++ (for the definition of increment above) |
| 40 | * equals the dequeue pointer. |
| 41 | * |
| 42 | * Cycle bit rules: |
| 43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit |
| 44 | * in a link TRB, it must toggle the ring cycle state. |
| 45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit |
| 46 | * in a link TRB, it must toggle the ring cycle state. |
| 47 | * |
| 48 | * Producer rules: |
| 49 | * 1. Check if ring is full before you enqueue. |
| 50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. |
| 51 | * Update enqueue pointer between each write (which may update the ring |
| 52 | * cycle state). |
| 53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command |
| 54 | * and endpoint rings. If HC is the producer for the event ring, |
| 55 | * and it generates an interrupt according to interrupt modulation rules. |
| 56 | * |
| 57 | * Consumer rules: |
| 58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, |
| 59 | * the TRB is owned by the consumer. |
| 60 | * 2. Update dequeue pointer (which may update the ring cycle state) and |
| 61 | * continue processing TRBs until you reach a TRB which is not owned by you. |
| 62 | * 3. Notify the producer. SW is the consumer for the event ring, and it |
| 63 | * updates event ring dequeue pointer. HC is the consumer for the command and |
| 64 | * endpoint rings; it generates events on the event ring for these. |
| 65 | */ |
| 66 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 67 | #include <linux/scatterlist.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 68 | #include <linux/slab.h> |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 69 | #include <linux/dma-mapping.h> |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 70 | #include "xhci.h" |
Xenia Ragiadakou | 3a7fa5b | 2013-07-31 07:35:27 +0300 | [diff] [blame] | 71 | #include "xhci-trace.h" |
Chunfeng Yun | 0cbd4b3 | 2015-11-24 13:09:55 +0200 | [diff] [blame] | 72 | #include "xhci-mtk.h" |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA |
| 76 | * address of the TRB. |
| 77 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 78 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 79 | union xhci_trb *trb) |
| 80 | { |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 81 | unsigned long segment_offset; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 82 | |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 83 | if (!seg || !trb || trb < seg->trbs) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 84 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 85 | /* offset in TRBs */ |
| 86 | segment_offset = trb - seg->trbs; |
Mathias Nyman | 7895086 | 2015-08-03 16:07:48 +0300 | [diff] [blame] | 87 | if (segment_offset >= TRBS_PER_SEGMENT) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 88 | return 0; |
Sarah Sharp | 6071d83 | 2009-05-14 11:44:14 -0700 | [diff] [blame] | 89 | return seg->dma + (segment_offset * sizeof(*trb)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 90 | } |
| 91 | |
Mathias Nyman | 0ce5749 | 2016-11-11 15:13:14 +0200 | [diff] [blame] | 92 | static bool trb_is_noop(union xhci_trb *trb) |
| 93 | { |
| 94 | return TRB_TYPE_NOOP_LE32(trb->generic.field[3]); |
| 95 | } |
| 96 | |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 97 | static bool trb_is_link(union xhci_trb *trb) |
| 98 | { |
| 99 | return TRB_TYPE_LINK_LE32(trb->link.control); |
| 100 | } |
| 101 | |
Mathias Nyman | bd5e67f | 2016-06-21 10:58:05 +0300 | [diff] [blame] | 102 | static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb) |
| 103 | { |
| 104 | return trb == &seg->trbs[TRBS_PER_SEGMENT - 1]; |
| 105 | } |
| 106 | |
| 107 | static bool last_trb_on_ring(struct xhci_ring *ring, |
| 108 | struct xhci_segment *seg, union xhci_trb *trb) |
| 109 | { |
| 110 | return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg); |
| 111 | } |
| 112 | |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 113 | static bool link_trb_toggles_cycle(union xhci_trb *trb) |
| 114 | { |
| 115 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; |
| 116 | } |
| 117 | |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 118 | static bool last_td_in_urb(struct xhci_td *td) |
| 119 | { |
| 120 | struct urb_priv *urb_priv = td->urb->hcpriv; |
| 121 | |
| 122 | return urb_priv->td_cnt == urb_priv->length; |
| 123 | } |
| 124 | |
| 125 | static void inc_td_cnt(struct urb *urb) |
| 126 | { |
| 127 | struct urb_priv *urb_priv = urb->hcpriv; |
| 128 | |
| 129 | urb_priv->td_cnt++; |
| 130 | } |
| 131 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 132 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
| 133 | * TRB is in a new segment. This does not skip over link TRBs, and it does not |
| 134 | * effect the ring dequeue or enqueue pointers. |
| 135 | */ |
| 136 | static void next_trb(struct xhci_hcd *xhci, |
| 137 | struct xhci_ring *ring, |
| 138 | struct xhci_segment **seg, |
| 139 | union xhci_trb **trb) |
| 140 | { |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 141 | if (trb_is_link(*trb)) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 142 | *seg = (*seg)->next; |
| 143 | *trb = ((*seg)->trbs); |
| 144 | } else { |
John Youn | a1669b2 | 2010-08-09 13:56:11 -0700 | [diff] [blame] | 145 | (*trb)++; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 146 | } |
| 147 | } |
| 148 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 149 | /* |
| 150 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 151 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 152 | */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 153 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 154 | { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 155 | ring->deq_updates++; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 156 | |
Mathias Nyman | bd5e67f | 2016-06-21 10:58:05 +0300 | [diff] [blame] | 157 | /* event ring doesn't have link trbs, check for last trb */ |
| 158 | if (ring->type == TYPE_EVENT) { |
| 159 | if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) { |
Sarah Sharp | 50d0206f | 2012-07-26 12:03:59 -0700 | [diff] [blame] | 160 | ring->dequeue++; |
Mathias Nyman | bd5e67f | 2016-06-21 10:58:05 +0300 | [diff] [blame] | 161 | return; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 162 | } |
Mathias Nyman | bd5e67f | 2016-06-21 10:58:05 +0300 | [diff] [blame] | 163 | if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue)) |
| 164 | ring->cycle_state ^= 1; |
| 165 | ring->deq_seg = ring->deq_seg->next; |
| 166 | ring->dequeue = ring->deq_seg->trbs; |
| 167 | return; |
| 168 | } |
| 169 | |
| 170 | /* All other rings have link trbs */ |
| 171 | if (!trb_is_link(ring->dequeue)) { |
| 172 | ring->dequeue++; |
| 173 | ring->num_trbs_free++; |
| 174 | } |
| 175 | while (trb_is_link(ring->dequeue)) { |
| 176 | ring->deq_seg = ring->deq_seg->next; |
| 177 | ring->dequeue = ring->deq_seg->trbs; |
| 178 | } |
| 179 | return; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 180 | } |
| 181 | |
| 182 | /* |
| 183 | * See Cycle bit rules. SW is the consumer for the event ring only. |
| 184 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. |
| 185 | * |
| 186 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the |
| 187 | * chain bit is set), then set the chain bit in all the following link TRBs. |
| 188 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs |
| 189 | * have their chain bit cleared (so that each Link TRB is a separate TD). |
| 190 | * |
| 191 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit |
Sarah Sharp | b0567b3 | 2009-08-07 14:04:36 -0700 | [diff] [blame] | 192 | * set, but other sections talk about dealing with the chain bit set. This was |
| 193 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 |
| 194 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 195 | * |
| 196 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 197 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 198 | */ |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 199 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 200 | bool more_trbs_coming) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 201 | { |
| 202 | u32 chain; |
| 203 | union xhci_trb *next; |
| 204 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 205 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 206 | /* If this is not event ring, there is one less usable TRB */ |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 207 | if (!trb_is_link(ring->enqueue)) |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 208 | ring->num_trbs_free--; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 209 | next = ++(ring->enqueue); |
| 210 | |
| 211 | ring->enq_updates++; |
Mathias Nyman | 2251198 | 2016-06-21 10:58:03 +0300 | [diff] [blame] | 212 | /* Update the dequeue pointer further if that was a link TRB */ |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 213 | while (trb_is_link(next)) { |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 214 | |
Mathias Nyman | 2251198 | 2016-06-21 10:58:03 +0300 | [diff] [blame] | 215 | /* |
| 216 | * If the caller doesn't plan on enqueueing more TDs before |
| 217 | * ringing the doorbell, then we don't want to give the link TRB |
| 218 | * to the hardware just yet. We'll give the link TRB back in |
| 219 | * prepare_ring() just before we enqueue the TD at the top of |
| 220 | * the ring. |
| 221 | */ |
| 222 | if (!chain && !more_trbs_coming) |
| 223 | break; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 224 | |
Mathias Nyman | 2251198 | 2016-06-21 10:58:03 +0300 | [diff] [blame] | 225 | /* If we're not dealing with 0.95 hardware or isoc rings on |
| 226 | * AMD 0.96 host, carry over the chain bit of the previous TRB |
| 227 | * (which may mean the chain bit is cleared). |
| 228 | */ |
| 229 | if (!(ring->type == TYPE_ISOC && |
| 230 | (xhci->quirks & XHCI_AMD_0x96_HOST)) && |
| 231 | !xhci_link_trb_quirk(xhci)) { |
| 232 | next->link.control &= cpu_to_le32(~TRB_CHAIN); |
| 233 | next->link.control |= cpu_to_le32(chain); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 234 | } |
Mathias Nyman | 2251198 | 2016-06-21 10:58:03 +0300 | [diff] [blame] | 235 | /* Give this link TRB to the hardware */ |
| 236 | wmb(); |
| 237 | next->link.control ^= cpu_to_le32(TRB_CYCLE); |
| 238 | |
| 239 | /* Toggle the cycle bit after the last ring segment. */ |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 240 | if (link_trb_toggles_cycle(next)) |
Mathias Nyman | 2251198 | 2016-06-21 10:58:03 +0300 | [diff] [blame] | 241 | ring->cycle_state ^= 1; |
| 242 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 243 | ring->enq_seg = ring->enq_seg->next; |
| 244 | ring->enqueue = ring->enq_seg->trbs; |
| 245 | next = ring->enqueue; |
| 246 | } |
| 247 | } |
| 248 | |
| 249 | /* |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 250 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
| 251 | * enqueue pointer will not advance into dequeue segment. See rules above. |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 252 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 253 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 254 | unsigned int num_trbs) |
| 255 | { |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 256 | int num_trbs_in_deq_seg; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 257 | |
Andiry Xu | 085deb1 | 2012-03-05 17:49:40 +0800 | [diff] [blame] | 258 | if (ring->num_trbs_free < num_trbs) |
| 259 | return 0; |
| 260 | |
| 261 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { |
| 262 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; |
| 263 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) |
| 264 | return 0; |
| 265 | } |
| 266 | |
| 267 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 268 | } |
| 269 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 270 | /* Ring the host controller doorbell after placing a command on the ring */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 271 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 272 | { |
Elric Fu | c181bc5 | 2012-06-27 16:30:57 +0800 | [diff] [blame] | 273 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
| 274 | return; |
| 275 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 276 | xhci_dbg(xhci, "// Ding dong!\n"); |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 277 | writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 278 | /* Flush PCI posted writes */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 279 | readl(&xhci->dba->doorbell[0]); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 280 | } |
| 281 | |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 282 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci) |
| 283 | { |
| 284 | u64 temp_64; |
| 285 | int ret; |
| 286 | |
| 287 | xhci_dbg(xhci, "Abort command ring\n"); |
| 288 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 289 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 290 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; |
Mathias Nyman | 3425aa0 | 2016-06-01 18:09:08 +0300 | [diff] [blame] | 291 | |
| 292 | /* |
| 293 | * Writing the CMD_RING_ABORT bit should cause a cmd completion event, |
| 294 | * however on some host hw the CMD_RING_RUNNING bit is correctly cleared |
| 295 | * but the completion event in never sent. Use the cmd timeout timer to |
| 296 | * handle those cases. Use twice the time to cover the bit polling retry |
| 297 | */ |
| 298 | mod_timer(&xhci->cmd_timer, jiffies + (2 * XHCI_CMD_DEFAULT_TIMEOUT)); |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 299 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
| 300 | &xhci->op_regs->cmd_ring); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 301 | |
| 302 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should |
| 303 | * time the completion od all xHCI commands, including |
| 304 | * the Command Abort operation. If software doesn't see |
| 305 | * CRR negated in a timely manner (e.g. longer than 5 |
| 306 | * seconds), then it should assume that the there are |
| 307 | * larger problems with the xHC and assert HCRST. |
| 308 | */ |
Lin Wang | dc0b177 | 2015-01-09 16:06:28 +0200 | [diff] [blame] | 309 | ret = xhci_handshake(&xhci->op_regs->cmd_ring, |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 310 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
| 311 | if (ret < 0) { |
Mathias Nyman | a6809ff | 2015-09-21 17:46:10 +0300 | [diff] [blame] | 312 | /* we are about to kill xhci, give it one more chance */ |
| 313 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
| 314 | &xhci->op_regs->cmd_ring); |
| 315 | udelay(1000); |
| 316 | ret = xhci_handshake(&xhci->op_regs->cmd_ring, |
| 317 | CMD_RING_RUNNING, 0, 3 * 1000 * 1000); |
| 318 | if (ret == 0) |
| 319 | return 0; |
| 320 | |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 321 | xhci_err(xhci, "Stopped the command ring failed, " |
| 322 | "maybe the host is dead\n"); |
Mathias Nyman | 3425aa0 | 2016-06-01 18:09:08 +0300 | [diff] [blame] | 323 | del_timer(&xhci->cmd_timer); |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 324 | xhci->xhc_state |= XHCI_STATE_DYING; |
Elric Fu | b92cc66 | 2012-06-27 16:31:12 +0800 | [diff] [blame] | 325 | xhci_halt(xhci); |
| 326 | return -ESHUTDOWN; |
| 327 | } |
| 328 | |
| 329 | return 0; |
| 330 | } |
| 331 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 332 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 333 | unsigned int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 334 | unsigned int ep_index, |
| 335 | unsigned int stream_id) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 336 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 337 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 338 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 339 | unsigned int ep_state = ep->ep_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 340 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 341 | /* Don't ring the doorbell for this endpoint if there are pending |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 342 | * cancellations because we don't want to interrupt processing. |
Sarah Sharp | 8df75f4 | 2010-04-02 15:34:16 -0700 | [diff] [blame] | 343 | * We don't want to restart any stream rings if there's a set dequeue |
| 344 | * pointer command pending because the device can choose to start any |
| 345 | * stream once the endpoint is on the HW schedule. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 346 | */ |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 347 | if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) || |
| 348 | (ep_state & EP_HALTED)) |
| 349 | return; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 350 | writel(DB_VALUE(ep_index, stream_id), db_addr); |
Matthew Wilcox | 50d64676 | 2010-12-15 14:18:11 -0500 | [diff] [blame] | 351 | /* The CPU has better things to do at this point than wait for a |
| 352 | * write-posting flush. It'll get there soon enough. |
| 353 | */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 354 | } |
| 355 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 356 | /* Ring the doorbell for any rings with pending URBs */ |
| 357 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, |
| 358 | unsigned int slot_id, |
| 359 | unsigned int ep_index) |
| 360 | { |
| 361 | unsigned int stream_id; |
| 362 | struct xhci_virt_ep *ep; |
| 363 | |
| 364 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 365 | |
| 366 | /* A ring has pending URBs if its TD list is not empty */ |
| 367 | if (!(ep->ep_state & EP_HAS_STREAMS)) { |
Oleksij Rempel | d66eaf9 | 2013-07-21 15:36:19 +0200 | [diff] [blame] | 368 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 369 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 370 | return; |
| 371 | } |
| 372 | |
| 373 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; |
| 374 | stream_id++) { |
| 375 | struct xhci_stream_info *stream_info = ep->stream_info; |
| 376 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 377 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
| 378 | stream_id); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 379 | } |
| 380 | } |
| 381 | |
Alexandr Ivanov | 75b040e | 2016-04-22 13:17:10 +0300 | [diff] [blame] | 382 | /* Get the right ring for the given slot_id, ep_index and stream_id. |
| 383 | * If the endpoint supports streams, boundary check the URB's stream ID. |
| 384 | * If the endpoint doesn't support streams, return the singular endpoint ring. |
| 385 | */ |
| 386 | struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, |
Sarah Sharp | 021bff9 | 2010-07-29 22:12:20 -0700 | [diff] [blame] | 387 | unsigned int slot_id, unsigned int ep_index, |
| 388 | unsigned int stream_id) |
| 389 | { |
| 390 | struct xhci_virt_ep *ep; |
| 391 | |
| 392 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 393 | /* Common case: no streams */ |
| 394 | if (!(ep->ep_state & EP_HAS_STREAMS)) |
| 395 | return ep->ring; |
| 396 | |
| 397 | if (stream_id == 0) { |
| 398 | xhci_warn(xhci, |
| 399 | "WARN: Slot ID %u, ep index %u has streams, " |
| 400 | "but URB has no stream ID.\n", |
| 401 | slot_id, ep_index); |
| 402 | return NULL; |
| 403 | } |
| 404 | |
| 405 | if (stream_id < ep->stream_info->num_streams) |
| 406 | return ep->stream_info->stream_rings[stream_id]; |
| 407 | |
| 408 | xhci_warn(xhci, |
| 409 | "WARN: Slot ID %u, ep index %u has " |
| 410 | "stream IDs 1 to %u allocated, " |
| 411 | "but stream ID %u is requested.\n", |
| 412 | slot_id, ep_index, |
| 413 | ep->stream_info->num_streams - 1, |
| 414 | stream_id); |
| 415 | return NULL; |
| 416 | } |
| 417 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 418 | /* |
| 419 | * Move the xHC's endpoint ring dequeue pointer past cur_td. |
| 420 | * Record the new state of the xHC's endpoint ring dequeue segment, |
| 421 | * dequeue pointer, and new consumer cycle state in state. |
| 422 | * Update our internal representation of the ring's dequeue pointer. |
| 423 | * |
| 424 | * We do this in three jumps: |
| 425 | * - First we update our new ring state to be the same as when the xHC stopped. |
| 426 | * - Then we traverse the ring to find the segment that contains |
| 427 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass |
| 428 | * any link TRBs with the toggle cycle bit set. |
| 429 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit |
| 430 | * if we've moved it past a link TRB with the toggle cycle bit set. |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 431 | * |
| 432 | * Some of the uses of xhci_generic_trb are grotty, but if they're done |
| 433 | * with correct __le32 accesses they should work fine. Only users of this are |
| 434 | * in here. |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 435 | */ |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 436 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 437 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 438 | unsigned int stream_id, struct xhci_td *cur_td, |
| 439 | struct xhci_dequeue_state *state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 440 | { |
| 441 | struct xhci_virt_device *dev = xhci->devs[slot_id]; |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 442 | struct xhci_virt_ep *ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 443 | struct xhci_ring *ep_ring; |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 444 | struct xhci_segment *new_seg; |
| 445 | union xhci_trb *new_deq; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 446 | dma_addr_t addr; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 447 | u64 hw_dequeue; |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 448 | bool cycle_found = false; |
| 449 | bool td_last_trb_found = false; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 450 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 451 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
| 452 | ep_index, stream_id); |
| 453 | if (!ep_ring) { |
| 454 | xhci_warn(xhci, "WARN can't find new dequeue state " |
| 455 | "for invalid stream ID %u.\n", |
| 456 | stream_id); |
| 457 | return; |
| 458 | } |
Paul Zimmerman | 68e41c5 | 2011-02-12 14:06:06 -0800 | [diff] [blame] | 459 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 460 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 461 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 462 | "Finding endpoint context"); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 463 | /* 4.6.9 the css flag is written to the stream context for streams */ |
| 464 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 465 | struct xhci_stream_ctx *ctx = |
| 466 | &ep->stream_info->stream_ctx_array[stream_id]; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 467 | hw_dequeue = le64_to_cpu(ctx->stream_ring); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 468 | } else { |
| 469 | struct xhci_ep_ctx *ep_ctx |
| 470 | = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 471 | hw_dequeue = le64_to_cpu(ep_ctx->deq); |
Hans de Goede | c4bedb7 | 2013-10-04 00:29:47 +0200 | [diff] [blame] | 472 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 473 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 474 | new_seg = ep_ring->deq_seg; |
| 475 | new_deq = ep_ring->dequeue; |
| 476 | state->new_cycle_state = hw_dequeue & 0x1; |
| 477 | |
| 478 | /* |
| 479 | * We want to find the pointer, segment and cycle state of the new trb |
| 480 | * (the one after current TD's last_trb). We know the cycle state at |
| 481 | * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are |
| 482 | * found. |
| 483 | */ |
| 484 | do { |
| 485 | if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq) |
| 486 | == (dma_addr_t)(hw_dequeue & ~0xf)) { |
| 487 | cycle_found = true; |
| 488 | if (td_last_trb_found) |
| 489 | break; |
| 490 | } |
| 491 | if (new_deq == cur_td->last_trb) |
| 492 | td_last_trb_found = true; |
| 493 | |
Mathias Nyman | 3495e45 | 2016-11-11 15:13:13 +0200 | [diff] [blame] | 494 | if (cycle_found && trb_is_link(new_deq) && |
| 495 | link_trb_toggles_cycle(new_deq)) |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 496 | state->new_cycle_state ^= 0x1; |
| 497 | |
| 498 | next_trb(xhci, ep_ring, &new_seg, &new_deq); |
| 499 | |
| 500 | /* Search wrapped around, bail out */ |
| 501 | if (new_deq == ep->ring->dequeue) { |
| 502 | xhci_err(xhci, "Error: Failed finding new dequeue state\n"); |
| 503 | state->new_deq_seg = NULL; |
| 504 | state->new_deq_ptr = NULL; |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 505 | return; |
| 506 | } |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 507 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 508 | } while (!cycle_found || !td_last_trb_found); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 509 | |
Mathias Nyman | 365038d | 2014-08-19 15:17:58 +0300 | [diff] [blame] | 510 | state->new_deq_seg = new_seg; |
| 511 | state->new_deq_ptr = new_deq; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 512 | |
Julius Werner | 1f81b6d | 2014-04-25 19:20:13 +0300 | [diff] [blame] | 513 | /* Don't update the ring cycle state for the producer (us). */ |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 514 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 515 | "Cycle state = 0x%x", state->new_cycle_state); |
Sarah Sharp | 01a1fdb | 2011-02-23 18:12:29 -0800 | [diff] [blame] | 516 | |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 517 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 518 | "New dequeue segment = %p (virtual)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 519 | state->new_deq_seg); |
| 520 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 521 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 522 | "New dequeue pointer = 0x%llx (DMA)", |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 523 | (unsigned long long) addr); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 524 | } |
| 525 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 526 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
| 527 | * (The last TRB actually points to the ring enqueue pointer, which is not part |
| 528 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. |
| 529 | */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 530 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 531 | struct xhci_td *td, bool flip_cycle) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 532 | { |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 533 | struct xhci_segment *seg = td->start_seg; |
| 534 | union xhci_trb *trb = td->first_trb; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 535 | |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 536 | while (1) { |
| 537 | if (trb_is_link(trb)) { |
| 538 | /* unchain chained link TRBs */ |
| 539 | trb->link.control &= cpu_to_le32(~TRB_CHAIN); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 540 | } else { |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 541 | trb->generic.field[0] = 0; |
| 542 | trb->generic.field[1] = 0; |
| 543 | trb->generic.field[2] = 0; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 544 | /* Preserve only the cycle bit of this TRB */ |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 545 | trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
| 546 | trb->generic.field[3] |= cpu_to_le32( |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 547 | TRB_TYPE(TRB_TR_NOOP)); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 548 | } |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 549 | /* flip cycle if asked to */ |
| 550 | if (flip_cycle && trb != td->first_trb && trb != td->last_trb) |
| 551 | trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE); |
| 552 | |
| 553 | if (trb == td->last_trb) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 554 | break; |
Mathias Nyman | 0d58a1a | 2016-11-11 15:13:20 +0200 | [diff] [blame] | 555 | |
| 556 | next_trb(xhci, ep_ring, &seg, &trb); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 557 | } |
| 558 | } |
| 559 | |
Dmitry Torokhov | 575688e | 2011-03-20 02:15:16 -0700 | [diff] [blame] | 560 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 561 | struct xhci_virt_ep *ep) |
| 562 | { |
| 563 | ep->ep_state &= ~EP_HALT_PENDING; |
| 564 | /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the |
| 565 | * timer is running on another CPU, we don't decrement stop_cmds_pending |
| 566 | * (since we didn't successfully stop the watchdog timer). |
| 567 | */ |
| 568 | if (del_timer(&ep->stop_cmd_timer)) |
| 569 | ep->stop_cmds_pending--; |
| 570 | } |
| 571 | |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 572 | /* |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 573 | * Must be called with xhci->lock held in interrupt context, |
| 574 | * releases and re-acquires xhci->lock |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 575 | */ |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 576 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, |
| 577 | struct xhci_td *cur_td, int status) |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 578 | { |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 579 | struct urb *urb = cur_td->urb; |
| 580 | struct urb_priv *urb_priv = urb->hcpriv; |
| 581 | struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus); |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 582 | |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 583 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { |
| 584 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; |
| 585 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 586 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 587 | usb_amd_quirk_pll_enable(); |
| 588 | } |
| 589 | } |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 590 | xhci_urb_free_priv(urb_priv); |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 591 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 592 | spin_unlock(&xhci->lock); |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 593 | usb_hcd_giveback_urb(hcd, urb, status); |
Mathias Nyman | 446b314 | 2016-11-11 15:13:22 +0200 | [diff] [blame] | 594 | spin_lock(&xhci->lock); |
| 595 | } |
| 596 | |
Wei Yongjun | 2d6d576 | 2016-11-11 15:13:21 +0200 | [diff] [blame] | 597 | static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, |
| 598 | struct xhci_ring *ring, struct xhci_td *td) |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 599 | { |
| 600 | struct device *dev = xhci_to_hcd(xhci)->self.controller; |
| 601 | struct xhci_segment *seg = td->bounce_seg; |
| 602 | struct urb *urb = td->urb; |
| 603 | |
| 604 | if (!seg || !urb) |
| 605 | return; |
| 606 | |
| 607 | if (usb_urb_dir_out(urb)) { |
| 608 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, |
| 609 | DMA_TO_DEVICE); |
| 610 | return; |
| 611 | } |
| 612 | |
| 613 | /* for in tranfers we need to copy the data from bounce to sg */ |
| 614 | sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf, |
| 615 | seg->bounce_len, seg->bounce_offs); |
| 616 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, |
| 617 | DMA_FROM_DEVICE); |
| 618 | seg->bounce_len = 0; |
| 619 | seg->bounce_offs = 0; |
| 620 | } |
| 621 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 622 | /* |
| 623 | * When we get a command completion for a Stop Endpoint Command, we need to |
| 624 | * unlink any cancelled TDs from the ring. There are two ways to do that: |
| 625 | * |
| 626 | * 1. If the HW was in the middle of processing the TD that needs to be |
| 627 | * cancelled, then we must move the ring's dequeue pointer past the last TRB |
| 628 | * in the TD with a Set Dequeue Pointer Command. |
| 629 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain |
| 630 | * bit cleared) so that the HW will skip over them. |
| 631 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 632 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 633 | union xhci_trb *trb, struct xhci_event_cmd *event) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 634 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 635 | unsigned int ep_index; |
| 636 | struct xhci_ring *ep_ring; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 637 | struct xhci_virt_ep *ep; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 638 | struct list_head *entry; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 639 | struct xhci_td *cur_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 640 | struct xhci_td *last_unlinked_td; |
| 641 | |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 642 | struct xhci_dequeue_state deq_state; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 643 | |
Xenia Ragiadakou | bc752bd | 2013-09-09 13:29:59 +0300 | [diff] [blame] | 644 | if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 645 | if (!xhci->devs[slot_id]) |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 646 | xhci_warn(xhci, "Stop endpoint command " |
| 647 | "completion for disabled slot %u\n", |
| 648 | slot_id); |
| 649 | return; |
| 650 | } |
| 651 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 652 | memset(&deq_state, 0, sizeof(deq_state)); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 653 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 654 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 655 | |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 656 | if (list_empty(&ep->cancelled_td_list)) { |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 657 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | 0714a57 | 2011-05-24 11:53:29 -0700 | [diff] [blame] | 658 | ep->stopped_td = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 659 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 660 | return; |
Sarah Sharp | 678539c | 2009-10-27 10:55:52 -0700 | [diff] [blame] | 661 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 662 | |
| 663 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. |
| 664 | * We have the xHCI lock, so nothing can modify this list until we drop |
| 665 | * it. We're also in the event handler, so we can't get re-interrupted |
| 666 | * if another Stop Endpoint command completes |
| 667 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 668 | list_for_each(entry, &ep->cancelled_td_list) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 669 | cur_td = list_entry(entry, struct xhci_td, cancelled_td_list); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 670 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 671 | "Removing canceled TD starting at 0x%llx (dma).", |
Sarah Sharp | 79688ac | 2011-12-19 16:56:04 -0800 | [diff] [blame] | 672 | (unsigned long long)xhci_trb_virt_to_dma( |
| 673 | cur_td->start_seg, cur_td->first_trb)); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 674 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
| 675 | if (!ep_ring) { |
| 676 | /* This shouldn't happen unless a driver is mucking |
| 677 | * with the stream ID after submission. This will |
| 678 | * leave the TD on the hardware ring, and the hardware |
| 679 | * will try to execute it, and may access a buffer |
| 680 | * that has already been freed. In the best case, the |
| 681 | * hardware will execute it, and the event handler will |
| 682 | * ignore the completion event for that TD, since it was |
| 683 | * removed from the td_list for that endpoint. In |
| 684 | * short, don't muck with the stream ID after |
| 685 | * submission. |
| 686 | */ |
| 687 | xhci_warn(xhci, "WARN Cancelled URB %p " |
| 688 | "has invalid stream ID %u.\n", |
| 689 | cur_td->urb, |
| 690 | cur_td->urb->stream_id); |
| 691 | goto remove_finished_td; |
| 692 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 693 | /* |
| 694 | * If we stopped on the TD we need to cancel, then we have to |
| 695 | * move the xHC endpoint ring dequeue pointer past this TD. |
| 696 | */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 697 | if (cur_td == ep->stopped_td) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 698 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
| 699 | cur_td->urb->stream_id, |
| 700 | cur_td, &deq_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 701 | else |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 702 | td_to_noop(xhci, ep_ring, cur_td, false); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 703 | remove_finished_td: |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 704 | /* |
| 705 | * The event handler won't see a completion for this TD anymore, |
| 706 | * so remove it from the endpoint ring's TD list. Keep it in |
| 707 | * the cancelled TD list for URB completion later. |
| 708 | */ |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 709 | list_del_init(&cur_td->td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 710 | } |
| 711 | last_unlinked_td = cur_td; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 712 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 713 | |
| 714 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ |
| 715 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 716 | xhci_queue_new_dequeue_state(xhci, slot_id, ep_index, |
| 717 | ep->stopped_td->urb->stream_id, &deq_state); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 718 | xhci_ring_cmd_db(xhci); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 719 | } else { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 720 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
| 721 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 722 | } |
Florian Wolter | 526867c | 2013-08-14 10:33:16 +0200 | [diff] [blame] | 723 | |
Mathias Nyman | d97b4f8 | 2014-11-27 18:19:16 +0200 | [diff] [blame] | 724 | ep->stopped_td = NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 725 | |
| 726 | /* |
| 727 | * Drop the lock and complete the URBs in the cancelled TD list. |
| 728 | * New TDs to be cancelled might be added to the end of the list before |
| 729 | * we can complete all the URBs for the TDs we already unlinked. |
| 730 | * So stop when we've completed the URB for the last TD we unlinked. |
| 731 | */ |
| 732 | do { |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 733 | cur_td = list_entry(ep->cancelled_td_list.next, |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 734 | struct xhci_td, cancelled_td_list); |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 735 | list_del_init(&cur_td->cancelled_td_list); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 736 | |
| 737 | /* Clean up the cancelled URB */ |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 738 | /* Doesn't matter what we pass for status, since the core will |
| 739 | * just overwrite it (because the URB has been unlinked). |
| 740 | */ |
Arnd Bergmann | f76a28a | 2016-06-30 14:26:17 +0200 | [diff] [blame] | 741 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 742 | if (ep_ring && cur_td->bounce_seg) |
| 743 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td); |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 744 | inc_td_cnt(cur_td->urb); |
| 745 | if (last_td_in_urb(cur_td)) |
| 746 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 747 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 748 | /* Stop processing the cancelled list if the watchdog timer is |
| 749 | * running. |
| 750 | */ |
| 751 | if (xhci->xhc_state & XHCI_STATE_DYING) |
| 752 | return; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 753 | } while (cur_td != last_unlinked_td); |
| 754 | |
| 755 | /* Return to the event handler with xhci->lock re-acquired */ |
| 756 | } |
| 757 | |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 758 | static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) |
| 759 | { |
| 760 | struct xhci_td *cur_td; |
| 761 | |
| 762 | while (!list_empty(&ring->td_list)) { |
| 763 | cur_td = list_first_entry(&ring->td_list, |
| 764 | struct xhci_td, td_list); |
| 765 | list_del_init(&cur_td->td_list); |
| 766 | if (!list_empty(&cur_td->cancelled_td_list)) |
| 767 | list_del_init(&cur_td->cancelled_td_list); |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 768 | |
| 769 | if (cur_td->bounce_seg) |
| 770 | xhci_unmap_td_bounce_buffer(xhci, ring, cur_td); |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 771 | |
| 772 | inc_td_cnt(cur_td->urb); |
| 773 | if (last_td_in_urb(cur_td)) |
| 774 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 775 | } |
| 776 | } |
| 777 | |
| 778 | static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, |
| 779 | int slot_id, int ep_index) |
| 780 | { |
| 781 | struct xhci_td *cur_td; |
| 782 | struct xhci_virt_ep *ep; |
| 783 | struct xhci_ring *ring; |
| 784 | |
| 785 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
Sarah Sharp | 21d0e51 | 2014-02-21 14:29:02 -0800 | [diff] [blame] | 786 | if ((ep->ep_state & EP_HAS_STREAMS) || |
| 787 | (ep->ep_state & EP_GETTING_NO_STREAMS)) { |
| 788 | int stream_id; |
| 789 | |
| 790 | for (stream_id = 0; stream_id < ep->stream_info->num_streams; |
| 791 | stream_id++) { |
| 792 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 793 | "Killing URBs for slot ID %u, ep index %u, stream %u", |
| 794 | slot_id, ep_index, stream_id + 1); |
| 795 | xhci_kill_ring_urbs(xhci, |
| 796 | ep->stream_info->stream_rings[stream_id]); |
| 797 | } |
| 798 | } else { |
| 799 | ring = ep->ring; |
| 800 | if (!ring) |
| 801 | return; |
| 802 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 803 | "Killing URBs for slot ID %u, ep index %u", |
| 804 | slot_id, ep_index); |
| 805 | xhci_kill_ring_urbs(xhci, ring); |
| 806 | } |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 807 | while (!list_empty(&ep->cancelled_td_list)) { |
| 808 | cur_td = list_first_entry(&ep->cancelled_td_list, |
| 809 | struct xhci_td, cancelled_td_list); |
| 810 | list_del_init(&cur_td->cancelled_td_list); |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 811 | |
| 812 | inc_td_cnt(cur_td->urb); |
| 813 | if (last_td_in_urb(cur_td)) |
| 814 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 815 | } |
| 816 | } |
| 817 | |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 818 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
| 819 | * In this case, we assume the host controller is broken or dying or dead. The |
| 820 | * host may still be completing some other events, so we have to be careful to |
| 821 | * let the event ring handler and the URB dequeueing/enqueueing functions know |
| 822 | * through xhci->state. |
| 823 | * |
| 824 | * The timer may also fire if the host takes a very long time to respond to the |
| 825 | * command, and the stop endpoint command completion handler cannot delete the |
| 826 | * timer before the timer function is called. Another endpoint cancellation may |
| 827 | * sneak in before the timer function can grab the lock, and that may queue |
| 828 | * another stop endpoint command and add the timer back. So we cannot use a |
| 829 | * simple flag to say whether there is a pending stop endpoint command for a |
| 830 | * particular endpoint. |
| 831 | * |
| 832 | * Instead we use a combination of that flag and a counter for the number of |
| 833 | * pending stop endpoint commands. If the timer is the tail end of the last |
| 834 | * stop endpoint command, and the endpoint's command is still pending, we assume |
| 835 | * the host is dying. |
| 836 | */ |
| 837 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) |
| 838 | { |
| 839 | struct xhci_hcd *xhci; |
| 840 | struct xhci_virt_ep *ep; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 841 | int ret, i, j; |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 842 | unsigned long flags; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 843 | |
| 844 | ep = (struct xhci_virt_ep *) arg; |
| 845 | xhci = ep->xhci; |
| 846 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 847 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 848 | |
| 849 | ep->stop_cmds_pending--; |
Mathias Nyman | bcf42aa | 2016-09-07 17:26:33 +0300 | [diff] [blame] | 850 | if (xhci->xhc_state & XHCI_STATE_REMOVING) { |
| 851 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 852 | return; |
| 853 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 854 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 855 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 856 | "Stop EP timer ran, but another timer marked " |
| 857 | "xHCI as DYING, exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 858 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 859 | return; |
| 860 | } |
| 861 | if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) { |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 862 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 863 | "Stop EP timer ran, but no command pending, " |
| 864 | "exiting."); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 865 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 866 | return; |
| 867 | } |
| 868 | |
| 869 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); |
| 870 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); |
| 871 | /* Oops, HC is dead or dying or at least not responding to the stop |
| 872 | * endpoint command. |
| 873 | */ |
| 874 | xhci->xhc_state |= XHCI_STATE_DYING; |
| 875 | /* Disable interrupts from the host controller and start halting it */ |
| 876 | xhci_quiesce(xhci); |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 877 | spin_unlock_irqrestore(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 878 | |
| 879 | ret = xhci_halt(xhci); |
| 880 | |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 881 | spin_lock_irqsave(&xhci->lock, flags); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 882 | if (ret < 0) { |
| 883 | /* This is bad; the host is not responding to commands and it's |
| 884 | * not allowing itself to be halted. At least interrupts are |
Sarah Sharp | ac04e6f | 2011-03-11 08:47:33 -0800 | [diff] [blame] | 885 | * disabled. If we call usb_hc_died(), it will attempt to |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 886 | * disconnect all device drivers under this host. Those |
| 887 | * disconnect() methods will wait for all URBs to be unlinked, |
| 888 | * so we must complete them. |
| 889 | */ |
| 890 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); |
| 891 | xhci_warn(xhci, "Completing active URBs anyway.\n"); |
| 892 | /* We could turn all TDs on the rings to no-ops. This won't |
| 893 | * help if the host has cached part of the ring, and is slow if |
| 894 | * we want to preserve the cycle bit. Skip it and hope the host |
| 895 | * doesn't touch the memory. |
| 896 | */ |
| 897 | } |
| 898 | for (i = 0; i < MAX_HC_SLOTS; i++) { |
| 899 | if (!xhci->devs[i]) |
| 900 | continue; |
Sarah Sharp | 50e8725 | 2014-02-21 09:27:30 -0800 | [diff] [blame] | 901 | for (j = 0; j < 31; j++) |
| 902 | xhci_kill_endpoint_urbs(xhci, i, j); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 903 | } |
Don Zickus | f43d623 | 2011-10-20 23:52:14 -0400 | [diff] [blame] | 904 | spin_unlock_irqrestore(&xhci->lock, flags); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 905 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 906 | "Calling usb_hc_died()"); |
Mathias Nyman | bcf42aa | 2016-09-07 17:26:33 +0300 | [diff] [blame] | 907 | usb_hc_died(xhci_to_hcd(xhci)); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 908 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 909 | "xHCI host controller is dead."); |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 910 | } |
| 911 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 912 | |
| 913 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, |
| 914 | struct xhci_virt_device *dev, |
| 915 | struct xhci_ring *ep_ring, |
| 916 | unsigned int ep_index) |
| 917 | { |
| 918 | union xhci_trb *dequeue_temp; |
| 919 | int num_trbs_free_temp; |
| 920 | bool revert = false; |
| 921 | |
| 922 | num_trbs_free_temp = ep_ring->num_trbs_free; |
| 923 | dequeue_temp = ep_ring->dequeue; |
| 924 | |
Sarah Sharp | 0d9f78a | 2012-06-21 16:28:30 -0700 | [diff] [blame] | 925 | /* If we get two back-to-back stalls, and the first stalled transfer |
| 926 | * ends just before a link TRB, the dequeue pointer will be left on |
| 927 | * the link TRB by the code in the while loop. So we have to update |
| 928 | * the dequeue pointer one segment further, or we'll jump off |
| 929 | * the segment into la-la-land. |
| 930 | */ |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 931 | if (trb_is_link(ep_ring->dequeue)) { |
Sarah Sharp | 0d9f78a | 2012-06-21 16:28:30 -0700 | [diff] [blame] | 932 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 933 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 934 | } |
| 935 | |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 936 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
| 937 | /* We have more usable TRBs */ |
| 938 | ep_ring->num_trbs_free++; |
| 939 | ep_ring->dequeue++; |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 940 | if (trb_is_link(ep_ring->dequeue)) { |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 941 | if (ep_ring->dequeue == |
| 942 | dev->eps[ep_index].queued_deq_ptr) |
| 943 | break; |
| 944 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
| 945 | ep_ring->dequeue = ep_ring->deq_seg->trbs; |
| 946 | } |
| 947 | if (ep_ring->dequeue == dequeue_temp) { |
| 948 | revert = true; |
| 949 | break; |
| 950 | } |
| 951 | } |
| 952 | |
| 953 | if (revert) { |
| 954 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); |
| 955 | ep_ring->num_trbs_free = num_trbs_free_temp; |
| 956 | } |
| 957 | } |
| 958 | |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 959 | /* |
| 960 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, |
| 961 | * we need to clear the set deq pending flag in the endpoint ring state, so that |
| 962 | * the TD queueing code can ring the doorbell again. We also need to ring the |
| 963 | * endpoint doorbell to restart the ring, but only if there aren't more |
| 964 | * cancellations pending. |
| 965 | */ |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 966 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 967 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 968 | { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 969 | unsigned int ep_index; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 970 | unsigned int stream_id; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 971 | struct xhci_ring *ep_ring; |
| 972 | struct xhci_virt_device *dev; |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 973 | struct xhci_virt_ep *ep; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 974 | struct xhci_ep_ctx *ep_ctx; |
| 975 | struct xhci_slot_ctx *slot_ctx; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 976 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 977 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
| 978 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 979 | dev = xhci->devs[slot_id]; |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 980 | ep = &dev->eps[ep_index]; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 981 | |
| 982 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); |
| 983 | if (!ep_ring) { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 984 | xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 985 | stream_id); |
| 986 | /* XXX: Harmless??? */ |
Hans de Goede | 0d4976e | 2014-08-20 16:41:55 +0300 | [diff] [blame] | 987 | goto cleanup; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 988 | } |
| 989 | |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 990 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
| 991 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 992 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 993 | if (cmd_comp_code != COMP_SUCCESS) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 994 | unsigned int ep_state; |
| 995 | unsigned int slot_state; |
| 996 | |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 997 | switch (cmd_comp_code) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 998 | case COMP_TRB_ERR: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 999 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1000 | break; |
| 1001 | case COMP_CTX_STATE: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1002 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1003 | ep_state = le32_to_cpu(ep_ctx->ep_info); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1004 | ep_state &= EP_STATE_MASK; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1005 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1006 | slot_state = GET_SLOT_STATE(slot_state); |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 1007 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 1008 | "Slot state = %u, EP state = %u", |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1009 | slot_state, ep_state); |
| 1010 | break; |
| 1011 | case COMP_EBADSLT: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1012 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", |
| 1013 | slot_id); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1014 | break; |
| 1015 | default: |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1016 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", |
| 1017 | cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1018 | break; |
| 1019 | } |
| 1020 | /* OK what do we do now? The endpoint state is hosed, and we |
| 1021 | * should never get to this point if the synchronization between |
| 1022 | * queueing, and endpoint state are correct. This might happen |
| 1023 | * if the device gets disconnected after we've finished |
| 1024 | * cancelling URBs, which might not be an error... |
| 1025 | */ |
| 1026 | } else { |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1027 | u64 deq; |
| 1028 | /* 4.6.10 deq ptr is written to the stream ctx for streams */ |
| 1029 | if (ep->ep_state & EP_HAS_STREAMS) { |
| 1030 | struct xhci_stream_ctx *ctx = |
| 1031 | &ep->stream_info->stream_ctx_array[stream_id]; |
| 1032 | deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; |
| 1033 | } else { |
| 1034 | deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; |
| 1035 | } |
Xenia Ragiadakou | aa50b29 | 2013-08-14 06:33:54 +0300 | [diff] [blame] | 1036 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1037 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); |
| 1038 | if (xhci_trb_virt_to_dma(ep->queued_deq_seg, |
| 1039 | ep->queued_deq_ptr) == deq) { |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1040 | /* Update the ring's dequeue segment and dequeue pointer |
| 1041 | * to reflect the new position. |
| 1042 | */ |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 1043 | update_ring_for_set_deq_completion(xhci, dev, |
| 1044 | ep_ring, ep_index); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1045 | } else { |
Oliver Neukum | e587b8b | 2014-01-08 17:13:11 +0100 | [diff] [blame] | 1046 | xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1047 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
Hans de Goede | 9aad95e | 2013-10-04 00:29:49 +0200 | [diff] [blame] | 1048 | ep->queued_deq_seg, ep->queued_deq_ptr); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1049 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1050 | } |
| 1051 | |
Hans de Goede | 0d4976e | 2014-08-20 16:41:55 +0300 | [diff] [blame] | 1052 | cleanup: |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1053 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 1054 | dev->eps[ep_index].queued_deq_seg = NULL; |
| 1055 | dev->eps[ep_index].queued_deq_ptr = NULL; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1056 | /* Restart any rings with pending URBs */ |
| 1057 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1058 | } |
| 1059 | |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1060 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1061 | union xhci_trb *trb, u32 cmd_comp_code) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1062 | { |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1063 | unsigned int ep_index; |
| 1064 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1065 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1066 | /* This command will only fail if the endpoint wasn't halted, |
| 1067 | * but we don't care. |
| 1068 | */ |
Xenia Ragiadakou | a025432 | 2013-08-06 07:52:46 +0300 | [diff] [blame] | 1069 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1070 | "Ignoring reset ep completion code of %u", cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1071 | |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1072 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
| 1073 | * command complete before the endpoint can be used. Queue that here |
| 1074 | * because the HW can't handle two commands being queued in a row. |
| 1075 | */ |
| 1076 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1077 | struct xhci_command *command; |
| 1078 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
Hans de Goede | a0ee619 | 2014-07-25 22:01:21 +0200 | [diff] [blame] | 1079 | if (!command) { |
| 1080 | xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n"); |
| 1081 | return; |
| 1082 | } |
Xenia Ragiadakou | 4bdfe4c | 2013-08-06 07:52:45 +0300 | [diff] [blame] | 1083 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1084 | "Queueing configure endpoint command"); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1085 | xhci_queue_configure_endpoint(xhci, command, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 1086 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
| 1087 | false); |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1088 | xhci_ring_cmd_db(xhci); |
| 1089 | } else { |
Mathias Nyman | c3492db | 2014-11-18 11:27:11 +0200 | [diff] [blame] | 1090 | /* Clear our internal halted state */ |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 1091 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
Sarah Sharp | ac9d8fe | 2009-08-07 14:04:55 -0700 | [diff] [blame] | 1092 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1093 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1094 | |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1095 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
| 1096 | u32 cmd_comp_code) |
| 1097 | { |
| 1098 | if (cmd_comp_code == COMP_SUCCESS) |
| 1099 | xhci->slot_id = slot_id; |
| 1100 | else |
| 1101 | xhci->slot_id = 0; |
Xenia Ragiadakou | b244b43 | 2013-09-09 13:29:47 +0300 | [diff] [blame] | 1102 | } |
| 1103 | |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1104 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
| 1105 | { |
| 1106 | struct xhci_virt_device *virt_dev; |
| 1107 | |
| 1108 | virt_dev = xhci->devs[slot_id]; |
| 1109 | if (!virt_dev) |
| 1110 | return; |
| 1111 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) |
| 1112 | /* Delete default control endpoint resources */ |
| 1113 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); |
| 1114 | xhci_free_virt_device(xhci, slot_id); |
| 1115 | } |
| 1116 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1117 | static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, |
| 1118 | struct xhci_event_cmd *event, u32 cmd_comp_code) |
| 1119 | { |
| 1120 | struct xhci_virt_device *virt_dev; |
| 1121 | struct xhci_input_control_ctx *ctrl_ctx; |
| 1122 | unsigned int ep_index; |
| 1123 | unsigned int ep_state; |
| 1124 | u32 add_flags, drop_flags; |
| 1125 | |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1126 | /* |
| 1127 | * Configure endpoint commands can come from the USB core |
| 1128 | * configuration or alt setting changes, or because the HW |
| 1129 | * needed an extra configure endpoint command after a reset |
| 1130 | * endpoint command or streams were being configured. |
| 1131 | * If the command was for a halted endpoint, the xHCI driver |
| 1132 | * is not waiting on the configure endpoint command. |
| 1133 | */ |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1134 | virt_dev = xhci->devs[slot_id]; |
Lin Wang | 4daf9df | 2015-01-09 16:06:31 +0200 | [diff] [blame] | 1135 | ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx); |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1136 | if (!ctrl_ctx) { |
| 1137 | xhci_warn(xhci, "Could not get input context, bad type.\n"); |
| 1138 | return; |
| 1139 | } |
| 1140 | |
| 1141 | add_flags = le32_to_cpu(ctrl_ctx->add_flags); |
| 1142 | drop_flags = le32_to_cpu(ctrl_ctx->drop_flags); |
| 1143 | /* Input ctx add_flags are the endpoint index plus one */ |
| 1144 | ep_index = xhci_last_valid_endpoint(add_flags) - 1; |
| 1145 | |
| 1146 | /* A usb_set_interface() call directly after clearing a halted |
| 1147 | * condition may race on this quirky hardware. Not worth |
| 1148 | * worrying about, since this is prototype hardware. Not sure |
| 1149 | * if this will work for streams, but streams support was |
| 1150 | * untested on this prototype. |
| 1151 | */ |
| 1152 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && |
| 1153 | ep_index != (unsigned int) -1 && |
| 1154 | add_flags - SLOT_FLAG == drop_flags) { |
| 1155 | ep_state = virt_dev->eps[ep_index].ep_state; |
| 1156 | if (!(ep_state & EP_HALTED)) |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1157 | return; |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1158 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1159 | "Completed config ep cmd - " |
| 1160 | "last ep index = %d, state = %d", |
| 1161 | ep_index, ep_state); |
| 1162 | /* Clear internal halted state and restart ring(s) */ |
| 1163 | virt_dev->eps[ep_index].ep_state &= ~EP_HALTED; |
| 1164 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
| 1165 | return; |
| 1166 | } |
Xenia Ragiadakou | 6ed46d3 | 2013-09-09 13:29:55 +0300 | [diff] [blame] | 1167 | return; |
| 1168 | } |
| 1169 | |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1170 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
| 1171 | struct xhci_event_cmd *event) |
| 1172 | { |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1173 | xhci_dbg(xhci, "Completed reset device command.\n"); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1174 | if (!xhci->devs[slot_id]) |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1175 | xhci_warn(xhci, "Reset device command completion " |
| 1176 | "for disabled slot %u\n", slot_id); |
| 1177 | } |
| 1178 | |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1179 | static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, |
| 1180 | struct xhci_event_cmd *event) |
| 1181 | { |
| 1182 | if (!(xhci->quirks & XHCI_NEC_HOST)) { |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 1183 | xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n"); |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1184 | return; |
| 1185 | } |
| 1186 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
| 1187 | "NEC firmware version %2x.%02x", |
| 1188 | NEC_FW_MAJOR(le32_to_cpu(event->status)), |
| 1189 | NEC_FW_MINOR(le32_to_cpu(event->status))); |
| 1190 | } |
| 1191 | |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1192 | static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1193 | { |
| 1194 | list_del(&cmd->cmd_list); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1195 | |
| 1196 | if (cmd->completion) { |
| 1197 | cmd->status = status; |
| 1198 | complete(cmd->completion); |
| 1199 | } else { |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1200 | kfree(cmd); |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1201 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1202 | } |
| 1203 | |
| 1204 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci) |
| 1205 | { |
| 1206 | struct xhci_command *cur_cmd, *tmp_cmd; |
| 1207 | list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1208 | xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1209 | } |
| 1210 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1211 | /* |
| 1212 | * Turn all commands on command ring with status set to "aborted" to no-op trbs. |
| 1213 | * If there are other commands waiting then restart the ring and kick the timer. |
| 1214 | * This must be called with command ring stopped and xhci->lock held. |
| 1215 | */ |
| 1216 | static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, |
| 1217 | struct xhci_command *cur_cmd) |
| 1218 | { |
| 1219 | struct xhci_command *i_cmd, *tmp_cmd; |
| 1220 | u32 cycle_state; |
| 1221 | |
| 1222 | /* Turn all aborted commands in list to no-ops, then restart */ |
| 1223 | list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list, |
| 1224 | cmd_list) { |
| 1225 | |
| 1226 | if (i_cmd->status != COMP_CMD_ABORT) |
| 1227 | continue; |
| 1228 | |
| 1229 | i_cmd->status = COMP_CMD_STOP; |
| 1230 | |
| 1231 | xhci_dbg(xhci, "Turn aborted command %p to no-op\n", |
| 1232 | i_cmd->command_trb); |
| 1233 | /* get cycle state from the original cmd trb */ |
| 1234 | cycle_state = le32_to_cpu( |
| 1235 | i_cmd->command_trb->generic.field[3]) & TRB_CYCLE; |
| 1236 | /* modify the command trb to no-op command */ |
| 1237 | i_cmd->command_trb->generic.field[0] = 0; |
| 1238 | i_cmd->command_trb->generic.field[1] = 0; |
| 1239 | i_cmd->command_trb->generic.field[2] = 0; |
| 1240 | i_cmd->command_trb->generic.field[3] = cpu_to_le32( |
| 1241 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); |
| 1242 | |
| 1243 | /* |
| 1244 | * caller waiting for completion is called when command |
| 1245 | * completion event is received for these no-op commands |
| 1246 | */ |
| 1247 | } |
| 1248 | |
| 1249 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; |
| 1250 | |
| 1251 | /* ring command ring doorbell to restart the command ring */ |
| 1252 | if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && |
| 1253 | !(xhci->xhc_state & XHCI_STATE_DYING)) { |
| 1254 | xhci->current_cmd = cur_cmd; |
| 1255 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1256 | xhci_ring_cmd_db(xhci); |
| 1257 | } |
| 1258 | return; |
| 1259 | } |
| 1260 | |
| 1261 | |
| 1262 | void xhci_handle_command_timeout(unsigned long data) |
| 1263 | { |
| 1264 | struct xhci_hcd *xhci; |
| 1265 | int ret; |
| 1266 | unsigned long flags; |
| 1267 | u64 hw_ring_state; |
Mathias Nyman | 3425aa0 | 2016-06-01 18:09:08 +0300 | [diff] [blame] | 1268 | bool second_timeout = false; |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1269 | xhci = (struct xhci_hcd *) data; |
| 1270 | |
| 1271 | /* mark this command to be cancelled */ |
| 1272 | spin_lock_irqsave(&xhci->lock, flags); |
| 1273 | if (xhci->current_cmd) { |
Mathias Nyman | 3425aa0 | 2016-06-01 18:09:08 +0300 | [diff] [blame] | 1274 | if (xhci->current_cmd->status == COMP_CMD_ABORT) |
| 1275 | second_timeout = true; |
| 1276 | xhci->current_cmd->status = COMP_CMD_ABORT; |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1277 | } |
| 1278 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1279 | /* Make sure command ring is running before aborting it */ |
| 1280 | hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
| 1281 | if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && |
| 1282 | (hw_ring_state & CMD_RING_RUNNING)) { |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1283 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1284 | xhci_dbg(xhci, "Command timeout\n"); |
| 1285 | ret = xhci_abort_cmd_ring(xhci); |
| 1286 | if (unlikely(ret == -ESHUTDOWN)) { |
| 1287 | xhci_err(xhci, "Abort command ring failed\n"); |
| 1288 | xhci_cleanup_command_queue(xhci); |
| 1289 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
| 1290 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); |
| 1291 | } |
| 1292 | return; |
| 1293 | } |
Mathias Nyman | 3425aa0 | 2016-06-01 18:09:08 +0300 | [diff] [blame] | 1294 | |
| 1295 | /* command ring failed to restart, or host removed. Bail out */ |
| 1296 | if (second_timeout || xhci->xhc_state & XHCI_STATE_REMOVING) { |
| 1297 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1298 | xhci_dbg(xhci, "command timed out twice, ring start fail?\n"); |
| 1299 | xhci_cleanup_command_queue(xhci); |
| 1300 | return; |
| 1301 | } |
| 1302 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1303 | /* command timeout on stopped ring, ring can't be aborted */ |
| 1304 | xhci_dbg(xhci, "Command timeout on stopped ring\n"); |
| 1305 | xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); |
| 1306 | spin_unlock_irqrestore(&xhci->lock, flags); |
| 1307 | return; |
| 1308 | } |
| 1309 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1310 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
| 1311 | struct xhci_event_cmd *event) |
| 1312 | { |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1313 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1314 | u64 cmd_dma; |
| 1315 | dma_addr_t cmd_dequeue_dma; |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1316 | u32 cmd_comp_code; |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1317 | union xhci_trb *cmd_trb; |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1318 | struct xhci_command *cmd; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1319 | u32 cmd_type; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1320 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1321 | cmd_dma = le64_to_cpu(event->cmd_trb); |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1322 | cmd_trb = xhci->cmd_ring->dequeue; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1323 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1324 | cmd_trb); |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 1325 | /* |
| 1326 | * Check whether the completion event is for our internal kept |
| 1327 | * command. |
| 1328 | */ |
| 1329 | if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) { |
| 1330 | xhci_warn(xhci, |
| 1331 | "ERROR mismatched command completion event\n"); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1332 | return; |
| 1333 | } |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1334 | |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1335 | cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list); |
| 1336 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1337 | del_timer(&xhci->cmd_timer); |
| 1338 | |
Xenia Ragiadakou | 9124b12 | 2013-09-09 13:29:57 +0300 | [diff] [blame] | 1339 | trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event); |
Xenia Ragiadakou | 63a23b9a | 2013-08-06 07:52:48 +0300 | [diff] [blame] | 1340 | |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1341 | cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1342 | |
| 1343 | /* If CMD ring stopped we own the trbs between enqueue and dequeue */ |
| 1344 | if (cmd_comp_code == COMP_CMD_STOP) { |
| 1345 | xhci_handle_stopped_cmd_ring(xhci, cmd); |
| 1346 | return; |
| 1347 | } |
Mathias Nyman | 33be126 | 2016-08-16 10:18:03 +0300 | [diff] [blame] | 1348 | |
| 1349 | if (cmd->command_trb != xhci->cmd_ring->dequeue) { |
| 1350 | xhci_err(xhci, |
| 1351 | "Command completion event does not match command\n"); |
| 1352 | return; |
| 1353 | } |
| 1354 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1355 | /* |
| 1356 | * Host aborted the command ring, check if the current command was |
| 1357 | * supposed to be aborted, otherwise continue normally. |
| 1358 | * The command ring is stopped now, but the xHC will issue a Command |
| 1359 | * Ring Stopped event which will cause us to restart it. |
| 1360 | */ |
| 1361 | if (cmd_comp_code == COMP_CMD_ABORT) { |
| 1362 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; |
| 1363 | if (cmd->status == COMP_CMD_ABORT) |
| 1364 | goto event_handled; |
Elric Fu | b63f405 | 2012-06-27 16:55:43 +0800 | [diff] [blame] | 1365 | } |
| 1366 | |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1367 | cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); |
| 1368 | switch (cmd_type) { |
| 1369 | case TRB_ENABLE_SLOT: |
Xenia Ragiadakou | e7a79a1 | 2013-09-09 13:29:56 +0300 | [diff] [blame] | 1370 | xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1371 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1372 | case TRB_DISABLE_SLOT: |
Xenia Ragiadakou | 6c02dd1 | 2013-09-09 13:29:48 +0300 | [diff] [blame] | 1373 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1374 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1375 | case TRB_CONFIG_EP: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1376 | if (!cmd->completion) |
| 1377 | xhci_handle_cmd_config_ep(xhci, slot_id, event, |
| 1378 | cmd_comp_code); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 1379 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1380 | case TRB_EVAL_CONTEXT: |
Sarah Sharp | 2d3f1fa | 2009-08-07 14:04:49 -0700 | [diff] [blame] | 1381 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1382 | case TRB_ADDR_DEV: |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 1383 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1384 | case TRB_STOP_RING: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1385 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1386 | le32_to_cpu(cmd_trb->generic.field[3]))); |
| 1387 | xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1388 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1389 | case TRB_SET_DEQ: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1390 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1391 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1392 | xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1393 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1394 | case TRB_CMD_NOOP: |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1395 | /* Is this an aborted command turned to NO-OP? */ |
| 1396 | if (cmd->status == COMP_CMD_STOP) |
| 1397 | cmd_comp_code = COMP_CMD_STOP; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1398 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1399 | case TRB_RESET_EP: |
Xenia Ragiadakou | b8200c9 | 2013-09-09 13:30:00 +0300 | [diff] [blame] | 1400 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
| 1401 | le32_to_cpu(cmd_trb->generic.field[3]))); |
Xenia Ragiadakou | c69a059 | 2013-09-09 13:30:01 +0300 | [diff] [blame] | 1402 | xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 1403 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1404 | case TRB_RESET_DEV: |
Mathias Nyman | 6fcfb0d | 2014-06-24 17:14:40 +0300 | [diff] [blame] | 1405 | /* SLOT_ID field in reset device cmd completion event TRB is 0. |
| 1406 | * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) |
| 1407 | */ |
| 1408 | slot_id = TRB_TO_SLOT_ID( |
| 1409 | le32_to_cpu(cmd_trb->generic.field[3])); |
Xenia Ragiadakou | f681321 | 2013-09-09 13:29:51 +0300 | [diff] [blame] | 1410 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 1411 | break; |
Xenia Ragiadakou | b54fc46 | 2013-09-09 13:29:58 +0300 | [diff] [blame] | 1412 | case TRB_NEC_GET_FW: |
Xenia Ragiadakou | 2c07082 | 2013-09-09 13:29:52 +0300 | [diff] [blame] | 1413 | xhci_handle_cmd_nec_get_fw(xhci, event); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1414 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1415 | default: |
| 1416 | /* Skip over unknown commands on the event ring */ |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 1417 | xhci_info(xhci, "INFO unknown command type %d\n", cmd_type); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1418 | break; |
| 1419 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1420 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 1421 | /* restart timer if this wasn't the last command */ |
| 1422 | if (cmd->cmd_list.next != &xhci->cmd_list) { |
| 1423 | xhci->current_cmd = list_entry(cmd->cmd_list.next, |
| 1424 | struct xhci_command, cmd_list); |
| 1425 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 1426 | } |
| 1427 | |
| 1428 | event_handled: |
Mathias Nyman | 9ea1833 | 2014-05-08 19:26:02 +0300 | [diff] [blame] | 1429 | xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 1430 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1431 | inc_deq(xhci, xhci->cmd_ring); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 1432 | } |
| 1433 | |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1434 | static void handle_vendor_event(struct xhci_hcd *xhci, |
| 1435 | union xhci_trb *event) |
| 1436 | { |
| 1437 | u32 trb_type; |
| 1438 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1439 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 1440 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
| 1441 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) |
| 1442 | handle_cmd_completion(xhci, &event->event_cmd); |
| 1443 | } |
| 1444 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1445 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
| 1446 | * port registers -- USB 3.0 and USB 2.0). |
| 1447 | * |
| 1448 | * Returns a zero-based port number, which is suitable for indexing into each of |
| 1449 | * the split roothubs' port arrays and bus state arrays. |
Sarah Sharp | d0cd5d4 | 2011-11-14 17:51:39 -0800 | [diff] [blame] | 1450 | * Add one to it in order to call xhci_find_slot_id_by_port. |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1451 | */ |
| 1452 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, |
| 1453 | struct xhci_hcd *xhci, u32 port_id) |
| 1454 | { |
| 1455 | unsigned int i; |
| 1456 | unsigned int num_similar_speed_ports = 0; |
| 1457 | |
| 1458 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], |
| 1459 | * and usb2_ports are 0-based indexes. Count the number of similar |
| 1460 | * speed ports, up to 1 port before this port. |
| 1461 | */ |
| 1462 | for (i = 0; i < (port_id - 1); i++) { |
| 1463 | u8 port_speed = xhci->port_array[i]; |
| 1464 | |
| 1465 | /* |
| 1466 | * Skip ports that don't have known speeds, or have duplicate |
| 1467 | * Extended Capabilities port speed entries. |
| 1468 | */ |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1469 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1470 | continue; |
| 1471 | |
| 1472 | /* |
| 1473 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and |
| 1474 | * 1.1 ports are under the USB 2.0 hub. If the port speed |
| 1475 | * matches the device speed, it's a similar speed port. |
| 1476 | */ |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 1477 | if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3)) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1478 | num_similar_speed_ports++; |
| 1479 | } |
| 1480 | return num_similar_speed_ports; |
| 1481 | } |
| 1482 | |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1483 | static void handle_device_notification(struct xhci_hcd *xhci, |
| 1484 | union xhci_trb *event) |
| 1485 | { |
| 1486 | u32 slot_id; |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1487 | struct usb_device *udev; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1488 | |
Xenia Ragiadakou | 7e76ad4 | 2013-09-09 21:03:10 +0300 | [diff] [blame] | 1489 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1490 | if (!xhci->devs[slot_id]) { |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1491 | xhci_warn(xhci, "Device Notification event for " |
| 1492 | "unused slot %u\n", slot_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1493 | return; |
| 1494 | } |
| 1495 | |
| 1496 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", |
| 1497 | slot_id); |
| 1498 | udev = xhci->devs[slot_id]->udev; |
| 1499 | if (udev && udev->parent) |
| 1500 | usb_wakeup_notification(udev->parent, udev->portnum); |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 1501 | } |
| 1502 | |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1503 | static void handle_port_status(struct xhci_hcd *xhci, |
| 1504 | union xhci_trb *event) |
| 1505 | { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1506 | struct usb_hcd *hcd; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1507 | u32 port_id; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1508 | u32 temp, temp1; |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1509 | int max_ports; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1510 | int slot_id; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1511 | unsigned int faked_port_index; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1512 | u8 major_revision; |
Sarah Sharp | 20b67cf | 2010-12-15 12:47:14 -0800 | [diff] [blame] | 1513 | struct xhci_bus_state *bus_state; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1514 | __le32 __iomem **port_array; |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1515 | bool bogus_port_status = false; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1516 | |
| 1517 | /* Port status change events always have a successful completion code */ |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 1518 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) |
| 1519 | xhci_warn(xhci, |
| 1520 | "WARN: xHC returned failed port status event\n"); |
| 1521 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1522 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1523 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
| 1524 | |
Sarah Sharp | 518e848 | 2010-12-15 11:56:29 -0800 | [diff] [blame] | 1525 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
| 1526 | if ((port_id <= 0) || (port_id > max_ports)) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1527 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1528 | inc_deq(xhci, xhci->event_ring); |
| 1529 | return; |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1530 | } |
| 1531 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1532 | /* Figure out which usb_hcd this port is attached to: |
| 1533 | * is it a USB 3.0 port or a USB 2.0/1.1 port? |
| 1534 | */ |
| 1535 | major_revision = xhci->port_array[port_id - 1]; |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1536 | |
| 1537 | /* Find the right roothub. */ |
| 1538 | hcd = xhci_to_hcd(xhci); |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 1539 | if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3)) |
Peter Chen | 09ce0c0 | 2013-03-20 09:30:00 +0800 | [diff] [blame] | 1540 | hcd = xhci->shared_hcd; |
| 1541 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1542 | if (major_revision == 0) { |
| 1543 | xhci_warn(xhci, "Event for port %u not in " |
| 1544 | "Extended Capabilities, ignoring.\n", |
| 1545 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1546 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1547 | goto cleanup; |
| 1548 | } |
Dan Carpenter | 22e0487 | 2011-03-17 22:39:49 +0300 | [diff] [blame] | 1549 | if (major_revision == DUPLICATE_ENTRY) { |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1550 | xhci_warn(xhci, "Event for port %u duplicated in" |
| 1551 | "Extended Capabilities, ignoring.\n", |
| 1552 | port_id); |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1553 | bogus_port_status = true; |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1554 | goto cleanup; |
Sarah Sharp | 5308a91 | 2010-12-01 11:34:59 -0800 | [diff] [blame] | 1555 | } |
| 1556 | |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1557 | /* |
| 1558 | * Hardware port IDs reported by a Port Status Change Event include USB |
| 1559 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a |
| 1560 | * resume event, but we first need to translate the hardware port ID |
| 1561 | * into the index into the ports on the correct split roothub, and the |
| 1562 | * correct bus_state structure. |
| 1563 | */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1564 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 1565 | if (hcd->speed >= HCD_USB3) |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1566 | port_array = xhci->usb3_ports; |
| 1567 | else |
| 1568 | port_array = xhci->usb2_ports; |
| 1569 | /* Find the faked port hub number */ |
| 1570 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, |
| 1571 | port_id); |
| 1572 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1573 | temp = readl(port_array[faked_port_index]); |
Sarah Sharp | 7111ebc | 2010-12-14 13:24:55 -0800 | [diff] [blame] | 1574 | if (hcd->state == HC_STATE_SUSPENDED) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1575 | xhci_dbg(xhci, "resume root hub\n"); |
| 1576 | usb_hcd_resume_root_hub(hcd); |
| 1577 | } |
| 1578 | |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 1579 | if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE) |
Zhuang Jin Can | fac4271 | 2015-07-21 17:20:30 +0300 | [diff] [blame] | 1580 | bus_state->port_remote_wakeup &= ~(1 << faked_port_index); |
| 1581 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1582 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
| 1583 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); |
| 1584 | |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 1585 | temp1 = readl(&xhci->op_regs->command); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1586 | if (!(temp1 & CMD_RUN)) { |
| 1587 | xhci_warn(xhci, "xHC is not running.\n"); |
| 1588 | goto cleanup; |
| 1589 | } |
| 1590 | |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 1591 | if (DEV_SUPERSPEED_ANY(temp)) { |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1592 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1593 | /* Set a flag to say the port signaled remote wakeup, |
| 1594 | * so we can tell the difference between the end of |
| 1595 | * device and host initiated resume. |
| 1596 | */ |
| 1597 | bus_state->port_remote_wakeup |= 1 << faked_port_index; |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1598 | xhci_test_and_clear_bit(xhci, port_array, |
| 1599 | faked_port_index, PORT_PLC); |
Andiry Xu | c9682df | 2011-09-23 14:19:48 -0700 | [diff] [blame] | 1600 | xhci_set_link_state(xhci, port_array, faked_port_index, |
| 1601 | XDEV_U0); |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1602 | /* Need to wait until the next link state change |
| 1603 | * indicates the device is actually in U0. |
| 1604 | */ |
| 1605 | bogus_port_status = true; |
| 1606 | goto cleanup; |
Mathias Nyman | f69115f | 2015-12-11 14:38:06 +0200 | [diff] [blame] | 1607 | } else if (!test_bit(faked_port_index, |
| 1608 | &bus_state->resuming_ports)) { |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1609 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1610 | bus_state->resume_done[faked_port_index] = jiffies + |
Felipe Balbi | b9e4518 | 2015-02-13 14:39:13 -0600 | [diff] [blame] | 1611 | msecs_to_jiffies(USB_RESUME_TIMEOUT); |
Andiry Xu | f370b99 | 2012-04-14 02:54:30 +0800 | [diff] [blame] | 1612 | set_bit(faked_port_index, &bus_state->resuming_ports); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1613 | mod_timer(&hcd->rh_timer, |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1614 | bus_state->resume_done[faked_port_index]); |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1615 | /* Do the rest in GetPortStatus */ |
| 1616 | } |
| 1617 | } |
| 1618 | |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1619 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 1620 | DEV_SUPERSPEED_ANY(temp)) { |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1621 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1622 | /* We've just brought the device into U0 through either the |
| 1623 | * Resume state after a device remote wakeup, or through the |
| 1624 | * U3Exit state after a host-initiated resume. If it's a device |
| 1625 | * initiated remote wake, don't pass up the link state change, |
| 1626 | * so the roothub behavior is consistent with external |
| 1627 | * USB 3.0 hub behavior. |
| 1628 | */ |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1629 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
| 1630 | faked_port_index + 1); |
| 1631 | if (slot_id && xhci->devs[slot_id]) |
| 1632 | xhci_ring_device(xhci, slot_id); |
Nickolai Zeldovich | ba7b5c2 | 2013-01-07 22:39:31 -0500 | [diff] [blame] | 1633 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
Sarah Sharp | 4ee823b | 2011-11-14 18:00:01 -0800 | [diff] [blame] | 1634 | bus_state->port_remote_wakeup &= |
| 1635 | ~(1 << faked_port_index); |
| 1636 | xhci_test_and_clear_bit(xhci, port_array, |
| 1637 | faked_port_index, PORT_PLC); |
| 1638 | usb_wakeup_notification(hcd->self.root_hub, |
| 1639 | faked_port_index + 1); |
| 1640 | bogus_port_status = true; |
| 1641 | goto cleanup; |
| 1642 | } |
Sarah Sharp | d93814c | 2012-01-24 16:39:02 -0800 | [diff] [blame] | 1643 | } |
| 1644 | |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1645 | /* |
| 1646 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or |
| 1647 | * RExit to a disconnect state). If so, let the the driver know it's |
| 1648 | * out of the RExit state. |
| 1649 | */ |
Mathias Nyman | 2338b9e | 2015-10-01 18:40:36 +0300 | [diff] [blame] | 1650 | if (!DEV_SUPERSPEED_ANY(temp) && |
Sarah Sharp | 8b3d457 | 2013-08-20 08:12:12 -0700 | [diff] [blame] | 1651 | test_and_clear_bit(faked_port_index, |
| 1652 | &bus_state->rexit_ports)) { |
| 1653 | complete(&bus_state->rexit_done[faked_port_index]); |
| 1654 | bogus_port_status = true; |
| 1655 | goto cleanup; |
| 1656 | } |
| 1657 | |
Mathias Nyman | b50107b | 2015-10-01 18:40:38 +0300 | [diff] [blame] | 1658 | if (hcd->speed < HCD_USB3) |
Andiry Xu | 6fd4562 | 2011-09-23 14:19:50 -0700 | [diff] [blame] | 1659 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
| 1660 | PORT_PLC); |
| 1661 | |
Andiry Xu | 5619253 | 2010-10-14 07:23:00 -0700 | [diff] [blame] | 1662 | cleanup: |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1663 | /* Update event ring dequeue pointer before dropping the lock */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1664 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1665 | |
Sarah Sharp | 386139d | 2011-03-24 08:02:58 -0700 | [diff] [blame] | 1666 | /* Don't make the USB core poll the roothub if we got a bad port status |
| 1667 | * change event. Besides, at that point we can't tell which roothub |
| 1668 | * (USB 2.0 or USB 3.0) to kick. |
| 1669 | */ |
| 1670 | if (bogus_port_status) |
| 1671 | return; |
| 1672 | |
Sarah Sharp | c52804a | 2012-11-27 12:30:23 -0800 | [diff] [blame] | 1673 | /* |
| 1674 | * xHCI port-status-change events occur when the "or" of all the |
| 1675 | * status-change bits in the portsc register changes from 0 to 1. |
| 1676 | * New status changes won't cause an event if any other change |
| 1677 | * bits are still set. When an event occurs, switch over to |
| 1678 | * polling to avoid losing status changes. |
| 1679 | */ |
| 1680 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); |
| 1681 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1682 | spin_unlock(&xhci->lock); |
| 1683 | /* Pass this up to the core */ |
Sarah Sharp | f6ff0ac | 2010-12-16 11:21:10 -0800 | [diff] [blame] | 1684 | usb_hcd_poll_rh_status(hcd); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 1685 | spin_lock(&xhci->lock); |
| 1686 | } |
| 1687 | |
| 1688 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1689 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending |
| 1690 | * at end_trb, which may be in another segment. If the suspect DMA address is a |
| 1691 | * TRB in this TD, this function returns that TRB's segment. Otherwise it |
| 1692 | * returns 0. |
| 1693 | */ |
Hans de Goede | cffb9be | 2014-08-20 16:41:51 +0300 | [diff] [blame] | 1694 | struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, |
| 1695 | struct xhci_segment *start_seg, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1696 | union xhci_trb *start_trb, |
| 1697 | union xhci_trb *end_trb, |
Hans de Goede | cffb9be | 2014-08-20 16:41:51 +0300 | [diff] [blame] | 1698 | dma_addr_t suspect_dma, |
| 1699 | bool debug) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1700 | { |
| 1701 | dma_addr_t start_dma; |
| 1702 | dma_addr_t end_seg_dma; |
| 1703 | dma_addr_t end_trb_dma; |
| 1704 | struct xhci_segment *cur_seg; |
| 1705 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1706 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1707 | cur_seg = start_seg; |
| 1708 | |
| 1709 | do { |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1710 | if (start_dma == 0) |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1711 | return NULL; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 1712 | /* We may get an event for a Link TRB in the middle of a TD */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1713 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1714 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1715 | /* If the end TRB isn't in this segment, this is set to 0 */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1716 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1717 | |
Hans de Goede | cffb9be | 2014-08-20 16:41:51 +0300 | [diff] [blame] | 1718 | if (debug) |
| 1719 | xhci_warn(xhci, |
| 1720 | "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n", |
| 1721 | (unsigned long long)suspect_dma, |
| 1722 | (unsigned long long)start_dma, |
| 1723 | (unsigned long long)end_trb_dma, |
| 1724 | (unsigned long long)cur_seg->dma, |
| 1725 | (unsigned long long)end_seg_dma); |
| 1726 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1727 | if (end_trb_dma > 0) { |
| 1728 | /* The end TRB is in this segment, so suspect should be here */ |
| 1729 | if (start_dma <= end_trb_dma) { |
| 1730 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) |
| 1731 | return cur_seg; |
| 1732 | } else { |
| 1733 | /* Case for one segment with |
| 1734 | * a TD wrapped around to the top |
| 1735 | */ |
| 1736 | if ((suspect_dma >= start_dma && |
| 1737 | suspect_dma <= end_seg_dma) || |
| 1738 | (suspect_dma >= cur_seg->dma && |
| 1739 | suspect_dma <= end_trb_dma)) |
| 1740 | return cur_seg; |
| 1741 | } |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1742 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1743 | } else { |
| 1744 | /* Might still be somewhere in this segment */ |
| 1745 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) |
| 1746 | return cur_seg; |
| 1747 | } |
| 1748 | cur_seg = cur_seg->next; |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 1749 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
Sarah Sharp | 2fa88da | 2009-11-03 22:02:24 -0800 | [diff] [blame] | 1750 | } while (cur_seg != start_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1751 | |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 1752 | return NULL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1753 | } |
| 1754 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1755 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
| 1756 | unsigned int slot_id, unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1757 | unsigned int stream_id, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1758 | struct xhci_td *td, union xhci_trb *ep_trb) |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1759 | { |
| 1760 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1761 | struct xhci_command *command; |
| 1762 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 1763 | if (!command) |
| 1764 | return; |
| 1765 | |
Mathias Nyman | d0167ad | 2015-03-10 19:49:00 +0200 | [diff] [blame] | 1766 | ep->ep_state |= EP_HALTED; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 1767 | ep->stopped_stream = stream_id; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1768 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 1769 | xhci_queue_reset_ep(xhci, command, slot_id, ep_index); |
Mathias Nyman | d97b4f8 | 2014-11-27 18:19:16 +0200 | [diff] [blame] | 1770 | xhci_cleanup_stalled_ring(xhci, ep_index, td); |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1771 | |
Sarah Sharp | 5e5cf6f | 2010-05-06 13:40:18 -0700 | [diff] [blame] | 1772 | ep->stopped_stream = 0; |
Sarah Sharp | 1624ae1 | 2010-05-06 13:40:08 -0700 | [diff] [blame] | 1773 | |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1774 | xhci_ring_cmd_db(xhci); |
| 1775 | } |
| 1776 | |
| 1777 | /* Check if an error has halted the endpoint ring. The class driver will |
| 1778 | * cleanup the halt for a non-default control endpoint if we indicate a stall. |
| 1779 | * However, a babble and other errors also halt the endpoint ring, and the class |
| 1780 | * driver won't clear the halt in that case, so we need to issue a Set Transfer |
| 1781 | * Ring Dequeue Pointer command manually. |
| 1782 | */ |
| 1783 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, |
| 1784 | struct xhci_ep_ctx *ep_ctx, |
| 1785 | unsigned int trb_comp_code) |
| 1786 | { |
| 1787 | /* TRB completion codes that may require a manual halt cleanup */ |
| 1788 | if (trb_comp_code == COMP_TX_ERR || |
| 1789 | trb_comp_code == COMP_BABBLE || |
| 1790 | trb_comp_code == COMP_SPLIT_ERR) |
Rajesh Bhagat | d4fc8bf | 2016-03-11 10:27:49 +0530 | [diff] [blame] | 1791 | /* The 0.95 spec says a babbling control endpoint |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1792 | * is not halted. The 0.96 spec says it is. Some HW |
| 1793 | * claims to be 0.95 compliant, but it halts the control |
| 1794 | * endpoint anyway. Check if a babble halted the |
| 1795 | * endpoint. |
| 1796 | */ |
Matt Evans | f5960b6 | 2011-06-01 10:22:55 +1000 | [diff] [blame] | 1797 | if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) == |
| 1798 | cpu_to_le32(EP_STATE_HALTED)) |
Sarah Sharp | bcef3fd | 2009-11-11 10:28:44 -0800 | [diff] [blame] | 1799 | return 1; |
| 1800 | |
| 1801 | return 0; |
| 1802 | } |
| 1803 | |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 1804 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
| 1805 | { |
| 1806 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { |
| 1807 | /* Vendor defined "informational" completion code, |
| 1808 | * treat as not-an-error. |
| 1809 | */ |
| 1810 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", |
| 1811 | trb_comp_code); |
| 1812 | xhci_dbg(xhci, "Treating code as success.\n"); |
| 1813 | return 1; |
| 1814 | } |
| 1815 | return 0; |
| 1816 | } |
| 1817 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 1818 | /* |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1819 | * Finish the td processing, remove the td from td list; |
| 1820 | * Return 1 if the urb can be given back. |
| 1821 | */ |
| 1822 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1823 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1824 | struct xhci_virt_ep *ep, int *status, bool skip) |
| 1825 | { |
| 1826 | struct xhci_virt_device *xdev; |
| 1827 | struct xhci_ring *ep_ring; |
| 1828 | unsigned int slot_id; |
| 1829 | int ep_index; |
| 1830 | struct urb *urb = NULL; |
| 1831 | struct xhci_ep_ctx *ep_ctx; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 1832 | struct urb_priv *urb_priv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1833 | u32 trb_comp_code; |
| 1834 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1835 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1836 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1837 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1838 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1839 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1840 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1841 | |
| 1842 | if (skip) |
| 1843 | goto td_cleanup; |
| 1844 | |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 1845 | if (trb_comp_code == COMP_STOP_INVAL || |
| 1846 | trb_comp_code == COMP_STOP || |
| 1847 | trb_comp_code == COMP_STOP_SHORT) { |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1848 | /* The Endpoint Stop Command completion will take care of any |
| 1849 | * stopped TDs. A stopped TD may be restarted, so don't update |
| 1850 | * the ring dequeue pointer or take this TD off any lists yet. |
| 1851 | */ |
| 1852 | ep->stopped_td = td; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1853 | return 0; |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1854 | } |
| 1855 | if (trb_comp_code == COMP_STALL || |
| 1856 | xhci_requires_manual_halt_cleanup(xhci, ep_ctx, |
| 1857 | trb_comp_code)) { |
| 1858 | /* Issue a reset endpoint command to clear the host side |
| 1859 | * halt, followed by a set dequeue command to move the |
| 1860 | * dequeue pointer past the TD. |
| 1861 | * The class driver clears the device side halt later. |
| 1862 | */ |
| 1863 | xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1864 | ep_ring->stream_id, td, ep_trb); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1865 | } else { |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1866 | /* Update ring dequeue pointer */ |
| 1867 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 1868 | inc_deq(xhci, ep_ring); |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1869 | inc_deq(xhci, ep_ring); |
| 1870 | } |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1871 | |
| 1872 | td_cleanup: |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1873 | /* Clean up the endpoint's TD list */ |
| 1874 | urb = td->urb; |
| 1875 | urb_priv = urb->hcpriv; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1876 | |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 1877 | /* if a bounce buffer was used to align this td then unmap it */ |
| 1878 | if (td->bounce_seg) |
| 1879 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, td); |
| 1880 | |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1881 | /* Do one last check of the actual transfer length. |
| 1882 | * If the host controller said we transferred more data than the buffer |
| 1883 | * length, urb->actual_length will be a very big number (since it's |
| 1884 | * unsigned). Play it safe and say we didn't transfer anything. |
| 1885 | */ |
| 1886 | if (urb->actual_length > urb->transfer_buffer_length) { |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 1887 | xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n", |
| 1888 | urb->transfer_buffer_length, urb->actual_length); |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1889 | urb->actual_length = 0; |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 1890 | *status = 0; |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1891 | } |
| 1892 | list_del_init(&td->td_list); |
| 1893 | /* Was this TD slated to be cancelled but completed anyway? */ |
| 1894 | if (!list_empty(&td->cancelled_td_list)) |
| 1895 | list_del_init(&td->cancelled_td_list); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1896 | |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 1897 | inc_td_cnt(urb); |
Mathias Nyman | 69defe0 | 2014-11-27 18:19:14 +0200 | [diff] [blame] | 1898 | /* Giveback the urb when all the tds are completed */ |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 1899 | if (last_td_in_urb(td)) { |
| 1900 | if ((urb->actual_length != urb->transfer_buffer_length && |
| 1901 | (urb->transfer_flags & URB_SHORT_NOT_OK)) || |
| 1902 | (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc))) |
| 1903 | xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n", |
| 1904 | urb, urb->actual_length, |
| 1905 | urb->transfer_buffer_length, *status); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1906 | |
Mathias Nyman | 2a72126 | 2016-11-11 15:13:24 +0200 | [diff] [blame] | 1907 | /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */ |
| 1908 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) |
| 1909 | *status = 0; |
| 1910 | xhci_giveback_urb_in_irq(xhci, td, *status); |
| 1911 | } |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 1912 | return 0; |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1913 | } |
| 1914 | |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 1915 | /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */ |
| 1916 | static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring, |
| 1917 | union xhci_trb *stop_trb) |
| 1918 | { |
| 1919 | u32 sum; |
| 1920 | union xhci_trb *trb = ring->dequeue; |
| 1921 | struct xhci_segment *seg = ring->deq_seg; |
| 1922 | |
| 1923 | for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) { |
| 1924 | if (!trb_is_noop(trb) && !trb_is_link(trb)) |
| 1925 | sum += TRB_LEN(le32_to_cpu(trb->generic.field[2])); |
| 1926 | } |
| 1927 | return sum; |
| 1928 | } |
| 1929 | |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 1930 | /* |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1931 | * Process control tds, update urb status and actual_length. |
| 1932 | */ |
| 1933 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1934 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1935 | struct xhci_virt_ep *ep, int *status) |
| 1936 | { |
| 1937 | struct xhci_virt_device *xdev; |
| 1938 | struct xhci_ring *ep_ring; |
| 1939 | unsigned int slot_id; |
| 1940 | int ep_index; |
| 1941 | struct xhci_ep_ctx *ep_ctx; |
| 1942 | u32 trb_comp_code; |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1943 | u32 remaining, requested; |
| 1944 | bool on_data_stage; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1945 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1946 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1947 | xdev = xhci->devs[slot_id]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1948 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
| 1949 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1950 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 1951 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1952 | requested = td->urb->transfer_buffer_length; |
| 1953 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
| 1954 | |
| 1955 | /* not setup (dequeue), or status stage means we are at data stage */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1956 | on_data_stage = (ep_trb != ep_ring->dequeue && ep_trb != td->last_trb); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1957 | |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1958 | switch (trb_comp_code) { |
| 1959 | case COMP_SUCCESS: |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 1960 | if (ep_trb != td->last_trb) { |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1961 | xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n", |
| 1962 | on_data_stage ? "data" : "setup"); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1963 | *status = -ESHUTDOWN; |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1964 | break; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1965 | } |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1966 | *status = 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1967 | break; |
| 1968 | case COMP_SHORT_TX: |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1969 | *status = 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1970 | break; |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 1971 | case COMP_STOP_SHORT: |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1972 | if (on_data_stage) |
| 1973 | td->urb->actual_length = remaining; |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 1974 | else |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1975 | xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n"); |
| 1976 | goto finish_td; |
Sarah Sharp | 3abeca9 | 2011-05-05 19:08:09 -0700 | [diff] [blame] | 1977 | case COMP_STOP: |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1978 | if (on_data_stage) |
| 1979 | td->urb->actual_length = requested - remaining; |
| 1980 | goto finish_td; |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 1981 | case COMP_STOP_INVAL: |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1982 | goto finish_td; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1983 | default: |
| 1984 | if (!xhci_requires_manual_halt_cleanup(xhci, |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1985 | ep_ctx, trb_comp_code)) |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1986 | break; |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1987 | xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n", |
| 1988 | trb_comp_code, ep_index); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1989 | /* else fall through */ |
| 1990 | case COMP_STALL: |
| 1991 | /* Did we transfer part of the data (middle) phase? */ |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1992 | if (on_data_stage) |
| 1993 | td->urb->actual_length = requested - remaining; |
Mathias Nyman | 22ae47e | 2015-05-29 17:01:53 +0300 | [diff] [blame] | 1994 | else if (!td->urb_length_set) |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1995 | td->urb->actual_length = 0; |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1996 | goto finish_td; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 1997 | } |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 1998 | |
| 1999 | /* stopped at setup stage, no data transferred */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2000 | if (ep_trb == ep_ring->dequeue) |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 2001 | goto finish_td; |
| 2002 | |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2003 | /* |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 2004 | * if on data stage then update the actual_length of the URB and flag it |
| 2005 | * as set, so it won't be overwritten in the event for the last TRB. |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2006 | */ |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 2007 | if (on_data_stage) { |
| 2008 | td->urb_length_set = true; |
| 2009 | td->urb->actual_length = requested - remaining; |
| 2010 | xhci_dbg(xhci, "Waiting for status stage event\n"); |
| 2011 | return 0; |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2012 | } |
| 2013 | |
Mathias Nyman | 0b6c324 | 2016-11-11 15:13:16 +0200 | [diff] [blame] | 2014 | /* at status stage */ |
| 2015 | if (!td->urb_length_set) |
| 2016 | td->urb->actual_length = requested; |
| 2017 | |
| 2018 | finish_td: |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2019 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
Andiry Xu | 8af56be | 2010-07-22 15:23:03 -0700 | [diff] [blame] | 2020 | } |
| 2021 | |
| 2022 | /* |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2023 | * Process isochronous tds, update urb packet status and actual_length. |
| 2024 | */ |
| 2025 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2026 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2027 | struct xhci_virt_ep *ep, int *status) |
| 2028 | { |
| 2029 | struct xhci_ring *ep_ring; |
| 2030 | struct urb_priv *urb_priv; |
| 2031 | int idx; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2032 | struct usb_iso_packet_descriptor *frame; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2033 | u32 trb_comp_code; |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2034 | bool sum_trbs_for_length = false; |
| 2035 | u32 remaining, requested, ep_trb_len; |
| 2036 | int short_framestatus; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2037 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2038 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2039 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2040 | urb_priv = td->urb->hcpriv; |
| 2041 | idx = urb_priv->td_cnt; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2042 | frame = &td->urb->iso_frame_desc[idx]; |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2043 | requested = frame->length; |
| 2044 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
| 2045 | ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); |
| 2046 | short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ? |
| 2047 | -EREMOTEIO : 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2048 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2049 | /* handle completion code */ |
| 2050 | switch (trb_comp_code) { |
| 2051 | case COMP_SUCCESS: |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2052 | if (remaining) { |
| 2053 | frame->status = short_framestatus; |
| 2054 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) |
| 2055 | sum_trbs_for_length = true; |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2056 | break; |
| 2057 | } |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2058 | frame->status = 0; |
| 2059 | break; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2060 | case COMP_SHORT_TX: |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2061 | frame->status = short_framestatus; |
| 2062 | sum_trbs_for_length = true; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2063 | break; |
| 2064 | case COMP_BW_OVER: |
| 2065 | frame->status = -ECOMM; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2066 | break; |
| 2067 | case COMP_BUFF_OVER: |
| 2068 | case COMP_BABBLE: |
| 2069 | frame->status = -EOVERFLOW; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2070 | break; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2071 | case COMP_DEV_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2072 | case COMP_STALL: |
Mathias Nyman | d104d01 | 2015-04-30 17:16:02 +0300 | [diff] [blame] | 2073 | frame->status = -EPROTO; |
Mathias Nyman | d104d01 | 2015-04-30 17:16:02 +0300 | [diff] [blame] | 2074 | break; |
Hans de Goede | 9c74599 | 2012-04-23 15:06:09 +0200 | [diff] [blame] | 2075 | case COMP_TX_ERR: |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2076 | frame->status = -EPROTO; |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2077 | if (ep_trb != td->last_trb) |
Mathias Nyman | d104d01 | 2015-04-30 17:16:02 +0300 | [diff] [blame] | 2078 | return 0; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2079 | break; |
| 2080 | case COMP_STOP: |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2081 | sum_trbs_for_length = true; |
| 2082 | break; |
| 2083 | case COMP_STOP_SHORT: |
| 2084 | /* field normally containing residue now contains tranferred */ |
| 2085 | frame->status = short_framestatus; |
| 2086 | requested = remaining; |
| 2087 | break; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2088 | case COMP_STOP_INVAL: |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2089 | requested = 0; |
| 2090 | remaining = 0; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2091 | break; |
| 2092 | default: |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2093 | sum_trbs_for_length = true; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2094 | frame->status = -1; |
| 2095 | break; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2096 | } |
| 2097 | |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2098 | if (sum_trbs_for_length) |
| 2099 | frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) + |
| 2100 | ep_trb_len - remaining; |
| 2101 | else |
| 2102 | frame->actual_length = requested; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2103 | |
Mathias Nyman | 36da3a1 | 2016-11-11 15:13:19 +0200 | [diff] [blame] | 2104 | td->urb->actual_length += frame->actual_length; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2105 | |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2106 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2107 | } |
| 2108 | |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2109 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
| 2110 | struct xhci_transfer_event *event, |
| 2111 | struct xhci_virt_ep *ep, int *status) |
| 2112 | { |
| 2113 | struct xhci_ring *ep_ring; |
| 2114 | struct urb_priv *urb_priv; |
| 2115 | struct usb_iso_packet_descriptor *frame; |
| 2116 | int idx; |
| 2117 | |
Matt Evans | f697531 | 2011-06-01 13:01:01 +1000 | [diff] [blame] | 2118 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2119 | urb_priv = td->urb->hcpriv; |
| 2120 | idx = urb_priv->td_cnt; |
| 2121 | frame = &td->urb->iso_frame_desc[idx]; |
| 2122 | |
Sarah Sharp | b3df3f9 | 2011-06-15 19:57:46 -0700 | [diff] [blame] | 2123 | /* The transfer is partly done. */ |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2124 | frame->status = -EXDEV; |
| 2125 | |
| 2126 | /* calc actual length */ |
| 2127 | frame->actual_length = 0; |
| 2128 | |
| 2129 | /* Update ring dequeue pointer */ |
| 2130 | while (ep_ring->dequeue != td->last_trb) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2131 | inc_deq(xhci, ep_ring); |
| 2132 | inc_deq(xhci, ep_ring); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2133 | |
| 2134 | return finish_td(xhci, td, NULL, event, ep, status, true); |
| 2135 | } |
| 2136 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2137 | /* |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2138 | * Process bulk and interrupt tds, update urb status and actual_length. |
| 2139 | */ |
| 2140 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2141 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2142 | struct xhci_virt_ep *ep, int *status) |
| 2143 | { |
| 2144 | struct xhci_ring *ep_ring; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2145 | u32 trb_comp_code; |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2146 | u32 remaining, requested, ep_trb_len; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2147 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2148 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
| 2149 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2150 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2151 | ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2152 | requested = td->urb->transfer_buffer_length; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2153 | |
| 2154 | switch (trb_comp_code) { |
| 2155 | case COMP_SUCCESS: |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2156 | /* handle success with untransferred data as short packet */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2157 | if (ep_trb != td->last_trb || remaining) { |
Mathias Nyman | 52ab868 | 2016-11-11 15:13:15 +0200 | [diff] [blame] | 2158 | xhci_warn(xhci, "WARN Successful completion on short TX\n"); |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2159 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", |
| 2160 | td->urb->ep->desc.bEndpointAddress, |
| 2161 | requested, remaining); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2162 | } |
Mathias Nyman | 52ab868 | 2016-11-11 15:13:15 +0200 | [diff] [blame] | 2163 | *status = 0; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2164 | break; |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2165 | case COMP_SHORT_TX: |
| 2166 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", |
| 2167 | td->urb->ep->desc.bEndpointAddress, |
| 2168 | requested, remaining); |
| 2169 | *status = 0; |
| 2170 | break; |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 2171 | case COMP_STOP_SHORT: |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2172 | td->urb->actual_length = remaining; |
| 2173 | goto finish_td; |
| 2174 | case COMP_STOP_INVAL: |
| 2175 | /* stopped on ep trb with invalid length, exclude it */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2176 | ep_trb_len = 0; |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2177 | remaining = 0; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2178 | break; |
| 2179 | default: |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2180 | /* do nothing */ |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2181 | break; |
| 2182 | } |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2183 | |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2184 | if (ep_trb == td->last_trb) |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2185 | td->urb->actual_length = requested - remaining; |
| 2186 | else |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 2187 | td->urb->actual_length = |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2188 | sum_trb_lengths(xhci, ep_ring, ep_trb) + |
| 2189 | ep_trb_len - remaining; |
Mathias Nyman | 30a65b4 | 2016-11-11 15:13:17 +0200 | [diff] [blame] | 2190 | finish_td: |
| 2191 | if (remaining > requested) { |
| 2192 | xhci_warn(xhci, "bad transfer trb length %d in event trb\n", |
| 2193 | remaining); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2194 | td->urb->actual_length = 0; |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2195 | } |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2196 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
Andiry Xu | 22405ed | 2010-07-22 15:23:08 -0700 | [diff] [blame] | 2197 | } |
| 2198 | |
| 2199 | /* |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2200 | * If this function returns an error condition, it means it got a Transfer |
| 2201 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. |
| 2202 | * At this point, the host controller is probably hosed and should be reset. |
| 2203 | */ |
| 2204 | static int handle_tx_event(struct xhci_hcd *xhci, |
| 2205 | struct xhci_transfer_event *event) |
Felipe Balbi | ed384bd | 2012-08-07 14:10:03 +0300 | [diff] [blame] | 2206 | __releases(&xhci->lock) |
| 2207 | __acquires(&xhci->lock) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2208 | { |
| 2209 | struct xhci_virt_device *xdev; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2210 | struct xhci_virt_ep *ep; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2211 | struct xhci_ring *ep_ring; |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2212 | unsigned int slot_id; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2213 | int ep_index; |
Randy Dunlap | 326b481 | 2010-04-19 08:53:50 -0700 | [diff] [blame] | 2214 | struct xhci_td *td = NULL; |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2215 | dma_addr_t ep_trb_dma; |
| 2216 | struct xhci_segment *ep_seg; |
| 2217 | union xhci_trb *ep_trb; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2218 | int status = -EINPROGRESS; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2219 | struct xhci_ep_ctx *ep_ctx; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2220 | struct list_head *tmp; |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2221 | u32 trb_comp_code; |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2222 | int td_num = 0; |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2223 | bool handling_skipped_tds = false; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2224 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2225 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2226 | xdev = xhci->devs[slot_id]; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2227 | if (!xdev) { |
| 2228 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2229 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2230 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2231 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2232 | xhci->event_ring->dequeue), |
| 2233 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2234 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2235 | le32_to_cpu(event->transfer_len), |
| 2236 | le32_to_cpu(event->flags)); |
| 2237 | xhci_dbg(xhci, "Event ring:\n"); |
| 2238 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2239 | return -ENODEV; |
| 2240 | } |
| 2241 | |
| 2242 | /* Endpoint ID is 1 based, our index is zero based */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2243 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2244 | ep = &xdev->eps[ep_index]; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2245 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2246 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2247 | if (!ep_ring || |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2248 | (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
| 2249 | EP_STATE_DISABLED) { |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2250 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
| 2251 | "or incorrect stream ring\n"); |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2252 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
Sarah Sharp | e910b44 | 2012-01-04 16:54:12 -0800 | [diff] [blame] | 2253 | (unsigned long long) xhci_trb_virt_to_dma( |
| 2254 | xhci->event_ring->deq_seg, |
Sarah Sharp | 9258c0b | 2011-12-01 14:50:30 -0800 | [diff] [blame] | 2255 | xhci->event_ring->dequeue), |
| 2256 | lower_32_bits(le64_to_cpu(event->buffer)), |
| 2257 | upper_32_bits(le64_to_cpu(event->buffer)), |
| 2258 | le32_to_cpu(event->transfer_len), |
| 2259 | le32_to_cpu(event->flags)); |
| 2260 | xhci_dbg(xhci, "Event ring:\n"); |
| 2261 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2262 | return -ENODEV; |
| 2263 | } |
| 2264 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2265 | /* Count current td numbers if ep->skip is set */ |
| 2266 | if (ep->skip) { |
| 2267 | list_for_each(tmp, &ep_ring->td_list) |
| 2268 | td_num++; |
| 2269 | } |
| 2270 | |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2271 | ep_trb_dma = le64_to_cpu(event->buffer); |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2272 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2273 | /* Look for common error cases */ |
Sarah Sharp | 66d1eeb | 2009-08-27 14:35:53 -0700 | [diff] [blame] | 2274 | switch (trb_comp_code) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2275 | /* Skip codes that require special handling depending on |
| 2276 | * transfer type |
| 2277 | */ |
| 2278 | case COMP_SUCCESS: |
Vivek Gautam | 1c11a17 | 2013-03-21 12:06:48 +0530 | [diff] [blame] | 2279 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
Sarah Sharp | 1530bbc6 | 2012-05-08 09:22:49 -0700 | [diff] [blame] | 2280 | break; |
| 2281 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) |
| 2282 | trb_comp_code = COMP_SHORT_TX; |
| 2283 | else |
Sarah Sharp | 8202ce2 | 2012-07-25 10:52:45 -0700 | [diff] [blame] | 2284 | xhci_warn_ratelimited(xhci, |
| 2285 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2286 | case COMP_SHORT_TX: |
| 2287 | break; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 2288 | case COMP_STOP: |
| 2289 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); |
| 2290 | break; |
| 2291 | case COMP_STOP_INVAL: |
| 2292 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); |
| 2293 | break; |
Lu Baolu | 40a3b77 | 2015-08-06 19:24:01 +0300 | [diff] [blame] | 2294 | case COMP_STOP_SHORT: |
| 2295 | xhci_dbg(xhci, "Stopped with short packet transfer detected\n"); |
| 2296 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2297 | case COMP_STALL: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2298 | xhci_dbg(xhci, "Stalled endpoint\n"); |
Sarah Sharp | 63a0d9a | 2009-09-04 10:53:09 -0700 | [diff] [blame] | 2299 | ep->ep_state |= EP_HALTED; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2300 | status = -EPIPE; |
| 2301 | break; |
| 2302 | case COMP_TRB_ERR: |
| 2303 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); |
| 2304 | status = -EILSEQ; |
| 2305 | break; |
Sarah Sharp | ec74e40 | 2009-11-11 10:28:36 -0800 | [diff] [blame] | 2306 | case COMP_SPLIT_ERR: |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2307 | case COMP_TX_ERR: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2308 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2309 | status = -EPROTO; |
| 2310 | break; |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2311 | case COMP_BABBLE: |
Sarah Sharp | 2a9227a | 2011-10-25 13:55:30 +0200 | [diff] [blame] | 2312 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
Sarah Sharp | 4a73143 | 2009-07-27 12:04:32 -0700 | [diff] [blame] | 2313 | status = -EOVERFLOW; |
| 2314 | break; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2315 | case COMP_DB_ERR: |
| 2316 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); |
| 2317 | status = -ENOSR; |
| 2318 | break; |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2319 | case COMP_BW_OVER: |
| 2320 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); |
| 2321 | break; |
| 2322 | case COMP_BUFF_OVER: |
| 2323 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); |
| 2324 | break; |
| 2325 | case COMP_UNDERRUN: |
| 2326 | /* |
| 2327 | * When the Isoch ring is empty, the xHC will generate |
| 2328 | * a Ring Overrun Event for IN Isoch endpoint or Ring |
| 2329 | * Underrun Event for OUT Isoch endpoint. |
| 2330 | */ |
| 2331 | xhci_dbg(xhci, "underrun event on endpoint\n"); |
| 2332 | if (!list_empty(&ep_ring->td_list)) |
| 2333 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " |
| 2334 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2335 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2336 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2337 | goto cleanup; |
| 2338 | case COMP_OVERRUN: |
| 2339 | xhci_dbg(xhci, "overrun event on endpoint\n"); |
| 2340 | if (!list_empty(&ep_ring->td_list)) |
| 2341 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " |
| 2342 | "still with TDs queued?\n", |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2343 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2344 | ep_index); |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2345 | goto cleanup; |
Alex He | f6ba6fe | 2011-06-08 18:34:06 +0800 | [diff] [blame] | 2346 | case COMP_DEV_ERR: |
| 2347 | xhci_warn(xhci, "WARN: detect an incompatible device"); |
| 2348 | status = -EPROTO; |
| 2349 | break; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2350 | case COMP_MISSED_INT: |
| 2351 | /* |
| 2352 | * When encounter missed service error, one or more isoc tds |
| 2353 | * may be missed by xHC. |
| 2354 | * Set skip flag of the ep_ring; Complete the missed tds as |
| 2355 | * short transfer when process the ep_ring next time. |
| 2356 | */ |
| 2357 | ep->skip = true; |
| 2358 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); |
| 2359 | goto cleanup; |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2360 | case COMP_PING_ERR: |
| 2361 | ep->skip = true; |
| 2362 | xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n"); |
| 2363 | goto cleanup; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2364 | default: |
Sarah Sharp | b45b506 | 2009-12-09 15:59:06 -0800 | [diff] [blame] | 2365 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
Sarah Sharp | 5ad6a52 | 2009-11-11 10:28:40 -0800 | [diff] [blame] | 2366 | status = 0; |
| 2367 | break; |
| 2368 | } |
Mathias Nyman | 86cd740 | 2015-01-09 16:06:32 +0200 | [diff] [blame] | 2369 | xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n", |
| 2370 | trb_comp_code); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 2371 | goto cleanup; |
| 2372 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2373 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2374 | do { |
| 2375 | /* This TRB should be in the TD at the head of this ring's |
| 2376 | * TD list. |
| 2377 | */ |
| 2378 | if (list_empty(&ep_ring->td_list)) { |
Sarah Sharp | a83d675 | 2013-03-18 10:19:51 -0700 | [diff] [blame] | 2379 | /* |
| 2380 | * A stopped endpoint may generate an extra completion |
| 2381 | * event if the device was suspended. Don't print |
| 2382 | * warnings. |
| 2383 | */ |
| 2384 | if (!(trb_comp_code == COMP_STOP || |
| 2385 | trb_comp_code == COMP_STOP_INVAL)) { |
| 2386 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", |
| 2387 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
| 2388 | ep_index); |
| 2389 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", |
| 2390 | (le32_to_cpu(event->flags) & |
| 2391 | TRB_TYPE_BITMASK)>>10); |
| 2392 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); |
| 2393 | } |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2394 | if (ep->skip) { |
| 2395 | ep->skip = false; |
| 2396 | xhci_dbg(xhci, "td_list is empty while skip " |
| 2397 | "flag set. Clear skip flag.\n"); |
| 2398 | } |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2399 | goto cleanup; |
| 2400 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2401 | |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2402 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
| 2403 | if (ep->skip && td_num == 0) { |
| 2404 | ep->skip = false; |
| 2405 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " |
| 2406 | "Clear skip flag.\n"); |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2407 | goto cleanup; |
| 2408 | } |
| 2409 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2410 | td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list); |
Andiry Xu | c2d7b49 | 2011-09-19 16:05:12 -0700 | [diff] [blame] | 2411 | if (ep->skip) |
| 2412 | td_num--; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2413 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2414 | /* Is this a TRB in the currently executing TD? */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2415 | ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue, |
| 2416 | td->last_trb, ep_trb_dma, false); |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2417 | |
| 2418 | /* |
| 2419 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE |
| 2420 | * is not in the current TD pointed by ep_ring->dequeue because |
| 2421 | * that the hardware dequeue pointer still at the previous TRB |
| 2422 | * of the current TD. The previous TRB maybe a Link TD or the |
| 2423 | * last TRB of the previous TD. The command completion handle |
| 2424 | * will take care the rest. |
| 2425 | */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2426 | if (!ep_seg && (trb_comp_code == COMP_STOP || |
Hans de Goede | 9a54886 | 2014-08-19 15:17:56 +0300 | [diff] [blame] | 2427 | trb_comp_code == COMP_STOP_INVAL)) { |
Alex He | e1cf486 | 2011-06-03 15:58:25 +0800 | [diff] [blame] | 2428 | goto cleanup; |
| 2429 | } |
| 2430 | |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2431 | if (!ep_seg) { |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2432 | if (!ep->skip || |
| 2433 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2434 | /* Some host controllers give a spurious |
| 2435 | * successful event after a short transfer. |
| 2436 | * Ignore it. |
| 2437 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 2438 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2439 | ep_ring->last_td_was_short) { |
| 2440 | ep_ring->last_td_was_short = false; |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2441 | goto cleanup; |
| 2442 | } |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2443 | /* HC is busted, give up! */ |
| 2444 | xhci_err(xhci, |
| 2445 | "ERROR Transfer event TRB DMA ptr not " |
Hans de Goede | cffb9be | 2014-08-20 16:41:51 +0300 | [diff] [blame] | 2446 | "part of current TD ep_index %d " |
| 2447 | "comp_code %u\n", ep_index, |
| 2448 | trb_comp_code); |
| 2449 | trb_in_td(xhci, ep_ring->deq_seg, |
| 2450 | ep_ring->dequeue, td->last_trb, |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2451 | ep_trb_dma, true); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2452 | return -ESHUTDOWN; |
| 2453 | } |
| 2454 | |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 2455 | skip_isoc_td(xhci, td, event, ep, &status); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2456 | goto cleanup; |
| 2457 | } |
Sarah Sharp | ad80833 | 2011-05-25 10:43:56 -0700 | [diff] [blame] | 2458 | if (trb_comp_code == COMP_SHORT_TX) |
| 2459 | ep_ring->last_td_was_short = true; |
| 2460 | else |
| 2461 | ep_ring->last_td_was_short = false; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2462 | |
| 2463 | if (ep->skip) { |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2464 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
| 2465 | ep->skip = false; |
| 2466 | } |
Andiry Xu | 986a92d | 2010-07-22 15:23:20 -0700 | [diff] [blame] | 2467 | |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2468 | ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) / |
| 2469 | sizeof(*ep_trb)]; |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2470 | /* |
| 2471 | * No-op TRB should not trigger interrupts. |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2472 | * If ep_trb is a no-op TRB, it means the |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2473 | * corresponding TD has been cancelled. Just ignore |
| 2474 | * the TD. |
| 2475 | */ |
Mathias Nyman | f97c08a | 2016-11-11 15:13:18 +0200 | [diff] [blame] | 2476 | if (trb_is_noop(ep_trb)) { |
| 2477 | xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n"); |
Dmitry Torokhov | 926008c | 2011-03-23 20:47:05 -0700 | [diff] [blame] | 2478 | goto cleanup; |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2479 | } |
| 2480 | |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 2481 | /* update the urb's actual_length and give back to the core */ |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2482 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 2483 | process_ctrl_td(xhci, td, ep_trb, event, ep, &status); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 2484 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 2485 | process_isoc_td(xhci, td, ep_trb, event, ep, &status); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2486 | else |
Mathias Nyman | 0c03d89 | 2016-11-11 15:13:23 +0200 | [diff] [blame] | 2487 | process_bulk_intr_td(xhci, td, ep_trb, event, ep, |
| 2488 | &status); |
Andiry Xu | 4422da6 | 2010-07-22 15:22:55 -0700 | [diff] [blame] | 2489 | cleanup: |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2490 | handling_skipped_tds = ep->skip && |
| 2491 | trb_comp_code != COMP_MISSED_INT && |
| 2492 | trb_comp_code != COMP_PING_ERR; |
| 2493 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2494 | /* |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2495 | * Do not update event ring dequeue pointer if we're in a loop |
| 2496 | * processing missed tds. |
Sarah Sharp | 82d1009 | 2009-08-07 14:04:52 -0700 | [diff] [blame] | 2497 | */ |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2498 | if (!handling_skipped_tds) |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2499 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2500 | |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2501 | /* |
| 2502 | * If ep->skip is set, it means there are missed tds on the |
| 2503 | * endpoint ring need to take care of. |
| 2504 | * Process them as short transfer until reach the td pointed by |
| 2505 | * the event. |
| 2506 | */ |
Mathias Nyman | 3b4739b8 | 2015-10-12 11:30:12 +0300 | [diff] [blame] | 2507 | } while (handling_skipped_tds); |
Andiry Xu | d18240d | 2010-07-22 15:23:25 -0700 | [diff] [blame] | 2508 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2509 | return 0; |
| 2510 | } |
| 2511 | |
| 2512 | /* |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2513 | * This function handles all OS-owned events on the event ring. It may drop |
| 2514 | * xhci->lock between event processing (e.g. to pass up port status changes). |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2515 | * Returns >0 for "possibly more events to process" (caller should call again), |
| 2516 | * otherwise 0 if done. In future, <0 returns should indicate error code. |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2517 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2518 | static int xhci_handle_event(struct xhci_hcd *xhci) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2519 | { |
| 2520 | union xhci_trb *event; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2521 | int update_ptrs = 1; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2522 | int ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2523 | |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2524 | /* Event ring hasn't been allocated yet. */ |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2525 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2526 | xhci_err(xhci, "ERROR event ring not ready\n"); |
| 2527 | return -ENOMEM; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2528 | } |
| 2529 | |
| 2530 | event = xhci->event_ring->dequeue; |
| 2531 | /* Does the HC or OS own the TRB? */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2532 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2533 | xhci->event_ring->cycle_state) |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2534 | return 0; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2535 | |
Matt Evans | 92a3da4 | 2011-03-29 13:40:51 +1100 | [diff] [blame] | 2536 | /* |
| 2537 | * Barrier between reading the TRB_CYCLE (valid) flag above and any |
| 2538 | * speculative reads of the event's flags/data below. |
| 2539 | */ |
| 2540 | rmb(); |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2541 | /* FIXME: Handle more event types. */ |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2542 | switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) { |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2543 | case TRB_TYPE(TRB_COMPLETION): |
| 2544 | handle_cmd_completion(xhci, &event->event_cmd); |
| 2545 | break; |
Sarah Sharp | 0f2a793 | 2009-04-27 19:57:12 -0700 | [diff] [blame] | 2546 | case TRB_TYPE(TRB_PORT_STATUS): |
| 2547 | handle_port_status(xhci, event); |
| 2548 | update_ptrs = 0; |
| 2549 | break; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2550 | case TRB_TYPE(TRB_TRANSFER): |
| 2551 | ret = handle_tx_event(xhci, &event->trans_event); |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2552 | if (ret >= 0) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2553 | update_ptrs = 0; |
| 2554 | break; |
Sarah Sharp | 623bef9 | 2011-11-11 14:57:33 -0800 | [diff] [blame] | 2555 | case TRB_TYPE(TRB_DEV_NOTE): |
| 2556 | handle_device_notification(xhci, event); |
| 2557 | break; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2558 | default: |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2559 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
| 2560 | TRB_TYPE(48)) |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 2561 | handle_vendor_event(xhci, event); |
| 2562 | else |
Lu Baolu | f4c8f03 | 2016-11-11 15:13:25 +0200 | [diff] [blame^] | 2563 | xhci_warn(xhci, "ERROR unknown event type %d\n", |
| 2564 | TRB_FIELD_TO_TYPE( |
| 2565 | le32_to_cpu(event->event_cmd.flags))); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2566 | } |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2567 | /* Any of the above functions may drop and re-acquire the lock, so check |
| 2568 | * to make sure a watchdog timer didn't mark the host as non-responsive. |
| 2569 | */ |
| 2570 | if (xhci->xhc_state & XHCI_STATE_DYING) { |
| 2571 | xhci_dbg(xhci, "xHCI host dying, returning from " |
| 2572 | "event handler.\n"); |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2573 | return 0; |
Sarah Sharp | 6f5165c | 2009-10-27 10:57:01 -0700 | [diff] [blame] | 2574 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2575 | |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2576 | if (update_ptrs) |
| 2577 | /* Update SW event ring dequeue pointer */ |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2578 | inc_deq(xhci, xhci->event_ring); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2579 | |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2580 | /* Are there more items on the event ring? Caller will call us again to |
| 2581 | * check. |
| 2582 | */ |
| 2583 | return 1; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2584 | } |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2585 | |
| 2586 | /* |
| 2587 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, |
| 2588 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of |
| 2589 | * indicators of an event TRB error, but we check the status *first* to be safe. |
| 2590 | */ |
| 2591 | irqreturn_t xhci_irq(struct usb_hcd *hcd) |
| 2592 | { |
| 2593 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2594 | u32 status; |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2595 | u64 temp_64; |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2596 | union xhci_trb *event_ring_deq; |
| 2597 | dma_addr_t deq; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2598 | |
| 2599 | spin_lock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2600 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2601 | status = readl(&xhci->op_regs->status); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2602 | if (status == 0xffffffff) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2603 | goto hw_died; |
| 2604 | |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2605 | if (!(status & STS_EINT)) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2606 | spin_unlock(&xhci->lock); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2607 | return IRQ_NONE; |
| 2608 | } |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2609 | if (status & STS_FATAL) { |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2610 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
| 2611 | xhci_halt(xhci); |
| 2612 | hw_died: |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2613 | spin_unlock(&xhci->lock); |
Joe Lawrence | 948fa13 | 2015-04-30 17:16:04 +0300 | [diff] [blame] | 2614 | return IRQ_HANDLED; |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2615 | } |
| 2616 | |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2617 | /* |
| 2618 | * Clear the op reg interrupt status first, |
| 2619 | * so we can receive interrupts from other MSI-X interrupters. |
| 2620 | * Write 1 to clear the interrupt status. |
| 2621 | */ |
Sarah Sharp | 27e0dd4 | 2010-07-29 22:12:43 -0700 | [diff] [blame] | 2622 | status |= STS_EINT; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2623 | writel(status, &xhci->op_regs->status); |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2624 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
| 2625 | /* Clear the MSI-X event interrupt status */ |
| 2626 | |
Felipe Balbi | cd70469 | 2012-02-29 16:46:23 +0200 | [diff] [blame] | 2627 | if (hcd->irq) { |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2628 | u32 irq_pending; |
| 2629 | /* Acknowledge the PCI interrupt */ |
Xenia Ragiadakou | b0ba972 | 2013-11-15 05:34:06 +0200 | [diff] [blame] | 2630 | irq_pending = readl(&xhci->ir_set->irq_pending); |
Felipe Balbi | 4e833c0 | 2012-03-15 16:37:08 +0200 | [diff] [blame] | 2631 | irq_pending |= IMAN_IP; |
Xenia Ragiadakou | 204b779 | 2013-11-15 05:34:07 +0200 | [diff] [blame] | 2632 | writel(irq_pending, &xhci->ir_set->irq_pending); |
Sarah Sharp | c21599a | 2010-07-29 22:13:00 -0700 | [diff] [blame] | 2633 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2634 | |
Gabriel Krisman Bertazi | 27a41a8 | 2016-06-01 18:09:07 +0300 | [diff] [blame] | 2635 | if (xhci->xhc_state & XHCI_STATE_DYING || |
| 2636 | xhci->xhc_state & XHCI_STATE_HALTED) { |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2637 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
| 2638 | "Shouldn't IRQs be disabled?\n"); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2639 | /* Clear the event handler busy flag (RW1C); |
| 2640 | * the event ring should be empty. |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2641 | */ |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2642 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2643 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
| 2644 | &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2645 | spin_unlock(&xhci->lock); |
| 2646 | |
| 2647 | return IRQ_HANDLED; |
| 2648 | } |
| 2649 | |
| 2650 | event_ring_deq = xhci->event_ring->dequeue; |
| 2651 | /* FIXME this should be a delayed service routine |
| 2652 | * that clears the EHB. |
| 2653 | */ |
Matt Evans | 9dee9a2 | 2011-03-29 13:41:02 +1100 | [diff] [blame] | 2654 | while (xhci_handle_event(xhci) > 0) {} |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2655 | |
Sarah Sharp | f7b2e40 | 2014-01-30 13:27:49 -0800 | [diff] [blame] | 2656 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2657 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
| 2658 | if (event_ring_deq != xhci->event_ring->dequeue) { |
| 2659 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, |
| 2660 | xhci->event_ring->dequeue); |
| 2661 | if (deq == 0) |
| 2662 | xhci_warn(xhci, "WARN something wrong with SW event " |
| 2663 | "ring dequeue ptr.\n"); |
| 2664 | /* Update HC event ring dequeue pointer */ |
| 2665 | temp_64 &= ERST_PTR_MASK; |
| 2666 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); |
| 2667 | } |
Sarah Sharp | bda5314 | 2010-07-29 22:12:38 -0700 | [diff] [blame] | 2668 | |
| 2669 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2670 | temp_64 |= ERST_EHB; |
Sarah Sharp | 477632d | 2014-01-29 14:02:00 -0800 | [diff] [blame] | 2671 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
Sarah Sharp | c06d68b | 2010-07-29 22:12:49 -0700 | [diff] [blame] | 2672 | |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2673 | spin_unlock(&xhci->lock); |
| 2674 | |
| 2675 | return IRQ_HANDLED; |
| 2676 | } |
| 2677 | |
Alex Shi | 851ec16 | 2013-05-24 10:54:19 +0800 | [diff] [blame] | 2678 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2679 | { |
Alan Stern | 968b822 | 2011-11-03 12:03:38 -0400 | [diff] [blame] | 2680 | return xhci_irq(hcd); |
Sarah Sharp | 9032cd5 | 2010-07-29 22:12:29 -0700 | [diff] [blame] | 2681 | } |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2682 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2683 | /**** Endpoint Ring Operations ****/ |
| 2684 | |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2685 | /* |
| 2686 | * Generic function for queueing a TRB on a ring. |
| 2687 | * The caller must have checked to make sure there's room on the ring. |
Sarah Sharp | 6cc30d8 | 2010-06-10 12:25:28 -0700 | [diff] [blame] | 2688 | * |
| 2689 | * @more_trbs_coming: Will you enqueue more TRBs before calling |
| 2690 | * prepare_transfer()? |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2691 | */ |
| 2692 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2693 | bool more_trbs_coming, |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2694 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 2695 | { |
| 2696 | struct xhci_generic_trb *trb; |
| 2697 | |
| 2698 | trb = &ring->enqueue->generic; |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2699 | trb->field[0] = cpu_to_le32(field1); |
| 2700 | trb->field[1] = cpu_to_le32(field2); |
| 2701 | trb->field[2] = cpu_to_le32(field3); |
| 2702 | trb->field[3] = cpu_to_le32(field4); |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2703 | inc_enq(xhci, ring, more_trbs_coming); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 2704 | } |
| 2705 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2706 | /* |
| 2707 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. |
| 2708 | * FIXME allocate segments if the ring is full. |
| 2709 | */ |
| 2710 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2711 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2712 | { |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2713 | unsigned int num_trbs_needed; |
| 2714 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2715 | /* Make sure the endpoint has been added to xHC schedule */ |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2716 | switch (ep_state) { |
| 2717 | case EP_STATE_DISABLED: |
| 2718 | /* |
| 2719 | * USB core changed config/interfaces without notifying us, |
| 2720 | * or hardware is reporting the wrong state. |
| 2721 | */ |
| 2722 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); |
| 2723 | return -ENOENT; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2724 | case EP_STATE_ERROR: |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2725 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2726 | /* FIXME event handling code for error needs to clear it */ |
| 2727 | /* XXX not sure if this should be -ENOENT or not */ |
| 2728 | return -EINVAL; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 2729 | case EP_STATE_HALTED: |
| 2730 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2731 | case EP_STATE_STOPPED: |
| 2732 | case EP_STATE_RUNNING: |
| 2733 | break; |
| 2734 | default: |
| 2735 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); |
| 2736 | /* |
| 2737 | * FIXME issue Configure Endpoint command to try to get the HC |
| 2738 | * back into a known state. |
| 2739 | */ |
| 2740 | return -EINVAL; |
| 2741 | } |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2742 | |
| 2743 | while (1) { |
Sarah Sharp | 3d4b81e | 2014-01-31 11:52:57 -0800 | [diff] [blame] | 2744 | if (room_on_ring(xhci, ep_ring, num_trbs)) |
| 2745 | break; |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2746 | |
| 2747 | if (ep_ring == xhci->cmd_ring) { |
| 2748 | xhci_err(xhci, "Do not support expand command ring\n"); |
| 2749 | return -ENOMEM; |
| 2750 | } |
| 2751 | |
Xenia Ragiadakou | 68ffb01 | 2013-08-14 06:33:56 +0300 | [diff] [blame] | 2752 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
| 2753 | "ERROR no room on ep ring, try ring expansion"); |
Andiry Xu | 8dfec61 | 2012-03-05 17:49:37 +0800 | [diff] [blame] | 2754 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
| 2755 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, |
| 2756 | mem_flags)) { |
| 2757 | xhci_err(xhci, "Ring expansion failed\n"); |
| 2758 | return -ENOMEM; |
| 2759 | } |
Peter Senna Tschudin | 261fa12 | 2012-09-12 19:03:17 +0200 | [diff] [blame] | 2760 | } |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2761 | |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 2762 | while (trb_is_link(ep_ring->enqueue)) { |
| 2763 | /* If we're not dealing with 0.95 hardware or isoc rings |
| 2764 | * on AMD 0.96 host, clear the chain bit. |
| 2765 | */ |
| 2766 | if (!xhci_link_trb_quirk(xhci) && |
| 2767 | !(ep_ring->type == TYPE_ISOC && |
| 2768 | (xhci->quirks & XHCI_AMD_0x96_HOST))) |
| 2769 | ep_ring->enqueue->link.control &= |
| 2770 | cpu_to_le32(~TRB_CHAIN); |
| 2771 | else |
| 2772 | ep_ring->enqueue->link.control |= |
| 2773 | cpu_to_le32(TRB_CHAIN); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2774 | |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 2775 | wmb(); |
| 2776 | ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE); |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2777 | |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 2778 | /* Toggle the cycle bit after the last ring segment. */ |
| 2779 | if (link_trb_toggles_cycle(ep_ring->enqueue)) |
| 2780 | ep_ring->cycle_state ^= 1; |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2781 | |
Mathias Nyman | d0c77d8 | 2016-06-21 10:58:07 +0300 | [diff] [blame] | 2782 | ep_ring->enq_seg = ep_ring->enq_seg->next; |
| 2783 | ep_ring->enqueue = ep_ring->enq_seg->trbs; |
John Youn | 6c12db9 | 2010-05-10 15:33:00 -0700 | [diff] [blame] | 2784 | } |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2785 | return 0; |
| 2786 | } |
| 2787 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2788 | static int prepare_transfer(struct xhci_hcd *xhci, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2789 | struct xhci_virt_device *xdev, |
| 2790 | unsigned int ep_index, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2791 | unsigned int stream_id, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2792 | unsigned int num_trbs, |
| 2793 | struct urb *urb, |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2794 | unsigned int td_index, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2795 | gfp_t mem_flags) |
| 2796 | { |
| 2797 | int ret; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2798 | struct urb_priv *urb_priv; |
| 2799 | struct xhci_td *td; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2800 | struct xhci_ring *ep_ring; |
John Youn | d115b04 | 2009-07-27 12:05:15 -0700 | [diff] [blame] | 2801 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2802 | |
| 2803 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); |
| 2804 | if (!ep_ring) { |
| 2805 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", |
| 2806 | stream_id); |
| 2807 | return -EINVAL; |
| 2808 | } |
| 2809 | |
| 2810 | ret = prepare_ring(xhci, ep_ring, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2811 | le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 2812 | num_trbs, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2813 | if (ret) |
| 2814 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2815 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2816 | urb_priv = urb->hcpriv; |
| 2817 | td = urb_priv->td[td_index]; |
| 2818 | |
| 2819 | INIT_LIST_HEAD(&td->td_list); |
| 2820 | INIT_LIST_HEAD(&td->cancelled_td_list); |
| 2821 | |
| 2822 | if (td_index == 0) { |
Sarah Sharp | 214f76f | 2010-10-26 11:22:02 -0700 | [diff] [blame] | 2823 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
Sarah Sharp | d13565c | 2011-07-22 14:34:34 -0700 | [diff] [blame] | 2824 | if (unlikely(ret)) |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2825 | return ret; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2826 | } |
| 2827 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2828 | td->urb = urb; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2829 | /* Add this TD to the tail of the endpoint ring's TD list */ |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 2830 | list_add_tail(&td->td_list, &ep_ring->td_list); |
| 2831 | td->start_seg = ep_ring->enq_seg; |
| 2832 | td->first_trb = ep_ring->enqueue; |
| 2833 | |
| 2834 | urb_priv->td[td_index] = td; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 2835 | |
| 2836 | return 0; |
| 2837 | } |
| 2838 | |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 2839 | static unsigned int count_trbs(u64 addr, u64 len) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2840 | { |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 2841 | unsigned int num_trbs; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2842 | |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 2843 | num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)), |
| 2844 | TRB_MAX_BUFF_SIZE); |
| 2845 | if (num_trbs == 0) |
| 2846 | num_trbs++; |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2847 | |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2848 | return num_trbs; |
| 2849 | } |
| 2850 | |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 2851 | static inline unsigned int count_trbs_needed(struct urb *urb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2852 | { |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 2853 | return count_trbs(urb->transfer_dma, urb->transfer_buffer_length); |
| 2854 | } |
| 2855 | |
| 2856 | static unsigned int count_sg_trbs_needed(struct urb *urb) |
| 2857 | { |
| 2858 | struct scatterlist *sg; |
| 2859 | unsigned int i, len, full_len, num_trbs = 0; |
| 2860 | |
| 2861 | full_len = urb->transfer_buffer_length; |
| 2862 | |
| 2863 | for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) { |
| 2864 | len = sg_dma_len(sg); |
| 2865 | num_trbs += count_trbs(sg_dma_address(sg), len); |
| 2866 | len = min_t(unsigned int, len, full_len); |
| 2867 | full_len -= len; |
| 2868 | if (full_len == 0) |
| 2869 | break; |
| 2870 | } |
| 2871 | |
| 2872 | return num_trbs; |
| 2873 | } |
| 2874 | |
| 2875 | static unsigned int count_isoc_trbs_needed(struct urb *urb, int i) |
| 2876 | { |
| 2877 | u64 addr, len; |
| 2878 | |
| 2879 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); |
| 2880 | len = urb->iso_frame_desc[i].length; |
| 2881 | |
| 2882 | return count_trbs(addr, len); |
| 2883 | } |
| 2884 | |
| 2885 | static void check_trb_math(struct urb *urb, int running_total) |
| 2886 | { |
| 2887 | if (unlikely(running_total != urb->transfer_buffer_length)) |
Paul Zimmerman | a249018 | 2011-02-12 14:06:44 -0800 | [diff] [blame] | 2888 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2889 | "queued %#x (%d), asked for %#x (%d)\n", |
| 2890 | __func__, |
| 2891 | urb->ep->desc.bEndpointAddress, |
| 2892 | running_total, running_total, |
| 2893 | urb->transfer_buffer_length, |
| 2894 | urb->transfer_buffer_length); |
| 2895 | } |
| 2896 | |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 2897 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 2898 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 2899 | struct xhci_generic_trb *start_trb) |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2900 | { |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2901 | /* |
| 2902 | * Pass all the TRBs to the hardware at once and make sure this write |
| 2903 | * isn't reordered. |
| 2904 | */ |
| 2905 | wmb(); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2906 | if (start_cycle) |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2907 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 2908 | else |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2909 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 2910 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
Sarah Sharp | 8a96c05 | 2009-04-27 19:59:19 -0700 | [diff] [blame] | 2911 | } |
| 2912 | |
Alexandr Ivanov | 7814015 | 2016-04-22 13:17:11 +0300 | [diff] [blame] | 2913 | static void check_interval(struct xhci_hcd *xhci, struct urb *urb, |
| 2914 | struct xhci_ep_ctx *ep_ctx) |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2915 | { |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2916 | int xhci_interval; |
| 2917 | int ep_interval; |
| 2918 | |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 2919 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2920 | ep_interval = urb->interval; |
Alexandr Ivanov | 7814015 | 2016-04-22 13:17:11 +0300 | [diff] [blame] | 2921 | |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2922 | /* Convert to microframes */ |
| 2923 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2924 | urb->dev->speed == USB_SPEED_FULL) |
| 2925 | ep_interval *= 8; |
Alexandr Ivanov | 7814015 | 2016-04-22 13:17:11 +0300 | [diff] [blame] | 2926 | |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2927 | /* FIXME change this to a warning and a suggestion to use the new API |
| 2928 | * to set the polling interval (once the API is added). |
| 2929 | */ |
| 2930 | if (xhci_interval != ep_interval) { |
Dmitry Kasatkin | 0730d52 | 2013-08-27 17:47:35 +0300 | [diff] [blame] | 2931 | dev_dbg_ratelimited(&urb->dev->dev, |
| 2932 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", |
| 2933 | ep_interval, ep_interval == 1 ? "" : "s", |
| 2934 | xhci_interval, xhci_interval == 1 ? "" : "s"); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2935 | urb->interval = xhci_interval; |
| 2936 | /* Convert back to frames for LS/FS devices */ |
| 2937 | if (urb->dev->speed == USB_SPEED_LOW || |
| 2938 | urb->dev->speed == USB_SPEED_FULL) |
| 2939 | urb->interval /= 8; |
| 2940 | } |
Alexandr Ivanov | 7814015 | 2016-04-22 13:17:11 +0300 | [diff] [blame] | 2941 | } |
| 2942 | |
| 2943 | /* |
| 2944 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt |
| 2945 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD |
| 2946 | * (comprised of sg list entries) can take several service intervals to |
| 2947 | * transmit. |
| 2948 | */ |
| 2949 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 2950 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 2951 | { |
| 2952 | struct xhci_ep_ctx *ep_ctx; |
| 2953 | |
| 2954 | ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index); |
| 2955 | check_interval(xhci, urb, ep_ctx); |
| 2956 | |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 2957 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Sarah Sharp | 624defa | 2009-09-02 12:14:28 -0700 | [diff] [blame] | 2958 | } |
| 2959 | |
Sarah Sharp | 04dd950 | 2009-11-11 10:28:30 -0800 | [diff] [blame] | 2960 | /* |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 2961 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
| 2962 | * packets remaining in the TD (*not* including this TRB). |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2963 | * |
| 2964 | * Total TD packet count = total_packet_count = |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 2965 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2966 | * |
| 2967 | * Packets transferred up to and including this TRB = packets_transferred = |
| 2968 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) |
| 2969 | * |
| 2970 | * TD size = total_packet_count - packets_transferred |
| 2971 | * |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 2972 | * For xHCI 0.96 and older, TD size field should be the remaining bytes |
| 2973 | * including this TRB, right shifted by 10 |
| 2974 | * |
| 2975 | * For all hosts it must fit in bits 21:17, so it can't be bigger than 31. |
| 2976 | * This is taken care of in the TRB_TD_SIZE() macro |
| 2977 | * |
Sarah Sharp | 4525c0a | 2012-10-25 15:56:40 -0700 | [diff] [blame] | 2978 | * The last TRB in a TD must have the TD size set to zero. |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2979 | */ |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 2980 | static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred, |
| 2981 | int trb_buff_len, unsigned int td_total_len, |
Mathias Nyman | 124c393 | 2016-06-21 10:57:59 +0300 | [diff] [blame] | 2982 | struct urb *urb, bool more_trbs_coming) |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 2983 | { |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 2984 | u32 maxp, total_packet_count; |
| 2985 | |
Chunfeng Yun | 0cbd4b3 | 2015-11-24 13:09:55 +0200 | [diff] [blame] | 2986 | /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */ |
| 2987 | if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST)) |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 2988 | return ((td_total_len - transferred) >> 10); |
| 2989 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 2990 | /* One TRB with a zero-length data packet. */ |
Mathias Nyman | 124c393 | 2016-06-21 10:57:59 +0300 | [diff] [blame] | 2991 | if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) || |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 2992 | trb_buff_len == td_total_len) |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 2993 | return 0; |
| 2994 | |
Chunfeng Yun | 0cbd4b3 | 2015-11-24 13:09:55 +0200 | [diff] [blame] | 2995 | /* for MTK xHCI, TD size doesn't include this TRB */ |
| 2996 | if (xhci->quirks & XHCI_MTK_HOST) |
| 2997 | trb_buff_len = 0; |
| 2998 | |
| 2999 | maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
| 3000 | total_packet_count = DIV_ROUND_UP(td_total_len, maxp); |
| 3001 | |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3002 | /* Queueing functions don't count the current TRB into transferred */ |
| 3003 | return (total_packet_count - ((transferred + trb_buff_len) / maxp)); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3004 | } |
| 3005 | |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3006 | |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3007 | static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len, |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3008 | u32 *trb_buff_len, struct xhci_segment *seg) |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3009 | { |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3010 | struct device *dev = xhci_to_hcd(xhci)->self.controller; |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3011 | unsigned int unalign; |
| 3012 | unsigned int max_pkt; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3013 | u32 new_buff_len; |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3014 | |
| 3015 | max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
| 3016 | unalign = (enqd_len + *trb_buff_len) % max_pkt; |
| 3017 | |
| 3018 | /* we got lucky, last normal TRB data on segment is packet aligned */ |
| 3019 | if (unalign == 0) |
| 3020 | return 0; |
| 3021 | |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3022 | xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n", |
| 3023 | unalign, *trb_buff_len); |
| 3024 | |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3025 | /* is the last nornal TRB alignable by splitting it */ |
| 3026 | if (*trb_buff_len > unalign) { |
| 3027 | *trb_buff_len -= unalign; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3028 | xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len); |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3029 | return 0; |
| 3030 | } |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3031 | |
| 3032 | /* |
| 3033 | * We want enqd_len + trb_buff_len to sum up to a number aligned to |
| 3034 | * number which is divisible by the endpoint's wMaxPacketSize. IOW: |
| 3035 | * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0. |
| 3036 | */ |
| 3037 | new_buff_len = max_pkt - (enqd_len % max_pkt); |
| 3038 | |
| 3039 | if (new_buff_len > (urb->transfer_buffer_length - enqd_len)) |
| 3040 | new_buff_len = (urb->transfer_buffer_length - enqd_len); |
| 3041 | |
| 3042 | /* create a max max_pkt sized bounce buffer pointed to by last trb */ |
| 3043 | if (usb_urb_dir_out(urb)) { |
| 3044 | sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs, |
| 3045 | seg->bounce_buf, new_buff_len, enqd_len); |
| 3046 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, |
| 3047 | max_pkt, DMA_TO_DEVICE); |
| 3048 | } else { |
| 3049 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, |
| 3050 | max_pkt, DMA_FROM_DEVICE); |
| 3051 | } |
| 3052 | |
| 3053 | if (dma_mapping_error(dev, seg->bounce_dma)) { |
| 3054 | /* try without aligning. Some host controllers survive */ |
| 3055 | xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n"); |
| 3056 | return 0; |
| 3057 | } |
| 3058 | *trb_buff_len = new_buff_len; |
| 3059 | seg->bounce_len = new_buff_len; |
| 3060 | seg->bounce_offs = enqd_len; |
| 3061 | |
| 3062 | xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len); |
| 3063 | |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3064 | return 1; |
| 3065 | } |
| 3066 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3067 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3068 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3069 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3070 | { |
Mathias Nyman | 5a5a0b1 | 2016-06-21 10:57:57 +0300 | [diff] [blame] | 3071 | struct xhci_ring *ring; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3072 | struct urb_priv *urb_priv; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3073 | struct xhci_td *td; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3074 | struct xhci_generic_trb *start_trb; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3075 | struct scatterlist *sg = NULL; |
Mathias Nyman | 5a83f04 | 2016-06-21 10:57:58 +0300 | [diff] [blame] | 3076 | bool more_trbs_coming = true; |
| 3077 | bool need_zero_pkt = false; |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3078 | bool first_trb = true; |
| 3079 | unsigned int num_trbs; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3080 | unsigned int start_cycle, num_sgs = 0; |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3081 | unsigned int enqd_len, block_len, trb_buff_len, full_len; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3082 | int sent_len, ret; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3083 | u32 field, length_field, remainder; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3084 | u64 addr, send_addr; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3085 | |
Mathias Nyman | 5a5a0b1 | 2016-06-21 10:57:57 +0300 | [diff] [blame] | 3086 | ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3087 | if (!ring) |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3088 | return -EINVAL; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3089 | |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3090 | full_len = urb->transfer_buffer_length; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3091 | /* If we have scatter/gather list, we use it. */ |
| 3092 | if (urb->num_sgs) { |
| 3093 | num_sgs = urb->num_mapped_sgs; |
| 3094 | sg = urb->sg; |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3095 | addr = (u64) sg_dma_address(sg); |
| 3096 | block_len = sg_dma_len(sg); |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3097 | num_trbs = count_sg_trbs_needed(urb); |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3098 | } else { |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3099 | num_trbs = count_trbs_needed(urb); |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3100 | addr = (u64) urb->transfer_dma; |
| 3101 | block_len = full_len; |
| 3102 | } |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3103 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3104 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3105 | num_trbs, urb, 0, mem_flags); |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3106 | if (unlikely(ret < 0)) |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3107 | return ret; |
| 3108 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3109 | urb_priv = urb->hcpriv; |
Reyad Attiyat | 4758dcd | 2015-08-06 19:23:58 +0300 | [diff] [blame] | 3110 | |
| 3111 | /* Deal with URB_ZERO_PACKET - need one more td/trb */ |
Mathias Nyman | 5a83f04 | 2016-06-21 10:57:58 +0300 | [diff] [blame] | 3112 | if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1) |
| 3113 | need_zero_pkt = true; |
Reyad Attiyat | 4758dcd | 2015-08-06 19:23:58 +0300 | [diff] [blame] | 3114 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3115 | td = urb_priv->td[0]; |
| 3116 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3117 | /* |
| 3118 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3119 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3120 | * state may change as we enqueue the other TRBs, so save it too. |
| 3121 | */ |
Mathias Nyman | 5a5a0b1 | 2016-06-21 10:57:57 +0300 | [diff] [blame] | 3122 | start_trb = &ring->enqueue->generic; |
| 3123 | start_cycle = ring->cycle_state; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3124 | send_addr = addr; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3125 | |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3126 | /* Queue the TRBs, even if they are zero-length */ |
Alban Browaeys | 0d2daad | 2016-08-16 10:18:04 +0300 | [diff] [blame] | 3127 | for (enqd_len = 0; first_trb || enqd_len < full_len; |
| 3128 | enqd_len += trb_buff_len) { |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3129 | field = TRB_TYPE(TRB_NORMAL); |
| 3130 | |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3131 | /* TRB buffer should not cross 64KB boundaries */ |
| 3132 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); |
| 3133 | trb_buff_len = min_t(unsigned int, trb_buff_len, block_len); |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3134 | |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3135 | if (enqd_len + trb_buff_len > full_len) |
| 3136 | trb_buff_len = full_len - enqd_len; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3137 | |
| 3138 | /* Don't change the cycle bit of the first TRB until later */ |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3139 | if (first_trb) { |
| 3140 | first_trb = false; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3141 | if (start_cycle == 0) |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3142 | field |= TRB_CYCLE; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3143 | } else |
Mathias Nyman | 5a5a0b1 | 2016-06-21 10:57:57 +0300 | [diff] [blame] | 3144 | field |= ring->cycle_state; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3145 | |
| 3146 | /* Chain all the TRBs together; clear the chain bit in the last |
| 3147 | * TRB to indicate it's the last TRB in the chain. |
| 3148 | */ |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3149 | if (enqd_len + trb_buff_len < full_len) { |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3150 | field |= TRB_CHAIN; |
Mathias Nyman | 2d98ef4 | 2016-06-21 10:58:04 +0300 | [diff] [blame] | 3151 | if (trb_is_link(ring->enqueue + 1)) { |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3152 | if (xhci_align_td(xhci, urb, enqd_len, |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3153 | &trb_buff_len, |
| 3154 | ring->enq_seg)) { |
| 3155 | send_addr = ring->enq_seg->bounce_dma; |
| 3156 | /* assuming TD won't span 2 segs */ |
| 3157 | td->bounce_seg = ring->enq_seg; |
| 3158 | } |
Mathias Nyman | 474ed23 | 2016-06-21 10:58:01 +0300 | [diff] [blame] | 3159 | } |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3160 | } |
| 3161 | if (enqd_len + trb_buff_len >= full_len) { |
| 3162 | field &= ~TRB_CHAIN; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3163 | field |= TRB_IOC; |
Mathias Nyman | 124c393 | 2016-06-21 10:57:59 +0300 | [diff] [blame] | 3164 | more_trbs_coming = false; |
Mathias Nyman | 5a83f04 | 2016-06-21 10:57:58 +0300 | [diff] [blame] | 3165 | td->last_trb = ring->enqueue; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3166 | } |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3167 | |
| 3168 | /* Only set interrupt on short packet for IN endpoints */ |
| 3169 | if (usb_urb_dir_in(urb)) |
| 3170 | field |= TRB_ISP; |
| 3171 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3172 | /* Set the TRB length, TD size, and interrupter fields. */ |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3173 | remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len, |
| 3174 | full_len, urb, more_trbs_coming); |
| 3175 | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3176 | length_field = TRB_LEN(trb_buff_len) | |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3177 | TRB_TD_SIZE(remainder) | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3178 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3179 | |
Mathias Nyman | 124c393 | 2016-06-21 10:57:59 +0300 | [diff] [blame] | 3180 | queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt, |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3181 | lower_32_bits(send_addr), |
| 3182 | upper_32_bits(send_addr), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3183 | length_field, |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3184 | field); |
| 3185 | |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3186 | addr += trb_buff_len; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3187 | sent_len = trb_buff_len; |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3188 | |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3189 | while (sg && sent_len >= block_len) { |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3190 | /* New sg entry */ |
| 3191 | --num_sgs; |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3192 | sent_len -= block_len; |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3193 | if (num_sgs != 0) { |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3194 | sg = sg_next(sg); |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3195 | block_len = sg_dma_len(sg); |
| 3196 | addr = (u64) sg_dma_address(sg); |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3197 | addr += sent_len; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3198 | } |
| 3199 | } |
Mathias Nyman | f9c589e | 2016-06-21 10:58:02 +0300 | [diff] [blame] | 3200 | block_len -= sent_len; |
| 3201 | send_addr = addr; |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3202 | } |
| 3203 | |
Mathias Nyman | 5a83f04 | 2016-06-21 10:57:58 +0300 | [diff] [blame] | 3204 | if (need_zero_pkt) { |
| 3205 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3206 | ep_index, urb->stream_id, |
| 3207 | 1, urb, 1, mem_flags); |
| 3208 | urb_priv->td[1]->last_trb = ring->enqueue; |
| 3209 | field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC; |
| 3210 | queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field); |
| 3211 | } |
| 3212 | |
Mathias Nyman | 86065c2 | 2016-06-21 10:58:00 +0300 | [diff] [blame] | 3213 | check_trb_math(urb, enqd_len); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3214 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3215 | start_cycle, start_trb); |
Sarah Sharp | b10de14 | 2009-04-27 19:58:50 -0700 | [diff] [blame] | 3216 | return 0; |
| 3217 | } |
| 3218 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3219 | /* Caller must have locked xhci->lock */ |
Sarah Sharp | 23e3be1 | 2009-04-29 19:05:20 -0700 | [diff] [blame] | 3220 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3221 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3222 | { |
| 3223 | struct xhci_ring *ep_ring; |
| 3224 | int num_trbs; |
| 3225 | int ret; |
| 3226 | struct usb_ctrlrequest *setup; |
| 3227 | struct xhci_generic_trb *start_trb; |
| 3228 | int start_cycle; |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3229 | u32 field, length_field, remainder; |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3230 | struct urb_priv *urb_priv; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3231 | struct xhci_td *td; |
| 3232 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3233 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
| 3234 | if (!ep_ring) |
| 3235 | return -EINVAL; |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3236 | |
| 3237 | /* |
| 3238 | * Need to copy setup packet into setup TRB, so we can't use the setup |
| 3239 | * DMA address. |
| 3240 | */ |
| 3241 | if (!urb->setup_packet) |
| 3242 | return -EINVAL; |
| 3243 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3244 | /* 1 TRB for setup, 1 for status */ |
| 3245 | num_trbs = 2; |
| 3246 | /* |
| 3247 | * Don't need to check if we need additional event data and normal TRBs, |
| 3248 | * since data in control transfers will never get bigger than 16MB |
| 3249 | * XXX: can we get a buffer that crosses 64KB boundaries? |
| 3250 | */ |
| 3251 | if (urb->transfer_buffer_length > 0) |
| 3252 | num_trbs++; |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3253 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
| 3254 | ep_index, urb->stream_id, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3255 | num_trbs, urb, 0, mem_flags); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3256 | if (ret < 0) |
| 3257 | return ret; |
| 3258 | |
Andiry Xu | 8e51adc | 2010-07-22 15:23:31 -0700 | [diff] [blame] | 3259 | urb_priv = urb->hcpriv; |
| 3260 | td = urb_priv->td[0]; |
| 3261 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3262 | /* |
| 3263 | * Don't give the first TRB to the hardware (by toggling the cycle bit) |
| 3264 | * until we've finished creating all the other TRBs. The ring's cycle |
| 3265 | * state may change as we enqueue the other TRBs, so save it too. |
| 3266 | */ |
| 3267 | start_trb = &ep_ring->enqueue->generic; |
| 3268 | start_cycle = ep_ring->cycle_state; |
| 3269 | |
| 3270 | /* Queue setup TRB - see section 6.4.1.2.1 */ |
| 3271 | /* FIXME better way to translate setup_packet into two u32 fields? */ |
| 3272 | setup = (struct usb_ctrlrequest *) urb->setup_packet; |
Andiry Xu | 50f7b52 | 2010-12-20 15:09:34 +0800 | [diff] [blame] | 3273 | field = 0; |
| 3274 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); |
| 3275 | if (start_cycle == 0) |
| 3276 | field |= 0x1; |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 3277 | |
Mathias Nyman | dca7794 | 2015-09-21 17:46:16 +0300 | [diff] [blame] | 3278 | /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */ |
Chunfeng Yun | 0cbd4b3 | 2015-11-24 13:09:55 +0200 | [diff] [blame] | 3279 | if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) { |
Andiry Xu | b83cdc8 | 2011-05-05 18:13:56 +0800 | [diff] [blame] | 3280 | if (urb->transfer_buffer_length > 0) { |
| 3281 | if (setup->bRequestType & USB_DIR_IN) |
| 3282 | field |= TRB_TX_TYPE(TRB_DATA_IN); |
| 3283 | else |
| 3284 | field |= TRB_TX_TYPE(TRB_DATA_OUT); |
| 3285 | } |
| 3286 | } |
| 3287 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3288 | queue_trb(xhci, ep_ring, true, |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3289 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
| 3290 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, |
| 3291 | TRB_LEN(8) | TRB_INTR_TARGET(0), |
| 3292 | /* Immediate data in pointer */ |
| 3293 | field); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3294 | |
| 3295 | /* If there's data, queue data TRBs */ |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3296 | /* Only set interrupt on short packet for IN endpoints */ |
| 3297 | if (usb_urb_dir_in(urb)) |
| 3298 | field = TRB_ISP | TRB_TYPE(TRB_DATA); |
| 3299 | else |
| 3300 | field = TRB_TYPE(TRB_DATA); |
| 3301 | |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3302 | remainder = xhci_td_remainder(xhci, 0, |
| 3303 | urb->transfer_buffer_length, |
| 3304 | urb->transfer_buffer_length, |
| 3305 | urb, 1); |
| 3306 | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3307 | length_field = TRB_LEN(urb->transfer_buffer_length) | |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3308 | TRB_TD_SIZE(remainder) | |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3309 | TRB_INTR_TARGET(0); |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3310 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3311 | if (urb->transfer_buffer_length > 0) { |
| 3312 | if (setup->bRequestType & USB_DIR_IN) |
| 3313 | field |= TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3314 | queue_trb(xhci, ep_ring, true, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3315 | lower_32_bits(urb->transfer_dma), |
| 3316 | upper_32_bits(urb->transfer_dma), |
Sarah Sharp | f9dc68f | 2009-07-27 12:03:07 -0700 | [diff] [blame] | 3317 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3318 | field | ep_ring->cycle_state); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3319 | } |
| 3320 | |
| 3321 | /* Save the DMA address of the last TRB in the TD */ |
| 3322 | td->last_trb = ep_ring->enqueue; |
| 3323 | |
| 3324 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ |
| 3325 | /* If the device sent data, the status stage is an OUT transfer */ |
| 3326 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) |
| 3327 | field = 0; |
| 3328 | else |
| 3329 | field = TRB_DIR_IN; |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3330 | queue_trb(xhci, ep_ring, false, |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3331 | 0, |
| 3332 | 0, |
| 3333 | TRB_INTR_TARGET(0), |
| 3334 | /* Event on completion */ |
| 3335 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); |
| 3336 | |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3337 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3338 | start_cycle, start_trb); |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3339 | return 0; |
| 3340 | } |
| 3341 | |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3342 | /* |
| 3343 | * The transfer burst count field of the isochronous TRB defines the number of |
| 3344 | * bursts that are required to move all packets in this TD. Only SuperSpeed |
| 3345 | * devices can burst up to bMaxBurst number of packets per service interval. |
| 3346 | * This field is zero based, meaning a value of zero in the field means one |
| 3347 | * burst. Basically, for everything but SuperSpeed devices, this field will be |
| 3348 | * zero. Only xHCI 1.0 host controllers support this field. |
| 3349 | */ |
| 3350 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3351 | struct urb *urb, unsigned int total_packet_count) |
| 3352 | { |
| 3353 | unsigned int max_burst; |
| 3354 | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3355 | if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER) |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3356 | return 0; |
| 3357 | |
| 3358 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
Mathias Nyman | 3213b15 | 2014-06-24 17:14:41 +0300 | [diff] [blame] | 3359 | return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; |
Sarah Sharp | 5cd43e3 | 2011-04-08 09:37:29 -0700 | [diff] [blame] | 3360 | } |
| 3361 | |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3362 | /* |
| 3363 | * Returns the number of packets in the last "burst" of packets. This field is |
| 3364 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so |
| 3365 | * the last burst packet count is equal to the total number of packets in the |
| 3366 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst |
| 3367 | * must contain (bMaxBurst + 1) number of packets, but the last burst can |
| 3368 | * contain 1 to (bMaxBurst + 1) packets. |
| 3369 | */ |
| 3370 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3371 | struct urb *urb, unsigned int total_packet_count) |
| 3372 | { |
| 3373 | unsigned int max_burst; |
| 3374 | unsigned int residue; |
| 3375 | |
| 3376 | if (xhci->hci_version < 0x100) |
| 3377 | return 0; |
| 3378 | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3379 | if (urb->dev->speed >= USB_SPEED_SUPER) { |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3380 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
| 3381 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; |
| 3382 | residue = total_packet_count % (max_burst + 1); |
| 3383 | /* If residue is zero, the last burst contains (max_burst + 1) |
| 3384 | * number of packets, but the TLBPC field is zero-based. |
| 3385 | */ |
| 3386 | if (residue == 0) |
| 3387 | return max_burst; |
| 3388 | return residue - 1; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3389 | } |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3390 | if (total_packet_count == 0) |
| 3391 | return 0; |
| 3392 | return total_packet_count - 1; |
Sarah Sharp | b61d378 | 2011-04-19 17:43:33 -0700 | [diff] [blame] | 3393 | } |
| 3394 | |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3395 | /* |
| 3396 | * Calculates Frame ID field of the isochronous TRB identifies the |
| 3397 | * target frame that the Interval associated with this Isochronous |
| 3398 | * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec. |
| 3399 | * |
| 3400 | * Returns actual frame id on success, negative value on error. |
| 3401 | */ |
| 3402 | static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci, |
| 3403 | struct urb *urb, int index) |
| 3404 | { |
| 3405 | int start_frame, ist, ret = 0; |
| 3406 | int start_frame_id, end_frame_id, current_frame_id; |
| 3407 | |
| 3408 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3409 | urb->dev->speed == USB_SPEED_FULL) |
| 3410 | start_frame = urb->start_frame + index * urb->interval; |
| 3411 | else |
| 3412 | start_frame = (urb->start_frame + index * urb->interval) >> 3; |
| 3413 | |
| 3414 | /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2): |
| 3415 | * |
| 3416 | * If bit [3] of IST is cleared to '0', software can add a TRB no |
| 3417 | * later than IST[2:0] Microframes before that TRB is scheduled to |
| 3418 | * be executed. |
| 3419 | * If bit [3] of IST is set to '1', software can add a TRB no later |
| 3420 | * than IST[2:0] Frames before that TRB is scheduled to be executed. |
| 3421 | */ |
| 3422 | ist = HCS_IST(xhci->hcs_params2) & 0x7; |
| 3423 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) |
| 3424 | ist <<= 3; |
| 3425 | |
| 3426 | /* Software shall not schedule an Isoch TD with a Frame ID value that |
| 3427 | * is less than the Start Frame ID or greater than the End Frame ID, |
| 3428 | * where: |
| 3429 | * |
| 3430 | * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048 |
| 3431 | * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048 |
| 3432 | * |
| 3433 | * Both the End Frame ID and Start Frame ID values are calculated |
| 3434 | * in microframes. When software determines the valid Frame ID value; |
| 3435 | * The End Frame ID value should be rounded down to the nearest Frame |
| 3436 | * boundary, and the Start Frame ID value should be rounded up to the |
| 3437 | * nearest Frame boundary. |
| 3438 | */ |
| 3439 | current_frame_id = readl(&xhci->run_regs->microframe_index); |
| 3440 | start_frame_id = roundup(current_frame_id + ist + 1, 8); |
| 3441 | end_frame_id = rounddown(current_frame_id + 895 * 8, 8); |
| 3442 | |
| 3443 | start_frame &= 0x7ff; |
| 3444 | start_frame_id = (start_frame_id >> 3) & 0x7ff; |
| 3445 | end_frame_id = (end_frame_id >> 3) & 0x7ff; |
| 3446 | |
| 3447 | xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n", |
| 3448 | __func__, index, readl(&xhci->run_regs->microframe_index), |
| 3449 | start_frame_id, end_frame_id, start_frame); |
| 3450 | |
| 3451 | if (start_frame_id < end_frame_id) { |
| 3452 | if (start_frame > end_frame_id || |
| 3453 | start_frame < start_frame_id) |
| 3454 | ret = -EINVAL; |
| 3455 | } else if (start_frame_id > end_frame_id) { |
| 3456 | if ((start_frame > end_frame_id && |
| 3457 | start_frame < start_frame_id)) |
| 3458 | ret = -EINVAL; |
| 3459 | } else { |
| 3460 | ret = -EINVAL; |
| 3461 | } |
| 3462 | |
| 3463 | if (index == 0) { |
| 3464 | if (ret == -EINVAL || start_frame == start_frame_id) { |
| 3465 | start_frame = start_frame_id + 1; |
| 3466 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3467 | urb->dev->speed == USB_SPEED_FULL) |
| 3468 | urb->start_frame = start_frame; |
| 3469 | else |
| 3470 | urb->start_frame = start_frame << 3; |
| 3471 | ret = 0; |
| 3472 | } |
| 3473 | } |
| 3474 | |
| 3475 | if (ret) { |
| 3476 | xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n", |
| 3477 | start_frame, current_frame_id, index, |
| 3478 | start_frame_id, end_frame_id); |
| 3479 | xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n"); |
| 3480 | return ret; |
| 3481 | } |
| 3482 | |
| 3483 | return start_frame; |
| 3484 | } |
| 3485 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3486 | /* This is for isoc transfer */ |
| 3487 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3488 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3489 | { |
| 3490 | struct xhci_ring *ep_ring; |
| 3491 | struct urb_priv *urb_priv; |
| 3492 | struct xhci_td *td; |
| 3493 | int num_tds, trbs_per_td; |
| 3494 | struct xhci_generic_trb *start_trb; |
| 3495 | bool first_trb; |
| 3496 | int start_cycle; |
| 3497 | u32 field, length_field; |
| 3498 | int running_total, trb_buff_len, td_len, td_remain_len, ret; |
| 3499 | u64 start_addr, addr; |
| 3500 | int i, j; |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3501 | bool more_trbs_coming; |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3502 | struct xhci_virt_ep *xep; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3503 | int frame_id; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3504 | |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3505 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3506 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
| 3507 | |
| 3508 | num_tds = urb->number_of_packets; |
| 3509 | if (num_tds < 1) { |
| 3510 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); |
| 3511 | return -EINVAL; |
| 3512 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3513 | start_addr = (u64) urb->transfer_dma; |
| 3514 | start_trb = &ep_ring->enqueue->generic; |
| 3515 | start_cycle = ep_ring->cycle_state; |
| 3516 | |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3517 | urb_priv = urb->hcpriv; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3518 | /* Queue the TRBs for each TD, even if they are zero-length */ |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3519 | for (i = 0; i < num_tds; i++) { |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3520 | unsigned int total_pkt_count, max_pkt; |
| 3521 | unsigned int burst_count, last_burst_pkt_count; |
| 3522 | u32 sia_frame_id; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3523 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3524 | first_trb = true; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3525 | running_total = 0; |
| 3526 | addr = start_addr + urb->iso_frame_desc[i].offset; |
| 3527 | td_len = urb->iso_frame_desc[i].length; |
| 3528 | td_remain_len = td_len; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3529 | max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc)); |
| 3530 | total_pkt_count = DIV_ROUND_UP(td_len, max_pkt); |
| 3531 | |
Sarah Sharp | 48df4a6 | 2011-08-12 10:23:01 -0700 | [diff] [blame] | 3532 | /* A zero-length transfer still involves at least one packet. */ |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3533 | if (total_pkt_count == 0) |
| 3534 | total_pkt_count++; |
| 3535 | burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count); |
| 3536 | last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci, |
| 3537 | urb, total_pkt_count); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3538 | |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3539 | trbs_per_td = count_isoc_trbs_needed(urb, i); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3540 | |
| 3541 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3542 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3543 | if (ret < 0) { |
| 3544 | if (i == 0) |
| 3545 | return ret; |
| 3546 | goto cleanup; |
| 3547 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3548 | td = urb_priv->td[i]; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3549 | |
| 3550 | /* use SIA as default, if frame id is used overwrite it */ |
| 3551 | sia_frame_id = TRB_SIA; |
| 3552 | if (!(urb->transfer_flags & URB_ISO_ASAP) && |
| 3553 | HCC_CFC(xhci->hcc_params)) { |
| 3554 | frame_id = xhci_get_isoc_frame_id(xhci, urb, i); |
| 3555 | if (frame_id >= 0) |
| 3556 | sia_frame_id = TRB_FRAME_ID(frame_id); |
| 3557 | } |
| 3558 | /* |
| 3559 | * Set isoc specific data for the first TRB in a TD. |
| 3560 | * Prevent HW from getting the TRBs by keeping the cycle state |
| 3561 | * inverted in the first TDs isoc TRB. |
| 3562 | */ |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 3563 | field = TRB_TYPE(TRB_ISOC) | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3564 | TRB_TLBPC(last_burst_pkt_count) | |
| 3565 | sia_frame_id | |
| 3566 | (i ? ep_ring->cycle_state : !start_cycle); |
| 3567 | |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 3568 | /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */ |
| 3569 | if (!xep->use_extended_tbc) |
| 3570 | field |= TRB_TBC(burst_count); |
| 3571 | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3572 | /* fill the rest of the TRB fields, and remaining normal TRBs */ |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3573 | for (j = 0; j < trbs_per_td; j++) { |
| 3574 | u32 remainder = 0; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3575 | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3576 | /* only first TRB is isoc, overwrite otherwise */ |
| 3577 | if (!first_trb) |
| 3578 | field = TRB_TYPE(TRB_NORMAL) | |
| 3579 | ep_ring->cycle_state; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3580 | |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3581 | /* Only set interrupt on short packet for IN EPs */ |
| 3582 | if (usb_urb_dir_in(urb)) |
| 3583 | field |= TRB_ISP; |
| 3584 | |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3585 | /* Set the chain bit for all except the last TRB */ |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3586 | if (j < trbs_per_td - 1) { |
Andiry Xu | 47cbf69 | 2010-12-20 14:49:48 +0800 | [diff] [blame] | 3587 | more_trbs_coming = true; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3588 | field |= TRB_CHAIN; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3589 | } else { |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3590 | more_trbs_coming = false; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3591 | td->last_trb = ep_ring->enqueue; |
| 3592 | field |= TRB_IOC; |
Mathias Nyman | 09c352e | 2016-02-12 16:40:17 +0200 | [diff] [blame] | 3593 | /* set BEI, except for the last TD */ |
| 3594 | if (xhci->hci_version >= 0x100 && |
| 3595 | !(xhci->quirks & XHCI_AVOID_BEI) && |
| 3596 | i < num_tds - 1) |
| 3597 | field |= TRB_BEI; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3598 | } |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3599 | /* Calculate TRB length */ |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3600 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3601 | if (trb_buff_len > td_remain_len) |
| 3602 | trb_buff_len = td_remain_len; |
| 3603 | |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3604 | /* Set the TRB length, TD size, & interrupter fields. */ |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3605 | remainder = xhci_td_remainder(xhci, running_total, |
| 3606 | trb_buff_len, td_len, |
Mathias Nyman | 124c393 | 2016-06-21 10:57:59 +0300 | [diff] [blame] | 3607 | urb, more_trbs_coming); |
Mathias Nyman | c840d6c | 2015-10-09 13:30:08 +0300 | [diff] [blame] | 3608 | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3609 | length_field = TRB_LEN(trb_buff_len) | |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3610 | TRB_INTR_TARGET(0); |
Sarah Sharp | 4da6e6f | 2011-04-01 14:01:30 -0700 | [diff] [blame] | 3611 | |
Mathias Nyman | 2f6d3b6 | 2016-02-12 16:40:18 +0200 | [diff] [blame] | 3612 | /* xhci 1.1 with ETE uses TD Size field for TBC */ |
| 3613 | if (first_trb && xep->use_extended_tbc) |
| 3614 | length_field |= TRB_TD_SIZE_TBC(burst_count); |
| 3615 | else |
| 3616 | length_field |= TRB_TD_SIZE(remainder); |
| 3617 | first_trb = false; |
| 3618 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3619 | queue_trb(xhci, ep_ring, more_trbs_coming, |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3620 | lower_32_bits(addr), |
| 3621 | upper_32_bits(addr), |
| 3622 | length_field, |
Sarah Sharp | af8b9e6 | 2011-03-23 16:26:26 -0700 | [diff] [blame] | 3623 | field); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3624 | running_total += trb_buff_len; |
| 3625 | |
| 3626 | addr += trb_buff_len; |
| 3627 | td_remain_len -= trb_buff_len; |
| 3628 | } |
| 3629 | |
| 3630 | /* Check TD length */ |
| 3631 | if (running_total != td_len) { |
| 3632 | xhci_err(xhci, "ISOC TD length unmatch\n"); |
Andiry Xu | cf84055 | 2012-01-18 17:47:12 +0800 | [diff] [blame] | 3633 | ret = -EINVAL; |
| 3634 | goto cleanup; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3635 | } |
| 3636 | } |
| 3637 | |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3638 | /* store the next frame id */ |
| 3639 | if (HCC_CFC(xhci->hcc_params)) |
| 3640 | xep->next_frame_id = urb->start_frame + num_tds * urb->interval; |
| 3641 | |
Andiry Xu | c41136b | 2011-03-22 17:08:14 +0800 | [diff] [blame] | 3642 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
| 3643 | if (xhci->quirks & XHCI_AMD_PLL_FIX) |
| 3644 | usb_amd_quirk_pll_disable(); |
| 3645 | } |
| 3646 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; |
| 3647 | |
Andiry Xu | e1eab2e | 2011-01-04 16:30:39 -0800 | [diff] [blame] | 3648 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
| 3649 | start_cycle, start_trb); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3650 | return 0; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3651 | cleanup: |
| 3652 | /* Clean up a partially enqueued isoc transfer. */ |
| 3653 | |
| 3654 | for (i--; i >= 0; i--) |
Sarah Sharp | 585df1d | 2011-08-02 15:43:40 -0700 | [diff] [blame] | 3655 | list_del_init(&urb_priv->td[i]->td_list); |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3656 | |
| 3657 | /* Use the first TD as a temporary variable to turn the TDs we've queued |
| 3658 | * into No-ops with a software-owned cycle bit. That way the hardware |
| 3659 | * won't accidentally start executing bogus TDs when we partially |
| 3660 | * overwrite them. td->first_trb and td->start_seg are already set. |
| 3661 | */ |
| 3662 | urb_priv->td[0]->last_trb = ep_ring->enqueue; |
| 3663 | /* Every TRB except the first & last will have its cycle bit flipped. */ |
| 3664 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); |
| 3665 | |
| 3666 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ |
| 3667 | ep_ring->enqueue = urb_priv->td[0]->first_trb; |
| 3668 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; |
| 3669 | ep_ring->cycle_state = start_cycle; |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3670 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
Sarah Sharp | 522989a | 2011-07-29 12:44:32 -0700 | [diff] [blame] | 3671 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
| 3672 | return ret; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3673 | } |
| 3674 | |
| 3675 | /* |
| 3676 | * Check transfer ring to guarantee there is enough room for the urb. |
| 3677 | * Update ISO URB start_frame and interval. |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3678 | * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to |
| 3679 | * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or |
| 3680 | * Contiguous Frame ID is not supported by HC. |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3681 | */ |
| 3682 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, |
| 3683 | struct urb *urb, int slot_id, unsigned int ep_index) |
| 3684 | { |
| 3685 | struct xhci_virt_device *xdev; |
| 3686 | struct xhci_ring *ep_ring; |
| 3687 | struct xhci_ep_ctx *ep_ctx; |
| 3688 | int start_frame; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3689 | int num_tds, num_trbs, i; |
| 3690 | int ret; |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3691 | struct xhci_virt_ep *xep; |
| 3692 | int ist; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3693 | |
| 3694 | xdev = xhci->devs[slot_id]; |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3695 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3696 | ep_ring = xdev->eps[ep_index].ring; |
| 3697 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
| 3698 | |
| 3699 | num_trbs = 0; |
| 3700 | num_tds = urb->number_of_packets; |
| 3701 | for (i = 0; i < num_tds; i++) |
Alexandr Ivanov | d251034 | 2016-04-22 13:17:09 +0300 | [diff] [blame] | 3702 | num_trbs += count_isoc_trbs_needed(urb, i); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3703 | |
| 3704 | /* Check the ring to guarantee there is enough room for the whole urb. |
| 3705 | * Do not insert any td of the urb to the ring if the check failed. |
| 3706 | */ |
Matt Evans | 28ccd29 | 2011-03-29 13:40:46 +1100 | [diff] [blame] | 3707 | ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3708 | num_trbs, mem_flags); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3709 | if (ret) |
| 3710 | return ret; |
| 3711 | |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3712 | /* |
| 3713 | * Check interval value. This should be done before we start to |
| 3714 | * calculate the start frame value. |
| 3715 | */ |
Alexandr Ivanov | 7814015 | 2016-04-22 13:17:11 +0300 | [diff] [blame] | 3716 | check_interval(xhci, urb, ep_ctx); |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3717 | |
| 3718 | /* Calculate the start frame and put it in urb->start_frame. */ |
Lu Baolu | 42df721 | 2015-11-18 10:48:21 +0200 | [diff] [blame] | 3719 | if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) { |
| 3720 | if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) == |
| 3721 | EP_STATE_RUNNING) { |
| 3722 | urb->start_frame = xep->next_frame_id; |
| 3723 | goto skip_start_over; |
| 3724 | } |
Lu Baolu | 79b8094 | 2015-08-06 19:24:00 +0300 | [diff] [blame] | 3725 | } |
| 3726 | |
| 3727 | start_frame = readl(&xhci->run_regs->microframe_index); |
| 3728 | start_frame &= 0x3fff; |
| 3729 | /* |
| 3730 | * Round up to the next frame and consider the time before trb really |
| 3731 | * gets scheduled by hardare. |
| 3732 | */ |
| 3733 | ist = HCS_IST(xhci->hcs_params2) & 0x7; |
| 3734 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) |
| 3735 | ist <<= 3; |
| 3736 | start_frame += ist + XHCI_CFC_DELAY; |
| 3737 | start_frame = roundup(start_frame, 8); |
| 3738 | |
| 3739 | /* |
| 3740 | * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT |
| 3741 | * is greate than 8 microframes. |
| 3742 | */ |
| 3743 | if (urb->dev->speed == USB_SPEED_LOW || |
| 3744 | urb->dev->speed == USB_SPEED_FULL) { |
| 3745 | start_frame = roundup(start_frame, urb->interval << 3); |
| 3746 | urb->start_frame = start_frame >> 3; |
| 3747 | } else { |
| 3748 | start_frame = roundup(start_frame, urb->interval); |
| 3749 | urb->start_frame = start_frame; |
| 3750 | } |
| 3751 | |
| 3752 | skip_start_over: |
Andiry Xu | b008df6 | 2012-03-05 17:49:34 +0800 | [diff] [blame] | 3753 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
| 3754 | |
Dan Carpenter | 3fc8206 | 2012-03-28 10:30:26 +0300 | [diff] [blame] | 3755 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
Andiry Xu | 04e5190 | 2010-07-22 15:23:39 -0700 | [diff] [blame] | 3756 | } |
| 3757 | |
Sarah Sharp | d0e96f5 | 2009-04-27 19:58:01 -0700 | [diff] [blame] | 3758 | /**** Command Ring Operations ****/ |
| 3759 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3760 | /* Generic function for queueing a command TRB on the command ring. |
| 3761 | * Check to make sure there's room on the command ring for one command TRB. |
| 3762 | * Also check that there's room reserved for commands that must not fail. |
| 3763 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, |
| 3764 | * then only check for the number of reserved spots. |
| 3765 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB |
| 3766 | * because the command event handler may want to resubmit a failed command. |
| 3767 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3768 | static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3769 | u32 field1, u32 field2, |
| 3770 | u32 field3, u32 field4, bool command_must_succeed) |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3771 | { |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3772 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3773 | int ret; |
Roger Quadros | ad6b1d9 | 2015-05-29 17:01:49 +0300 | [diff] [blame] | 3774 | |
Mathias Nyman | 98d74f9 | 2016-04-08 16:25:10 +0300 | [diff] [blame] | 3775 | if ((xhci->xhc_state & XHCI_STATE_DYING) || |
| 3776 | (xhci->xhc_state & XHCI_STATE_HALTED)) { |
Roger Quadros | ad6b1d9 | 2015-05-29 17:01:49 +0300 | [diff] [blame] | 3777 | xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n"); |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3778 | return -ESHUTDOWN; |
Roger Quadros | ad6b1d9 | 2015-05-29 17:01:49 +0300 | [diff] [blame] | 3779 | } |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3780 | |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3781 | if (!command_must_succeed) |
| 3782 | reserved_trbs++; |
| 3783 | |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3784 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3785 | reserved_trbs, GFP_ATOMIC); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3786 | if (ret < 0) { |
| 3787 | xhci_err(xhci, "ERR: No room for command on command ring\n"); |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3788 | if (command_must_succeed) |
| 3789 | xhci_err(xhci, "ERR: Reserved TRB counting for " |
| 3790 | "unfailable commands failed.\n"); |
Sarah Sharp | d1dc908 | 2010-07-09 17:08:38 +0200 | [diff] [blame] | 3791 | return ret; |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3792 | } |
Mathias Nyman | c9aa1a2 | 2014-05-08 19:26:01 +0300 | [diff] [blame] | 3793 | |
| 3794 | cmd->command_trb = xhci->cmd_ring->enqueue; |
| 3795 | list_add_tail(&cmd->cmd_list, &xhci->cmd_list); |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3796 | |
Mathias Nyman | c311e39 | 2014-05-08 19:26:03 +0300 | [diff] [blame] | 3797 | /* if there are no other commands queued we start the timeout timer */ |
| 3798 | if (xhci->cmd_list.next == &cmd->cmd_list && |
| 3799 | !timer_pending(&xhci->cmd_timer)) { |
| 3800 | xhci->current_cmd = cmd; |
| 3801 | mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT); |
| 3802 | } |
| 3803 | |
Andiry Xu | 3b72fca | 2012-03-05 17:49:32 +0800 | [diff] [blame] | 3804 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
| 3805 | field4 | xhci->cmd_ring->cycle_state); |
Sarah Sharp | 7f84eef | 2009-04-27 19:53:56 -0700 | [diff] [blame] | 3806 | return 0; |
| 3807 | } |
| 3808 | |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3809 | /* Queue a slot enable or disable request on the command ring */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3810 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3811 | u32 trb_type, u32 slot_id) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3812 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3813 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3814 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3815 | } |
| 3816 | |
| 3817 | /* Queue an address device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3818 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3819 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3820 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3821 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3822 | upper_32_bits(in_ctx_ptr), 0, |
Dan Williams | 48fc7db | 2013-12-05 17:07:27 -0800 | [diff] [blame] | 3823 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) |
| 3824 | | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); |
Sarah Sharp | 3ffbba9 | 2009-04-27 19:57:38 -0700 | [diff] [blame] | 3825 | } |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3826 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3827 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3828 | u32 field1, u32 field2, u32 field3, u32 field4) |
| 3829 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3830 | return queue_command(xhci, cmd, field1, field2, field3, field4, false); |
Sarah Sharp | 0238634 | 2010-05-24 13:25:28 -0700 | [diff] [blame] | 3831 | } |
| 3832 | |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3833 | /* Queue a reset device command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3834 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3835 | u32 slot_id) |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3836 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3837 | return queue_command(xhci, cmd, 0, 0, 0, |
Sarah Sharp | 2a8f82c | 2009-12-09 15:59:13 -0800 | [diff] [blame] | 3838 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
| 3839 | false); |
| 3840 | } |
| 3841 | |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3842 | /* Queue a configure endpoint command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3843 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
| 3844 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3845 | u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3846 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3847 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | 8e595a5 | 2009-07-27 12:03:31 -0700 | [diff] [blame] | 3848 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3849 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
| 3850 | command_must_succeed); |
Sarah Sharp | f94e0186 | 2009-04-27 19:58:38 -0700 | [diff] [blame] | 3851 | } |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3852 | |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3853 | /* Queue an evaluate context command TRB */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3854 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3855 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3856 | { |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3857 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3858 | upper_32_bits(in_ctx_ptr), 0, |
Sarah Sharp | 913a8a3 | 2009-09-04 10:53:13 -0700 | [diff] [blame] | 3859 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
Sarah Sharp | 4b26654 | 2012-05-07 15:34:26 -0700 | [diff] [blame] | 3860 | command_must_succeed); |
Sarah Sharp | f2217e8 | 2009-08-07 14:04:43 -0700 | [diff] [blame] | 3861 | } |
| 3862 | |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3863 | /* |
| 3864 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop |
| 3865 | * activity on an endpoint that is about to be suspended. |
| 3866 | */ |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3867 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3868 | int slot_id, unsigned int ep_index, int suspend) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3869 | { |
| 3870 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3871 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3872 | u32 type = TRB_TYPE(TRB_STOP_RING); |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3873 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3874 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3875 | return queue_command(xhci, cmd, 0, 0, 0, |
Andiry Xu | be88fe4 | 2010-10-14 07:22:57 -0700 | [diff] [blame] | 3876 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3877 | } |
| 3878 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3879 | /* Set Transfer Ring Dequeue Pointer command */ |
| 3880 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, |
| 3881 | unsigned int slot_id, unsigned int ep_index, |
| 3882 | unsigned int stream_id, |
| 3883 | struct xhci_dequeue_state *deq_state) |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3884 | { |
| 3885 | dma_addr_t addr; |
| 3886 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3887 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
Sarah Sharp | e9df17e | 2010-04-02 15:34:43 -0700 | [diff] [blame] | 3888 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3889 | u32 trb_sct = 0; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3890 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3891 | struct xhci_virt_ep *ep; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3892 | struct xhci_command *cmd; |
| 3893 | int ret; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3894 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3895 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
| 3896 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u", |
| 3897 | deq_state->new_deq_seg, |
| 3898 | (unsigned long long)deq_state->new_deq_seg->dma, |
| 3899 | deq_state->new_deq_ptr, |
| 3900 | (unsigned long long)xhci_trb_virt_to_dma( |
| 3901 | deq_state->new_deq_seg, deq_state->new_deq_ptr), |
| 3902 | deq_state->new_cycle_state); |
| 3903 | |
| 3904 | addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg, |
| 3905 | deq_state->new_deq_ptr); |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3906 | if (addr == 0) { |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3907 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
Greg Kroah-Hartman | 700e205 | 2009-04-29 19:14:08 -0700 | [diff] [blame] | 3908 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3909 | deq_state->new_deq_seg, deq_state->new_deq_ptr); |
| 3910 | return; |
Sarah Sharp | c92bcfa | 2009-07-27 12:05:21 -0700 | [diff] [blame] | 3911 | } |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3912 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
| 3913 | if ((ep->ep_state & SET_DEQ_PENDING)) { |
| 3914 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
| 3915 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3916 | return; |
Sarah Sharp | bf161e8 | 2011-02-23 15:46:42 -0800 | [diff] [blame] | 3917 | } |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3918 | |
| 3919 | /* This function gets called from contexts where it cannot sleep */ |
| 3920 | cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); |
| 3921 | if (!cmd) { |
| 3922 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n"); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3923 | return; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3924 | } |
| 3925 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3926 | ep->queued_deq_seg = deq_state->new_deq_seg; |
| 3927 | ep->queued_deq_ptr = deq_state->new_deq_ptr; |
Hans de Goede | 95241db | 2013-10-04 00:29:48 +0200 | [diff] [blame] | 3928 | if (stream_id) |
| 3929 | trb_sct = SCT_FOR_TRB(SCT_PRI_TR); |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3930 | ret = queue_command(xhci, cmd, |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3931 | lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state, |
| 3932 | upper_32_bits(addr), trb_stream_id, |
| 3933 | trb_slot_id | trb_ep_index | type, false); |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3934 | if (ret < 0) { |
| 3935 | xhci_free_command(xhci, cmd); |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3936 | return; |
Hans de Goede | 1e3452e | 2014-08-20 16:41:52 +0300 | [diff] [blame] | 3937 | } |
| 3938 | |
Hans de Goede | d3a43e6 | 2014-08-20 16:41:53 +0300 | [diff] [blame] | 3939 | /* Stop the TD queueing code from ringing the doorbell until |
| 3940 | * this command completes. The HC won't set the dequeue pointer |
| 3941 | * if the ring is running, and ringing the doorbell starts the |
| 3942 | * ring running. |
| 3943 | */ |
| 3944 | ep->ep_state |= SET_DEQ_PENDING; |
Sarah Sharp | ae63674 | 2009-04-29 19:02:31 -0700 | [diff] [blame] | 3945 | } |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3946 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3947 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
| 3948 | int slot_id, unsigned int ep_index) |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3949 | { |
| 3950 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); |
| 3951 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); |
| 3952 | u32 type = TRB_TYPE(TRB_RESET_EP); |
| 3953 | |
Mathias Nyman | ddba5cd | 2014-05-08 19:26:00 +0300 | [diff] [blame] | 3954 | return queue_command(xhci, cmd, 0, 0, 0, |
| 3955 | trb_slot_id | trb_ep_index | type, false); |
Sarah Sharp | a1587d9 | 2009-07-27 12:03:15 -0700 | [diff] [blame] | 3956 | } |