blob: eb4a28dc26863219112f6b83dc6f41f3de0ca966 [file] [log] [blame]
Uwe Kleine-König3cdd5442010-01-08 16:02:30 +01001#ifndef __MACH_MX31_H__
2#define __MACH_MX31_H__
3
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +01004#ifndef __ASSEMBLER__
5#include <linux/io.h>
6#endif
7
Quinn Jensen52c543f2007-07-09 22:06:53 +01008/*
Quinn Jensen52c543f2007-07-09 22:06:53 +01009 * IRAM
10 */
Uwe Kleine-König4f683a02009-11-12 21:43:39 +010011#define MX31_IRAM_BASE_ADDR 0x1ffc0000 /* internal ram */
Sascha Hauerc0a5f852009-02-02 14:11:54 +010012#define MX31_IRAM_SIZE SZ_16K
Quinn Jensen52c543f2007-07-09 22:06:53 +010013
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010014#define MX31_L2CC_BASE_ADDR 0x30000000
15#define MX31_L2CC_SIZE SZ_1M
Quinn Jensen52c543f2007-07-09 22:06:53 +010016
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010017#define MX31_AIPS1_BASE_ADDR 0x43f00000
18#define MX31_AIPS1_BASE_ADDR_VIRT 0xfc000000
19#define MX31_AIPS1_SIZE SZ_1M
20#define MX31_MAX_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x04000)
21#define MX31_EVTMON_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x08000)
22#define MX31_CLKCTL_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x0c000)
23#define MX31_ETB_SLOT4_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x10000)
24#define MX31_ETB_SLOT5_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x14000)
25#define MX31_ECT_CTIO_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x18000)
Uwe Kleine-König4a9b8b02010-06-16 18:03:05 +020026#define MX31_I2C1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x80000)
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010027#define MX31_I2C3_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x84000)
28#define MX31_OTG_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x88000)
29#define MX31_ATA_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x8c000)
30#define MX31_UART1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x90000)
31#define MX31_UART2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x94000)
32#define MX31_I2C2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x98000)
33#define MX31_OWIRE_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0x9c000)
34#define MX31_SSI1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa0000)
35#define MX31_CSPI1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa4000)
36#define MX31_KPP_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xa8000)
37#define MX31_IOMUXC_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xac000)
38#define MX31_UART4_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb0000)
39#define MX31_UART5_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb4000)
40#define MX31_ECT_IP1_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xb8000)
41#define MX31_ECT_IP2_BASE_ADDR (MX31_AIPS1_BASE_ADDR + 0xbc000)
Quinn Jensen52c543f2007-07-09 22:06:53 +010042
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010043#define MX31_SPBA0_BASE_ADDR 0x50000000
44#define MX31_SPBA0_BASE_ADDR_VIRT 0xfc100000
45#define MX31_SPBA0_SIZE SZ_1M
46#define MX31_MMC_SDHC1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x04000)
47#define MX31_MMC_SDHC2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x08000)
48#define MX31_UART3_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x0c000)
49#define MX31_CSPI2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x10000)
50#define MX31_SSI2_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x14000)
51#define MX31_SIM1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x18000)
52#define MX31_IIM_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x1c000)
53#define MX31_ATA_DMA_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x20000)
54#define MX31_MSHC1_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x24000)
55#define MX31_SPBA_CTRL_BASE_ADDR (MX31_SPBA0_BASE_ADDR + 0x3c000)
Quinn Jensen52c543f2007-07-09 22:06:53 +010056
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010057#define MX31_AIPS2_BASE_ADDR 0x53f00000
58#define MX31_AIPS2_BASE_ADDR_VIRT 0xfc200000
59#define MX31_AIPS2_SIZE SZ_1M
60#define MX31_CCM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x80000)
61#define MX31_CSPI3_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x84000)
62#define MX31_FIRI_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x8c000)
63#define MX31_GPT1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x90000)
64#define MX31_EPIT1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x94000)
65#define MX31_EPIT2_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0x98000)
66#define MX31_GPIO3_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xa4000)
67#define MX31_SCC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xac000)
68#define MX31_SCM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xae000)
69#define MX31_SMN_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xaf000)
70#define MX31_RNGA_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xb0000)
71#define MX31_IPU_CTRL_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc0000)
72#define MX31_AUDMUX_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc4000)
73#define MX31_MPEG4_ENC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xc8000)
74#define MX31_GPIO1_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xcc000)
75#define MX31_GPIO2_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd0000)
76#define MX31_SDMA_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd4000)
77#define MX31_RTC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xd8000)
78#define MX31_WDOG_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xdc000)
79#define MX31_PWM_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xe0000)
80#define MX31_RTIC_BASE_ADDR (MX31_AIPS2_BASE_ADDR + 0xec000)
Quinn Jensen52c543f2007-07-09 22:06:53 +010081
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +010082#define MX31_ROMP_BASE_ADDR 0x60000000
83#define MX31_ROMP_BASE_ADDR_VIRT 0xfc500000
84#define MX31_ROMP_SIZE SZ_1M
85
86#define MX31_AVIC_BASE_ADDR 0x68000000
87#define MX31_AVIC_BASE_ADDR_VIRT 0xfc400000
88#define MX31_AVIC_SIZE SZ_1M
89
90#define MX31_IPU_MEM_BASE_ADDR 0x70000000
91#define MX31_CSD0_BASE_ADDR 0x80000000
92#define MX31_CSD1_BASE_ADDR 0x90000000
93
94#define MX31_CS0_BASE_ADDR 0xa0000000
95#define MX31_CS1_BASE_ADDR 0xa8000000
96#define MX31_CS2_BASE_ADDR 0xb0000000
97#define MX31_CS3_BASE_ADDR 0xb2000000
98
99#define MX31_CS4_BASE_ADDR 0xb4000000
100#define MX31_CS4_BASE_ADDR_VIRT 0xf4000000
101#define MX31_CS4_SIZE SZ_32M
102
103#define MX31_CS5_BASE_ADDR 0xb6000000
104#define MX31_CS5_BASE_ADDR_VIRT 0xf6000000
105#define MX31_CS5_SIZE SZ_32M
106
107#define MX31_X_MEMC_BASE_ADDR 0xb8000000
108#define MX31_X_MEMC_BASE_ADDR_VIRT 0xfc320000
109#define MX31_X_MEMC_SIZE SZ_64K
110#define MX31_NFC_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x0000)
111#define MX31_ESDCTL_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x1000)
112#define MX31_WEIM_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x2000)
113#define MX31_M3IF_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x3000)
114#define MX31_EMI_CTL_BASE_ADDR (MX31_X_MEMC_BASE_ADDR + 0x4000)
115#define MX31_PCMCIA_CTL_BASE_ADDR MX31_EMI_CTL_BASE_ADDR
116
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +0100117#define MX31_WEIM_CSCRx_BASE_ADDR(cs) (MX31_WEIM_BASE_ADDR + (cs) * 0x10)
118#define MX31_WEIM_CSCRxU(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs))
119#define MX31_WEIM_CSCRxL(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x4)
120#define MX31_WEIM_CSCRxA(cs) (MX31_WEIM_CSCRx_BASE_ADDR(cs) + 0x8)
121
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100122#define MX31_PCMCIA_MEM_BASE_ADDR 0xbc000000
123
Uwe Kleine-Königf5d7a132010-10-25 11:40:30 +0200124#define MX31_IO_P2V(x) ( \
125 IMX_IO_P2V_MODULE(x, MX31_AIPS1) ?: \
126 IMX_IO_P2V_MODULE(x, MX31_AIPS2) ?: \
127 IMX_IO_P2V_MODULE(x, MX31_AVIC) ?: \
128 IMX_IO_P2V_MODULE(x, MX31_X_MEMC) ?: \
129 IMX_IO_P2V_MODULE(x, MX31_SPBA0))
130#define MX31_IO_ADDRESS(x) IOMEM(MX31_IO_P2V(x))
Uwe Kleine-König1273e762009-12-16 19:06:12 +0100131
Uwe Kleine-Königa8dfb642010-01-07 11:27:17 +0100132#ifndef __ASSEMBLER__
133static inline void mx31_setup_weimcs(size_t cs,
134 unsigned upper, unsigned lower, unsigned addional)
135{
136 __raw_writel(upper, MX31_IO_ADDRESS(MX31_WEIM_CSCRxU(cs)));
137 __raw_writel(lower, MX31_IO_ADDRESS(MX31_WEIM_CSCRxL(cs)));
138 __raw_writel(addional, MX31_IO_ADDRESS(MX31_WEIM_CSCRxA(cs)));
139}
140#endif
141
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100142#define MX31_INT_I2C3 3
143#define MX31_INT_I2C2 4
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100144#define MX31_INT_MPEG4_ENCODER 5
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100145#define MX31_INT_RTIC 6
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100146#define MX31_INT_FIRI 7
Sascha Hauerc0a5f852009-02-02 14:11:54 +0100147#define MX31_INT_MMC_SDHC2 8
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100148#define MX31_INT_MMC_SDHC1 9
Uwe Kleine-König4a9b8b02010-06-16 18:03:05 +0200149#define MX31_INT_I2C1 10
Sascha Hauerc0a5f852009-02-02 14:11:54 +0100150#define MX31_INT_SSI2 11
151#define MX31_INT_SSI1 12
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100152#define MX31_INT_CSPI2 13
153#define MX31_INT_CSPI1 14
154#define MX31_INT_ATA 15
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100155#define MX31_INT_MBX 16
156#define MX31_INT_CSPI3 17
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100157#define MX31_INT_UART3 18
158#define MX31_INT_IIM 19
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100159#define MX31_INT_SIM2 20
160#define MX31_INT_SIM1 21
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100161#define MX31_INT_RNGA 22
162#define MX31_INT_EVTMON 23
163#define MX31_INT_KPP 24
164#define MX31_INT_RTC 25
165#define MX31_INT_PWM 26
166#define MX31_INT_EPIT2 27
167#define MX31_INT_EPIT1 28
168#define MX31_INT_GPT 29
169#define MX31_INT_POWER_FAIL 30
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100170#define MX31_INT_CCM_DVFS 31
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100171#define MX31_INT_UART2 32
Uwe Kleine-König00b57bf2010-08-23 11:25:52 +0200172#define MX31_INT_NFC 33
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100173#define MX31_INT_SDMA 34
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100174#define MX31_INT_USB1 35
175#define MX31_INT_USB2 36
176#define MX31_INT_USB3 37
177#define MX31_INT_USB4 38
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100178#define MX31_INT_MSHC1 39
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100179#define MX31_INT_MSHC2 40
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100180#define MX31_INT_IPU_ERR 41
181#define MX31_INT_IPU_SYN 42
182#define MX31_INT_UART1 45
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100183#define MX31_INT_UART4 46
184#define MX31_INT_UART5 47
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100185#define MX31_INT_ECT 48
186#define MX31_INT_SCC_SCM 49
187#define MX31_INT_SCC_SMN 50
188#define MX31_INT_GPIO2 51
189#define MX31_INT_GPIO1 52
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100190#define MX31_INT_CCM 53
191#define MX31_INT_PCMCIA 54
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100192#define MX31_INT_WDOG 55
193#define MX31_INT_GPIO3 56
194#define MX31_INT_EXT_POWER 58
195#define MX31_INT_EXT_TEMPER 59
196#define MX31_INT_EXT_SENSOR60 60
197#define MX31_INT_EXT_SENSOR61 61
198#define MX31_INT_EXT_WDOG 62
199#define MX31_INT_EXT_TV 63
200
Uwe Kleine-König4697bb922010-08-25 17:37:45 +0200201#define MX31_DMA_REQ_SSI2_RX1 22
202#define MX31_DMA_REQ_SSI2_TX1 23
203#define MX31_DMA_REQ_SSI2_RX0 24
204#define MX31_DMA_REQ_SSI2_TX0 25
205#define MX31_DMA_REQ_SSI1_RX1 26
206#define MX31_DMA_REQ_SSI1_TX1 27
207#define MX31_DMA_REQ_SSI1_RX0 28
208#define MX31_DMA_REQ_SSI1_TX0 29
209
Uwe Kleine-Königebca1a52009-11-13 21:24:48 +0100210#define MX31_PROD_SIGNATURE 0x1 /* For MX31 */
211
212/* silicon revisions specific to i.MX31 */
213#define MX31_CHIP_REV_1_0 0x10
214#define MX31_CHIP_REV_1_1 0x11
215#define MX31_CHIP_REV_1_2 0x12
216#define MX31_CHIP_REV_1_3 0x13
217#define MX31_CHIP_REV_2_0 0x20
218#define MX31_CHIP_REV_2_1 0x21
219#define MX31_CHIP_REV_2_2 0x22
220#define MX31_CHIP_REV_2_3 0x23
221#define MX31_CHIP_REV_3_0 0x30
222#define MX31_CHIP_REV_3_1 0x31
223#define MX31_CHIP_REV_3_2 0x32
224
225#define MX31_SYSTEM_REV_MIN MX31_CHIP_REV_1_0
226#define MX31_SYSTEM_REV_NUM 3
Quinn Jensen52c543f2007-07-09 22:06:53 +0100227
Uwe Kleine-Königaae70192009-12-17 17:17:54 +0100228#ifdef IMX_NEEDS_DEPRECATED_SYMBOLS
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100229/* these should go away */
230#define ATA_BASE_ADDR MX31_ATA_BASE_ADDR
231#define UART4_BASE_ADDR MX31_UART4_BASE_ADDR
232#define UART5_BASE_ADDR MX31_UART5_BASE_ADDR
233#define MMC_SDHC1_BASE_ADDR MX31_MMC_SDHC1_BASE_ADDR
234#define MMC_SDHC2_BASE_ADDR MX31_MMC_SDHC2_BASE_ADDR
235#define SIM1_BASE_ADDR MX31_SIM1_BASE_ADDR
236#define IIM_BASE_ADDR MX31_IIM_BASE_ADDR
237#define CSPI3_BASE_ADDR MX31_CSPI3_BASE_ADDR
238#define FIRI_BASE_ADDR MX31_FIRI_BASE_ADDR
239#define SCM_BASE_ADDR MX31_SCM_BASE_ADDR
240#define SMN_BASE_ADDR MX31_SMN_BASE_ADDR
241#define MPEG4_ENC_BASE_ADDR MX31_MPEG4_ENC_BASE_ADDR
242#define MXC_INT_MPEG4_ENCODER MX31_INT_MPEG4_ENCODER
243#define MXC_INT_FIRI MX31_INT_FIRI
Uwe Kleine-König4f683a02009-11-12 21:43:39 +0100244#define MXC_INT_MBX MX31_INT_MBX
245#define MXC_INT_CSPI3 MX31_INT_CSPI3
246#define MXC_INT_SIM2 MX31_INT_SIM2
247#define MXC_INT_SIM1 MX31_INT_SIM1
248#define MXC_INT_CCM_DVFS MX31_INT_CCM_DVFS
249#define MXC_INT_USB1 MX31_INT_USB1
250#define MXC_INT_USB2 MX31_INT_USB2
251#define MXC_INT_USB3 MX31_INT_USB3
252#define MXC_INT_USB4 MX31_INT_USB4
253#define MXC_INT_MSHC2 MX31_INT_MSHC2
254#define MXC_INT_UART4 MX31_INT_UART4
255#define MXC_INT_UART5 MX31_INT_UART5
256#define MXC_INT_CCM MX31_INT_CCM
257#define MXC_INT_PCMCIA MX31_INT_PCMCIA
Uwe Kleine-Königaae70192009-12-17 17:17:54 +0100258#endif
Uwe Kleine-König3cdd5442010-01-08 16:02:30 +0100259
260#endif /* ifndef __MACH_MX31_H__ */