blob: 0316b65dfe06b38c518854465b29f35c3a1ea74b [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore434c5e32013-01-08 05:02:28 +00004 Copyright(c) 1999 - 2013 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
John Fastabend815cccb2012-10-24 08:13:09 +000047#include <linux/if_bridge.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040048#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000049#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070050
51#include "ixgbe.h"
52#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000053#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000054#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070055
56char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070057static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000058 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000059#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000060char ixgbe_default_device_descr[] =
61 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000062#else
63static char ixgbe_default_device_descr[] =
64 "Intel(R) 10 Gigabit Network Connection";
65#endif
Don Skidmore8c5afd62013-03-01 07:09:43 +000066#define DRV_VERSION "3.13.10-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070067const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000068static const char ixgbe_copyright[] =
Don Skidmore434c5e32013-01-08 05:02:28 +000069 "Copyright (c) 1999-2013 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070070
71static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070072 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000073 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080074 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070075};
76
77/* ixgbe_pci_tbl - PCI Device ID Table
78 *
79 * Wildcard entries (PCI_ANY_ID) should come last
80 * Last entry must be all 0s
81 *
82 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
83 * Class, Class Mask, private data (not used) }
84 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000085static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000086 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700115 /* required last entry */
116 {0, }
117};
118MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
119
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400120#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800121static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000122 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800123static struct notifier_block dca_notifier = {
124 .notifier_call = ixgbe_notify_dca,
125 .next = NULL,
126 .priority = 0
127};
128#endif
129
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000130#ifdef CONFIG_PCI_IOV
131static unsigned int max_vfs;
132module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000133MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000134 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000135#endif /* CONFIG_PCI_IOV */
136
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000137static unsigned int allow_unsupported_sfp;
138module_param(allow_unsupported_sfp, uint, 0);
139MODULE_PARM_DESC(allow_unsupported_sfp,
140 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
141
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000142#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
143static int debug = -1;
144module_param(debug, int, 0);
145MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
146
Auke Kok9a799d72007-09-15 14:07:45 -0700147MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
148MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
149MODULE_LICENSE("GPL");
150MODULE_VERSION(DRV_VERSION);
151
Jacob Kellerb8e82002013-04-09 07:20:09 +0000152static int ixgbe_read_pci_cfg_word_parent(struct ixgbe_adapter *adapter,
153 u32 reg, u16 *value)
154{
155 int pos = 0;
156 struct pci_dev *parent_dev;
157 struct pci_bus *parent_bus;
158
159 parent_bus = adapter->pdev->bus->parent;
160 if (!parent_bus)
161 return -1;
162
163 parent_dev = parent_bus->self;
164 if (!parent_dev)
165 return -1;
166
167 pos = pci_find_capability(parent_dev, PCI_CAP_ID_EXP);
168 if (!pos)
169 return -1;
170
171 pci_read_config_word(parent_dev, pos + reg, value);
172 return 0;
173}
174
175static s32 ixgbe_get_parent_bus_info(struct ixgbe_adapter *adapter)
176{
177 struct ixgbe_hw *hw = &adapter->hw;
178 u16 link_status = 0;
179 int err;
180
181 hw->bus.type = ixgbe_bus_type_pci_express;
182
183 /* Get the negotiated link width and speed from PCI config space of the
184 * parent, as this device is behind a switch
185 */
186 err = ixgbe_read_pci_cfg_word_parent(adapter, 18, &link_status);
187
188 /* assume caller will handle error case */
189 if (err)
190 return err;
191
192 hw->bus.width = ixgbe_convert_bus_width(link_status);
193 hw->bus.speed = ixgbe_convert_bus_speed(link_status);
194
195 return 0;
196}
197
Alexander Duyck70864002011-04-27 09:13:56 +0000198static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
199{
200 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
201 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
202 schedule_work(&adapter->service_task);
203}
204
205static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
206{
207 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
208
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000209 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000210 smp_mb__before_clear_bit();
211 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
212}
213
Taku Izumidcd79ae2010-04-27 14:39:53 +0000214struct ixgbe_reg_info {
215 u32 ofs;
216 char *name;
217};
218
219static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
220
221 /* General Registers */
222 {IXGBE_CTRL, "CTRL"},
223 {IXGBE_STATUS, "STATUS"},
224 {IXGBE_CTRL_EXT, "CTRL_EXT"},
225
226 /* Interrupt Registers */
227 {IXGBE_EICR, "EICR"},
228
229 /* RX Registers */
230 {IXGBE_SRRCTL(0), "SRRCTL"},
231 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
232 {IXGBE_RDLEN(0), "RDLEN"},
233 {IXGBE_RDH(0), "RDH"},
234 {IXGBE_RDT(0), "RDT"},
235 {IXGBE_RXDCTL(0), "RXDCTL"},
236 {IXGBE_RDBAL(0), "RDBAL"},
237 {IXGBE_RDBAH(0), "RDBAH"},
238
239 /* TX Registers */
240 {IXGBE_TDBAL(0), "TDBAL"},
241 {IXGBE_TDBAH(0), "TDBAH"},
242 {IXGBE_TDLEN(0), "TDLEN"},
243 {IXGBE_TDH(0), "TDH"},
244 {IXGBE_TDT(0), "TDT"},
245 {IXGBE_TXDCTL(0), "TXDCTL"},
246
247 /* List Terminator */
248 {}
249};
250
251
252/*
253 * ixgbe_regdump - register printout routine
254 */
255static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
256{
257 int i = 0, j = 0;
258 char rname[16];
259 u32 regs[64];
260
261 switch (reginfo->ofs) {
262 case IXGBE_SRRCTL(0):
263 for (i = 0; i < 64; i++)
264 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
265 break;
266 case IXGBE_DCA_RXCTRL(0):
267 for (i = 0; i < 64; i++)
268 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
269 break;
270 case IXGBE_RDLEN(0):
271 for (i = 0; i < 64; i++)
272 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
273 break;
274 case IXGBE_RDH(0):
275 for (i = 0; i < 64; i++)
276 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
277 break;
278 case IXGBE_RDT(0):
279 for (i = 0; i < 64; i++)
280 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
281 break;
282 case IXGBE_RXDCTL(0):
283 for (i = 0; i < 64; i++)
284 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
285 break;
286 case IXGBE_RDBAL(0):
287 for (i = 0; i < 64; i++)
288 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
289 break;
290 case IXGBE_RDBAH(0):
291 for (i = 0; i < 64; i++)
292 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
293 break;
294 case IXGBE_TDBAL(0):
295 for (i = 0; i < 64; i++)
296 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
297 break;
298 case IXGBE_TDBAH(0):
299 for (i = 0; i < 64; i++)
300 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
301 break;
302 case IXGBE_TDLEN(0):
303 for (i = 0; i < 64; i++)
304 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
305 break;
306 case IXGBE_TDH(0):
307 for (i = 0; i < 64; i++)
308 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
309 break;
310 case IXGBE_TDT(0):
311 for (i = 0; i < 64; i++)
312 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
313 break;
314 case IXGBE_TXDCTL(0):
315 for (i = 0; i < 64; i++)
316 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
317 break;
318 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000319 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000320 IXGBE_READ_REG(hw, reginfo->ofs));
321 return;
322 }
323
324 for (i = 0; i < 8; i++) {
325 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000326 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000327 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000328 pr_cont(" %08x", regs[i*8+j]);
329 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000330 }
331
332}
333
334/*
335 * ixgbe_dump - Print registers, tx-rings and rx-rings
336 */
337static void ixgbe_dump(struct ixgbe_adapter *adapter)
338{
339 struct net_device *netdev = adapter->netdev;
340 struct ixgbe_hw *hw = &adapter->hw;
341 struct ixgbe_reg_info *reginfo;
342 int n = 0;
343 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000344 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000345 union ixgbe_adv_tx_desc *tx_desc;
346 struct my_u0 { u64 a; u64 b; } *u0;
347 struct ixgbe_ring *rx_ring;
348 union ixgbe_adv_rx_desc *rx_desc;
349 struct ixgbe_rx_buffer *rx_buffer_info;
350 u32 staterr;
351 int i = 0;
352
353 if (!netif_msg_hw(adapter))
354 return;
355
356 /* Print netdevice Info */
357 if (netdev) {
358 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000359 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000360 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000361 pr_info("%-15s %016lX %016lX %016lX\n",
362 netdev->name,
363 netdev->state,
364 netdev->trans_start,
365 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000366 }
367
368 /* Print Registers */
369 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000370 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000371 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
372 reginfo->name; reginfo++) {
373 ixgbe_regdump(hw, reginfo);
374 }
375
376 /* Print TX Ring Summary */
377 if (!netdev || !netif_running(netdev))
378 goto exit;
379
380 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000381 pr_info(" %s %s %s %s\n",
382 "Queue [NTU] [NTC] [bi(ntc)->dma ]",
383 "leng", "ntw", "timestamp");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000384 for (n = 0; n < adapter->num_tx_queues; n++) {
385 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000386 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Josh Hay8ad88e32012-09-26 05:59:41 +0000387 pr_info(" %5d %5X %5X %016llX %08X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000388 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000389 (u64)dma_unmap_addr(tx_buffer, dma),
390 dma_unmap_len(tx_buffer, len),
391 tx_buffer->next_to_watch,
392 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000393 }
394
395 /* Print TX Rings */
396 if (!netif_msg_tx_done(adapter))
397 goto rx_ring_summary;
398
399 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
400
401 /* Transmit Descriptor Formats
402 *
Josh Hay39ac8682012-09-26 05:59:36 +0000403 * 82598 Advanced Transmit Descriptor
Taku Izumidcd79ae2010-04-27 14:39:53 +0000404 * +--------------------------------------------------------------+
405 * 0 | Buffer Address [63:0] |
406 * +--------------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000407 * 8 | PAYLEN | POPTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000408 * +--------------------------------------------------------------+
409 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000410 *
411 * 82598 Advanced Transmit Descriptor (Write-Back Format)
412 * +--------------------------------------------------------------+
413 * 0 | RSV [63:0] |
414 * +--------------------------------------------------------------+
415 * 8 | RSV | STA | NXTSEQ |
416 * +--------------------------------------------------------------+
417 * 63 36 35 32 31 0
418 *
419 * 82599+ Advanced Transmit Descriptor
420 * +--------------------------------------------------------------+
421 * 0 | Buffer Address [63:0] |
422 * +--------------------------------------------------------------+
423 * 8 |PAYLEN |POPTS|CC|IDX |STA |DCMD |DTYP |MAC |RSV |DTALEN |
424 * +--------------------------------------------------------------+
425 * 63 46 45 40 39 38 36 35 32 31 24 23 20 19 18 17 16 15 0
426 *
427 * 82599+ Advanced Transmit Descriptor (Write-Back Format)
428 * +--------------------------------------------------------------+
429 * 0 | RSV [63:0] |
430 * +--------------------------------------------------------------+
431 * 8 | RSV | STA | RSV |
432 * +--------------------------------------------------------------+
433 * 63 36 35 32 31 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000434 */
435
436 for (n = 0; n < adapter->num_tx_queues; n++) {
437 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000438 pr_info("------------------------------------\n");
439 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
440 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000441 pr_info("%s%s %s %s %s %s\n",
442 "T [desc] [address 63:0 ] ",
443 "[PlPOIdStDDt Ln] [bi->dma ] ",
444 "leng", "ntw", "timestamp", "bi->skb");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000445
446 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000447 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000448 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000449 u0 = (struct my_u0 *)tx_desc;
Josh Hay8ad88e32012-09-26 05:59:41 +0000450 if (dma_unmap_len(tx_buffer, len) > 0) {
451 pr_info("T [0x%03X] %016llX %016llX %016llX %08X %p %016llX %p",
452 i,
453 le64_to_cpu(u0->a),
454 le64_to_cpu(u0->b),
455 (u64)dma_unmap_addr(tx_buffer, dma),
Alexander Duyck729739b2012-02-08 07:51:06 +0000456 dma_unmap_len(tx_buffer, len),
Josh Hay8ad88e32012-09-26 05:59:41 +0000457 tx_buffer->next_to_watch,
458 (u64)tx_buffer->time_stamp,
459 tx_buffer->skb);
460 if (i == tx_ring->next_to_use &&
461 i == tx_ring->next_to_clean)
462 pr_cont(" NTC/U\n");
463 else if (i == tx_ring->next_to_use)
464 pr_cont(" NTU\n");
465 else if (i == tx_ring->next_to_clean)
466 pr_cont(" NTC\n");
467 else
468 pr_cont("\n");
469
470 if (netif_msg_pktdata(adapter) &&
471 tx_buffer->skb)
472 print_hex_dump(KERN_INFO, "",
473 DUMP_PREFIX_ADDRESS, 16, 1,
474 tx_buffer->skb->data,
475 dma_unmap_len(tx_buffer, len),
476 true);
477 }
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 }
479 }
480
481 /* Print RX Rings Summary */
482rx_ring_summary:
483 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000484 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000485 for (n = 0; n < adapter->num_rx_queues; n++) {
486 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000487 pr_info("%5d %5X %5X\n",
488 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 }
490
491 /* Print RX Rings */
492 if (!netif_msg_rx_status(adapter))
493 goto exit;
494
495 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
496
Josh Hay39ac8682012-09-26 05:59:36 +0000497 /* Receive Descriptor Formats
498 *
499 * 82598 Advanced Receive Descriptor (Read) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000500 * 63 1 0
501 * +-----------------------------------------------------+
502 * 0 | Packet Buffer Address [63:1] |A0/NSE|
503 * +----------------------------------------------+------+
504 * 8 | Header Buffer Address [63:1] | DD |
505 * +-----------------------------------------------------+
506 *
507 *
Josh Hay39ac8682012-09-26 05:59:36 +0000508 * 82598 Advanced Receive Descriptor (Write-Back) Format
Taku Izumidcd79ae2010-04-27 14:39:53 +0000509 *
510 * 63 48 47 32 31 30 21 20 16 15 4 3 0
511 * +------------------------------------------------------+
Josh Hay39ac8682012-09-26 05:59:36 +0000512 * 0 | RSS Hash / |SPH| HDR_LEN | RSV |Packet| RSS |
513 * | Packet | IP | | | | Type | Type |
514 * | Checksum | Ident | | | | | |
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 * +------------------------------------------------------+
516 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
517 * +------------------------------------------------------+
518 * 63 48 47 32 31 20 19 0
Josh Hay39ac8682012-09-26 05:59:36 +0000519 *
520 * 82599+ Advanced Receive Descriptor (Read) Format
521 * 63 1 0
522 * +-----------------------------------------------------+
523 * 0 | Packet Buffer Address [63:1] |A0/NSE|
524 * +----------------------------------------------+------+
525 * 8 | Header Buffer Address [63:1] | DD |
526 * +-----------------------------------------------------+
527 *
528 *
529 * 82599+ Advanced Receive Descriptor (Write-Back) Format
530 *
531 * 63 48 47 32 31 30 21 20 17 16 4 3 0
532 * +------------------------------------------------------+
533 * 0 |RSS / Frag Checksum|SPH| HDR_LEN |RSC- |Packet| RSS |
534 * |/ RTT / PCoE_PARAM | | | CNT | Type | Type |
535 * |/ Flow Dir Flt ID | | | | | |
536 * +------------------------------------------------------+
537 * 8 | VLAN Tag | Length |Extended Error| Xtnd Status/NEXTP |
538 * +------------------------------------------------------+
539 * 63 48 47 32 31 20 19 0
Taku Izumidcd79ae2010-04-27 14:39:53 +0000540 */
Josh Hay39ac8682012-09-26 05:59:36 +0000541
Taku Izumidcd79ae2010-04-27 14:39:53 +0000542 for (n = 0; n < adapter->num_rx_queues; n++) {
543 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000544 pr_info("------------------------------------\n");
545 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
546 pr_info("------------------------------------\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000547 pr_info("%s%s%s",
548 "R [desc] [ PktBuf A0] ",
549 "[ HeadBuf DD] [bi->dma ] [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000550 "<-- Adv Rx Read format\n");
Josh Hay8ad88e32012-09-26 05:59:41 +0000551 pr_info("%s%s%s",
552 "RWB[desc] [PcsmIpSHl PtRs] ",
553 "[vl er S cks ln] ---------------- [bi->skb ] ",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000554 "<-- Adv Rx Write-Back format\n");
555
556 for (i = 0; i < rx_ring->count; i++) {
557 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000558 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000559 u0 = (struct my_u0 *)rx_desc;
560 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
561 if (staterr & IXGBE_RXD_STAT_DD) {
562 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000563 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000564 "%016llX ---------------- %p", i,
565 le64_to_cpu(u0->a),
566 le64_to_cpu(u0->b),
567 rx_buffer_info->skb);
568 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000569 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000570 "%016llX %016llX %p", i,
571 le64_to_cpu(u0->a),
572 le64_to_cpu(u0->b),
573 (u64)rx_buffer_info->dma,
574 rx_buffer_info->skb);
575
Emil Tantilov9c50c032012-07-26 01:21:24 +0000576 if (netif_msg_pktdata(adapter) &&
577 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000578 print_hex_dump(KERN_INFO, "",
579 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000580 page_address(rx_buffer_info->page) +
581 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000582 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000583 }
584 }
585
586 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000587 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000588 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000589 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000590 else
Joe Perchesc7689572010-09-07 21:35:17 +0000591 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000592
593 }
594 }
595
596exit:
597 return;
598}
599
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800600static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
601{
602 u32 ctrl_ext;
603
604 /* Let firmware take over control of h/w */
605 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
606 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000607 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800608}
609
610static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
611{
612 u32 ctrl_ext;
613
614 /* Let firmware know the driver has taken over */
615 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
616 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000617 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800618}
Auke Kok9a799d72007-09-15 14:07:45 -0700619
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000620/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000621 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
622 * @adapter: pointer to adapter struct
623 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
624 * @queue: queue to map the corresponding interrupt to
625 * @msix_vector: the vector to map to the corresponding queue
626 *
627 */
628static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000629 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700630{
631 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000632 struct ixgbe_hw *hw = &adapter->hw;
633 switch (hw->mac.type) {
634 case ixgbe_mac_82598EB:
635 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
636 if (direction == -1)
637 direction = 0;
638 index = (((direction * 64) + queue) >> 2) & 0x1F;
639 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
640 ivar &= ~(0xFF << (8 * (queue & 0x3)));
641 ivar |= (msix_vector << (8 * (queue & 0x3)));
642 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
643 break;
644 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800645 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000646 if (direction == -1) {
647 /* other causes */
648 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
649 index = ((queue & 1) * 8);
650 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
651 ivar &= ~(0xFF << index);
652 ivar |= (msix_vector << index);
653 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
654 break;
655 } else {
656 /* tx or rx causes */
657 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
658 index = ((16 * (queue & 1)) + (8 * direction));
659 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
660 ivar &= ~(0xFF << index);
661 ivar |= (msix_vector << index);
662 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
663 break;
664 }
665 default:
666 break;
667 }
Auke Kok9a799d72007-09-15 14:07:45 -0700668}
669
Alexander Duyckfe49f042009-06-04 16:00:09 +0000670static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000671 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000672{
673 u32 mask;
674
Alexander Duyckbd508172010-11-16 19:27:03 -0800675 switch (adapter->hw.mac.type) {
676 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000677 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
678 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800679 break;
680 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800681 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000682 mask = (qmask & 0xFFFFFFFF);
683 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
684 mask = (qmask >> 32);
685 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800686 break;
687 default:
688 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000689 }
690}
691
Alexander Duyck729739b2012-02-08 07:51:06 +0000692void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
693 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000694{
Alexander Duyck729739b2012-02-08 07:51:06 +0000695 if (tx_buffer->skb) {
696 dev_kfree_skb_any(tx_buffer->skb);
697 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000698 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000699 dma_unmap_addr(tx_buffer, dma),
700 dma_unmap_len(tx_buffer, len),
701 DMA_TO_DEVICE);
702 } else if (dma_unmap_len(tx_buffer, len)) {
703 dma_unmap_page(ring->dev,
704 dma_unmap_addr(tx_buffer, dma),
705 dma_unmap_len(tx_buffer, len),
706 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000707 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000708 tx_buffer->next_to_watch = NULL;
709 tx_buffer->skb = NULL;
710 dma_unmap_len_set(tx_buffer, len, 0);
711 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700712}
713
Alexander Duyck943561d2012-05-09 22:14:44 -0700714static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
715{
716 struct ixgbe_hw *hw = &adapter->hw;
717 struct ixgbe_hw_stats *hwstats = &adapter->stats;
718 int i;
719 u32 data;
720
721 if ((hw->fc.current_mode != ixgbe_fc_full) &&
722 (hw->fc.current_mode != ixgbe_fc_rx_pause))
723 return;
724
725 switch (hw->mac.type) {
726 case ixgbe_mac_82598EB:
727 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
728 break;
729 default:
730 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
731 }
732 hwstats->lxoffrxc += data;
733
734 /* refill credits (no tx hang) if we received xoff */
735 if (!data)
736 return;
737
738 for (i = 0; i < adapter->num_tx_queues; i++)
739 clear_bit(__IXGBE_HANG_CHECK_ARMED,
740 &adapter->tx_ring[i]->state);
741}
742
John Fastabendc84d3242010-11-16 19:27:12 -0800743static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700744{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700745 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800746 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800747 u32 xoff[8] = {0};
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000748 u8 tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800749 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700750 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700751
Alexander Duyck943561d2012-05-09 22:14:44 -0700752 if (adapter->ixgbe_ieee_pfc)
753 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800754
Alexander Duyck943561d2012-05-09 22:14:44 -0700755 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
756 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800757 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700758 }
John Fastabendc84d3242010-11-16 19:27:12 -0800759
760 /* update stats for each tc, only valid with PFC enabled */
761 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000762 u32 pxoffrxc;
763
John Fastabendc84d3242010-11-16 19:27:12 -0800764 switch (hw->mac.type) {
765 case ixgbe_mac_82598EB:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000766 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800767 break;
768 default:
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000769 pxoffrxc = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
John Fastabendc84d3242010-11-16 19:27:12 -0800770 }
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000771 hwstats->pxoffrxc[i] += pxoffrxc;
772 /* Get the TC for given UP */
773 tc = netdev_get_prio_tc_map(adapter->netdev, i);
774 xoff[tc] += pxoffrxc;
Auke Kok9a799d72007-09-15 14:07:45 -0700775 }
776
John Fastabendc84d3242010-11-16 19:27:12 -0800777 /* disarm tx queues that have received xoff frames */
778 for (i = 0; i < adapter->num_tx_queues; i++) {
779 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendc84d3242010-11-16 19:27:12 -0800780
Parikh, Neerav2afaa002012-09-27 12:02:22 +0000781 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800782 if (xoff[tc])
783 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
784 }
785}
786
787static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
788{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000789 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800790}
791
792static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
793{
794 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
795 struct ixgbe_hw *hw = &adapter->hw;
796
797 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
798 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
799
800 if (head != tail)
801 return (head < tail) ?
802 tail - head : (tail + ring->count - head);
803
804 return 0;
805}
806
807static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
808{
809 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
810 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
811 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
812 bool ret = false;
813
814 clear_check_for_tx_hang(tx_ring);
815
816 /*
817 * Check for a hung queue, but be thorough. This verifies
818 * that a transmit has been completed since the previous
819 * check AND there is at least one packet pending. The
820 * ARMED bit is set to indicate a potential hang. The
821 * bit is cleared if a pause frame is received to remove
822 * false hang detection due to PFC or 802.3x frames. By
823 * requiring this to fail twice we avoid races with
824 * pfc clearing the ARMED bit and conditions where we
825 * run the check_tx_hang logic with a transmit completion
826 * pending but without time to complete it yet.
827 */
828 if ((tx_done_old == tx_done) && tx_pending) {
829 /* make sure it is true for two checks in a row */
830 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
831 &tx_ring->state);
832 } else {
833 /* update completed stats and continue */
834 tx_ring->tx_stats.tx_done_old = tx_done;
835 /* reset the countdown */
836 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
837 }
838
839 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700840}
841
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000842/**
843 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
844 * @adapter: driver private struct
845 **/
846static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
847{
848
849 /* Do the reset outside of interrupt context */
850 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
851 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Jacob Keller12ff3f32012-12-01 07:57:17 +0000852 e_warn(drv, "initiating reset due to tx timeout\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000853 ixgbe_service_event_schedule(adapter);
854 }
855}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700856
Auke Kok9a799d72007-09-15 14:07:45 -0700857/**
858 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000859 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700860 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700861 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000862static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000863 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700864{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000865 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000866 struct ixgbe_tx_buffer *tx_buffer;
867 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700868 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000869 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000870 unsigned int i = tx_ring->next_to_clean;
871
872 if (test_bit(__IXGBE_DOWN, &adapter->state))
873 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700874
Alexander Duyckd3d00232011-07-15 02:31:25 +0000875 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000876 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000877 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800878
Alexander Duyck729739b2012-02-08 07:51:06 +0000879 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000880 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700881
Alexander Duyckd3d00232011-07-15 02:31:25 +0000882 /* if next_to_watch is not set then there is no work pending */
883 if (!eop_desc)
884 break;
885
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000886 /* prevent any other reads prior to eop_desc */
Alexander Duyck7e63bf42013-01-08 07:00:58 +0000887 read_barrier_depends();
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000888
Alexander Duyckd3d00232011-07-15 02:31:25 +0000889 /* if DD is not set pending work has not been completed */
890 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
891 break;
892
Alexander Duyckd3d00232011-07-15 02:31:25 +0000893 /* clear next_to_watch to prevent false hangs */
894 tx_buffer->next_to_watch = NULL;
895
Alexander Duyck091a6242012-02-08 07:51:01 +0000896 /* update the statistics for this packet */
897 total_bytes += tx_buffer->bytecount;
898 total_packets += tx_buffer->gso_segs;
899
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000900 /* free the skb */
901 dev_kfree_skb_any(tx_buffer->skb);
902
Alexander Duyck729739b2012-02-08 07:51:06 +0000903 /* unmap skb header data */
904 dma_unmap_single(tx_ring->dev,
905 dma_unmap_addr(tx_buffer, dma),
906 dma_unmap_len(tx_buffer, len),
907 DMA_TO_DEVICE);
908
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000909 /* clear tx_buffer data */
910 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000911 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000912
Alexander Duyck729739b2012-02-08 07:51:06 +0000913 /* unmap remaining buffers */
914 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000915 tx_buffer++;
916 tx_desc++;
917 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000918 if (unlikely(!i)) {
919 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000920 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000921 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000922 }
923
Alexander Duyck729739b2012-02-08 07:51:06 +0000924 /* unmap any remaining paged data */
925 if (dma_unmap_len(tx_buffer, len)) {
926 dma_unmap_page(tx_ring->dev,
927 dma_unmap_addr(tx_buffer, dma),
928 dma_unmap_len(tx_buffer, len),
929 DMA_TO_DEVICE);
930 dma_unmap_len_set(tx_buffer, len, 0);
931 }
932 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800933
Alexander Duyck729739b2012-02-08 07:51:06 +0000934 /* move us one more past the eop_desc for start of next pkt */
935 tx_buffer++;
936 tx_desc++;
937 i++;
938 if (unlikely(!i)) {
939 i -= tx_ring->count;
940 tx_buffer = tx_ring->tx_buffer_info;
941 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
942 }
943
944 /* issue prefetch for next Tx descriptor */
945 prefetch(tx_desc);
946
947 /* update budget accounting */
948 budget--;
949 } while (likely(budget));
950
951 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700952 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000953 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800954 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000955 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000956 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000957 q_vector->tx.total_bytes += total_bytes;
958 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800959
John Fastabendc84d3242010-11-16 19:27:12 -0800960 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800961 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800962 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800963 e_err(drv, "Detected Tx Unit Hang\n"
964 " Tx Queue <%d>\n"
965 " TDH, TDT <%x>, <%x>\n"
966 " next_to_use <%x>\n"
967 " next_to_clean <%x>\n"
968 "tx_buffer_info[next_to_clean]\n"
969 " time_stamp <%lx>\n"
970 " jiffies <%lx>\n",
971 tx_ring->queue_index,
972 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
973 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000974 tx_ring->next_to_use, i,
975 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800976
977 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
978
979 e_info(probe,
980 "tx hang %d detected on queue %d, resetting adapter\n",
981 adapter->tx_timeout_count + 1, tx_ring->queue_index);
982
983 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000984 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800985
986 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000987 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800988 }
Auke Kok9a799d72007-09-15 14:07:45 -0700989
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000990 netdev_tx_completed_queue(txring_txq(tx_ring),
991 total_packets, total_bytes);
992
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800993#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000994 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000995 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800996 /* Make sure that anybody stopping the queue after this
997 * sees the new next_to_clean.
998 */
999 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +00001000 if (__netif_subqueue_stopped(tx_ring->netdev,
1001 tx_ring->queue_index)
1002 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
1003 netif_wake_subqueue(tx_ring->netdev,
1004 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08001005 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08001006 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08001007 }
Auke Kok9a799d72007-09-15 14:07:45 -07001008
Alexander Duyck59224552011-08-31 00:01:06 +00001009 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001010}
1011
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001012#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001013static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001014 struct ixgbe_ring *tx_ring,
1015 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001016{
Don Skidmoreee5f7842009-11-06 12:56:20 +00001017 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001018 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
1019 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001020
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001021 switch (hw->mac.type) {
1022 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001023 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001024 break;
1025 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001026 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001027 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
1028 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
1029 break;
1030 default:
1031 /* for unknown hardware do not write register */
1032 return;
1033 }
1034
1035 /*
1036 * We can enable relaxed ordering for reads, but not writes when
1037 * DCA is enabled. This is due to a known issue in some chipsets
1038 * which will cause the DCA tag to be cleared.
1039 */
1040 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
1041 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
1042 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
1043
1044 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
1045}
1046
1047static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
1048 struct ixgbe_ring *rx_ring,
1049 int cpu)
1050{
1051 struct ixgbe_hw *hw = &adapter->hw;
1052 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
1053 u8 reg_idx = rx_ring->reg_idx;
1054
1055
1056 switch (hw->mac.type) {
1057 case ixgbe_mac_82599EB:
1058 case ixgbe_mac_X540:
1059 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001060 break;
1061 default:
1062 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001063 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001064
1065 /*
1066 * We can enable relaxed ordering for reads, but not writes when
1067 * DCA is enabled. This is due to a known issue in some chipsets
1068 * which will cause the DCA tag to be cleared.
1069 */
1070 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001071 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
1072
1073 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001074}
1075
1076static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
1077{
1078 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001079 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001080 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001081
1082 if (q_vector->cpu == cpu)
1083 goto out_no_update;
1084
Alexander Duycka5579282012-02-08 07:50:04 +00001085 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001086 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001087
Alexander Duycka5579282012-02-08 07:50:04 +00001088 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001089 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001090
1091 q_vector->cpu = cpu;
1092out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001093 put_cpu();
1094}
1095
1096static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1097{
1098 int i;
1099
1100 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1101 return;
1102
Alexander Duycke35ec122009-05-21 13:07:12 +00001103 /* always use CB2 mode, difference is masked in the CB driver */
1104 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1105
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001106 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001107 adapter->q_vector[i]->cpu = -1;
1108 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001109 }
1110}
1111
1112static int __ixgbe_notify_dca(struct device *dev, void *data)
1113{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001114 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001115 unsigned long event = *(unsigned long *)data;
1116
Don Skidmore2a72c312011-07-20 02:27:05 +00001117 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001118 return 0;
1119
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001120 switch (event) {
1121 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001122 /* if we're already enabled, don't do it again */
1123 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1124 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001125 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001126 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001127 ixgbe_setup_dca(adapter);
1128 break;
1129 }
1130 /* Fall Through since DCA is disabled. */
1131 case DCA_PROVIDER_REMOVE:
1132 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1133 dca_remove_requester(dev);
1134 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1135 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1136 }
1137 break;
1138 }
1139
Denis V. Lunev652f0932008-03-27 14:39:17 +03001140 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001141}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001142
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001143#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001144static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1145 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001146 struct sk_buff *skb)
1147{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001148 if (ring->netdev->features & NETIF_F_RXHASH)
1149 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001150}
1151
Alexander Duyckf8003262012-03-03 02:35:52 +00001152#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001153/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001154 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001155 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001156 * @rx_desc: advanced rx descriptor
1157 *
1158 * Returns : true if it is FCoE pkt
1159 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001160static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001161 union ixgbe_adv_rx_desc *rx_desc)
1162{
1163 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1164
Alexander Duyck57efd442012-06-25 21:54:46 +00001165 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001166 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1167 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1168 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1169}
1170
Alexander Duyckf8003262012-03-03 02:35:52 +00001171#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001172/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001173 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001174 * @ring: structure containing ring specific data
1175 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001176 * @skb: skb currently being received and modified
1177 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001178static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001179 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001180 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001181{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001182 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001183
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001184 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001185 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001186 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001187
1188 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001189 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1190 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001191 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001192 return;
1193 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001194
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001195 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001196 return;
1197
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001198 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001199 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001200
1201 /*
1202 * 82599 errata, UDP frames with a 0 checksum can be marked as
1203 * checksum errors.
1204 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001205 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1206 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001207 return;
1208
Alexander Duyck8a0da212012-01-31 02:59:49 +00001209 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001210 return;
1211 }
1212
Auke Kok9a799d72007-09-15 14:07:45 -07001213 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001214 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001215}
1216
Alexander Duyck84ea2592010-11-16 19:26:49 -08001217static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001218{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001219 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001220
1221 /* update next to alloc since we have filled the ring */
1222 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001223 /*
1224 * Force memory writes to complete before letting h/w
1225 * know there are new descriptors to fetch. (Only
1226 * applicable for weak-ordered memory model archs,
1227 * such as IA-64).
1228 */
1229 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001230 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001231}
1232
Alexander Duyckf990b792012-01-31 02:59:34 +00001233static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1234 struct ixgbe_rx_buffer *bi)
1235{
1236 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001237 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001238
Alexander Duyckf8003262012-03-03 02:35:52 +00001239 /* since we are recycling buffers we should seldom need to alloc */
1240 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001241 return true;
1242
Alexander Duyckf8003262012-03-03 02:35:52 +00001243 /* alloc new page for storage */
1244 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001245 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1246 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001247 if (unlikely(!page)) {
1248 rx_ring->rx_stats.alloc_rx_page_failed++;
1249 return false;
1250 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001251 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001252 }
1253
Alexander Duyckf8003262012-03-03 02:35:52 +00001254 /* map page for use */
1255 dma = dma_map_page(rx_ring->dev, page, 0,
1256 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001257
Alexander Duyckf8003262012-03-03 02:35:52 +00001258 /*
1259 * if mapping failed free memory back to system since
1260 * there isn't much point in holding memory we can't use
1261 */
1262 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001263 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001264 bi->page = NULL;
1265
Alexander Duyckf990b792012-01-31 02:59:34 +00001266 rx_ring->rx_stats.alloc_rx_page_failed++;
1267 return false;
1268 }
1269
Alexander Duyckf8003262012-03-03 02:35:52 +00001270 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001271 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001272
Alexander Duyckf990b792012-01-31 02:59:34 +00001273 return true;
1274}
1275
Auke Kok9a799d72007-09-15 14:07:45 -07001276/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001277 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001278 * @rx_ring: ring to place buffers on
1279 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001280 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001281void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001282{
Auke Kok9a799d72007-09-15 14:07:45 -07001283 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001284 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001285 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001286
Alexander Duyckf8003262012-03-03 02:35:52 +00001287 /* nothing to do */
1288 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001289 return;
1290
Alexander Duycke4f74022012-01-31 02:59:44 +00001291 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001292 bi = &rx_ring->rx_buffer_info[i];
1293 i -= rx_ring->count;
1294
Alexander Duyckf8003262012-03-03 02:35:52 +00001295 do {
1296 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001297 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001298
Alexander Duyckf8003262012-03-03 02:35:52 +00001299 /*
1300 * Refresh the desc even if buffer_addrs didn't change
1301 * because each write-back erases this info.
1302 */
1303 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001304
Alexander Duyckf990b792012-01-31 02:59:34 +00001305 rx_desc++;
1306 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001307 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001308 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001309 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001310 bi = rx_ring->rx_buffer_info;
1311 i -= rx_ring->count;
1312 }
1313
1314 /* clear the hdr_addr for the next_to_use descriptor */
1315 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001316
1317 cleaned_count--;
1318 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001319
Alexander Duyckf990b792012-01-31 02:59:34 +00001320 i += rx_ring->count;
1321
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001322 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001323 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001324}
1325
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001326/**
1327 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1328 * @data: pointer to the start of the headers
1329 * @max_len: total length of section to find headers in
1330 *
1331 * This function is meant to determine the length of headers that will
1332 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1333 * motivation of doing this is to only perform one pull for IPv4 TCP
1334 * packets so that we can do basic things like calculating the gso_size
1335 * based on the average data per packet.
1336 **/
1337static unsigned int ixgbe_get_headlen(unsigned char *data,
1338 unsigned int max_len)
1339{
1340 union {
1341 unsigned char *network;
1342 /* l2 headers */
1343 struct ethhdr *eth;
1344 struct vlan_hdr *vlan;
1345 /* l3 headers */
1346 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001347 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001348 } hdr;
1349 __be16 protocol;
1350 u8 nexthdr = 0; /* default to not TCP */
1351 u8 hlen;
1352
1353 /* this should never happen, but better safe than sorry */
1354 if (max_len < ETH_HLEN)
1355 return max_len;
1356
1357 /* initialize network frame pointer */
1358 hdr.network = data;
1359
1360 /* set first protocol and move network header forward */
1361 protocol = hdr.eth->h_proto;
1362 hdr.network += ETH_HLEN;
1363
1364 /* handle any vlan tag if present */
1365 if (protocol == __constant_htons(ETH_P_8021Q)) {
1366 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1367 return max_len;
1368
1369 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1370 hdr.network += VLAN_HLEN;
1371 }
1372
1373 /* handle L3 protocols */
1374 if (protocol == __constant_htons(ETH_P_IP)) {
1375 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1376 return max_len;
1377
1378 /* access ihl as a u8 to avoid unaligned access on ia64 */
1379 hlen = (hdr.network[0] & 0x0F) << 2;
1380
1381 /* verify hlen meets minimum size requirements */
1382 if (hlen < sizeof(struct iphdr))
1383 return hdr.network - data;
1384
Alexander Duycked83da12012-11-13 01:13:33 +00001385 /* record next protocol if header is present */
Alexander Duyck20967f42013-02-01 08:56:41 +00001386 if (!(hdr.ipv4->frag_off & htons(IP_OFFSET)))
Alexander Duycked83da12012-11-13 01:13:33 +00001387 nexthdr = hdr.ipv4->protocol;
Alexander Duycka048b402012-05-24 08:26:29 +00001388 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1389 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1390 return max_len;
1391
1392 /* record next protocol */
1393 nexthdr = hdr.ipv6->nexthdr;
Alexander Duycked83da12012-11-13 01:13:33 +00001394 hlen = sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001395#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001396 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1397 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1398 return max_len;
Alexander Duycked83da12012-11-13 01:13:33 +00001399 hlen = FCOE_HEADER_LEN;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001400#endif
1401 } else {
1402 return hdr.network - data;
1403 }
1404
Alexander Duycked83da12012-11-13 01:13:33 +00001405 /* relocate pointer to start of L4 header */
1406 hdr.network += hlen;
1407
Alexander Duycka048b402012-05-24 08:26:29 +00001408 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001409 if (nexthdr == IPPROTO_TCP) {
1410 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1411 return max_len;
1412
1413 /* access doff as a u8 to avoid unaligned access on ia64 */
1414 hlen = (hdr.network[12] & 0xF0) >> 2;
1415
1416 /* verify hlen meets minimum size requirements */
1417 if (hlen < sizeof(struct tcphdr))
1418 return hdr.network - data;
1419
1420 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001421 } else if (nexthdr == IPPROTO_UDP) {
1422 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1423 return max_len;
1424
1425 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001426 }
1427
1428 /*
1429 * If everything has gone correctly hdr.network should be the
1430 * data section of the packet and will be the end of the header.
1431 * If not then it probably represents the end of the last recognized
1432 * header.
1433 */
1434 if ((hdr.network - data) < max_len)
1435 return hdr.network - data;
1436 else
1437 return max_len;
1438}
1439
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001440static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1441 struct sk_buff *skb)
1442{
Alexander Duyckf8003262012-03-03 02:35:52 +00001443 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001444
1445 /* set gso_size to avoid messing up TCP MSS */
1446 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1447 IXGBE_CB(skb)->append_cnt);
Alexander Duyck96be80a2013-02-12 09:45:44 +00001448 skb_shinfo(skb)->gso_type = SKB_GSO_TCPV4;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001449}
1450
1451static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1452 struct sk_buff *skb)
1453{
1454 /* if append_cnt is 0 then frame is not RSC */
1455 if (!IXGBE_CB(skb)->append_cnt)
1456 return;
1457
1458 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1459 rx_ring->rx_stats.rsc_flush++;
1460
1461 ixgbe_set_rsc_gso_size(rx_ring, skb);
1462
1463 /* gso_size is computed using append_cnt so always clear it last */
1464 IXGBE_CB(skb)->append_cnt = 0;
1465}
1466
Alexander Duyck8a0da212012-01-31 02:59:49 +00001467/**
1468 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1469 * @rx_ring: rx descriptor ring packet is being transacted on
1470 * @rx_desc: pointer to the EOP Rx descriptor
1471 * @skb: pointer to current skb being populated
1472 *
1473 * This function checks the ring, descriptor, and packet information in
1474 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1475 * other fields within the skb.
1476 **/
1477static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1478 union ixgbe_adv_rx_desc *rx_desc,
1479 struct sk_buff *skb)
1480{
John Fastabend43e95f12012-05-15 06:12:17 +00001481 struct net_device *dev = rx_ring->netdev;
1482
Alexander Duyck8a0da212012-01-31 02:59:49 +00001483 ixgbe_update_rsc_stats(rx_ring, skb);
1484
1485 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1486
1487 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1488
Jacob Keller6cb562d2012-12-05 07:24:41 +00001489 ixgbe_ptp_rx_hwtstamp(rx_ring, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001490
Patrick McHardyf6469682013-04-19 02:04:27 +00001491 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
John Fastabend43e95f12012-05-15 06:12:17 +00001492 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001493 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1494 __vlan_hwaccel_put_tag(skb, vid);
1495 }
1496
1497 skb_record_rx_queue(skb, rx_ring->queue_index);
1498
John Fastabend43e95f12012-05-15 06:12:17 +00001499 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001500}
1501
1502static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1503 struct sk_buff *skb)
1504{
1505 struct ixgbe_adapter *adapter = q_vector->adapter;
1506
1507 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1508 napi_gro_receive(&q_vector->napi, skb);
1509 else
1510 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001511}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001512
Alexander Duyckf8003262012-03-03 02:35:52 +00001513/**
1514 * ixgbe_is_non_eop - process handling of non-EOP buffers
1515 * @rx_ring: Rx ring being processed
1516 * @rx_desc: Rx descriptor for current buffer
1517 * @skb: Current socket buffer containing buffer in progress
1518 *
1519 * This function updates next to clean. If the buffer is an EOP buffer
1520 * this function exits returning false, otherwise it will place the
1521 * sk_buff in the next buffer to be chained and return true indicating
1522 * that this is in fact a non-EOP buffer.
1523 **/
1524static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1525 union ixgbe_adv_rx_desc *rx_desc,
1526 struct sk_buff *skb)
1527{
1528 u32 ntc = rx_ring->next_to_clean + 1;
1529
1530 /* fetch, update, and store next to clean */
1531 ntc = (ntc < rx_ring->count) ? ntc : 0;
1532 rx_ring->next_to_clean = ntc;
1533
1534 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1535
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001536 /* update RSC append count if present */
1537 if (ring_is_rsc_enabled(rx_ring)) {
1538 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1539 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1540
1541 if (unlikely(rsc_enabled)) {
1542 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1543
1544 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1545 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1546
1547 /* update ntc based on RSC value */
1548 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1549 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1550 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1551 }
1552 }
1553
1554 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001555 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1556 return false;
1557
Alexander Duyckf8003262012-03-03 02:35:52 +00001558 /* place skb in next buffer to be received */
1559 rx_ring->rx_buffer_info[ntc].skb = skb;
1560 rx_ring->rx_stats.non_eop_descs++;
1561
1562 return true;
1563}
1564
1565/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001566 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1567 * @rx_ring: rx descriptor ring packet is being transacted on
1568 * @skb: pointer to current skb being adjusted
1569 *
1570 * This function is an ixgbe specific version of __pskb_pull_tail. The
1571 * main difference between this version and the original function is that
1572 * this function can make several assumptions about the state of things
1573 * that allow for significant optimizations versus the standard function.
1574 * As a result we can do things like drop a frag and maintain an accurate
1575 * truesize for the skb.
1576 */
1577static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1578 struct sk_buff *skb)
1579{
1580 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1581 unsigned char *va;
1582 unsigned int pull_len;
1583
1584 /*
1585 * it is valid to use page_address instead of kmap since we are
1586 * working with pages allocated out of the lomem pool per
1587 * alloc_page(GFP_ATOMIC)
1588 */
1589 va = skb_frag_address(frag);
1590
1591 /*
1592 * we need the header to contain the greater of either ETH_HLEN or
1593 * 60 bytes if the skb->len is less than 60 for skb_pad.
1594 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001595 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001596
1597 /* align pull length to size of long to optimize memcpy performance */
1598 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1599
1600 /* update all of the pointers */
1601 skb_frag_size_sub(frag, pull_len);
1602 frag->page_offset += pull_len;
1603 skb->data_len -= pull_len;
1604 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001605}
1606
1607/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001608 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1609 * @rx_ring: rx descriptor ring packet is being transacted on
1610 * @skb: pointer to current skb being updated
1611 *
1612 * This function provides a basic DMA sync up for the first fragment of an
1613 * skb. The reason for doing this is that the first fragment cannot be
1614 * unmapped until we have reached the end of packet descriptor for a buffer
1615 * chain.
1616 */
1617static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1618 struct sk_buff *skb)
1619{
1620 /* if the page was released unmap it, else just sync our portion */
1621 if (unlikely(IXGBE_CB(skb)->page_released)) {
1622 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1623 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1624 IXGBE_CB(skb)->page_released = false;
1625 } else {
1626 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1627
1628 dma_sync_single_range_for_cpu(rx_ring->dev,
1629 IXGBE_CB(skb)->dma,
1630 frag->page_offset,
1631 ixgbe_rx_bufsz(rx_ring),
1632 DMA_FROM_DEVICE);
1633 }
1634 IXGBE_CB(skb)->dma = 0;
1635}
1636
1637/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001638 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1639 * @rx_ring: rx descriptor ring packet is being transacted on
1640 * @rx_desc: pointer to the EOP Rx descriptor
1641 * @skb: pointer to current skb being fixed
1642 *
1643 * Check for corrupted packet headers caused by senders on the local L2
1644 * embedded NIC switch not setting up their Tx Descriptors right. These
1645 * should be very rare.
1646 *
1647 * Also address the case where we are pulling data in on pages only
1648 * and as such no data is present in the skb header.
1649 *
1650 * In addition if skb is not at least 60 bytes we need to pad it so that
1651 * it is large enough to qualify as a valid Ethernet frame.
1652 *
1653 * Returns true if an error was encountered and skb was freed.
1654 **/
1655static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1656 union ixgbe_adv_rx_desc *rx_desc,
1657 struct sk_buff *skb)
1658{
Alexander Duyckf8003262012-03-03 02:35:52 +00001659 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001660
1661 /* verify that the packet does not have any known errors */
1662 if (unlikely(ixgbe_test_staterr(rx_desc,
1663 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1664 !(netdev->features & NETIF_F_RXALL))) {
1665 dev_kfree_skb_any(skb);
1666 return true;
1667 }
1668
Alexander Duyck19861ce2012-07-20 08:08:33 +00001669 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001670 if (skb_is_nonlinear(skb))
1671 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001672
Alexander Duyck57efd442012-06-25 21:54:46 +00001673#ifdef IXGBE_FCOE
1674 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1675 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1676 return false;
1677
1678#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001679 /* if skb_pad returns an error the skb was freed */
1680 if (unlikely(skb->len < 60)) {
1681 int pad_len = 60 - skb->len;
1682
1683 if (skb_pad(skb, pad_len))
1684 return true;
1685 __skb_put(skb, pad_len);
1686 }
1687
1688 return false;
1689}
1690
1691/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001692 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1693 * @rx_ring: rx descriptor ring to store buffers on
1694 * @old_buff: donor buffer to have page reused
1695 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001696 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001697 **/
1698static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1699 struct ixgbe_rx_buffer *old_buff)
1700{
1701 struct ixgbe_rx_buffer *new_buff;
1702 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001703
1704 new_buff = &rx_ring->rx_buffer_info[nta];
1705
1706 /* update, and store next to alloc */
1707 nta++;
1708 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1709
1710 /* transfer page from old buffer to new buffer */
1711 new_buff->page = old_buff->page;
1712 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001713 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001714
1715 /* sync the buffer for use by the device */
1716 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001717 new_buff->page_offset,
1718 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001719 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001720}
1721
1722/**
1723 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1724 * @rx_ring: rx descriptor ring to transact packets on
1725 * @rx_buffer: buffer containing page to add
1726 * @rx_desc: descriptor containing length of buffer written by hardware
1727 * @skb: sk_buff to place the data into
1728 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001729 * This function will add the data contained in rx_buffer->page to the skb.
1730 * This is done either through a direct copy if the data in the buffer is
1731 * less than the skb header size, otherwise it will just attach the page as
1732 * a frag to the skb.
1733 *
1734 * The function will then update the page offset if necessary and return
1735 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001736 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001737static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001738 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001739 union ixgbe_adv_rx_desc *rx_desc,
1740 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001741{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001742 struct page *page = rx_buffer->page;
1743 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001744#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001745 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001746#else
1747 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1748 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1749 ixgbe_rx_bufsz(rx_ring);
1750#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001751
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001752 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1753 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1754
1755 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1756
1757 /* we can reuse buffer as-is, just make sure it is local */
1758 if (likely(page_to_nid(page) == numa_node_id()))
1759 return true;
1760
1761 /* this page cannot be reused so discard it */
1762 put_page(page);
1763 return false;
1764 }
1765
Alexander Duyck0549ae22012-07-20 08:08:18 +00001766 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1767 rx_buffer->page_offset, size, truesize);
1768
Alexander Duyck09816fb2012-07-20 08:08:23 +00001769 /* avoid re-using remote pages */
1770 if (unlikely(page_to_nid(page) != numa_node_id()))
1771 return false;
1772
1773#if (PAGE_SIZE < 8192)
1774 /* if we are only owner of page we can reuse it */
1775 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001776 return false;
1777
1778 /* flip page offset to other buffer */
1779 rx_buffer->page_offset ^= truesize;
1780
Alexander Duyck09816fb2012-07-20 08:08:23 +00001781 /*
1782 * since we are the only owner of the page and we need to
1783 * increment it, just set the value to 2 in order to avoid
1784 * an unecessary locked operation
1785 */
1786 atomic_set(&page->_count, 2);
1787#else
1788 /* move offset up to the next cache line */
1789 rx_buffer->page_offset += truesize;
1790
1791 if (rx_buffer->page_offset > last_offset)
1792 return false;
1793
Alexander Duyck0549ae22012-07-20 08:08:18 +00001794 /* bump ref count on page before it is given to the stack */
1795 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001796#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001797
1798 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001799}
1800
Alexander Duyck18806c92012-07-20 08:08:44 +00001801static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1802 union ixgbe_adv_rx_desc *rx_desc)
1803{
1804 struct ixgbe_rx_buffer *rx_buffer;
1805 struct sk_buff *skb;
1806 struct page *page;
1807
1808 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1809 page = rx_buffer->page;
1810 prefetchw(page);
1811
1812 skb = rx_buffer->skb;
1813
1814 if (likely(!skb)) {
1815 void *page_addr = page_address(page) +
1816 rx_buffer->page_offset;
1817
1818 /* prefetch first cache line of first page */
1819 prefetch(page_addr);
1820#if L1_CACHE_BYTES < 128
1821 prefetch(page_addr + L1_CACHE_BYTES);
1822#endif
1823
1824 /* allocate a skb to store the frags */
1825 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1826 IXGBE_RX_HDR_SIZE);
1827 if (unlikely(!skb)) {
1828 rx_ring->rx_stats.alloc_rx_buff_failed++;
1829 return NULL;
1830 }
1831
1832 /*
1833 * we will be copying header into skb->data in
1834 * pskb_may_pull so it is in our interest to prefetch
1835 * it now to avoid a possible cache miss
1836 */
1837 prefetchw(skb->data);
1838
1839 /*
1840 * Delay unmapping of the first packet. It carries the
1841 * header information, HW may still access the header
1842 * after the writeback. Only unmap it when EOP is
1843 * reached
1844 */
1845 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1846 goto dma_sync;
1847
1848 IXGBE_CB(skb)->dma = rx_buffer->dma;
1849 } else {
1850 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1851 ixgbe_dma_sync_frag(rx_ring, skb);
1852
1853dma_sync:
1854 /* we are reusing so sync this buffer for CPU use */
1855 dma_sync_single_range_for_cpu(rx_ring->dev,
1856 rx_buffer->dma,
1857 rx_buffer->page_offset,
1858 ixgbe_rx_bufsz(rx_ring),
1859 DMA_FROM_DEVICE);
1860 }
1861
1862 /* pull page into skb */
1863 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1864 /* hand second half of page back to the ring */
1865 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1866 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1867 /* the page has been released from the ring */
1868 IXGBE_CB(skb)->page_released = true;
1869 } else {
1870 /* we are not reusing the buffer so unmap it */
1871 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1872 ixgbe_rx_pg_size(rx_ring),
1873 DMA_FROM_DEVICE);
1874 }
1875
1876 /* clear contents of buffer_info */
1877 rx_buffer->skb = NULL;
1878 rx_buffer->dma = 0;
1879 rx_buffer->page = NULL;
1880
1881 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001882}
1883
1884/**
1885 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1886 * @q_vector: structure containing interrupt and ring information
1887 * @rx_ring: rx descriptor ring to transact packets on
1888 * @budget: Total limit on number of packets to process
1889 *
1890 * This function provides a "bounce buffer" approach to Rx interrupt
1891 * processing. The advantage to this is that on systems that have
1892 * expensive overhead for IOMMU access this provides a means of avoiding
1893 * it by maintaining the mapping of the page to the syste.
1894 *
1895 * Returns true if all work is completed without reaching budget
1896 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001897static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001898 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001899 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001900{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001901 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001902#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001903 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001904 int ddp_bytes;
1905 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001906#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001907 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001908
Alexander Duyckf8003262012-03-03 02:35:52 +00001909 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001910 union ixgbe_adv_rx_desc *rx_desc;
1911 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001912
Alexander Duyckf8003262012-03-03 02:35:52 +00001913 /* return some buffers to hardware, one at a time is too slow */
1914 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1915 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1916 cleaned_count = 0;
1917 }
Auke Kok9a799d72007-09-15 14:07:45 -07001918
Alexander Duyck18806c92012-07-20 08:08:44 +00001919 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07001920
Alexander Duyckf8003262012-03-03 02:35:52 +00001921 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1922 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001923
Alexander Duyckf8003262012-03-03 02:35:52 +00001924 /*
1925 * This memory barrier is needed to keep us from reading
1926 * any other fields out of the rx_desc until we know the
1927 * RXD_STAT_DD bit is set
1928 */
1929 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001930
Alexander Duyck18806c92012-07-20 08:08:44 +00001931 /* retrieve a buffer from the ring */
1932 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00001933
Alexander Duyck18806c92012-07-20 08:08:44 +00001934 /* exit if we failed to retrieve a buffer */
1935 if (!skb)
1936 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001937
Auke Kok9a799d72007-09-15 14:07:45 -07001938 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001939
Alexander Duyckf8003262012-03-03 02:35:52 +00001940 /* place incomplete frames back on ring for completion */
1941 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1942 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001943
Alexander Duyckf8003262012-03-03 02:35:52 +00001944 /* verify the packet layout is correct */
1945 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1946 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001947
1948 /* probably a little skewed due to removing CRC */
1949 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001950
Alexander Duyck8a0da212012-01-31 02:59:49 +00001951 /* populate checksum, timestamp, VLAN, and protocol */
1952 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1953
Yi Zou332d4a72009-05-13 13:11:53 +00001954#ifdef IXGBE_FCOE
1955 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00001956 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001957 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00001958 /* include DDPed FCoE data */
1959 if (ddp_bytes > 0) {
1960 if (!mss) {
1961 mss = rx_ring->netdev->mtu -
1962 sizeof(struct fcoe_hdr) -
1963 sizeof(struct fc_frame_header) -
1964 sizeof(struct fcoe_crc_eof);
1965 if (mss > 512)
1966 mss &= ~511;
1967 }
1968 total_rx_bytes += ddp_bytes;
1969 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
1970 mss);
1971 }
David S. Miller823dcd22011-08-20 10:39:12 -07001972 if (!ddp_bytes) {
1973 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001974 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001975 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001976 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001977
Yi Zou332d4a72009-05-13 13:11:53 +00001978#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001979 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001980
Alexander Duyckf8003262012-03-03 02:35:52 +00001981 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001982 total_rx_packets++;
1983 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001984
Alexander Duyckc267fc12010-11-16 19:27:00 -08001985 u64_stats_update_begin(&rx_ring->syncp);
1986 rx_ring->stats.packets += total_rx_packets;
1987 rx_ring->stats.bytes += total_rx_bytes;
1988 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001989 q_vector->rx.total_packets += total_rx_packets;
1990 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001991
Alexander Duyckf8003262012-03-03 02:35:52 +00001992 if (cleaned_count)
1993 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1994
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001995 return (total_rx_packets < budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001996}
1997
Auke Kok9a799d72007-09-15 14:07:45 -07001998/**
1999 * ixgbe_configure_msix - Configure MSI-X hardware
2000 * @adapter: board private structure
2001 *
2002 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
2003 * interrupts.
2004 **/
2005static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
2006{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002007 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002008 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002009 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07002010
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00002011 /* Populate MSIX to EITR Select */
2012 if (adapter->num_vfs > 32) {
2013 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2014 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2015 }
2016
Jesse Brandeburg4df10462009-03-13 22:15:31 +00002017 /*
2018 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002019 * corresponding register.
2020 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002021 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002022 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002023 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002024
Alexander Duycka5579282012-02-08 07:50:04 +00002025 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002026 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002027
Alexander Duycka5579282012-02-08 07:50:04 +00002028 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002029 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002030
Alexander Duyckfe49f042009-06-04 16:00:09 +00002031 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002032 }
2033
Alexander Duyckbd508172010-11-16 19:27:03 -08002034 switch (adapter->hw.mac.type) {
2035 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002036 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00002037 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002038 break;
2039 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002040 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002041 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08002042 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08002043 default:
2044 break;
2045 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002046 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07002047
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07002048 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002049 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002050 mask &= ~(IXGBE_EIMS_OTHER |
2051 IXGBE_EIMS_MAILBOX |
2052 IXGBE_EIMS_LSC);
2053
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002054 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07002055}
2056
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002057enum latency_range {
2058 lowest_latency = 0,
2059 low_latency = 1,
2060 bulk_latency = 2,
2061 latency_invalid = 255
2062};
2063
2064/**
2065 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00002066 * @q_vector: structure containing interrupt and ring information
2067 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002068 *
2069 * Stores a new ITR value based on packets and byte
2070 * counts during the last interrupt. The advantage of per interrupt
2071 * computation is faster updates and more accurate ITR for the current
2072 * traffic pattern. Constants in this function were computed
2073 * based on theoretical maximum wire speed and thresholds were set based
2074 * on testing data as well as attempting to minimize response time
2075 * while increasing bulk throughput.
2076 * this functionality is controlled by the InterruptThrottleRate module
2077 * parameter (see ixgbe_param.c)
2078 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00002079static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
2080 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002081{
Alexander Duyckbd198052011-06-11 01:45:08 +00002082 int bytes = ring_container->total_bytes;
2083 int packets = ring_container->total_packets;
2084 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00002085 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00002086 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002087
2088 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002089 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002090
2091 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002092 * 0-10MB/s lowest (100000 ints/s)
2093 * 10-20MB/s low (20000 ints/s)
2094 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002095 */
2096 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002097 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002098 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2099
2100 switch (itr_setting) {
2101 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002102 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002103 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002104 break;
2105 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002106 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002107 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002108 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002109 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002110 break;
2111 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002112 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002113 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002114 break;
2115 }
2116
Alexander Duyckbd198052011-06-11 01:45:08 +00002117 /* clear work counters since we have the values we need */
2118 ring_container->total_bytes = 0;
2119 ring_container->total_packets = 0;
2120
2121 /* write updated itr to ring container */
2122 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002123}
2124
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002125/**
2126 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002127 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002128 *
2129 * This function is made to be called by ethtool and by the driver
2130 * when it needs to update EITR registers at runtime. Hardware
2131 * specific quirks/differences are taken care of here.
2132 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002133void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002134{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002135 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002136 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002137 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002138 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002139
Alexander Duyckbd508172010-11-16 19:27:03 -08002140 switch (adapter->hw.mac.type) {
2141 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002142 /* must write high and low 16 bits to reset counter */
2143 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002144 break;
2145 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002146 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002147 /*
2148 * set the WDIS bit to not clear the timer bits and cause an
2149 * immediate assertion of the interrupt
2150 */
2151 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002152 break;
2153 default:
2154 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002155 }
2156 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2157}
2158
Alexander Duyckbd198052011-06-11 01:45:08 +00002159static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002160{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002161 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002162 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002163
Alexander Duyckbd198052011-06-11 01:45:08 +00002164 ixgbe_update_itr(q_vector, &q_vector->tx);
2165 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002166
Alexander Duyck08c88332011-06-11 01:45:03 +00002167 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002168
2169 switch (current_itr) {
2170 /* counts and packets in update_itr are dependent on these numbers */
2171 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002172 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002173 break;
2174 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002175 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002176 break;
2177 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002178 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002179 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002180 default:
2181 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002182 }
2183
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002184 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002185 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002186 new_itr = (10 * new_itr * q_vector->itr) /
2187 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002188
Alexander Duyckbd198052011-06-11 01:45:08 +00002189 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002190 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002191
2192 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002193 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002194}
2195
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002196/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002197 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002198 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002199 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002200static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002201{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002202 struct ixgbe_hw *hw = &adapter->hw;
2203 u32 eicr = adapter->interrupt_event;
2204
Alexander Duyckf0f97782011-04-22 04:08:09 +00002205 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002206 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002207
Alexander Duyckf0f97782011-04-22 04:08:09 +00002208 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2209 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2210 return;
2211
2212 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2213
Joe Perches7ca647b2010-09-07 21:35:40 +00002214 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002215 case IXGBE_DEV_ID_82599_T3_LOM:
2216 /*
2217 * Since the warning interrupt is for both ports
2218 * we don't have to check if:
2219 * - This interrupt wasn't for our port.
2220 * - We may have missed the interrupt so always have to
2221 * check if we got a LSC
2222 */
2223 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2224 !(eicr & IXGBE_EICR_LSC))
2225 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002226
Alexander Duyckf0f97782011-04-22 04:08:09 +00002227 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
Josh Hay3d292262012-12-15 03:28:19 +00002228 u32 speed;
Alexander Duyckf0f97782011-04-22 04:08:09 +00002229 bool link_up = false;
2230
Josh Hay3d292262012-12-15 03:28:19 +00002231 hw->mac.ops.check_link(hw, &speed, &link_up, false);
Joe Perches7ca647b2010-09-07 21:35:40 +00002232
Alexander Duyckf0f97782011-04-22 04:08:09 +00002233 if (link_up)
2234 return;
2235 }
2236
2237 /* Check if this is not due to overtemp */
2238 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2239 return;
2240
2241 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002242 default:
2243 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2244 return;
2245 break;
2246 }
2247 e_crit(drv,
2248 "Network adapter has been stopped because it has over heated. "
2249 "Restart the computer. If the problem persists, "
2250 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002251
2252 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002253}
2254
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002255static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2256{
2257 struct ixgbe_hw *hw = &adapter->hw;
2258
2259 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2260 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002261 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002262 /* write to clear the interrupt */
2263 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2264 }
2265}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002266
Jacob Keller4f51bf72011-08-20 04:49:45 +00002267static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2268{
2269 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2270 return;
2271
2272 switch (adapter->hw.mac.type) {
2273 case ixgbe_mac_82599EB:
2274 /*
2275 * Need to check link state so complete overtemp check
2276 * on service task
2277 */
2278 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2279 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2280 adapter->interrupt_event = eicr;
2281 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2282 ixgbe_service_event_schedule(adapter);
2283 return;
2284 }
2285 return;
2286 case ixgbe_mac_X540:
2287 if (!(eicr & IXGBE_EICR_TS))
2288 return;
2289 break;
2290 default:
2291 return;
2292 }
2293
2294 e_crit(drv,
2295 "Network adapter has been stopped because it has over heated. "
2296 "Restart the computer. If the problem persists, "
2297 "power off the system and replace the adapter\n");
2298}
2299
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002300static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2301{
2302 struct ixgbe_hw *hw = &adapter->hw;
2303
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002304 if (eicr & IXGBE_EICR_GPI_SDP2) {
2305 /* Clear the interrupt */
2306 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002307 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2308 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2309 ixgbe_service_event_schedule(adapter);
2310 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002311 }
2312
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002313 if (eicr & IXGBE_EICR_GPI_SDP1) {
2314 /* Clear the interrupt */
2315 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002316 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2317 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2318 ixgbe_service_event_schedule(adapter);
2319 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002320 }
2321}
2322
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002323static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2324{
2325 struct ixgbe_hw *hw = &adapter->hw;
2326
2327 adapter->lsc_int++;
2328 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2329 adapter->link_check_timeout = jiffies;
2330 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2331 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002332 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002333 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002334 }
2335}
2336
Alexander Duyckfe49f042009-06-04 16:00:09 +00002337static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2338 u64 qmask)
2339{
2340 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002341 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002342
Alexander Duyckbd508172010-11-16 19:27:03 -08002343 switch (hw->mac.type) {
2344 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002345 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002346 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2347 break;
2348 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002349 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002350 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002351 if (mask)
2352 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002353 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002354 if (mask)
2355 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2356 break;
2357 default:
2358 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002359 }
2360 /* skip the flush */
2361}
2362
2363static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002364 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002365{
2366 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002367 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002368
Alexander Duyckbd508172010-11-16 19:27:03 -08002369 switch (hw->mac.type) {
2370 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002371 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002372 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2373 break;
2374 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002375 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002376 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002377 if (mask)
2378 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002379 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002380 if (mask)
2381 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2382 break;
2383 default:
2384 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002385 }
2386 /* skip the flush */
2387}
2388
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002389/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002390 * ixgbe_irq_enable - Enable default interrupt generation settings
2391 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002392 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002393static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2394 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002395{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002396 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002397
Alexander Duyck2c4af692011-07-15 07:29:55 +00002398 /* don't reenable LSC while waiting for link */
2399 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2400 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002401
Alexander Duyck2c4af692011-07-15 07:29:55 +00002402 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002403 switch (adapter->hw.mac.type) {
2404 case ixgbe_mac_82599EB:
2405 mask |= IXGBE_EIMS_GPI_SDP0;
2406 break;
2407 case ixgbe_mac_X540:
2408 mask |= IXGBE_EIMS_TS;
2409 break;
2410 default:
2411 break;
2412 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002413 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2414 mask |= IXGBE_EIMS_GPI_SDP1;
2415 switch (adapter->hw.mac.type) {
2416 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002417 mask |= IXGBE_EIMS_GPI_SDP1;
2418 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002419 case ixgbe_mac_X540:
2420 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002421 mask |= IXGBE_EIMS_MAILBOX;
2422 break;
2423 default:
2424 break;
2425 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002426
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002427 if (adapter->hw.mac.type == ixgbe_mac_X540)
2428 mask |= IXGBE_EIMS_TIMESYNC;
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002429
Alexander Duyck2c4af692011-07-15 07:29:55 +00002430 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2431 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2432 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002433
Alexander Duyck2c4af692011-07-15 07:29:55 +00002434 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2435 if (queues)
2436 ixgbe_irq_enable_queues(adapter, ~0);
2437 if (flush)
2438 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002439}
2440
Alexander Duyck2c4af692011-07-15 07:29:55 +00002441static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002442{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002443 struct ixgbe_adapter *adapter = data;
2444 struct ixgbe_hw *hw = &adapter->hw;
2445 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002446
Alexander Duyck2c4af692011-07-15 07:29:55 +00002447 /*
2448 * Workaround for Silicon errata. Use clear-by-write instead
2449 * of clear-by-read. Reading with EICS will return the
2450 * interrupt causes without clearing, which later be done
2451 * with the write to EICR.
2452 */
2453 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2454 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002455
Alexander Duyck2c4af692011-07-15 07:29:55 +00002456 if (eicr & IXGBE_EICR_LSC)
2457 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002458
Alexander Duyck2c4af692011-07-15 07:29:55 +00002459 if (eicr & IXGBE_EICR_MAILBOX)
2460 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002461
Alexander Duyck2c4af692011-07-15 07:29:55 +00002462 switch (hw->mac.type) {
2463 case ixgbe_mac_82599EB:
2464 case ixgbe_mac_X540:
2465 if (eicr & IXGBE_EICR_ECC)
2466 e_info(link, "Received unrecoverable ECC Err, please "
2467 "reboot\n");
2468 /* Handle Flow Director Full threshold interrupt */
2469 if (eicr & IXGBE_EICR_FLOW_DIR) {
2470 int reinit_count = 0;
2471 int i;
2472 for (i = 0; i < adapter->num_tx_queues; i++) {
2473 struct ixgbe_ring *ring = adapter->tx_ring[i];
2474 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2475 &ring->state))
2476 reinit_count++;
2477 }
2478 if (reinit_count) {
2479 /* no more flow director interrupts until after init */
2480 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2481 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2482 ixgbe_service_event_schedule(adapter);
2483 }
2484 }
2485 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002486 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002487 break;
2488 default:
2489 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002490 }
2491
Alexander Duyck2c4af692011-07-15 07:29:55 +00002492 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002493
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002494 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2495 ixgbe_ptp_check_pps_event(adapter, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07002496
Alexander Duyck2c4af692011-07-15 07:29:55 +00002497 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002498 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002499 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002500
Alexander Duyck2c4af692011-07-15 07:29:55 +00002501 return IRQ_HANDLED;
2502}
2503
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002504static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002505{
2506 struct ixgbe_q_vector *q_vector = data;
2507
Auke Kok9a799d72007-09-15 14:07:45 -07002508 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002509
2510 if (q_vector->rx.ring || q_vector->tx.ring)
2511 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002512
2513 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002514}
2515
Auke Kok9a799d72007-09-15 14:07:45 -07002516/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002517 * ixgbe_poll - NAPI Rx polling callback
2518 * @napi: structure for representing this polling device
2519 * @budget: how many packets driver is allowed to clean
2520 *
2521 * This function is used for legacy and MSI, NAPI mode
2522 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002523int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002524{
2525 struct ixgbe_q_vector *q_vector =
2526 container_of(napi, struct ixgbe_q_vector, napi);
2527 struct ixgbe_adapter *adapter = q_vector->adapter;
2528 struct ixgbe_ring *ring;
2529 int per_ring_budget;
2530 bool clean_complete = true;
2531
2532#ifdef CONFIG_IXGBE_DCA
2533 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2534 ixgbe_update_dca(q_vector);
2535#endif
2536
2537 ixgbe_for_each_ring(ring, q_vector->tx)
2538 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2539
2540 /* attempt to distribute budget to each queue fairly, but don't allow
2541 * the budget to go below 1 because we'll exit polling */
2542 if (q_vector->rx.count > 1)
2543 per_ring_budget = max(budget/q_vector->rx.count, 1);
2544 else
2545 per_ring_budget = budget;
2546
2547 ixgbe_for_each_ring(ring, q_vector->rx)
2548 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2549 per_ring_budget);
2550
2551 /* If all work not completed, return budget and keep polling */
2552 if (!clean_complete)
2553 return budget;
2554
2555 /* all work done, exit the polling mode */
2556 napi_complete(napi);
2557 if (adapter->rx_itr_setting & 1)
2558 ixgbe_set_itr(q_vector);
2559 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2560 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2561
2562 return 0;
2563}
2564
2565/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002566 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2567 * @adapter: board private structure
2568 *
2569 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2570 * interrupts from the kernel.
2571 **/
2572static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2573{
2574 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002575 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002576 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002577
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002578 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002579 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002580 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002581
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002582 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002583 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002584 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002585 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002586 } else if (q_vector->rx.ring) {
2587 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2588 "%s-%s-%d", netdev->name, "rx", ri++);
2589 } else if (q_vector->tx.ring) {
2590 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2591 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002592 } else {
2593 /* skip this unused q_vector */
2594 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002595 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002596 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2597 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002598 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002599 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002600 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002601 goto free_queue_irqs;
2602 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002603 /* If Flow Director is enabled, set interrupt affinity */
2604 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2605 /* assign the mask for this irq */
2606 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002607 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002608 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002609 }
2610
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002611 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002612 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002613 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002614 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002615 goto free_queue_irqs;
2616 }
2617
2618 return 0;
2619
2620free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002621 while (vector) {
2622 vector--;
2623 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2624 NULL);
2625 free_irq(adapter->msix_entries[vector].vector,
2626 adapter->q_vector[vector]);
2627 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002628 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2629 pci_disable_msix(adapter->pdev);
2630 kfree(adapter->msix_entries);
2631 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002632 return err;
2633}
2634
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002635/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002636 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002637 * @irq: interrupt number
2638 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002639 **/
2640static irqreturn_t ixgbe_intr(int irq, void *data)
2641{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002642 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002643 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002644 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002645 u32 eicr;
2646
Don Skidmore54037502009-02-21 15:42:56 -08002647 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002648 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002649 * before the read of EICR.
2650 */
2651 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2652
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002653 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002654 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002655 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002656 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002657 /*
2658 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002659 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002660 * have disabled interrupts due to EIAM
2661 * finish the workaround of silicon errata on 82598. Unmask
2662 * the interrupt that we masked before the EICR read.
2663 */
2664 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2665 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002666 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002667 }
Auke Kok9a799d72007-09-15 14:07:45 -07002668
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002669 if (eicr & IXGBE_EICR_LSC)
2670 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002671
Alexander Duyckbd508172010-11-16 19:27:03 -08002672 switch (hw->mac.type) {
2673 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002674 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002675 /* Fall through */
2676 case ixgbe_mac_X540:
2677 if (eicr & IXGBE_EICR_ECC)
2678 e_info(link, "Received unrecoverable ECC err, please "
2679 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002680 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002681 break;
2682 default:
2683 break;
2684 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002685
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002686 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002687 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2688 ixgbe_ptp_check_pps_event(adapter, eicr);
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002689
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002690 /* would disable interrupts here but EIAM disabled it */
2691 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002692
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002693 /*
2694 * re-enable link(maybe) and non-queue interrupts, no flush.
2695 * ixgbe_poll will re-enable the queue interrupts
2696 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002697 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2698 ixgbe_irq_enable(adapter, false, false);
2699
Auke Kok9a799d72007-09-15 14:07:45 -07002700 return IRQ_HANDLED;
2701}
2702
2703/**
2704 * ixgbe_request_irq - initialize interrupts
2705 * @adapter: board private structure
2706 *
2707 * Attempts to configure interrupts using the best available
2708 * capabilities of the hardware and kernel.
2709 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002710static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002711{
2712 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002713 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002714
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002715 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002716 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002717 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002718 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002719 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002720 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002721 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002722 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002723
Alexander Duyckde88eee2012-02-08 07:49:59 +00002724 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002725 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002726
Auke Kok9a799d72007-09-15 14:07:45 -07002727 return err;
2728}
2729
2730static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2731{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002732 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002733
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002734 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002735 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002736 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002737 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002738
2739 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2740 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2741 struct msix_entry *entry = &adapter->msix_entries[vector];
2742
2743 /* free only the irqs that were actually requested */
2744 if (!q_vector->rx.ring && !q_vector->tx.ring)
2745 continue;
2746
2747 /* clear the affinity_mask in the IRQ descriptor */
2748 irq_set_affinity_hint(entry->vector, NULL);
2749
2750 free_irq(entry->vector, q_vector);
2751 }
2752
2753 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002754}
2755
2756/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002757 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2758 * @adapter: board private structure
2759 **/
2760static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2761{
Alexander Duyckbd508172010-11-16 19:27:03 -08002762 switch (adapter->hw.mac.type) {
2763 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002764 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002765 break;
2766 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002767 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002768 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2769 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002770 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002771 break;
2772 default:
2773 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002774 }
2775 IXGBE_WRITE_FLUSH(&adapter->hw);
2776 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002777 int vector;
2778
2779 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2780 synchronize_irq(adapter->msix_entries[vector].vector);
2781
2782 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002783 } else {
2784 synchronize_irq(adapter->pdev->irq);
2785 }
2786}
2787
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002788/**
Auke Kok9a799d72007-09-15 14:07:45 -07002789 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2790 *
2791 **/
2792static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2793{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002794 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002795
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002796 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002797
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002798 ixgbe_set_ivar(adapter, 0, 0, 0);
2799 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002800
Emil Tantilov396e7992010-07-01 20:05:12 +00002801 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002802}
2803
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002804/**
2805 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2806 * @adapter: board private structure
2807 * @ring: structure containing ring specific data
2808 *
2809 * Configure the Tx descriptor ring after a reset.
2810 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002811void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2812 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002813{
2814 struct ixgbe_hw *hw = &adapter->hw;
2815 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002816 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002817 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002818 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002819
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002820 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002821 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002822 IXGBE_WRITE_FLUSH(hw);
2823
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002824 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002825 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002826 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2827 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2828 ring->count * sizeof(union ixgbe_adv_tx_desc));
2829 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2830 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002831 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002832
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002833 /*
2834 * set WTHRESH to encourage burst writeback, it should not be set
Emil Tantilov67da0972013-01-25 06:19:20 +00002835 * higher than 1 when:
2836 * - ITR is 0 as it could cause false TX hangs
2837 * - ITR is set to > 100k int/sec and BQL is enabled
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002838 *
2839 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2840 * to or less than the number of on chip descriptors, which is
2841 * currently 40.
2842 */
Emil Tantilov67da0972013-01-25 06:19:20 +00002843#if IS_ENABLED(CONFIG_BQL)
2844 if (!ring->q_vector || (ring->q_vector->itr < IXGBE_100K_ITR))
2845#else
Alexander Duycke954b372012-02-08 07:49:38 +00002846 if (!ring->q_vector || (ring->q_vector->itr < 8))
Emil Tantilov67da0972013-01-25 06:19:20 +00002847#endif
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002848 txdctl |= (1 << 16); /* WTHRESH = 1 */
2849 else
2850 txdctl |= (8 << 16); /* WTHRESH = 8 */
2851
Alexander Duycke954b372012-02-08 07:49:38 +00002852 /*
2853 * Setting PTHRESH to 32 both improves performance
2854 * and avoids a TX hang with DFP enabled
2855 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002856 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2857 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002858
2859 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002860 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002861 ring->atr_sample_rate = adapter->atr_sample_rate;
2862 ring->atr_count = 0;
2863 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2864 } else {
2865 ring->atr_sample_rate = 0;
2866 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002867
Alexander Duyckfd786b72013-01-12 06:33:31 +00002868 /* initialize XPS */
2869 if (!test_and_set_bit(__IXGBE_TX_XPS_INIT_DONE, &ring->state)) {
2870 struct ixgbe_q_vector *q_vector = ring->q_vector;
2871
2872 if (q_vector)
2873 netif_set_xps_queue(adapter->netdev,
2874 &q_vector->affinity_mask,
2875 ring->queue_index);
2876 }
2877
John Fastabendc84d3242010-11-16 19:27:12 -08002878 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2879
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002880 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002881 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2882
2883 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2884 if (hw->mac.type == ixgbe_mac_82598EB &&
2885 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2886 return;
2887
2888 /* poll to verify queue is enabled */
2889 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002890 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002891 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2892 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2893 if (!wait_loop)
2894 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002895}
2896
Alexander Duyck120ff942010-08-19 13:34:50 +00002897static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2898{
2899 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002900 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002901 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002902
2903 if (hw->mac.type == ixgbe_mac_82598EB)
2904 return;
2905
2906 /* disable the arbiter while setting MTQC */
2907 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2908 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2909 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2910
2911 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002912 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2913 mtqc = IXGBE_MTQC_VT_ENA;
2914 if (tcs > 4)
2915 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2916 else if (tcs > 1)
2917 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2918 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2919 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002920 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002921 mtqc |= IXGBE_MTQC_64VF;
2922 } else {
2923 if (tcs > 4)
2924 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2925 else if (tcs > 1)
2926 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2927 else
2928 mtqc = IXGBE_MTQC_64Q_1PB;
2929 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00002930
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002931 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002932
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002933 /* Enable Security TX Buffer IFG for multiple pb */
2934 if (tcs) {
2935 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2936 sectx |= IXGBE_SECTX_DCB;
2937 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00002938 }
2939
2940 /* re-enable the arbiter */
2941 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2942 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2943}
2944
Auke Kok9a799d72007-09-15 14:07:45 -07002945/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002946 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002947 * @adapter: board private structure
2948 *
2949 * Configure the Tx unit of the MAC after a reset.
2950 **/
2951static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2952{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002953 struct ixgbe_hw *hw = &adapter->hw;
2954 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002955 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002956
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002957 ixgbe_setup_mtqc(adapter);
2958
2959 if (hw->mac.type != ixgbe_mac_82598EB) {
2960 /* DMATXCTL.EN must be before Tx queues are enabled */
2961 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2962 dmatxctl |= IXGBE_DMATXCTL_TE;
2963 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2964 }
2965
Auke Kok9a799d72007-09-15 14:07:45 -07002966 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002967 for (i = 0; i < adapter->num_tx_queues; i++)
2968 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002969}
2970
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00002971static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
2972 struct ixgbe_ring *ring)
2973{
2974 struct ixgbe_hw *hw = &adapter->hw;
2975 u8 reg_idx = ring->reg_idx;
2976 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2977
2978 srrctl |= IXGBE_SRRCTL_DROP_EN;
2979
2980 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2981}
2982
2983static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
2984 struct ixgbe_ring *ring)
2985{
2986 struct ixgbe_hw *hw = &adapter->hw;
2987 u8 reg_idx = ring->reg_idx;
2988 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2989
2990 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
2991
2992 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2993}
2994
2995#ifdef CONFIG_IXGBE_DCB
2996void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2997#else
2998static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2999#endif
3000{
3001 int i;
3002 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
3003
3004 if (adapter->ixgbe_ieee_pfc)
3005 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
3006
3007 /*
3008 * We should set the drop enable bit if:
3009 * SR-IOV is enabled
3010 * or
3011 * Number of Rx queues > 1 and flow control is disabled
3012 *
3013 * This allows us to avoid head of line blocking for security
3014 * and performance reasons.
3015 */
3016 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
3017 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
3018 for (i = 0; i < adapter->num_rx_queues; i++)
3019 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
3020 } else {
3021 for (i = 0; i < adapter->num_rx_queues; i++)
3022 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
3023 }
3024}
3025
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003026#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07003027
Yi Zoua6616b42009-08-06 13:05:23 +00003028static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00003029 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003030{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003031 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003032 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003033 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003034
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003035 if (hw->mac.type == ixgbe_mac_82598EB) {
3036 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
3037
3038 /*
3039 * if VMDq is not active we must program one srrctl register
3040 * per RSS queue since we have enabled RDRXCTL.MVMEN
3041 */
3042 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08003043 }
3044
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003045 /* configure header buffer length, needed for RSC */
3046 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003047
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003048 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00003049 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003050
3051 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00003052 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003053
Alexander Duyck45e9baa2012-05-05 05:30:59 +00003054 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003055}
3056
Alexander Duyck05abb122010-08-19 13:35:41 +00003057static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003058{
Alexander Duyck05abb122010-08-19 13:35:41 +00003059 struct ixgbe_hw *hw = &adapter->hw;
3060 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00003061 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
3062 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00003063 u32 mrqc = 0, reta = 0;
3064 u32 rxcsum;
3065 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003066 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00003067
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003068 /*
3069 * Program table for at least 2 queues w/ SR-IOV so that VFs can
3070 * make full use of any rings they may have. We will use the
3071 * PSRTYPE register to control how many rings we use within the PF.
3072 */
3073 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
3074 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003075
Alexander Duyck05abb122010-08-19 13:35:41 +00003076 /* Fill out hash function seeds */
3077 for (i = 0; i < 10; i++)
3078 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003079
Alexander Duyck05abb122010-08-19 13:35:41 +00003080 /* Fill out redirection table */
3081 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003082 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00003083 j = 0;
3084 /* reta = 4-byte sliding window of
3085 * 0x00..(indices-1)(indices-1)00..etc. */
3086 reta = (reta << 8) | (j * 0x11);
3087 if ((i & 3) == 3)
3088 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
3089 }
3090
3091 /* Disable indicating checksum in descriptor, enables RSS hash */
3092 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3093 rxcsum |= IXGBE_RXCSUM_PCSD;
3094 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3095
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003096 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003097 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003098 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003099 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003100 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003101
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003102 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3103 if (tcs > 4)
3104 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3105 else if (tcs > 1)
3106 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3107 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3108 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3109 else
3110 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3111 } else {
3112 if (tcs > 4)
3113 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3114 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003115 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3116 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003117 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003118 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003119 }
3120
Alexander Duyck05abb122010-08-19 13:35:41 +00003121 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003122 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3123 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3124 IXGBE_MRQC_RSS_FIELD_IPV6 |
3125 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003126
Alexander Duyckef6afc02012-02-08 07:51:53 +00003127 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3128 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3129 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3130 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3131
Alexander Duyck05abb122010-08-19 13:35:41 +00003132 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003133}
3134
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003135/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003136 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3137 * @adapter: address of board private structure
3138 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003139 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003140static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003141 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003142{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003143 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003144 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003145 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003146
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003147 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003148 return;
3149
Alexander Duyck73670962010-08-19 13:38:34 +00003150 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003151 rscctrl |= IXGBE_RSCCTL_RSCEN;
3152 /*
3153 * we must limit the number of descriptors so that the
3154 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003155 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003156 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003157 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003158 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003159}
3160
Alexander Duyck9e10e042010-08-19 13:40:06 +00003161#define IXGBE_MAX_RX_DESC_POLL 10
3162static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3163 struct ixgbe_ring *ring)
3164{
3165 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003166 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3167 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003168 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003169
3170 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3171 if (hw->mac.type == ixgbe_mac_82598EB &&
3172 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3173 return;
3174
3175 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003176 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003177 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3178 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3179
3180 if (!wait_loop) {
3181 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3182 "the polling period\n", reg_idx);
3183 }
3184}
3185
Yi Zou2d39d572011-01-06 14:29:56 +00003186void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3187 struct ixgbe_ring *ring)
3188{
3189 struct ixgbe_hw *hw = &adapter->hw;
3190 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3191 u32 rxdctl;
3192 u8 reg_idx = ring->reg_idx;
3193
3194 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3195 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3196
3197 /* write value back with RXDCTL.ENABLE bit cleared */
3198 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3199
3200 if (hw->mac.type == ixgbe_mac_82598EB &&
3201 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3202 return;
3203
3204 /* the hardware may take up to 100us to really disable the rx queue */
3205 do {
3206 udelay(10);
3207 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3208 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3209
3210 if (!wait_loop) {
3211 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3212 "the polling period\n", reg_idx);
3213 }
3214}
3215
Alexander Duyck84418e32010-08-19 13:40:54 +00003216void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3217 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003218{
3219 struct ixgbe_hw *hw = &adapter->hw;
3220 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003221 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003222 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003223
Alexander Duyck9e10e042010-08-19 13:40:06 +00003224 /* disable queue to avoid issues while updating state */
3225 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003226 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003227
Alexander Duyckacd37172010-08-19 13:36:05 +00003228 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3229 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3230 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3231 ring->count * sizeof(union ixgbe_adv_rx_desc));
3232 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3233 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003234 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003235
3236 ixgbe_configure_srrctl(adapter, ring);
3237 ixgbe_configure_rscctl(adapter, ring);
3238
3239 if (hw->mac.type == ixgbe_mac_82598EB) {
3240 /*
3241 * enable cache line friendly hardware writes:
3242 * PTHRESH=32 descriptors (half the internal cache),
3243 * this also removes ugly rx_no_buffer_count increment
3244 * HTHRESH=4 descriptors (to minimize latency on fetch)
3245 * WTHRESH=8 burst writeback up to two cache lines
3246 */
3247 rxdctl &= ~0x3FFFFF;
3248 rxdctl |= 0x080420;
3249 }
3250
3251 /* enable receive descriptor ring */
3252 rxdctl |= IXGBE_RXDCTL_ENABLE;
3253 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3254
3255 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003256 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003257}
3258
Alexander Duyck48654522010-08-19 13:36:27 +00003259static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3260{
3261 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003262 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003263 int p;
3264
3265 /* PSRTYPE must be initialized in non 82598 adapters */
3266 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003267 IXGBE_PSRTYPE_UDPHDR |
3268 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003269 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003270 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003271
3272 if (hw->mac.type == ixgbe_mac_82598EB)
3273 return;
3274
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003275 if (rss_i > 3)
3276 psrtype |= 2 << 29;
3277 else if (rss_i > 1)
3278 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003279
3280 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003281 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003282 psrtype);
3283}
3284
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003285static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3286{
3287 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003288 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003289 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003290 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003291
3292 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3293 return;
3294
3295 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003296 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3297 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003298 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003299 vmdctl |= IXGBE_VT_CTL_REPLEN;
3300 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003301
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003302 vf_shift = VMDQ_P(0) % 32;
3303 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003304
3305 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003306 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3307 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3308 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3309 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Greg Rose9b735982012-11-08 02:41:35 +00003310 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
3311 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003312
3313 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003314 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003315
3316 /*
3317 * Set up VF register offsets for selected VT Mode,
3318 * i.e. 32 or 64 VFs for SR-IOV
3319 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003320 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3321 case IXGBE_82599_VMDQ_8Q_MASK:
3322 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3323 break;
3324 case IXGBE_82599_VMDQ_4Q_MASK:
3325 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3326 break;
3327 default:
3328 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3329 break;
3330 }
3331
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003332 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3333
Alexander Duyck435b19f2012-05-18 06:34:08 +00003334
Greg Rosea985b6c32010-11-18 03:02:52 +00003335 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003336 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003337 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003338 /* For VFs that have spoof checking turned off */
3339 for (i = 0; i < adapter->num_vfs; i++) {
3340 if (!adapter->vfinfo[i].spoofchk_enabled)
3341 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3342 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003343}
3344
Alexander Duyck477de6e2010-08-19 13:38:11 +00003345static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003346{
Auke Kok9a799d72007-09-15 14:07:45 -07003347 struct ixgbe_hw *hw = &adapter->hw;
3348 struct net_device *netdev = adapter->netdev;
3349 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003350 struct ixgbe_ring *rx_ring;
3351 int i;
3352 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003353
Alexander Duyck477de6e2010-08-19 13:38:11 +00003354#ifdef IXGBE_FCOE
3355 /* adjust max frame to be able to do baby jumbo for FCoE */
3356 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3357 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3358 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3359
3360#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003361
3362 /* adjust max frame to be at least the size of a standard frame */
3363 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3364 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3365
Alexander Duyck477de6e2010-08-19 13:38:11 +00003366 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3367 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3368 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3369 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3370
3371 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003372 }
3373
Auke Kok9a799d72007-09-15 14:07:45 -07003374 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003375 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3376 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003377 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3378
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003379 /*
3380 * Setup the HW Rx Head and Tail Descriptor Pointers and
3381 * the Base and Length of the Rx Descriptor Ring
3382 */
Auke Kok9a799d72007-09-15 14:07:45 -07003383 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003384 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003385 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3386 set_ring_rsc_enabled(rx_ring);
3387 else
3388 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003389 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003390}
3391
Alexander Duyck73670962010-08-19 13:38:34 +00003392static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3393{
3394 struct ixgbe_hw *hw = &adapter->hw;
3395 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3396
3397 switch (hw->mac.type) {
3398 case ixgbe_mac_82598EB:
3399 /*
3400 * For VMDq support of different descriptor types or
3401 * buffer sizes through the use of multiple SRRCTL
3402 * registers, RDRXCTL.MVMEN must be set to 1
3403 *
3404 * also, the manual doesn't mention it clearly but DCA hints
3405 * will only use queue 0's tags unless this bit is set. Side
3406 * effects of setting this bit are only that SRRCTL must be
3407 * fully programmed [0..15]
3408 */
3409 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3410 break;
3411 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003412 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003413 /* Disable RSC for ACK packets */
3414 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3415 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3416 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3417 /* hardware requires some bits to be set by default */
3418 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3419 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3420 break;
3421 default:
3422 /* We should do nothing since we don't know this hardware */
3423 return;
3424 }
3425
3426 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3427}
3428
Alexander Duyck477de6e2010-08-19 13:38:11 +00003429/**
3430 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3431 * @adapter: board private structure
3432 *
3433 * Configure the Rx unit of the MAC after a reset.
3434 **/
3435static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3436{
3437 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003438 int i;
3439 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003440
3441 /* disable receives while setting up the descriptors */
3442 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3443 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3444
3445 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003446 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003447
Alexander Duyck9e10e042010-08-19 13:40:06 +00003448 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003449 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003450
Alexander Duyck477de6e2010-08-19 13:38:11 +00003451 /* set_rx_buffer_len must be called before ring initialization */
3452 ixgbe_set_rx_buffer_len(adapter);
3453
3454 /*
3455 * Setup the HW Rx Head and Tail Descriptor Pointers and
3456 * the Base and Length of the Rx Descriptor Ring
3457 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003458 for (i = 0; i < adapter->num_rx_queues; i++)
3459 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003460
Alexander Duyck9e10e042010-08-19 13:40:06 +00003461 /* disable drop enable for 82598 parts */
3462 if (hw->mac.type == ixgbe_mac_82598EB)
3463 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3464
3465 /* enable all receives */
3466 rxctrl |= IXGBE_RXCTRL_RXEN;
3467 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003468}
3469
Jiri Pirko8e586132011-12-08 19:52:37 -05003470static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003471{
3472 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003473 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003474
3475 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003476 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003477 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003478
3479 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003480}
3481
Jiri Pirko8e586132011-12-08 19:52:37 -05003482static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003483{
3484 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003485 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003486
Auke Kok9a799d72007-09-15 14:07:45 -07003487 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003488 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003489 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003490
3491 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003492}
3493
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003494/**
3495 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3496 * @adapter: driver data
3497 */
3498static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3499{
3500 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003501 u32 vlnctrl;
3502
3503 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3504 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3505 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3506}
3507
3508/**
3509 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3510 * @adapter: driver data
3511 */
3512static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3513{
3514 struct ixgbe_hw *hw = &adapter->hw;
3515 u32 vlnctrl;
3516
3517 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3518 vlnctrl |= IXGBE_VLNCTRL_VFE;
3519 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3520 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3521}
3522
3523/**
3524 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3525 * @adapter: driver data
3526 */
3527static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3528{
3529 struct ixgbe_hw *hw = &adapter->hw;
3530 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003531 int i, j;
3532
3533 switch (hw->mac.type) {
3534 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003535 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3536 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003537 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3538 break;
3539 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003540 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003541 for (i = 0; i < adapter->num_rx_queues; i++) {
3542 j = adapter->rx_ring[i]->reg_idx;
3543 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3544 vlnctrl &= ~IXGBE_RXDCTL_VME;
3545 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3546 }
3547 break;
3548 default:
3549 break;
3550 }
3551}
3552
3553/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003554 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003555 * @adapter: driver data
3556 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003557static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003558{
3559 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003560 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003561 int i, j;
3562
3563 switch (hw->mac.type) {
3564 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003565 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3566 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003567 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3568 break;
3569 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003570 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003571 for (i = 0; i < adapter->num_rx_queues; i++) {
3572 j = adapter->rx_ring[i]->reg_idx;
3573 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3574 vlnctrl |= IXGBE_RXDCTL_VME;
3575 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3576 }
3577 break;
3578 default:
3579 break;
3580 }
3581}
3582
Auke Kok9a799d72007-09-15 14:07:45 -07003583static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3584{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003585 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003586
Jesse Grossf62bbb52010-10-20 13:56:10 +00003587 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3588
3589 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3590 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003591}
3592
3593/**
Alexander Duyck28500622010-06-15 09:25:48 +00003594 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3595 * @netdev: network interface device structure
3596 *
3597 * Writes unicast address list to the RAR table.
3598 * Returns: -ENOMEM on failure/insufficient address space
3599 * 0 on no addresses written
3600 * X on writing X addresses to the RAR table
3601 **/
3602static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3603{
3604 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3605 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003606 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003607 int count = 0;
3608
John Fastabend95447462012-05-31 12:42:26 +00003609 /* In SR-IOV mode significantly less RAR entries are available */
3610 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3611 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3612
Alexander Duyck28500622010-06-15 09:25:48 +00003613 /* return ENOMEM indicating insufficient memory for addresses */
3614 if (netdev_uc_count(netdev) > rar_entries)
3615 return -ENOMEM;
3616
John Fastabend95447462012-05-31 12:42:26 +00003617 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003618 struct netdev_hw_addr *ha;
3619 /* return error if we do not support writing to RAR table */
3620 if (!hw->mac.ops.set_rar)
3621 return -ENOMEM;
3622
3623 netdev_for_each_uc_addr(ha, netdev) {
3624 if (!rar_entries)
3625 break;
3626 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003627 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003628 count++;
3629 }
3630 }
3631 /* write the addresses in reverse order to avoid write combining */
3632 for (; rar_entries > 0 ; rar_entries--)
3633 hw->mac.ops.clear_rar(hw, rar_entries);
3634
3635 return count;
3636}
3637
3638/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003639 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003640 * @netdev: network interface device structure
3641 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003642 * The set_rx_method entry point is called whenever the unicast/multicast
3643 * address list or the network interface flags are updated. This routine is
3644 * responsible for configuring the hardware for proper unicast, multicast and
3645 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003646 **/
Greg Rose7f870472010-01-09 02:25:29 +00003647void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003648{
3649 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3650 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003651 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3652 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003653
3654 /* Check for Promiscuous and All Multicast modes */
3655
3656 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3657
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003658 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003659 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003660 fctrl |= IXGBE_FCTRL_BAM;
3661 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3662 fctrl |= IXGBE_FCTRL_PMCF;
3663
Alexander Duyck28500622010-06-15 09:25:48 +00003664 /* clear the bits we are changing the status of */
3665 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3666
Auke Kok9a799d72007-09-15 14:07:45 -07003667 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003668 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003669 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003670 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003671 /* don't hardware filter vlans in promisc mode */
3672 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003673 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003674 if (netdev->flags & IFF_ALLMULTI) {
3675 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003676 vmolr |= IXGBE_VMOLR_MPE;
3677 } else {
3678 /*
3679 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003680 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003681 * that we can at least receive multicast traffic
3682 */
3683 hw->mac.ops.update_mc_addr_list(hw, netdev);
3684 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003685 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003686 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003687 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003688 }
3689
3690 /*
3691 * Write addresses to available RAR registers, if there is not
3692 * sufficient space to store all the addresses then enable
3693 * unicast promiscuous mode
3694 */
3695 count = ixgbe_write_uc_addr_list(netdev);
3696 if (count < 0) {
3697 fctrl |= IXGBE_FCTRL_UPE;
3698 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003699 }
3700
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003701 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003702 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003703
3704 if (hw->mac.type != ixgbe_mac_82598EB) {
3705 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003706 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3707 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003708 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003709 }
3710
Ben Greear3f2d1c02012-03-08 08:28:41 +00003711 /* This is useful for sniffing bad packets. */
3712 if (adapter->netdev->features & NETIF_F_RXALL) {
3713 /* UPE and MPE will be handled by normal PROMISC logic
3714 * in e1000e_set_rx_mode */
3715 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3716 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3717 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3718
3719 fctrl &= ~(IXGBE_FCTRL_DPF);
3720 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3721 }
3722
Auke Kok9a799d72007-09-15 14:07:45 -07003723 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003724
Patrick McHardyf6469682013-04-19 02:04:27 +00003725 if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
Jesse Grossf62bbb52010-10-20 13:56:10 +00003726 ixgbe_vlan_strip_enable(adapter);
3727 else
3728 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003729}
3730
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003731static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3732{
3733 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003734
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003735 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3736 napi_enable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003737}
3738
3739static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3740{
3741 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003742
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003743 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3744 napi_disable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003745}
3746
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003747#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003748/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003749 * ixgbe_configure_dcb - Configure DCB hardware
3750 * @adapter: ixgbe adapter struct
3751 *
3752 * This is called by the driver on open to configure the DCB hardware.
3753 * This is also called by the gennetlink interface when reconfiguring
3754 * the DCB state.
3755 */
3756static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3757{
3758 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003759 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003760
Alexander Duyck67ebd792010-08-19 13:34:04 +00003761 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3762 if (hw->mac.type == ixgbe_mac_82598EB)
3763 netif_set_gso_max_size(adapter->netdev, 65536);
3764 return;
3765 }
3766
3767 if (hw->mac.type == ixgbe_mac_82598EB)
3768 netif_set_gso_max_size(adapter->netdev, 32768);
3769
John Fastabendb1208182011-10-15 05:00:10 +00003770#ifdef IXGBE_FCOE
3771 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3772 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3773#endif
3774
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003775 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003776 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003777 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3778 DCB_TX_CONFIG);
3779 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3780 DCB_RX_CONFIG);
3781 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003782 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3783 ixgbe_dcb_hw_ets(&adapter->hw,
3784 adapter->ixgbe_ieee_ets,
3785 max_frame);
3786 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3787 adapter->ixgbe_ieee_pfc->pfc_en,
3788 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003789 }
John Fastabend8187cd42011-02-23 05:58:08 +00003790
3791 /* Enable RSS Hash per TC */
3792 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003793 u32 msb = 0;
3794 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003795
Alexander Duyckd411a932012-06-30 00:14:01 +00003796 while (rss_i) {
3797 msb++;
3798 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003799 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003800
Alexander Duyck4ae63732012-06-22 06:46:33 +00003801 /* write msb to all 8 TCs in one write */
3802 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003803 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003804}
John Fastabend9da712d2011-08-23 03:14:22 +00003805#endif
3806
3807/* Additional bittime to account for IXGBE framing */
3808#define IXGBE_ETH_FRAMING 20
3809
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003810/**
John Fastabend9da712d2011-08-23 03:14:22 +00003811 * ixgbe_hpbthresh - calculate high water mark for flow control
3812 *
3813 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003814 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003815 */
3816static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3817{
3818 struct ixgbe_hw *hw = &adapter->hw;
3819 struct net_device *dev = adapter->netdev;
3820 int link, tc, kb, marker;
3821 u32 dv_id, rx_pba;
3822
3823 /* Calculate max LAN frame size */
3824 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3825
3826#ifdef IXGBE_FCOE
3827 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003828 if ((dev->features & NETIF_F_FCOE_MTU) &&
3829 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3830 (pb == ixgbe_fcoe_get_tc(adapter)))
3831 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003832
3833#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003834 /* Calculate delay value for device */
3835 switch (hw->mac.type) {
3836 case ixgbe_mac_X540:
3837 dv_id = IXGBE_DV_X540(link, tc);
3838 break;
3839 default:
3840 dv_id = IXGBE_DV(link, tc);
3841 break;
3842 }
3843
3844 /* Loopback switch introduces additional latency */
3845 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3846 dv_id += IXGBE_B2BT(tc);
3847
3848 /* Delay value is calculated in bit times convert to KB */
3849 kb = IXGBE_BT2KB(dv_id);
3850 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3851
3852 marker = rx_pba - kb;
3853
3854 /* It is possible that the packet buffer is not large enough
3855 * to provide required headroom. In this case throw an error
3856 * to user and a do the best we can.
3857 */
3858 if (marker < 0) {
3859 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3860 "headroom to support flow control."
3861 "Decrease MTU or number of traffic classes\n", pb);
3862 marker = tc + 1;
3863 }
3864
3865 return marker;
3866}
3867
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003868/**
John Fastabend9da712d2011-08-23 03:14:22 +00003869 * ixgbe_lpbthresh - calculate low water mark for for flow control
3870 *
3871 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003872 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003873 */
3874static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3875{
3876 struct ixgbe_hw *hw = &adapter->hw;
3877 struct net_device *dev = adapter->netdev;
3878 int tc;
3879 u32 dv_id;
3880
3881 /* Calculate max LAN frame size */
3882 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3883
3884 /* Calculate delay value for device */
3885 switch (hw->mac.type) {
3886 case ixgbe_mac_X540:
3887 dv_id = IXGBE_LOW_DV_X540(tc);
3888 break;
3889 default:
3890 dv_id = IXGBE_LOW_DV(tc);
3891 break;
3892 }
3893
3894 /* Delay value is calculated in bit times convert to KB */
3895 return IXGBE_BT2KB(dv_id);
3896}
3897
3898/*
3899 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3900 */
3901static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3902{
3903 struct ixgbe_hw *hw = &adapter->hw;
3904 int num_tc = netdev_get_num_tc(adapter->netdev);
3905 int i;
3906
3907 if (!num_tc)
3908 num_tc = 1;
3909
3910 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3911
3912 for (i = 0; i < num_tc; i++) {
3913 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3914
3915 /* Low water marks must not be larger than high water marks */
3916 if (hw->fc.low_water > hw->fc.high_water[i])
3917 hw->fc.low_water = 0;
3918 }
3919}
John Fastabend80605c652011-05-02 12:34:10 +00003920
3921static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3922{
John Fastabend80605c652011-05-02 12:34:10 +00003923 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003924 int hdrm;
3925 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003926
3927 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3928 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003929 hdrm = 32 << adapter->fdir_pballoc;
3930 else
3931 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003932
Alexander Duyckf7e10272011-07-21 00:40:35 +00003933 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003934 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003935}
3936
Alexander Duycke4911d52011-05-11 07:18:52 +00003937static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3938{
3939 struct ixgbe_hw *hw = &adapter->hw;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003940 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00003941 struct ixgbe_fdir_filter *filter;
3942
3943 spin_lock(&adapter->fdir_perfect_lock);
3944
3945 if (!hlist_empty(&adapter->fdir_filter_list))
3946 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3947
Sasha Levinb67bfe02013-02-27 17:06:00 -08003948 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00003949 &adapter->fdir_filter_list, fdir_node) {
3950 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003951 &filter->filter,
3952 filter->sw_idx,
3953 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3954 IXGBE_FDIR_DROP_QUEUE :
3955 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003956 }
3957
3958 spin_unlock(&adapter->fdir_perfect_lock);
3959}
3960
Auke Kok9a799d72007-09-15 14:07:45 -07003961static void ixgbe_configure(struct ixgbe_adapter *adapter)
3962{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003963 struct ixgbe_hw *hw = &adapter->hw;
3964
John Fastabend80605c652011-05-02 12:34:10 +00003965 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003966#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003967 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003968#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00003969 /*
3970 * We must restore virtualization before VLANs or else
3971 * the VLVF registers will not be populated
3972 */
3973 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003974
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003975 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003976 ixgbe_restore_vlan(adapter);
3977
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003978 switch (hw->mac.type) {
3979 case ixgbe_mac_82599EB:
3980 case ixgbe_mac_X540:
3981 hw->mac.ops.disable_rx_buff(hw);
3982 break;
3983 default:
3984 break;
3985 }
3986
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003987 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003988 ixgbe_init_fdir_signature_82599(&adapter->hw,
3989 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003990 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3991 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3992 adapter->fdir_pballoc);
3993 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003994 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003995
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003996 switch (hw->mac.type) {
3997 case ixgbe_mac_82599EB:
3998 case ixgbe_mac_X540:
3999 hw->mac.ops.enable_rx_buff(hw);
4000 break;
4001 default:
4002 break;
4003 }
4004
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004005#ifdef IXGBE_FCOE
4006 /* configure FCoE L2 filters, redirection table, and Rx control */
4007 ixgbe_configure_fcoe(adapter);
4008
4009#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07004010 ixgbe_configure_tx(adapter);
4011 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004012}
4013
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004014static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
4015{
4016 switch (hw->phy.type) {
4017 case ixgbe_phy_sfp_avago:
4018 case ixgbe_phy_sfp_ftl:
4019 case ixgbe_phy_sfp_intel:
4020 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00004021 case ixgbe_phy_sfp_passive_tyco:
4022 case ixgbe_phy_sfp_passive_unknown:
4023 case ixgbe_phy_sfp_active_unknown:
4024 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004025 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00004026 case ixgbe_phy_nl:
4027 if (hw->mac.type == ixgbe_mac_82598EB)
4028 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004029 default:
4030 return false;
4031 }
4032}
4033
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004034/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004035 * ixgbe_sfp_link_config - set up SFP+ link
4036 * @adapter: pointer to private adapter struct
4037 **/
4038static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
4039{
Alexander Duyck70864002011-04-27 09:13:56 +00004040 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004041 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00004042 * is that an SFP was inserted/removed after the reset
4043 * but before SFP detection was enabled. As such the best
4044 * solution is to just start searching as soon as we start
4045 */
4046 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
4047 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004048
Alexander Duyck70864002011-04-27 09:13:56 +00004049 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004050}
4051
4052/**
4053 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004054 * @hw: pointer to private hardware struct
4055 *
4056 * Returns 0 on success, negative on failure
4057 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004058static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004059{
Josh Hay3d292262012-12-15 03:28:19 +00004060 u32 speed;
4061 bool autoneg, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004062 u32 ret = IXGBE_ERR_LINK_SETUP;
4063
4064 if (hw->mac.ops.check_link)
Josh Hay3d292262012-12-15 03:28:19 +00004065 ret = hw->mac.ops.check_link(hw, &speed, &link_up, false);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004066
4067 if (ret)
4068 goto link_cfg_out;
4069
Josh Hay3d292262012-12-15 03:28:19 +00004070 speed = hw->phy.autoneg_advertised;
4071 if ((!speed) && (hw->mac.ops.get_link_capabilities))
4072 ret = hw->mac.ops.get_link_capabilities(hw, &speed,
4073 &autoneg);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004074 if (ret)
4075 goto link_cfg_out;
4076
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00004077 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00004078 ret = hw->mac.ops.setup_link(hw, speed, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08004079link_cfg_out:
4080 return ret;
4081}
4082
Alexander Duycka34bcff2010-08-19 13:39:20 +00004083static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004084{
Auke Kok9a799d72007-09-15 14:07:45 -07004085 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004086 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004087
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004088 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004089 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4090 IXGBE_GPIE_OCD;
4091 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004092 /*
4093 * use EIAM to auto-mask when MSI-X interrupt is asserted
4094 * this saves a register write for every interrupt
4095 */
4096 switch (hw->mac.type) {
4097 case ixgbe_mac_82598EB:
4098 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4099 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004100 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004101 case ixgbe_mac_X540:
4102 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004103 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4104 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4105 break;
4106 }
4107 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004108 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4109 * specifically only auto mask tx and rx interrupts */
4110 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004111 }
4112
Alexander Duycka34bcff2010-08-19 13:39:20 +00004113 /* XXX: to interrupt immediately for EICS writes, enable this */
4114 /* gpie |= IXGBE_GPIE_EIMEN; */
4115
4116 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4117 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004118
4119 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4120 case IXGBE_82599_VMDQ_8Q_MASK:
4121 gpie |= IXGBE_GPIE_VTMODE_16;
4122 break;
4123 case IXGBE_82599_VMDQ_4Q_MASK:
4124 gpie |= IXGBE_GPIE_VTMODE_32;
4125 break;
4126 default:
4127 gpie |= IXGBE_GPIE_VTMODE_64;
4128 break;
4129 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004130 }
4131
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004132 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004133 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4134 switch (adapter->hw.mac.type) {
4135 case ixgbe_mac_82599EB:
4136 gpie |= IXGBE_SDP0_GPIEN;
4137 break;
4138 case ixgbe_mac_X540:
4139 gpie |= IXGBE_EIMS_TS;
4140 break;
4141 default:
4142 break;
4143 }
4144 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004145
Alexander Duycka34bcff2010-08-19 13:39:20 +00004146 /* Enable fan failure interrupt */
4147 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004148 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004149
Don Skidmore2698b202011-04-13 07:01:52 +00004150 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004151 gpie |= IXGBE_SDP1_GPIEN;
4152 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004153 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004154
4155 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4156}
4157
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004158static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004159{
4160 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004161 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004162 u32 ctrl_ext;
4163
4164 ixgbe_get_hw_control(adapter);
4165 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004166
Auke Kok9a799d72007-09-15 14:07:45 -07004167 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4168 ixgbe_configure_msix(adapter);
4169 else
4170 ixgbe_configure_msi_and_legacy(adapter);
4171
Emil Tantilovec74a472012-09-20 03:33:56 +00004172 /* enable the optics for 82599 SFP+ fiber */
4173 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004174 hw->mac.ops.enable_tx_laser(hw);
4175
Auke Kok9a799d72007-09-15 14:07:45 -07004176 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004177 ixgbe_napi_enable_all(adapter);
4178
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004179 if (ixgbe_is_sfp(hw)) {
4180 ixgbe_sfp_link_config(adapter);
4181 } else {
4182 err = ixgbe_non_sfp_link_config(hw);
4183 if (err)
4184 e_err(probe, "link_config FAILED %d\n", err);
4185 }
4186
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004187 /* clear any pending interrupts, may auto mask */
4188 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004189 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004190
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004191 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004192 * If this adapter has a fan, check to see if we had a failure
4193 * before we enabled the interrupt.
4194 */
4195 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4196 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4197 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004198 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004199 }
4200
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004201 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004202 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004203
Auke Kok9a799d72007-09-15 14:07:45 -07004204 /* bring the link up in the watchdog, this could race with our first
4205 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004206 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4207 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004208 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004209
4210 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4211 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4212 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4213 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004214}
4215
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004216void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4217{
4218 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004219 /* put off any impending NetWatchDogTimeout */
4220 adapter->netdev->trans_start = jiffies;
4221
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004222 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004223 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004224 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004225 /*
4226 * If SR-IOV enabled then wait a bit before bringing the adapter
4227 * back up to give the VFs time to respond to the reset. The
4228 * two second wait is based upon the watchdog timer cycle in
4229 * the VF driver.
4230 */
4231 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4232 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004233 ixgbe_up(adapter);
4234 clear_bit(__IXGBE_RESETTING, &adapter->state);
4235}
4236
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004237void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004238{
4239 /* hardware has been reset, we need to reload some things */
4240 ixgbe_configure(adapter);
4241
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004242 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004243}
4244
4245void ixgbe_reset(struct ixgbe_adapter *adapter)
4246{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004247 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004248 int err;
4249
Alexander Duyck70864002011-04-27 09:13:56 +00004250 /* lock SFP init bit to prevent race conditions with the watchdog */
4251 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4252 usleep_range(1000, 2000);
4253
4254 /* clear all SFP and link config related flags while holding SFP_INIT */
4255 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4256 IXGBE_FLAG2_SFP_NEEDS_RESET);
4257 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4258
Don Skidmore8ca783a2009-05-26 20:40:47 -07004259 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004260 switch (err) {
4261 case 0:
4262 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004263 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004264 break;
4265 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004266 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004267 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004268 case IXGBE_ERR_EEPROM_VERSION:
4269 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004270 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004271 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004272 "your hardware. If you are experiencing problems "
4273 "please contact your Intel or hardware "
4274 "representative who provided you with this "
4275 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004276 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004277 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004278 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004279 }
Auke Kok9a799d72007-09-15 14:07:45 -07004280
Alexander Duyck70864002011-04-27 09:13:56 +00004281 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4282
Auke Kok9a799d72007-09-15 14:07:45 -07004283 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004284 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004285
4286 /* update SAN MAC vmdq pool selection */
4287 if (hw->mac.san_mac_rar_index)
4288 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004289
Jacob Keller1a71ab22012-08-25 03:54:19 +00004290 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
4291 ixgbe_ptp_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004292}
4293
Auke Kok9a799d72007-09-15 14:07:45 -07004294/**
4295 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004296 * @rx_ring: ring to free buffers from
4297 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004298static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004299{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004300 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004301 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004302 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004303
Alexander Duyck84418e32010-08-19 13:40:54 +00004304 /* ring already cleared, nothing to do */
4305 if (!rx_ring->rx_buffer_info)
4306 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004307
Alexander Duyck84418e32010-08-19 13:40:54 +00004308 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004309 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004310 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004311
Alexander Duyckf8003262012-03-03 02:35:52 +00004312 rx_buffer = &rx_ring->rx_buffer_info[i];
4313 if (rx_buffer->skb) {
4314 struct sk_buff *skb = rx_buffer->skb;
4315 if (IXGBE_CB(skb)->page_released) {
4316 dma_unmap_page(dev,
4317 IXGBE_CB(skb)->dma,
4318 ixgbe_rx_bufsz(rx_ring),
4319 DMA_FROM_DEVICE);
4320 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004321 }
4322 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004323 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004324 rx_buffer->skb = NULL;
4325 if (rx_buffer->dma)
4326 dma_unmap_page(dev, rx_buffer->dma,
4327 ixgbe_rx_pg_size(rx_ring),
4328 DMA_FROM_DEVICE);
4329 rx_buffer->dma = 0;
4330 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004331 __free_pages(rx_buffer->page,
4332 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004333 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004334 }
4335
4336 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4337 memset(rx_ring->rx_buffer_info, 0, size);
4338
4339 /* Zero out the descriptor ring */
4340 memset(rx_ring->desc, 0, rx_ring->size);
4341
Alexander Duyckf8003262012-03-03 02:35:52 +00004342 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004343 rx_ring->next_to_clean = 0;
4344 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004345}
4346
4347/**
4348 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004349 * @tx_ring: ring to be cleaned
4350 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004351static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004352{
4353 struct ixgbe_tx_buffer *tx_buffer_info;
4354 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004355 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004356
Alexander Duyck84418e32010-08-19 13:40:54 +00004357 /* ring already cleared, nothing to do */
4358 if (!tx_ring->tx_buffer_info)
4359 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004360
Alexander Duyck84418e32010-08-19 13:40:54 +00004361 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004362 for (i = 0; i < tx_ring->count; i++) {
4363 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004364 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004365 }
4366
John Fastabenddad8a3b2012-04-23 12:22:39 +00004367 netdev_tx_reset_queue(txring_txq(tx_ring));
4368
Auke Kok9a799d72007-09-15 14:07:45 -07004369 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4370 memset(tx_ring->tx_buffer_info, 0, size);
4371
4372 /* Zero out the descriptor ring */
4373 memset(tx_ring->desc, 0, tx_ring->size);
4374
4375 tx_ring->next_to_use = 0;
4376 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004377}
4378
4379/**
Auke Kok9a799d72007-09-15 14:07:45 -07004380 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4381 * @adapter: board private structure
4382 **/
4383static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4384{
4385 int i;
4386
4387 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004388 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004389}
4390
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004391/**
4392 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4393 * @adapter: board private structure
4394 **/
4395static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4396{
4397 int i;
4398
4399 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004400 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004401}
4402
Alexander Duycke4911d52011-05-11 07:18:52 +00004403static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4404{
Sasha Levinb67bfe02013-02-27 17:06:00 -08004405 struct hlist_node *node2;
Alexander Duycke4911d52011-05-11 07:18:52 +00004406 struct ixgbe_fdir_filter *filter;
4407
4408 spin_lock(&adapter->fdir_perfect_lock);
4409
Sasha Levinb67bfe02013-02-27 17:06:00 -08004410 hlist_for_each_entry_safe(filter, node2,
Alexander Duycke4911d52011-05-11 07:18:52 +00004411 &adapter->fdir_filter_list, fdir_node) {
4412 hlist_del(&filter->fdir_node);
4413 kfree(filter);
4414 }
4415 adapter->fdir_filter_count = 0;
4416
4417 spin_unlock(&adapter->fdir_perfect_lock);
4418}
4419
Auke Kok9a799d72007-09-15 14:07:45 -07004420void ixgbe_down(struct ixgbe_adapter *adapter)
4421{
4422 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004423 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004424 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004425 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004426
4427 /* signal that we are down to the interrupt handler */
4428 set_bit(__IXGBE_DOWN, &adapter->state);
4429
4430 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004431 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4432 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004433
Yi Zou2d39d572011-01-06 14:29:56 +00004434 /* disable all enabled rx queues */
4435 for (i = 0; i < adapter->num_rx_queues; i++)
4436 /* this call also flushes the previous write */
4437 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4438
Don Skidmore032b4322011-03-18 09:32:53 +00004439 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004440
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004441 netif_tx_stop_all_queues(netdev);
4442
Alexander Duyck70864002011-04-27 09:13:56 +00004443 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004444 netif_carrier_off(netdev);
4445 netif_tx_disable(netdev);
4446
4447 ixgbe_irq_disable(adapter);
4448
4449 ixgbe_napi_disable_all(adapter);
4450
Alexander Duyckd034acf2011-04-27 09:25:34 +00004451 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4452 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004453 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4454
4455 del_timer_sync(&adapter->service_timer);
4456
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004457 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004458 /* Clear EITR Select mapping */
4459 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4460
4461 /* Mark all the VFs as inactive */
4462 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004463 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004464
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004465 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004466 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004467
Auke Kok9a799d72007-09-15 14:07:45 -07004468 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004469 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004470 }
4471
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004472 /* disable transmits in the hardware now that interrupts are off */
4473 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004474 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004475 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004476 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004477
4478 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004479 switch (hw->mac.type) {
4480 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004481 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004482 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004483 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4484 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004485 break;
4486 default:
4487 break;
4488 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004489
Paul Larson6f4a0e42008-06-24 17:00:56 -07004490 if (!pci_channel_offline(adapter->pdev))
4491 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004492
Emil Tantilovec74a472012-09-20 03:33:56 +00004493 /* power down the optics for 82599 SFP+ fiber */
4494 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004495 hw->mac.ops.disable_tx_laser(hw);
4496
Auke Kok9a799d72007-09-15 14:07:45 -07004497 ixgbe_clean_all_tx_rings(adapter);
4498 ixgbe_clean_all_rx_rings(adapter);
4499
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004500#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004501 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004502 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004503#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004504}
4505
Auke Kok9a799d72007-09-15 14:07:45 -07004506/**
Auke Kok9a799d72007-09-15 14:07:45 -07004507 * ixgbe_tx_timeout - Respond to a Tx Hang
4508 * @netdev: network interface device structure
4509 **/
4510static void ixgbe_tx_timeout(struct net_device *netdev)
4511{
4512 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4513
4514 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004515 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004516}
4517
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004518/**
Auke Kok9a799d72007-09-15 14:07:45 -07004519 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4520 * @adapter: board private structure to initialize
4521 *
4522 * ixgbe_sw_init initializes the Adapter private data structure.
4523 * Fields are initialized based on PCI device information and
4524 * OS network device settings (MTU size).
4525 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05004526static int ixgbe_sw_init(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004527{
4528 struct ixgbe_hw *hw = &adapter->hw;
4529 struct pci_dev *pdev = adapter->pdev;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004530 unsigned int rss, fdir;
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004531 u32 fwsm;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004532#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004533 int j;
4534 struct tc_configuration *tc;
4535#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004536
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004537 /* PCI config space info */
4538
4539 hw->vendor_id = pdev->vendor;
4540 hw->device_id = pdev->device;
4541 hw->revision_id = pdev->revision;
4542 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4543 hw->subsystem_device_id = pdev->subsystem_device;
4544
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004545 /* Set common capability flags and settings */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004546 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004547 adapter->ring_feature[RING_F_RSS].limit = rss;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004548 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4549 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004550 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
4551 adapter->atr_sample_rate = 20;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00004552 fdir = min_t(int, IXGBE_MAX_FDIR_INDICES, num_online_cpus());
4553 adapter->ring_feature[RING_F_FDIR].limit = fdir;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004554 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
4555#ifdef CONFIG_IXGBE_DCA
4556 adapter->flags |= IXGBE_FLAG_DCA_CAPABLE;
4557#endif
4558#ifdef IXGBE_FCOE
4559 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4560 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4561#ifdef CONFIG_IXGBE_DCB
4562 /* Default traffic class to use for FCoE */
4563 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
4564#endif /* CONFIG_IXGBE_DCB */
4565#endif /* IXGBE_FCOE */
4566
4567 /* Set MAC specific capability flags and exceptions */
Alexander Duyckbd508172010-11-16 19:27:03 -08004568 switch (hw->mac.type) {
4569 case ixgbe_mac_82598EB:
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004570 adapter->flags2 &= ~IXGBE_FLAG2_RSC_CAPABLE;
4571 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
4572
Don Skidmorebf069c92009-05-07 10:39:54 +00004573 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4574 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004575
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004576 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Emil Tantilov8fc3bb62013-01-08 04:23:53 +00004577 adapter->ring_feature[RING_F_FDIR].limit = 0;
4578 adapter->atr_sample_rate = 0;
4579 adapter->fdir_pballoc = 0;
4580#ifdef IXGBE_FCOE
4581 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
4582 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4583#ifdef CONFIG_IXGBE_DCB
4584 adapter->fcoe.up = 0;
4585#endif /* IXGBE_DCB */
4586#endif /* IXGBE_FCOE */
4587 break;
4588 case ixgbe_mac_82599EB:
4589 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4590 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004591 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004592 case ixgbe_mac_X540:
Jacob Kellercb6d0f52012-12-04 06:03:14 +00004593 fwsm = IXGBE_READ_REG(hw, IXGBE_FWSM);
4594 if (fwsm & IXGBE_FWSM_TS_ENABLED)
4595 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyckbd508172010-11-16 19:27:03 -08004596 break;
4597 default:
4598 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004599 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004600
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004601#ifdef IXGBE_FCOE
4602 /* FCoE support exists, always init the FCoE lock */
4603 spin_lock_init(&adapter->fcoe.lock);
4604
4605#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004606 /* n-tuple support exists, always init our spinlock */
4607 spin_lock_init(&adapter->fdir_perfect_lock);
4608
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004609#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004610 switch (hw->mac.type) {
4611 case ixgbe_mac_X540:
4612 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4613 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4614 break;
4615 default:
4616 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4617 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4618 break;
4619 }
4620
Alexander Duyck2f90b862008-11-20 20:52:10 -08004621 /* Configure DCB traffic classes */
4622 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4623 tc = &adapter->dcb_cfg.tc_config[j];
4624 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4625 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4626 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4627 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4628 tc->dcb_pfc = pfc_disabled;
4629 }
John Fastabend4de2a022011-09-27 03:52:01 +00004630
4631 /* Initialize default user to priority mapping, UPx->TC0 */
4632 tc = &adapter->dcb_cfg.tc_config[0];
4633 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4634 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4635
Alexander Duyck2f90b862008-11-20 20:52:10 -08004636 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4637 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004638 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004639 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004640 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004641 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4642 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004643
4644#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004645
4646 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004647 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004648 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004649 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004650 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4651 hw->fc.send_xon = true;
Jacob Kellerdb2adc22012-10-24 07:26:02 +00004652 hw->fc.disable_fc_autoneg =
4653 (ixgbe_device_supports_autoneg_fc(hw) == 0) ? false : true;
Auke Kok9a799d72007-09-15 14:07:45 -07004654
Alexander Duyck99d74482012-05-09 08:09:25 +00004655#ifdef CONFIG_PCI_IOV
4656 /* assign number of SR-IOV VFs */
4657 if (hw->mac.type != ixgbe_mac_82598EB)
4658 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4659
4660#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004661 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004662 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004663 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004664
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004665 /* set default ring sizes */
4666 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4667 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4668
Alexander Duyckbd198052011-06-11 01:45:08 +00004669 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004670 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004671
Auke Kok9a799d72007-09-15 14:07:45 -07004672 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004673 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004674 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004675 return -EIO;
4676 }
4677
Auke Kok9a799d72007-09-15 14:07:45 -07004678 set_bit(__IXGBE_DOWN, &adapter->state);
4679
4680 return 0;
4681}
4682
4683/**
4684 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004685 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004686 *
4687 * Return 0 on success, negative on failure
4688 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004689int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004690{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004691 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004692 int orig_node = dev_to_node(dev);
4693 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004694 int size;
4695
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004696 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004697
4698 if (tx_ring->q_vector)
4699 numa_node = tx_ring->q_vector->numa_node;
4700
4701 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004702 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004703 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004704 if (!tx_ring->tx_buffer_info)
4705 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004706
4707 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004708 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004709 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004710
Alexander Duyckde88eee2012-02-08 07:49:59 +00004711 set_dev_node(dev, numa_node);
4712 tx_ring->desc = dma_alloc_coherent(dev,
4713 tx_ring->size,
4714 &tx_ring->dma,
4715 GFP_KERNEL);
4716 set_dev_node(dev, orig_node);
4717 if (!tx_ring->desc)
4718 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4719 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004720 if (!tx_ring->desc)
4721 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004722
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004723 tx_ring->next_to_use = 0;
4724 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004725 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004726
4727err:
4728 vfree(tx_ring->tx_buffer_info);
4729 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004730 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004731 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004732}
4733
4734/**
Alexander Duyck69888672008-09-11 20:05:39 -07004735 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4736 * @adapter: board private structure
4737 *
4738 * If this function returns with an error, then it's possible one or
4739 * more of the rings is populated (while the rest are not). It is the
4740 * callers duty to clean those orphaned rings.
4741 *
4742 * Return 0 on success, negative on failure
4743 **/
4744static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4745{
4746 int i, err = 0;
4747
4748 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004749 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004750 if (!err)
4751 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004752
Emil Tantilov396e7992010-07-01 20:05:12 +00004753 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004754 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004755 }
4756
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004757 return 0;
4758err_setup_tx:
4759 /* rewind the index freeing the rings as we go */
4760 while (i--)
4761 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004762 return err;
4763}
4764
4765/**
Auke Kok9a799d72007-09-15 14:07:45 -07004766 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004767 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004768 *
4769 * Returns 0 on success, negative on failure
4770 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004771int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004772{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004773 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004774 int orig_node = dev_to_node(dev);
4775 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004776 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004777
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004778 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004779
4780 if (rx_ring->q_vector)
4781 numa_node = rx_ring->q_vector->numa_node;
4782
4783 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004784 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004785 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004786 if (!rx_ring->rx_buffer_info)
4787 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004788
Auke Kok9a799d72007-09-15 14:07:45 -07004789 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004790 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4791 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004792
Alexander Duyckde88eee2012-02-08 07:49:59 +00004793 set_dev_node(dev, numa_node);
4794 rx_ring->desc = dma_alloc_coherent(dev,
4795 rx_ring->size,
4796 &rx_ring->dma,
4797 GFP_KERNEL);
4798 set_dev_node(dev, orig_node);
4799 if (!rx_ring->desc)
4800 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4801 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004802 if (!rx_ring->desc)
4803 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004804
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004805 rx_ring->next_to_clean = 0;
4806 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004807
4808 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004809err:
4810 vfree(rx_ring->rx_buffer_info);
4811 rx_ring->rx_buffer_info = NULL;
4812 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004813 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004814}
4815
4816/**
Alexander Duyck69888672008-09-11 20:05:39 -07004817 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4818 * @adapter: board private structure
4819 *
4820 * If this function returns with an error, then it's possible one or
4821 * more of the rings is populated (while the rest are not). It is the
4822 * callers duty to clean those orphaned rings.
4823 *
4824 * Return 0 on success, negative on failure
4825 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004826static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4827{
4828 int i, err = 0;
4829
4830 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004831 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004832 if (!err)
4833 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004834
Emil Tantilov396e7992010-07-01 20:05:12 +00004835 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004836 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07004837 }
4838
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004839#ifdef IXGBE_FCOE
4840 err = ixgbe_setup_fcoe_ddp_resources(adapter);
4841 if (!err)
4842#endif
4843 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004844err_setup_rx:
4845 /* rewind the index freeing the rings as we go */
4846 while (i--)
4847 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004848 return err;
4849}
4850
4851/**
Auke Kok9a799d72007-09-15 14:07:45 -07004852 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004853 * @tx_ring: Tx descriptor ring for a specific queue
4854 *
4855 * Free all transmit software resources
4856 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004857void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004858{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004859 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004860
4861 vfree(tx_ring->tx_buffer_info);
4862 tx_ring->tx_buffer_info = NULL;
4863
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004864 /* if not set, then don't free */
4865 if (!tx_ring->desc)
4866 return;
4867
4868 dma_free_coherent(tx_ring->dev, tx_ring->size,
4869 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004870
4871 tx_ring->desc = NULL;
4872}
4873
4874/**
4875 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4876 * @adapter: board private structure
4877 *
4878 * Free all transmit software resources
4879 **/
4880static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4881{
4882 int i;
4883
4884 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004885 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004886 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004887}
4888
4889/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004890 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004891 * @rx_ring: ring to clean the resources from
4892 *
4893 * Free all receive software resources
4894 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004895void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004896{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004897 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004898
4899 vfree(rx_ring->rx_buffer_info);
4900 rx_ring->rx_buffer_info = NULL;
4901
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004902 /* if not set, then don't free */
4903 if (!rx_ring->desc)
4904 return;
4905
4906 dma_free_coherent(rx_ring->dev, rx_ring->size,
4907 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004908
4909 rx_ring->desc = NULL;
4910}
4911
4912/**
4913 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4914 * @adapter: board private structure
4915 *
4916 * Free all receive software resources
4917 **/
4918static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4919{
4920 int i;
4921
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004922#ifdef IXGBE_FCOE
4923 ixgbe_free_fcoe_ddp_resources(adapter);
4924
4925#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004926 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004927 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004928 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004929}
4930
4931/**
Auke Kok9a799d72007-09-15 14:07:45 -07004932 * ixgbe_change_mtu - Change the Maximum Transfer Unit
4933 * @netdev: network interface device structure
4934 * @new_mtu: new value for maximum frame size
4935 *
4936 * Returns 0 on success, negative on failure
4937 **/
4938static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
4939{
4940 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4941 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
4942
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07004943 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00004944 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
4945 return -EINVAL;
4946
4947 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00004948 * For 82599EB we cannot allow legacy VFs to enable their receive
4949 * paths when MTU greater than 1500 is configured. So display a
4950 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00004951 */
4952 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
4953 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
Alexander Duyckc5604512013-01-09 08:50:42 +00004954 (max_frame > (ETH_FRAME_LEN + ETH_FCS_LEN)))
Alexander Duyck872844d2012-08-15 02:10:43 +00004955 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004956
Emil Tantilov396e7992010-07-01 20:05:12 +00004957 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00004958
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004959 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07004960 netdev->mtu = new_mtu;
4961
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004962 if (netif_running(netdev))
4963 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004964
4965 return 0;
4966}
4967
4968/**
4969 * ixgbe_open - Called when a network interface is made active
4970 * @netdev: network interface device structure
4971 *
4972 * Returns 0 on success, negative value on failure
4973 *
4974 * The open entry point is called when a network interface is made
4975 * active by the system (IFF_UP). At this point all resources needed
4976 * for transmit and receive operations are allocated, the interrupt
4977 * handler is registered with the OS, the watchdog timer is started,
4978 * and the stack is notified that the interface is ready.
4979 **/
4980static int ixgbe_open(struct net_device *netdev)
4981{
4982 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4983 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07004984
Auke Kok4bebfaa2008-02-11 09:26:01 -08004985 /* disallow open during test */
4986 if (test_bit(__IXGBE_TESTING, &adapter->state))
4987 return -EBUSY;
4988
Jesse Brandeburg54386462009-04-17 20:44:27 +00004989 netif_carrier_off(netdev);
4990
Auke Kok9a799d72007-09-15 14:07:45 -07004991 /* allocate transmit descriptors */
4992 err = ixgbe_setup_all_tx_resources(adapter);
4993 if (err)
4994 goto err_setup_tx;
4995
Auke Kok9a799d72007-09-15 14:07:45 -07004996 /* allocate receive descriptors */
4997 err = ixgbe_setup_all_rx_resources(adapter);
4998 if (err)
4999 goto err_setup_rx;
5000
5001 ixgbe_configure(adapter);
5002
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005003 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005004 if (err)
5005 goto err_req_irq;
5006
Alexander Duyckac802f52012-07-12 05:52:53 +00005007 /* Notify the stack of the actual queue counts. */
5008 err = netif_set_real_num_tx_queues(netdev,
5009 adapter->num_rx_pools > 1 ? 1 :
5010 adapter->num_tx_queues);
5011 if (err)
5012 goto err_set_queues;
5013
5014
5015 err = netif_set_real_num_rx_queues(netdev,
5016 adapter->num_rx_pools > 1 ? 1 :
5017 adapter->num_rx_queues);
5018 if (err)
5019 goto err_set_queues;
5020
Jacob Keller1a71ab22012-08-25 03:54:19 +00005021 ixgbe_ptp_init(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005022
Alexander Duyckc7ccde02011-07-21 00:40:40 +00005023 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005024
5025 return 0;
5026
Alexander Duyckac802f52012-07-12 05:52:53 +00005027err_set_queues:
5028 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005029err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005030 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005031err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005032 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00005033err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07005034 ixgbe_reset(adapter);
5035
5036 return err;
5037}
5038
5039/**
5040 * ixgbe_close - Disables a network interface
5041 * @netdev: network interface device structure
5042 *
5043 * Returns 0, this is not allowed to fail
5044 *
5045 * The close entry point is called when an interface is de-activated
5046 * by the OS. The hardware is still under the drivers control, but
5047 * needs to be disabled. A global MAC reset is issued to stop the
5048 * hardware, and all transmit and receive resources are freed.
5049 **/
5050static int ixgbe_close(struct net_device *netdev)
5051{
5052 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005053
Jacob Keller1a71ab22012-08-25 03:54:19 +00005054 ixgbe_ptp_stop(adapter);
Jacob Keller1a71ab22012-08-25 03:54:19 +00005055
Auke Kok9a799d72007-09-15 14:07:45 -07005056 ixgbe_down(adapter);
5057 ixgbe_free_irq(adapter);
5058
Alexander Duycke4911d52011-05-11 07:18:52 +00005059 ixgbe_fdir_filter_exit(adapter);
5060
Auke Kok9a799d72007-09-15 14:07:45 -07005061 ixgbe_free_all_tx_resources(adapter);
5062 ixgbe_free_all_rx_resources(adapter);
5063
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005064 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005065
5066 return 0;
5067}
5068
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005069#ifdef CONFIG_PM
5070static int ixgbe_resume(struct pci_dev *pdev)
5071{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005072 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5073 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005074 u32 err;
5075
5076 pci_set_power_state(pdev, PCI_D0);
5077 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005078 /*
5079 * pci_restore_state clears dev->state_saved so call
5080 * pci_save_state to restore it.
5081 */
5082 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005083
5084 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005085 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005086 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005087 return err;
5088 }
5089 pci_set_master(pdev);
5090
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005091 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005092
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005093 ixgbe_reset(adapter);
5094
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005095 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5096
Alexander Duyckac802f52012-07-12 05:52:53 +00005097 rtnl_lock();
5098 err = ixgbe_init_interrupt_scheme(adapter);
5099 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005100 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005101
5102 rtnl_unlock();
5103
5104 if (err)
5105 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005106
5107 netif_device_attach(netdev);
5108
5109 return 0;
5110}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005111#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005112
5113static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005114{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005115 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5116 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005117 struct ixgbe_hw *hw = &adapter->hw;
5118 u32 ctrl, fctrl;
5119 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005120#ifdef CONFIG_PM
5121 int retval = 0;
5122#endif
5123
5124 netif_device_detach(netdev);
5125
akepner499ab5c2013-03-13 14:54:58 +00005126 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005127 if (netif_running(netdev)) {
5128 ixgbe_down(adapter);
5129 ixgbe_free_irq(adapter);
5130 ixgbe_free_all_tx_resources(adapter);
5131 ixgbe_free_all_rx_resources(adapter);
5132 }
akepner499ab5c2013-03-13 14:54:58 +00005133 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005134
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005135 ixgbe_clear_interrupt_scheme(adapter);
5136
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005137#ifdef CONFIG_PM
5138 retval = pci_save_state(pdev);
5139 if (retval)
5140 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005141
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005142#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005143 if (wufc) {
5144 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005145
Emil Tantilovec74a472012-09-20 03:33:56 +00005146 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5147 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005148 hw->mac.ops.enable_tx_laser(hw);
5149
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005150 /* turn on all-multi mode if wake on multicast is enabled */
5151 if (wufc & IXGBE_WUFC_MC) {
5152 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5153 fctrl |= IXGBE_FCTRL_MPE;
5154 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5155 }
5156
5157 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5158 ctrl |= IXGBE_CTRL_GIO_DIS;
5159 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5160
5161 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5162 } else {
5163 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5164 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5165 }
5166
Alexander Duyckbd508172010-11-16 19:27:03 -08005167 switch (hw->mac.type) {
5168 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005169 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005170 break;
5171 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005172 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005173 pci_wake_from_d3(pdev, !!wufc);
5174 break;
5175 default:
5176 break;
5177 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005178
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005179 *enable_wake = !!wufc;
5180
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005181 ixgbe_release_hw_control(adapter);
5182
5183 pci_disable_device(pdev);
5184
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005185 return 0;
5186}
5187
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005188#ifdef CONFIG_PM
5189static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5190{
5191 int retval;
5192 bool wake;
5193
5194 retval = __ixgbe_shutdown(pdev, &wake);
5195 if (retval)
5196 return retval;
5197
5198 if (wake) {
5199 pci_prepare_to_sleep(pdev);
5200 } else {
5201 pci_wake_from_d3(pdev, false);
5202 pci_set_power_state(pdev, PCI_D3hot);
5203 }
5204
5205 return 0;
5206}
5207#endif /* CONFIG_PM */
5208
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005209static void ixgbe_shutdown(struct pci_dev *pdev)
5210{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005211 bool wake;
5212
5213 __ixgbe_shutdown(pdev, &wake);
5214
5215 if (system_state == SYSTEM_POWER_OFF) {
5216 pci_wake_from_d3(pdev, wake);
5217 pci_set_power_state(pdev, PCI_D3hot);
5218 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005219}
5220
5221/**
Auke Kok9a799d72007-09-15 14:07:45 -07005222 * ixgbe_update_stats - Update the board statistics counters.
5223 * @adapter: board private structure
5224 **/
5225void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5226{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005227 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005228 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005229 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005230 u64 total_mpc = 0;
5231 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005232 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5233 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005234 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005235
Don Skidmored08935c2010-06-11 13:20:29 +00005236 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5237 test_bit(__IXGBE_RESETTING, &adapter->state))
5238 return;
5239
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005240 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005241 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005242 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005243 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005244 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5245 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005246 }
5247 adapter->rsc_total_count = rsc_count;
5248 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005249 }
5250
Alexander Duyck5b7da512010-11-16 19:26:50 -08005251 for (i = 0; i < adapter->num_rx_queues; i++) {
5252 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5253 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5254 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5255 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005256 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005257 bytes += rx_ring->stats.bytes;
5258 packets += rx_ring->stats.packets;
5259 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005260 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005261 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5262 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005263 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005264 netdev->stats.rx_bytes = bytes;
5265 netdev->stats.rx_packets = packets;
5266
5267 bytes = 0;
5268 packets = 0;
5269 /* gather some stats to the adapter struct that are per queue */
5270 for (i = 0; i < adapter->num_tx_queues; i++) {
5271 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5272 restart_queue += tx_ring->tx_stats.restart_queue;
5273 tx_busy += tx_ring->tx_stats.tx_busy;
5274 bytes += tx_ring->stats.bytes;
5275 packets += tx_ring->stats.packets;
5276 }
5277 adapter->restart_queue = restart_queue;
5278 adapter->tx_busy = tx_busy;
5279 netdev->stats.tx_bytes = bytes;
5280 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005281
Joe Perches7ca647b2010-09-07 21:35:40 +00005282 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005283
5284 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005285 for (i = 0; i < 8; i++) {
5286 /* for packet buffers not used, the register should read 0 */
5287 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5288 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005289 hwstats->mpc[i] += mpc;
5290 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005291 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5292 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005293 switch (hw->mac.type) {
5294 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005295 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5296 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5297 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005298 hwstats->pxonrxc[i] +=
5299 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005300 break;
5301 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005302 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005303 hwstats->pxonrxc[i] +=
5304 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005305 break;
5306 default:
5307 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005308 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005309 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005310
5311 /*16 register reads */
5312 for (i = 0; i < 16; i++) {
5313 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5314 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5315 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5316 (hw->mac.type == ixgbe_mac_X540)) {
5317 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5318 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5319 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5320 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5321 }
5322 }
5323
Joe Perches7ca647b2010-09-07 21:35:40 +00005324 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005325 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005326 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005327
John Fastabendc84d3242010-11-16 19:27:12 -08005328 ixgbe_update_xoff_received(adapter);
5329
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005330 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005331 switch (hw->mac.type) {
5332 case ixgbe_mac_82598EB:
5333 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005334 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5335 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5336 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5337 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005338 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005339 /* OS2BMC stats are X540 only*/
5340 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5341 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5342 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5343 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5344 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005345 for (i = 0; i < 16; i++)
5346 adapter->hw_rx_no_dma_resources +=
5347 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005348 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005349 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005350 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005351 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005352 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005353 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005354 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005355 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5356 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005357#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005358 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5359 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5360 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5361 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5362 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5363 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005364 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005365 if (adapter->fcoe.ddp_pool) {
5366 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5367 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5368 unsigned int cpu;
5369 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005370 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005371 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5372 noddp += ddp_pool->noddp;
5373 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005374 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005375 hwstats->fcoe_noddp = noddp;
5376 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005377 }
Yi Zou6d455222009-05-13 13:12:16 +00005378#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005379 break;
5380 default:
5381 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005382 }
Auke Kok9a799d72007-09-15 14:07:45 -07005383 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005384 hwstats->bprc += bprc;
5385 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005386 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005387 hwstats->mprc -= bprc;
5388 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5389 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5390 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5391 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5392 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5393 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5394 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5395 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005396 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005397 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005398 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005399 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005400 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5401 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005402 /*
5403 * 82598 errata - tx of flow control packets is included in tx counters
5404 */
5405 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005406 hwstats->gptc -= xon_off_tot;
5407 hwstats->mptc -= xon_off_tot;
5408 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5409 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5410 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5411 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5412 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5413 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5414 hwstats->ptc64 -= xon_off_tot;
5415 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5416 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5417 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5418 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5419 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5420 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005421
5422 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005423 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005424
5425 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005426 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005427 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005428 netdev->stats.rx_length_errors = hwstats->rlec;
5429 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005430 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005431}
5432
5433/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005434 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005435 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005436 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005437static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005438{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005439 struct ixgbe_hw *hw = &adapter->hw;
5440 int i;
5441
Alexander Duyckd034acf2011-04-27 09:25:34 +00005442 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5443 return;
5444
5445 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5446
5447 /* if interface is down do nothing */
5448 if (test_bit(__IXGBE_DOWN, &adapter->state))
5449 return;
5450
5451 /* do nothing if we are not using signature filters */
5452 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5453 return;
5454
5455 adapter->fdir_overflow++;
5456
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005457 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5458 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005459 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005460 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005461 /* re-enable flow director interrupts */
5462 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005463 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005464 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005465 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005466 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005467}
5468
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005469/**
5470 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005471 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005472 *
5473 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005474 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005475 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005476 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005477 */
5478static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5479{
Auke Kok9a799d72007-09-15 14:07:45 -07005480 struct ixgbe_hw *hw = &adapter->hw;
5481 u64 eics = 0;
5482 int i;
5483
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005484 /* If we're down or resetting, just bail */
5485 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5486 test_bit(__IXGBE_RESETTING, &adapter->state))
5487 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005488
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005489 /* Force detection of hung controller */
5490 if (netif_carrier_ok(adapter->netdev)) {
5491 for (i = 0; i < adapter->num_tx_queues; i++)
5492 set_check_for_tx_hang(adapter->tx_ring[i]);
5493 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005494
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005495 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005496 /*
5497 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005498 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005499 * would set *both* EIMS and EICS for any bit in EIAM
5500 */
5501 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5502 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005503 } else {
5504 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005505 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005506 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005507 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005508 eics |= ((u64)1 << i);
5509 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005510 }
5511
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005512 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005513 ixgbe_irq_rearm_queues(adapter, eics);
5514
Alexander Duyckfe49f042009-06-04 16:00:09 +00005515}
5516
5517/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005518 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005519 * @adapter: pointer to the device adapter structure
5520 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005521 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005522static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005523{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005524 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005525 u32 link_speed = adapter->link_speed;
5526 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005527 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005528
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005529 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5530 return;
5531
5532 if (hw->mac.ops.check_link) {
5533 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005534 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005535 /* always assume link is up, if no check link function */
5536 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5537 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005538 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005539
5540 if (adapter->ixgbe_ieee_pfc)
5541 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5542
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005543 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005544 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005545 ixgbe_set_rx_drop_en(adapter);
5546 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005547
5548 if (link_up ||
5549 time_after(jiffies, (adapter->link_check_timeout +
5550 IXGBE_TRY_LINK_TIMEOUT))) {
5551 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5552 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5553 IXGBE_WRITE_FLUSH(hw);
5554 }
5555
5556 adapter->link_up = link_up;
5557 adapter->link_speed = link_speed;
5558}
5559
Alexander Duyck107d3012012-10-02 00:17:03 +00005560static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5561{
5562#ifdef CONFIG_IXGBE_DCB
5563 struct net_device *netdev = adapter->netdev;
5564 struct dcb_app app = {
5565 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5566 .protocol = 0,
5567 };
5568 u8 up = 0;
5569
5570 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5571 up = dcb_ieee_getapp_mask(netdev, &app);
5572
5573 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5574#endif
5575}
5576
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005577/**
5578 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5579 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005580 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005581 **/
5582static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5583{
5584 struct net_device *netdev = adapter->netdev;
5585 struct ixgbe_hw *hw = &adapter->hw;
5586 u32 link_speed = adapter->link_speed;
5587 bool flow_rx, flow_tx;
5588
5589 /* only continue if link was previously down */
5590 if (netif_carrier_ok(netdev))
5591 return;
5592
5593 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5594
5595 switch (hw->mac.type) {
5596 case ixgbe_mac_82598EB: {
5597 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5598 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5599 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5600 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5601 }
5602 break;
5603 case ixgbe_mac_X540:
5604 case ixgbe_mac_82599EB: {
5605 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5606 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5607 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5608 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5609 }
5610 break;
5611 default:
5612 flow_tx = false;
5613 flow_rx = false;
5614 break;
5615 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005616
Jacob Keller6cb562d2012-12-05 07:24:41 +00005617 adapter->last_rx_ptp_check = jiffies;
5618
Jacob Keller1a71ab22012-08-25 03:54:19 +00005619 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5620 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005621
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005622 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5623 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5624 "10 Gbps" :
5625 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5626 "1 Gbps" :
5627 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5628 "100 Mbps" :
5629 "unknown speed"))),
5630 ((flow_rx && flow_tx) ? "RX/TX" :
5631 (flow_rx ? "RX" :
5632 (flow_tx ? "TX" : "None"))));
5633
5634 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005635 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005636
Alexander Duyck107d3012012-10-02 00:17:03 +00005637 /* update the default user priority for VFs */
5638 ixgbe_update_default_up(adapter);
5639
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005640 /* ping all the active vfs to let them know link has changed */
5641 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005642}
5643
5644/**
5645 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5646 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005647 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005648 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005649static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005650{
5651 struct net_device *netdev = adapter->netdev;
5652 struct ixgbe_hw *hw = &adapter->hw;
5653
5654 adapter->link_up = false;
5655 adapter->link_speed = 0;
5656
5657 /* only continue if link was up previously */
5658 if (!netif_carrier_ok(netdev))
5659 return;
5660
5661 /* poll for SFP+ cable when link is down */
5662 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5663 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5664
Jacob Keller1a71ab22012-08-25 03:54:19 +00005665 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5666 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005667
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005668 e_info(drv, "NIC Link is Down\n");
5669 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005670
5671 /* ping all the active vfs to let them know link has changed */
5672 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005673}
5674
5675/**
5676 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005677 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005678 **/
5679static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5680{
5681 int i;
5682 int some_tx_pending = 0;
5683
5684 if (!netif_carrier_ok(adapter->netdev)) {
5685 for (i = 0; i < adapter->num_tx_queues; i++) {
5686 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5687 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5688 some_tx_pending = 1;
5689 break;
5690 }
5691 }
5692
5693 if (some_tx_pending) {
5694 /* We've lost link, so the controller stops DMA,
5695 * but we've got queued Tx work that's never going
5696 * to get done, so reset controller to flush Tx.
5697 * (Do the reset outside of interrupt context).
5698 */
Jacob Keller12ff3f32012-12-01 07:57:17 +00005699 e_warn(drv, "initiating reset to clear Tx work after link loss\n");
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005700 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005701 }
5702 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005703}
5704
Greg Rosea985b6c32010-11-18 03:02:52 +00005705static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5706{
5707 u32 ssvpc;
5708
Greg Rose0584d992012-08-08 00:00:58 +00005709 /* Do not perform spoof check for 82598 or if not in IOV mode */
5710 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5711 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00005712 return;
5713
5714 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5715
5716 /*
5717 * ssvpc register is cleared on read, if zero then no
5718 * spoofed packets in the last interval.
5719 */
5720 if (!ssvpc)
5721 return;
5722
Emil Tantilovd6ea0752012-08-08 06:28:37 +00005723 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00005724}
5725
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005726/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005727 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005728 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005729 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005730static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005731{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005732 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005733 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5734 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005735 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005736
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005737 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005738
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005739 if (adapter->link_up)
5740 ixgbe_watchdog_link_is_up(adapter);
5741 else
5742 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005743
Greg Rosea985b6c32010-11-18 03:02:52 +00005744 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005745 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005746
5747 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005748}
5749
Alexander Duyck70864002011-04-27 09:13:56 +00005750/**
5751 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005752 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005753 **/
5754static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5755{
5756 struct ixgbe_hw *hw = &adapter->hw;
5757 s32 err;
5758
5759 /* not searching for SFP so there is nothing to do here */
5760 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5761 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5762 return;
5763
Aurélien Guillaume71858ac2013-01-17 06:55:24 +00005764 /* concurent i2c reads are not supported */
5765 if (test_bit(__IXGBE_READ_I2C, &adapter->state))
5766 return;
5767
Alexander Duyck70864002011-04-27 09:13:56 +00005768 /* someone else is in init, wait until next service event */
5769 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5770 return;
5771
5772 err = hw->phy.ops.identify_sfp(hw);
5773 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5774 goto sfp_out;
5775
5776 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5777 /* If no cable is present, then we need to reset
5778 * the next time we find a good cable. */
5779 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5780 }
5781
5782 /* exit on error */
5783 if (err)
5784 goto sfp_out;
5785
5786 /* exit if reset not needed */
5787 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5788 goto sfp_out;
5789
5790 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5791
5792 /*
5793 * A module may be identified correctly, but the EEPROM may not have
5794 * support for that module. setup_sfp() will fail in that case, so
5795 * we should not allow that module to load.
5796 */
5797 if (hw->mac.type == ixgbe_mac_82598EB)
5798 err = hw->phy.ops.reset(hw);
5799 else
5800 err = hw->mac.ops.setup_sfp(hw);
5801
5802 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5803 goto sfp_out;
5804
5805 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5806 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5807
5808sfp_out:
5809 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5810
5811 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5812 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5813 e_dev_err("failed to initialize because an unsupported "
5814 "SFP+ module type was detected.\n");
5815 e_dev_err("Reload the driver after installing a "
5816 "supported module.\n");
5817 unregister_netdev(adapter->netdev);
5818 }
5819}
5820
5821/**
5822 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005823 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005824 **/
5825static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5826{
5827 struct ixgbe_hw *hw = &adapter->hw;
Josh Hay3d292262012-12-15 03:28:19 +00005828 u32 speed;
5829 bool autoneg = false;
Alexander Duyck70864002011-04-27 09:13:56 +00005830
5831 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5832 return;
5833
5834 /* someone else is in init, wait until next service event */
5835 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5836 return;
5837
5838 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5839
Josh Hay3d292262012-12-15 03:28:19 +00005840 speed = hw->phy.autoneg_advertised;
5841 if ((!speed) && (hw->mac.ops.get_link_capabilities))
5842 hw->mac.ops.get_link_capabilities(hw, &speed, &autoneg);
Alexander Duyck70864002011-04-27 09:13:56 +00005843 if (hw->mac.ops.setup_link)
Josh Hayfd0326f2012-12-15 03:28:30 +00005844 hw->mac.ops.setup_link(hw, speed, true);
Alexander Duyck70864002011-04-27 09:13:56 +00005845
5846 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5847 adapter->link_check_timeout = jiffies;
5848 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5849}
5850
Greg Rose83c61fa2011-09-07 05:59:35 +00005851#ifdef CONFIG_PCI_IOV
5852static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5853{
5854 int vf;
5855 struct ixgbe_hw *hw = &adapter->hw;
5856 struct net_device *netdev = adapter->netdev;
5857 u32 gpc;
5858 u32 ciaa, ciad;
5859
5860 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5861 if (gpc) /* If incrementing then no need for the check below */
5862 return;
5863 /*
5864 * Check to see if a bad DMA write target from an errant or
5865 * malicious VF has caused a PCIe error. If so then we can
5866 * issue a VFLR to the offending VF(s) and then resume without
5867 * requesting a full slot reset.
5868 */
5869
5870 for (vf = 0; vf < adapter->num_vfs; vf++) {
5871 ciaa = (vf << 16) | 0x80000000;
5872 /* 32 bit read so align, we really want status at offset 6 */
5873 ciaa |= PCI_COMMAND;
5874 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5875 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5876 ciaa &= 0x7FFFFFFF;
5877 /* disable debug mode asap after reading data */
5878 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5879 /* Get the upper 16 bits which will be the PCI status reg */
5880 ciad >>= 16;
5881 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5882 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5883 /* Issue VFLR */
5884 ciaa = (vf << 16) | 0x80000000;
5885 ciaa |= 0xA8;
5886 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5887 ciad = 0x00008000; /* VFLR */
5888 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5889 ciaa &= 0x7FFFFFFF;
5890 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5891 }
5892 }
5893}
5894
5895#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005896/**
5897 * ixgbe_service_timer - Timer Call-back
5898 * @data: pointer to adapter cast into an unsigned long
5899 **/
5900static void ixgbe_service_timer(unsigned long data)
5901{
5902 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5903 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005904 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005905
5906 /* poll faster when waiting for link */
5907 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5908 next_event_offset = HZ / 10;
5909 else
5910 next_event_offset = HZ * 2;
5911
Greg Rose83c61fa2011-09-07 05:59:35 +00005912#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005913 /*
5914 * don't bother with SR-IOV VF DMA hang check if there are
5915 * no VFs or the link is down
5916 */
5917 if (!adapter->num_vfs ||
5918 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5919 goto normal_timer_service;
5920
5921 /* If we have VFs allocated then we must check for DMA hangs */
5922 ixgbe_check_for_bad_vf(adapter);
5923 next_event_offset = HZ / 50;
5924 adapter->timer_event_accumulator++;
5925
5926 if (adapter->timer_event_accumulator >= 100)
5927 adapter->timer_event_accumulator = 0;
5928 else
5929 ready = false;
5930
5931normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005932#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005933 /* Reset the timer */
5934 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5935
Greg Rose83c61fa2011-09-07 05:59:35 +00005936 if (ready)
5937 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005938}
5939
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005940static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5941{
5942 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5943 return;
5944
5945 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5946
5947 /* If we're already down or resetting, just bail */
5948 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5949 test_bit(__IXGBE_RESETTING, &adapter->state))
5950 return;
5951
5952 ixgbe_dump(adapter);
5953 netdev_err(adapter->netdev, "Reset adapter\n");
5954 adapter->tx_timeout_count++;
5955
5956 ixgbe_reinit_locked(adapter);
5957}
5958
Alexander Duyck70864002011-04-27 09:13:56 +00005959/**
5960 * ixgbe_service_task - manages and runs subtasks
5961 * @work: pointer to work_struct containing our data
5962 **/
5963static void ixgbe_service_task(struct work_struct *work)
5964{
5965 struct ixgbe_adapter *adapter = container_of(work,
5966 struct ixgbe_adapter,
5967 service_task);
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005968 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005969 ixgbe_sfp_detection_subtask(adapter);
5970 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005971 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005972 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005973 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005974 ixgbe_check_hang_subtask(adapter);
Jacob Keller891dc082012-12-05 07:24:46 +00005975
5976 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED) {
5977 ixgbe_ptp_overflow_check(adapter);
5978 ixgbe_ptp_rx_hang(adapter);
5979 }
Alexander Duyck70864002011-04-27 09:13:56 +00005980
5981 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005982}
5983
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005984static int ixgbe_tso(struct ixgbe_ring *tx_ring,
5985 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005986 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00005987{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005988 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005989 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005990 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005991
Alexander Duyck8f4fbb92012-10-30 06:01:40 +00005992 if (skb->ip_summed != CHECKSUM_PARTIAL)
5993 return 0;
5994
Alexander Duyck897ab152011-05-27 05:31:47 +00005995 if (!skb_is_gso(skb))
5996 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005997
Alexander Duyck897ab152011-05-27 05:31:47 +00005998 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005999 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00006000 if (err)
6001 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006002 }
6003
Alexander Duyck897ab152011-05-27 05:31:47 +00006004 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6005 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6006
Alexander Duyck244e27a2012-02-08 07:51:11 +00006007 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006008 struct iphdr *iph = ip_hdr(skb);
6009 iph->tot_len = 0;
6010 iph->check = 0;
6011 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6012 iph->daddr, 0,
6013 IPPROTO_TCP,
6014 0);
6015 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006016 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6017 IXGBE_TX_FLAGS_CSUM |
6018 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00006019 } else if (skb_is_gso_v6(skb)) {
6020 ipv6_hdr(skb)->payload_len = 0;
6021 tcp_hdr(skb)->check =
6022 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6023 &ipv6_hdr(skb)->daddr,
6024 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00006025 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
6026 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00006027 }
6028
Alexander Duyck091a6242012-02-08 07:51:01 +00006029 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00006030 l4len = tcp_hdrlen(skb);
6031 *hdr_len = skb_transport_offset(skb) + l4len;
6032
Alexander Duyck091a6242012-02-08 07:51:01 +00006033 /* update gso size and bytecount with header size */
6034 first->gso_segs = skb_shinfo(skb)->gso_segs;
6035 first->bytecount += (first->gso_segs - 1) * *hdr_len;
6036
Alexander Duyckc44f5f52012-10-30 06:01:45 +00006037 /* mss_l4len_id: use 0 as index for TSO */
Alexander Duyck897ab152011-05-27 05:31:47 +00006038 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6039 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
Alexander Duyck897ab152011-05-27 05:31:47 +00006040
6041 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6042 vlan_macip_lens = skb_network_header_len(skb);
6043 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006044 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006045
6046 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006047 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00006048
6049 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006050}
6051
Alexander Duyck244e27a2012-02-08 07:51:11 +00006052static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
6053 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07006054{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006055 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00006056 u32 vlan_macip_lens = 0;
6057 u32 mss_l4len_idx = 0;
6058 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006059
Alexander Duyck897ab152011-05-27 05:31:47 +00006060 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck472148c2012-11-07 02:34:28 +00006061 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6062 !(first->tx_flags & IXGBE_TX_FLAGS_CC))
6063 return;
Alexander Duyck897ab152011-05-27 05:31:47 +00006064 } else {
6065 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006066 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006067 case __constant_htons(ETH_P_IP):
6068 vlan_macip_lens |= skb_network_header_len(skb);
6069 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6070 l4_hdr = ip_hdr(skb)->protocol;
6071 break;
6072 case __constant_htons(ETH_P_IPV6):
6073 vlan_macip_lens |= skb_network_header_len(skb);
6074 l4_hdr = ipv6_hdr(skb)->nexthdr;
6075 break;
6076 default:
6077 if (unlikely(net_ratelimit())) {
6078 dev_warn(tx_ring->dev,
6079 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006080 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00006081 }
6082 break;
6083 }
Auke Kok9a799d72007-09-15 14:07:45 -07006084
Alexander Duyck897ab152011-05-27 05:31:47 +00006085 switch (l4_hdr) {
6086 case IPPROTO_TCP:
6087 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6088 mss_l4len_idx = tcp_hdrlen(skb) <<
6089 IXGBE_ADVTXD_L4LEN_SHIFT;
6090 break;
6091 case IPPROTO_SCTP:
6092 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6093 mss_l4len_idx = sizeof(struct sctphdr) <<
6094 IXGBE_ADVTXD_L4LEN_SHIFT;
6095 break;
6096 case IPPROTO_UDP:
6097 mss_l4len_idx = sizeof(struct udphdr) <<
6098 IXGBE_ADVTXD_L4LEN_SHIFT;
6099 break;
6100 default:
6101 if (unlikely(net_ratelimit())) {
6102 dev_warn(tx_ring->dev,
6103 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006104 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006105 }
6106 break;
6107 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006108
6109 /* update TX checksum flag */
6110 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006111 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006112
Alexander Duyck244e27a2012-02-08 07:51:11 +00006113 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006114 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006115 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006116
6117 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6118 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006119}
6120
Alexander Duyck472148c2012-11-07 02:34:28 +00006121#define IXGBE_SET_FLAG(_input, _flag, _result) \
6122 ((_flag <= _result) ? \
6123 ((u32)(_input & _flag) * (_result / _flag)) : \
6124 ((u32)(_input & _flag) / (_flag / _result)))
6125
6126static u32 ixgbe_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006127{
6128 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck472148c2012-11-07 02:34:28 +00006129 u32 cmd_type = IXGBE_ADVTXD_DTYP_DATA |
6130 IXGBE_ADVTXD_DCMD_DEXT |
6131 IXGBE_ADVTXD_DCMD_IFCS;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006132
6133 /* set HW vlan bit if vlan is present */
Alexander Duyck472148c2012-11-07 02:34:28 +00006134 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_HW_VLAN,
6135 IXGBE_ADVTXD_DCMD_VLE);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006136
Alexander Duyckd3d00232011-07-15 02:31:25 +00006137 /* set segmentation enable bits for TSO/FSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006138 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSO,
6139 IXGBE_ADVTXD_DCMD_TSE);
6140
6141 /* set timestamp bit if present */
6142 cmd_type |= IXGBE_SET_FLAG(tx_flags, IXGBE_TX_FLAGS_TSTAMP,
6143 IXGBE_ADVTXD_MAC_TSTAMP);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006144
Alexander Duyck62748b72012-07-20 08:09:01 +00006145 /* insert frame checksum */
Alexander Duyck472148c2012-11-07 02:34:28 +00006146 cmd_type ^= IXGBE_SET_FLAG(skb->no_fcs, 1, IXGBE_ADVTXD_DCMD_IFCS);
Alexander Duyck62748b72012-07-20 08:09:01 +00006147
Alexander Duyckd3d00232011-07-15 02:31:25 +00006148 return cmd_type;
6149}
6150
Alexander Duyck729739b2012-02-08 07:51:06 +00006151static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6152 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006153{
Alexander Duyck472148c2012-11-07 02:34:28 +00006154 u32 olinfo_status = paylen << IXGBE_ADVTXD_PAYLEN_SHIFT;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006155
6156 /* enable L4 checksum for TSO and TX checksum offload */
Alexander Duyck472148c2012-11-07 02:34:28 +00006157 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6158 IXGBE_TX_FLAGS_CSUM,
6159 IXGBE_ADVTXD_POPTS_TXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006160
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006161 /* enble IPv4 checksum for TSO */
Alexander Duyck472148c2012-11-07 02:34:28 +00006162 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6163 IXGBE_TX_FLAGS_IPV4,
6164 IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006165
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006166 /*
6167 * Check Context must be set if Tx switch is enabled, which it
6168 * always is for case where virtual functions are running
6169 */
Alexander Duyck472148c2012-11-07 02:34:28 +00006170 olinfo_status |= IXGBE_SET_FLAG(tx_flags,
6171 IXGBE_TX_FLAGS_CC,
6172 IXGBE_ADVTXD_CC);
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006173
Alexander Duyck472148c2012-11-07 02:34:28 +00006174 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006175}
6176
6177#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6178 IXGBE_TXD_CMD_RS)
6179
6180static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006181 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006182 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006183{
Alexander Duyck729739b2012-02-08 07:51:06 +00006184 struct sk_buff *skb = first->skb;
6185 struct ixgbe_tx_buffer *tx_buffer;
6186 union ixgbe_adv_tx_desc *tx_desc;
Alexander Duyckec718252012-10-30 06:01:55 +00006187 struct skb_frag_struct *frag;
6188 dma_addr_t dma;
6189 unsigned int data_len, size;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006190 u32 tx_flags = first->tx_flags;
Alexander Duyck472148c2012-11-07 02:34:28 +00006191 u32 cmd_type = ixgbe_tx_cmd_type(skb, tx_flags);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006192 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006193
Alexander Duyck729739b2012-02-08 07:51:06 +00006194 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6195
Alexander Duyckec718252012-10-30 06:01:55 +00006196 ixgbe_tx_olinfo_status(tx_desc, tx_flags, skb->len - hdr_len);
6197
6198 size = skb_headlen(skb);
6199 data_len = skb->data_len;
Alexander Duyck729739b2012-02-08 07:51:06 +00006200
Alexander Duyckd3d00232011-07-15 02:31:25 +00006201#ifdef IXGBE_FCOE
6202 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006203 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006204 size -= sizeof(struct fcoe_crc_eof) - data_len;
6205 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006206 } else {
6207 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006208 }
Auke Kok9a799d72007-09-15 14:07:45 -07006209 }
6210
Alexander Duyckd3d00232011-07-15 02:31:25 +00006211#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006212 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006213
Alexander Duyckec718252012-10-30 06:01:55 +00006214 tx_buffer = first;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006215
Alexander Duyckec718252012-10-30 06:01:55 +00006216 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
6217 if (dma_mapping_error(tx_ring->dev, dma))
6218 goto dma_error;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006219
Alexander Duyckec718252012-10-30 06:01:55 +00006220 /* record length, and DMA address */
6221 dma_unmap_len_set(tx_buffer, len, size);
6222 dma_unmap_addr_set(tx_buffer, dma, dma);
6223
6224 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6225
Alexander Duyck729739b2012-02-08 07:51:06 +00006226 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006227 tx_desc->read.cmd_type_len =
Alexander Duyck472148c2012-11-07 02:34:28 +00006228 cpu_to_le32(cmd_type ^ IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006229
Alexander Duyckd3d00232011-07-15 02:31:25 +00006230 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006231 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006232 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006233 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006234 i = 0;
6235 }
Alexander Duyckec718252012-10-30 06:01:55 +00006236 tx_desc->read.olinfo_status = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006237
6238 dma += IXGBE_MAX_DATA_PER_TXD;
6239 size -= IXGBE_MAX_DATA_PER_TXD;
6240
6241 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006242 }
6243
Alexander Duyck729739b2012-02-08 07:51:06 +00006244 if (likely(!data_len))
6245 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006246
Alexander Duyck472148c2012-11-07 02:34:28 +00006247 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006248
Alexander Duyck729739b2012-02-08 07:51:06 +00006249 i++;
6250 tx_desc++;
6251 if (i == tx_ring->count) {
6252 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6253 i = 0;
6254 }
Alexander Duyckec718252012-10-30 06:01:55 +00006255 tx_desc->read.olinfo_status = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006256
Alexander Duyckd3d00232011-07-15 02:31:25 +00006257#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006258 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006259#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006260 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006261#endif
6262 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006263
Alexander Duyck729739b2012-02-08 07:51:06 +00006264 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6265 DMA_TO_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07006266
Alexander Duyck729739b2012-02-08 07:51:06 +00006267 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -07006268 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006269
Alexander Duyck729739b2012-02-08 07:51:06 +00006270 /* write last descriptor with RS and EOP bits */
Alexander Duyck472148c2012-11-07 02:34:28 +00006271 cmd_type |= size | IXGBE_TXD_CMD;
6272 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006273
Alexander Duyck091a6242012-02-08 07:51:01 +00006274 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006275
Alexander Duyckd3d00232011-07-15 02:31:25 +00006276 /* set the timestamp */
6277 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006278
6279 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006280 * Force memory writes to complete before letting h/w know there
6281 * are new descriptors to fetch. (Only applicable for weak-ordered
6282 * memory model archs, such as IA-64).
6283 *
6284 * We also need this memory barrier to make certain all of the
6285 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006286 */
6287 wmb();
6288
Alexander Duyckd3d00232011-07-15 02:31:25 +00006289 /* set next_to_watch value indicating a packet is present */
6290 first->next_to_watch = tx_desc;
6291
Alexander Duyck729739b2012-02-08 07:51:06 +00006292 i++;
6293 if (i == tx_ring->count)
6294 i = 0;
6295
6296 tx_ring->next_to_use = i;
6297
Alexander Duyckd3d00232011-07-15 02:31:25 +00006298 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006299 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006300
6301 return;
6302dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006303 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006304
6305 /* clear dma mappings for failed tx_buffer_info map */
6306 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006307 tx_buffer = &tx_ring->tx_buffer_info[i];
6308 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6309 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006310 break;
6311 if (i == 0)
6312 i = tx_ring->count;
6313 i--;
6314 }
6315
Alexander Duyckd3d00232011-07-15 02:31:25 +00006316 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006317}
6318
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006319static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006320 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006321{
Alexander Duyck69830522011-01-06 14:29:58 +00006322 struct ixgbe_q_vector *q_vector = ring->q_vector;
6323 union ixgbe_atr_hash_dword input = { .dword = 0 };
6324 union ixgbe_atr_hash_dword common = { .dword = 0 };
6325 union {
6326 unsigned char *network;
6327 struct iphdr *ipv4;
6328 struct ipv6hdr *ipv6;
6329 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006330 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006331 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006332
Alexander Duyck69830522011-01-06 14:29:58 +00006333 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6334 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006335 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006336
Alexander Duyck69830522011-01-06 14:29:58 +00006337 /* do nothing if sampling is disabled */
6338 if (!ring->atr_sample_rate)
6339 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006340
Alexander Duyck69830522011-01-06 14:29:58 +00006341 ring->atr_count++;
6342
6343 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006344 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006345
6346 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006347 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006348 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006349 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006350 hdr.ipv4->protocol != IPPROTO_TCP))
6351 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006352
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006353 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006354
Alexander Duyck66f32a82011-06-29 05:43:22 +00006355 /* skip this packet since it is invalid or the socket is closing */
6356 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006357 return;
6358
6359 /* sample on all syn packets or once every atr sample count */
6360 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6361 return;
6362
6363 /* reset sample count */
6364 ring->atr_count = 0;
6365
Alexander Duyck244e27a2012-02-08 07:51:11 +00006366 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006367
6368 /*
6369 * src and dst are inverted, think how the receiver sees them
6370 *
6371 * The input is broken into two sections, a non-compressed section
6372 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6373 * is XORed together and stored in the compressed dword.
6374 */
6375 input.formatted.vlan_id = vlan_id;
6376
6377 /*
6378 * since src port and flex bytes occupy the same word XOR them together
6379 * and write the value to source port portion of compressed dword
6380 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006381 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006382 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6383 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006384 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006385 common.port.dst ^= th->source;
6386
Alexander Duyck244e27a2012-02-08 07:51:11 +00006387 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006388 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6389 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6390 } else {
6391 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6392 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6393 hdr.ipv6->saddr.s6_addr32[1] ^
6394 hdr.ipv6->saddr.s6_addr32[2] ^
6395 hdr.ipv6->saddr.s6_addr32[3] ^
6396 hdr.ipv6->daddr.s6_addr32[0] ^
6397 hdr.ipv6->daddr.s6_addr32[1] ^
6398 hdr.ipv6->daddr.s6_addr32[2] ^
6399 hdr.ipv6->daddr.s6_addr32[3];
6400 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006401
6402 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006403 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6404 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006405}
6406
Alexander Duyck63544e92011-05-27 05:31:42 +00006407static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006408{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006409 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006410 /* Herbert's original patch had:
6411 * smp_mb__after_netif_stop_queue();
6412 * but since that doesn't exist yet, just open code it. */
6413 smp_mb();
6414
6415 /* We need to check again in a case another CPU has just
6416 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006417 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006418 return -EBUSY;
6419
6420 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006421 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006422 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006423 return 0;
6424}
6425
Alexander Duyck82d4e462011-06-11 01:44:58 +00006426static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006427{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006428 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006429 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006430 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006431}
6432
Alexander Duyck97488bd2013-01-12 06:33:37 +00006433#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006434static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6435{
Alexander Duyck97488bd2013-01-12 06:33:37 +00006436 struct ixgbe_adapter *adapter;
6437 struct ixgbe_ring_feature *f;
6438 int txq;
Hao Zheng5e09a102010-11-11 13:47:59 +00006439
Alexander Duyck97488bd2013-01-12 06:33:37 +00006440 /*
6441 * only execute the code below if protocol is FCoE
6442 * or FIP and we have FCoE enabled on the adapter
6443 */
6444 switch (vlan_get_protocol(skb)) {
6445 case __constant_htons(ETH_P_FCOE):
6446 case __constant_htons(ETH_P_FIP):
6447 adapter = netdev_priv(dev);
Alexander Duyckc0876632012-05-10 00:01:46 +00006448
Alexander Duyck97488bd2013-01-12 06:33:37 +00006449 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
6450 break;
6451 default:
6452 return __netdev_pick_tx(dev, skb);
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006453 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006454
Alexander Duyck97488bd2013-01-12 06:33:37 +00006455 f = &adapter->ring_feature[RING_F_FCOE];
6456
6457 txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6458 smp_processor_id();
6459
6460 while (txq >= f->indices)
6461 txq -= f->indices;
6462
6463 return txq + f->offset;
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006464}
6465
Alexander Duyck97488bd2013-01-12 06:33:37 +00006466#endif
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006467netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006468 struct ixgbe_adapter *adapter,
6469 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006470{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006471 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006472 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006473 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006474 unsigned short f;
Alexander Duycka535c302011-05-27 05:31:52 +00006475 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006476 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006477 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006478
Alexander Duycka535c302011-05-27 05:31:52 +00006479 /*
6480 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006481 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006482 * + 2 desc gap to keep tail from touching head,
6483 * + 1 desc for context descriptor,
6484 * otherwise try next time
6485 */
Alexander Duycka535c302011-05-27 05:31:52 +00006486 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6487 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck7f661622013-02-09 01:19:55 +00006488
Alexander Duycka535c302011-05-27 05:31:52 +00006489 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6490 tx_ring->tx_stats.tx_busy++;
6491 return NETDEV_TX_BUSY;
6492 }
6493
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006494 /* record the location of the first descriptor for this packet */
6495 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6496 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006497 first->bytecount = skb->len;
6498 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006499
Alexander Duyck66f32a82011-06-29 05:43:22 +00006500 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006501 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006502 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6503 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6504 /* else if it is a SW VLAN check the next protocol and store the tag */
6505 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6506 struct vlan_hdr *vhdr, _vhdr;
6507 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6508 if (!vhdr)
6509 goto out_drop;
6510
6511 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006512 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6513 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006514 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006515 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006516
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006517 skb_tx_timestamp(skb);
6518
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006519 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6520 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6521 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
Jacob Keller891dc082012-12-05 07:24:46 +00006522
6523 /* schedule check for Tx timestamp */
6524 adapter->ptp_tx_skb = skb_get(skb);
6525 adapter->ptp_tx_start = jiffies;
6526 schedule_work(&adapter->ptp_tx_work);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006527 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006528
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006529#ifdef CONFIG_PCI_IOV
6530 /*
6531 * Use the l2switch_enable flag - would be false if the DMA
6532 * Tx switch had been disabled.
6533 */
6534 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
Alexander Duyck472148c2012-11-07 02:34:28 +00006535 tx_flags |= IXGBE_TX_FLAGS_CC;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006536
6537#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006538 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006539 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006540 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6541 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006542 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006543 tx_flags |= (skb->priority & 0x7) <<
6544 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006545 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6546 struct vlan_ethhdr *vhdr;
6547 if (skb_header_cloned(skb) &&
6548 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6549 goto out_drop;
6550 vhdr = (struct vlan_ethhdr *)skb->data;
6551 vhdr->h_vlan_TCI = htons(tx_flags >>
6552 IXGBE_TX_FLAGS_VLAN_SHIFT);
6553 } else {
6554 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6555 }
6556 }
Alexander Duycka535c302011-05-27 05:31:52 +00006557
Alexander Duyck244e27a2012-02-08 07:51:11 +00006558 /* record initial flags and protocol */
6559 first->tx_flags = tx_flags;
6560 first->protocol = protocol;
6561
Yi Zoueacd73f2009-05-13 13:11:06 +00006562#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006563 /* setup tx offload for FCoE */
6564 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006565 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006566 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006567 if (tso < 0)
6568 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006569
Alexander Duyck66f32a82011-06-29 05:43:22 +00006570 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006571 }
Auke Kok9a799d72007-09-15 14:07:45 -07006572
Auke Kok9a799d72007-09-15 14:07:45 -07006573#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006574 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006575 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006576 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006577 else if (!tso)
6578 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006579
6580 /* add the ATR filter if ATR is on */
6581 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006582 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006583
6584#ifdef IXGBE_FCOE
6585xmit_fcoe:
6586#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006587 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006588
6589 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006590
6591 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006592
6593out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006594 dev_kfree_skb_any(first->skb);
6595 first->skb = NULL;
6596
Alexander Duyck897ab152011-05-27 05:31:47 +00006597 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006598}
6599
Alexander Duycka50c29d2012-02-08 07:50:40 +00006600static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6601 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006602{
6603 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006604 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006605
Alexander Duycka50c29d2012-02-08 07:50:40 +00006606 /*
6607 * The minimum packet size for olinfo paylen is 17 so pad the skb
6608 * in order to meet this minimum size requirement.
6609 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006610 if (unlikely(skb->len < 17)) {
6611 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006612 return NETDEV_TX_OK;
6613 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00006614 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00006615 }
6616
Auke Kok9a799d72007-09-15 14:07:45 -07006617 tx_ring = adapter->tx_ring[skb->queue_mapping];
6618 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6619}
6620
6621/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006622 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006623 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006624 * @p: pointer to an address structure
6625 *
Auke Kok9a799d72007-09-15 14:07:45 -07006626 * Returns 0 on success, negative on failure
6627 **/
6628static int ixgbe_set_mac(struct net_device *netdev, void *p)
6629{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006630 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6631 struct ixgbe_hw *hw = &adapter->hw;
6632 struct sockaddr *addr = p;
6633
6634 if (!is_valid_ether_addr(addr->sa_data))
6635 return -EADDRNOTAVAIL;
6636
6637 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6638 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6639
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006640 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006641
6642 return 0;
6643}
6644
Ben Hutchings6b73e102009-04-29 08:08:58 +00006645static int
6646ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6647{
6648 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6649 struct ixgbe_hw *hw = &adapter->hw;
6650 u16 value;
6651 int rc;
6652
6653 if (prtad != hw->phy.mdio.prtad)
6654 return -EINVAL;
6655 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6656 if (!rc)
6657 rc = value;
6658 return rc;
6659}
6660
6661static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6662 u16 addr, u16 value)
6663{
6664 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6665 struct ixgbe_hw *hw = &adapter->hw;
6666
6667 if (prtad != hw->phy.mdio.prtad)
6668 return -EINVAL;
6669 return hw->phy.ops.write_reg(hw, addr, devad, value);
6670}
6671
6672static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6673{
6674 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6675
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006676 switch (cmd) {
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006677 case SIOCSHWTSTAMP:
6678 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006679 default:
6680 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6681 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006682}
6683
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006684/**
6685 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006686 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006687 * @netdev: network interface device structure
6688 *
6689 * Returns non-zero on failure
6690 **/
6691static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6692{
6693 int err = 0;
6694 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006695 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006696
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006697 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006698 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006699 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006700 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006701
6702 /* update SAN MAC vmdq pool selection */
6703 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006704 }
6705 return err;
6706}
6707
6708/**
6709 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006710 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006711 * @netdev: network interface device structure
6712 *
6713 * Returns non-zero on failure
6714 **/
6715static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6716{
6717 int err = 0;
6718 struct ixgbe_adapter *adapter = netdev_priv(dev);
6719 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6720
6721 if (is_valid_ether_addr(mac->san_addr)) {
6722 rtnl_lock();
6723 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6724 rtnl_unlock();
6725 }
6726 return err;
6727}
6728
Auke Kok9a799d72007-09-15 14:07:45 -07006729#ifdef CONFIG_NET_POLL_CONTROLLER
6730/*
6731 * Polling 'interrupt' - used by things like netconsole to send skbs
6732 * without having to re-enable interrupts. It's not called while
6733 * the interrupt routine is executing.
6734 */
6735static void ixgbe_netpoll(struct net_device *netdev)
6736{
6737 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006738 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006739
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006740 /* if interface is down do nothing */
6741 if (test_bit(__IXGBE_DOWN, &adapter->state))
6742 return;
6743
Auke Kok9a799d72007-09-15 14:07:45 -07006744 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006745 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006746 for (i = 0; i < adapter->num_q_vectors; i++)
6747 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006748 } else {
6749 ixgbe_intr(adapter->pdev->irq, netdev);
6750 }
Auke Kok9a799d72007-09-15 14:07:45 -07006751 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006752}
Auke Kok9a799d72007-09-15 14:07:45 -07006753
Alexander Duyck581330b2012-02-08 07:51:47 +00006754#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006755static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6756 struct rtnl_link_stats64 *stats)
6757{
6758 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6759 int i;
6760
Eric Dumazet1a515022010-11-16 19:26:42 -08006761 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006762 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006763 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006764 u64 bytes, packets;
6765 unsigned int start;
6766
Eric Dumazet1a515022010-11-16 19:26:42 -08006767 if (ring) {
6768 do {
6769 start = u64_stats_fetch_begin_bh(&ring->syncp);
6770 packets = ring->stats.packets;
6771 bytes = ring->stats.bytes;
6772 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6773 stats->rx_packets += packets;
6774 stats->rx_bytes += bytes;
6775 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006776 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006777
6778 for (i = 0; i < adapter->num_tx_queues; i++) {
6779 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6780 u64 bytes, packets;
6781 unsigned int start;
6782
6783 if (ring) {
6784 do {
6785 start = u64_stats_fetch_begin_bh(&ring->syncp);
6786 packets = ring->stats.packets;
6787 bytes = ring->stats.bytes;
6788 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6789 stats->tx_packets += packets;
6790 stats->tx_bytes += bytes;
6791 }
6792 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006793 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006794 /* following stats updated by ixgbe_watchdog_task() */
6795 stats->multicast = netdev->stats.multicast;
6796 stats->rx_errors = netdev->stats.rx_errors;
6797 stats->rx_length_errors = netdev->stats.rx_length_errors;
6798 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6799 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6800 return stats;
6801}
6802
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006803#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006804/**
6805 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6806 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006807 * @tc: number of traffic classes currently enabled
6808 *
6809 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6810 * 802.1Q priority maps to a packet buffer that exists.
6811 */
6812static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6813{
6814 struct ixgbe_hw *hw = &adapter->hw;
6815 u32 reg, rsave;
6816 int i;
6817
6818 /* 82598 have a static priority to TC mapping that can not
6819 * be changed so no validation is needed.
6820 */
6821 if (hw->mac.type == ixgbe_mac_82598EB)
6822 return;
6823
6824 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6825 rsave = reg;
6826
6827 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6828 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6829
6830 /* If up2tc is out of bounds default to zero */
6831 if (up2tc > tc)
6832 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6833 }
6834
6835 if (reg != rsave)
6836 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6837
6838 return;
6839}
6840
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006841/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00006842 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
6843 * @adapter: Pointer to adapter struct
6844 *
6845 * Populate the netdev user priority to tc map
6846 */
6847static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
6848{
6849 struct net_device *dev = adapter->netdev;
6850 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
6851 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
6852 u8 prio;
6853
6854 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
6855 u8 tc = 0;
6856
6857 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
6858 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
6859 else if (ets)
6860 tc = ets->prio_tc[prio];
6861
6862 netdev_set_prio_tc_map(dev, prio, tc);
6863 }
6864}
6865
Alexander Duyckcca73c52013-01-12 06:33:44 +00006866#endif /* CONFIG_IXGBE_DCB */
Alexander Duyck02debdc2012-05-18 06:33:31 +00006867/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006868 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00006869 *
6870 * @netdev: net device to configure
6871 * @tc: number of traffic classes to enable
6872 */
6873int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6874{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006875 struct ixgbe_adapter *adapter = netdev_priv(dev);
6876 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006877
John Fastabend8b1c0b22011-05-03 02:26:48 +00006878 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006879 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006880 (hw->mac.type == ixgbe_mac_82598EB &&
6881 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006882 return -EINVAL;
6883
6884 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006885 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006886 * hardware is not flexible enough to do this dynamically.
6887 */
6888 if (netif_running(dev))
6889 ixgbe_close(dev);
6890 ixgbe_clear_interrupt_scheme(adapter);
6891
Alexander Duyckcca73c52013-01-12 06:33:44 +00006892#ifdef CONFIG_IXGBE_DCB
John Fastabende7589ea2011-07-18 22:38:36 +00006893 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006894 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006895 ixgbe_set_prio_tc_map(adapter);
6896
John Fastabende7589ea2011-07-18 22:38:36 +00006897 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006898
Alexander Duyck943561d2012-05-09 22:14:44 -07006899 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
6900 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006901 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07006902 }
John Fastabende7589ea2011-07-18 22:38:36 +00006903 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006904 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006905
Alexander Duyck943561d2012-05-09 22:14:44 -07006906 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6907 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006908
6909 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006910
6911 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6912 adapter->dcb_cfg.pfc_mode_enable = false;
6913 }
6914
John Fastabend8b1c0b22011-05-03 02:26:48 +00006915 ixgbe_validate_rtr(adapter, tc);
Alexander Duyckcca73c52013-01-12 06:33:44 +00006916
6917#endif /* CONFIG_IXGBE_DCB */
6918 ixgbe_init_interrupt_scheme(adapter);
6919
John Fastabend8b1c0b22011-05-03 02:26:48 +00006920 if (netif_running(dev))
Alexander Duyckcca73c52013-01-12 06:33:44 +00006921 return ixgbe_open(dev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00006922
6923 return 0;
6924}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006925
Greg Roseda36b642012-12-11 08:26:43 +00006926#ifdef CONFIG_PCI_IOV
6927void ixgbe_sriov_reinit(struct ixgbe_adapter *adapter)
6928{
6929 struct net_device *netdev = adapter->netdev;
6930
6931 rtnl_lock();
Greg Roseda36b642012-12-11 08:26:43 +00006932 ixgbe_setup_tc(netdev, netdev_get_num_tc(netdev));
Greg Roseda36b642012-12-11 08:26:43 +00006933 rtnl_unlock();
6934}
6935
6936#endif
Don Skidmore082757a2011-07-21 05:55:00 +00006937void ixgbe_do_reset(struct net_device *netdev)
6938{
6939 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6940
6941 if (netif_running(netdev))
6942 ixgbe_reinit_locked(adapter);
6943 else
6944 ixgbe_reset(adapter);
6945}
6946
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006947static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006948 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006949{
6950 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6951
Don Skidmore082757a2011-07-21 05:55:00 +00006952 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006953 if (!(features & NETIF_F_RXCSUM))
6954 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00006955
Alexander Duyck567d2de2012-02-11 07:18:57 +00006956 /* Turn off LRO if not RSC capable */
6957 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
6958 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00006959
Alexander Duyck567d2de2012-02-11 07:18:57 +00006960 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00006961}
6962
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006963static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006964 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006965{
6966 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00006967 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00006968 bool need_reset = false;
6969
Don Skidmore082757a2011-07-21 05:55:00 +00006970 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006971 if (!(features & NETIF_F_LRO)) {
6972 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00006973 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006974 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
6975 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
6976 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6977 if (adapter->rx_itr_setting == 1 ||
6978 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
6979 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
6980 need_reset = true;
6981 } else if ((changed ^ features) & NETIF_F_LRO) {
6982 e_info(probe, "rx-usecs set too low, "
6983 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00006984 }
6985 }
6986
6987 /*
6988 * Check if Flow Director n-tuple support was enabled or disabled. If
6989 * the state changed, we need to reset.
6990 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00006991 switch (features & NETIF_F_NTUPLE) {
6992 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00006993 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00006994 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
6995 need_reset = true;
6996
Alexander Duyck567d2de2012-02-11 07:18:57 +00006997 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6998 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00006999 break;
7000 default:
7001 /* turn off perfect filters, enable ATR and reset */
7002 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7003 need_reset = true;
7004
7005 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
7006
7007 /* We cannot enable ATR if SR-IOV is enabled */
7008 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7009 break;
7010
7011 /* We cannot enable ATR if we have 2 or more traffic classes */
7012 if (netdev_get_num_tc(netdev) > 1)
7013 break;
7014
7015 /* We cannot enable ATR if RSS is disabled */
7016 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
7017 break;
7018
7019 /* A sample rate of 0 indicates ATR disabled */
7020 if (!adapter->atr_sample_rate)
7021 break;
7022
7023 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
7024 break;
Don Skidmore082757a2011-07-21 05:55:00 +00007025 }
7026
Patrick McHardyf6469682013-04-19 02:04:27 +00007027 if (features & NETIF_F_HW_VLAN_CTAG_RX)
John Fastabend146d4cc2012-05-15 05:59:26 +00007028 ixgbe_vlan_strip_enable(adapter);
7029 else
7030 ixgbe_vlan_strip_disable(adapter);
7031
Ben Greear3f2d1c02012-03-08 08:28:41 +00007032 if (changed & NETIF_F_RXALL)
7033 need_reset = true;
7034
Alexander Duyck567d2de2012-02-11 07:18:57 +00007035 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00007036 if (need_reset)
7037 ixgbe_do_reset(netdev);
7038
7039 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00007040}
7041
stephen hemmingeredc7d572012-10-01 12:32:33 +00007042static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007043 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00007044 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007045 u16 flags)
7046{
7047 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00007048 int err;
7049
7050 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
Vlad Yasevichfaaf02d2013-03-06 15:39:43 +00007051 return ndo_dflt_fdb_add(ndm, tb, dev, addr, flags);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007052
John Fastabendb1ac1ef2012-11-01 05:00:44 +00007053 /* Hardware does not support aging addresses so if a
7054 * ndm_state is given only allow permanent addresses
7055 */
7056 if (ndm->ndm_state && !(ndm->ndm_state & NUD_PERMANENT)) {
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007057 pr_info("%s: FDB only supports static addresses\n",
7058 ixgbe_driver_name);
7059 return -EINVAL;
7060 }
7061
Ben Hutchings46acc462012-11-01 09:11:11 +00007062 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00007063 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
7064
7065 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007066 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007067 else
John Fastabend95447462012-05-31 12:42:26 +00007068 err = -ENOMEM;
7069 } else if (is_multicast_ether_addr(addr)) {
7070 err = dev_mc_add_excl(dev, addr);
7071 } else {
7072 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007073 }
7074
7075 /* Only return duplicate errors if NLM_F_EXCL is set */
7076 if (err == -EEXIST && !(flags & NLM_F_EXCL))
7077 err = 0;
7078
7079 return err;
7080}
7081
John Fastabend815cccb2012-10-24 08:13:09 +00007082static int ixgbe_ndo_bridge_setlink(struct net_device *dev,
7083 struct nlmsghdr *nlh)
7084{
7085 struct ixgbe_adapter *adapter = netdev_priv(dev);
7086 struct nlattr *attr, *br_spec;
7087 int rem;
7088
7089 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7090 return -EOPNOTSUPP;
7091
7092 br_spec = nlmsg_find_attr(nlh, sizeof(struct ifinfomsg), IFLA_AF_SPEC);
7093
7094 nla_for_each_nested(attr, br_spec, rem) {
7095 __u16 mode;
7096 u32 reg = 0;
7097
7098 if (nla_type(attr) != IFLA_BRIDGE_MODE)
7099 continue;
7100
7101 mode = nla_get_u16(attr);
Greg Rose9b735982012-11-08 02:41:35 +00007102 if (mode == BRIDGE_MODE_VEPA) {
John Fastabend815cccb2012-10-24 08:13:09 +00007103 reg = 0;
Greg Rose9b735982012-11-08 02:41:35 +00007104 adapter->flags2 &= ~IXGBE_FLAG2_BRIDGE_MODE_VEB;
7105 } else if (mode == BRIDGE_MODE_VEB) {
John Fastabend815cccb2012-10-24 08:13:09 +00007106 reg = IXGBE_PFDTXGSWC_VT_LBEN;
Greg Rose9b735982012-11-08 02:41:35 +00007107 adapter->flags2 |= IXGBE_FLAG2_BRIDGE_MODE_VEB;
7108 } else
John Fastabend815cccb2012-10-24 08:13:09 +00007109 return -EINVAL;
7110
7111 IXGBE_WRITE_REG(&adapter->hw, IXGBE_PFDTXGSWC, reg);
7112
7113 e_info(drv, "enabling bridge mode: %s\n",
7114 mode == BRIDGE_MODE_VEPA ? "VEPA" : "VEB");
7115 }
7116
7117 return 0;
7118}
7119
7120static int ixgbe_ndo_bridge_getlink(struct sk_buff *skb, u32 pid, u32 seq,
Vlad Yasevich6cbdcee2013-02-13 12:00:13 +00007121 struct net_device *dev,
7122 u32 filter_mask)
John Fastabend815cccb2012-10-24 08:13:09 +00007123{
7124 struct ixgbe_adapter *adapter = netdev_priv(dev);
7125 u16 mode;
7126
7127 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
7128 return 0;
7129
Greg Rose9b735982012-11-08 02:41:35 +00007130 if (adapter->flags2 & IXGBE_FLAG2_BRIDGE_MODE_VEB)
John Fastabend815cccb2012-10-24 08:13:09 +00007131 mode = BRIDGE_MODE_VEB;
7132 else
7133 mode = BRIDGE_MODE_VEPA;
7134
7135 return ndo_dflt_bridge_getlink(skb, pid, seq, dev, mode);
7136}
7137
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007138static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007139 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007140 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007141 .ndo_start_xmit = ixgbe_xmit_frame,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007142#ifdef IXGBE_FCOE
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007143 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck97488bd2013-01-12 06:33:37 +00007144#endif
Alexander Duyck581330b2012-02-08 07:51:47 +00007145 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007146 .ndo_validate_addr = eth_validate_addr,
7147 .ndo_set_mac_address = ixgbe_set_mac,
7148 .ndo_change_mtu = ixgbe_change_mtu,
7149 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007150 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7151 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007152 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007153 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7154 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7155 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007156 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007157 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007158 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007159#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007160 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007161#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007162#ifdef CONFIG_NET_POLL_CONTROLLER
7163 .ndo_poll_controller = ixgbe_netpoll,
7164#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007165#ifdef IXGBE_FCOE
7166 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007167 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007168 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007169 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7170 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007171 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007172 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007173#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007174 .ndo_set_features = ixgbe_set_features,
7175 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007176 .ndo_fdb_add = ixgbe_ndo_fdb_add,
John Fastabend815cccb2012-10-24 08:13:09 +00007177 .ndo_bridge_setlink = ixgbe_ndo_bridge_setlink,
7178 .ndo_bridge_getlink = ixgbe_ndo_bridge_getlink,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007179};
7180
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007181/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007182 * ixgbe_wol_supported - Check whether device supports WoL
7183 * @hw: hw specific details
7184 * @device_id: the device ID
7185 * @subdev_id: the subsystem device ID
7186 *
7187 * This function is used by probe and ethtool to determine
7188 * which devices have WoL support
7189 *
7190 **/
7191int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7192 u16 subdevice_id)
7193{
7194 struct ixgbe_hw *hw = &adapter->hw;
7195 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7196 int is_wol_supported = 0;
7197
7198 switch (device_id) {
7199 case IXGBE_DEV_ID_82599_SFP:
7200 /* Only these subdevices could supports WOL */
7201 switch (subdevice_id) {
7202 case IXGBE_SUBDEV_ID_82599_560FLR:
7203 /* only support first port */
7204 if (hw->bus.func != 0)
7205 break;
7206 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007207 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007208 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller979fe5f2013-04-03 04:41:37 +00007209 case IXGBE_SUBDEV_ID_82599_LOM_SFP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007210 is_wol_supported = 1;
7211 break;
7212 }
7213 break;
7214 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7215 /* All except this subdevice support WOL */
7216 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7217 is_wol_supported = 1;
7218 break;
7219 case IXGBE_DEV_ID_82599_KX4:
7220 is_wol_supported = 1;
7221 break;
7222 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007223 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007224 /* check eeprom to see if enabled wol */
7225 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7226 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7227 (hw->bus.func == 0))) {
7228 is_wol_supported = 1;
7229 }
7230 break;
7231 }
7232
7233 return is_wol_supported;
7234}
7235
7236/**
Auke Kok9a799d72007-09-15 14:07:45 -07007237 * ixgbe_probe - Device Initialization Routine
7238 * @pdev: PCI device information struct
7239 * @ent: entry in ixgbe_pci_tbl
7240 *
7241 * Returns 0 on success, negative on failure
7242 *
7243 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7244 * The OS initialization, configuring of the adapter private structure,
7245 * and a hardware reset occur.
7246 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00007247static int ixgbe_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007248{
7249 struct net_device *netdev;
7250 struct ixgbe_adapter *adapter = NULL;
7251 struct ixgbe_hw *hw;
7252 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007253 static int cards_found;
7254 int i, err, pci_using_dac;
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007255 unsigned int indices = MAX_TX_QUEUES;
Don Skidmore289700db2010-12-03 03:32:58 +00007256 u8 part_str[IXGBE_PBANUM_LENGTH];
Yi Zoueacd73f2009-05-13 13:11:06 +00007257#ifdef IXGBE_FCOE
7258 u16 device_caps;
7259#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007260 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007261
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007262 /* Catch broken hardware that put the wrong VF device ID in
7263 * the PCIe SR-IOV capability.
7264 */
7265 if (pdev->is_virtfn) {
7266 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7267 pci_name(pdev), pdev->vendor, pdev->device);
7268 return -EINVAL;
7269 }
7270
gouji-new9ce77662009-05-06 10:44:45 +00007271 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007272 if (err)
7273 return err;
7274
Nick Nunley1b507732010-04-27 13:10:27 +00007275 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7276 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007277 pci_using_dac = 1;
7278 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007279 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007280 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007281 err = dma_set_coherent_mask(&pdev->dev,
7282 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007283 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007284 dev_err(&pdev->dev,
7285 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007286 goto err_dma;
7287 }
7288 }
7289 pci_using_dac = 0;
7290 }
7291
gouji-new9ce77662009-05-06 10:44:45 +00007292 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007293 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007294 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007295 dev_err(&pdev->dev,
7296 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007297 goto err_pci_reg;
7298 }
7299
Frans Pop19d5afd2009-10-02 10:04:12 -07007300 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007301
Auke Kok9a799d72007-09-15 14:07:45 -07007302 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007303 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007304
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007305 if (ii->mac == ixgbe_mac_82598EB) {
John Fastabende901acd2011-04-26 07:26:08 +00007306#ifdef CONFIG_IXGBE_DCB
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007307 /* 8 TC w/ 4 queues per TC */
7308 indices = 4 * MAX_TRAFFIC_CLASS;
7309#else
7310 indices = IXGBE_MAX_RSS_INDICES;
John Fastabende901acd2011-04-26 07:26:08 +00007311#endif
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007312 }
John Fastabende901acd2011-04-26 07:26:08 +00007313
John Fastabendc85a2612010-02-25 23:15:21 +00007314 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007315 if (!netdev) {
7316 err = -ENOMEM;
7317 goto err_alloc_etherdev;
7318 }
7319
Auke Kok9a799d72007-09-15 14:07:45 -07007320 SET_NETDEV_DEV(netdev, &pdev->dev);
7321
Auke Kok9a799d72007-09-15 14:07:45 -07007322 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007323 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007324
7325 adapter->netdev = netdev;
7326 adapter->pdev = pdev;
7327 hw = &adapter->hw;
7328 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007329 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007330
Jeff Kirsher05857982008-09-11 19:57:00 -07007331 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007332 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007333 if (!hw->hw_addr) {
7334 err = -EIO;
7335 goto err_ioremap;
7336 }
7337
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007338 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007339 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007340 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007341 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007342
Auke Kok9a799d72007-09-15 14:07:45 -07007343 adapter->bd_number = cards_found;
7344
Auke Kok9a799d72007-09-15 14:07:45 -07007345 /* Setup hw api */
7346 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007347 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007348
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007349 /* EEPROM */
7350 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7351 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7352 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7353 if (!(eec & (1 << 8)))
7354 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7355
7356 /* PHY */
7357 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007358 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007359 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7360 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7361 hw->phy.mdio.mmds = 0;
7362 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7363 hw->phy.mdio.dev = netdev;
7364 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7365 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007366
Don Skidmore8ca783a2009-05-26 20:40:47 -07007367 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007368
7369 /* setup the private structure */
7370 err = ixgbe_sw_init(adapter);
7371 if (err)
7372 goto err_sw_init;
7373
Don Skidmore0b2679d2013-02-21 03:00:04 +00007374 /* Cache if MNG FW is up so we don't have to read the REG later */
7375 if (hw->mac.ops.mng_fw_enabled)
7376 hw->mng_fw_enabled = hw->mac.ops.mng_fw_enabled(hw);
7377
Don Skidmoree86bff02010-02-11 04:14:08 +00007378 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007379 switch (adapter->hw.mac.type) {
7380 case ixgbe_mac_82599EB:
7381 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007382 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007383 break;
7384 default:
7385 break;
7386 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007387
Don Skidmorebf069c92009-05-07 10:39:54 +00007388 /*
7389 * If there is a fan on this device and it has failed log the
7390 * failure.
7391 */
7392 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7393 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7394 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007395 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007396 }
7397
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007398 if (allow_unsupported_sfp)
7399 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7400
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007401 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007402 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007403 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007404 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007405 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7406 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007407 err = 0;
7408 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007409 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007410 "module type was detected.\n");
7411 e_dev_err("Reload the driver after installing a supported "
7412 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007413 goto err_sw_init;
7414 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007415 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007416 goto err_sw_init;
7417 }
7418
Alexander Duyck99d74482012-05-09 08:09:25 +00007419#ifdef CONFIG_PCI_IOV
Greg Rose60a1a682012-12-11 08:26:33 +00007420 /* SR-IOV not supported on the 82598 */
7421 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
7422 goto skip_sriov;
7423 /* Mailbox */
7424 ixgbe_init_mbx_params_pf(hw);
7425 memcpy(&hw->mbx.ops, ii->mbx_ops, sizeof(hw->mbx.ops));
7426 ixgbe_enable_sriov(adapter);
Donald Dutile43dc4e02012-12-11 08:26:48 +00007427 pci_sriov_set_totalvfs(pdev, 63);
Greg Rose60a1a682012-12-11 08:26:33 +00007428skip_sriov:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007429
Alexander Duyck99d74482012-05-09 08:09:25 +00007430#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007431 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007432 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007433 NETIF_F_IPV6_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007434 NETIF_F_HW_VLAN_CTAG_TX |
7435 NETIF_F_HW_VLAN_CTAG_RX |
7436 NETIF_F_HW_VLAN_CTAG_FILTER |
Don Skidmore082757a2011-07-21 05:55:00 +00007437 NETIF_F_TSO |
7438 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007439 NETIF_F_RXHASH |
7440 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007441
Don Skidmore082757a2011-07-21 05:55:00 +00007442 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007443
Don Skidmore58be7662011-04-12 09:42:11 +00007444 switch (adapter->hw.mac.type) {
7445 case ixgbe_mac_82599EB:
7446 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007447 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007448 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7449 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007450 break;
7451 default:
7452 break;
7453 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007454
Ben Greear3f2d1c02012-03-08 08:28:41 +00007455 netdev->hw_features |= NETIF_F_RXALL;
7456
Jeff Kirsherad31c402008-06-05 04:05:30 -07007457 netdev->vlan_features |= NETIF_F_TSO;
7458 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007459 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007460 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007461 netdev->vlan_features |= NETIF_F_SG;
7462
Jiri Pirko01789342011-08-16 06:29:00 +00007463 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007464 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007465
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007466#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007467 netdev->dcbnl_ops = &dcbnl_ops;
7468#endif
7469
Yi Zoueacd73f2009-05-13 13:11:06 +00007470#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007471 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007472 unsigned int fcoe_l;
7473
Yi Zoueacd73f2009-05-13 13:11:06 +00007474 if (hw->mac.ops.get_device_caps) {
7475 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007476 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7477 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007478 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007479
Alexander Duyckd3cb9862013-01-16 01:35:35 +00007480
7481 fcoe_l = min_t(int, IXGBE_FCRETA_SIZE, num_online_cpus());
7482 adapter->ring_feature[RING_F_FCOE].limit = fcoe_l;
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007483
Alexander Duycka58915c2012-05-25 06:38:18 +00007484 netdev->features |= NETIF_F_FSO |
7485 NETIF_F_FCOE_CRC;
7486
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007487 netdev->vlan_features |= NETIF_F_FSO |
7488 NETIF_F_FCOE_CRC |
7489 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007490 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007491#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007492 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007493 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007494 netdev->vlan_features |= NETIF_F_HIGHDMA;
7495 }
Auke Kok9a799d72007-09-15 14:07:45 -07007496
Don Skidmore082757a2011-07-21 05:55:00 +00007497 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7498 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007499 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007500 netdev->features |= NETIF_F_LRO;
7501
Auke Kok9a799d72007-09-15 14:07:45 -07007502 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007503 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007504 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007505 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007506 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007507 }
7508
7509 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07007510
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00007511 if (!is_valid_ether_addr(netdev->dev_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007512 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007513 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007514 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007515 }
7516
Alexander Duyck70864002011-04-27 09:13:56 +00007517 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007518 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007519
Alexander Duyck70864002011-04-27 09:13:56 +00007520 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7521 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007522
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007523 err = ixgbe_init_interrupt_scheme(adapter);
7524 if (err)
7525 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007526
Jacob Keller8e2813f2012-04-21 06:05:40 +00007527 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007528 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007529 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
Don Skidmoreb8f83632013-02-28 08:08:44 +00007530 hw->wol_supported = ixgbe_wol_supported(adapter, pdev->device,
7531 pdev->subsystem_device);
7532 if (hw->wol_supported)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007533 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007534
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007535 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7536
Emil Tantilov15e52092011-09-29 05:01:29 +00007537 /* save off EEPROM version number */
7538 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7539 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7540
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007541 /* pick up the PCI bus settings for reporting later */
7542 hw->mac.ops.get_bus_info(hw);
Jacob Kellerb8e82002013-04-09 07:20:09 +00007543 if (hw->device_id == IXGBE_DEV_ID_82599_SFP_SF_QP)
7544 ixgbe_get_parent_bus_info(adapter);
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007545
Auke Kok9a799d72007-09-15 14:07:45 -07007546 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007547 e_dev_info("(PCI Express:%s:%s) %pM\n",
Jacob Kellere8710a52013-02-15 09:18:10 +00007548 (hw->bus.speed == ixgbe_bus_speed_8000 ? "8.0GT/s" :
7549 hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
Don Skidmore67163442011-04-26 08:00:00 +00007550 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007551 "Unknown"),
7552 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7553 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7554 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7555 "Unknown"),
7556 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007557
7558 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7559 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007560 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007561 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007562 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007563 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007564 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007565 else
Don Skidmore289700db2010-12-03 03:32:58 +00007566 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7567 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007568
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007569 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007570 e_dev_warn("PCI-Express bandwidth available for this card is "
7571 "not sufficient for optimal performance.\n");
7572 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7573 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007574 }
7575
Auke Kok9a799d72007-09-15 14:07:45 -07007576 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007577 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007578 if (err == IXGBE_ERR_EEPROM_VERSION) {
7579 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007580 e_dev_warn("This device is a pre-production adapter/LOM. "
7581 "Please be aware there may be issues associated "
7582 "with your hardware. If you are experiencing "
7583 "problems please contact your Intel or hardware "
7584 "representative who provided you with this "
7585 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007586 }
Auke Kok9a799d72007-09-15 14:07:45 -07007587 strcpy(netdev->name, "eth%d");
7588 err = register_netdev(netdev);
7589 if (err)
7590 goto err_register;
7591
Emil Tantilovec74a472012-09-20 03:33:56 +00007592 /* power down the optics for 82599 SFP+ fiber */
7593 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007594 hw->mac.ops.disable_tx_laser(hw);
7595
Jesse Brandeburg54386462009-04-17 20:44:27 +00007596 /* carrier off reporting is important to ethtool even BEFORE open */
7597 netif_carrier_off(netdev);
7598
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007599#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007600 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007601 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007602 ixgbe_setup_dca(adapter);
7603 }
7604#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007605 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007606 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007607 for (i = 0; i < adapter->num_vfs; i++)
7608 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7609 }
7610
Jacob Keller2466dd92011-09-08 03:50:54 +00007611 /* firmware requires driver version to be 0xFFFFFFFF
7612 * since os does not support feature
7613 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007614 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007615 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7616 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007617
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007618 /* add san mac addr to netdev */
7619 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007620
Neerav Parikhea818752012-01-04 20:23:40 +00007621 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007622 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007623
Don Skidmore12109822012-05-04 06:07:08 +00007624#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007625 if (ixgbe_sysfs_init(adapter))
7626 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007627#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007628
Catherine Sullivan00949162012-08-10 01:59:10 +00007629 ixgbe_dbg_adapter_init(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007630
Don Skidmore0b2679d2013-02-21 03:00:04 +00007631 /* Need link setup for MNG FW, else wait for IXGBE_UP */
7632 if (hw->mng_fw_enabled && hw->mac.ops.setup_link)
7633 hw->mac.ops.setup_link(hw,
7634 IXGBE_LINK_SPEED_10GB_FULL | IXGBE_LINK_SPEED_1GB_FULL,
7635 true);
7636
Auke Kok9a799d72007-09-15 14:07:45 -07007637 return 0;
7638
7639err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007640 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007641 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007642err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007643 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007644 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007645 iounmap(hw->hw_addr);
7646err_ioremap:
7647 free_netdev(netdev);
7648err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007649 pci_release_selected_regions(pdev,
7650 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007651err_pci_reg:
7652err_dma:
7653 pci_disable_device(pdev);
7654 return err;
7655}
7656
7657/**
7658 * ixgbe_remove - Device Removal Routine
7659 * @pdev: PCI device information struct
7660 *
7661 * ixgbe_remove is called by the PCI subsystem to alert the driver
7662 * that it should release a PCI device. The could be caused by a
7663 * Hot-Plug event, or because the driver is going to be removed from
7664 * memory.
7665 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007666static void ixgbe_remove(struct pci_dev *pdev)
Auke Kok9a799d72007-09-15 14:07:45 -07007667{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007668 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7669 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007670
Catherine Sullivan00949162012-08-10 01:59:10 +00007671 ixgbe_dbg_adapter_exit(adapter);
Catherine Sullivan00949162012-08-10 01:59:10 +00007672
Auke Kok9a799d72007-09-15 14:07:45 -07007673 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007674 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007675
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007676
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007677#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007678 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7679 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7680 dca_remove_requester(&pdev->dev);
7681 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7682 }
7683
7684#endif
Don Skidmore12109822012-05-04 06:07:08 +00007685#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007686 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007687#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007688
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007689 /* remove the added san mac */
7690 ixgbe_del_sanmac_netdev(netdev);
7691
Donald Skidmorec4900be2008-11-20 21:11:42 -08007692 if (netdev->reg_state == NETREG_REGISTERED)
7693 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007694
Greg Roseda36b642012-12-11 08:26:43 +00007695#ifdef CONFIG_PCI_IOV
7696 /*
7697 * Only disable SR-IOV on unload if the user specified the now
7698 * deprecated max_vfs module parameter.
7699 */
7700 if (max_vfs)
7701 ixgbe_disable_sriov(adapter);
7702#endif
Alexander Duyck7a921c92009-05-06 10:43:28 +00007703 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007704
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007705 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007706
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007707#ifdef CONFIG_DCB
7708 kfree(adapter->ixgbe_ieee_pfc);
7709 kfree(adapter->ixgbe_ieee_ets);
7710
7711#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007712 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007713 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007714 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007715
Emil Tantilov849c4542010-06-03 16:53:41 +00007716 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007717
Auke Kok9a799d72007-09-15 14:07:45 -07007718 free_netdev(netdev);
7719
Frans Pop19d5afd2009-10-02 10:04:12 -07007720 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007721
Auke Kok9a799d72007-09-15 14:07:45 -07007722 pci_disable_device(pdev);
7723}
7724
7725/**
7726 * ixgbe_io_error_detected - called when PCI error is detected
7727 * @pdev: Pointer to PCI device
7728 * @state: The current pci connection state
7729 *
7730 * This function is called after a PCI bus error affecting
7731 * this device has been detected.
7732 */
7733static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007734 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007735{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007736 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7737 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007738
Greg Rose83c61fa2011-09-07 05:59:35 +00007739#ifdef CONFIG_PCI_IOV
7740 struct pci_dev *bdev, *vfdev;
7741 u32 dw0, dw1, dw2, dw3;
7742 int vf, pos;
7743 u16 req_id, pf_func;
7744
7745 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7746 adapter->num_vfs == 0)
7747 goto skip_bad_vf_detection;
7748
7749 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08007750 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00007751 bdev = bdev->bus->self;
7752
7753 if (!bdev)
7754 goto skip_bad_vf_detection;
7755
7756 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7757 if (!pos)
7758 goto skip_bad_vf_detection;
7759
7760 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7761 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7762 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7763 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7764
7765 req_id = dw1 >> 16;
7766 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7767 if (!(req_id & 0x0080))
7768 goto skip_bad_vf_detection;
7769
7770 pf_func = req_id & 0x01;
7771 if ((pf_func & 1) == (pdev->devfn & 1)) {
7772 unsigned int device_id;
7773
7774 vf = (req_id & 0x7F) >> 1;
7775 e_dev_err("VF %d has caused a PCIe error\n", vf);
7776 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7777 "%8.8x\tdw3: %8.8x\n",
7778 dw0, dw1, dw2, dw3);
7779 switch (adapter->hw.mac.type) {
7780 case ixgbe_mac_82599EB:
7781 device_id = IXGBE_82599_VF_DEVICE_ID;
7782 break;
7783 case ixgbe_mac_X540:
7784 device_id = IXGBE_X540_VF_DEVICE_ID;
7785 break;
7786 default:
7787 device_id = 0;
7788 break;
7789 }
7790
7791 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00007792 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00007793 while (vfdev) {
7794 if (vfdev->devfn == (req_id & 0xFF))
7795 break;
Jon Mason36e90312012-07-19 21:02:09 +00007796 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00007797 device_id, vfdev);
7798 }
7799 /*
7800 * There's a slim chance the VF could have been hot plugged,
7801 * so if it is no longer present we don't need to issue the
7802 * VFLR. Just clean up the AER in that case.
7803 */
7804 if (vfdev) {
7805 e_dev_err("Issuing VFLR to VF %d\n", vf);
7806 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
Greg Roseb4fafbe2012-12-13 01:14:06 +00007807 /* Free device reference count */
7808 pci_dev_put(vfdev);
Greg Rose83c61fa2011-09-07 05:59:35 +00007809 }
7810
7811 pci_cleanup_aer_uncorrect_error_status(pdev);
7812 }
7813
7814 /*
7815 * Even though the error may have occurred on the other port
7816 * we still need to increment the vf error reference count for
7817 * both ports because the I/O resume function will be called
7818 * for both of them.
7819 */
7820 adapter->vferr_refcount++;
7821
7822 return PCI_ERS_RESULT_RECOVERED;
7823
7824skip_bad_vf_detection:
7825#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007826 netif_device_detach(netdev);
7827
Breno Leitao3044b8d2009-05-06 10:44:26 +00007828 if (state == pci_channel_io_perm_failure)
7829 return PCI_ERS_RESULT_DISCONNECT;
7830
Auke Kok9a799d72007-09-15 14:07:45 -07007831 if (netif_running(netdev))
7832 ixgbe_down(adapter);
7833 pci_disable_device(pdev);
7834
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007835 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007836 return PCI_ERS_RESULT_NEED_RESET;
7837}
7838
7839/**
7840 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7841 * @pdev: Pointer to PCI device
7842 *
7843 * Restart the card from scratch, as if from a cold-boot.
7844 */
7845static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7846{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007847 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007848 pci_ers_result_t result;
7849 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007850
gouji-new9ce77662009-05-06 10:44:45 +00007851 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007852 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007853 result = PCI_ERS_RESULT_DISCONNECT;
7854 } else {
7855 pci_set_master(pdev);
7856 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007857 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007858
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007859 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007860
7861 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007862 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007863 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007864 }
Auke Kok9a799d72007-09-15 14:07:45 -07007865
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007866 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7867 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007868 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7869 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007870 /* non-fatal, continue */
7871 }
Auke Kok9a799d72007-09-15 14:07:45 -07007872
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007873 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007874}
7875
7876/**
7877 * ixgbe_io_resume - called when traffic can start flowing again.
7878 * @pdev: Pointer to PCI device
7879 *
7880 * This callback is called when the error recovery driver tells us that
7881 * its OK to resume normal operation.
7882 */
7883static void ixgbe_io_resume(struct pci_dev *pdev)
7884{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007885 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7886 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007887
Greg Rose83c61fa2011-09-07 05:59:35 +00007888#ifdef CONFIG_PCI_IOV
7889 if (adapter->vferr_refcount) {
7890 e_info(drv, "Resuming after VF err\n");
7891 adapter->vferr_refcount--;
7892 return;
7893 }
7894
7895#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007896 if (netif_running(netdev))
7897 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007898
7899 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007900}
7901
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007902static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07007903 .error_detected = ixgbe_io_error_detected,
7904 .slot_reset = ixgbe_io_slot_reset,
7905 .resume = ixgbe_io_resume,
7906};
7907
7908static struct pci_driver ixgbe_driver = {
7909 .name = ixgbe_driver_name,
7910 .id_table = ixgbe_pci_tbl,
7911 .probe = ixgbe_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05007912 .remove = ixgbe_remove,
Auke Kok9a799d72007-09-15 14:07:45 -07007913#ifdef CONFIG_PM
7914 .suspend = ixgbe_suspend,
7915 .resume = ixgbe_resume,
7916#endif
7917 .shutdown = ixgbe_shutdown,
Greg Roseda36b642012-12-11 08:26:43 +00007918 .sriov_configure = ixgbe_pci_sriov_configure,
Auke Kok9a799d72007-09-15 14:07:45 -07007919 .err_handler = &ixgbe_err_handler
7920};
7921
7922/**
7923 * ixgbe_init_module - Driver Registration Routine
7924 *
7925 * ixgbe_init_module is the first routine called when the driver is
7926 * loaded. All it does is register with the PCI subsystem.
7927 **/
7928static int __init ixgbe_init_module(void)
7929{
7930 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007931 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007932 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007933
Catherine Sullivan00949162012-08-10 01:59:10 +00007934 ixgbe_dbg_init();
Catherine Sullivan00949162012-08-10 01:59:10 +00007935
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007936 ret = pci_register_driver(&ixgbe_driver);
7937 if (ret) {
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007938 ixgbe_dbg_exit();
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007939 return ret;
7940 }
7941
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007942#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007943 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007944#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007945
Jakub Kicinskif01fc1a2013-04-03 16:50:54 +00007946 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07007947}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007948
Auke Kok9a799d72007-09-15 14:07:45 -07007949module_init(ixgbe_init_module);
7950
7951/**
7952 * ixgbe_exit_module - Driver Exit Cleanup Routine
7953 *
7954 * ixgbe_exit_module is called just before the driver is removed
7955 * from memory.
7956 **/
7957static void __exit ixgbe_exit_module(void)
7958{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007959#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007960 dca_unregister_notify(&dca_notifier);
7961#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007962 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00007963
Catherine Sullivan00949162012-08-10 01:59:10 +00007964 ixgbe_dbg_exit();
Catherine Sullivan00949162012-08-10 01:59:10 +00007965
Eric Dumazet1a515022010-11-16 19:26:42 -08007966 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007967}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007968
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007969#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007970static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007971 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007972{
7973 int ret_val;
7974
7975 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007976 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007977
7978 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7979}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007980
Alexander Duyckb4533682009-03-31 21:32:42 +00007981#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007982
Auke Kok9a799d72007-09-15 14:07:45 -07007983module_exit(ixgbe_exit_module);
7984
7985/* ixgbe_main.c */