Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers. |
| 3 | ST Ethernet IPs are built around a Synopsys IP Core. |
| 4 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 5 | Copyright(C) 2007-2011 STMicroelectronics Ltd |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 6 | |
| 7 | This program is free software; you can redistribute it and/or modify it |
| 8 | under the terms and conditions of the GNU General Public License, |
| 9 | version 2, as published by the Free Software Foundation. |
| 10 | |
| 11 | This program is distributed in the hope it will be useful, but WITHOUT |
| 12 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | more details. |
| 15 | |
| 16 | You should have received a copy of the GNU General Public License along with |
| 17 | this program; if not, write to the Free Software Foundation, Inc., |
| 18 | 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. |
| 19 | |
| 20 | The full GNU General Public License is included in this distribution in |
| 21 | the file called "COPYING". |
| 22 | |
| 23 | Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> |
| 24 | |
| 25 | Documentation available at: |
| 26 | http://www.stlinux.com |
| 27 | Support available at: |
| 28 | https://bugzilla.stlinux.com/ |
| 29 | *******************************************************************************/ |
| 30 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 31 | #include <linux/clk.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 32 | #include <linux/kernel.h> |
| 33 | #include <linux/interrupt.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 34 | #include <linux/ip.h> |
| 35 | #include <linux/tcp.h> |
| 36 | #include <linux/skbuff.h> |
| 37 | #include <linux/ethtool.h> |
| 38 | #include <linux/if_ether.h> |
| 39 | #include <linux/crc32.h> |
| 40 | #include <linux/mii.h> |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 41 | #include <linux/if.h> |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 42 | #include <linux/if_vlan.h> |
| 43 | #include <linux/dma-mapping.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 44 | #include <linux/slab.h> |
Paul Gortmaker | 70c7160 | 2011-05-22 16:47:17 -0400 | [diff] [blame] | 45 | #include <linux/prefetch.h> |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 46 | #include <linux/pinctrl/consumer.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 47 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 48 | #include <linux/debugfs.h> |
| 49 | #include <linux/seq_file.h> |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 50 | #endif /* CONFIG_DEBUG_FS */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 51 | #include <linux/net_tstamp.h> |
| 52 | #include "stmmac_ptp.h" |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 53 | #include "stmmac.h" |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 54 | #include <linux/reset.h> |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 55 | #include <linux/of_mdio.h> |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 56 | #include "dwmac1000.h" |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 57 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 58 | #define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x) |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 59 | #define TSO_MAX_BUFF_SIZE (SZ_16K - 1) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 60 | |
| 61 | /* Module parameters */ |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 62 | #define TX_TIMEO 5000 |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 63 | static int watchdog = TX_TIMEO; |
| 64 | module_param(watchdog, int, S_IRUGO | S_IWUSR); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 65 | MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 66 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 67 | static int debug = -1; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 68 | module_param(debug, int, S_IRUGO | S_IWUSR); |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 69 | MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)"); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 70 | |
stephen hemminger | 47d1f71 | 2013-12-30 10:38:57 -0800 | [diff] [blame] | 71 | static int phyaddr = -1; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 72 | module_param(phyaddr, int, S_IRUGO); |
| 73 | MODULE_PARM_DESC(phyaddr, "Physical device address"); |
| 74 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 75 | #define STMMAC_TX_THRESH (DMA_TX_SIZE / 4) |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 76 | #define STMMAC_RX_THRESH (DMA_RX_SIZE / 4) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 77 | |
| 78 | static int flow_ctrl = FLOW_OFF; |
| 79 | module_param(flow_ctrl, int, S_IRUGO | S_IWUSR); |
| 80 | MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]"); |
| 81 | |
| 82 | static int pause = PAUSE_TIME; |
| 83 | module_param(pause, int, S_IRUGO | S_IWUSR); |
| 84 | MODULE_PARM_DESC(pause, "Flow Control Pause Time"); |
| 85 | |
| 86 | #define TC_DEFAULT 64 |
| 87 | static int tc = TC_DEFAULT; |
| 88 | module_param(tc, int, S_IRUGO | S_IWUSR); |
| 89 | MODULE_PARM_DESC(tc, "DMA threshold control value"); |
| 90 | |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 91 | #define DEFAULT_BUFSIZE 1536 |
| 92 | static int buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 93 | module_param(buf_sz, int, S_IRUGO | S_IWUSR); |
| 94 | MODULE_PARM_DESC(buf_sz, "DMA buffer size"); |
| 95 | |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 96 | #define STMMAC_RX_COPYBREAK 256 |
| 97 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 98 | static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE | |
| 99 | NETIF_MSG_LINK | NETIF_MSG_IFUP | |
| 100 | NETIF_MSG_IFDOWN | NETIF_MSG_TIMER); |
| 101 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 102 | #define STMMAC_DEFAULT_LPI_TIMER 1000 |
| 103 | static int eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
| 104 | module_param(eee_timer, int, S_IRUGO | S_IWUSR); |
| 105 | MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec"); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 106 | #define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x)) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 107 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 108 | /* By default the driver will use the ring mode to manage tx and rx descriptors |
| 109 | * but passing this value so user can force to use the chain instead of the ring |
| 110 | */ |
| 111 | static unsigned int chain_mode; |
| 112 | module_param(chain_mode, int, S_IRUGO); |
| 113 | MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode"); |
| 114 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 115 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 116 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 117 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 118 | static int stmmac_init_fs(struct net_device *dev); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 119 | static void stmmac_exit_fs(struct net_device *dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 120 | #endif |
| 121 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 122 | #define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x)) |
| 123 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 124 | /** |
| 125 | * stmmac_verify_args - verify the driver parameters. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 126 | * Description: it checks the driver parameters and set a default in case of |
| 127 | * errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 128 | */ |
| 129 | static void stmmac_verify_args(void) |
| 130 | { |
| 131 | if (unlikely(watchdog < 0)) |
| 132 | watchdog = TX_TIMEO; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 133 | if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB))) |
| 134 | buf_sz = DEFAULT_BUFSIZE; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 135 | if (unlikely(flow_ctrl > 1)) |
| 136 | flow_ctrl = FLOW_AUTO; |
| 137 | else if (likely(flow_ctrl < 0)) |
| 138 | flow_ctrl = FLOW_OFF; |
| 139 | if (unlikely((pause < 0) || (pause > 0xffff))) |
| 140 | pause = PAUSE_TIME; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 141 | if (eee_timer < 0) |
| 142 | eee_timer = STMMAC_DEFAULT_LPI_TIMER; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 143 | } |
| 144 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 145 | /** |
| 146 | * stmmac_clk_csr_set - dynamically set the MDC clock |
| 147 | * @priv: driver private structure |
| 148 | * Description: this is to dynamically set the MDC clock according to the csr |
| 149 | * clock input. |
| 150 | * Note: |
| 151 | * If a specific clk_csr value is passed from the platform |
| 152 | * this means that the CSR Clock Range selection cannot be |
| 153 | * changed at run-time and it is fixed (as reported in the driver |
| 154 | * documentation). Viceversa the driver will try to set the MDC |
| 155 | * clock dynamically according to the actual clock input. |
| 156 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 157 | static void stmmac_clk_csr_set(struct stmmac_priv *priv) |
| 158 | { |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 159 | u32 clk_rate; |
| 160 | |
| 161 | clk_rate = clk_get_rate(priv->stmmac_clk); |
| 162 | |
| 163 | /* Platform provided default clk_csr would be assumed valid |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 164 | * for all other cases except for the below mentioned ones. |
| 165 | * For values higher than the IEEE 802.3 specified frequency |
| 166 | * we can not estimate the proper divider as it is not known |
| 167 | * the frequency of clk_csr_i. So we do not change the default |
| 168 | * divider. |
| 169 | */ |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 170 | if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) { |
| 171 | if (clk_rate < CSR_F_35M) |
| 172 | priv->clk_csr = STMMAC_CSR_20_35M; |
| 173 | else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M)) |
| 174 | priv->clk_csr = STMMAC_CSR_35_60M; |
| 175 | else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M)) |
| 176 | priv->clk_csr = STMMAC_CSR_60_100M; |
| 177 | else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M)) |
| 178 | priv->clk_csr = STMMAC_CSR_100_150M; |
| 179 | else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M)) |
| 180 | priv->clk_csr = STMMAC_CSR_150_250M; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 181 | else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M)) |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 182 | priv->clk_csr = STMMAC_CSR_250_300M; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 183 | } |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 184 | } |
| 185 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 186 | static void print_pkt(unsigned char *buf, int len) |
| 187 | { |
Andy Shevchenko | 424c4f7 | 2014-11-07 16:53:12 +0200 | [diff] [blame] | 188 | pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf); |
| 189 | print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 190 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 191 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 192 | static inline u32 stmmac_tx_avail(struct stmmac_priv *priv) |
| 193 | { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 194 | unsigned avail; |
| 195 | |
| 196 | if (priv->dirty_tx > priv->cur_tx) |
| 197 | avail = priv->dirty_tx - priv->cur_tx - 1; |
| 198 | else |
| 199 | avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1; |
| 200 | |
| 201 | return avail; |
| 202 | } |
| 203 | |
| 204 | static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv) |
| 205 | { |
| 206 | unsigned dirty; |
| 207 | |
| 208 | if (priv->dirty_rx <= priv->cur_rx) |
| 209 | dirty = priv->cur_rx - priv->dirty_rx; |
| 210 | else |
| 211 | dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx; |
| 212 | |
| 213 | return dirty; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 214 | } |
| 215 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 216 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 217 | * stmmac_hw_fix_mac_speed - callback for speed selection |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 218 | * @priv: driver private structure |
| 219 | * Description: on some platforms (e.g. ST), some HW system configuraton |
| 220 | * registers have to be set according to the link speed negotiated. |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 221 | */ |
| 222 | static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv) |
| 223 | { |
| 224 | struct phy_device *phydev = priv->phydev; |
| 225 | |
| 226 | if (likely(priv->plat->fix_mac_speed)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 227 | priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed); |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 228 | } |
| 229 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 230 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 231 | * stmmac_enable_eee_mode - check and enter in LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 232 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 233 | * Description: this function is to verify and enter in LPI mode in case of |
| 234 | * EEE. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 235 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 236 | static void stmmac_enable_eee_mode(struct stmmac_priv *priv) |
| 237 | { |
| 238 | /* Check and enter in LPI mode */ |
| 239 | if ((priv->dirty_tx == priv->cur_tx) && |
| 240 | (priv->tx_path_in_lpi_mode == false)) |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 241 | priv->hw->mac->set_eee_mode(priv->hw); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 242 | } |
| 243 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 244 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 245 | * stmmac_disable_eee_mode - disable and exit from LPI mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 246 | * @priv: driver private structure |
| 247 | * Description: this function is to exit and disable EEE in case of |
| 248 | * LPI state is true. This is called by the xmit. |
| 249 | */ |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 250 | void stmmac_disable_eee_mode(struct stmmac_priv *priv) |
| 251 | { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 252 | priv->hw->mac->reset_eee_mode(priv->hw); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 253 | del_timer_sync(&priv->eee_ctrl_timer); |
| 254 | priv->tx_path_in_lpi_mode = false; |
| 255 | } |
| 256 | |
| 257 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 258 | * stmmac_eee_ctrl_timer - EEE TX SW timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 259 | * @arg : data hook |
| 260 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 261 | * if there is no data transfer and if we are not in LPI state, |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 262 | * then MAC Transmitter can be moved to LPI state. |
| 263 | */ |
| 264 | static void stmmac_eee_ctrl_timer(unsigned long arg) |
| 265 | { |
| 266 | struct stmmac_priv *priv = (struct stmmac_priv *)arg; |
| 267 | |
| 268 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 269 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 273 | * stmmac_eee_init - init EEE |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 274 | * @priv: driver private structure |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 275 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 276 | * if the GMAC supports the EEE (from the HW cap reg) and the phy device |
| 277 | * can also manage EEE, this function enable the LPI state and start related |
| 278 | * timer. |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 279 | */ |
| 280 | bool stmmac_eee_init(struct stmmac_priv *priv) |
| 281 | { |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 282 | unsigned long flags; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 283 | bool ret = false; |
| 284 | |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 285 | /* Using PCS we cannot dial with the phy registers at this stage |
| 286 | * so we do not support extra feature like EEE. |
| 287 | */ |
| 288 | if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) || |
| 289 | (priv->pcs == STMMAC_PCS_RTBI)) |
| 290 | goto out; |
| 291 | |
Giuseppe CAVALLARO | 56b88c2 | 2014-08-28 08:11:43 +0200 | [diff] [blame] | 292 | /* Never init EEE in case of a switch is attached */ |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 293 | if (priv->phydev->is_pseudo_fixed_link) |
Giuseppe CAVALLARO | 56b88c2 | 2014-08-28 08:11:43 +0200 | [diff] [blame] | 294 | goto out; |
| 295 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 296 | /* MAC core supports the EEE feature. */ |
| 297 | if (priv->dma_cap.eee) { |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 298 | int tx_lpi_timer = priv->tx_lpi_timer; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 299 | |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 300 | /* Check if the PHY supports EEE */ |
| 301 | if (phy_init_eee(priv->phydev, 1)) { |
| 302 | /* To manage at run-time if the EEE cannot be supported |
| 303 | * anymore (for example because the lp caps have been |
| 304 | * changed). |
| 305 | * In that case the driver disable own timers. |
| 306 | */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 307 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 308 | if (priv->eee_active) { |
| 309 | pr_debug("stmmac: disable EEE\n"); |
| 310 | del_timer_sync(&priv->eee_ctrl_timer); |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 311 | priv->hw->mac->set_eee_timer(priv->hw, 0, |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 312 | tx_lpi_timer); |
| 313 | } |
| 314 | priv->eee_active = 0; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 315 | spin_unlock_irqrestore(&priv->lock, flags); |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 316 | goto out; |
| 317 | } |
| 318 | /* Activate the EEE and start timers */ |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 319 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 320 | if (!priv->eee_active) { |
| 321 | priv->eee_active = 1; |
Vaishali Thakkar | ccb36da | 2015-02-28 00:12:34 +0530 | [diff] [blame] | 322 | setup_timer(&priv->eee_ctrl_timer, |
| 323 | stmmac_eee_ctrl_timer, |
| 324 | (unsigned long)priv); |
| 325 | mod_timer(&priv->eee_ctrl_timer, |
| 326 | STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 327 | |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 328 | priv->hw->mac->set_eee_timer(priv->hw, |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 329 | STMMAC_DEFAULT_LIT_LS, |
Giuseppe CAVALLARO | 83bf79b | 2014-03-10 13:40:31 +0100 | [diff] [blame] | 330 | tx_lpi_timer); |
Giuseppe CAVALLARO | 7196535 | 2014-08-28 08:11:44 +0200 | [diff] [blame] | 331 | } |
| 332 | /* Set HW EEE according to the speed */ |
| 333 | priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 334 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 335 | ret = true; |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 336 | spin_unlock_irqrestore(&priv->lock, flags); |
| 337 | |
| 338 | pr_debug("stmmac: Energy-Efficient Ethernet initialized\n"); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 339 | } |
| 340 | out: |
| 341 | return ret; |
| 342 | } |
| 343 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 344 | /* stmmac_get_tx_hwtstamp - get HW TX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 345 | * @priv: driver private structure |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 346 | * @entry : descriptor index to be used. |
| 347 | * @skb : the socket buffer |
| 348 | * Description : |
| 349 | * This function will read timestamp from the descriptor & pass it to stack. |
| 350 | * and also perform some sanity checks. |
| 351 | */ |
| 352 | static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 353 | unsigned int entry, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 354 | { |
| 355 | struct skb_shared_hwtstamps shhwtstamp; |
| 356 | u64 ns; |
| 357 | void *desc = NULL; |
| 358 | |
| 359 | if (!priv->hwts_tx_en) |
| 360 | return; |
| 361 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 362 | /* exit if skb doesn't support hw tstamp */ |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 363 | if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 364 | return; |
| 365 | |
| 366 | if (priv->adv_ts) |
| 367 | desc = (priv->dma_etx + entry); |
| 368 | else |
| 369 | desc = (priv->dma_tx + entry); |
| 370 | |
| 371 | /* check tx tstamp status */ |
| 372 | if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc)) |
| 373 | return; |
| 374 | |
| 375 | /* get the valid tstamp */ |
| 376 | ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts); |
| 377 | |
| 378 | memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 379 | shhwtstamp.hwtstamp = ns_to_ktime(ns); |
| 380 | /* pass tstamp to stack */ |
| 381 | skb_tstamp_tx(skb, &shhwtstamp); |
| 382 | |
| 383 | return; |
| 384 | } |
| 385 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 386 | /* stmmac_get_rx_hwtstamp - get HW RX timestamps |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 387 | * @priv: driver private structure |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 388 | * @entry : descriptor index to be used. |
| 389 | * @skb : the socket buffer |
| 390 | * Description : |
| 391 | * This function will read received packet's timestamp from the descriptor |
| 392 | * and pass it to stack. It also perform some sanity checks. |
| 393 | */ |
| 394 | static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 395 | unsigned int entry, struct sk_buff *skb) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 396 | { |
| 397 | struct skb_shared_hwtstamps *shhwtstamp = NULL; |
| 398 | u64 ns; |
| 399 | void *desc = NULL; |
| 400 | |
| 401 | if (!priv->hwts_rx_en) |
| 402 | return; |
| 403 | |
| 404 | if (priv->adv_ts) |
| 405 | desc = (priv->dma_erx + entry); |
| 406 | else |
| 407 | desc = (priv->dma_rx + entry); |
| 408 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 409 | /* exit if rx tstamp is not valid */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 410 | if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts)) |
| 411 | return; |
| 412 | |
| 413 | /* get valid tstamp */ |
| 414 | ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts); |
| 415 | shhwtstamp = skb_hwtstamps(skb); |
| 416 | memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps)); |
| 417 | shhwtstamp->hwtstamp = ns_to_ktime(ns); |
| 418 | } |
| 419 | |
| 420 | /** |
| 421 | * stmmac_hwtstamp_ioctl - control hardware timestamping. |
| 422 | * @dev: device pointer. |
| 423 | * @ifr: An IOCTL specefic structure, that can contain a pointer to |
| 424 | * a proprietary structure used to pass information to the driver. |
| 425 | * Description: |
| 426 | * This function configures the MAC to enable/disable both outgoing(TX) |
| 427 | * and incoming(RX) packets time stamping based on user input. |
| 428 | * Return Value: |
| 429 | * 0 on success and an appropriate -ve integer on failure. |
| 430 | */ |
| 431 | static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr) |
| 432 | { |
| 433 | struct stmmac_priv *priv = netdev_priv(dev); |
| 434 | struct hwtstamp_config config; |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 435 | struct timespec64 now; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 436 | u64 temp = 0; |
| 437 | u32 ptp_v2 = 0; |
| 438 | u32 tstamp_all = 0; |
| 439 | u32 ptp_over_ipv4_udp = 0; |
| 440 | u32 ptp_over_ipv6_udp = 0; |
| 441 | u32 ptp_over_ethernet = 0; |
| 442 | u32 snap_type_sel = 0; |
| 443 | u32 ts_master_en = 0; |
| 444 | u32 ts_event_en = 0; |
| 445 | u32 value = 0; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 446 | u32 sec_inc; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 447 | |
| 448 | if (!(priv->dma_cap.time_stamp || priv->adv_ts)) { |
| 449 | netdev_alert(priv->dev, "No support for HW time stamping\n"); |
| 450 | priv->hwts_tx_en = 0; |
| 451 | priv->hwts_rx_en = 0; |
| 452 | |
| 453 | return -EOPNOTSUPP; |
| 454 | } |
| 455 | |
| 456 | if (copy_from_user(&config, ifr->ifr_data, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 457 | sizeof(struct hwtstamp_config))) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 458 | return -EFAULT; |
| 459 | |
| 460 | pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n", |
| 461 | __func__, config.flags, config.tx_type, config.rx_filter); |
| 462 | |
| 463 | /* reserved for future extensions */ |
| 464 | if (config.flags) |
| 465 | return -EINVAL; |
| 466 | |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 467 | if (config.tx_type != HWTSTAMP_TX_OFF && |
| 468 | config.tx_type != HWTSTAMP_TX_ON) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 469 | return -ERANGE; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 470 | |
| 471 | if (priv->adv_ts) { |
| 472 | switch (config.rx_filter) { |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 473 | case HWTSTAMP_FILTER_NONE: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 474 | /* time stamp no incoming packet at all */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 475 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 476 | break; |
| 477 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 478 | case HWTSTAMP_FILTER_PTP_V1_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 479 | /* PTP v1, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 480 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 481 | /* take time stamp for all event messages */ |
| 482 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
| 483 | |
| 484 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 485 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 486 | break; |
| 487 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 488 | case HWTSTAMP_FILTER_PTP_V1_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 489 | /* PTP v1, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 490 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC; |
| 491 | /* take time stamp for SYNC messages only */ |
| 492 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 493 | |
| 494 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 495 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 496 | break; |
| 497 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 498 | case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 499 | /* PTP v1, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 500 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ; |
| 501 | /* take time stamp for Delay_Req messages only */ |
| 502 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 503 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 504 | |
| 505 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 506 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 507 | break; |
| 508 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 509 | case HWTSTAMP_FILTER_PTP_V2_L4_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 510 | /* PTP v2, UDP, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 511 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT; |
| 512 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 513 | /* take time stamp for all event messages */ |
| 514 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
| 515 | |
| 516 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 517 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 518 | break; |
| 519 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 520 | case HWTSTAMP_FILTER_PTP_V2_L4_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 521 | /* PTP v2, UDP, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 522 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC; |
| 523 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 524 | /* take time stamp for SYNC messages only */ |
| 525 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 526 | |
| 527 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 528 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 529 | break; |
| 530 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 531 | case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 532 | /* PTP v2, UDP, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 533 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ; |
| 534 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 535 | /* take time stamp for Delay_Req messages only */ |
| 536 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 537 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 538 | |
| 539 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 540 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 541 | break; |
| 542 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 543 | case HWTSTAMP_FILTER_PTP_V2_EVENT: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 544 | /* PTP v2/802.AS1 any layer, any kind of event packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 545 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT; |
| 546 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 547 | /* take time stamp for all event messages */ |
| 548 | snap_type_sel = PTP_TCR_SNAPTYPSEL_1; |
| 549 | |
| 550 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 551 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 552 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 553 | break; |
| 554 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 555 | case HWTSTAMP_FILTER_PTP_V2_SYNC: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 556 | /* PTP v2/802.AS1, any layer, Sync packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 557 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC; |
| 558 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 559 | /* take time stamp for SYNC messages only */ |
| 560 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 561 | |
| 562 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 563 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 564 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 565 | break; |
| 566 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 567 | case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 568 | /* PTP v2/802.AS1, any layer, Delay_req packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 569 | config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ; |
| 570 | ptp_v2 = PTP_TCR_TSVER2ENA; |
| 571 | /* take time stamp for Delay_Req messages only */ |
| 572 | ts_master_en = PTP_TCR_TSMSTRENA; |
| 573 | ts_event_en = PTP_TCR_TSEVNTENA; |
| 574 | |
| 575 | ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA; |
| 576 | ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA; |
| 577 | ptp_over_ethernet = PTP_TCR_TSIPENA; |
| 578 | break; |
| 579 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 580 | case HWTSTAMP_FILTER_ALL: |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 581 | /* time stamp any incoming packet */ |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 582 | config.rx_filter = HWTSTAMP_FILTER_ALL; |
| 583 | tstamp_all = PTP_TCR_TSENALL; |
| 584 | break; |
| 585 | |
| 586 | default: |
| 587 | return -ERANGE; |
| 588 | } |
| 589 | } else { |
| 590 | switch (config.rx_filter) { |
| 591 | case HWTSTAMP_FILTER_NONE: |
| 592 | config.rx_filter = HWTSTAMP_FILTER_NONE; |
| 593 | break; |
| 594 | default: |
| 595 | /* PTP v1, UDP, any kind of event packet */ |
| 596 | config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT; |
| 597 | break; |
| 598 | } |
| 599 | } |
| 600 | priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1); |
Ben Hutchings | 5f3da32 | 2013-11-14 00:43:41 +0000 | [diff] [blame] | 601 | priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 602 | |
| 603 | if (!priv->hwts_tx_en && !priv->hwts_rx_en) |
| 604 | priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0); |
| 605 | else { |
| 606 | value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 607 | tstamp_all | ptp_v2 | ptp_over_ethernet | |
| 608 | ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en | |
| 609 | ts_master_en | snap_type_sel); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 610 | priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value); |
| 611 | |
| 612 | /* program Sub Second Increment reg */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 613 | sec_inc = priv->hw->ptp->config_sub_second_increment( |
| 614 | priv->ioaddr, priv->clk_ptp_rate); |
| 615 | temp = div_u64(1000000000ULL, sec_inc); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 616 | |
| 617 | /* calculate default added value: |
| 618 | * formula is : |
| 619 | * addend = (2^32)/freq_div_ratio; |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 620 | * where, freq_div_ratio = 1e9ns/sec_inc |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 621 | */ |
Phil Reid | 19d857c | 2015-12-14 11:32:01 +0800 | [diff] [blame] | 622 | temp = (u64)(temp << 32); |
Giuseppe CAVALLARO | 5566401 | 2014-08-27 10:37:49 +0200 | [diff] [blame] | 623 | priv->default_addend = div_u64(temp, priv->clk_ptp_rate); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 624 | priv->hw->ptp->config_addend(priv->ioaddr, |
| 625 | priv->default_addend); |
| 626 | |
| 627 | /* initialize system time */ |
Arnd Bergmann | 0a62415 | 2015-09-30 13:26:32 +0200 | [diff] [blame] | 628 | ktime_get_real_ts64(&now); |
| 629 | |
| 630 | /* lower 32 bits of tv_sec are safe until y2106 */ |
| 631 | priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec, |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 632 | now.tv_nsec); |
| 633 | } |
| 634 | |
| 635 | return copy_to_user(ifr->ifr_data, &config, |
| 636 | sizeof(struct hwtstamp_config)) ? -EFAULT : 0; |
| 637 | } |
| 638 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 639 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 640 | * stmmac_init_ptp - init PTP |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 641 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 642 | * Description: this is to verify if the HW supports the PTPv1 or PTPv2. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 643 | * This is done by looking at the HW cap. register. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 644 | * This function also registers the ptp driver. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 645 | */ |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 646 | static int stmmac_init_ptp(struct stmmac_priv *priv) |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 647 | { |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 648 | if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp)) |
| 649 | return -EOPNOTSUPP; |
| 650 | |
Giuseppe CAVALLARO | 5566401 | 2014-08-27 10:37:49 +0200 | [diff] [blame] | 651 | /* Fall-back to main clock in case of no PTP ref is passed */ |
| 652 | priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref"); |
| 653 | if (IS_ERR(priv->clk_ptp_ref)) { |
| 654 | priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk); |
| 655 | priv->clk_ptp_ref = NULL; |
| 656 | } else { |
| 657 | clk_prepare_enable(priv->clk_ptp_ref); |
| 658 | priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref); |
| 659 | } |
| 660 | |
Vince Bridgers | 7cd0139 | 2013-12-20 11:19:34 -0600 | [diff] [blame] | 661 | priv->adv_ts = 0; |
| 662 | if (priv->dma_cap.atime_stamp && priv->extend_desc) |
| 663 | priv->adv_ts = 1; |
| 664 | |
| 665 | if (netif_msg_hw(priv) && priv->dma_cap.time_stamp) |
| 666 | pr_debug("IEEE 1588-2002 Time Stamp supported\n"); |
| 667 | |
| 668 | if (netif_msg_hw(priv) && priv->adv_ts) |
| 669 | pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n"); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 670 | |
| 671 | priv->hw->ptp = &stmmac_ptp; |
| 672 | priv->hwts_tx_en = 0; |
| 673 | priv->hwts_rx_en = 0; |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 674 | |
| 675 | return stmmac_ptp_register(priv); |
| 676 | } |
| 677 | |
| 678 | static void stmmac_release_ptp(struct stmmac_priv *priv) |
| 679 | { |
Giuseppe CAVALLARO | 5566401 | 2014-08-27 10:37:49 +0200 | [diff] [blame] | 680 | if (priv->clk_ptp_ref) |
| 681 | clk_disable_unprepare(priv->clk_ptp_ref); |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 682 | stmmac_ptp_unregister(priv); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 683 | } |
| 684 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 685 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 686 | * stmmac_adjust_link - adjusts the link parameters |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 687 | * @dev: net device structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 688 | * Description: this is the helper called by the physical abstraction layer |
| 689 | * drivers to communicate the phy link status. According the speed and duplex |
| 690 | * this driver can invoke registered glue-logic as well. |
| 691 | * It also invoke the eee initialization because it could happen when switch |
| 692 | * on different networks (that are eee capable). |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 693 | */ |
| 694 | static void stmmac_adjust_link(struct net_device *dev) |
| 695 | { |
| 696 | struct stmmac_priv *priv = netdev_priv(dev); |
| 697 | struct phy_device *phydev = priv->phydev; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 698 | unsigned long flags; |
| 699 | int new_state = 0; |
| 700 | unsigned int fc = priv->flow_ctrl, pause_time = priv->pause; |
| 701 | |
| 702 | if (phydev == NULL) |
| 703 | return; |
| 704 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 705 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 706 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 707 | if (phydev->link) { |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 708 | u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 709 | |
| 710 | /* Now we make sure that we can be in full duplex mode. |
| 711 | * If not, we operate in half-duplex mode. */ |
| 712 | if (phydev->duplex != priv->oldduplex) { |
| 713 | new_state = 1; |
| 714 | if (!(phydev->duplex)) |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 715 | ctrl &= ~priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 716 | else |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 717 | ctrl |= priv->hw->link.duplex; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 718 | priv->oldduplex = phydev->duplex; |
| 719 | } |
| 720 | /* Flow Control operation */ |
| 721 | if (phydev->pause) |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 722 | priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex, |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 723 | fc, pause_time); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 724 | |
| 725 | if (phydev->speed != priv->speed) { |
| 726 | new_state = 1; |
| 727 | switch (phydev->speed) { |
| 728 | case 1000: |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 729 | if (likely((priv->plat->has_gmac) || |
| 730 | (priv->plat->has_gmac4))) |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 731 | ctrl &= ~priv->hw->link.port; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 732 | stmmac_hw_fix_mac_speed(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 733 | break; |
| 734 | case 100: |
| 735 | case 10: |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 736 | if (likely((priv->plat->has_gmac) || |
| 737 | (priv->plat->has_gmac4))) { |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 738 | ctrl |= priv->hw->link.port; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 739 | if (phydev->speed == SPEED_100) { |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 740 | ctrl |= priv->hw->link.speed; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 741 | } else { |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 742 | ctrl &= ~(priv->hw->link.speed); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 743 | } |
| 744 | } else { |
Giuseppe CAVALLARO | db98a0b | 2010-01-06 23:07:17 +0000 | [diff] [blame] | 745 | ctrl &= ~priv->hw->link.port; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 746 | } |
Giuseppe CAVALLARO | 9dfeb4d | 2010-11-24 02:37:58 +0000 | [diff] [blame] | 747 | stmmac_hw_fix_mac_speed(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 748 | break; |
| 749 | default: |
| 750 | if (netif_msg_link(priv)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 751 | pr_warn("%s: Speed (%d) not 10/100\n", |
| 752 | dev->name, phydev->speed); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 753 | break; |
| 754 | } |
| 755 | |
| 756 | priv->speed = phydev->speed; |
| 757 | } |
| 758 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 759 | writel(ctrl, priv->ioaddr + MAC_CTRL_REG); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 760 | |
| 761 | if (!priv->oldlink) { |
| 762 | new_state = 1; |
| 763 | priv->oldlink = 1; |
| 764 | } |
| 765 | } else if (priv->oldlink) { |
| 766 | new_state = 1; |
| 767 | priv->oldlink = 0; |
| 768 | priv->speed = 0; |
| 769 | priv->oldduplex = -1; |
| 770 | } |
| 771 | |
| 772 | if (new_state && netif_msg_link(priv)) |
| 773 | phy_print_status(phydev); |
| 774 | |
Giuseppe CAVALLARO | 4741cf9 | 2014-11-04 17:08:08 +0100 | [diff] [blame] | 775 | spin_unlock_irqrestore(&priv->lock, flags); |
| 776 | |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 777 | /* At this stage, it could be needed to setup the EEE or adjust some |
| 778 | * MAC related HW registers. |
| 779 | */ |
| 780 | priv->eee_enabled = stmmac_eee_init(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 781 | } |
| 782 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 783 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 784 | * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 785 | * @priv: driver private structure |
| 786 | * Description: this is to verify if the HW supports the PCS. |
| 787 | * Physical Coding Sublayer (PCS) interface that can be used when the MAC is |
| 788 | * configured for the TBI, RTBI, or SGMII PHY interface. |
| 789 | */ |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 790 | static void stmmac_check_pcs_mode(struct stmmac_priv *priv) |
| 791 | { |
| 792 | int interface = priv->plat->interface; |
| 793 | |
| 794 | if (priv->dma_cap.pcs) { |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 795 | if ((interface == PHY_INTERFACE_MODE_RGMII) || |
| 796 | (interface == PHY_INTERFACE_MODE_RGMII_ID) || |
| 797 | (interface == PHY_INTERFACE_MODE_RGMII_RXID) || |
| 798 | (interface == PHY_INTERFACE_MODE_RGMII_TXID)) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 799 | pr_debug("STMMAC: PCS RGMII support enable\n"); |
| 800 | priv->pcs = STMMAC_PCS_RGMII; |
Byungho An | 0d909dc | 2013-06-28 16:35:31 +0900 | [diff] [blame] | 801 | } else if (interface == PHY_INTERFACE_MODE_SGMII) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 802 | pr_debug("STMMAC: PCS SGMII support enable\n"); |
| 803 | priv->pcs = STMMAC_PCS_SGMII; |
| 804 | } |
| 805 | } |
| 806 | } |
| 807 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 808 | /** |
| 809 | * stmmac_init_phy - PHY initialization |
| 810 | * @dev: net device structure |
| 811 | * Description: it initializes the driver's PHY state, and attaches the PHY |
| 812 | * to the mac driver. |
| 813 | * Return value: |
| 814 | * 0 on success |
| 815 | */ |
| 816 | static int stmmac_init_phy(struct net_device *dev) |
| 817 | { |
| 818 | struct stmmac_priv *priv = netdev_priv(dev); |
| 819 | struct phy_device *phydev; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 820 | char phy_id_fmt[MII_BUS_ID_SIZE + 3]; |
Giuseppe CAVALLARO | 109cdd6 | 2010-01-06 23:07:11 +0000 | [diff] [blame] | 821 | char bus_id[MII_BUS_ID_SIZE]; |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 822 | int interface = priv->plat->interface; |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 823 | int max_speed = priv->plat->max_speed; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 824 | priv->oldlink = 0; |
| 825 | priv->speed = 0; |
| 826 | priv->oldduplex = -1; |
| 827 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 828 | if (priv->plat->phy_node) { |
| 829 | phydev = of_phy_connect(dev, priv->plat->phy_node, |
| 830 | &stmmac_adjust_link, 0, interface); |
| 831 | } else { |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 832 | snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x", |
| 833 | priv->plat->bus_id); |
Srinivas Kandagatla | f142af2 | 2012-04-04 04:33:19 +0000 | [diff] [blame] | 834 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 835 | snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id, |
| 836 | priv->plat->phy_addr); |
| 837 | pr_debug("stmmac_init_phy: trying to attach to %s\n", |
| 838 | phy_id_fmt); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 839 | |
Mathieu Olivari | 5790cf3 | 2015-05-27 11:02:47 -0700 | [diff] [blame] | 840 | phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link, |
| 841 | interface); |
| 842 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 843 | |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 844 | if (IS_ERR_OR_NULL(phydev)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 845 | pr_err("%s: Could not attach to PHY\n", dev->name); |
Alexey Brodkin | dfc50fc | 2015-09-09 18:01:08 +0300 | [diff] [blame] | 846 | if (!phydev) |
| 847 | return -ENODEV; |
| 848 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 849 | return PTR_ERR(phydev); |
| 850 | } |
| 851 | |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 852 | /* Stop Advertising 1000BASE Capability if interface is not GMII */ |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 853 | if ((interface == PHY_INTERFACE_MODE_MII) || |
Srinivas Kandagatla | 9cbadf0 | 2014-01-16 10:51:43 +0000 | [diff] [blame] | 854 | (interface == PHY_INTERFACE_MODE_RMII) || |
Pavel Machek | a77e4ac | 2014-08-25 13:31:16 +0200 | [diff] [blame] | 855 | (max_speed < 1000 && max_speed > 0)) |
Srinivas Kandagatla | c5b9b4e | 2011-11-16 21:57:59 +0000 | [diff] [blame] | 856 | phydev->advertising &= ~(SUPPORTED_1000baseT_Half | |
| 857 | SUPPORTED_1000baseT_Full); |
Srinivas Kandagatla | 79ee1dc | 2011-10-18 00:01:18 +0000 | [diff] [blame] | 858 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 859 | /* |
| 860 | * Broken HW is sometimes missing the pull-up resistor on the |
| 861 | * MDIO line, which results in reads to non-existent devices returning |
| 862 | * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent |
| 863 | * device as well. |
| 864 | * Note: phydev->phy_id is the result of reading the UID PHY registers. |
| 865 | */ |
Mathieu Olivari | 2773238 | 2015-05-27 11:02:48 -0700 | [diff] [blame] | 866 | if (!priv->plat->phy_node && phydev->phy_id == 0) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 867 | phy_disconnect(phydev); |
| 868 | return -ENODEV; |
| 869 | } |
Giuseppe Cavallaro | 8e99fc5 | 2016-02-29 14:27:39 +0100 | [diff] [blame] | 870 | |
| 871 | /* If attached to a switch, there is no reason to poll phy handler */ |
Giuseppe CAVALLARO | a7657f1 | 2016-04-01 09:07:16 +0200 | [diff] [blame] | 872 | if (phydev->is_pseudo_fixed_link) |
| 873 | phydev->irq = PHY_IGNORE_INTERRUPT; |
Giuseppe Cavallaro | 8e99fc5 | 2016-02-29 14:27:39 +0100 | [diff] [blame] | 874 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 875 | pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)" |
Giuseppe CAVALLARO | 36bcfe7 | 2011-07-20 00:05:23 +0000 | [diff] [blame] | 876 | " Link = %d\n", dev->name, phydev->phy_id, phydev->link); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 877 | |
| 878 | priv->phydev = phydev; |
| 879 | |
| 880 | return 0; |
| 881 | } |
| 882 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 883 | static void stmmac_display_rings(struct stmmac_priv *priv) |
| 884 | { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 885 | void *head_rx, *head_tx; |
| 886 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 887 | if (priv->extend_desc) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 888 | head_rx = (void *)priv->dma_erx; |
| 889 | head_tx = (void *)priv->dma_etx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 890 | } else { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 891 | head_rx = (void *)priv->dma_rx; |
| 892 | head_tx = (void *)priv->dma_tx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 893 | } |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 894 | |
| 895 | /* Display Rx ring */ |
| 896 | priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true); |
| 897 | /* Display Tx ring */ |
| 898 | priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 899 | } |
| 900 | |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 901 | static int stmmac_set_bfsize(int mtu, int bufsize) |
| 902 | { |
| 903 | int ret = bufsize; |
| 904 | |
| 905 | if (mtu >= BUF_SIZE_4KiB) |
| 906 | ret = BUF_SIZE_8KiB; |
| 907 | else if (mtu >= BUF_SIZE_2KiB) |
| 908 | ret = BUF_SIZE_4KiB; |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 909 | else if (mtu > DEFAULT_BUFSIZE) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 910 | ret = BUF_SIZE_2KiB; |
| 911 | else |
Giuseppe CAVALLARO | d916701 | 2014-03-10 13:40:32 +0100 | [diff] [blame] | 912 | ret = DEFAULT_BUFSIZE; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 913 | |
| 914 | return ret; |
| 915 | } |
| 916 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 917 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 918 | * stmmac_clear_descriptors - clear descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 919 | * @priv: driver private structure |
| 920 | * Description: this function is called to clear the tx and rx descriptors |
| 921 | * in case of both basic and extended descriptors are used. |
| 922 | */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 923 | static void stmmac_clear_descriptors(struct stmmac_priv *priv) |
| 924 | { |
| 925 | int i; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 926 | |
| 927 | /* Clear the Rx/Tx descriptors */ |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 928 | for (i = 0; i < DMA_RX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 929 | if (priv->extend_desc) |
| 930 | priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic, |
| 931 | priv->use_riwt, priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 932 | (i == DMA_RX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 933 | else |
| 934 | priv->hw->desc->init_rx_desc(&priv->dma_rx[i], |
| 935 | priv->use_riwt, priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 936 | (i == DMA_RX_SIZE - 1)); |
| 937 | for (i = 0; i < DMA_TX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 938 | if (priv->extend_desc) |
| 939 | priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic, |
| 940 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 941 | (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 942 | else |
| 943 | priv->hw->desc->init_tx_desc(&priv->dma_tx[i], |
| 944 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 945 | (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 946 | } |
| 947 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 948 | /** |
| 949 | * stmmac_init_rx_buffers - init the RX descriptor buffer. |
| 950 | * @priv: driver private structure |
| 951 | * @p: descriptor pointer |
| 952 | * @i: descriptor index |
| 953 | * @flags: gfp flag. |
| 954 | * Description: this function is called to allocate a receive buffer, perform |
| 955 | * the DMA mapping and init the descriptor. |
| 956 | */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 957 | static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p, |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 958 | int i, gfp_t flags) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 959 | { |
| 960 | struct sk_buff *skb; |
| 961 | |
Vineet Gupta | 4ec49a3 | 2015-05-20 12:04:40 +0530 | [diff] [blame] | 962 | skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 963 | if (!skb) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 964 | pr_err("%s: Rx init fails; skb is NULL\n", __func__); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 965 | return -ENOMEM; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 966 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 967 | priv->rx_skbuff[i] = skb; |
| 968 | priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data, |
| 969 | priv->dma_buf_sz, |
| 970 | DMA_FROM_DEVICE); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 971 | if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) { |
| 972 | pr_err("%s: DMA mapping error\n", __func__); |
| 973 | dev_kfree_skb_any(skb); |
| 974 | return -EINVAL; |
| 975 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 976 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 977 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 978 | p->des0 = priv->rx_skbuff_dma[i]; |
| 979 | else |
| 980 | p->des2 = priv->rx_skbuff_dma[i]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 981 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 982 | if ((priv->hw->mode->init_desc3) && |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 983 | (priv->dma_buf_sz == BUF_SIZE_16KiB)) |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 984 | priv->hw->mode->init_desc3(p); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 985 | |
| 986 | return 0; |
| 987 | } |
| 988 | |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 989 | static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i) |
| 990 | { |
| 991 | if (priv->rx_skbuff[i]) { |
| 992 | dma_unmap_single(priv->device, priv->rx_skbuff_dma[i], |
| 993 | priv->dma_buf_sz, DMA_FROM_DEVICE); |
| 994 | dev_kfree_skb_any(priv->rx_skbuff[i]); |
| 995 | } |
| 996 | priv->rx_skbuff[i] = NULL; |
| 997 | } |
| 998 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 999 | /** |
| 1000 | * init_dma_desc_rings - init the RX/TX descriptor rings |
| 1001 | * @dev: net device structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1002 | * @flags: gfp flag. |
| 1003 | * Description: this function initializes the DMA RX/TX descriptors |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1004 | * and allocates the socket buffers. It suppors the chained and ring |
| 1005 | * modes. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1006 | */ |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 1007 | static int init_dma_desc_rings(struct net_device *dev, gfp_t flags) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1008 | { |
| 1009 | int i; |
| 1010 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1011 | unsigned int bfsize = 0; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1012 | int ret = -ENOMEM; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1013 | |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1014 | if (priv->hw->mode->set_16kib_bfsize) |
| 1015 | bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1016 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1017 | if (bfsize < BUF_SIZE_16KiB) |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1018 | bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1019 | |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 1020 | priv->dma_buf_sz = bfsize; |
| 1021 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 1022 | if (netif_msg_probe(priv)) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1023 | pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__, |
| 1024 | (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1025 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 1026 | /* RX INITIALIZATION */ |
| 1027 | pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n"); |
| 1028 | } |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1029 | for (i = 0; i < DMA_RX_SIZE; i++) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1030 | struct dma_desc *p; |
| 1031 | if (priv->extend_desc) |
| 1032 | p = &((priv->dma_erx + i)->basic); |
| 1033 | else |
| 1034 | p = priv->dma_rx + i; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1035 | |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 1036 | ret = stmmac_init_rx_buffers(priv, p, i, flags); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1037 | if (ret) |
| 1038 | goto err_init_rx_buffers; |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1039 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 1040 | if (netif_msg_probe(priv)) |
| 1041 | pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i], |
| 1042 | priv->rx_skbuff[i]->data, |
| 1043 | (unsigned int)priv->rx_skbuff_dma[i]); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1044 | } |
| 1045 | priv->cur_rx = 0; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1046 | priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1047 | buf_sz = bfsize; |
| 1048 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1049 | /* Setup the chained descriptor addresses */ |
| 1050 | if (priv->mode == STMMAC_CHAIN_MODE) { |
| 1051 | if (priv->extend_desc) { |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1052 | priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1053 | DMA_RX_SIZE, 1); |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1054 | priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1055 | DMA_TX_SIZE, 1); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1056 | } else { |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1057 | priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1058 | DMA_RX_SIZE, 0); |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 1059 | priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1060 | DMA_TX_SIZE, 0); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1061 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1062 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 1063 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1064 | /* TX INITIALIZATION */ |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1065 | for (i = 0; i < DMA_TX_SIZE; i++) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1066 | struct dma_desc *p; |
| 1067 | if (priv->extend_desc) |
| 1068 | p = &((priv->dma_etx + i)->basic); |
| 1069 | else |
| 1070 | p = priv->dma_tx + i; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1071 | |
| 1072 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1073 | p->des0 = 0; |
| 1074 | p->des1 = 0; |
| 1075 | p->des2 = 0; |
| 1076 | p->des3 = 0; |
| 1077 | } else { |
| 1078 | p->des2 = 0; |
| 1079 | } |
| 1080 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1081 | priv->tx_skbuff_dma[i].buf = 0; |
| 1082 | priv->tx_skbuff_dma[i].map_as_page = false; |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 1083 | priv->tx_skbuff_dma[i].len = 0; |
Giuseppe Cavallaro | 2a6d8e1 | 2016-02-29 14:27:32 +0100 | [diff] [blame] | 1084 | priv->tx_skbuff_dma[i].last_segment = false; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1085 | priv->tx_skbuff[i] = NULL; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1086 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1087 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1088 | priv->dirty_tx = 0; |
| 1089 | priv->cur_tx = 0; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1090 | netdev_reset_queue(priv->dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1091 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1092 | stmmac_clear_descriptors(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1093 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1094 | if (netif_msg_hw(priv)) |
| 1095 | stmmac_display_rings(priv); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1096 | |
| 1097 | return 0; |
| 1098 | err_init_rx_buffers: |
| 1099 | while (--i >= 0) |
| 1100 | stmmac_free_rx_buffers(priv, i); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1101 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1102 | } |
| 1103 | |
| 1104 | static void dma_free_rx_skbufs(struct stmmac_priv *priv) |
| 1105 | { |
| 1106 | int i; |
| 1107 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1108 | for (i = 0; i < DMA_RX_SIZE; i++) |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1109 | stmmac_free_rx_buffers(priv, i); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1110 | } |
| 1111 | |
| 1112 | static void dma_free_tx_skbufs(struct stmmac_priv *priv) |
| 1113 | { |
| 1114 | int i; |
| 1115 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1116 | for (i = 0; i < DMA_TX_SIZE; i++) { |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 1117 | struct dma_desc *p; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1118 | |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 1119 | if (priv->extend_desc) |
| 1120 | p = &((priv->dma_etx + i)->basic); |
| 1121 | else |
| 1122 | p = priv->dma_tx + i; |
| 1123 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1124 | if (priv->tx_skbuff_dma[i].buf) { |
| 1125 | if (priv->tx_skbuff_dma[i].map_as_page) |
| 1126 | dma_unmap_page(priv->device, |
| 1127 | priv->tx_skbuff_dma[i].buf, |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 1128 | priv->tx_skbuff_dma[i].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1129 | DMA_TO_DEVICE); |
| 1130 | else |
| 1131 | dma_unmap_single(priv->device, |
| 1132 | priv->tx_skbuff_dma[i].buf, |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 1133 | priv->tx_skbuff_dma[i].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1134 | DMA_TO_DEVICE); |
damuzi000 | 75e4364 | 2014-01-17 23:47:59 +0800 | [diff] [blame] | 1135 | } |
| 1136 | |
| 1137 | if (priv->tx_skbuff[i] != NULL) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1138 | dev_kfree_skb_any(priv->tx_skbuff[i]); |
| 1139 | priv->tx_skbuff[i] = NULL; |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1140 | priv->tx_skbuff_dma[i].buf = 0; |
| 1141 | priv->tx_skbuff_dma[i].map_as_page = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1142 | } |
| 1143 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1144 | } |
| 1145 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1146 | /** |
| 1147 | * alloc_dma_desc_resources - alloc TX/RX resources. |
| 1148 | * @priv: private structure |
| 1149 | * Description: according to which descriptor can be used (extend or basic) |
| 1150 | * this function allocates the resources for TX and RX paths. In case of |
| 1151 | * reception, for example, it pre-allocated the RX socket buffer in order to |
| 1152 | * allow zero-copy mechanism. |
| 1153 | */ |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1154 | static int alloc_dma_desc_resources(struct stmmac_priv *priv) |
| 1155 | { |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1156 | int ret = -ENOMEM; |
| 1157 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1158 | priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t), |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1159 | GFP_KERNEL); |
| 1160 | if (!priv->rx_skbuff_dma) |
| 1161 | return -ENOMEM; |
| 1162 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1163 | priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *), |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1164 | GFP_KERNEL); |
| 1165 | if (!priv->rx_skbuff) |
| 1166 | goto err_rx_skbuff; |
| 1167 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1168 | priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1169 | sizeof(*priv->tx_skbuff_dma), |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1170 | GFP_KERNEL); |
| 1171 | if (!priv->tx_skbuff_dma) |
| 1172 | goto err_tx_skbuff_dma; |
| 1173 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1174 | priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *), |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1175 | GFP_KERNEL); |
| 1176 | if (!priv->tx_skbuff) |
| 1177 | goto err_tx_skbuff; |
| 1178 | |
| 1179 | if (priv->extend_desc) { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1180 | priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1181 | sizeof(struct |
| 1182 | dma_extended_desc), |
| 1183 | &priv->dma_rx_phy, |
| 1184 | GFP_KERNEL); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1185 | if (!priv->dma_erx) |
| 1186 | goto err_dma; |
| 1187 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1188 | priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1189 | sizeof(struct |
| 1190 | dma_extended_desc), |
| 1191 | &priv->dma_tx_phy, |
| 1192 | GFP_KERNEL); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1193 | if (!priv->dma_etx) { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1194 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1195 | sizeof(struct dma_extended_desc), |
| 1196 | priv->dma_erx, priv->dma_rx_phy); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1197 | goto err_dma; |
| 1198 | } |
| 1199 | } else { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1200 | priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1201 | sizeof(struct dma_desc), |
| 1202 | &priv->dma_rx_phy, |
| 1203 | GFP_KERNEL); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1204 | if (!priv->dma_rx) |
| 1205 | goto err_dma; |
| 1206 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1207 | priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1208 | sizeof(struct dma_desc), |
| 1209 | &priv->dma_tx_phy, |
| 1210 | GFP_KERNEL); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1211 | if (!priv->dma_tx) { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1212 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
Alexey Brodkin | f159067 | 2015-06-24 11:47:41 +0300 | [diff] [blame] | 1213 | sizeof(struct dma_desc), |
| 1214 | priv->dma_rx, priv->dma_rx_phy); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1215 | goto err_dma; |
| 1216 | } |
| 1217 | } |
| 1218 | |
| 1219 | return 0; |
| 1220 | |
| 1221 | err_dma: |
| 1222 | kfree(priv->tx_skbuff); |
| 1223 | err_tx_skbuff: |
| 1224 | kfree(priv->tx_skbuff_dma); |
| 1225 | err_tx_skbuff_dma: |
| 1226 | kfree(priv->rx_skbuff); |
| 1227 | err_rx_skbuff: |
| 1228 | kfree(priv->rx_skbuff_dma); |
| 1229 | return ret; |
| 1230 | } |
| 1231 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1232 | static void free_dma_desc_resources(struct stmmac_priv *priv) |
| 1233 | { |
| 1234 | /* Release the DMA TX/RX socket buffers */ |
| 1235 | dma_free_rx_skbufs(priv); |
| 1236 | dma_free_tx_skbufs(priv); |
| 1237 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1238 | /* Free DMA regions of consistent memory previously allocated */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1239 | if (!priv->extend_desc) { |
| 1240 | dma_free_coherent(priv->device, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1241 | DMA_TX_SIZE * sizeof(struct dma_desc), |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1242 | priv->dma_tx, priv->dma_tx_phy); |
| 1243 | dma_free_coherent(priv->device, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1244 | DMA_RX_SIZE * sizeof(struct dma_desc), |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1245 | priv->dma_rx, priv->dma_rx_phy); |
| 1246 | } else { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1247 | dma_free_coherent(priv->device, DMA_TX_SIZE * |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1248 | sizeof(struct dma_extended_desc), |
| 1249 | priv->dma_etx, priv->dma_tx_phy); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1250 | dma_free_coherent(priv->device, DMA_RX_SIZE * |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1251 | sizeof(struct dma_extended_desc), |
| 1252 | priv->dma_erx, priv->dma_rx_phy); |
| 1253 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1254 | kfree(priv->rx_skbuff_dma); |
| 1255 | kfree(priv->rx_skbuff); |
Rayagond Kokatanur | cf32dee | 2013-03-26 04:43:09 +0000 | [diff] [blame] | 1256 | kfree(priv->tx_skbuff_dma); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1257 | kfree(priv->tx_skbuff); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1258 | } |
| 1259 | |
| 1260 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1261 | * stmmac_dma_operation_mode - HW DMA operation mode |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1262 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1263 | * Description: it is used for configuring the DMA operation mode register in |
| 1264 | * order to program the tx/rx DMA thresholds or Store-And-Forward mode. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1265 | */ |
| 1266 | static void stmmac_dma_operation_mode(struct stmmac_priv *priv) |
| 1267 | { |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1268 | int rxfifosz = priv->plat->rx_fifo_size; |
| 1269 | |
Sonic Zhang | e2a240c | 2013-08-28 18:55:39 +0800 | [diff] [blame] | 1270 | if (priv->plat->force_thresh_dma_mode) |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1271 | priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz); |
Sonic Zhang | e2a240c | 2013-08-28 18:55:39 +0800 | [diff] [blame] | 1272 | else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) { |
Srinivas Kandagatla | 61b8013 | 2011-07-17 20:54:09 +0000 | [diff] [blame] | 1273 | /* |
| 1274 | * In case of GMAC, SF mode can be enabled |
| 1275 | * to perform the TX COE in HW. This depends on: |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 1276 | * 1) TX COE if actually supported |
| 1277 | * 2) There is no bugged Jumbo frame support |
| 1278 | * that needs to not insert csum in the TDES. |
| 1279 | */ |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1280 | priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE, |
| 1281 | rxfifosz); |
Sonic Zhang | b2dec11 | 2015-01-30 13:49:32 +0800 | [diff] [blame] | 1282 | priv->xstats.threshold = SF_DMA_MODE; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 1283 | } else |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1284 | priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE, |
| 1285 | rxfifosz); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1286 | } |
| 1287 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1288 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1289 | * stmmac_tx_clean - to manage the transmission completion |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1290 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1291 | * Description: it reclaims the transmit resources after transmission completes. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1292 | */ |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1293 | static void stmmac_tx_clean(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1294 | { |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1295 | unsigned int bytes_compl = 0, pkts_compl = 0; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1296 | unsigned int entry = priv->dirty_tx; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1297 | |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 1298 | spin_lock(&priv->tx_lock); |
| 1299 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1300 | priv->xstats.tx_clean++; |
| 1301 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1302 | while (entry != priv->cur_tx) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1303 | struct sk_buff *skb = priv->tx_skbuff[entry]; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1304 | struct dma_desc *p; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1305 | int status; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1306 | |
| 1307 | if (priv->extend_desc) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1308 | p = (struct dma_desc *)(priv->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1309 | else |
| 1310 | p = priv->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1311 | |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1312 | status = priv->hw->desc->tx_status(&priv->dev->stats, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1313 | &priv->xstats, p, |
| 1314 | priv->ioaddr); |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1315 | /* Check if the descriptor is owned by the DMA */ |
| 1316 | if (unlikely(status & tx_dma_own)) |
| 1317 | break; |
| 1318 | |
| 1319 | /* Just consider the last segment and ...*/ |
| 1320 | if (likely(!(status & tx_not_ls))) { |
| 1321 | /* ... verify the status error condition */ |
| 1322 | if (unlikely(status & tx_err)) { |
| 1323 | priv->dev->stats.tx_errors++; |
| 1324 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1325 | priv->dev->stats.tx_packets++; |
| 1326 | priv->xstats.tx_pkt_n++; |
Fabrice Gasnier | c363b65 | 2016-02-29 14:27:36 +0100 | [diff] [blame] | 1327 | } |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 1328 | stmmac_get_tx_hwtstamp(priv, entry, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1329 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1330 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1331 | if (likely(priv->tx_skbuff_dma[entry].buf)) { |
| 1332 | if (priv->tx_skbuff_dma[entry].map_as_page) |
| 1333 | dma_unmap_page(priv->device, |
| 1334 | priv->tx_skbuff_dma[entry].buf, |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 1335 | priv->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1336 | DMA_TO_DEVICE); |
| 1337 | else |
| 1338 | dma_unmap_single(priv->device, |
| 1339 | priv->tx_skbuff_dma[entry].buf, |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 1340 | priv->tx_skbuff_dma[entry].len, |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1341 | DMA_TO_DEVICE); |
| 1342 | priv->tx_skbuff_dma[entry].buf = 0; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1343 | priv->tx_skbuff_dma[entry].len = 0; |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 1344 | priv->tx_skbuff_dma[entry].map_as_page = false; |
Rayagond Kokatanur | cf32dee | 2013-03-26 04:43:09 +0000 | [diff] [blame] | 1345 | } |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1346 | |
| 1347 | if (priv->hw->mode->clean_desc3) |
| 1348 | priv->hw->mode->clean_desc3(priv, p); |
| 1349 | |
Giuseppe Cavallaro | 2a6d8e1 | 2016-02-29 14:27:32 +0100 | [diff] [blame] | 1350 | priv->tx_skbuff_dma[entry].last_segment = false; |
Giuseppe Cavallaro | 9695136 | 2016-02-29 14:27:33 +0100 | [diff] [blame] | 1351 | priv->tx_skbuff_dma[entry].is_jumbo = false; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1352 | |
| 1353 | if (likely(skb != NULL)) { |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1354 | pkts_compl++; |
| 1355 | bytes_compl += skb->len; |
Eric W. Biederman | 7c565c3 | 2014-03-15 18:11:09 -0700 | [diff] [blame] | 1356 | dev_consume_skb_any(skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1357 | priv->tx_skbuff[entry] = NULL; |
| 1358 | } |
| 1359 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 1360 | priv->hw->desc->release_tx_desc(p, priv->mode); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1361 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1362 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1363 | } |
Giuseppe Cavallaro | fbc8082 | 2016-02-29 14:27:37 +0100 | [diff] [blame] | 1364 | priv->dirty_tx = entry; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1365 | |
| 1366 | netdev_completed_queue(priv->dev, pkts_compl, bytes_compl); |
| 1367 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1368 | if (unlikely(netif_queue_stopped(priv->dev) && |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1369 | stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1370 | netif_tx_lock(priv->dev); |
| 1371 | if (netif_queue_stopped(priv->dev) && |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1372 | stmmac_tx_avail(priv) > STMMAC_TX_THRESH) { |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 1373 | if (netif_msg_tx_done(priv)) |
| 1374 | pr_debug("%s: restart transmit\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1375 | netif_wake_queue(priv->dev); |
| 1376 | } |
| 1377 | netif_tx_unlock(priv->dev); |
| 1378 | } |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1379 | |
| 1380 | if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) { |
| 1381 | stmmac_enable_eee_mode(priv); |
Giuseppe CAVALLARO | f5351ef | 2013-06-18 07:03:23 +0200 | [diff] [blame] | 1382 | mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer)); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1383 | } |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 1384 | spin_unlock(&priv->tx_lock); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1385 | } |
| 1386 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1387 | static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1388 | { |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 1389 | priv->hw->dma->enable_dma_irq(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1390 | } |
| 1391 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1392 | static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1393 | { |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 1394 | priv->hw->dma->disable_dma_irq(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1395 | } |
| 1396 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1397 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1398 | * stmmac_tx_err - to manage the tx error |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1399 | * @priv: driver private structure |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1400 | * Description: it cleans the descriptors and restarts the transmission |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1401 | * in case of transmission errors. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1402 | */ |
| 1403 | static void stmmac_tx_err(struct stmmac_priv *priv) |
| 1404 | { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1405 | int i; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1406 | netif_stop_queue(priv->dev); |
| 1407 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 1408 | priv->hw->dma->stop_tx(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1409 | dma_free_tx_skbufs(priv); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1410 | for (i = 0; i < DMA_TX_SIZE; i++) |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1411 | if (priv->extend_desc) |
| 1412 | priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic, |
| 1413 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1414 | (i == DMA_TX_SIZE - 1)); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1415 | else |
| 1416 | priv->hw->desc->init_tx_desc(&priv->dma_tx[i], |
| 1417 | priv->mode, |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 1418 | (i == DMA_TX_SIZE - 1)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1419 | priv->dirty_tx = 0; |
| 1420 | priv->cur_tx = 0; |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 1421 | netdev_reset_queue(priv->dev); |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 1422 | priv->hw->dma->start_tx(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1423 | |
| 1424 | priv->dev->stats.tx_errors++; |
| 1425 | netif_wake_queue(priv->dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1426 | } |
| 1427 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1428 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1429 | * stmmac_dma_interrupt - DMA ISR |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1430 | * @priv: driver private structure |
| 1431 | * Description: this is the DMA ISR. It is called by the main ISR. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1432 | * It calls the dwmac dma routine and schedule poll method in case of some |
| 1433 | * work can be done. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1434 | */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1435 | static void stmmac_dma_interrupt(struct stmmac_priv *priv) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1436 | { |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1437 | int status; |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1438 | int rxfifosz = priv->plat->rx_fifo_size; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1439 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 1440 | status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1441 | if (likely((status & handle_rx)) || (status & handle_tx)) { |
| 1442 | if (likely(napi_schedule_prep(&priv->napi))) { |
| 1443 | stmmac_disable_dma_irq(priv); |
| 1444 | __napi_schedule(&priv->napi); |
| 1445 | } |
| 1446 | } |
| 1447 | if (unlikely(status & tx_hard_error_bump_tc)) { |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1448 | /* Try to bump up the dma threshold on this failure */ |
Sonic Zhang | b2dec11 | 2015-01-30 13:49:32 +0800 | [diff] [blame] | 1449 | if (unlikely(priv->xstats.threshold != SF_DMA_MODE) && |
| 1450 | (tc <= 256)) { |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1451 | tc += 64; |
Sonic Zhang | c405abe | 2015-01-22 14:55:56 +0800 | [diff] [blame] | 1452 | if (priv->plat->force_thresh_dma_mode) |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1453 | priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, |
| 1454 | rxfifosz); |
Sonic Zhang | c405abe | 2015-01-22 14:55:56 +0800 | [diff] [blame] | 1455 | else |
| 1456 | priv->hw->dma->dma_mode(priv->ioaddr, tc, |
Vince Bridgers | f88203a | 2015-04-15 11:17:42 -0500 | [diff] [blame] | 1457 | SF_DMA_MODE, rxfifosz); |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1458 | priv->xstats.threshold = tc; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1459 | } |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 1460 | } else if (unlikely(status == tx_hard_error)) |
| 1461 | stmmac_tx_err(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1462 | } |
| 1463 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1464 | /** |
| 1465 | * stmmac_mmc_setup: setup the Mac Management Counters (MMC) |
| 1466 | * @priv: driver private structure |
| 1467 | * Description: this masks the MMC irq, in fact, the counters are managed in SW. |
| 1468 | */ |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 1469 | static void stmmac_mmc_setup(struct stmmac_priv *priv) |
| 1470 | { |
| 1471 | unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET | |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 1472 | MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET; |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 1473 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1474 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 1475 | priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET; |
| 1476 | else |
| 1477 | priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET; |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 1478 | |
| 1479 | dwmac_mmc_intr_all_mask(priv->mmcaddr); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 1480 | |
| 1481 | if (priv->dma_cap.rmon) { |
Alexandre TORGUE | 36ff7c1 | 2016-04-01 11:37:32 +0200 | [diff] [blame] | 1482 | dwmac_mmc_ctrl(priv->mmcaddr, mode); |
Giuseppe CAVALLARO | 4f795b2 | 2011-11-18 05:00:20 +0000 | [diff] [blame] | 1483 | memset(&priv->mmc, 0, sizeof(struct stmmac_counters)); |
| 1484 | } else |
Stefan Roese | aae54cf | 2012-01-10 01:47:51 +0000 | [diff] [blame] | 1485 | pr_info(" No MAC Management Counters available\n"); |
Giuseppe CAVALLARO | 1c901a4 | 2011-09-01 21:51:38 +0000 | [diff] [blame] | 1486 | } |
| 1487 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1488 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1489 | * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1490 | * @priv: driver private structure |
| 1491 | * Description: select the Enhanced/Alternate or Normal descriptors. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1492 | * In case of Enhanced/Alternate, it checks if the extended descriptors are |
| 1493 | * supported by the HW capability register. |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 1494 | */ |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 1495 | static void stmmac_selec_desc_mode(struct stmmac_priv *priv) |
| 1496 | { |
| 1497 | if (priv->plat->enh_desc) { |
| 1498 | pr_info(" Enhanced/Alternate descriptors\n"); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1499 | |
| 1500 | /* GMAC older than 3.50 has no extended descriptors */ |
| 1501 | if (priv->synopsys_id >= DWMAC_CORE_3_50) { |
| 1502 | pr_info("\tEnabled extended descriptors\n"); |
| 1503 | priv->extend_desc = 1; |
| 1504 | } else |
| 1505 | pr_warn("Extended descriptors not supported\n"); |
| 1506 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 1507 | priv->hw->desc = &enh_desc_ops; |
| 1508 | } else { |
| 1509 | pr_info(" Normal descriptors\n"); |
| 1510 | priv->hw->desc = &ndesc_ops; |
| 1511 | } |
| 1512 | } |
| 1513 | |
| 1514 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1515 | * stmmac_get_hw_features - get MAC capabilities from the HW cap. register. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1516 | * @priv: driver private structure |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 1517 | * Description: |
| 1518 | * new GMAC chip generations have a new register to indicate the |
| 1519 | * presence of the optional feature/functions. |
| 1520 | * This can be also used to override the value passed through the |
| 1521 | * platform and necessary for old MAC10/100 and GMAC chips. |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 1522 | */ |
| 1523 | static int stmmac_get_hw_features(struct stmmac_priv *priv) |
| 1524 | { |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 1525 | u32 ret = 0; |
Giuseppe CAVALLARO | 3c20f72 | 2011-10-26 19:43:09 +0000 | [diff] [blame] | 1526 | |
Giuseppe CAVALLARO | 5e6efe8 | 2011-10-26 19:43:07 +0000 | [diff] [blame] | 1527 | if (priv->hw->dma->get_hw_feature) { |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 1528 | priv->hw->dma->get_hw_feature(priv->ioaddr, |
| 1529 | &priv->dma_cap); |
| 1530 | ret = 1; |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 1531 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 1532 | |
Alexandre TORGUE | f10a6a3 | 2016-04-01 11:37:25 +0200 | [diff] [blame] | 1533 | return ret; |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 1534 | } |
| 1535 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1536 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1537 | * stmmac_check_ether_addr - check if the MAC addr is valid |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1538 | * @priv: driver private structure |
| 1539 | * Description: |
| 1540 | * it is to verify if the MAC address is valid, in case of failures it |
| 1541 | * generates a random MAC address |
| 1542 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1543 | static void stmmac_check_ether_addr(struct stmmac_priv *priv) |
| 1544 | { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1545 | if (!is_valid_ether_addr(priv->dev->dev_addr)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 1546 | priv->hw->mac->get_umac_addr(priv->hw, |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1547 | priv->dev->dev_addr, 0); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1548 | if (!is_valid_ether_addr(priv->dev->dev_addr)) |
Danny Kukawka | f2cedb6 | 2012-02-15 06:45:39 +0000 | [diff] [blame] | 1549 | eth_hw_addr_random(priv->dev); |
Hans de Goede | c88460b | 2014-01-26 15:50:44 +0100 | [diff] [blame] | 1550 | pr_info("%s: device MAC address %pM\n", priv->dev->name, |
| 1551 | priv->dev->dev_addr); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1552 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1553 | } |
| 1554 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1555 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1556 | * stmmac_init_dma_engine - DMA init. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1557 | * @priv: driver private structure |
| 1558 | * Description: |
| 1559 | * It inits the DMA invoking the specific MAC/GMAC callback. |
| 1560 | * Some DMA parameters can be passed from the platform; |
| 1561 | * in case of these are not passed a default is kept for the MAC or GMAC. |
| 1562 | */ |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 1563 | static int stmmac_init_dma_engine(struct stmmac_priv *priv) |
| 1564 | { |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 1565 | int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0; |
Giuseppe CAVALLARO | b9cde0a | 2012-05-13 22:18:42 +0000 | [diff] [blame] | 1566 | int mixed_burst = 0; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1567 | int atds = 0; |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 1568 | int ret = 0; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 1569 | |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 1570 | if (priv->plat->dma_cfg) { |
| 1571 | pbl = priv->plat->dma_cfg->pbl; |
| 1572 | fixed_burst = priv->plat->dma_cfg->fixed_burst; |
Giuseppe CAVALLARO | b9cde0a | 2012-05-13 22:18:42 +0000 | [diff] [blame] | 1573 | mixed_burst = priv->plat->dma_cfg->mixed_burst; |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 1574 | aal = priv->plat->dma_cfg->aal; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 1575 | } |
| 1576 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 1577 | if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE)) |
| 1578 | atds = 1; |
| 1579 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 1580 | ret = priv->hw->dma->reset(priv->ioaddr); |
| 1581 | if (ret) { |
| 1582 | dev_err(priv->device, "Failed to reset the dma\n"); |
| 1583 | return ret; |
| 1584 | } |
| 1585 | |
| 1586 | priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst, |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 1587 | aal, priv->dma_tx_phy, priv->dma_rx_phy, atds); |
| 1588 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1589 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 1590 | priv->rx_tail_addr = priv->dma_rx_phy + |
| 1591 | (DMA_RX_SIZE * sizeof(struct dma_desc)); |
| 1592 | priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr, |
| 1593 | STMMAC_CHAN0); |
| 1594 | |
| 1595 | priv->tx_tail_addr = priv->dma_tx_phy + |
| 1596 | (DMA_TX_SIZE * sizeof(struct dma_desc)); |
| 1597 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr, |
| 1598 | STMMAC_CHAN0); |
| 1599 | } |
| 1600 | |
| 1601 | if (priv->plat->axi && priv->hw->dma->axi) |
Giuseppe Cavallaro | afea036 | 2016-02-29 14:27:28 +0100 | [diff] [blame] | 1602 | priv->hw->dma->axi(priv->ioaddr, priv->plat->axi); |
| 1603 | |
Giuseppe Cavallaro | 495db27 | 2016-02-29 14:27:27 +0100 | [diff] [blame] | 1604 | return ret; |
Giuseppe CAVALLARO | 0f1f88a | 2012-04-18 19:48:21 +0000 | [diff] [blame] | 1605 | } |
| 1606 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1607 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1608 | * stmmac_tx_timer - mitigation sw timer for tx. |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1609 | * @data: data pointer |
| 1610 | * Description: |
| 1611 | * This is the timer handler to directly invoke the stmmac_tx_clean. |
| 1612 | */ |
| 1613 | static void stmmac_tx_timer(unsigned long data) |
| 1614 | { |
| 1615 | struct stmmac_priv *priv = (struct stmmac_priv *)data; |
| 1616 | |
| 1617 | stmmac_tx_clean(priv); |
| 1618 | } |
| 1619 | |
| 1620 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1621 | * stmmac_init_tx_coalesce - init tx mitigation options. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 1622 | * @priv: driver private structure |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1623 | * Description: |
| 1624 | * This inits the transmit coalesce parameters: i.e. timer rate, |
| 1625 | * timer handler and default threshold used for enabling the |
| 1626 | * interrupt on completion bit. |
| 1627 | */ |
| 1628 | static void stmmac_init_tx_coalesce(struct stmmac_priv *priv) |
| 1629 | { |
| 1630 | priv->tx_coal_frames = STMMAC_TX_FRAMES; |
| 1631 | priv->tx_coal_timer = STMMAC_COAL_TX_TIMER; |
| 1632 | init_timer(&priv->txtimer); |
| 1633 | priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer); |
| 1634 | priv->txtimer.data = (unsigned long)priv; |
| 1635 | priv->txtimer.function = stmmac_tx_timer; |
| 1636 | add_timer(&priv->txtimer); |
| 1637 | } |
| 1638 | |
| 1639 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1640 | * stmmac_hw_setup - setup mac in a usable state. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1641 | * @dev : pointer to the device structure. |
| 1642 | * Description: |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 1643 | * this is the main function to setup the HW in a usable state because the |
| 1644 | * dma engine is reset, the core registers are configured (e.g. AXI, |
| 1645 | * Checksum features, timers). The DMA is ready to start receiving and |
| 1646 | * transmitting. |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1647 | * Return value: |
| 1648 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 1649 | * file on failure. |
| 1650 | */ |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 1651 | static int stmmac_hw_setup(struct net_device *dev, bool init_ptp) |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1652 | { |
| 1653 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1654 | int ret; |
| 1655 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1656 | /* DMA initialization and SW reset */ |
| 1657 | ret = stmmac_init_dma_engine(priv); |
| 1658 | if (ret < 0) { |
| 1659 | pr_err("%s: DMA engine initialization failed\n", __func__); |
| 1660 | return ret; |
| 1661 | } |
| 1662 | |
| 1663 | /* Copy the MAC addr into the HW */ |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 1664 | priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1665 | |
| 1666 | /* If required, perform hw setup of the bus. */ |
| 1667 | if (priv->plat->bus_setup) |
| 1668 | priv->plat->bus_setup(priv->ioaddr); |
| 1669 | |
| 1670 | /* Initialize the MAC Core */ |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 1671 | priv->hw->mac->core_init(priv->hw, dev->mtu); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1672 | |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 1673 | ret = priv->hw->mac->rx_ipc(priv->hw); |
| 1674 | if (!ret) { |
| 1675 | pr_warn(" RX IPC Checksum Offload disabled\n"); |
| 1676 | priv->plat->rx_coe = STMMAC_RX_COE_NONE; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 1677 | priv->hw->rx_csum = 0; |
Giuseppe CAVALLARO | 978aded | 2014-08-25 14:56:18 +0200 | [diff] [blame] | 1678 | } |
| 1679 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1680 | /* Enable the MAC Rx/Tx */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1681 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 1682 | stmmac_dwmac4_set_mac(priv->ioaddr, true); |
| 1683 | else |
| 1684 | stmmac_set_mac(priv->ioaddr, true); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1685 | |
| 1686 | /* Set the HW DMA mode and the COE */ |
| 1687 | stmmac_dma_operation_mode(priv); |
| 1688 | |
| 1689 | stmmac_mmc_setup(priv); |
| 1690 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 1691 | if (init_ptp) { |
| 1692 | ret = stmmac_init_ptp(priv); |
| 1693 | if (ret && ret != -EOPNOTSUPP) |
| 1694 | pr_warn("%s: failed PTP initialisation\n", __func__); |
| 1695 | } |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1696 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 1697 | #ifdef CONFIG_DEBUG_FS |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1698 | ret = stmmac_init_fs(dev); |
| 1699 | if (ret < 0) |
| 1700 | pr_warn("%s: failed debugFS registration\n", __func__); |
| 1701 | #endif |
| 1702 | /* Start the ball rolling... */ |
| 1703 | pr_debug("%s: DMA RX/TX processes started...\n", dev->name); |
| 1704 | priv->hw->dma->start_tx(priv->ioaddr); |
| 1705 | priv->hw->dma->start_rx(priv->ioaddr); |
| 1706 | |
| 1707 | /* Dump DMA/MAC registers */ |
| 1708 | if (netif_msg_hw(priv)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 1709 | priv->hw->mac->dump_regs(priv->hw); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1710 | priv->hw->dma->dump_regs(priv->ioaddr); |
| 1711 | } |
| 1712 | priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS; |
| 1713 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1714 | if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) { |
| 1715 | priv->rx_riwt = MAX_DMA_RIWT; |
| 1716 | priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT); |
| 1717 | } |
| 1718 | |
| 1719 | if (priv->pcs && priv->hw->mac->ctrl_ane) |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 1720 | priv->hw->mac->ctrl_ane(priv->hw, 0); |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1721 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1722 | /* set TX ring length */ |
| 1723 | if (priv->hw->dma->set_tx_ring_len) |
| 1724 | priv->hw->dma->set_tx_ring_len(priv->ioaddr, |
| 1725 | (DMA_TX_SIZE - 1)); |
| 1726 | /* set RX ring length */ |
| 1727 | if (priv->hw->dma->set_rx_ring_len) |
| 1728 | priv->hw->dma->set_rx_ring_len(priv->ioaddr, |
| 1729 | (DMA_RX_SIZE - 1)); |
| 1730 | /* Enable TSO */ |
| 1731 | if (priv->tso) |
| 1732 | priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0); |
| 1733 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1734 | return 0; |
| 1735 | } |
| 1736 | |
| 1737 | /** |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1738 | * stmmac_open - open entry point of the driver |
| 1739 | * @dev : pointer to the device structure. |
| 1740 | * Description: |
| 1741 | * This function is the open entry point of the driver. |
| 1742 | * Return value: |
| 1743 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 1744 | * file on failure. |
| 1745 | */ |
| 1746 | static int stmmac_open(struct net_device *dev) |
| 1747 | { |
| 1748 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1749 | int ret; |
| 1750 | |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 1751 | stmmac_check_ether_addr(priv); |
| 1752 | |
Byungho An | 4d8f082 | 2013-04-07 17:56:16 +0000 | [diff] [blame] | 1753 | if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI && |
| 1754 | priv->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 1755 | ret = stmmac_init_phy(dev); |
| 1756 | if (ret) { |
| 1757 | pr_err("%s: Cannot attach to PHY (error: %d)\n", |
| 1758 | __func__, ret); |
Hans de Goede | 89df20d | 2014-05-20 11:38:18 +0200 | [diff] [blame] | 1759 | return ret; |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 1760 | } |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1761 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1762 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1763 | /* Extra statistics */ |
| 1764 | memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats)); |
| 1765 | priv->xstats.threshold = tc; |
| 1766 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1767 | priv->dma_buf_sz = STMMAC_ALIGN(buf_sz); |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 1768 | priv->rx_copybreak = STMMAC_RX_COPYBREAK; |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1769 | |
Tobias Klauser | 7262b7b | 2014-02-22 13:09:03 +0100 | [diff] [blame] | 1770 | ret = alloc_dma_desc_resources(priv); |
Srinivas Kandagatla | 09f8d69 | 2014-01-16 10:52:06 +0000 | [diff] [blame] | 1771 | if (ret < 0) { |
| 1772 | pr_err("%s: DMA descriptors allocation failed\n", __func__); |
| 1773 | goto dma_desc_error; |
| 1774 | } |
| 1775 | |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 1776 | ret = init_dma_desc_rings(dev, GFP_KERNEL); |
| 1777 | if (ret < 0) { |
| 1778 | pr_err("%s: DMA descriptors initialization failed\n", __func__); |
| 1779 | goto init_error; |
| 1780 | } |
| 1781 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 1782 | ret = stmmac_hw_setup(dev, true); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1783 | if (ret < 0) { |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1784 | pr_err("%s: Hw setup failed\n", __func__); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1785 | goto init_error; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1786 | } |
| 1787 | |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 1788 | stmmac_init_tx_coalesce(priv); |
| 1789 | |
Srinivas Kandagatla | 523f11b | 2014-01-16 10:52:14 +0000 | [diff] [blame] | 1790 | if (priv->phydev) |
| 1791 | phy_start(priv->phydev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1792 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1793 | /* Request the IRQ lines */ |
| 1794 | ret = request_irq(dev->irq, stmmac_interrupt, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1795 | IRQF_SHARED, dev->name, dev); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1796 | if (unlikely(ret < 0)) { |
| 1797 | pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n", |
| 1798 | __func__, dev->irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1799 | goto init_error; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1800 | } |
| 1801 | |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 1802 | /* Request the Wake IRQ in case of another line is used for WoL */ |
| 1803 | if (priv->wol_irq != dev->irq) { |
| 1804 | ret = request_irq(priv->wol_irq, stmmac_interrupt, |
| 1805 | IRQF_SHARED, dev->name, dev); |
| 1806 | if (unlikely(ret < 0)) { |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 1807 | pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n", |
| 1808 | __func__, priv->wol_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1809 | goto wolirq_error; |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 1810 | } |
| 1811 | } |
| 1812 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1813 | /* Request the IRQ lines */ |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 1814 | if (priv->lpi_irq > 0) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1815 | ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED, |
| 1816 | dev->name, dev); |
| 1817 | if (unlikely(ret < 0)) { |
| 1818 | pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n", |
| 1819 | __func__, priv->lpi_irq, ret); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1820 | goto lpiirq_error; |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1821 | } |
| 1822 | } |
| 1823 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1824 | napi_enable(&priv->napi); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1825 | netif_start_queue(dev); |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1826 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1827 | return 0; |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1828 | |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1829 | lpiirq_error: |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1830 | if (priv->wol_irq != dev->irq) |
| 1831 | free_irq(priv->wol_irq, dev); |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1832 | wolirq_error: |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 1833 | free_irq(dev->irq, dev); |
| 1834 | |
Giuseppe CAVALLARO | c9324d1 | 2013-07-04 06:18:07 +0200 | [diff] [blame] | 1835 | init_error: |
| 1836 | free_dma_desc_resources(priv); |
Bartlomiej Zolnierkiewicz | 5632913 | 2013-08-09 14:02:08 +0200 | [diff] [blame] | 1837 | dma_desc_error: |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1838 | if (priv->phydev) |
| 1839 | phy_disconnect(priv->phydev); |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 1840 | |
Giuseppe CAVALLARO | f66ffe2 | 2011-04-10 23:16:45 +0000 | [diff] [blame] | 1841 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1842 | } |
| 1843 | |
| 1844 | /** |
| 1845 | * stmmac_release - close entry point of the driver |
| 1846 | * @dev : device pointer. |
| 1847 | * Description: |
| 1848 | * This is the stop entry point of the driver. |
| 1849 | */ |
| 1850 | static int stmmac_release(struct net_device *dev) |
| 1851 | { |
| 1852 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1853 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1854 | if (priv->eee_enabled) |
| 1855 | del_timer_sync(&priv->eee_ctrl_timer); |
| 1856 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1857 | /* Stop and disconnect the PHY */ |
| 1858 | if (priv->phydev) { |
| 1859 | phy_stop(priv->phydev); |
| 1860 | phy_disconnect(priv->phydev); |
| 1861 | priv->phydev = NULL; |
| 1862 | } |
| 1863 | |
| 1864 | netif_stop_queue(dev); |
| 1865 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1866 | napi_disable(&priv->napi); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1867 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 1868 | del_timer_sync(&priv->txtimer); |
| 1869 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1870 | /* Free the IRQ lines */ |
| 1871 | free_irq(dev->irq, dev); |
Francesco Virlinzi | 7a13f8f | 2012-02-15 00:10:38 +0000 | [diff] [blame] | 1872 | if (priv->wol_irq != dev->irq) |
| 1873 | free_irq(priv->wol_irq, dev); |
Chen-Yu Tsai | d7ec858 | 2014-05-29 22:31:40 +0800 | [diff] [blame] | 1874 | if (priv->lpi_irq > 0) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 1875 | free_irq(priv->lpi_irq, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1876 | |
| 1877 | /* Stop TX/RX DMA and clear the descriptors */ |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 1878 | priv->hw->dma->stop_tx(priv->ioaddr); |
| 1879 | priv->hw->dma->stop_rx(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1880 | |
| 1881 | /* Release and free the Rx/Tx resources */ |
| 1882 | free_dma_desc_resources(priv); |
| 1883 | |
avisconti | 19449bf | 2010-10-25 18:58:14 +0000 | [diff] [blame] | 1884 | /* Disable the MAC Rx/Tx */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1885 | stmmac_set_mac(priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1886 | |
| 1887 | netif_carrier_off(dev); |
| 1888 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 1889 | #ifdef CONFIG_DEBUG_FS |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 1890 | stmmac_exit_fs(dev); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1891 | #endif |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 1892 | |
Rayagond Kokatanur | 92ba688 | 2013-03-26 04:43:11 +0000 | [diff] [blame] | 1893 | stmmac_release_ptp(priv); |
| 1894 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1895 | return 0; |
| 1896 | } |
| 1897 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 1898 | /** |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 1899 | * stmmac_tso_allocator - close entry point of the driver |
| 1900 | * @priv: driver private structure |
| 1901 | * @des: buffer start address |
| 1902 | * @total_len: total length to fill in descriptors |
| 1903 | * @last_segmant: condition for the last descriptor |
| 1904 | * Description: |
| 1905 | * This function fills descriptor and request new descriptors according to |
| 1906 | * buffer length to fill |
| 1907 | */ |
| 1908 | static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des, |
| 1909 | int total_len, bool last_segment) |
| 1910 | { |
| 1911 | struct dma_desc *desc; |
| 1912 | int tmp_len; |
| 1913 | u32 buff_size; |
| 1914 | |
| 1915 | tmp_len = total_len; |
| 1916 | |
| 1917 | while (tmp_len > 0) { |
| 1918 | priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE); |
| 1919 | desc = priv->dma_tx + priv->cur_tx; |
| 1920 | |
| 1921 | desc->des0 = des + (total_len - tmp_len); |
| 1922 | buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ? |
| 1923 | TSO_MAX_BUFF_SIZE : tmp_len; |
| 1924 | |
| 1925 | priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size, |
| 1926 | 0, 1, |
| 1927 | (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE), |
| 1928 | 0, 0); |
| 1929 | |
| 1930 | tmp_len -= TSO_MAX_BUFF_SIZE; |
| 1931 | } |
| 1932 | } |
| 1933 | |
| 1934 | /** |
| 1935 | * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO) |
| 1936 | * @skb : the socket buffer |
| 1937 | * @dev : device pointer |
| 1938 | * Description: this is the transmit function that is called on TSO frames |
| 1939 | * (support available on GMAC4 and newer chips). |
| 1940 | * Diagram below show the ring programming in case of TSO frames: |
| 1941 | * |
| 1942 | * First Descriptor |
| 1943 | * -------- |
| 1944 | * | DES0 |---> buffer1 = L2/L3/L4 header |
| 1945 | * | DES1 |---> TCP Payload (can continue on next descr...) |
| 1946 | * | DES2 |---> buffer 1 and 2 len |
| 1947 | * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0] |
| 1948 | * -------- |
| 1949 | * | |
| 1950 | * ... |
| 1951 | * | |
| 1952 | * -------- |
| 1953 | * | DES0 | --| Split TCP Payload on Buffers 1 and 2 |
| 1954 | * | DES1 | --| |
| 1955 | * | DES2 | --> buffer 1 and 2 len |
| 1956 | * | DES3 | |
| 1957 | * -------- |
| 1958 | * |
| 1959 | * mss is fixed when enable tso, so w/o programming the TDES3 ctx field. |
| 1960 | */ |
| 1961 | static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev) |
| 1962 | { |
| 1963 | u32 pay_len, mss; |
| 1964 | int tmp_pay_len = 0; |
| 1965 | struct stmmac_priv *priv = netdev_priv(dev); |
| 1966 | int nfrags = skb_shinfo(skb)->nr_frags; |
| 1967 | unsigned int first_entry, des; |
| 1968 | struct dma_desc *desc, *first, *mss_desc = NULL; |
| 1969 | u8 proto_hdr_len; |
| 1970 | int i; |
| 1971 | |
| 1972 | spin_lock(&priv->tx_lock); |
| 1973 | |
| 1974 | /* Compute header lengths */ |
| 1975 | proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb); |
| 1976 | |
| 1977 | /* Desc availability based on threshold should be enough safe */ |
| 1978 | if (unlikely(stmmac_tx_avail(priv) < |
| 1979 | (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) { |
| 1980 | if (!netif_queue_stopped(dev)) { |
| 1981 | netif_stop_queue(dev); |
| 1982 | /* This is a hard error, log it. */ |
| 1983 | pr_err("%s: Tx Ring full when queue awake\n", __func__); |
| 1984 | } |
| 1985 | spin_unlock(&priv->tx_lock); |
| 1986 | return NETDEV_TX_BUSY; |
| 1987 | } |
| 1988 | |
| 1989 | pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */ |
| 1990 | |
| 1991 | mss = skb_shinfo(skb)->gso_size; |
| 1992 | |
| 1993 | /* set new MSS value if needed */ |
| 1994 | if (mss != priv->mss) { |
| 1995 | mss_desc = priv->dma_tx + priv->cur_tx; |
| 1996 | priv->hw->desc->set_mss(mss_desc, mss); |
| 1997 | priv->mss = mss; |
| 1998 | priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE); |
| 1999 | } |
| 2000 | |
| 2001 | if (netif_msg_tx_queued(priv)) { |
| 2002 | pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n", |
| 2003 | __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss); |
| 2004 | pr_info("\tskb->len %d, skb->data_len %d\n", skb->len, |
| 2005 | skb->data_len); |
| 2006 | } |
| 2007 | |
| 2008 | first_entry = priv->cur_tx; |
| 2009 | |
| 2010 | desc = priv->dma_tx + first_entry; |
| 2011 | first = desc; |
| 2012 | |
| 2013 | /* first descriptor: fill Headers on Buf1 */ |
| 2014 | des = dma_map_single(priv->device, skb->data, skb_headlen(skb), |
| 2015 | DMA_TO_DEVICE); |
| 2016 | if (dma_mapping_error(priv->device, des)) |
| 2017 | goto dma_map_err; |
| 2018 | |
| 2019 | priv->tx_skbuff_dma[first_entry].buf = des; |
| 2020 | priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb); |
| 2021 | priv->tx_skbuff[first_entry] = skb; |
| 2022 | |
| 2023 | first->des0 = des; |
| 2024 | |
| 2025 | /* Fill start of payload in buff2 of first descriptor */ |
| 2026 | if (pay_len) |
| 2027 | first->des1 = des + proto_hdr_len; |
| 2028 | |
| 2029 | /* If needed take extra descriptors to fill the remaining payload */ |
| 2030 | tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE; |
| 2031 | |
| 2032 | stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0)); |
| 2033 | |
| 2034 | /* Prepare fragments */ |
| 2035 | for (i = 0; i < nfrags; i++) { |
| 2036 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 2037 | |
| 2038 | des = skb_frag_dma_map(priv->device, frag, 0, |
| 2039 | skb_frag_size(frag), |
| 2040 | DMA_TO_DEVICE); |
| 2041 | |
| 2042 | stmmac_tso_allocator(priv, des, skb_frag_size(frag), |
| 2043 | (i == nfrags - 1)); |
| 2044 | |
| 2045 | priv->tx_skbuff_dma[priv->cur_tx].buf = des; |
| 2046 | priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag); |
| 2047 | priv->tx_skbuff[priv->cur_tx] = NULL; |
| 2048 | priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true; |
| 2049 | } |
| 2050 | |
| 2051 | priv->tx_skbuff_dma[priv->cur_tx].last_segment = true; |
| 2052 | |
| 2053 | priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE); |
| 2054 | |
| 2055 | if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) { |
| 2056 | if (netif_msg_hw(priv)) |
| 2057 | pr_debug("%s: stop transmitted packets\n", __func__); |
| 2058 | netif_stop_queue(dev); |
| 2059 | } |
| 2060 | |
| 2061 | dev->stats.tx_bytes += skb->len; |
| 2062 | priv->xstats.tx_tso_frames++; |
| 2063 | priv->xstats.tx_tso_nfrags += nfrags; |
| 2064 | |
| 2065 | /* Manage tx mitigation */ |
| 2066 | priv->tx_count_frames += nfrags + 1; |
| 2067 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 2068 | mod_timer(&priv->txtimer, |
| 2069 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 2070 | } else { |
| 2071 | priv->tx_count_frames = 0; |
| 2072 | priv->hw->desc->set_tx_ic(desc); |
| 2073 | priv->xstats.tx_set_ic_bit++; |
| 2074 | } |
| 2075 | |
| 2076 | if (!priv->hwts_tx_en) |
| 2077 | skb_tx_timestamp(skb); |
| 2078 | |
| 2079 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 2080 | priv->hwts_tx_en)) { |
| 2081 | /* declare that device is doing timestamping */ |
| 2082 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
| 2083 | priv->hw->desc->enable_tx_timestamp(first); |
| 2084 | } |
| 2085 | |
| 2086 | /* Complete the first descriptor before granting the DMA */ |
| 2087 | priv->hw->desc->prepare_tso_tx_desc(first, 1, |
| 2088 | proto_hdr_len, |
| 2089 | pay_len, |
| 2090 | 1, priv->tx_skbuff_dma[first_entry].last_segment, |
| 2091 | tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len)); |
| 2092 | |
| 2093 | /* If context desc is used to change MSS */ |
| 2094 | if (mss_desc) |
| 2095 | priv->hw->desc->set_tx_owner(mss_desc); |
| 2096 | |
| 2097 | /* The own bit must be the latest setting done when prepare the |
| 2098 | * descriptor and then barrier is needed to make sure that |
| 2099 | * all is coherent before granting the DMA engine. |
| 2100 | */ |
| 2101 | smp_wmb(); |
| 2102 | |
| 2103 | if (netif_msg_pktdata(priv)) { |
| 2104 | pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n", |
| 2105 | __func__, priv->cur_tx, priv->dirty_tx, first_entry, |
| 2106 | priv->cur_tx, first, nfrags); |
| 2107 | |
| 2108 | priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE, |
| 2109 | 0); |
| 2110 | |
| 2111 | pr_info(">>> frame to be transmitted: "); |
| 2112 | print_pkt(skb->data, skb_headlen(skb)); |
| 2113 | } |
| 2114 | |
| 2115 | netdev_sent_queue(dev, skb->len); |
| 2116 | |
| 2117 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr, |
| 2118 | STMMAC_CHAN0); |
| 2119 | |
| 2120 | spin_unlock(&priv->tx_lock); |
| 2121 | return NETDEV_TX_OK; |
| 2122 | |
| 2123 | dma_map_err: |
| 2124 | spin_unlock(&priv->tx_lock); |
| 2125 | dev_err(priv->device, "Tx dma map failed\n"); |
| 2126 | dev_kfree_skb(skb); |
| 2127 | priv->dev->stats.tx_dropped++; |
| 2128 | return NETDEV_TX_OK; |
| 2129 | } |
| 2130 | |
| 2131 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2132 | * stmmac_xmit - Tx entry point of the driver |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2133 | * @skb : the socket buffer |
| 2134 | * @dev : device pointer |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2135 | * Description : this is the tx entry point of the driver. |
| 2136 | * It programs the chain or the ring and supports oversized frames |
| 2137 | * and SG feature. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2138 | */ |
| 2139 | static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev) |
| 2140 | { |
| 2141 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2142 | unsigned int nopaged_len = skb_headlen(skb); |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 2143 | int i, csum_insertion = 0, is_jumbo = 0; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2144 | int nfrags = skb_shinfo(skb)->nr_frags; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2145 | unsigned int entry, first_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2146 | struct dma_desc *desc, *first; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2147 | unsigned int enh_desc; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2148 | unsigned int des; |
| 2149 | |
| 2150 | /* Manage oversized TCP frames for GMAC4 device */ |
| 2151 | if (skb_is_gso(skb) && priv->tso) { |
| 2152 | if (ip_hdr(skb)->protocol == IPPROTO_TCP) |
| 2153 | return stmmac_tso_xmit(skb, dev); |
| 2154 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2155 | |
Fabrice Gasnier | 16ee817 | 2014-11-04 17:08:05 +0100 | [diff] [blame] | 2156 | spin_lock(&priv->tx_lock); |
| 2157 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2158 | if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) { |
Fabrice Gasnier | 16ee817 | 2014-11-04 17:08:05 +0100 | [diff] [blame] | 2159 | spin_unlock(&priv->tx_lock); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2160 | if (!netif_queue_stopped(dev)) { |
| 2161 | netif_stop_queue(dev); |
| 2162 | /* This is a hard error, log it. */ |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2163 | pr_err("%s: Tx Ring full when queue awake\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2164 | } |
| 2165 | return NETDEV_TX_BUSY; |
| 2166 | } |
| 2167 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2168 | if (priv->tx_path_in_lpi_mode) |
| 2169 | stmmac_disable_eee_mode(priv); |
| 2170 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2171 | entry = priv->cur_tx; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2172 | first_entry = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2173 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2174 | csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2175 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2176 | if (likely(priv->extend_desc)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2177 | desc = (struct dma_desc *)(priv->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2178 | else |
| 2179 | desc = priv->dma_tx + entry; |
| 2180 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2181 | first = desc; |
| 2182 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2183 | priv->tx_skbuff[first_entry] = skb; |
| 2184 | |
| 2185 | enh_desc = priv->plat->enh_desc; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 2186 | /* To program the descriptors according to the size of the frame */ |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 2187 | if (enh_desc) |
| 2188 | is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc); |
| 2189 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2190 | if (unlikely(is_jumbo) && likely(priv->synopsys_id < |
| 2191 | DWMAC_CORE_4_00)) { |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 2192 | entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2193 | if (unlikely(entry < 0)) |
| 2194 | goto dma_map_err; |
Giuseppe CAVALLARO | 29896a6 | 2014-03-10 13:40:33 +0100 | [diff] [blame] | 2195 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2196 | |
| 2197 | for (i = 0; i < nfrags; i++) { |
Eric Dumazet | 9e903e0 | 2011-10-18 21:00:24 +0000 | [diff] [blame] | 2198 | const skb_frag_t *frag = &skb_shinfo(skb)->frags[i]; |
| 2199 | int len = skb_frag_size(frag); |
Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 2200 | bool last_segment = (i == (nfrags - 1)); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2201 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2202 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
| 2203 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2204 | if (likely(priv->extend_desc)) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2205 | desc = (struct dma_desc *)(priv->dma_etx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2206 | else |
| 2207 | desc = priv->dma_tx + entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2208 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2209 | des = skb_frag_dma_map(priv->device, frag, 0, len, |
| 2210 | DMA_TO_DEVICE); |
| 2211 | if (dma_mapping_error(priv->device, des)) |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2212 | goto dma_map_err; /* should reuse desc w/o issues */ |
| 2213 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2214 | priv->tx_skbuff[entry] = NULL; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2215 | |
| 2216 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) { |
| 2217 | desc->des0 = des; |
| 2218 | priv->tx_skbuff_dma[entry].buf = desc->des0; |
| 2219 | } else { |
| 2220 | desc->des2 = des; |
| 2221 | priv->tx_skbuff_dma[entry].buf = desc->des2; |
| 2222 | } |
| 2223 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2224 | priv->tx_skbuff_dma[entry].map_as_page = true; |
Giuseppe Cavallaro | 553e2ab | 2016-02-29 14:27:31 +0100 | [diff] [blame] | 2225 | priv->tx_skbuff_dma[entry].len = len; |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2226 | priv->tx_skbuff_dma[entry].last_segment = last_segment; |
| 2227 | |
| 2228 | /* Prepare the descriptor and set the own bit too */ |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 2229 | priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion, |
Giuseppe Cavallaro | be434d5 | 2016-02-29 14:27:35 +0100 | [diff] [blame] | 2230 | priv->mode, 1, last_segment); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2231 | } |
| 2232 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2233 | entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE); |
| 2234 | |
| 2235 | priv->cur_tx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2236 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2237 | if (netif_msg_pktdata(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2238 | void *tx_head; |
| 2239 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2240 | pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d", |
| 2241 | __func__, priv->cur_tx, priv->dirty_tx, first_entry, |
| 2242 | entry, first, nfrags); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2243 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2244 | if (priv->extend_desc) |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2245 | tx_head = (void *)priv->dma_etx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2246 | else |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2247 | tx_head = (void *)priv->dma_tx; |
| 2248 | |
| 2249 | priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2250 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2251 | pr_debug(">>> frame to be transmitted: "); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2252 | print_pkt(skb->data, skb->len); |
| 2253 | } |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2254 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2255 | if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) { |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2256 | if (netif_msg_hw(priv)) |
| 2257 | pr_debug("%s: stop transmitted packets\n", __func__); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2258 | netif_stop_queue(dev); |
| 2259 | } |
| 2260 | |
| 2261 | dev->stats.tx_bytes += skb->len; |
| 2262 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2263 | /* According to the coalesce parameter the IC bit for the latest |
| 2264 | * segment is reset and the timer re-started to clean the tx status. |
| 2265 | * This approach takes care about the fragments: desc is the first |
| 2266 | * element in case of no SG. |
| 2267 | */ |
| 2268 | priv->tx_count_frames += nfrags + 1; |
| 2269 | if (likely(priv->tx_coal_frames > priv->tx_count_frames)) { |
| 2270 | mod_timer(&priv->txtimer, |
| 2271 | STMMAC_COAL_TIMER(priv->tx_coal_timer)); |
| 2272 | } else { |
| 2273 | priv->tx_count_frames = 0; |
| 2274 | priv->hw->desc->set_tx_ic(desc); |
| 2275 | priv->xstats.tx_set_ic_bit++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2276 | } |
| 2277 | |
| 2278 | if (!priv->hwts_tx_en) |
| 2279 | skb_tx_timestamp(skb); |
Richard Cochran | 3e82ce1 | 2011-06-12 02:19:06 +0000 | [diff] [blame] | 2280 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2281 | /* Ready to fill the first descriptor and set the OWN bit w/o any |
| 2282 | * problems because all the descriptors are actually ready to be |
| 2283 | * passed to the DMA engine. |
| 2284 | */ |
| 2285 | if (likely(!is_jumbo)) { |
| 2286 | bool last_segment = (nfrags == 0); |
| 2287 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2288 | des = dma_map_single(priv->device, skb->data, |
| 2289 | nopaged_len, DMA_TO_DEVICE); |
| 2290 | if (dma_mapping_error(priv->device, des)) |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2291 | goto dma_map_err; |
| 2292 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2293 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) { |
| 2294 | first->des0 = des; |
| 2295 | priv->tx_skbuff_dma[first_entry].buf = first->des0; |
| 2296 | } else { |
| 2297 | first->des2 = des; |
| 2298 | priv->tx_skbuff_dma[first_entry].buf = first->des2; |
| 2299 | } |
| 2300 | |
Giuseppe Cavallaro | 0e80bdc | 2016-02-29 14:27:38 +0100 | [diff] [blame] | 2301 | priv->tx_skbuff_dma[first_entry].len = nopaged_len; |
| 2302 | priv->tx_skbuff_dma[first_entry].last_segment = last_segment; |
| 2303 | |
| 2304 | if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && |
| 2305 | priv->hwts_tx_en)) { |
| 2306 | /* declare that device is doing timestamping */ |
| 2307 | skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS; |
| 2308 | priv->hw->desc->enable_tx_timestamp(first); |
| 2309 | } |
| 2310 | |
| 2311 | /* Prepare the first descriptor setting the OWN bit too */ |
| 2312 | priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len, |
| 2313 | csum_insertion, priv->mode, 1, |
| 2314 | last_segment); |
| 2315 | |
| 2316 | /* The own bit must be the latest setting done when prepare the |
| 2317 | * descriptor and then barrier is needed to make sure that |
| 2318 | * all is coherent before granting the DMA engine. |
| 2319 | */ |
| 2320 | smp_wmb(); |
| 2321 | } |
| 2322 | |
Beniamino Galvani | 3897957 | 2015-01-21 19:07:27 +0100 | [diff] [blame] | 2323 | netdev_sent_queue(dev, skb->len); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2324 | |
| 2325 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
| 2326 | priv->hw->dma->enable_dma_transmission(priv->ioaddr); |
| 2327 | else |
| 2328 | priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr, |
| 2329 | STMMAC_CHAN0); |
Richard Cochran | 52f64fa | 2011-06-19 03:31:43 +0000 | [diff] [blame] | 2330 | |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 2331 | spin_unlock(&priv->tx_lock); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2332 | return NETDEV_TX_OK; |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 2333 | |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2334 | dma_map_err: |
Fabrice Gasnier | 758a0ab | 2014-11-04 17:08:06 +0100 | [diff] [blame] | 2335 | spin_unlock(&priv->tx_lock); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2336 | dev_err(priv->device, "Tx dma map failed\n"); |
| 2337 | dev_kfree_skb(skb); |
| 2338 | priv->dev->stats.tx_dropped++; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2339 | return NETDEV_TX_OK; |
| 2340 | } |
| 2341 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 2342 | static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb) |
| 2343 | { |
| 2344 | struct ethhdr *ehdr; |
| 2345 | u16 vlanid; |
| 2346 | |
| 2347 | if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) == |
| 2348 | NETIF_F_HW_VLAN_CTAG_RX && |
| 2349 | !__vlan_get_tag(skb, &vlanid)) { |
| 2350 | /* pop the vlan tag */ |
| 2351 | ehdr = (struct ethhdr *)skb->data; |
| 2352 | memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2); |
| 2353 | skb_pull(skb, VLAN_HLEN); |
| 2354 | __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid); |
| 2355 | } |
| 2356 | } |
| 2357 | |
| 2358 | |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 2359 | static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv) |
| 2360 | { |
| 2361 | if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH) |
| 2362 | return 0; |
| 2363 | |
| 2364 | return 1; |
| 2365 | } |
| 2366 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2367 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2368 | * stmmac_rx_refill - refill used skb preallocated buffers |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2369 | * @priv: driver private structure |
| 2370 | * Description : this is to reallocate the skb for the reception process |
| 2371 | * that is based on zero-copy. |
| 2372 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2373 | static inline void stmmac_rx_refill(struct stmmac_priv *priv) |
| 2374 | { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2375 | int bfsize = priv->dma_buf_sz; |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2376 | unsigned int entry = priv->dirty_rx; |
| 2377 | int dirty = stmmac_rx_dirty(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2378 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2379 | while (dirty-- > 0) { |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2380 | struct dma_desc *p; |
| 2381 | |
| 2382 | if (priv->extend_desc) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2383 | p = (struct dma_desc *)(priv->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2384 | else |
| 2385 | p = priv->dma_rx + entry; |
| 2386 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2387 | if (likely(priv->rx_skbuff[entry] == NULL)) { |
| 2388 | struct sk_buff *skb; |
| 2389 | |
Eric Dumazet | acb600d | 2012-10-05 06:23:55 +0000 | [diff] [blame] | 2390 | skb = netdev_alloc_skb_ip_align(priv->dev, bfsize); |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 2391 | if (unlikely(!skb)) { |
| 2392 | /* so for a while no zero-copy! */ |
| 2393 | priv->rx_zeroc_thresh = STMMAC_RX_THRESH; |
| 2394 | if (unlikely(net_ratelimit())) |
| 2395 | dev_err(priv->device, |
| 2396 | "fail to alloc skb entry %d\n", |
| 2397 | entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2398 | break; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 2399 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2400 | |
| 2401 | priv->rx_skbuff[entry] = skb; |
| 2402 | priv->rx_skbuff_dma[entry] = |
| 2403 | dma_map_single(priv->device, skb->data, bfsize, |
| 2404 | DMA_FROM_DEVICE); |
Giuseppe CAVALLARO | 362b37b | 2014-08-27 11:27:00 +0200 | [diff] [blame] | 2405 | if (dma_mapping_error(priv->device, |
| 2406 | priv->rx_skbuff_dma[entry])) { |
| 2407 | dev_err(priv->device, "Rx dma map failed\n"); |
| 2408 | dev_kfree_skb(skb); |
| 2409 | break; |
| 2410 | } |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 2411 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2412 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) { |
| 2413 | p->des0 = priv->rx_skbuff_dma[entry]; |
| 2414 | p->des1 = 0; |
| 2415 | } else { |
| 2416 | p->des2 = priv->rx_skbuff_dma[entry]; |
| 2417 | } |
| 2418 | if (priv->hw->mode->refill_desc3) |
| 2419 | priv->hw->mode->refill_desc3(priv, p); |
Giuseppe CAVALLARO | 286a837 | 2011-10-18 00:01:24 +0000 | [diff] [blame] | 2420 | |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 2421 | if (priv->rx_zeroc_thresh > 0) |
| 2422 | priv->rx_zeroc_thresh--; |
| 2423 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2424 | if (netif_msg_rx_status(priv)) |
| 2425 | pr_debug("\trefill entry #%d\n", entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2426 | } |
Shiraz Hashim | eb0dc4b | 2011-07-17 20:54:08 +0000 | [diff] [blame] | 2427 | wmb(); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2428 | |
| 2429 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 2430 | priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0); |
| 2431 | else |
| 2432 | priv->hw->desc->set_rx_owner(p); |
| 2433 | |
Deepak Sikri | 8e83989 | 2012-07-08 21:14:45 +0000 | [diff] [blame] | 2434 | wmb(); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2435 | |
| 2436 | entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2437 | } |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2438 | priv->dirty_rx = entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2439 | } |
| 2440 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2441 | /** |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2442 | * stmmac_rx - manage the receive process |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2443 | * @priv: driver private structure |
| 2444 | * @limit: napi bugget. |
| 2445 | * Description : this the function called by the napi poll method. |
| 2446 | * It gets all the frames inside the ring. |
| 2447 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2448 | static int stmmac_rx(struct stmmac_priv *priv, int limit) |
| 2449 | { |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2450 | unsigned int entry = priv->cur_rx; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2451 | unsigned int next_entry; |
| 2452 | unsigned int count = 0; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2453 | int coe = priv->hw->rx_csum; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2454 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2455 | if (netif_msg_rx_status(priv)) { |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2456 | void *rx_head; |
| 2457 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2458 | pr_debug("%s: descriptor ring:\n", __func__); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2459 | if (priv->extend_desc) |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2460 | rx_head = (void *)priv->dma_erx; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2461 | else |
Alexandre TORGUE | d0225e7 | 2016-04-01 11:37:26 +0200 | [diff] [blame] | 2462 | rx_head = (void *)priv->dma_rx; |
| 2463 | |
| 2464 | priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2465 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2466 | while (count < limit) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2467 | int status; |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 2468 | struct dma_desc *p; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2469 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2470 | if (priv->extend_desc) |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2471 | p = (struct dma_desc *)(priv->dma_erx + entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2472 | else |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2473 | p = priv->dma_rx + entry; |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2474 | |
Fabrice Gasnier | c1fa321 | 2016-02-29 14:27:34 +0100 | [diff] [blame] | 2475 | /* read the status of the incoming frame */ |
| 2476 | status = priv->hw->desc->rx_status(&priv->dev->stats, |
| 2477 | &priv->xstats, p); |
| 2478 | /* check if managed by the DMA otherwise go ahead */ |
| 2479 | if (unlikely(status & dma_own)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2480 | break; |
| 2481 | |
| 2482 | count++; |
| 2483 | |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2484 | priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE); |
| 2485 | next_entry = priv->cur_rx; |
| 2486 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2487 | if (priv->extend_desc) |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 2488 | prefetch(priv->dma_erx + next_entry); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2489 | else |
Giuseppe CAVALLARO | 9401bb5 | 2013-04-08 02:10:03 +0000 | [diff] [blame] | 2490 | prefetch(priv->dma_rx + next_entry); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2491 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2492 | if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status)) |
| 2493 | priv->hw->desc->rx_extended_status(&priv->dev->stats, |
| 2494 | &priv->xstats, |
| 2495 | priv->dma_erx + |
| 2496 | entry); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2497 | if (unlikely(status == discard_frame)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2498 | priv->dev->stats.rx_errors++; |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2499 | if (priv->hwts_rx_en && !priv->extend_desc) { |
| 2500 | /* DESC2 & DESC3 will be overwitten by device |
| 2501 | * with timestamp value, hence reinitialize |
| 2502 | * them in stmmac_rx_refill() function so that |
| 2503 | * device can reuse it. |
| 2504 | */ |
| 2505 | priv->rx_skbuff[entry] = NULL; |
| 2506 | dma_unmap_single(priv->device, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2507 | priv->rx_skbuff_dma[entry], |
| 2508 | priv->dma_buf_sz, |
| 2509 | DMA_FROM_DEVICE); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2510 | } |
| 2511 | } else { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2512 | struct sk_buff *skb; |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 2513 | int frame_len; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2514 | unsigned int des; |
| 2515 | |
| 2516 | if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) |
| 2517 | des = p->des0; |
| 2518 | else |
| 2519 | des = p->des2; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2520 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2521 | frame_len = priv->hw->desc->get_rx_frame_len(p, coe); |
| 2522 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2523 | /* If frame length is greather than skb buffer size |
| 2524 | * (preallocated during init) then the packet is |
| 2525 | * ignored |
| 2526 | */ |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 2527 | if (frame_len > priv->dma_buf_sz) { |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2528 | pr_err("%s: len %d larger than size (%d)\n", |
| 2529 | priv->dev->name, frame_len, |
| 2530 | priv->dma_buf_sz); |
Giuseppe CAVALLARO | e527c4a | 2015-11-26 08:35:45 +0100 | [diff] [blame] | 2531 | priv->dev->stats.rx_length_errors++; |
| 2532 | break; |
| 2533 | } |
| 2534 | |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 2535 | /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3 |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2536 | * Type frames (LLC/LLC-SNAP) |
| 2537 | */ |
Giuseppe CAVALLARO | 3eeb299 | 2010-07-27 00:09:47 +0000 | [diff] [blame] | 2538 | if (unlikely(status != llc_snap)) |
| 2539 | frame_len -= ETH_FCS_LEN; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2540 | |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2541 | if (netif_msg_rx_status(priv)) { |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2542 | pr_debug("\tdesc: %p [entry %d] buff=0x%x\n", |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2543 | p, entry, des); |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2544 | if (frame_len > ETH_FRAME_LEN) |
| 2545 | pr_debug("\tframe size %d, COE: %d\n", |
| 2546 | frame_len, status); |
| 2547 | } |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2548 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2549 | /* The zero-copy is always used for all the sizes |
| 2550 | * in case of GMAC4 because it needs |
| 2551 | * to refill the used descriptors, always. |
| 2552 | */ |
| 2553 | if (unlikely(!priv->plat->has_gmac4 && |
| 2554 | ((frame_len < priv->rx_copybreak) || |
| 2555 | stmmac_rx_threshold_count(priv)))) { |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2556 | skb = netdev_alloc_skb_ip_align(priv->dev, |
| 2557 | frame_len); |
| 2558 | if (unlikely(!skb)) { |
| 2559 | if (net_ratelimit()) |
| 2560 | dev_warn(priv->device, |
| 2561 | "packet dropped\n"); |
| 2562 | priv->dev->stats.rx_dropped++; |
| 2563 | break; |
| 2564 | } |
| 2565 | |
| 2566 | dma_sync_single_for_cpu(priv->device, |
| 2567 | priv->rx_skbuff_dma |
| 2568 | [entry], frame_len, |
| 2569 | DMA_FROM_DEVICE); |
| 2570 | skb_copy_to_linear_data(skb, |
| 2571 | priv-> |
| 2572 | rx_skbuff[entry]->data, |
| 2573 | frame_len); |
| 2574 | |
| 2575 | skb_put(skb, frame_len); |
| 2576 | dma_sync_single_for_device(priv->device, |
| 2577 | priv->rx_skbuff_dma |
| 2578 | [entry], frame_len, |
| 2579 | DMA_FROM_DEVICE); |
| 2580 | } else { |
| 2581 | skb = priv->rx_skbuff[entry]; |
| 2582 | if (unlikely(!skb)) { |
| 2583 | pr_err("%s: Inconsistent Rx chain\n", |
| 2584 | priv->dev->name); |
| 2585 | priv->dev->stats.rx_dropped++; |
| 2586 | break; |
| 2587 | } |
| 2588 | prefetch(skb->data - NET_IP_ALIGN); |
| 2589 | priv->rx_skbuff[entry] = NULL; |
Giuseppe Cavallaro | 120e87f | 2016-02-29 14:27:42 +0100 | [diff] [blame] | 2590 | priv->rx_zeroc_thresh++; |
Giuseppe Cavallaro | 22ad383 | 2016-02-29 14:27:41 +0100 | [diff] [blame] | 2591 | |
| 2592 | skb_put(skb, frame_len); |
| 2593 | dma_unmap_single(priv->device, |
| 2594 | priv->rx_skbuff_dma[entry], |
| 2595 | priv->dma_buf_sz, |
| 2596 | DMA_FROM_DEVICE); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2597 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2598 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2599 | stmmac_get_rx_hwtstamp(priv, entry, skb); |
| 2600 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2601 | if (netif_msg_pktdata(priv)) { |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2602 | pr_debug("frame received (%dbytes)", frame_len); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2603 | print_pkt(skb->data, frame_len); |
| 2604 | } |
Giuseppe CAVALLARO | 83d7af6 | 2013-07-02 14:12:36 +0200 | [diff] [blame] | 2605 | |
Vince Bridgers | b938198 | 2014-01-14 13:42:05 -0600 | [diff] [blame] | 2606 | stmmac_rx_vlan(priv->dev, skb); |
| 2607 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2608 | skb->protocol = eth_type_trans(skb, priv->dev); |
| 2609 | |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2610 | if (unlikely(!coe)) |
Eric Dumazet | bc8acf2 | 2010-09-02 13:07:41 -0700 | [diff] [blame] | 2611 | skb_checksum_none_assert(skb); |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 2612 | else |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2613 | skb->ip_summed = CHECKSUM_UNNECESSARY; |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 2614 | |
| 2615 | napi_gro_receive(&priv->napi, skb); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2616 | |
| 2617 | priv->dev->stats.rx_packets++; |
| 2618 | priv->dev->stats.rx_bytes += frame_len; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2619 | } |
| 2620 | entry = next_entry; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2621 | } |
| 2622 | |
| 2623 | stmmac_rx_refill(priv); |
| 2624 | |
| 2625 | priv->xstats.rx_pkt_n += count; |
| 2626 | |
| 2627 | return count; |
| 2628 | } |
| 2629 | |
| 2630 | /** |
| 2631 | * stmmac_poll - stmmac poll method (NAPI) |
| 2632 | * @napi : pointer to the napi structure. |
| 2633 | * @budget : maximum number of packets that the current CPU can receive from |
| 2634 | * all interfaces. |
| 2635 | * Description : |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2636 | * To look at the incoming frames and clear the tx resources. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2637 | */ |
| 2638 | static int stmmac_poll(struct napi_struct *napi, int budget) |
| 2639 | { |
| 2640 | struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi); |
| 2641 | int work_done = 0; |
| 2642 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2643 | priv->xstats.napi_poll++; |
| 2644 | stmmac_tx_clean(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2645 | |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2646 | work_done = stmmac_rx(priv, budget); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2647 | if (work_done < budget) { |
| 2648 | napi_complete(napi); |
Giuseppe CAVALLARO | 9125cdd | 2012-11-25 23:10:42 +0000 | [diff] [blame] | 2649 | stmmac_enable_dma_irq(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2650 | } |
| 2651 | return work_done; |
| 2652 | } |
| 2653 | |
| 2654 | /** |
| 2655 | * stmmac_tx_timeout |
| 2656 | * @dev : Pointer to net device structure |
| 2657 | * Description: this function is called when a packet transmission fails to |
Giuseppe CAVALLARO | 7284a3f | 2012-11-25 23:10:41 +0000 | [diff] [blame] | 2658 | * complete within a reasonable time. The driver will mark the error in the |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2659 | * netdev structure and arrange for the device to be reset to a sane state |
| 2660 | * in order to transmit a new packet. |
| 2661 | */ |
| 2662 | static void stmmac_tx_timeout(struct net_device *dev) |
| 2663 | { |
| 2664 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2665 | |
| 2666 | /* Clear Tx resources and restart transmitting again */ |
| 2667 | stmmac_tx_err(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2668 | } |
| 2669 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2670 | /** |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 2671 | * stmmac_set_rx_mode - entry point for multicast addressing |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2672 | * @dev : pointer to the device structure |
| 2673 | * Description: |
| 2674 | * This function is a driver entry point which gets called by the kernel |
| 2675 | * whenever multicast addresses must be enabled/disabled. |
| 2676 | * Return value: |
| 2677 | * void. |
| 2678 | */ |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 2679 | static void stmmac_set_rx_mode(struct net_device *dev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2680 | { |
| 2681 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2682 | |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 2683 | priv->hw->mac->set_filter(priv->hw, dev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2684 | } |
| 2685 | |
| 2686 | /** |
| 2687 | * stmmac_change_mtu - entry point to change MTU size for the device. |
| 2688 | * @dev : device pointer. |
| 2689 | * @new_mtu : the new MTU size for the device. |
| 2690 | * Description: the Maximum Transfer Unit (MTU) is used by the network layer |
| 2691 | * to drive packet transmission. Ethernet has an MTU of 1500 octets |
| 2692 | * (ETH_DATA_LEN). This value can be changed with ifconfig. |
| 2693 | * Return value: |
| 2694 | * 0 on success and an appropriate (-)ve integer as defined in errno.h |
| 2695 | * file on failure. |
| 2696 | */ |
| 2697 | static int stmmac_change_mtu(struct net_device *dev, int new_mtu) |
| 2698 | { |
| 2699 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2700 | int max_mtu; |
| 2701 | |
| 2702 | if (netif_running(dev)) { |
| 2703 | pr_err("%s: must be stopped to change its MTU\n", dev->name); |
| 2704 | return -EBUSY; |
| 2705 | } |
| 2706 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2707 | if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2708 | max_mtu = JUMBO_LEN; |
| 2709 | else |
Giuseppe CAVALLARO | 45db81e | 2011-10-18 01:39:55 +0000 | [diff] [blame] | 2710 | max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2711 | |
Vince Bridgers | 2618abb | 2014-01-20 05:39:01 -0600 | [diff] [blame] | 2712 | if (priv->plat->maxmtu < max_mtu) |
| 2713 | max_mtu = priv->plat->maxmtu; |
| 2714 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2715 | if ((new_mtu < 46) || (new_mtu > max_mtu)) { |
| 2716 | pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu); |
| 2717 | return -EINVAL; |
| 2718 | } |
| 2719 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2720 | dev->mtu = new_mtu; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2721 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2722 | netdev_update_features(dev); |
| 2723 | |
| 2724 | return 0; |
| 2725 | } |
| 2726 | |
Michał Mirosław | c8f44af | 2011-11-15 15:29:55 +0000 | [diff] [blame] | 2727 | static netdev_features_t stmmac_fix_features(struct net_device *dev, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2728 | netdev_features_t features) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2729 | { |
| 2730 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2731 | |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 2732 | if (priv->plat->rx_coe == STMMAC_RX_COE_NONE) |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2733 | features &= ~NETIF_F_RXCSUM; |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2734 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2735 | if (!priv->plat->tx_coe) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 2736 | features &= ~NETIF_F_CSUM_MASK; |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2737 | |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 2738 | /* Some GMAC devices have a bugged Jumbo frame support that |
| 2739 | * needs to have the Tx COE disabled for oversized frames |
| 2740 | * (due to limited buffer sizes). In this case we disable |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2741 | * the TX csum insertionin the TDES and not use SF. |
| 2742 | */ |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2743 | if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN)) |
Tom Herbert | a188222 | 2015-12-14 11:19:43 -0800 | [diff] [blame] | 2744 | features &= ~NETIF_F_CSUM_MASK; |
Giuseppe CAVALLARO | ebbb293 | 2010-09-17 03:23:40 +0000 | [diff] [blame] | 2745 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2746 | /* Disable tso if asked by ethtool */ |
| 2747 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
| 2748 | if (features & NETIF_F_TSO) |
| 2749 | priv->tso = true; |
| 2750 | else |
| 2751 | priv->tso = false; |
| 2752 | } |
| 2753 | |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 2754 | return features; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2755 | } |
| 2756 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 2757 | static int stmmac_set_features(struct net_device *netdev, |
| 2758 | netdev_features_t features) |
| 2759 | { |
| 2760 | struct stmmac_priv *priv = netdev_priv(netdev); |
| 2761 | |
| 2762 | /* Keep the COE Type in case of csum is supporting */ |
| 2763 | if (features & NETIF_F_RXCSUM) |
| 2764 | priv->hw->rx_csum = priv->plat->rx_coe; |
| 2765 | else |
| 2766 | priv->hw->rx_csum = 0; |
| 2767 | /* No check needed because rx_coe has been set before and it will be |
| 2768 | * fixed in case of issue. |
| 2769 | */ |
| 2770 | priv->hw->mac->rx_ipc(priv->hw); |
| 2771 | |
| 2772 | return 0; |
| 2773 | } |
| 2774 | |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2775 | /** |
| 2776 | * stmmac_interrupt - main ISR |
| 2777 | * @irq: interrupt number. |
| 2778 | * @dev_id: to pass the net device pointer. |
| 2779 | * Description: this is the main driver interrupt service routine. |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 2780 | * It can call: |
| 2781 | * o DMA service routine (to manage incoming frame reception and transmission |
| 2782 | * status) |
| 2783 | * o Core interrupts to manage: remote wake-up, management counter, LPI |
| 2784 | * interrupts. |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2785 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2786 | static irqreturn_t stmmac_interrupt(int irq, void *dev_id) |
| 2787 | { |
| 2788 | struct net_device *dev = (struct net_device *)dev_id; |
| 2789 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2790 | |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 2791 | if (priv->irq_wake) |
| 2792 | pm_wakeup_event(priv->device, 0); |
| 2793 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2794 | if (unlikely(!dev)) { |
| 2795 | pr_err("%s: invalid dev pointer\n", __func__); |
| 2796 | return IRQ_NONE; |
| 2797 | } |
| 2798 | |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2799 | /* To handle GMAC own interrupts */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2800 | if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 2801 | int status = priv->hw->mac->host_irq_status(priv->hw, |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 2802 | &priv->xstats); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2803 | if (unlikely(status)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2804 | /* For LPI we need to save the tx status */ |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 2805 | if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2806 | priv->tx_path_in_lpi_mode = true; |
Giuseppe CAVALLARO | 0982a0f | 2013-03-26 04:43:07 +0000 | [diff] [blame] | 2807 | if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE) |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2808 | priv->tx_path_in_lpi_mode = false; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2809 | if (status & CORE_IRQ_MTL_RX_OVERFLOW) |
| 2810 | priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, |
| 2811 | priv->rx_tail_addr, |
| 2812 | STMMAC_CHAN0); |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 2813 | } |
| 2814 | } |
| 2815 | |
| 2816 | /* To handle DMA interrupts */ |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 2817 | stmmac_dma_interrupt(priv); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2818 | |
| 2819 | return IRQ_HANDLED; |
| 2820 | } |
| 2821 | |
| 2822 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 2823 | /* Polling receive - used by NETCONSOLE and other diagnostic tools |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2824 | * to allow network I/O with interrupts disabled. |
| 2825 | */ |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2826 | static void stmmac_poll_controller(struct net_device *dev) |
| 2827 | { |
| 2828 | disable_irq(dev->irq); |
| 2829 | stmmac_interrupt(dev->irq, dev); |
| 2830 | enable_irq(dev->irq); |
| 2831 | } |
| 2832 | #endif |
| 2833 | |
| 2834 | /** |
| 2835 | * stmmac_ioctl - Entry point for the Ioctl |
| 2836 | * @dev: Device pointer. |
| 2837 | * @rq: An IOCTL specefic structure, that can contain a pointer to |
| 2838 | * a proprietary structure used to pass information to the driver. |
| 2839 | * @cmd: IOCTL command |
| 2840 | * Description: |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 2841 | * Currently it supports the phy_mii_ioctl(...) and HW time stamping. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2842 | */ |
| 2843 | static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd) |
| 2844 | { |
| 2845 | struct stmmac_priv *priv = netdev_priv(dev); |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2846 | int ret = -EOPNOTSUPP; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2847 | |
| 2848 | if (!netif_running(dev)) |
| 2849 | return -EINVAL; |
| 2850 | |
Rayagond Kokatanur | 891434b | 2013-03-26 04:43:10 +0000 | [diff] [blame] | 2851 | switch (cmd) { |
| 2852 | case SIOCGMIIPHY: |
| 2853 | case SIOCGMIIREG: |
| 2854 | case SIOCSMIIREG: |
| 2855 | if (!priv->phydev) |
| 2856 | return -EINVAL; |
| 2857 | ret = phy_mii_ioctl(priv->phydev, rq, cmd); |
| 2858 | break; |
| 2859 | case SIOCSHWTSTAMP: |
| 2860 | ret = stmmac_hwtstamp_ioctl(dev, rq); |
| 2861 | break; |
| 2862 | default: |
| 2863 | break; |
| 2864 | } |
Richard Cochran | 28b0411 | 2010-07-17 08:48:55 +0000 | [diff] [blame] | 2865 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 2866 | return ret; |
| 2867 | } |
| 2868 | |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 2869 | #ifdef CONFIG_DEBUG_FS |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2870 | static struct dentry *stmmac_fs_dir; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2871 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2872 | static void sysfs_display_ring(void *head, int size, int extend_desc, |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2873 | struct seq_file *seq) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2874 | { |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2875 | int i; |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2876 | struct dma_extended_desc *ep = (struct dma_extended_desc *)head; |
| 2877 | struct dma_desc *p = (struct dma_desc *)head; |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2878 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2879 | for (i = 0; i < size; i++) { |
| 2880 | u64 x; |
| 2881 | if (extend_desc) { |
| 2882 | x = *(u64 *) ep; |
| 2883 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2884 | i, (unsigned int)virt_to_phys(ep), |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2885 | ep->basic.des0, ep->basic.des1, |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2886 | ep->basic.des2, ep->basic.des3); |
| 2887 | ep++; |
| 2888 | } else { |
| 2889 | x = *(u64 *) p; |
| 2890 | seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n", |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 2891 | i, (unsigned int)virt_to_phys(ep), |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2892 | p->des0, p->des1, p->des2, p->des3); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2893 | p++; |
| 2894 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2895 | seq_printf(seq, "\n"); |
| 2896 | } |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2897 | } |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2898 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2899 | static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v) |
| 2900 | { |
| 2901 | struct net_device *dev = seq->private; |
| 2902 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2903 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2904 | if (priv->extend_desc) { |
| 2905 | seq_printf(seq, "Extended RX descriptor ring:\n"); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2906 | sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2907 | seq_printf(seq, "Extended TX descriptor ring:\n"); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2908 | sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2909 | } else { |
| 2910 | seq_printf(seq, "RX descriptor ring:\n"); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2911 | sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 2912 | seq_printf(seq, "TX descriptor ring:\n"); |
Giuseppe Cavallaro | e3ad57c | 2016-02-29 14:27:30 +0100 | [diff] [blame] | 2913 | sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2914 | } |
| 2915 | |
| 2916 | return 0; |
| 2917 | } |
| 2918 | |
| 2919 | static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file) |
| 2920 | { |
| 2921 | return single_open(file, stmmac_sysfs_ring_read, inode->i_private); |
| 2922 | } |
| 2923 | |
| 2924 | static const struct file_operations stmmac_rings_status_fops = { |
| 2925 | .owner = THIS_MODULE, |
| 2926 | .open = stmmac_sysfs_ring_open, |
| 2927 | .read = seq_read, |
| 2928 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 2929 | .release = single_release, |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 2930 | }; |
| 2931 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2932 | static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v) |
| 2933 | { |
| 2934 | struct net_device *dev = seq->private; |
| 2935 | struct stmmac_priv *priv = netdev_priv(dev); |
| 2936 | |
Giuseppe CAVALLARO | 19e30c1 | 2011-11-16 21:58:00 +0000 | [diff] [blame] | 2937 | if (!priv->hw_cap_support) { |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2938 | seq_printf(seq, "DMA HW features not supported\n"); |
| 2939 | return 0; |
| 2940 | } |
| 2941 | |
| 2942 | seq_printf(seq, "==============================\n"); |
| 2943 | seq_printf(seq, "\tDMA HW features\n"); |
| 2944 | seq_printf(seq, "==============================\n"); |
| 2945 | |
| 2946 | seq_printf(seq, "\t10/100 Mbps %s\n", |
| 2947 | (priv->dma_cap.mbps_10_100) ? "Y" : "N"); |
| 2948 | seq_printf(seq, "\t1000 Mbps %s\n", |
| 2949 | (priv->dma_cap.mbps_1000) ? "Y" : "N"); |
| 2950 | seq_printf(seq, "\tHalf duple %s\n", |
| 2951 | (priv->dma_cap.half_duplex) ? "Y" : "N"); |
| 2952 | seq_printf(seq, "\tHash Filter: %s\n", |
| 2953 | (priv->dma_cap.hash_filter) ? "Y" : "N"); |
| 2954 | seq_printf(seq, "\tMultiple MAC address registers: %s\n", |
| 2955 | (priv->dma_cap.multi_addr) ? "Y" : "N"); |
| 2956 | seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n", |
| 2957 | (priv->dma_cap.pcs) ? "Y" : "N"); |
| 2958 | seq_printf(seq, "\tSMA (MDIO) Interface: %s\n", |
| 2959 | (priv->dma_cap.sma_mdio) ? "Y" : "N"); |
| 2960 | seq_printf(seq, "\tPMT Remote wake up: %s\n", |
| 2961 | (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N"); |
| 2962 | seq_printf(seq, "\tPMT Magic Frame: %s\n", |
| 2963 | (priv->dma_cap.pmt_magic_frame) ? "Y" : "N"); |
| 2964 | seq_printf(seq, "\tRMON module: %s\n", |
| 2965 | (priv->dma_cap.rmon) ? "Y" : "N"); |
| 2966 | seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n", |
| 2967 | (priv->dma_cap.time_stamp) ? "Y" : "N"); |
| 2968 | seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n", |
| 2969 | (priv->dma_cap.atime_stamp) ? "Y" : "N"); |
| 2970 | seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n", |
| 2971 | (priv->dma_cap.eee) ? "Y" : "N"); |
| 2972 | seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N"); |
| 2973 | seq_printf(seq, "\tChecksum Offload in TX: %s\n", |
| 2974 | (priv->dma_cap.tx_coe) ? "Y" : "N"); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 2975 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 2976 | seq_printf(seq, "\tIP Checksum Offload in RX: %s\n", |
| 2977 | (priv->dma_cap.rx_coe) ? "Y" : "N"); |
| 2978 | } else { |
| 2979 | seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n", |
| 2980 | (priv->dma_cap.rx_coe_type1) ? "Y" : "N"); |
| 2981 | seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n", |
| 2982 | (priv->dma_cap.rx_coe_type2) ? "Y" : "N"); |
| 2983 | } |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 2984 | seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n", |
| 2985 | (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N"); |
| 2986 | seq_printf(seq, "\tNumber of Additional RX channel: %d\n", |
| 2987 | priv->dma_cap.number_rx_channel); |
| 2988 | seq_printf(seq, "\tNumber of Additional TX channel: %d\n", |
| 2989 | priv->dma_cap.number_tx_channel); |
| 2990 | seq_printf(seq, "\tEnhanced descriptors: %s\n", |
| 2991 | (priv->dma_cap.enh_desc) ? "Y" : "N"); |
| 2992 | |
| 2993 | return 0; |
| 2994 | } |
| 2995 | |
| 2996 | static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file) |
| 2997 | { |
| 2998 | return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private); |
| 2999 | } |
| 3000 | |
| 3001 | static const struct file_operations stmmac_dma_cap_fops = { |
| 3002 | .owner = THIS_MODULE, |
| 3003 | .open = stmmac_sysfs_dma_cap_open, |
| 3004 | .read = seq_read, |
| 3005 | .llseek = seq_lseek, |
Djalal Harouni | 7486394 | 2012-05-20 13:55:30 +0000 | [diff] [blame] | 3006 | .release = single_release, |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3007 | }; |
| 3008 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3009 | static int stmmac_init_fs(struct net_device *dev) |
| 3010 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3011 | struct stmmac_priv *priv = netdev_priv(dev); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3012 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3013 | /* Create per netdev entries */ |
| 3014 | priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir); |
| 3015 | |
| 3016 | if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) { |
| 3017 | pr_err("ERROR %s/%s, debugfs create directory failed\n", |
| 3018 | STMMAC_RESOURCE_NAME, dev->name); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3019 | |
| 3020 | return -ENOMEM; |
| 3021 | } |
| 3022 | |
| 3023 | /* Entry to report DMA RX/TX rings */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3024 | priv->dbgfs_rings_status = |
| 3025 | debugfs_create_file("descriptors_status", S_IRUGO, |
| 3026 | priv->dbgfs_dir, dev, |
| 3027 | &stmmac_rings_status_fops); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3028 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3029 | if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) { |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3030 | pr_info("ERROR creating stmmac ring debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3031 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3032 | |
| 3033 | return -ENOMEM; |
| 3034 | } |
| 3035 | |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3036 | /* Entry to report the DMA HW features */ |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3037 | priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO, |
| 3038 | priv->dbgfs_dir, |
| 3039 | dev, &stmmac_dma_cap_fops); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3040 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3041 | if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) { |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3042 | pr_info("ERROR creating stmmac MMC debugfs file\n"); |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3043 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | e743482 | 2011-09-01 21:51:41 +0000 | [diff] [blame] | 3044 | |
| 3045 | return -ENOMEM; |
| 3046 | } |
| 3047 | |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3048 | return 0; |
| 3049 | } |
| 3050 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3051 | static void stmmac_exit_fs(struct net_device *dev) |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3052 | { |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3053 | struct stmmac_priv *priv = netdev_priv(dev); |
| 3054 | |
| 3055 | debugfs_remove_recursive(priv->dbgfs_dir); |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3056 | } |
Giuseppe CAVALLARO | 50fb4f74 | 2014-11-04 15:49:33 +0100 | [diff] [blame] | 3057 | #endif /* CONFIG_DEBUG_FS */ |
Giuseppe CAVALLARO | 7ac2905 | 2011-09-01 21:51:39 +0000 | [diff] [blame] | 3058 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3059 | static const struct net_device_ops stmmac_netdev_ops = { |
| 3060 | .ndo_open = stmmac_open, |
| 3061 | .ndo_start_xmit = stmmac_xmit, |
| 3062 | .ndo_stop = stmmac_release, |
| 3063 | .ndo_change_mtu = stmmac_change_mtu, |
Michał Mirosław | 5e982f3 | 2011-04-09 02:46:55 +0000 | [diff] [blame] | 3064 | .ndo_fix_features = stmmac_fix_features, |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3065 | .ndo_set_features = stmmac_set_features, |
Jiri Pirko | 0178934 | 2011-08-16 06:29:00 +0000 | [diff] [blame] | 3066 | .ndo_set_rx_mode = stmmac_set_rx_mode, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3067 | .ndo_tx_timeout = stmmac_tx_timeout, |
| 3068 | .ndo_do_ioctl = stmmac_ioctl, |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3069 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 3070 | .ndo_poll_controller = stmmac_poll_controller, |
| 3071 | #endif |
| 3072 | .ndo_set_mac_address = eth_mac_addr, |
| 3073 | }; |
| 3074 | |
| 3075 | /** |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3076 | * stmmac_hw_init - Init the MAC device |
Giuseppe CAVALLARO | 32ceabc | 2013-04-08 02:10:00 +0000 | [diff] [blame] | 3077 | * @priv: driver private structure |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3078 | * Description: this function is to configure the MAC device according to |
| 3079 | * some platform parameters or the HW capability register. It prepares the |
| 3080 | * driver to use either ring or chain modes and to setup either enhanced or |
| 3081 | * normal descriptors. |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3082 | */ |
| 3083 | static int stmmac_hw_init(struct stmmac_priv *priv) |
| 3084 | { |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3085 | struct mac_device_info *mac; |
| 3086 | |
| 3087 | /* Identify the MAC HW device */ |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3088 | if (priv->plat->has_gmac) { |
| 3089 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
Vince Bridgers | 3b57de9 | 2014-07-31 15:49:17 -0500 | [diff] [blame] | 3090 | mac = dwmac1000_setup(priv->ioaddr, |
| 3091 | priv->plat->multicast_filter_bins, |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 3092 | priv->plat->unicast_filter_entries, |
| 3093 | &priv->synopsys_id); |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3094 | } else if (priv->plat->has_gmac4) { |
| 3095 | priv->dev->priv_flags |= IFF_UNICAST_FLT; |
| 3096 | mac = dwmac4_setup(priv->ioaddr, |
| 3097 | priv->plat->multicast_filter_bins, |
| 3098 | priv->plat->unicast_filter_entries, |
| 3099 | &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3100 | } else { |
Alexandre TORGUE | c623d14 | 2016-04-01 11:37:27 +0200 | [diff] [blame] | 3101 | mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id); |
Marc Kleine-Budde | 03f2eec | 2012-04-03 22:13:01 +0000 | [diff] [blame] | 3102 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3103 | if (!mac) |
| 3104 | return -ENOMEM; |
| 3105 | |
| 3106 | priv->hw = mac; |
| 3107 | |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3108 | /* To use the chained or ring mode */ |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3109 | if (priv->synopsys_id >= DWMAC_CORE_4_00) { |
| 3110 | priv->hw->mode = &dwmac4_ring_mode_ops; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3111 | } else { |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3112 | if (chain_mode) { |
| 3113 | priv->hw->mode = &chain_mode_ops; |
| 3114 | pr_info(" Chain mode enabled\n"); |
| 3115 | priv->mode = STMMAC_CHAIN_MODE; |
| 3116 | } else { |
| 3117 | priv->hw->mode = &ring_mode_ops; |
| 3118 | pr_info(" Ring mode enabled\n"); |
| 3119 | priv->mode = STMMAC_RING_MODE; |
| 3120 | } |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3121 | } |
| 3122 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3123 | /* Get the HW capability (new GMAC newer than 3.50a) */ |
| 3124 | priv->hw_cap_support = stmmac_get_hw_features(priv); |
| 3125 | if (priv->hw_cap_support) { |
| 3126 | pr_info(" DMA HW capability register supported"); |
| 3127 | |
| 3128 | /* We can override some gmac/dma configuration fields: e.g. |
| 3129 | * enh_desc, tx_coe (e.g. that are passed through the |
| 3130 | * platform) with the values from the HW capability |
| 3131 | * register (if supported). |
| 3132 | */ |
| 3133 | priv->plat->enh_desc = priv->dma_cap.enh_desc; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3134 | priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 3135 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3136 | priv->plat->tx_coe = priv->dma_cap.tx_coe; |
| 3137 | /* In case of GMAC4 rx_coe is from HW cap register. */ |
| 3138 | priv->plat->rx_coe = priv->dma_cap.rx_coe; |
Deepak SIKRI | 38912bd | 2012-04-04 04:33:21 +0000 | [diff] [blame] | 3139 | |
| 3140 | if (priv->dma_cap.rx_coe_type2) |
| 3141 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE2; |
| 3142 | else if (priv->dma_cap.rx_coe_type1) |
| 3143 | priv->plat->rx_coe = STMMAC_RX_COE_TYPE1; |
| 3144 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3145 | } else |
| 3146 | pr_info(" No HW DMA feature register supported"); |
| 3147 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3148 | /* To use alternate (extended), normal or GMAC4 descriptor structures */ |
| 3149 | if (priv->synopsys_id >= DWMAC_CORE_4_00) |
| 3150 | priv->hw->desc = &dwmac4_desc_ops; |
| 3151 | else |
| 3152 | stmmac_selec_desc_mode(priv); |
Byungho An | 61369d0 | 2013-06-28 16:35:32 +0900 | [diff] [blame] | 3153 | |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3154 | if (priv->plat->rx_coe) { |
| 3155 | priv->hw->rx_csum = priv->plat->rx_coe; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3156 | pr_info(" RX Checksum Offload Engine supported\n"); |
| 3157 | if (priv->synopsys_id < DWMAC_CORE_4_00) |
| 3158 | pr_info("\tCOE Type %d\n", priv->hw->rx_csum); |
Giuseppe CAVALLARO | d2afb5b | 2014-09-01 09:17:52 +0200 | [diff] [blame] | 3159 | } |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3160 | if (priv->plat->tx_coe) |
| 3161 | pr_info(" TX Checksum insertion supported\n"); |
| 3162 | |
| 3163 | if (priv->plat->pmt) { |
| 3164 | pr_info(" Wake-Up On Lan supported\n"); |
| 3165 | device_set_wakeup_capable(priv->device, 1); |
| 3166 | } |
| 3167 | |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3168 | if (priv->dma_cap.tsoen) |
| 3169 | pr_info(" TSO supported\n"); |
| 3170 | |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3171 | return 0; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3172 | } |
| 3173 | |
| 3174 | /** |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3175 | * stmmac_dvr_probe |
| 3176 | * @device: device pointer |
Giuseppe CAVALLARO | ff3dd78 | 2012-06-04 19:22:55 +0000 | [diff] [blame] | 3177 | * @plat_dat: platform data pointer |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 3178 | * @res: stmmac resource pointer |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3179 | * Description: this is the main probe function used to |
| 3180 | * call the alloc_etherdev, allocate the priv structure. |
Andy Shevchenko | 9afec6e | 2015-01-27 18:38:03 +0200 | [diff] [blame] | 3181 | * Return: |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 3182 | * returns 0 on success, otherwise errno. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3183 | */ |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 3184 | int stmmac_dvr_probe(struct device *device, |
| 3185 | struct plat_stmmacenet_data *plat_dat, |
| 3186 | struct stmmac_resources *res) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3187 | { |
| 3188 | int ret = 0; |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3189 | struct net_device *ndev = NULL; |
| 3190 | struct stmmac_priv *priv; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3191 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3192 | ndev = alloc_etherdev(sizeof(struct stmmac_priv)); |
Joe Perches | 41de8d4 | 2012-01-29 13:47:52 +0000 | [diff] [blame] | 3193 | if (!ndev) |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 3194 | return -ENOMEM; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3195 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3196 | SET_NETDEV_DEV(ndev, device); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3197 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3198 | priv = netdev_priv(ndev); |
| 3199 | priv->device = device; |
| 3200 | priv->dev = ndev; |
| 3201 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3202 | stmmac_set_ethtool_ops(ndev); |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3203 | priv->pause = pause; |
| 3204 | priv->plat = plat_dat; |
Joachim Eastwood | e56788c | 2015-05-20 20:03:07 +0200 | [diff] [blame] | 3205 | priv->ioaddr = res->addr; |
| 3206 | priv->dev->base_addr = (unsigned long)res->addr; |
| 3207 | |
| 3208 | priv->dev->irq = res->irq; |
| 3209 | priv->wol_irq = res->wol_irq; |
| 3210 | priv->lpi_irq = res->lpi_irq; |
| 3211 | |
| 3212 | if (res->mac) |
| 3213 | memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN); |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3214 | |
Joachim Eastwood | a7a6268 | 2015-07-17 23:48:17 +0200 | [diff] [blame] | 3215 | dev_set_drvdata(device, priv->dev); |
Joachim Eastwood | 803f8fc | 2015-05-20 20:03:06 +0200 | [diff] [blame] | 3216 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3217 | /* Verify driver arguments */ |
| 3218 | stmmac_verify_args(); |
| 3219 | |
| 3220 | /* Override with kernel parameters if supplied XXX CRS XXX |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3221 | * this needs to have multiple instances |
| 3222 | */ |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3223 | if ((phyaddr >= 0) && (phyaddr <= 31)) |
| 3224 | priv->plat->phy_addr = phyaddr; |
| 3225 | |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3226 | priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME); |
| 3227 | if (IS_ERR(priv->stmmac_clk)) { |
| 3228 | dev_warn(priv->device, "%s: warning: cannot get CSR clock\n", |
| 3229 | __func__); |
Kweh, Hock Leong | c5bb86c | 2014-09-26 21:42:55 +0800 | [diff] [blame] | 3230 | /* If failed to obtain stmmac_clk and specific clk_csr value |
| 3231 | * is NOT passed from the platform, probe fail. |
| 3232 | */ |
| 3233 | if (!priv->plat->clk_csr) { |
| 3234 | ret = PTR_ERR(priv->stmmac_clk); |
| 3235 | goto error_clk_get; |
| 3236 | } else { |
| 3237 | priv->stmmac_clk = NULL; |
| 3238 | } |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3239 | } |
| 3240 | clk_prepare_enable(priv->stmmac_clk); |
| 3241 | |
Andrew Bresticker | 5f9755d | 2015-04-07 13:38:45 -0700 | [diff] [blame] | 3242 | priv->pclk = devm_clk_get(priv->device, "pclk"); |
| 3243 | if (IS_ERR(priv->pclk)) { |
| 3244 | if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) { |
| 3245 | ret = -EPROBE_DEFER; |
| 3246 | goto error_pclk_get; |
| 3247 | } |
| 3248 | priv->pclk = NULL; |
| 3249 | } |
| 3250 | clk_prepare_enable(priv->pclk); |
| 3251 | |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 3252 | priv->stmmac_rst = devm_reset_control_get(priv->device, |
| 3253 | STMMAC_RESOURCE_NAME); |
| 3254 | if (IS_ERR(priv->stmmac_rst)) { |
| 3255 | if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) { |
| 3256 | ret = -EPROBE_DEFER; |
| 3257 | goto error_hw_init; |
| 3258 | } |
| 3259 | dev_info(priv->device, "no reset control found\n"); |
| 3260 | priv->stmmac_rst = NULL; |
| 3261 | } |
| 3262 | if (priv->stmmac_rst) |
| 3263 | reset_control_deassert(priv->stmmac_rst); |
| 3264 | |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3265 | /* Init MAC and get the capabilities */ |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3266 | ret = stmmac_hw_init(priv); |
| 3267 | if (ret) |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3268 | goto error_hw_init; |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3269 | |
| 3270 | ndev->netdev_ops = &stmmac_netdev_ops; |
| 3271 | |
| 3272 | ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | |
| 3273 | NETIF_F_RXCSUM; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3274 | |
| 3275 | if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) { |
| 3276 | ndev->hw_features |= NETIF_F_TSO; |
| 3277 | priv->tso = true; |
| 3278 | pr_info(" TSO feature enabled\n"); |
| 3279 | } |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3280 | ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA; |
| 3281 | ndev->watchdog_timeo = msecs_to_jiffies(watchdog); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3282 | #ifdef STMMAC_VLAN_TAG_USED |
| 3283 | /* Both mac100 and gmac support receive VLAN tag detection */ |
Patrick McHardy | f646968 | 2013-04-19 02:04:27 +0000 | [diff] [blame] | 3284 | ndev->features |= NETIF_F_HW_VLAN_CTAG_RX; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3285 | #endif |
| 3286 | priv->msg_enable = netif_msg_init(debug, default_msg_level); |
| 3287 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3288 | if (flow_ctrl) |
| 3289 | priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */ |
| 3290 | |
Giuseppe CAVALLARO | 62a2ab9 | 2012-11-25 23:10:43 +0000 | [diff] [blame] | 3291 | /* Rx Watchdog is available in the COREs newer than the 3.40. |
| 3292 | * In some case, for example on bugged HW this feature |
| 3293 | * has to be disable and this can be done by passing the |
| 3294 | * riwt_off field from the platform. |
| 3295 | */ |
| 3296 | if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) { |
| 3297 | priv->use_riwt = 1; |
| 3298 | pr_info(" Enable RX Mitigation via HW Watchdog Timer\n"); |
| 3299 | } |
| 3300 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3301 | netif_napi_add(ndev, &priv->napi, stmmac_poll, 64); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3302 | |
Vlad Lungu | f8e9616 | 2010-11-29 22:52:52 +0000 | [diff] [blame] | 3303 | spin_lock_init(&priv->lock); |
Giuseppe CAVALLARO | a9097a9 | 2011-10-18 00:01:19 +0000 | [diff] [blame] | 3304 | spin_lock_init(&priv->tx_lock); |
Vlad Lungu | f8e9616 | 2010-11-29 22:52:52 +0000 | [diff] [blame] | 3305 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3306 | ret = register_netdev(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3307 | if (ret) { |
Giuseppe CAVALLARO | cf3f047 | 2012-02-15 00:10:39 +0000 | [diff] [blame] | 3308 | pr_err("%s: ERROR %i registering the device\n", __func__, ret); |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 3309 | goto error_netdev_register; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3310 | } |
| 3311 | |
Giuseppe CAVALLARO | cd7201f | 2012-04-04 04:33:27 +0000 | [diff] [blame] | 3312 | /* If a specific clk_csr value is passed from the platform |
| 3313 | * this means that the CSR Clock Range selection cannot be |
| 3314 | * changed at run-time and it is fixed. Viceversa the driver'll try to |
| 3315 | * set the MDC clock dynamically according to the csr actual |
| 3316 | * clock input. |
| 3317 | */ |
| 3318 | if (!priv->plat->clk_csr) |
| 3319 | stmmac_clk_csr_set(priv); |
| 3320 | else |
| 3321 | priv->clk_csr = priv->plat->clk_csr; |
| 3322 | |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 3323 | stmmac_check_pcs_mode(priv); |
| 3324 | |
Byungho An | 4d8f082 | 2013-04-07 17:56:16 +0000 | [diff] [blame] | 3325 | if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI && |
| 3326 | priv->pcs != STMMAC_PCS_RTBI) { |
Giuseppe CAVALLARO | e58bb43 | 2013-03-26 04:43:08 +0000 | [diff] [blame] | 3327 | /* MDIO bus Registration */ |
| 3328 | ret = stmmac_mdio_register(ndev); |
| 3329 | if (ret < 0) { |
| 3330 | pr_debug("%s: MDIO bus (id: %d) registration failed", |
| 3331 | __func__, priv->plat->bus_id); |
| 3332 | goto error_mdio_register; |
| 3333 | } |
Francesco Virlinzi | 4bfcbd7 | 2012-04-18 19:48:20 +0000 | [diff] [blame] | 3334 | } |
| 3335 | |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 3336 | return 0; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3337 | |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 3338 | error_mdio_register: |
Dan Carpenter | 34a52f3 | 2010-12-20 21:34:56 +0000 | [diff] [blame] | 3339 | unregister_netdev(ndev); |
Viresh Kumar | 6a81c26 | 2012-07-30 14:39:41 -0700 | [diff] [blame] | 3340 | error_netdev_register: |
| 3341 | netif_napi_del(&priv->napi); |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3342 | error_hw_init: |
Andrew Bresticker | 5f9755d | 2015-04-07 13:38:45 -0700 | [diff] [blame] | 3343 | clk_disable_unprepare(priv->pclk); |
| 3344 | error_pclk_get: |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3345 | clk_disable_unprepare(priv->stmmac_clk); |
| 3346 | error_clk_get: |
Dan Carpenter | 34a52f3 | 2010-12-20 21:34:56 +0000 | [diff] [blame] | 3347 | free_netdev(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3348 | |
Joachim Eastwood | 15ffac7 | 2015-05-20 20:03:08 +0200 | [diff] [blame] | 3349 | return ret; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3350 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 3351 | EXPORT_SYMBOL_GPL(stmmac_dvr_probe); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3352 | |
| 3353 | /** |
| 3354 | * stmmac_dvr_remove |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3355 | * @ndev: net device pointer |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3356 | * Description: this function resets the TX/RX processes, disables the MAC RX/TX |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3357 | * changes the link status, releases the DMA descriptor rings. |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3358 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3359 | int stmmac_dvr_remove(struct net_device *ndev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3360 | { |
Giuseppe CAVALLARO | aec7ff2 | 2010-01-06 23:07:18 +0000 | [diff] [blame] | 3361 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3362 | |
| 3363 | pr_info("%s:\n\tremoving driver", __func__); |
| 3364 | |
Giuseppe CAVALLARO | ad01b7d | 2010-08-23 20:40:42 +0000 | [diff] [blame] | 3365 | priv->hw->dma->stop_rx(priv->ioaddr); |
| 3366 | priv->hw->dma->stop_tx(priv->ioaddr); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3367 | |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3368 | stmmac_set_mac(priv->ioaddr, false); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3369 | netif_carrier_off(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3370 | unregister_netdev(ndev); |
Chen-Yu Tsai | c5e4ddb | 2014-01-17 21:24:41 +0800 | [diff] [blame] | 3371 | if (priv->stmmac_rst) |
| 3372 | reset_control_assert(priv->stmmac_rst); |
Andrew Bresticker | 5f9755d | 2015-04-07 13:38:45 -0700 | [diff] [blame] | 3373 | clk_disable_unprepare(priv->pclk); |
Chen-Yu Tsai | 62866e9 | 2014-01-17 21:24:40 +0800 | [diff] [blame] | 3374 | clk_disable_unprepare(priv->stmmac_clk); |
Bryan O'Donoghue | e743471 | 2015-04-16 17:56:03 +0100 | [diff] [blame] | 3375 | if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI && |
| 3376 | priv->pcs != STMMAC_PCS_RTBI) |
| 3377 | stmmac_mdio_unregister(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3378 | free_netdev(ndev); |
| 3379 | |
| 3380 | return 0; |
| 3381 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 3382 | EXPORT_SYMBOL_GPL(stmmac_dvr_remove); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3383 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3384 | /** |
| 3385 | * stmmac_suspend - suspend callback |
| 3386 | * @ndev: net device pointer |
| 3387 | * Description: this is the function to suspend the device and it is called |
| 3388 | * by the platform driver to stop the network queue, release the resources, |
| 3389 | * program the PMT register (for WoL), clean and release driver resources. |
| 3390 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3391 | int stmmac_suspend(struct net_device *ndev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3392 | { |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3393 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3394 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3395 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3396 | if (!ndev || !netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3397 | return 0; |
| 3398 | |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 3399 | if (priv->phydev) |
| 3400 | phy_stop(priv->phydev); |
| 3401 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3402 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3403 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3404 | netif_device_detach(ndev); |
| 3405 | netif_stop_queue(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3406 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3407 | napi_disable(&priv->napi); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3408 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3409 | /* Stop TX/RX DMA */ |
| 3410 | priv->hw->dma->stop_tx(priv->ioaddr); |
| 3411 | priv->hw->dma->stop_rx(priv->ioaddr); |
Giuseppe CAVALLARO | c24602e | 2013-03-26 04:43:06 +0000 | [diff] [blame] | 3412 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3413 | /* Enable Power down mode by programming the PMT regs */ |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3414 | if (device_may_wakeup(priv->device)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 3415 | priv->hw->mac->pmt(priv->hw, priv->wolopts); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3416 | priv->irq_wake = 1; |
| 3417 | } else { |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3418 | stmmac_set_mac(priv->ioaddr, false); |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 3419 | pinctrl_pm_select_sleep_state(priv->device); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 3420 | /* Disable clock in case of PWM is off */ |
Andrew Bresticker | 5f9755d | 2015-04-07 13:38:45 -0700 | [diff] [blame] | 3421 | clk_disable(priv->pclk); |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 3422 | clk_disable(priv->stmmac_clk); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 3423 | } |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3424 | spin_unlock_irqrestore(&priv->lock, flags); |
Vince Bridgers | 2d871aa | 2014-07-28 14:07:58 -0500 | [diff] [blame] | 3425 | |
| 3426 | priv->oldlink = 0; |
| 3427 | priv->speed = 0; |
| 3428 | priv->oldduplex = -1; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3429 | return 0; |
| 3430 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 3431 | EXPORT_SYMBOL_GPL(stmmac_suspend); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3432 | |
Giuseppe CAVALLARO | 732fdf0 | 2014-11-18 09:47:01 +0100 | [diff] [blame] | 3433 | /** |
| 3434 | * stmmac_resume - resume callback |
| 3435 | * @ndev: net device pointer |
| 3436 | * Description: when resume this function is invoked to setup the DMA and CORE |
| 3437 | * in a usable state. |
| 3438 | */ |
Giuseppe CAVALLARO | bfab27a | 2011-12-21 03:58:19 +0000 | [diff] [blame] | 3439 | int stmmac_resume(struct net_device *ndev) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3440 | { |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3441 | struct stmmac_priv *priv = netdev_priv(ndev); |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3442 | unsigned long flags; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3443 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3444 | if (!netif_running(ndev)) |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3445 | return 0; |
| 3446 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3447 | spin_lock_irqsave(&priv->lock, flags); |
Giuseppe Cavallaro | c4433be | 2010-09-06 05:02:11 +0200 | [diff] [blame] | 3448 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3449 | /* Power Down bit, into the PM register, is cleared |
| 3450 | * automatically as soon as a magic packet or a Wake-up frame |
| 3451 | * is received. Anyway, it's better to manually clear |
| 3452 | * this bit because it can generate problems while resuming |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3453 | * from another devices (e.g. serial console). |
| 3454 | */ |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 3455 | if (device_may_wakeup(priv->device)) { |
Vince Bridgers | 7ed24bb | 2014-07-31 15:49:13 -0500 | [diff] [blame] | 3456 | priv->hw->mac->pmt(priv->hw, 0); |
Srinivas Kandagatla | 89f7f2c | 2014-01-16 10:53:00 +0000 | [diff] [blame] | 3457 | priv->irq_wake = 0; |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 3458 | } else { |
Srinivas Kandagatla | db88f10 | 2014-01-16 10:52:52 +0000 | [diff] [blame] | 3459 | pinctrl_pm_select_default_state(priv->device); |
Giuseppe CAVALLARO | ba1377ff | 2012-04-04 04:33:25 +0000 | [diff] [blame] | 3460 | /* enable the clk prevously disabled */ |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 3461 | clk_enable(priv->stmmac_clk); |
Andrew Bresticker | 5f9755d | 2015-04-07 13:38:45 -0700 | [diff] [blame] | 3462 | clk_enable(priv->pclk); |
Srinivas Kandagatla | 623997f | 2014-01-16 10:52:35 +0000 | [diff] [blame] | 3463 | /* reset the phy so that it's ready */ |
| 3464 | if (priv->mii) |
| 3465 | stmmac_mdio_reset(priv->mii); |
| 3466 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3467 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3468 | netif_device_attach(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3469 | |
Giuseppe CAVALLARO | ae79a63 | 2015-12-04 07:21:06 +0100 | [diff] [blame] | 3470 | priv->cur_rx = 0; |
| 3471 | priv->dirty_rx = 0; |
| 3472 | priv->dirty_tx = 0; |
| 3473 | priv->cur_tx = 0; |
Alexandre TORGUE | f748be5 | 2016-04-01 11:37:34 +0200 | [diff] [blame^] | 3474 | /* reset private mss value to force mss context settings at |
| 3475 | * next tso xmit (only used for gmac4). |
| 3476 | */ |
| 3477 | priv->mss = 0; |
| 3478 | |
Giuseppe CAVALLARO | ae79a63 | 2015-12-04 07:21:06 +0100 | [diff] [blame] | 3479 | stmmac_clear_descriptors(priv); |
| 3480 | |
Huacai Chen | fe131929 | 2014-12-19 22:38:18 +0800 | [diff] [blame] | 3481 | stmmac_hw_setup(ndev, false); |
Giuseppe CAVALLARO | 777da230 | 2014-11-04 17:08:09 +0100 | [diff] [blame] | 3482 | stmmac_init_tx_coalesce(priv); |
Giuseppe CAVALLARO | ac316c7 | 2015-11-26 08:35:41 +0100 | [diff] [blame] | 3483 | stmmac_set_rx_mode(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3484 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3485 | napi_enable(&priv->napi); |
| 3486 | |
Giuseppe CAVALLARO | 874bd42 | 2010-11-24 02:38:11 +0000 | [diff] [blame] | 3487 | netif_start_queue(ndev); |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3488 | |
Giuseppe CAVALLARO | f8c5a87 | 2012-05-13 22:18:43 +0000 | [diff] [blame] | 3489 | spin_unlock_irqrestore(&priv->lock, flags); |
Francesco Virlinzi | 102463b | 2011-11-16 21:58:02 +0000 | [diff] [blame] | 3490 | |
| 3491 | if (priv->phydev) |
| 3492 | phy_start(priv->phydev); |
| 3493 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3494 | return 0; |
| 3495 | } |
Andy Shevchenko | b2e2f0c | 2014-11-10 12:38:59 +0200 | [diff] [blame] | 3496 | EXPORT_SYMBOL_GPL(stmmac_resume); |
Giuseppe CAVALLARO | ba27ec6 | 2012-06-04 19:22:57 +0000 | [diff] [blame] | 3497 | |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3498 | #ifndef MODULE |
| 3499 | static int __init stmmac_cmdline_opt(char *str) |
| 3500 | { |
| 3501 | char *opt; |
| 3502 | |
| 3503 | if (!str || !*str) |
| 3504 | return -EINVAL; |
| 3505 | while ((opt = strsep(&str, ",")) != NULL) { |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3506 | if (!strncmp(opt, "debug:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3507 | if (kstrtoint(opt + 6, 0, &debug)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3508 | goto err; |
| 3509 | } else if (!strncmp(opt, "phyaddr:", 8)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3510 | if (kstrtoint(opt + 8, 0, &phyaddr)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3511 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3512 | } else if (!strncmp(opt, "buf_sz:", 7)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3513 | if (kstrtoint(opt + 7, 0, &buf_sz)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3514 | goto err; |
| 3515 | } else if (!strncmp(opt, "tc:", 3)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3516 | if (kstrtoint(opt + 3, 0, &tc)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3517 | goto err; |
| 3518 | } else if (!strncmp(opt, "watchdog:", 9)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3519 | if (kstrtoint(opt + 9, 0, &watchdog)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3520 | goto err; |
| 3521 | } else if (!strncmp(opt, "flow_ctrl:", 10)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3522 | if (kstrtoint(opt + 10, 0, &flow_ctrl)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3523 | goto err; |
| 3524 | } else if (!strncmp(opt, "pause:", 6)) { |
Giuseppe CAVALLARO | ea2ab87 | 2012-06-27 21:14:35 +0000 | [diff] [blame] | 3525 | if (kstrtoint(opt + 6, 0, &pause)) |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3526 | goto err; |
Giuseppe CAVALLARO | 506f669 | 2013-02-14 23:00:13 +0000 | [diff] [blame] | 3527 | } else if (!strncmp(opt, "eee_timer:", 10)) { |
Giuseppe CAVALLARO | d765955 | 2012-06-27 21:14:37 +0000 | [diff] [blame] | 3528 | if (kstrtoint(opt + 10, 0, &eee_timer)) |
| 3529 | goto err; |
Giuseppe CAVALLARO | 4a7d666 | 2013-03-26 04:43:05 +0000 | [diff] [blame] | 3530 | } else if (!strncmp(opt, "chain_mode:", 11)) { |
| 3531 | if (kstrtoint(opt + 11, 0, &chain_mode)) |
| 3532 | goto err; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3533 | } |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3534 | } |
| 3535 | return 0; |
Giuseppe CAVALLARO | f3240e2 | 2011-07-20 00:05:22 +0000 | [diff] [blame] | 3536 | |
| 3537 | err: |
| 3538 | pr_err("%s: ERROR broken module parameter conversion", __func__); |
| 3539 | return -EINVAL; |
Giuseppe Cavallaro | 47dd7a5 | 2009-10-14 15:13:45 -0700 | [diff] [blame] | 3540 | } |
| 3541 | |
| 3542 | __setup("stmmaceth=", stmmac_cmdline_opt); |
Giuseppe CAVALLARO | ceb69499 | 2013-04-08 02:10:01 +0000 | [diff] [blame] | 3543 | #endif /* MODULE */ |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 3544 | |
Mathieu Olivari | 466c5ac | 2015-05-22 19:03:29 -0700 | [diff] [blame] | 3545 | static int __init stmmac_init(void) |
| 3546 | { |
| 3547 | #ifdef CONFIG_DEBUG_FS |
| 3548 | /* Create debugfs main directory if it doesn't exist yet */ |
| 3549 | if (!stmmac_fs_dir) { |
| 3550 | stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL); |
| 3551 | |
| 3552 | if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) { |
| 3553 | pr_err("ERROR %s, debugfs create directory failed\n", |
| 3554 | STMMAC_RESOURCE_NAME); |
| 3555 | |
| 3556 | return -ENOMEM; |
| 3557 | } |
| 3558 | } |
| 3559 | #endif |
| 3560 | |
| 3561 | return 0; |
| 3562 | } |
| 3563 | |
| 3564 | static void __exit stmmac_exit(void) |
| 3565 | { |
| 3566 | #ifdef CONFIG_DEBUG_FS |
| 3567 | debugfs_remove_recursive(stmmac_fs_dir); |
| 3568 | #endif |
| 3569 | } |
| 3570 | |
| 3571 | module_init(stmmac_init) |
| 3572 | module_exit(stmmac_exit) |
| 3573 | |
Giuseppe Cavallaro | 6fc0d0f | 2011-12-23 14:21:20 -0500 | [diff] [blame] | 3574 | MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver"); |
| 3575 | MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>"); |
| 3576 | MODULE_LICENSE("GPL"); |