blob: 3a13ddd3aac1bdfc48393107a70b407b36061fc6 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
224 struct phy_device *phydev = priv->phydev;
225
226 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000227 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000228}
229
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000230/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100231 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000232 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100233 * Description: this function is to verify and enter in LPI mode in case of
234 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000235 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000236static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
237{
238 /* Check and enter in LPI mode */
239 if ((priv->dirty_tx == priv->cur_tx) &&
240 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500241 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000242}
243
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000244/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100245 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000246 * @priv: driver private structure
247 * Description: this function is to exit and disable EEE in case of
248 * LPI state is true. This is called by the xmit.
249 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000250void stmmac_disable_eee_mode(struct stmmac_priv *priv)
251{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500252 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000253 del_timer_sync(&priv->eee_ctrl_timer);
254 priv->tx_path_in_lpi_mode = false;
255}
256
257/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100258 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000259 * @arg : data hook
260 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000261 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000262 * then MAC Transmitter can be moved to LPI state.
263 */
264static void stmmac_eee_ctrl_timer(unsigned long arg)
265{
266 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
267
268 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200269 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000270}
271
272/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100273 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000274 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000275 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100276 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
277 * can also manage EEE, this function enable the LPI state and start related
278 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000279 */
280bool stmmac_eee_init(struct stmmac_priv *priv)
281{
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100282 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000283 bool ret = false;
284
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200285 /* Using PCS we cannot dial with the phy registers at this stage
286 * so we do not support extra feature like EEE.
287 */
288 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
289 (priv->pcs == STMMAC_PCS_RTBI))
290 goto out;
291
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200292 /* Never init EEE in case of a switch is attached */
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200293 if (priv->phydev->is_pseudo_fixed_link)
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200294 goto out;
295
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296 /* MAC core supports the EEE feature. */
297 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 /* Check if the PHY supports EEE */
301 if (phy_init_eee(priv->phydev, 1)) {
302 /* To manage at run-time if the EEE cannot be supported
303 * anymore (for example because the lp caps have been
304 * changed).
305 * In that case the driver disable own timers.
306 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 if (priv->eee_active) {
309 pr_debug("stmmac: disable EEE\n");
310 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500311 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 tx_lpi_timer);
313 }
314 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100316 goto out;
317 }
318 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100319 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200320 if (!priv->eee_active) {
321 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530322 setup_timer(&priv->eee_ctrl_timer,
323 stmmac_eee_ctrl_timer,
324 (unsigned long)priv);
325 mod_timer(&priv->eee_ctrl_timer,
326 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500328 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200329 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100330 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200331 }
332 /* Set HW EEE according to the speed */
333 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100336 spin_unlock_irqrestore(&priv->lock, flags);
337
338 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000339 }
340out:
341 return ret;
342}
343
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346 * @entry : descriptor index to be used.
347 * @skb : the socket buffer
348 * Description :
349 * This function will read timestamp from the descriptor & pass it to stack.
350 * and also perform some sanity checks.
351 */
352static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000353 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000354{
355 struct skb_shared_hwtstamps shhwtstamp;
356 u64 ns;
357 void *desc = NULL;
358
359 if (!priv->hwts_tx_en)
360 return;
361
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000362 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800363 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000364 return;
365
366 if (priv->adv_ts)
367 desc = (priv->dma_etx + entry);
368 else
369 desc = (priv->dma_tx + entry);
370
371 /* check tx tstamp status */
372 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
373 return;
374
375 /* get the valid tstamp */
376 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
377
378 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
379 shhwtstamp.hwtstamp = ns_to_ktime(ns);
380 /* pass tstamp to stack */
381 skb_tstamp_tx(skb, &shhwtstamp);
382
383 return;
384}
385
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100386/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000387 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388 * @entry : descriptor index to be used.
389 * @skb : the socket buffer
390 * Description :
391 * This function will read received packet's timestamp from the descriptor
392 * and pass it to stack. It also perform some sanity checks.
393 */
394static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000395 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000396{
397 struct skb_shared_hwtstamps *shhwtstamp = NULL;
398 u64 ns;
399 void *desc = NULL;
400
401 if (!priv->hwts_rx_en)
402 return;
403
404 if (priv->adv_ts)
405 desc = (priv->dma_erx + entry);
406 else
407 desc = (priv->dma_rx + entry);
408
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000409 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
411 return;
412
413 /* get valid tstamp */
414 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
415 shhwtstamp = skb_hwtstamps(skb);
416 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
417 shhwtstamp->hwtstamp = ns_to_ktime(ns);
418}
419
420/**
421 * stmmac_hwtstamp_ioctl - control hardware timestamping.
422 * @dev: device pointer.
423 * @ifr: An IOCTL specefic structure, that can contain a pointer to
424 * a proprietary structure used to pass information to the driver.
425 * Description:
426 * This function configures the MAC to enable/disable both outgoing(TX)
427 * and incoming(RX) packets time stamping based on user input.
428 * Return Value:
429 * 0 on success and an appropriate -ve integer on failure.
430 */
431static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
432{
433 struct stmmac_priv *priv = netdev_priv(dev);
434 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200435 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436 u64 temp = 0;
437 u32 ptp_v2 = 0;
438 u32 tstamp_all = 0;
439 u32 ptp_over_ipv4_udp = 0;
440 u32 ptp_over_ipv6_udp = 0;
441 u32 ptp_over_ethernet = 0;
442 u32 snap_type_sel = 0;
443 u32 ts_master_en = 0;
444 u32 ts_event_en = 0;
445 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800446 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000447
448 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
449 netdev_alert(priv->dev, "No support for HW time stamping\n");
450 priv->hwts_tx_en = 0;
451 priv->hwts_rx_en = 0;
452
453 return -EOPNOTSUPP;
454 }
455
456 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000457 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458 return -EFAULT;
459
460 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
461 __func__, config.flags, config.tx_type, config.rx_filter);
462
463 /* reserved for future extensions */
464 if (config.flags)
465 return -EINVAL;
466
Ben Hutchings5f3da322013-11-14 00:43:41 +0000467 if (config.tx_type != HWTSTAMP_TX_OFF &&
468 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
471 if (priv->adv_ts) {
472 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000474 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 config.rx_filter = HWTSTAMP_FILTER_NONE;
476 break;
477
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000479 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
481 /* take time stamp for all event messages */
482 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
483
484 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
485 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
486 break;
487
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000488 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000489 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
491 /* take time stamp for SYNC messages only */
492 ts_event_en = PTP_TCR_TSEVNTENA;
493
494 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
495 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
496 break;
497
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000498 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000499 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
501 /* take time stamp for Delay_Req messages only */
502 ts_master_en = PTP_TCR_TSMSTRENA;
503 ts_event_en = PTP_TCR_TSEVNTENA;
504
505 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
506 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
507 break;
508
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000509 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000510 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
512 ptp_v2 = PTP_TCR_TSVER2ENA;
513 /* take time stamp for all event messages */
514 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
515
516 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
517 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
518 break;
519
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000521 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000522 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
523 ptp_v2 = PTP_TCR_TSVER2ENA;
524 /* take time stamp for SYNC messages only */
525 ts_event_en = PTP_TCR_TSEVNTENA;
526
527 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
528 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
529 break;
530
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000531 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000532 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
534 ptp_v2 = PTP_TCR_TSVER2ENA;
535 /* take time stamp for Delay_Req messages only */
536 ts_master_en = PTP_TCR_TSMSTRENA;
537 ts_event_en = PTP_TCR_TSEVNTENA;
538
539 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
540 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
541 break;
542
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000544 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
546 ptp_v2 = PTP_TCR_TSVER2ENA;
547 /* take time stamp for all event messages */
548 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
549
550 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
551 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
552 ptp_over_ethernet = PTP_TCR_TSIPENA;
553 break;
554
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
558 ptp_v2 = PTP_TCR_TSVER2ENA;
559 /* take time stamp for SYNC messages only */
560 ts_event_en = PTP_TCR_TSEVNTENA;
561
562 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
563 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
564 ptp_over_ethernet = PTP_TCR_TSIPENA;
565 break;
566
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000568 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
570 ptp_v2 = PTP_TCR_TSVER2ENA;
571 /* take time stamp for Delay_Req messages only */
572 ts_master_en = PTP_TCR_TSMSTRENA;
573 ts_event_en = PTP_TCR_TSEVNTENA;
574
575 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
576 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
577 ptp_over_ethernet = PTP_TCR_TSIPENA;
578 break;
579
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000580 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000581 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582 config.rx_filter = HWTSTAMP_FILTER_ALL;
583 tstamp_all = PTP_TCR_TSENALL;
584 break;
585
586 default:
587 return -ERANGE;
588 }
589 } else {
590 switch (config.rx_filter) {
591 case HWTSTAMP_FILTER_NONE:
592 config.rx_filter = HWTSTAMP_FILTER_NONE;
593 break;
594 default:
595 /* PTP v1, UDP, any kind of event packet */
596 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
597 break;
598 }
599 }
600 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000601 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000602
603 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
604 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
605 else {
606 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000607 tstamp_all | ptp_v2 | ptp_over_ethernet |
608 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
609 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
611
612 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800613 sec_inc = priv->hw->ptp->config_sub_second_increment(
614 priv->ioaddr, priv->clk_ptp_rate);
615 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000616
617 /* calculate default added value:
618 * formula is :
619 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800620 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 */
Phil Reid19d857c2015-12-14 11:32:01 +0800622 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200623 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 priv->hw->ptp->config_addend(priv->ioaddr,
625 priv->default_addend);
626
627 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200628 ktime_get_real_ts64(&now);
629
630 /* lower 32 bits of tv_sec are safe until y2106 */
631 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000632 now.tv_nsec);
633 }
634
635 return copy_to_user(ifr->ifr_data, &config,
636 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
637}
638
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100640 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000641 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100642 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000643 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100644 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000645 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000646static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000648 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
649 return -EOPNOTSUPP;
650
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200651 /* Fall-back to main clock in case of no PTP ref is passed */
652 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
653 if (IS_ERR(priv->clk_ptp_ref)) {
654 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
655 priv->clk_ptp_ref = NULL;
656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
659 }
660
Vince Bridgers7cd01392013-12-20 11:19:34 -0600661 priv->adv_ts = 0;
662 if (priv->dma_cap.atime_stamp && priv->extend_desc)
663 priv->adv_ts = 1;
664
665 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
666 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
667
668 if (netif_msg_hw(priv) && priv->adv_ts)
669 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000670
671 priv->hw->ptp = &stmmac_ptp;
672 priv->hwts_tx_en = 0;
673 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000674
675 return stmmac_ptp_register(priv);
676}
677
678static void stmmac_release_ptp(struct stmmac_priv *priv)
679{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200680 if (priv->clk_ptp_ref)
681 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000682 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000683}
684
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700685/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100686 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700687 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100688 * Description: this is the helper called by the physical abstraction layer
689 * drivers to communicate the phy link status. According the speed and duplex
690 * this driver can invoke registered glue-logic as well.
691 * It also invoke the eee initialization because it could happen when switch
692 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 */
694static void stmmac_adjust_link(struct net_device *dev)
695{
696 struct stmmac_priv *priv = netdev_priv(dev);
697 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700698 unsigned long flags;
699 int new_state = 0;
700 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
701
702 if (phydev == NULL)
703 return;
704
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000706
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700707 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000708 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709
710 /* Now we make sure that we can be in full duplex mode.
711 * If not, we operate in half-duplex mode. */
712 if (phydev->duplex != priv->oldduplex) {
713 new_state = 1;
714 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000715 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 priv->oldduplex = phydev->duplex;
719 }
720 /* Flow Control operation */
721 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500722 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724
725 if (phydev->speed != priv->speed) {
726 new_state = 1;
727 switch (phydev->speed) {
728 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200729 if (likely((priv->plat->has_gmac) ||
730 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000732 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700733 break;
734 case 100:
735 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200736 if (likely((priv->plat->has_gmac) ||
737 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000738 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000740 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000742 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700743 }
744 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000745 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700746 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000747 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700748 break;
749 default:
750 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000751 pr_warn("%s: Speed (%d) not 10/100\n",
752 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700753 break;
754 }
755
756 priv->speed = phydev->speed;
757 }
758
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000759 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700760
761 if (!priv->oldlink) {
762 new_state = 1;
763 priv->oldlink = 1;
764 }
765 } else if (priv->oldlink) {
766 new_state = 1;
767 priv->oldlink = 0;
768 priv->speed = 0;
769 priv->oldduplex = -1;
770 }
771
772 if (new_state && netif_msg_link(priv))
773 phy_print_status(phydev);
774
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100775 spin_unlock_irqrestore(&priv->lock, flags);
776
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200777 /* At this stage, it could be needed to setup the EEE or adjust some
778 * MAC related HW registers.
779 */
780 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700781}
782
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000783/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100784 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000785 * @priv: driver private structure
786 * Description: this is to verify if the HW supports the PCS.
787 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
788 * configured for the TBI, RTBI, or SGMII PHY interface.
789 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000790static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
791{
792 int interface = priv->plat->interface;
793
794 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900795 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
796 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
797 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
798 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000799 pr_debug("STMMAC: PCS RGMII support enable\n");
800 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900801 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000802 pr_debug("STMMAC: PCS SGMII support enable\n");
803 priv->pcs = STMMAC_PCS_SGMII;
804 }
805 }
806}
807
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700808/**
809 * stmmac_init_phy - PHY initialization
810 * @dev: net device structure
811 * Description: it initializes the driver's PHY state, and attaches the PHY
812 * to the mac driver.
813 * Return value:
814 * 0 on success
815 */
816static int stmmac_init_phy(struct net_device *dev)
817{
818 struct stmmac_priv *priv = netdev_priv(dev);
819 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000820 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000821 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000822 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000823 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700824 priv->oldlink = 0;
825 priv->speed = 0;
826 priv->oldduplex = -1;
827
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700828 if (priv->plat->phy_node) {
829 phydev = of_phy_connect(dev, priv->plat->phy_node,
830 &stmmac_adjust_link, 0, interface);
831 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200832 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
833 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000834
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700835 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
836 priv->plat->phy_addr);
837 pr_debug("stmmac_init_phy: trying to attach to %s\n",
838 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700840 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
841 interface);
842 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700843
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300844 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300846 if (!phydev)
847 return -ENODEV;
848
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700849 return PTR_ERR(phydev);
850 }
851
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000852 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000853 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000854 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200855 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000856 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
857 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000858
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700859 /*
860 * Broken HW is sometimes missing the pull-up resistor on the
861 * MDIO line, which results in reads to non-existent devices returning
862 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
863 * device as well.
864 * Note: phydev->phy_id is the result of reading the UID PHY registers.
865 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700866 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700867 phy_disconnect(phydev);
868 return -ENODEV;
869 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100870
871 /* If attached to a switch, there is no reason to poll phy handler */
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200872 if (phydev->is_pseudo_fixed_link)
873 phydev->irq = PHY_IGNORE_INTERRUPT;
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100874
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700875 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000876 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700877
878 priv->phydev = phydev;
879
880 return 0;
881}
882
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000883static void stmmac_display_rings(struct stmmac_priv *priv)
884{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200885 void *head_rx, *head_tx;
886
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000887 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200888 head_rx = (void *)priv->dma_erx;
889 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000890 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200891 head_rx = (void *)priv->dma_rx;
892 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000893 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200894
895 /* Display Rx ring */
896 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
897 /* Display Tx ring */
898 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000899}
900
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000901static int stmmac_set_bfsize(int mtu, int bufsize)
902{
903 int ret = bufsize;
904
905 if (mtu >= BUF_SIZE_4KiB)
906 ret = BUF_SIZE_8KiB;
907 else if (mtu >= BUF_SIZE_2KiB)
908 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100909 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000910 ret = BUF_SIZE_2KiB;
911 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100912 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000913
914 return ret;
915}
916
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000917/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100918 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000919 * @priv: driver private structure
920 * Description: this function is called to clear the tx and rx descriptors
921 * in case of both basic and extended descriptors are used.
922 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000923static void stmmac_clear_descriptors(struct stmmac_priv *priv)
924{
925 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000926
927 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100928 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000929 if (priv->extend_desc)
930 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
931 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100932 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000933 else
934 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
935 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100936 (i == DMA_RX_SIZE - 1));
937 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000938 if (priv->extend_desc)
939 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
940 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100941 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000942 else
943 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
944 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100945 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000946}
947
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100948/**
949 * stmmac_init_rx_buffers - init the RX descriptor buffer.
950 * @priv: driver private structure
951 * @p: descriptor pointer
952 * @i: descriptor index
953 * @flags: gfp flag.
954 * Description: this function is called to allocate a receive buffer, perform
955 * the DMA mapping and init the descriptor.
956 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100958 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000959{
960 struct sk_buff *skb;
961
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530962 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200963 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000964 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200965 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000966 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000967 priv->rx_skbuff[i] = skb;
968 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
969 priv->dma_buf_sz,
970 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200971 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
972 pr_err("%s: DMA mapping error\n", __func__);
973 dev_kfree_skb_any(skb);
974 return -EINVAL;
975 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200977 if (priv->synopsys_id >= DWMAC_CORE_4_00)
978 p->des0 = priv->rx_skbuff_dma[i];
979 else
980 p->des2 = priv->rx_skbuff_dma[i];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000981
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100982 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000983 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +0100984 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000985
986 return 0;
987}
988
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200989static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
990{
991 if (priv->rx_skbuff[i]) {
992 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
993 priv->dma_buf_sz, DMA_FROM_DEVICE);
994 dev_kfree_skb_any(priv->rx_skbuff[i]);
995 }
996 priv->rx_skbuff[i] = NULL;
997}
998
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700999/**
1000 * init_dma_desc_rings - init the RX/TX descriptor rings
1001 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001002 * @flags: gfp flag.
1003 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001004 * and allocates the socket buffers. It suppors the chained and ring
1005 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001006 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001007static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001008{
1009 int i;
1010 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001011 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001012 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001013
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001014 if (priv->hw->mode->set_16kib_bfsize)
1015 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001016
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001017 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001018 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001019
Vince Bridgers2618abb2014-01-20 05:39:01 -06001020 priv->dma_buf_sz = bfsize;
1021
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001022 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001023 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1024 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001025
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001026 /* RX INITIALIZATION */
1027 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1028 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001029 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001030 struct dma_desc *p;
1031 if (priv->extend_desc)
1032 p = &((priv->dma_erx + i)->basic);
1033 else
1034 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001035
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001036 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001037 if (ret)
1038 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001039
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001040 if (netif_msg_probe(priv))
1041 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1042 priv->rx_skbuff[i]->data,
1043 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044 }
1045 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001046 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001047 buf_sz = bfsize;
1048
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001049 /* Setup the chained descriptor addresses */
1050 if (priv->mode == STMMAC_CHAIN_MODE) {
1051 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001052 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001053 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001054 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001055 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001056 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001057 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001058 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001059 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001060 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001061 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001062 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001063
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001064 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001065 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001066 struct dma_desc *p;
1067 if (priv->extend_desc)
1068 p = &((priv->dma_etx + i)->basic);
1069 else
1070 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001071
1072 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1073 p->des0 = 0;
1074 p->des1 = 0;
1075 p->des2 = 0;
1076 p->des3 = 0;
1077 } else {
1078 p->des2 = 0;
1079 }
1080
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001081 priv->tx_skbuff_dma[i].buf = 0;
1082 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001083 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001084 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001085 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001086 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001088 priv->dirty_tx = 0;
1089 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001090 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001091
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001092 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001093
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001094 if (netif_msg_hw(priv))
1095 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001096
1097 return 0;
1098err_init_rx_buffers:
1099 while (--i >= 0)
1100 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001101 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001102}
1103
1104static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1105{
1106 int i;
1107
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001108 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001109 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110}
1111
1112static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1113{
1114 int i;
1115
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001116 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001117 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001118
damuzi00075e43642014-01-17 23:47:59 +08001119 if (priv->extend_desc)
1120 p = &((priv->dma_etx + i)->basic);
1121 else
1122 p = priv->dma_tx + i;
1123
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001124 if (priv->tx_skbuff_dma[i].buf) {
1125 if (priv->tx_skbuff_dma[i].map_as_page)
1126 dma_unmap_page(priv->device,
1127 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001128 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001129 DMA_TO_DEVICE);
1130 else
1131 dma_unmap_single(priv->device,
1132 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001133 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001134 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001135 }
1136
1137 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001138 dev_kfree_skb_any(priv->tx_skbuff[i]);
1139 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001140 priv->tx_skbuff_dma[i].buf = 0;
1141 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001142 }
1143 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001144}
1145
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001146/**
1147 * alloc_dma_desc_resources - alloc TX/RX resources.
1148 * @priv: private structure
1149 * Description: according to which descriptor can be used (extend or basic)
1150 * this function allocates the resources for TX and RX paths. In case of
1151 * reception, for example, it pre-allocated the RX socket buffer in order to
1152 * allow zero-copy mechanism.
1153 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001154static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1155{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001156 int ret = -ENOMEM;
1157
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001158 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001159 GFP_KERNEL);
1160 if (!priv->rx_skbuff_dma)
1161 return -ENOMEM;
1162
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001163 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001164 GFP_KERNEL);
1165 if (!priv->rx_skbuff)
1166 goto err_rx_skbuff;
1167
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001168 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001169 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001170 GFP_KERNEL);
1171 if (!priv->tx_skbuff_dma)
1172 goto err_tx_skbuff_dma;
1173
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001174 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001175 GFP_KERNEL);
1176 if (!priv->tx_skbuff)
1177 goto err_tx_skbuff;
1178
1179 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001180 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001181 sizeof(struct
1182 dma_extended_desc),
1183 &priv->dma_rx_phy,
1184 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001185 if (!priv->dma_erx)
1186 goto err_dma;
1187
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001188 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001189 sizeof(struct
1190 dma_extended_desc),
1191 &priv->dma_tx_phy,
1192 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001193 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001194 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001195 sizeof(struct dma_extended_desc),
1196 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001197 goto err_dma;
1198 }
1199 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001200 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001201 sizeof(struct dma_desc),
1202 &priv->dma_rx_phy,
1203 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001204 if (!priv->dma_rx)
1205 goto err_dma;
1206
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001207 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001208 sizeof(struct dma_desc),
1209 &priv->dma_tx_phy,
1210 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001211 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001212 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001213 sizeof(struct dma_desc),
1214 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001215 goto err_dma;
1216 }
1217 }
1218
1219 return 0;
1220
1221err_dma:
1222 kfree(priv->tx_skbuff);
1223err_tx_skbuff:
1224 kfree(priv->tx_skbuff_dma);
1225err_tx_skbuff_dma:
1226 kfree(priv->rx_skbuff);
1227err_rx_skbuff:
1228 kfree(priv->rx_skbuff_dma);
1229 return ret;
1230}
1231
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001232static void free_dma_desc_resources(struct stmmac_priv *priv)
1233{
1234 /* Release the DMA TX/RX socket buffers */
1235 dma_free_rx_skbufs(priv);
1236 dma_free_tx_skbufs(priv);
1237
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001238 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001239 if (!priv->extend_desc) {
1240 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001241 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001242 priv->dma_tx, priv->dma_tx_phy);
1243 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001244 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001245 priv->dma_rx, priv->dma_rx_phy);
1246 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001247 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001248 sizeof(struct dma_extended_desc),
1249 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001250 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001251 sizeof(struct dma_extended_desc),
1252 priv->dma_erx, priv->dma_rx_phy);
1253 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001254 kfree(priv->rx_skbuff_dma);
1255 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001256 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001257 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001258}
1259
1260/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001261 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001262 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001263 * Description: it is used for configuring the DMA operation mode register in
1264 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001265 */
1266static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1267{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001268 int rxfifosz = priv->plat->rx_fifo_size;
1269
Sonic Zhange2a240c2013-08-28 18:55:39 +08001270 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001271 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001272 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001273 /*
1274 * In case of GMAC, SF mode can be enabled
1275 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001276 * 1) TX COE if actually supported
1277 * 2) There is no bugged Jumbo frame support
1278 * that needs to not insert csum in the TDES.
1279 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001280 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1281 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001282 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001283 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001284 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1285 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001286}
1287
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001288/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001289 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001290 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001291 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001292 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001293static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001294{
Beniamino Galvani38979572015-01-21 19:07:27 +01001295 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001296 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001297
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001298 spin_lock(&priv->tx_lock);
1299
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001300 priv->xstats.tx_clean++;
1301
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001302 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001303 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001304 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001305 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001306
1307 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001308 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001309 else
1310 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001311
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001312 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001313 &priv->xstats, p,
1314 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001315 /* Check if the descriptor is owned by the DMA */
1316 if (unlikely(status & tx_dma_own))
1317 break;
1318
1319 /* Just consider the last segment and ...*/
1320 if (likely(!(status & tx_not_ls))) {
1321 /* ... verify the status error condition */
1322 if (unlikely(status & tx_err)) {
1323 priv->dev->stats.tx_errors++;
1324 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325 priv->dev->stats.tx_packets++;
1326 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001327 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001328 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001329 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001330
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001331 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1332 if (priv->tx_skbuff_dma[entry].map_as_page)
1333 dma_unmap_page(priv->device,
1334 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001335 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001336 DMA_TO_DEVICE);
1337 else
1338 dma_unmap_single(priv->device,
1339 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001340 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001341 DMA_TO_DEVICE);
1342 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001343 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001344 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001345 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001346
1347 if (priv->hw->mode->clean_desc3)
1348 priv->hw->mode->clean_desc3(priv, p);
1349
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001350 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001351 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001352
1353 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001354 pkts_compl++;
1355 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001356 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001357 priv->tx_skbuff[entry] = NULL;
1358 }
1359
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001360 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001361
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001362 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001363 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001364 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001365
1366 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1367
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001368 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001369 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001370 netif_tx_lock(priv->dev);
1371 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001372 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001373 if (netif_msg_tx_done(priv))
1374 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375 netif_wake_queue(priv->dev);
1376 }
1377 netif_tx_unlock(priv->dev);
1378 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001379
1380 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1381 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001382 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001383 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001384 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001385}
1386
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001387static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001389 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390}
1391
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001392static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001394 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001395}
1396
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001397/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001398 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001399 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001400 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001401 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001402 */
1403static void stmmac_tx_err(struct stmmac_priv *priv)
1404{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001405 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406 netif_stop_queue(priv->dev);
1407
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001408 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001410 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001411 if (priv->extend_desc)
1412 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1413 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001414 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001415 else
1416 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1417 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001418 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001419 priv->dirty_tx = 0;
1420 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001421 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001422 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423
1424 priv->dev->stats.tx_errors++;
1425 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001426}
1427
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001428/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001429 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001430 * @priv: driver private structure
1431 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001432 * It calls the dwmac dma routine and schedule poll method in case of some
1433 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001434 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001435static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001436{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001437 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001438 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001439
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001440 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001441 if (likely((status & handle_rx)) || (status & handle_tx)) {
1442 if (likely(napi_schedule_prep(&priv->napi))) {
1443 stmmac_disable_dma_irq(priv);
1444 __napi_schedule(&priv->napi);
1445 }
1446 }
1447 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001448 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001449 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1450 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001451 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001452 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001453 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1454 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001455 else
1456 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001457 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001458 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001459 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001460 } else if (unlikely(status == tx_hard_error))
1461 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001462}
1463
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001464/**
1465 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1466 * @priv: driver private structure
1467 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1468 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001469static void stmmac_mmc_setup(struct stmmac_priv *priv)
1470{
1471 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001472 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001473
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001474 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1475 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1476 else
1477 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001478
1479 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001480
1481 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001482 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001483 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1484 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001485 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001486}
1487
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001488/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001489 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001490 * @priv: driver private structure
1491 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001492 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1493 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001494 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001495static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1496{
1497 if (priv->plat->enh_desc) {
1498 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001499
1500 /* GMAC older than 3.50 has no extended descriptors */
1501 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1502 pr_info("\tEnabled extended descriptors\n");
1503 priv->extend_desc = 1;
1504 } else
1505 pr_warn("Extended descriptors not supported\n");
1506
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001507 priv->hw->desc = &enh_desc_ops;
1508 } else {
1509 pr_info(" Normal descriptors\n");
1510 priv->hw->desc = &ndesc_ops;
1511 }
1512}
1513
1514/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001515 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001516 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001517 * Description:
1518 * new GMAC chip generations have a new register to indicate the
1519 * presence of the optional feature/functions.
1520 * This can be also used to override the value passed through the
1521 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001522 */
1523static int stmmac_get_hw_features(struct stmmac_priv *priv)
1524{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001525 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001526
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001527 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001528 priv->hw->dma->get_hw_feature(priv->ioaddr,
1529 &priv->dma_cap);
1530 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001531 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001532
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001533 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001534}
1535
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001536/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001537 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001538 * @priv: driver private structure
1539 * Description:
1540 * it is to verify if the MAC address is valid, in case of failures it
1541 * generates a random MAC address
1542 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001543static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1544{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001545 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001546 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001547 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001548 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001549 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001550 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1551 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001552 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001553}
1554
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001555/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001556 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001557 * @priv: driver private structure
1558 * Description:
1559 * It inits the DMA invoking the specific MAC/GMAC callback.
1560 * Some DMA parameters can be passed from the platform;
1561 * in case of these are not passed a default is kept for the MAC or GMAC.
1562 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001563static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1564{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001565 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001566 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001567 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001568 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001569
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001570 if (priv->plat->dma_cfg) {
1571 pbl = priv->plat->dma_cfg->pbl;
1572 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001573 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001574 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001575 }
1576
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001577 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1578 atds = 1;
1579
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001580 ret = priv->hw->dma->reset(priv->ioaddr);
1581 if (ret) {
1582 dev_err(priv->device, "Failed to reset the dma\n");
1583 return ret;
1584 }
1585
1586 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001587 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1588
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001589 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1590 priv->rx_tail_addr = priv->dma_rx_phy +
1591 (DMA_RX_SIZE * sizeof(struct dma_desc));
1592 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1593 STMMAC_CHAN0);
1594
1595 priv->tx_tail_addr = priv->dma_tx_phy +
1596 (DMA_TX_SIZE * sizeof(struct dma_desc));
1597 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1598 STMMAC_CHAN0);
1599 }
1600
1601 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001602 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1603
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001604 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001605}
1606
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001607/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001608 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001609 * @data: data pointer
1610 * Description:
1611 * This is the timer handler to directly invoke the stmmac_tx_clean.
1612 */
1613static void stmmac_tx_timer(unsigned long data)
1614{
1615 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1616
1617 stmmac_tx_clean(priv);
1618}
1619
1620/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001621 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001622 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001623 * Description:
1624 * This inits the transmit coalesce parameters: i.e. timer rate,
1625 * timer handler and default threshold used for enabling the
1626 * interrupt on completion bit.
1627 */
1628static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1629{
1630 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1631 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1632 init_timer(&priv->txtimer);
1633 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1634 priv->txtimer.data = (unsigned long)priv;
1635 priv->txtimer.function = stmmac_tx_timer;
1636 add_timer(&priv->txtimer);
1637}
1638
1639/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001640 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001641 * @dev : pointer to the device structure.
1642 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001643 * this is the main function to setup the HW in a usable state because the
1644 * dma engine is reset, the core registers are configured (e.g. AXI,
1645 * Checksum features, timers). The DMA is ready to start receiving and
1646 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001647 * Return value:
1648 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1649 * file on failure.
1650 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001651static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001652{
1653 struct stmmac_priv *priv = netdev_priv(dev);
1654 int ret;
1655
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001656 /* DMA initialization and SW reset */
1657 ret = stmmac_init_dma_engine(priv);
1658 if (ret < 0) {
1659 pr_err("%s: DMA engine initialization failed\n", __func__);
1660 return ret;
1661 }
1662
1663 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001664 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001665
1666 /* If required, perform hw setup of the bus. */
1667 if (priv->plat->bus_setup)
1668 priv->plat->bus_setup(priv->ioaddr);
1669
1670 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001671 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001672
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001673 ret = priv->hw->mac->rx_ipc(priv->hw);
1674 if (!ret) {
1675 pr_warn(" RX IPC Checksum Offload disabled\n");
1676 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001677 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001678 }
1679
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001680 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001681 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1682 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1683 else
1684 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001685
1686 /* Set the HW DMA mode and the COE */
1687 stmmac_dma_operation_mode(priv);
1688
1689 stmmac_mmc_setup(priv);
1690
Huacai Chenfe1319292014-12-19 22:38:18 +08001691 if (init_ptp) {
1692 ret = stmmac_init_ptp(priv);
1693 if (ret && ret != -EOPNOTSUPP)
1694 pr_warn("%s: failed PTP initialisation\n", __func__);
1695 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001696
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001697#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001698 ret = stmmac_init_fs(dev);
1699 if (ret < 0)
1700 pr_warn("%s: failed debugFS registration\n", __func__);
1701#endif
1702 /* Start the ball rolling... */
1703 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1704 priv->hw->dma->start_tx(priv->ioaddr);
1705 priv->hw->dma->start_rx(priv->ioaddr);
1706
1707 /* Dump DMA/MAC registers */
1708 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001709 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001710 priv->hw->dma->dump_regs(priv->ioaddr);
1711 }
1712 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1713
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001714 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1715 priv->rx_riwt = MAX_DMA_RIWT;
1716 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1717 }
1718
1719 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001720 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001721
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001722 /* set TX ring length */
1723 if (priv->hw->dma->set_tx_ring_len)
1724 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1725 (DMA_TX_SIZE - 1));
1726 /* set RX ring length */
1727 if (priv->hw->dma->set_rx_ring_len)
1728 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1729 (DMA_RX_SIZE - 1));
1730 /* Enable TSO */
1731 if (priv->tso)
1732 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1733
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001734 return 0;
1735}
1736
1737/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001738 * stmmac_open - open entry point of the driver
1739 * @dev : pointer to the device structure.
1740 * Description:
1741 * This function is the open entry point of the driver.
1742 * Return value:
1743 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1744 * file on failure.
1745 */
1746static int stmmac_open(struct net_device *dev)
1747{
1748 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001749 int ret;
1750
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001751 stmmac_check_ether_addr(priv);
1752
Byungho An4d8f0822013-04-07 17:56:16 +00001753 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1754 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001755 ret = stmmac_init_phy(dev);
1756 if (ret) {
1757 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1758 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001759 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001760 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001761 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001762
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001763 /* Extra statistics */
1764 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1765 priv->xstats.threshold = tc;
1766
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001767 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001768 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001769
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001770 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001771 if (ret < 0) {
1772 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1773 goto dma_desc_error;
1774 }
1775
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001776 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1777 if (ret < 0) {
1778 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1779 goto init_error;
1780 }
1781
Huacai Chenfe1319292014-12-19 22:38:18 +08001782 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001783 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001784 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001785 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001786 }
1787
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001788 stmmac_init_tx_coalesce(priv);
1789
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001790 if (priv->phydev)
1791 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001792
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001793 /* Request the IRQ lines */
1794 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001795 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001796 if (unlikely(ret < 0)) {
1797 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1798 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001799 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001800 }
1801
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001802 /* Request the Wake IRQ in case of another line is used for WoL */
1803 if (priv->wol_irq != dev->irq) {
1804 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1805 IRQF_SHARED, dev->name, dev);
1806 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001807 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1808 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001809 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001810 }
1811 }
1812
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001813 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001814 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001815 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1816 dev->name, dev);
1817 if (unlikely(ret < 0)) {
1818 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1819 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001820 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001821 }
1822 }
1823
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001824 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001825 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001826
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001827 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001828
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001829lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001830 if (priv->wol_irq != dev->irq)
1831 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001832wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001833 free_irq(dev->irq, dev);
1834
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001835init_error:
1836 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001837dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001838 if (priv->phydev)
1839 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001840
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001841 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001842}
1843
1844/**
1845 * stmmac_release - close entry point of the driver
1846 * @dev : device pointer.
1847 * Description:
1848 * This is the stop entry point of the driver.
1849 */
1850static int stmmac_release(struct net_device *dev)
1851{
1852 struct stmmac_priv *priv = netdev_priv(dev);
1853
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001854 if (priv->eee_enabled)
1855 del_timer_sync(&priv->eee_ctrl_timer);
1856
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001857 /* Stop and disconnect the PHY */
1858 if (priv->phydev) {
1859 phy_stop(priv->phydev);
1860 phy_disconnect(priv->phydev);
1861 priv->phydev = NULL;
1862 }
1863
1864 netif_stop_queue(dev);
1865
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001866 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001868 del_timer_sync(&priv->txtimer);
1869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 /* Free the IRQ lines */
1871 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001872 if (priv->wol_irq != dev->irq)
1873 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001874 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001875 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001876
1877 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001878 priv->hw->dma->stop_tx(priv->ioaddr);
1879 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001880
1881 /* Release and free the Rx/Tx resources */
1882 free_dma_desc_resources(priv);
1883
avisconti19449bf2010-10-25 18:58:14 +00001884 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001885 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001886
1887 netif_carrier_off(dev);
1888
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001889#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001890 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001891#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001892
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001893 stmmac_release_ptp(priv);
1894
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001895 return 0;
1896}
1897
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001898/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001899 * stmmac_tso_allocator - close entry point of the driver
1900 * @priv: driver private structure
1901 * @des: buffer start address
1902 * @total_len: total length to fill in descriptors
1903 * @last_segmant: condition for the last descriptor
1904 * Description:
1905 * This function fills descriptor and request new descriptors according to
1906 * buffer length to fill
1907 */
1908static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1909 int total_len, bool last_segment)
1910{
1911 struct dma_desc *desc;
1912 int tmp_len;
1913 u32 buff_size;
1914
1915 tmp_len = total_len;
1916
1917 while (tmp_len > 0) {
1918 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1919 desc = priv->dma_tx + priv->cur_tx;
1920
1921 desc->des0 = des + (total_len - tmp_len);
1922 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1923 TSO_MAX_BUFF_SIZE : tmp_len;
1924
1925 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1926 0, 1,
1927 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1928 0, 0);
1929
1930 tmp_len -= TSO_MAX_BUFF_SIZE;
1931 }
1932}
1933
1934/**
1935 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1936 * @skb : the socket buffer
1937 * @dev : device pointer
1938 * Description: this is the transmit function that is called on TSO frames
1939 * (support available on GMAC4 and newer chips).
1940 * Diagram below show the ring programming in case of TSO frames:
1941 *
1942 * First Descriptor
1943 * --------
1944 * | DES0 |---> buffer1 = L2/L3/L4 header
1945 * | DES1 |---> TCP Payload (can continue on next descr...)
1946 * | DES2 |---> buffer 1 and 2 len
1947 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1948 * --------
1949 * |
1950 * ...
1951 * |
1952 * --------
1953 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1954 * | DES1 | --|
1955 * | DES2 | --> buffer 1 and 2 len
1956 * | DES3 |
1957 * --------
1958 *
1959 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
1960 */
1961static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
1962{
1963 u32 pay_len, mss;
1964 int tmp_pay_len = 0;
1965 struct stmmac_priv *priv = netdev_priv(dev);
1966 int nfrags = skb_shinfo(skb)->nr_frags;
1967 unsigned int first_entry, des;
1968 struct dma_desc *desc, *first, *mss_desc = NULL;
1969 u8 proto_hdr_len;
1970 int i;
1971
1972 spin_lock(&priv->tx_lock);
1973
1974 /* Compute header lengths */
1975 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1976
1977 /* Desc availability based on threshold should be enough safe */
1978 if (unlikely(stmmac_tx_avail(priv) <
1979 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
1980 if (!netif_queue_stopped(dev)) {
1981 netif_stop_queue(dev);
1982 /* This is a hard error, log it. */
1983 pr_err("%s: Tx Ring full when queue awake\n", __func__);
1984 }
1985 spin_unlock(&priv->tx_lock);
1986 return NETDEV_TX_BUSY;
1987 }
1988
1989 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
1990
1991 mss = skb_shinfo(skb)->gso_size;
1992
1993 /* set new MSS value if needed */
1994 if (mss != priv->mss) {
1995 mss_desc = priv->dma_tx + priv->cur_tx;
1996 priv->hw->desc->set_mss(mss_desc, mss);
1997 priv->mss = mss;
1998 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1999 }
2000
2001 if (netif_msg_tx_queued(priv)) {
2002 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2003 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2004 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2005 skb->data_len);
2006 }
2007
2008 first_entry = priv->cur_tx;
2009
2010 desc = priv->dma_tx + first_entry;
2011 first = desc;
2012
2013 /* first descriptor: fill Headers on Buf1 */
2014 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2015 DMA_TO_DEVICE);
2016 if (dma_mapping_error(priv->device, des))
2017 goto dma_map_err;
2018
2019 priv->tx_skbuff_dma[first_entry].buf = des;
2020 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2021 priv->tx_skbuff[first_entry] = skb;
2022
2023 first->des0 = des;
2024
2025 /* Fill start of payload in buff2 of first descriptor */
2026 if (pay_len)
2027 first->des1 = des + proto_hdr_len;
2028
2029 /* If needed take extra descriptors to fill the remaining payload */
2030 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2031
2032 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2033
2034 /* Prepare fragments */
2035 for (i = 0; i < nfrags; i++) {
2036 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2037
2038 des = skb_frag_dma_map(priv->device, frag, 0,
2039 skb_frag_size(frag),
2040 DMA_TO_DEVICE);
2041
2042 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2043 (i == nfrags - 1));
2044
2045 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2046 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2047 priv->tx_skbuff[priv->cur_tx] = NULL;
2048 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2049 }
2050
2051 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2052
2053 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2054
2055 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2056 if (netif_msg_hw(priv))
2057 pr_debug("%s: stop transmitted packets\n", __func__);
2058 netif_stop_queue(dev);
2059 }
2060
2061 dev->stats.tx_bytes += skb->len;
2062 priv->xstats.tx_tso_frames++;
2063 priv->xstats.tx_tso_nfrags += nfrags;
2064
2065 /* Manage tx mitigation */
2066 priv->tx_count_frames += nfrags + 1;
2067 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2068 mod_timer(&priv->txtimer,
2069 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2070 } else {
2071 priv->tx_count_frames = 0;
2072 priv->hw->desc->set_tx_ic(desc);
2073 priv->xstats.tx_set_ic_bit++;
2074 }
2075
2076 if (!priv->hwts_tx_en)
2077 skb_tx_timestamp(skb);
2078
2079 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2080 priv->hwts_tx_en)) {
2081 /* declare that device is doing timestamping */
2082 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2083 priv->hw->desc->enable_tx_timestamp(first);
2084 }
2085
2086 /* Complete the first descriptor before granting the DMA */
2087 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2088 proto_hdr_len,
2089 pay_len,
2090 1, priv->tx_skbuff_dma[first_entry].last_segment,
2091 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2092
2093 /* If context desc is used to change MSS */
2094 if (mss_desc)
2095 priv->hw->desc->set_tx_owner(mss_desc);
2096
2097 /* The own bit must be the latest setting done when prepare the
2098 * descriptor and then barrier is needed to make sure that
2099 * all is coherent before granting the DMA engine.
2100 */
2101 smp_wmb();
2102
2103 if (netif_msg_pktdata(priv)) {
2104 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2105 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2106 priv->cur_tx, first, nfrags);
2107
2108 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2109 0);
2110
2111 pr_info(">>> frame to be transmitted: ");
2112 print_pkt(skb->data, skb_headlen(skb));
2113 }
2114
2115 netdev_sent_queue(dev, skb->len);
2116
2117 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2118 STMMAC_CHAN0);
2119
2120 spin_unlock(&priv->tx_lock);
2121 return NETDEV_TX_OK;
2122
2123dma_map_err:
2124 spin_unlock(&priv->tx_lock);
2125 dev_err(priv->device, "Tx dma map failed\n");
2126 dev_kfree_skb(skb);
2127 priv->dev->stats.tx_dropped++;
2128 return NETDEV_TX_OK;
2129}
2130
2131/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002132 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002133 * @skb : the socket buffer
2134 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002135 * Description : this is the tx entry point of the driver.
2136 * It programs the chain or the ring and supports oversized frames
2137 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002138 */
2139static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2140{
2141 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002142 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002143 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002144 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002145 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002146 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002147 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002148 unsigned int des;
2149
2150 /* Manage oversized TCP frames for GMAC4 device */
2151 if (skb_is_gso(skb) && priv->tso) {
2152 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2153 return stmmac_tso_xmit(skb, dev);
2154 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002155
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002156 spin_lock(&priv->tx_lock);
2157
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002159 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002160 if (!netif_queue_stopped(dev)) {
2161 netif_stop_queue(dev);
2162 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002163 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002164 }
2165 return NETDEV_TX_BUSY;
2166 }
2167
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002168 if (priv->tx_path_in_lpi_mode)
2169 stmmac_disable_eee_mode(priv);
2170
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002171 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002172 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002173
Michał Mirosław5e982f32011-04-09 02:46:55 +00002174 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002175
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002176 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002177 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002178 else
2179 desc = priv->dma_tx + entry;
2180
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002181 first = desc;
2182
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002183 priv->tx_skbuff[first_entry] = skb;
2184
2185 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002186 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002187 if (enh_desc)
2188 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2189
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002190 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2191 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002192 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002193 if (unlikely(entry < 0))
2194 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002195 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002196
2197 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002198 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2199 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002200 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002201
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002202 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2203
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002204 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002205 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002206 else
2207 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002208
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002209 des = skb_frag_dma_map(priv->device, frag, 0, len,
2210 DMA_TO_DEVICE);
2211 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002212 goto dma_map_err; /* should reuse desc w/o issues */
2213
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002214 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002215
2216 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2217 desc->des0 = des;
2218 priv->tx_skbuff_dma[entry].buf = desc->des0;
2219 } else {
2220 desc->des2 = des;
2221 priv->tx_skbuff_dma[entry].buf = desc->des2;
2222 }
2223
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002224 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002225 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002226 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2227
2228 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002229 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002230 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002231 }
2232
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002233 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2234
2235 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002236
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002237 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002238 void *tx_head;
2239
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002240 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2241 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2242 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002243
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002244 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002245 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002246 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002247 tx_head = (void *)priv->dma_tx;
2248
2249 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002250
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002251 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002252 print_pkt(skb->data, skb->len);
2253 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002254
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002255 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002256 if (netif_msg_hw(priv))
2257 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002258 netif_stop_queue(dev);
2259 }
2260
2261 dev->stats.tx_bytes += skb->len;
2262
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002263 /* According to the coalesce parameter the IC bit for the latest
2264 * segment is reset and the timer re-started to clean the tx status.
2265 * This approach takes care about the fragments: desc is the first
2266 * element in case of no SG.
2267 */
2268 priv->tx_count_frames += nfrags + 1;
2269 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2270 mod_timer(&priv->txtimer,
2271 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2272 } else {
2273 priv->tx_count_frames = 0;
2274 priv->hw->desc->set_tx_ic(desc);
2275 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002276 }
2277
2278 if (!priv->hwts_tx_en)
2279 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002280
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002281 /* Ready to fill the first descriptor and set the OWN bit w/o any
2282 * problems because all the descriptors are actually ready to be
2283 * passed to the DMA engine.
2284 */
2285 if (likely(!is_jumbo)) {
2286 bool last_segment = (nfrags == 0);
2287
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002288 des = dma_map_single(priv->device, skb->data,
2289 nopaged_len, DMA_TO_DEVICE);
2290 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002291 goto dma_map_err;
2292
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002293 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2294 first->des0 = des;
2295 priv->tx_skbuff_dma[first_entry].buf = first->des0;
2296 } else {
2297 first->des2 = des;
2298 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2299 }
2300
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002301 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2302 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2303
2304 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2305 priv->hwts_tx_en)) {
2306 /* declare that device is doing timestamping */
2307 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2308 priv->hw->desc->enable_tx_timestamp(first);
2309 }
2310
2311 /* Prepare the first descriptor setting the OWN bit too */
2312 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2313 csum_insertion, priv->mode, 1,
2314 last_segment);
2315
2316 /* The own bit must be the latest setting done when prepare the
2317 * descriptor and then barrier is needed to make sure that
2318 * all is coherent before granting the DMA engine.
2319 */
2320 smp_wmb();
2321 }
2322
Beniamino Galvani38979572015-01-21 19:07:27 +01002323 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002324
2325 if (priv->synopsys_id < DWMAC_CORE_4_00)
2326 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2327 else
2328 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2329 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002330
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002331 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002332 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002333
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002334dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002335 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002336 dev_err(priv->device, "Tx dma map failed\n");
2337 dev_kfree_skb(skb);
2338 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002339 return NETDEV_TX_OK;
2340}
2341
Vince Bridgersb9381982014-01-14 13:42:05 -06002342static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2343{
2344 struct ethhdr *ehdr;
2345 u16 vlanid;
2346
2347 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2348 NETIF_F_HW_VLAN_CTAG_RX &&
2349 !__vlan_get_tag(skb, &vlanid)) {
2350 /* pop the vlan tag */
2351 ehdr = (struct ethhdr *)skb->data;
2352 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2353 skb_pull(skb, VLAN_HLEN);
2354 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2355 }
2356}
2357
2358
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002359static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2360{
2361 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2362 return 0;
2363
2364 return 1;
2365}
2366
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002367/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002368 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002369 * @priv: driver private structure
2370 * Description : this is to reallocate the skb for the reception process
2371 * that is based on zero-copy.
2372 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002373static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2374{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002375 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002376 unsigned int entry = priv->dirty_rx;
2377 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002378
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002379 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002380 struct dma_desc *p;
2381
2382 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002383 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002384 else
2385 p = priv->dma_rx + entry;
2386
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002387 if (likely(priv->rx_skbuff[entry] == NULL)) {
2388 struct sk_buff *skb;
2389
Eric Dumazetacb600d2012-10-05 06:23:55 +00002390 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002391 if (unlikely(!skb)) {
2392 /* so for a while no zero-copy! */
2393 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2394 if (unlikely(net_ratelimit()))
2395 dev_err(priv->device,
2396 "fail to alloc skb entry %d\n",
2397 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002398 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002399 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002400
2401 priv->rx_skbuff[entry] = skb;
2402 priv->rx_skbuff_dma[entry] =
2403 dma_map_single(priv->device, skb->data, bfsize,
2404 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002405 if (dma_mapping_error(priv->device,
2406 priv->rx_skbuff_dma[entry])) {
2407 dev_err(priv->device, "Rx dma map failed\n");
2408 dev_kfree_skb(skb);
2409 break;
2410 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002411
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002412 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
2413 p->des0 = priv->rx_skbuff_dma[entry];
2414 p->des1 = 0;
2415 } else {
2416 p->des2 = priv->rx_skbuff_dma[entry];
2417 }
2418 if (priv->hw->mode->refill_desc3)
2419 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002420
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002421 if (priv->rx_zeroc_thresh > 0)
2422 priv->rx_zeroc_thresh--;
2423
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002424 if (netif_msg_rx_status(priv))
2425 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002426 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002427 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002428
2429 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2430 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2431 else
2432 priv->hw->desc->set_rx_owner(p);
2433
Deepak Sikri8e839892012-07-08 21:14:45 +00002434 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002435
2436 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002437 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002438 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002439}
2440
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002441/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002442 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002443 * @priv: driver private structure
2444 * @limit: napi bugget.
2445 * Description : this the function called by the napi poll method.
2446 * It gets all the frames inside the ring.
2447 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002448static int stmmac_rx(struct stmmac_priv *priv, int limit)
2449{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002450 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002451 unsigned int next_entry;
2452 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002453 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002454
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002455 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002456 void *rx_head;
2457
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002458 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002459 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002460 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002461 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002462 rx_head = (void *)priv->dma_rx;
2463
2464 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002465 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002466 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002467 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002468 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002469
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002470 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002471 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002472 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002473 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002474
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002475 /* read the status of the incoming frame */
2476 status = priv->hw->desc->rx_status(&priv->dev->stats,
2477 &priv->xstats, p);
2478 /* check if managed by the DMA otherwise go ahead */
2479 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002480 break;
2481
2482 count++;
2483
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002484 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2485 next_entry = priv->cur_rx;
2486
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002487 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002488 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002489 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002490 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002491
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002492 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2493 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2494 &priv->xstats,
2495 priv->dma_erx +
2496 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002497 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002498 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002499 if (priv->hwts_rx_en && !priv->extend_desc) {
2500 /* DESC2 & DESC3 will be overwitten by device
2501 * with timestamp value, hence reinitialize
2502 * them in stmmac_rx_refill() function so that
2503 * device can reuse it.
2504 */
2505 priv->rx_skbuff[entry] = NULL;
2506 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002507 priv->rx_skbuff_dma[entry],
2508 priv->dma_buf_sz,
2509 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002510 }
2511 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002512 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002513 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002514 unsigned int des;
2515
2516 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2517 des = p->des0;
2518 else
2519 des = p->des2;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002520
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002521 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2522
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002523 /* If frame length is greather than skb buffer size
2524 * (preallocated during init) then the packet is
2525 * ignored
2526 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002527 if (frame_len > priv->dma_buf_sz) {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002528 pr_err("%s: len %d larger than size (%d)\n",
2529 priv->dev->name, frame_len,
2530 priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002531 priv->dev->stats.rx_length_errors++;
2532 break;
2533 }
2534
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002535 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002536 * Type frames (LLC/LLC-SNAP)
2537 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002538 if (unlikely(status != llc_snap))
2539 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002540
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002541 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002542 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002543 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002544 if (frame_len > ETH_FRAME_LEN)
2545 pr_debug("\tframe size %d, COE: %d\n",
2546 frame_len, status);
2547 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002548
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002549 /* The zero-copy is always used for all the sizes
2550 * in case of GMAC4 because it needs
2551 * to refill the used descriptors, always.
2552 */
2553 if (unlikely(!priv->plat->has_gmac4 &&
2554 ((frame_len < priv->rx_copybreak) ||
2555 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002556 skb = netdev_alloc_skb_ip_align(priv->dev,
2557 frame_len);
2558 if (unlikely(!skb)) {
2559 if (net_ratelimit())
2560 dev_warn(priv->device,
2561 "packet dropped\n");
2562 priv->dev->stats.rx_dropped++;
2563 break;
2564 }
2565
2566 dma_sync_single_for_cpu(priv->device,
2567 priv->rx_skbuff_dma
2568 [entry], frame_len,
2569 DMA_FROM_DEVICE);
2570 skb_copy_to_linear_data(skb,
2571 priv->
2572 rx_skbuff[entry]->data,
2573 frame_len);
2574
2575 skb_put(skb, frame_len);
2576 dma_sync_single_for_device(priv->device,
2577 priv->rx_skbuff_dma
2578 [entry], frame_len,
2579 DMA_FROM_DEVICE);
2580 } else {
2581 skb = priv->rx_skbuff[entry];
2582 if (unlikely(!skb)) {
2583 pr_err("%s: Inconsistent Rx chain\n",
2584 priv->dev->name);
2585 priv->dev->stats.rx_dropped++;
2586 break;
2587 }
2588 prefetch(skb->data - NET_IP_ALIGN);
2589 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002590 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002591
2592 skb_put(skb, frame_len);
2593 dma_unmap_single(priv->device,
2594 priv->rx_skbuff_dma[entry],
2595 priv->dma_buf_sz,
2596 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002597 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002598
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002599 stmmac_get_rx_hwtstamp(priv, entry, skb);
2600
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002601 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002602 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002603 print_pkt(skb->data, frame_len);
2604 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002605
Vince Bridgersb9381982014-01-14 13:42:05 -06002606 stmmac_rx_vlan(priv->dev, skb);
2607
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002608 skb->protocol = eth_type_trans(skb, priv->dev);
2609
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002610 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002611 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002612 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002613 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002614
2615 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002616
2617 priv->dev->stats.rx_packets++;
2618 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002619 }
2620 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002621 }
2622
2623 stmmac_rx_refill(priv);
2624
2625 priv->xstats.rx_pkt_n += count;
2626
2627 return count;
2628}
2629
2630/**
2631 * stmmac_poll - stmmac poll method (NAPI)
2632 * @napi : pointer to the napi structure.
2633 * @budget : maximum number of packets that the current CPU can receive from
2634 * all interfaces.
2635 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002636 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002637 */
2638static int stmmac_poll(struct napi_struct *napi, int budget)
2639{
2640 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2641 int work_done = 0;
2642
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002643 priv->xstats.napi_poll++;
2644 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002646 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002647 if (work_done < budget) {
2648 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002649 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002650 }
2651 return work_done;
2652}
2653
2654/**
2655 * stmmac_tx_timeout
2656 * @dev : Pointer to net device structure
2657 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002658 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002659 * netdev structure and arrange for the device to be reset to a sane state
2660 * in order to transmit a new packet.
2661 */
2662static void stmmac_tx_timeout(struct net_device *dev)
2663{
2664 struct stmmac_priv *priv = netdev_priv(dev);
2665
2666 /* Clear Tx resources and restart transmitting again */
2667 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002668}
2669
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002670/**
Jiri Pirko01789342011-08-16 06:29:00 +00002671 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002672 * @dev : pointer to the device structure
2673 * Description:
2674 * This function is a driver entry point which gets called by the kernel
2675 * whenever multicast addresses must be enabled/disabled.
2676 * Return value:
2677 * void.
2678 */
Jiri Pirko01789342011-08-16 06:29:00 +00002679static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002680{
2681 struct stmmac_priv *priv = netdev_priv(dev);
2682
Vince Bridgers3b57de92014-07-31 15:49:17 -05002683 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002684}
2685
2686/**
2687 * stmmac_change_mtu - entry point to change MTU size for the device.
2688 * @dev : device pointer.
2689 * @new_mtu : the new MTU size for the device.
2690 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2691 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2692 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2693 * Return value:
2694 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2695 * file on failure.
2696 */
2697static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2698{
2699 struct stmmac_priv *priv = netdev_priv(dev);
2700 int max_mtu;
2701
2702 if (netif_running(dev)) {
2703 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2704 return -EBUSY;
2705 }
2706
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002707 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002708 max_mtu = JUMBO_LEN;
2709 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002710 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002711
Vince Bridgers2618abb2014-01-20 05:39:01 -06002712 if (priv->plat->maxmtu < max_mtu)
2713 max_mtu = priv->plat->maxmtu;
2714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002715 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2716 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2717 return -EINVAL;
2718 }
2719
Michał Mirosław5e982f32011-04-09 02:46:55 +00002720 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002721
Michał Mirosław5e982f32011-04-09 02:46:55 +00002722 netdev_update_features(dev);
2723
2724 return 0;
2725}
2726
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002727static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002728 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002729{
2730 struct stmmac_priv *priv = netdev_priv(dev);
2731
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002732 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002733 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002734
Michał Mirosław5e982f32011-04-09 02:46:55 +00002735 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002736 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002737
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002738 /* Some GMAC devices have a bugged Jumbo frame support that
2739 * needs to have the Tx COE disabled for oversized frames
2740 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002741 * the TX csum insertionin the TDES and not use SF.
2742 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002743 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002744 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002745
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002746 /* Disable tso if asked by ethtool */
2747 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2748 if (features & NETIF_F_TSO)
2749 priv->tso = true;
2750 else
2751 priv->tso = false;
2752 }
2753
Michał Mirosław5e982f32011-04-09 02:46:55 +00002754 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002755}
2756
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002757static int stmmac_set_features(struct net_device *netdev,
2758 netdev_features_t features)
2759{
2760 struct stmmac_priv *priv = netdev_priv(netdev);
2761
2762 /* Keep the COE Type in case of csum is supporting */
2763 if (features & NETIF_F_RXCSUM)
2764 priv->hw->rx_csum = priv->plat->rx_coe;
2765 else
2766 priv->hw->rx_csum = 0;
2767 /* No check needed because rx_coe has been set before and it will be
2768 * fixed in case of issue.
2769 */
2770 priv->hw->mac->rx_ipc(priv->hw);
2771
2772 return 0;
2773}
2774
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002775/**
2776 * stmmac_interrupt - main ISR
2777 * @irq: interrupt number.
2778 * @dev_id: to pass the net device pointer.
2779 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002780 * It can call:
2781 * o DMA service routine (to manage incoming frame reception and transmission
2782 * status)
2783 * o Core interrupts to manage: remote wake-up, management counter, LPI
2784 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002785 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002786static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2787{
2788 struct net_device *dev = (struct net_device *)dev_id;
2789 struct stmmac_priv *priv = netdev_priv(dev);
2790
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002791 if (priv->irq_wake)
2792 pm_wakeup_event(priv->device, 0);
2793
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002794 if (unlikely(!dev)) {
2795 pr_err("%s: invalid dev pointer\n", __func__);
2796 return IRQ_NONE;
2797 }
2798
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002799 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002800 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002801 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002802 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002803 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002804 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002805 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002806 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002807 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002808 priv->tx_path_in_lpi_mode = false;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002809 if (status & CORE_IRQ_MTL_RX_OVERFLOW)
2810 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2811 priv->rx_tail_addr,
2812 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002813 }
2814 }
2815
2816 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002817 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002818
2819 return IRQ_HANDLED;
2820}
2821
2822#ifdef CONFIG_NET_POLL_CONTROLLER
2823/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002824 * to allow network I/O with interrupts disabled.
2825 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002826static void stmmac_poll_controller(struct net_device *dev)
2827{
2828 disable_irq(dev->irq);
2829 stmmac_interrupt(dev->irq, dev);
2830 enable_irq(dev->irq);
2831}
2832#endif
2833
2834/**
2835 * stmmac_ioctl - Entry point for the Ioctl
2836 * @dev: Device pointer.
2837 * @rq: An IOCTL specefic structure, that can contain a pointer to
2838 * a proprietary structure used to pass information to the driver.
2839 * @cmd: IOCTL command
2840 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002841 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002842 */
2843static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2844{
2845 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002846 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002847
2848 if (!netif_running(dev))
2849 return -EINVAL;
2850
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002851 switch (cmd) {
2852 case SIOCGMIIPHY:
2853 case SIOCGMIIREG:
2854 case SIOCSMIIREG:
2855 if (!priv->phydev)
2856 return -EINVAL;
2857 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2858 break;
2859 case SIOCSHWTSTAMP:
2860 ret = stmmac_hwtstamp_ioctl(dev, rq);
2861 break;
2862 default:
2863 break;
2864 }
Richard Cochran28b04112010-07-17 08:48:55 +00002865
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002866 return ret;
2867}
2868
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002869#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002870static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002871
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002872static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002873 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002874{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002875 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002876 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2877 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002878
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002879 for (i = 0; i < size; i++) {
2880 u64 x;
2881 if (extend_desc) {
2882 x = *(u64 *) ep;
2883 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002884 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002885 ep->basic.des0, ep->basic.des1,
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002886 ep->basic.des2, ep->basic.des3);
2887 ep++;
2888 } else {
2889 x = *(u64 *) p;
2890 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002891 i, (unsigned int)virt_to_phys(ep),
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002892 p->des0, p->des1, p->des2, p->des3);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002893 p++;
2894 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002895 seq_printf(seq, "\n");
2896 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002897}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002898
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002899static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2900{
2901 struct net_device *dev = seq->private;
2902 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002903
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002904 if (priv->extend_desc) {
2905 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002906 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002907 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002908 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002909 } else {
2910 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002911 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002912 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002913 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002914 }
2915
2916 return 0;
2917}
2918
2919static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2920{
2921 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2922}
2923
2924static const struct file_operations stmmac_rings_status_fops = {
2925 .owner = THIS_MODULE,
2926 .open = stmmac_sysfs_ring_open,
2927 .read = seq_read,
2928 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002929 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002930};
2931
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002932static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2933{
2934 struct net_device *dev = seq->private;
2935 struct stmmac_priv *priv = netdev_priv(dev);
2936
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002937 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002938 seq_printf(seq, "DMA HW features not supported\n");
2939 return 0;
2940 }
2941
2942 seq_printf(seq, "==============================\n");
2943 seq_printf(seq, "\tDMA HW features\n");
2944 seq_printf(seq, "==============================\n");
2945
2946 seq_printf(seq, "\t10/100 Mbps %s\n",
2947 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2948 seq_printf(seq, "\t1000 Mbps %s\n",
2949 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2950 seq_printf(seq, "\tHalf duple %s\n",
2951 (priv->dma_cap.half_duplex) ? "Y" : "N");
2952 seq_printf(seq, "\tHash Filter: %s\n",
2953 (priv->dma_cap.hash_filter) ? "Y" : "N");
2954 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2955 (priv->dma_cap.multi_addr) ? "Y" : "N");
2956 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2957 (priv->dma_cap.pcs) ? "Y" : "N");
2958 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2959 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2960 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2961 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2962 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2963 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2964 seq_printf(seq, "\tRMON module: %s\n",
2965 (priv->dma_cap.rmon) ? "Y" : "N");
2966 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2967 (priv->dma_cap.time_stamp) ? "Y" : "N");
2968 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2969 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2970 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2971 (priv->dma_cap.eee) ? "Y" : "N");
2972 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2973 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2974 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002975 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
2976 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
2977 (priv->dma_cap.rx_coe) ? "Y" : "N");
2978 } else {
2979 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2980 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2981 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2982 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2983 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002984 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2985 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2986 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2987 priv->dma_cap.number_rx_channel);
2988 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2989 priv->dma_cap.number_tx_channel);
2990 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2991 (priv->dma_cap.enh_desc) ? "Y" : "N");
2992
2993 return 0;
2994}
2995
2996static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2997{
2998 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2999}
3000
3001static const struct file_operations stmmac_dma_cap_fops = {
3002 .owner = THIS_MODULE,
3003 .open = stmmac_sysfs_dma_cap_open,
3004 .read = seq_read,
3005 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003006 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003007};
3008
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003009static int stmmac_init_fs(struct net_device *dev)
3010{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003011 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003012
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003013 /* Create per netdev entries */
3014 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3015
3016 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
3017 pr_err("ERROR %s/%s, debugfs create directory failed\n",
3018 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003019
3020 return -ENOMEM;
3021 }
3022
3023 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003024 priv->dbgfs_rings_status =
3025 debugfs_create_file("descriptors_status", S_IRUGO,
3026 priv->dbgfs_dir, dev,
3027 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003028
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003029 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003030 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003031 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003032
3033 return -ENOMEM;
3034 }
3035
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003036 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003037 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3038 priv->dbgfs_dir,
3039 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003040
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003041 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003042 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003043 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003044
3045 return -ENOMEM;
3046 }
3047
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003048 return 0;
3049}
3050
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003051static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003052{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003053 struct stmmac_priv *priv = netdev_priv(dev);
3054
3055 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003056}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003057#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003058
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003059static const struct net_device_ops stmmac_netdev_ops = {
3060 .ndo_open = stmmac_open,
3061 .ndo_start_xmit = stmmac_xmit,
3062 .ndo_stop = stmmac_release,
3063 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003064 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003065 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003066 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003067 .ndo_tx_timeout = stmmac_tx_timeout,
3068 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003069#ifdef CONFIG_NET_POLL_CONTROLLER
3070 .ndo_poll_controller = stmmac_poll_controller,
3071#endif
3072 .ndo_set_mac_address = eth_mac_addr,
3073};
3074
3075/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003076 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003077 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003078 * Description: this function is to configure the MAC device according to
3079 * some platform parameters or the HW capability register. It prepares the
3080 * driver to use either ring or chain modes and to setup either enhanced or
3081 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003082 */
3083static int stmmac_hw_init(struct stmmac_priv *priv)
3084{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003085 struct mac_device_info *mac;
3086
3087 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003088 if (priv->plat->has_gmac) {
3089 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003090 mac = dwmac1000_setup(priv->ioaddr,
3091 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003092 priv->plat->unicast_filter_entries,
3093 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003094 } else if (priv->plat->has_gmac4) {
3095 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3096 mac = dwmac4_setup(priv->ioaddr,
3097 priv->plat->multicast_filter_bins,
3098 priv->plat->unicast_filter_entries,
3099 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003100 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003101 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003102 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003103 if (!mac)
3104 return -ENOMEM;
3105
3106 priv->hw = mac;
3107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003108 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003109 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3110 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003111 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003112 if (chain_mode) {
3113 priv->hw->mode = &chain_mode_ops;
3114 pr_info(" Chain mode enabled\n");
3115 priv->mode = STMMAC_CHAIN_MODE;
3116 } else {
3117 priv->hw->mode = &ring_mode_ops;
3118 pr_info(" Ring mode enabled\n");
3119 priv->mode = STMMAC_RING_MODE;
3120 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003121 }
3122
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003123 /* Get the HW capability (new GMAC newer than 3.50a) */
3124 priv->hw_cap_support = stmmac_get_hw_features(priv);
3125 if (priv->hw_cap_support) {
3126 pr_info(" DMA HW capability register supported");
3127
3128 /* We can override some gmac/dma configuration fields: e.g.
3129 * enh_desc, tx_coe (e.g. that are passed through the
3130 * platform) with the values from the HW capability
3131 * register (if supported).
3132 */
3133 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003134 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003135
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003136 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3137 /* In case of GMAC4 rx_coe is from HW cap register. */
3138 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003139
3140 if (priv->dma_cap.rx_coe_type2)
3141 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3142 else if (priv->dma_cap.rx_coe_type1)
3143 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3144
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003145 } else
3146 pr_info(" No HW DMA feature register supported");
3147
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003148 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3149 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3150 priv->hw->desc = &dwmac4_desc_ops;
3151 else
3152 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003153
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003154 if (priv->plat->rx_coe) {
3155 priv->hw->rx_csum = priv->plat->rx_coe;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003156 pr_info(" RX Checksum Offload Engine supported\n");
3157 if (priv->synopsys_id < DWMAC_CORE_4_00)
3158 pr_info("\tCOE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003159 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003160 if (priv->plat->tx_coe)
3161 pr_info(" TX Checksum insertion supported\n");
3162
3163 if (priv->plat->pmt) {
3164 pr_info(" Wake-Up On Lan supported\n");
3165 device_set_wakeup_capable(priv->device, 1);
3166 }
3167
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003168 if (priv->dma_cap.tsoen)
3169 pr_info(" TSO supported\n");
3170
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003171 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003172}
3173
3174/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003175 * stmmac_dvr_probe
3176 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003177 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003178 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003179 * Description: this is the main probe function used to
3180 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003181 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003182 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003183 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003184int stmmac_dvr_probe(struct device *device,
3185 struct plat_stmmacenet_data *plat_dat,
3186 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003187{
3188 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003189 struct net_device *ndev = NULL;
3190 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003191
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003192 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003193 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003194 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003195
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003196 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003197
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003198 priv = netdev_priv(ndev);
3199 priv->device = device;
3200 priv->dev = ndev;
3201
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003202 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003203 priv->pause = pause;
3204 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003205 priv->ioaddr = res->addr;
3206 priv->dev->base_addr = (unsigned long)res->addr;
3207
3208 priv->dev->irq = res->irq;
3209 priv->wol_irq = res->wol_irq;
3210 priv->lpi_irq = res->lpi_irq;
3211
3212 if (res->mac)
3213 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003214
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003215 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003216
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003217 /* Verify driver arguments */
3218 stmmac_verify_args();
3219
3220 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003221 * this needs to have multiple instances
3222 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003223 if ((phyaddr >= 0) && (phyaddr <= 31))
3224 priv->plat->phy_addr = phyaddr;
3225
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003226 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3227 if (IS_ERR(priv->stmmac_clk)) {
3228 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
3229 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003230 /* If failed to obtain stmmac_clk and specific clk_csr value
3231 * is NOT passed from the platform, probe fail.
3232 */
3233 if (!priv->plat->clk_csr) {
3234 ret = PTR_ERR(priv->stmmac_clk);
3235 goto error_clk_get;
3236 } else {
3237 priv->stmmac_clk = NULL;
3238 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003239 }
3240 clk_prepare_enable(priv->stmmac_clk);
3241
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003242 priv->pclk = devm_clk_get(priv->device, "pclk");
3243 if (IS_ERR(priv->pclk)) {
3244 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3245 ret = -EPROBE_DEFER;
3246 goto error_pclk_get;
3247 }
3248 priv->pclk = NULL;
3249 }
3250 clk_prepare_enable(priv->pclk);
3251
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003252 priv->stmmac_rst = devm_reset_control_get(priv->device,
3253 STMMAC_RESOURCE_NAME);
3254 if (IS_ERR(priv->stmmac_rst)) {
3255 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3256 ret = -EPROBE_DEFER;
3257 goto error_hw_init;
3258 }
3259 dev_info(priv->device, "no reset control found\n");
3260 priv->stmmac_rst = NULL;
3261 }
3262 if (priv->stmmac_rst)
3263 reset_control_deassert(priv->stmmac_rst);
3264
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003265 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003266 ret = stmmac_hw_init(priv);
3267 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003268 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003269
3270 ndev->netdev_ops = &stmmac_netdev_ops;
3271
3272 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3273 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003274
3275 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3276 ndev->hw_features |= NETIF_F_TSO;
3277 priv->tso = true;
3278 pr_info(" TSO feature enabled\n");
3279 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003280 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3281 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003282#ifdef STMMAC_VLAN_TAG_USED
3283 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003284 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003285#endif
3286 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3287
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003288 if (flow_ctrl)
3289 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3290
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003291 /* Rx Watchdog is available in the COREs newer than the 3.40.
3292 * In some case, for example on bugged HW this feature
3293 * has to be disable and this can be done by passing the
3294 * riwt_off field from the platform.
3295 */
3296 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3297 priv->use_riwt = 1;
3298 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3299 }
3300
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003301 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003302
Vlad Lunguf8e96162010-11-29 22:52:52 +00003303 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003304 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003305
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003306 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003307 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003308 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003309 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003310 }
3311
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003312 /* If a specific clk_csr value is passed from the platform
3313 * this means that the CSR Clock Range selection cannot be
3314 * changed at run-time and it is fixed. Viceversa the driver'll try to
3315 * set the MDC clock dynamically according to the csr actual
3316 * clock input.
3317 */
3318 if (!priv->plat->clk_csr)
3319 stmmac_clk_csr_set(priv);
3320 else
3321 priv->clk_csr = priv->plat->clk_csr;
3322
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003323 stmmac_check_pcs_mode(priv);
3324
Byungho An4d8f0822013-04-07 17:56:16 +00003325 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3326 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003327 /* MDIO bus Registration */
3328 ret = stmmac_mdio_register(ndev);
3329 if (ret < 0) {
3330 pr_debug("%s: MDIO bus (id: %d) registration failed",
3331 __func__, priv->plat->bus_id);
3332 goto error_mdio_register;
3333 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003334 }
3335
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003336 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003337
Viresh Kumar6a81c262012-07-30 14:39:41 -07003338error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003339 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003340error_netdev_register:
3341 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003342error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003343 clk_disable_unprepare(priv->pclk);
3344error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003345 clk_disable_unprepare(priv->stmmac_clk);
3346error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003347 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003348
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003349 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003350}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003351EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003352
3353/**
3354 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003355 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003356 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003357 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003358 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003359int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003360{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003361 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003362
3363 pr_info("%s:\n\tremoving driver", __func__);
3364
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003365 priv->hw->dma->stop_rx(priv->ioaddr);
3366 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003367
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003368 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003369 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003370 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003371 if (priv->stmmac_rst)
3372 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003373 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003374 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003375 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3376 priv->pcs != STMMAC_PCS_RTBI)
3377 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003378 free_netdev(ndev);
3379
3380 return 0;
3381}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003382EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003383
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003384/**
3385 * stmmac_suspend - suspend callback
3386 * @ndev: net device pointer
3387 * Description: this is the function to suspend the device and it is called
3388 * by the platform driver to stop the network queue, release the resources,
3389 * program the PMT register (for WoL), clean and release driver resources.
3390 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003391int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003392{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003393 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003394 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003395
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003396 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003397 return 0;
3398
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003399 if (priv->phydev)
3400 phy_stop(priv->phydev);
3401
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003402 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003403
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003404 netif_device_detach(ndev);
3405 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003406
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003407 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003408
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003409 /* Stop TX/RX DMA */
3410 priv->hw->dma->stop_tx(priv->ioaddr);
3411 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003412
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003413 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003414 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003415 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003416 priv->irq_wake = 1;
3417 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003418 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003419 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003420 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003421 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003422 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003423 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003424 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003425
3426 priv->oldlink = 0;
3427 priv->speed = 0;
3428 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003429 return 0;
3430}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003431EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003433/**
3434 * stmmac_resume - resume callback
3435 * @ndev: net device pointer
3436 * Description: when resume this function is invoked to setup the DMA and CORE
3437 * in a usable state.
3438 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003439int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003440{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003441 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003442 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003443
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003444 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003445 return 0;
3446
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003447 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003448
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003449 /* Power Down bit, into the PM register, is cleared
3450 * automatically as soon as a magic packet or a Wake-up frame
3451 * is received. Anyway, it's better to manually clear
3452 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003453 * from another devices (e.g. serial console).
3454 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003455 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003456 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003457 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003458 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003459 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003460 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003461 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003462 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003463 /* reset the phy so that it's ready */
3464 if (priv->mii)
3465 stmmac_mdio_reset(priv->mii);
3466 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003467
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003468 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003469
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003470 priv->cur_rx = 0;
3471 priv->dirty_rx = 0;
3472 priv->dirty_tx = 0;
3473 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003474 /* reset private mss value to force mss context settings at
3475 * next tso xmit (only used for gmac4).
3476 */
3477 priv->mss = 0;
3478
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003479 stmmac_clear_descriptors(priv);
3480
Huacai Chenfe1319292014-12-19 22:38:18 +08003481 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003482 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003483 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003484
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003485 napi_enable(&priv->napi);
3486
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003487 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003488
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003489 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003490
3491 if (priv->phydev)
3492 phy_start(priv->phydev);
3493
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003494 return 0;
3495}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003496EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003497
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498#ifndef MODULE
3499static int __init stmmac_cmdline_opt(char *str)
3500{
3501 char *opt;
3502
3503 if (!str || !*str)
3504 return -EINVAL;
3505 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003506 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003507 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003508 goto err;
3509 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003510 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003511 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003512 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003513 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003514 goto err;
3515 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003516 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003517 goto err;
3518 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003519 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003520 goto err;
3521 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003522 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003523 goto err;
3524 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003525 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003526 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003527 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003528 if (kstrtoint(opt + 10, 0, &eee_timer))
3529 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003530 } else if (!strncmp(opt, "chain_mode:", 11)) {
3531 if (kstrtoint(opt + 11, 0, &chain_mode))
3532 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003533 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003534 }
3535 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003536
3537err:
3538 pr_err("%s: ERROR broken module parameter conversion", __func__);
3539 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003540}
3541
3542__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003543#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003544
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003545static int __init stmmac_init(void)
3546{
3547#ifdef CONFIG_DEBUG_FS
3548 /* Create debugfs main directory if it doesn't exist yet */
3549 if (!stmmac_fs_dir) {
3550 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3551
3552 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3553 pr_err("ERROR %s, debugfs create directory failed\n",
3554 STMMAC_RESOURCE_NAME);
3555
3556 return -ENOMEM;
3557 }
3558 }
3559#endif
3560
3561 return 0;
3562}
3563
3564static void __exit stmmac_exit(void)
3565{
3566#ifdef CONFIG_DEBUG_FS
3567 debugfs_remove_recursive(stmmac_fs_dir);
3568#endif
3569}
3570
3571module_init(stmmac_init)
3572module_exit(stmmac_exit)
3573
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003574MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3575MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3576MODULE_LICENSE("GPL");