blob: e0f1bd125d8571663b0a5fe2a5f27e38f014a96b [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Chon Ming Leeef9348c2014-04-09 13:28:18 +030067/*
68 * CHV supports eDP 1.4 that have more link rates.
69 * Below only provides the fixed rate but exclude variable rate.
70 */
71static const struct dp_link_dpll chv_dpll[] = {
72 /*
73 * CHV requires to program fractional division for m2.
74 * m2 is stored in fixed point format using formula below
75 * (m2_int << 22) | m2_fraction
76 */
77 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
78 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
79 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
80 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
81 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
83};
84
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070085/**
86 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
87 * @intel_dp: DP struct
88 *
89 * If a CPU or PCH DP output is attached to an eDP panel, this function
90 * will return true, and false otherwise.
91 */
92static bool is_edp(struct intel_dp *intel_dp)
93{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
95
96 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070097}
98
Imre Deak68b4d822013-05-08 13:14:06 +030099static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100{
Imre Deak68b4d822013-05-08 13:14:06 +0300101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
102
103 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104}
105
Chris Wilsondf0e9242010-09-09 16:20:55 +0100106static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
107{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200108 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100109}
110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200112static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100113static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114
115static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700118 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700119 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120
121 switch (max_link_bw) {
122 case DP_LINK_BW_1_62:
123 case DP_LINK_BW_2_7:
124 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300125 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300126 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
127 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700128 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
129 max_link_bw = DP_LINK_BW_5_4;
130 else
131 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300132 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300134 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
135 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136 max_link_bw = DP_LINK_BW_1_62;
137 break;
138 }
139 return max_link_bw;
140}
141
Paulo Zanonieeb63242014-05-06 14:56:50 +0300142static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
143{
144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
145 struct drm_device *dev = intel_dig_port->base.base.dev;
146 u8 source_max, sink_max;
147
148 source_max = 4;
149 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
150 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
151 source_max = 2;
152
153 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
154
155 return min(source_max, sink_max);
156}
157
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400158/*
159 * The units on the numbers in the next two are... bizarre. Examples will
160 * make it clearer; this one parallels an example in the eDP spec.
161 *
162 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
163 *
164 * 270000 * 1 * 8 / 10 == 216000
165 *
166 * The actual data capacity of that configuration is 2.16Gbit/s, so the
167 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
168 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
169 * 119000. At 18bpp that's 2142000 kilobits per second.
170 *
171 * Thus the strange-looking division by 10 in intel_dp_link_required, to
172 * get the result in decakilobits instead of kilobits.
173 */
174
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175static int
Keith Packardc8982612012-01-25 08:16:25 -0800176intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400178 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179}
180
181static int
Dave Airliefe27d532010-06-30 11:46:17 +1000182intel_dp_max_data_rate(int max_link_clock, int max_lanes)
183{
184 return (max_link_clock * max_lanes * 8) / 10;
185}
186
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000187static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188intel_dp_mode_valid(struct drm_connector *connector,
189 struct drm_display_mode *mode)
190{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100191 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300192 struct intel_connector *intel_connector = to_intel_connector(connector);
193 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100194 int target_clock = mode->clock;
195 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 if (is_edp(intel_dp) && fixed_mode) {
198 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100199 return MODE_PANEL;
200
Jani Nikuladd06f902012-10-19 14:51:50 +0300201 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100202 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200203
204 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100205 }
206
Daniel Vetter36008362013-03-27 00:44:59 +0100207 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300208 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100209
210 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
211 mode_rate = intel_dp_link_required(target_clock, 18);
212
213 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200214 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
216 if (mode->clock < 10000)
217 return MODE_CLOCK_LOW;
218
Daniel Vetter0af78a22012-05-23 11:30:55 +0200219 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
220 return MODE_H_ILLEGAL;
221
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530255 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
256 if (IS_VALLEYVIEW(dev))
257 return 200;
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259 clkcfg = I915_READ(CLKCFG);
260 switch (clkcfg & CLKCFG_FSB_MASK) {
261 case CLKCFG_FSB_400:
262 return 100;
263 case CLKCFG_FSB_533:
264 return 133;
265 case CLKCFG_FSB_667:
266 return 166;
267 case CLKCFG_FSB_800:
268 return 200;
269 case CLKCFG_FSB_1067:
270 return 266;
271 case CLKCFG_FSB_1333:
272 return 333;
273 /* these two are just a guess; one of them might be right */
274 case CLKCFG_FSB_1600:
275 case CLKCFG_FSB_1600_ALT:
276 return 400;
277 default:
278 return 133;
279 }
280}
281
Jani Nikulabf13e812013-09-06 07:40:05 +0300282static void
283intel_dp_init_panel_power_sequencer(struct drm_device *dev,
284 struct intel_dp *intel_dp,
285 struct edp_power_seq *out);
286static void
287intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
288 struct intel_dp *intel_dp,
289 struct edp_power_seq *out);
290
291static enum pipe
292vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum port port = intel_dig_port->port;
299 enum pipe pipe;
300
301 /* modeset should have pipe */
302 if (crtc)
303 return to_intel_crtc(crtc)->pipe;
304
305 /* init time, try to find a pipe with this port selected */
306 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
307 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
308 PANEL_PORT_SELECT_MASK;
309 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
310 return pipe;
311 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Daniel Vetter4be73782014-01-17 14:39:48 +0100339static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700340{
Paulo Zanoni30add222012-10-26 19:05:45 -0200341 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700342 struct drm_i915_private *dev_priv = dev->dev_private;
343
Jani Nikulabf13e812013-09-06 07:40:05 +0300344 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700345}
346
Daniel Vetter4be73782014-01-17 14:39:48 +0100347static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700348{
Paulo Zanoni30add222012-10-26 19:05:45 -0200349 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700350 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
352 struct intel_encoder *intel_encoder = &intel_dig_port->base;
353 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700354
Imre Deakbb4932c2014-04-14 20:24:33 +0300355 power_domain = intel_display_port_power_domain(intel_encoder);
356 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300357 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700358}
359
Keith Packard9b984da2011-09-19 13:54:47 -0700360static void
361intel_dp_check_edp(struct intel_dp *intel_dp)
362{
Paulo Zanoni30add222012-10-26 19:05:45 -0200363 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700364 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700365
Keith Packard9b984da2011-09-19 13:54:47 -0700366 if (!is_edp(intel_dp))
367 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700368
Daniel Vetter4be73782014-01-17 14:39:48 +0100369 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700370 WARN(1, "eDP powered off while attempting aux channel communication.\n");
371 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 I915_READ(_pp_stat_reg(intel_dp)),
373 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700374 }
375}
376
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100377static uint32_t
378intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
379{
380 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
381 struct drm_device *dev = intel_dig_port->base.base.dev;
382 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300383 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100384 uint32_t status;
385 bool done;
386
Daniel Vetteref04f002012-12-01 21:03:59 +0100387#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100388 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300389 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300390 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100391 else
392 done = wait_for_atomic(C, 10) == 0;
393 if (!done)
394 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
395 has_aux_irq);
396#undef C
397
398 return status;
399}
400
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
402{
403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
404 struct drm_device *dev = intel_dig_port->base.base.dev;
405
406 /*
407 * The clock divider is based off the hrawclk, and would like to run at
408 * 2MHz. So, take the hrawclk value and divide by 2 and use that
409 */
410 return index ? 0 : intel_hrawclk(dev) / 2;
411}
412
413static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
416 struct drm_device *dev = intel_dig_port->base.base.dev;
417
418 if (index)
419 return 0;
420
421 if (intel_dig_port->port == PORT_A) {
422 if (IS_GEN6(dev) || IS_GEN7(dev))
423 return 200; /* SNB & IVB eDP input clock at 400Mhz */
424 else
425 return 225; /* eDP input clock at 450Mhz */
426 } else {
427 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
428 }
429}
430
431static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300432{
433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
434 struct drm_device *dev = intel_dig_port->base.base.dev;
435 struct drm_i915_private *dev_priv = dev->dev_private;
436
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000437 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100438 if (index)
439 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000440 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300441 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
442 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100443 switch (index) {
444 case 0: return 63;
445 case 1: return 72;
446 default: return 0;
447 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000448 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100449 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300450 }
451}
452
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000453static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
454{
455 return index ? 0 : 100;
456}
457
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000458static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
459 bool has_aux_irq,
460 int send_bytes,
461 uint32_t aux_clock_divider)
462{
463 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
464 struct drm_device *dev = intel_dig_port->base.base.dev;
465 uint32_t precharge, timeout;
466
467 if (IS_GEN6(dev))
468 precharge = 3;
469 else
470 precharge = 5;
471
472 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
473 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
474 else
475 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
476
477 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000478 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000479 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000481 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000482 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000483 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
484 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000485 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000486}
487
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100489intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 uint8_t *send, int send_bytes,
491 uint8_t *recv, int recv_size)
492{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
494 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300496 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100498 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100499 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000501 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100502 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200503 bool vdd;
504
505 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100506
507 /* dp aux is extremely sensitive to irq latency, hence request the
508 * lowest possible wakeup latency and so prevent the cpu from going into
509 * deep sleep states.
510 */
511 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800514
Paulo Zanonic67a4702013-08-19 13:18:09 -0300515 intel_aux_display_runtime_get(dev_priv);
516
Jesse Barnes11bee432011-08-01 15:02:20 -0700517 /* Try to wait for any previous AUX channel activity */
518 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100519 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700520 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
521 break;
522 msleep(1);
523 }
524
525 if (try == 3) {
526 WARN(1, "dp_aux_ch not started status 0x%08x\n",
527 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100528 ret = -EBUSY;
529 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 }
531
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300532 /* Only 5 data registers! */
533 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
534 ret = -E2BIG;
535 goto out;
536 }
537
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000538 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000539 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
540 has_aux_irq,
541 send_bytes,
542 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000543
Chris Wilsonbc866252013-07-21 16:00:03 +0100544 /* Must try at least 3 times according to DP spec */
545 for (try = 0; try < 5; try++) {
546 /* Load the send data into the aux channel data registers */
547 for (i = 0; i < send_bytes; i += 4)
548 I915_WRITE(ch_data + i,
549 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400550
Chris Wilsonbc866252013-07-21 16:00:03 +0100551 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000552 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553
Chris Wilsonbc866252013-07-21 16:00:03 +0100554 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400555
Chris Wilsonbc866252013-07-21 16:00:03 +0100556 /* Clear done status and any errors */
557 I915_WRITE(ch_ctl,
558 status |
559 DP_AUX_CH_CTL_DONE |
560 DP_AUX_CH_CTL_TIME_OUT_ERROR |
561 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400562
Chris Wilsonbc866252013-07-21 16:00:03 +0100563 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
564 DP_AUX_CH_CTL_RECEIVE_ERROR))
565 continue;
566 if (status & DP_AUX_CH_CTL_DONE)
567 break;
568 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100569 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 break;
571 }
572
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700574 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 ret = -EBUSY;
576 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 }
578
579 /* Check for timeout or receive error.
580 * Timeouts occur when the sink is not connected
581 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700582 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700583 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100584 ret = -EIO;
585 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700586 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700587
588 /* Timeouts occur when the device isn't connected, so they're
589 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700590 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800591 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100592 ret = -ETIMEDOUT;
593 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 }
595
596 /* Unload any bytes sent back from the other side */
597 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
598 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 if (recv_bytes > recv_size)
600 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400601
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 for (i = 0; i < recv_bytes; i += 4)
603 unpack_aux(I915_READ(ch_data + i),
604 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700605
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100606 ret = recv_bytes;
607out:
608 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300609 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100610
Jani Nikula884f19e2014-03-14 16:51:14 +0200611 if (vdd)
612 edp_panel_vdd_off(intel_dp, false);
613
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100614 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615}
616
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300617#define BARE_ADDRESS_SIZE 3
618#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200619static ssize_t
620intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200622 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
623 uint8_t txbuf[20], rxbuf[20];
624 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Jani Nikula9d1a1032014-03-14 16:51:15 +0200627 txbuf[0] = msg->request << 4;
628 txbuf[1] = msg->address >> 8;
629 txbuf[2] = msg->address & 0xff;
630 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300631
Jani Nikula9d1a1032014-03-14 16:51:15 +0200632 switch (msg->request & ~DP_AUX_I2C_MOT) {
633 case DP_AUX_NATIVE_WRITE:
634 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300635 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200636 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200637
Jani Nikula9d1a1032014-03-14 16:51:15 +0200638 if (WARN_ON(txsize > 20))
639 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640
Jani Nikula9d1a1032014-03-14 16:51:15 +0200641 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Jani Nikula9d1a1032014-03-14 16:51:15 +0200643 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
644 if (ret > 0) {
645 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700646
Jani Nikula9d1a1032014-03-14 16:51:15 +0200647 /* Return payload size. */
648 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200650 break;
651
652 case DP_AUX_NATIVE_READ:
653 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 rxsize = msg->size + 1;
656
657 if (WARN_ON(rxsize > 20))
658 return -E2BIG;
659
660 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
661 if (ret > 0) {
662 msg->reply = rxbuf[0] >> 4;
663 /*
664 * Assume happy day, and copy the data. The caller is
665 * expected to check msg->reply before touching it.
666 *
667 * Return payload size.
668 */
669 ret--;
670 memcpy(msg->buffer, rxbuf + 1, ret);
671 }
672 break;
673
674 default:
675 ret = -EINVAL;
676 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200678
Jani Nikula9d1a1032014-03-14 16:51:15 +0200679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
Jani Nikula9d1a1032014-03-14 16:51:15 +0200682static void
683intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700684{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200685 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200686 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
687 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200688 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000689 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690
Jani Nikula33ad6622014-03-14 16:51:16 +0200691 switch (port) {
692 case PORT_A:
693 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200694 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000695 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200696 case PORT_B:
697 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200698 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200699 break;
700 case PORT_C:
701 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200702 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200703 break;
704 case PORT_D:
705 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200706 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000707 break;
708 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200709 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 }
711
Jani Nikula33ad6622014-03-14 16:51:16 +0200712 if (!HAS_DDI(dev))
713 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000714
Jani Nikula0b998362014-03-14 16:51:17 +0200715 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 intel_dp->aux.dev = dev->dev;
717 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000718
Jani Nikula0b998362014-03-14 16:51:17 +0200719 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
720 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000722 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200723 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000724 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200725 name, ret);
726 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000727 }
David Flynn8316f332010-12-08 16:10:21 +0000728
Jani Nikula0b998362014-03-14 16:51:17 +0200729 ret = sysfs_create_link(&connector->base.kdev->kobj,
730 &intel_dp->aux.ddc.dev.kobj,
731 intel_dp->aux.ddc.dev.kobj.name);
732 if (ret < 0) {
733 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000734 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 }
736}
737
Imre Deak80f65de2014-02-11 17:12:49 +0200738static void
739intel_dp_connector_unregister(struct intel_connector *intel_connector)
740{
741 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
742
743 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200744 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200745 intel_connector_unregister(intel_connector);
746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
749intel_dp_set_clock(struct intel_encoder *encoder,
750 struct intel_crtc_config *pipe_config, int link_bw)
751{
752 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800753 const struct dp_link_dpll *divisor = NULL;
754 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200755
756 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800757 divisor = gen4_dpll;
758 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200759 } else if (IS_HASWELL(dev)) {
760 /* Haswell has special-purpose DP DDI clocks. */
761 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800762 divisor = pch_dpll;
763 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300764 } else if (IS_CHERRYVIEW(dev)) {
765 divisor = chv_dpll;
766 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200767 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800768 divisor = vlv_dpll;
769 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200770 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800771
772 if (divisor && count) {
773 for (i = 0; i < count; i++) {
774 if (link_bw == divisor[i].link_bw) {
775 pipe_config->dpll = divisor[i].dpll;
776 pipe_config->clock_set = true;
777 break;
778 }
779 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200780 }
781}
782
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530783static void
784intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
785{
786 struct drm_device *dev = crtc->base.dev;
787 struct drm_i915_private *dev_priv = dev->dev_private;
788 enum transcoder transcoder = crtc->config.cpu_transcoder;
789
790 I915_WRITE(PIPE_DATA_M2(transcoder),
791 TU_SIZE(m_n->tu) | m_n->gmch_m);
792 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
793 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
794 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
795}
796
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200797bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798intel_dp_compute_config(struct intel_encoder *encoder,
799 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100804 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300805 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700806 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300807 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300809 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300810 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700811 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300812 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700813 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200814 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700815 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200816 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817
Imre Deakbc7d38a2013-05-16 14:40:36 +0300818 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100819 pipe_config->has_pch_encoder = true;
820
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200821 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200822 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823
Jani Nikuladd06f902012-10-19 14:51:50 +0300824 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
825 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
826 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700827 if (!HAS_PCH_SPLIT(dev))
828 intel_gmch_panel_fitting(intel_crtc, pipe_config,
829 intel_connector->panel.fitting_mode);
830 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700831 intel_pch_panel_fitting(intel_crtc, pipe_config,
832 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100833 }
834
Daniel Vettercb1793c2012-06-04 18:39:21 +0200835 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200836 return false;
837
Daniel Vetter083f9562012-04-20 20:23:49 +0200838 DRM_DEBUG_KMS("DP link computation with max lane count %i "
839 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100840 max_lane_count, bws[max_clock],
841 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200842
Daniel Vetter36008362013-03-27 00:44:59 +0100843 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
844 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200845 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300846 if (is_edp(intel_dp)) {
847 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
848 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
849 dev_priv->vbt.edp_bpp);
850 bpp = dev_priv->vbt.edp_bpp;
851 }
852
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300853 if (IS_BROADWELL(dev)) {
854 /* Yes, it's an ugly hack. */
855 min_lane_count = max_lane_count;
856 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
857 min_lane_count);
858 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300859 min_lane_count = min(dev_priv->vbt.edp_lanes,
860 max_lane_count);
861 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
862 min_lane_count);
863 }
864
865 if (dev_priv->vbt.edp_rate) {
866 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
867 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
868 bws[min_clock]);
869 }
Imre Deak79842112013-07-18 17:44:13 +0300870 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200871
Daniel Vetter36008362013-03-27 00:44:59 +0100872 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100873 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
874 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200875
Jani Nikula56071a22014-05-06 14:56:52 +0300876 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
877 for (clock = min_clock; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100878 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
879 link_avail = intel_dp_max_data_rate(link_clock,
880 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200881
Daniel Vetter36008362013-03-27 00:44:59 +0100882 if (mode_rate <= link_avail) {
883 goto found;
884 }
885 }
886 }
887 }
888
889 return false;
890
891found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200892 if (intel_dp->color_range_auto) {
893 /*
894 * See:
895 * CEA-861-E - 5.1 Default Encoding Parameters
896 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
897 */
Thierry Reding18316c82012-12-20 15:41:44 +0100898 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200899 intel_dp->color_range = DP_COLOR_RANGE_16_235;
900 else
901 intel_dp->color_range = 0;
902 }
903
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200904 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100905 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200906
Daniel Vetter36008362013-03-27 00:44:59 +0100907 intel_dp->link_bw = bws[clock];
908 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200909 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200911
Daniel Vetter36008362013-03-27 00:44:59 +0100912 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
913 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200914 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100915 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
916 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200918 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100919 adjusted_mode->crtc_clock,
920 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200921 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530923 if (intel_connector->panel.downclock_mode != NULL &&
924 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
925 intel_link_compute_m_n(bpp, lane_count,
926 intel_connector->panel.downclock_mode->clock,
927 pipe_config->port_clock,
928 &pipe_config->dp_m2_n2);
929 }
930
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200931 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
932
Daniel Vetter36008362013-03-27 00:44:59 +0100933 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700934}
935
Daniel Vetter7c62a162013-06-01 17:16:20 +0200936static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100937{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200938 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
939 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
940 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100941 struct drm_i915_private *dev_priv = dev->dev_private;
942 u32 dpa_ctl;
943
Daniel Vetterff9a6752013-06-01 17:16:21 +0200944 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100945 dpa_ctl = I915_READ(DP_A);
946 dpa_ctl &= ~DP_PLL_FREQ_MASK;
947
Daniel Vetterff9a6752013-06-01 17:16:21 +0200948 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100949 /* For a long time we've carried around a ILK-DevA w/a for the
950 * 160MHz clock. If we're really unlucky, it's still required.
951 */
952 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100953 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200954 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100955 } else {
956 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200957 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100958 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100959
Daniel Vetterea9b6002012-11-29 15:59:31 +0100960 I915_WRITE(DP_A, dpa_ctl);
961
962 POSTING_READ(DP_A);
963 udelay(500);
964}
965
Daniel Vetter8ac33ed2014-04-24 23:54:54 +0200966static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200968 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200970 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300971 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200972 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
973 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700974
Keith Packard417e8222011-11-01 19:54:11 -0700975 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800976 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700977 *
978 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800979 * SNB CPU
980 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700981 * CPT PCH
982 *
983 * IBX PCH and CPU are the same for almost everything,
984 * except that the CPU DP PLL is configured in this
985 * register
986 *
987 * CPT PCH is quite different, having many bits moved
988 * to the TRANS_DP_CTL register instead. That
989 * configuration happens (oddly) in ironlake_pch_enable
990 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400991
Keith Packard417e8222011-11-01 19:54:11 -0700992 /* Preserve the BIOS-computed detected bit. This is
993 * supposed to be read-only.
994 */
995 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700996
Keith Packard417e8222011-11-01 19:54:11 -0700997 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700998 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200999 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001000
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001001 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001002 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001003 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001004 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001005 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001006 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001007
Keith Packard417e8222011-11-01 19:54:11 -07001008 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001009
Imre Deakbc7d38a2013-05-16 14:40:36 +03001010 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001011 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1012 intel_dp->DP |= DP_SYNC_HS_HIGH;
1013 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1014 intel_dp->DP |= DP_SYNC_VS_HIGH;
1015 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1016
Jani Nikula6aba5b62013-10-04 15:08:10 +03001017 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001018 intel_dp->DP |= DP_ENHANCED_FRAMING;
1019
Daniel Vetter7c62a162013-06-01 17:16:20 +02001020 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001021 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001022 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001023 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001024
1025 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1026 intel_dp->DP |= DP_SYNC_HS_HIGH;
1027 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1028 intel_dp->DP |= DP_SYNC_VS_HIGH;
1029 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1030
Jani Nikula6aba5b62013-10-04 15:08:10 +03001031 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001032 intel_dp->DP |= DP_ENHANCED_FRAMING;
1033
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001034 if (!IS_CHERRYVIEW(dev)) {
1035 if (crtc->pipe == 1)
1036 intel_dp->DP |= DP_PIPEB_SELECT;
1037 } else {
1038 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1039 }
Keith Packard417e8222011-11-01 19:54:11 -07001040 } else {
1041 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001042 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001043}
1044
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001045#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1046#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001047
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001048#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1049#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001050
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001051#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1052#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001053
Daniel Vetter4be73782014-01-17 14:39:48 +01001054static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001055 u32 mask,
1056 u32 value)
1057{
Paulo Zanoni30add222012-10-26 19:05:45 -02001058 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001059 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001060 u32 pp_stat_reg, pp_ctrl_reg;
1061
Jani Nikulabf13e812013-09-06 07:40:05 +03001062 pp_stat_reg = _pp_stat_reg(intel_dp);
1063 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001064
1065 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001066 mask, value,
1067 I915_READ(pp_stat_reg),
1068 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001069
Jesse Barnes453c5422013-03-28 09:55:41 -07001070 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001071 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001072 I915_READ(pp_stat_reg),
1073 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001074 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001075
1076 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001077}
1078
Daniel Vetter4be73782014-01-17 14:39:48 +01001079static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001080{
1081 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001082 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001083}
1084
Daniel Vetter4be73782014-01-17 14:39:48 +01001085static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001086{
Keith Packardbd943152011-09-18 23:09:52 -07001087 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001088 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001089}
Keith Packardbd943152011-09-18 23:09:52 -07001090
Daniel Vetter4be73782014-01-17 14:39:48 +01001091static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001092{
1093 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001094
1095 /* When we disable the VDD override bit last we have to do the manual
1096 * wait. */
1097 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1098 intel_dp->panel_power_cycle_delay);
1099
Daniel Vetter4be73782014-01-17 14:39:48 +01001100 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001101}
Keith Packardbd943152011-09-18 23:09:52 -07001102
Daniel Vetter4be73782014-01-17 14:39:48 +01001103static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001104{
1105 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1106 intel_dp->backlight_on_delay);
1107}
1108
Daniel Vetter4be73782014-01-17 14:39:48 +01001109static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001110{
1111 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1112 intel_dp->backlight_off_delay);
1113}
Keith Packard99ea7122011-11-01 19:57:50 -07001114
Keith Packard832dd3c2011-11-01 19:34:06 -07001115/* Read the current pp_control value, unlocking the register if it
1116 * is locked
1117 */
1118
Jesse Barnes453c5422013-03-28 09:55:41 -07001119static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001120{
Jesse Barnes453c5422013-03-28 09:55:41 -07001121 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1122 struct drm_i915_private *dev_priv = dev->dev_private;
1123 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001124
Jani Nikulabf13e812013-09-06 07:40:05 +03001125 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001126 control &= ~PANEL_UNLOCK_MASK;
1127 control |= PANEL_UNLOCK_REGS;
1128 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001129}
1130
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001131static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001132{
Paulo Zanoni30add222012-10-26 19:05:45 -02001133 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001134 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1135 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001136 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001137 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001138 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001139 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001140 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001141
Keith Packard97af61f572011-09-28 16:23:51 -07001142 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001143 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001144
1145 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001146
Daniel Vetter4be73782014-01-17 14:39:48 +01001147 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001148 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001149
Imre Deak4e6e1a52014-03-27 17:45:11 +02001150 power_domain = intel_display_port_power_domain(intel_encoder);
1151 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001152
Paulo Zanonib0665d52013-10-30 19:50:27 -02001153 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001154
Daniel Vetter4be73782014-01-17 14:39:48 +01001155 if (!edp_have_panel_power(intel_dp))
1156 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001157
Jesse Barnes453c5422013-03-28 09:55:41 -07001158 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001159 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001160
Jani Nikulabf13e812013-09-06 07:40:05 +03001161 pp_stat_reg = _pp_stat_reg(intel_dp);
1162 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001163
1164 I915_WRITE(pp_ctrl_reg, pp);
1165 POSTING_READ(pp_ctrl_reg);
1166 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1167 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001168 /*
1169 * If the panel wasn't on, delay before accessing aux channel
1170 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001171 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001172 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001173 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001174 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001175
1176 return need_to_disable;
1177}
1178
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001179void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001180{
1181 if (is_edp(intel_dp)) {
1182 bool vdd = _edp_panel_vdd_on(intel_dp);
1183
1184 WARN(!vdd, "eDP VDD already requested on\n");
1185 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001186}
1187
Daniel Vetter4be73782014-01-17 14:39:48 +01001188static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001189{
Paulo Zanoni30add222012-10-26 19:05:45 -02001190 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001191 struct drm_i915_private *dev_priv = dev->dev_private;
1192 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001193 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001194
Rob Clark51fd3712013-11-19 12:10:12 -05001195 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001196
Daniel Vetter4be73782014-01-17 14:39:48 +01001197 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001198 struct intel_digital_port *intel_dig_port =
1199 dp_to_dig_port(intel_dp);
1200 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1201 enum intel_display_power_domain power_domain;
1202
Paulo Zanonib0665d52013-10-30 19:50:27 -02001203 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1204
Jesse Barnes453c5422013-03-28 09:55:41 -07001205 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001206 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001207
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001208 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1209 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001210
1211 I915_WRITE(pp_ctrl_reg, pp);
1212 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001213
Keith Packardbd943152011-09-18 23:09:52 -07001214 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001215 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1216 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001217
1218 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001219 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001220
Imre Deak4e6e1a52014-03-27 17:45:11 +02001221 power_domain = intel_display_port_power_domain(intel_encoder);
1222 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001223 }
1224}
1225
Daniel Vetter4be73782014-01-17 14:39:48 +01001226static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001227{
1228 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1229 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001230 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001231
Rob Clark51fd3712013-11-19 12:10:12 -05001232 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001233 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001234 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001235}
1236
Daniel Vetter4be73782014-01-17 14:39:48 +01001237static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001238{
Keith Packard97af61f572011-09-28 16:23:51 -07001239 if (!is_edp(intel_dp))
1240 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001241
Keith Packardbd943152011-09-18 23:09:52 -07001242 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001243
Keith Packardbd943152011-09-18 23:09:52 -07001244 intel_dp->want_panel_vdd = false;
1245
1246 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001247 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001248 } else {
1249 /*
1250 * Queue the timer to fire a long
1251 * time from now (relative to the power down delay)
1252 * to keep the panel power up across a sequence of operations
1253 */
1254 schedule_delayed_work(&intel_dp->panel_vdd_work,
1255 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1256 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001257}
1258
Daniel Vetter4be73782014-01-17 14:39:48 +01001259void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001260{
Paulo Zanoni30add222012-10-26 19:05:45 -02001261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001262 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001263 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001264 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001265
Keith Packard97af61f572011-09-28 16:23:51 -07001266 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001267 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001268
1269 DRM_DEBUG_KMS("Turn eDP power on\n");
1270
Daniel Vetter4be73782014-01-17 14:39:48 +01001271 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001272 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001273 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001274 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001275
Daniel Vetter4be73782014-01-17 14:39:48 +01001276 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001277
Jani Nikulabf13e812013-09-06 07:40:05 +03001278 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001279 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001280 if (IS_GEN5(dev)) {
1281 /* ILK workaround: disable reset around power sequence */
1282 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001283 I915_WRITE(pp_ctrl_reg, pp);
1284 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001285 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001286
Keith Packard1c0ae802011-09-19 13:59:29 -07001287 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001288 if (!IS_GEN5(dev))
1289 pp |= PANEL_POWER_RESET;
1290
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 I915_WRITE(pp_ctrl_reg, pp);
1292 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001293
Daniel Vetter4be73782014-01-17 14:39:48 +01001294 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001295 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001296
Keith Packard05ce1a42011-09-29 16:33:01 -07001297 if (IS_GEN5(dev)) {
1298 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001299 I915_WRITE(pp_ctrl_reg, pp);
1300 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001301 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001302}
1303
Daniel Vetter4be73782014-01-17 14:39:48 +01001304void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001305{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001306 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1307 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001308 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001309 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001310 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001311 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001312 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001313
Keith Packard97af61f572011-09-28 16:23:51 -07001314 if (!is_edp(intel_dp))
1315 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001316
Keith Packard99ea7122011-11-01 19:57:50 -07001317 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001318
Jani Nikula24f3e092014-03-17 16:43:36 +02001319 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1320
Jesse Barnes453c5422013-03-28 09:55:41 -07001321 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001322 /* We need to switch off panel power _and_ force vdd, for otherwise some
1323 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001324 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1325 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001326
Jani Nikulabf13e812013-09-06 07:40:05 +03001327 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001328
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001329 intel_dp->want_panel_vdd = false;
1330
Jesse Barnes453c5422013-03-28 09:55:41 -07001331 I915_WRITE(pp_ctrl_reg, pp);
1332 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001333
Paulo Zanonidce56b32013-12-19 14:29:40 -02001334 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001335 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001336
1337 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001338 power_domain = intel_display_port_power_domain(intel_encoder);
1339 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001340}
1341
Daniel Vetter4be73782014-01-17 14:39:48 +01001342void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001343{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001344 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1345 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001346 struct drm_i915_private *dev_priv = dev->dev_private;
1347 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001348 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001349
Keith Packardf01eca22011-09-28 16:48:10 -07001350 if (!is_edp(intel_dp))
1351 return;
1352
Zhao Yakui28c97732009-10-09 11:39:41 +08001353 DRM_DEBUG_KMS("\n");
Jesse Barnesf7d23232014-03-31 11:13:56 -07001354
1355 intel_panel_enable_backlight(intel_dp->attached_connector);
1356
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001357 /*
1358 * If we enable the backlight right away following a panel power
1359 * on, we may see slight flicker as the panel syncs with the eDP
1360 * link. So delay a bit to make sure the image is solid before
1361 * allowing it to appear.
1362 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001363 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001364 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001365 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001366
Jani Nikulabf13e812013-09-06 07:40:05 +03001367 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001368
1369 I915_WRITE(pp_ctrl_reg, pp);
1370 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001371}
1372
Daniel Vetter4be73782014-01-17 14:39:48 +01001373void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001374{
Paulo Zanoni30add222012-10-26 19:05:45 -02001375 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001376 struct drm_i915_private *dev_priv = dev->dev_private;
1377 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001378 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001379
Keith Packardf01eca22011-09-28 16:48:10 -07001380 if (!is_edp(intel_dp))
1381 return;
1382
Zhao Yakui28c97732009-10-09 11:39:41 +08001383 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001384 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001385 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001386
Jani Nikulabf13e812013-09-06 07:40:05 +03001387 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001388
1389 I915_WRITE(pp_ctrl_reg, pp);
1390 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001391 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001392
1393 edp_wait_backlight_off(intel_dp);
1394
1395 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001396}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001397
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001398static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001399{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001400 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1401 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1402 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 u32 dpa_ctl;
1405
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001406 assert_pipe_disabled(dev_priv,
1407 to_intel_crtc(crtc)->pipe);
1408
Jesse Barnesd240f202010-08-13 15:43:26 -07001409 DRM_DEBUG_KMS("\n");
1410 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001411 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1412 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1413
1414 /* We don't adjust intel_dp->DP while tearing down the link, to
1415 * facilitate link retraining (e.g. after hotplug). Hence clear all
1416 * enable bits here to ensure that we don't enable too much. */
1417 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1418 intel_dp->DP |= DP_PLL_ENABLE;
1419 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001420 POSTING_READ(DP_A);
1421 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001422}
1423
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001424static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001425{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001426 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1427 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1428 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001429 struct drm_i915_private *dev_priv = dev->dev_private;
1430 u32 dpa_ctl;
1431
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001432 assert_pipe_disabled(dev_priv,
1433 to_intel_crtc(crtc)->pipe);
1434
Jesse Barnesd240f202010-08-13 15:43:26 -07001435 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001436 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1437 "dp pll off, should be on\n");
1438 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1439
1440 /* We can't rely on the value tracked for the DP register in
1441 * intel_dp->DP because link_down must not change that (otherwise link
1442 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001443 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001444 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001445 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001446 udelay(200);
1447}
1448
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001449/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001450void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001451{
1452 int ret, i;
1453
1454 /* Should have a valid DPCD by this point */
1455 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1456 return;
1457
1458 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001459 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1460 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001461 if (ret != 1)
1462 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1463 } else {
1464 /*
1465 * When turning on, we need to retry for 1ms to give the sink
1466 * time to wake up.
1467 */
1468 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001469 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1470 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001471 if (ret == 1)
1472 break;
1473 msleep(1);
1474 }
1475 }
1476}
1477
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001478static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1479 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001480{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001481 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001482 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001483 struct drm_device *dev = encoder->base.dev;
1484 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001485 enum intel_display_power_domain power_domain;
1486 u32 tmp;
1487
1488 power_domain = intel_display_port_power_domain(encoder);
1489 if (!intel_display_power_enabled(dev_priv, power_domain))
1490 return false;
1491
1492 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001493
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001494 if (!(tmp & DP_PORT_EN))
1495 return false;
1496
Imre Deakbc7d38a2013-05-16 14:40:36 +03001497 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001498 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001499 } else if (IS_CHERRYVIEW(dev)) {
1500 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001501 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001502 *pipe = PORT_TO_PIPE(tmp);
1503 } else {
1504 u32 trans_sel;
1505 u32 trans_dp;
1506 int i;
1507
1508 switch (intel_dp->output_reg) {
1509 case PCH_DP_B:
1510 trans_sel = TRANS_DP_PORT_SEL_B;
1511 break;
1512 case PCH_DP_C:
1513 trans_sel = TRANS_DP_PORT_SEL_C;
1514 break;
1515 case PCH_DP_D:
1516 trans_sel = TRANS_DP_PORT_SEL_D;
1517 break;
1518 default:
1519 return true;
1520 }
1521
1522 for_each_pipe(i) {
1523 trans_dp = I915_READ(TRANS_DP_CTL(i));
1524 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1525 *pipe = i;
1526 return true;
1527 }
1528 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001529
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001530 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1531 intel_dp->output_reg);
1532 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001533
1534 return true;
1535}
1536
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001537static void intel_dp_get_config(struct intel_encoder *encoder,
1538 struct intel_crtc_config *pipe_config)
1539{
1540 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001541 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001542 struct drm_device *dev = encoder->base.dev;
1543 struct drm_i915_private *dev_priv = dev->dev_private;
1544 enum port port = dp_to_dig_port(intel_dp)->port;
1545 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001546 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001547
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001548 tmp = I915_READ(intel_dp->output_reg);
1549 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1550 pipe_config->has_audio = true;
1551
Xiong Zhang63000ef2013-06-28 12:59:06 +08001552 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001553 if (tmp & DP_SYNC_HS_HIGH)
1554 flags |= DRM_MODE_FLAG_PHSYNC;
1555 else
1556 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001557
Xiong Zhang63000ef2013-06-28 12:59:06 +08001558 if (tmp & DP_SYNC_VS_HIGH)
1559 flags |= DRM_MODE_FLAG_PVSYNC;
1560 else
1561 flags |= DRM_MODE_FLAG_NVSYNC;
1562 } else {
1563 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1564 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1565 flags |= DRM_MODE_FLAG_PHSYNC;
1566 else
1567 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001568
Xiong Zhang63000ef2013-06-28 12:59:06 +08001569 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1570 flags |= DRM_MODE_FLAG_PVSYNC;
1571 else
1572 flags |= DRM_MODE_FLAG_NVSYNC;
1573 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001574
1575 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001576
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001577 pipe_config->has_dp_encoder = true;
1578
1579 intel_dp_get_m_n(crtc, pipe_config);
1580
Ville Syrjälä18442d02013-09-13 16:00:08 +03001581 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001582 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1583 pipe_config->port_clock = 162000;
1584 else
1585 pipe_config->port_clock = 270000;
1586 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001587
1588 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1589 &pipe_config->dp_m_n);
1590
1591 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1592 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1593
Damien Lespiau241bfc32013-09-25 16:45:37 +01001594 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001595
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001596 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1597 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1598 /*
1599 * This is a big fat ugly hack.
1600 *
1601 * Some machines in UEFI boot mode provide us a VBT that has 18
1602 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1603 * unknown we fail to light up. Yet the same BIOS boots up with
1604 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1605 * max, not what it tells us to use.
1606 *
1607 * Note: This will still be broken if the eDP panel is not lit
1608 * up by the BIOS, and thus we can't get the mode at module
1609 * load.
1610 */
1611 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1612 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1613 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1614 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001615}
1616
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001617static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001618{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001619 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001620}
1621
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001622static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1623{
1624 struct drm_i915_private *dev_priv = dev->dev_private;
1625
Ben Widawsky18b59922013-09-20 09:35:30 -07001626 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001627 return false;
1628
Ben Widawsky18b59922013-09-20 09:35:30 -07001629 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001630}
1631
1632static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1633 struct edp_vsc_psr *vsc_psr)
1634{
1635 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1636 struct drm_device *dev = dig_port->base.base.dev;
1637 struct drm_i915_private *dev_priv = dev->dev_private;
1638 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1639 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1640 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1641 uint32_t *data = (uint32_t *) vsc_psr;
1642 unsigned int i;
1643
1644 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1645 the video DIP being updated before program video DIP data buffer
1646 registers for DIP being updated. */
1647 I915_WRITE(ctl_reg, 0);
1648 POSTING_READ(ctl_reg);
1649
1650 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1651 if (i < sizeof(struct edp_vsc_psr))
1652 I915_WRITE(data_reg + i, *data++);
1653 else
1654 I915_WRITE(data_reg + i, 0);
1655 }
1656
1657 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1658 POSTING_READ(ctl_reg);
1659}
1660
1661static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1662{
1663 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 struct edp_vsc_psr psr_vsc;
1666
Rodrigo Vivi6118efe2014-05-23 13:45:51 -07001667 if (dev_priv->psr.setup_done)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001668 return;
1669
1670 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1671 memset(&psr_vsc, 0, sizeof(psr_vsc));
1672 psr_vsc.sdp_header.HB0 = 0;
1673 psr_vsc.sdp_header.HB1 = 0x7;
1674 psr_vsc.sdp_header.HB2 = 0x2;
1675 psr_vsc.sdp_header.HB3 = 0x8;
1676 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1677
1678 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001679 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001680 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001681
Rodrigo Vivi6118efe2014-05-23 13:45:51 -07001682 dev_priv->psr.setup_done = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001683}
1684
1685static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1686{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001687 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1688 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001689 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001690 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001691 int precharge = 0x3;
1692 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001693 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001694
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001695 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1696
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001697 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1698 only_standby = true;
1699
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001700 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001701 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001702 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1703 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001704 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001705 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1706 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001707
1708 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001709 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1710 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1711 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001712 DP_AUX_CH_CTL_TIME_OUT_400us |
1713 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1714 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1715 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1716}
1717
1718static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1719{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001720 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1721 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001722 struct drm_i915_private *dev_priv = dev->dev_private;
1723 uint32_t max_sleep_time = 0x1f;
1724 uint32_t idle_frames = 1;
1725 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001726 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001727 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001728
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001729 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1730 only_standby = true;
1731
1732 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001733 val |= EDP_PSR_LINK_STANDBY;
1734 val |= EDP_PSR_TP2_TP3_TIME_0us;
1735 val |= EDP_PSR_TP1_TIME_0us;
1736 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001737 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001738 } else
1739 val |= EDP_PSR_LINK_DISABLE;
1740
Ben Widawsky18b59922013-09-20 09:35:30 -07001741 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001742 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001743 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1744 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1745 EDP_PSR_ENABLE);
1746}
1747
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001748static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1749{
1750 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1751 struct drm_device *dev = dig_port->base.base.dev;
1752 struct drm_i915_private *dev_priv = dev->dev_private;
1753 struct drm_crtc *crtc = dig_port->base.base.crtc;
1754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001755 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001756 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1757
Rodrigo Vivia031d702013-10-03 16:15:06 -03001758 dev_priv->psr.source_ok = false;
1759
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001760 if (!HAS_PSR(dev)) {
1761 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1762 return false;
1763 }
1764
1765 if (IS_HASWELL(dev) && (intel_encoder->type != INTEL_OUTPUT_EDP ||
1766 dig_port->port != PORT_A)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001767 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001768 return false;
1769 }
1770
Jani Nikulad330a952014-01-21 11:24:25 +02001771 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001772 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001773 return false;
1774 }
1775
Chris Wilsoncd234b02013-08-02 20:39:49 +01001776 crtc = dig_port->base.base.crtc;
1777 if (crtc == NULL) {
1778 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001779 return false;
1780 }
1781
1782 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001783 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001784 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001785 return false;
1786 }
1787
Matt Roperf4510a22014-04-01 15:22:40 -07001788 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001789 if (obj->tiling_mode != I915_TILING_X ||
1790 obj->fence_reg == I915_FENCE_REG_NONE) {
1791 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001792 return false;
1793 }
1794
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001795 /* Below limitations aren't valid for Broadwell */
1796 if (IS_BROADWELL(dev))
1797 goto out;
1798
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001799 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1800 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001801 return false;
1802 }
1803
1804 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1805 S3D_ENABLE) {
1806 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001807 return false;
1808 }
1809
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001810 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001811 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001812 return false;
1813 }
1814
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001815 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001816 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001817 return true;
1818}
1819
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001820static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001821{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001822 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1823 struct drm_device *dev = intel_dig_port->base.base.dev;
1824 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001825
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001826 if (intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001827 return;
1828
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001829 /* Enable PSR on the panel */
1830 intel_edp_psr_enable_sink(intel_dp);
1831
1832 /* Enable PSR on the host */
1833 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001834
1835 dev_priv->psr.enabled = true;
1836 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001837}
1838
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001839void intel_edp_psr_enable(struct intel_dp *intel_dp)
1840{
1841 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1842
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001843 if (!HAS_PSR(dev)) {
1844 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1845 return;
1846 }
1847
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001848 if (!is_edp_psr(intel_dp)) {
1849 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1850 return;
1851 }
1852
Rodrigo Vivi16487252014-06-12 10:16:39 -07001853 /* Setup PSR once */
1854 intel_edp_psr_setup(intel_dp);
1855
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001856 if (intel_edp_psr_match_conditions(intel_dp))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001857 intel_edp_psr_do_enable(intel_dp);
1858}
1859
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001860void intel_edp_psr_disable(struct intel_dp *intel_dp)
1861{
1862 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1863 struct drm_i915_private *dev_priv = dev->dev_private;
1864
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001865 if (!dev_priv->psr.enabled)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001866 return;
1867
Ben Widawsky18b59922013-09-20 09:35:30 -07001868 I915_WRITE(EDP_PSR_CTL(dev),
1869 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001870
1871 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001872 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001873 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1874 DRM_ERROR("Timed out waiting for PSR Idle State\n");
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001875
1876 dev_priv->psr.enabled = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001877}
1878
Daniel Vetterf02a3262014-06-16 19:51:21 +02001879static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001880{
1881 struct drm_i915_private *dev_priv =
1882 container_of(work, typeof(*dev_priv), psr.work.work);
1883 struct drm_device *dev = dev_priv->dev;
1884 struct intel_encoder *encoder;
1885 struct intel_dp *intel_dp = NULL;
1886
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001887 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1888 if (encoder->type == INTEL_OUTPUT_EDP) {
1889 intel_dp = enc_to_intel_dp(&encoder->base);
1890
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001891 if (!intel_edp_psr_match_conditions(intel_dp))
1892 intel_edp_psr_disable(intel_dp);
1893 else
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001894 intel_edp_psr_do_enable(intel_dp);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001895 }
1896}
1897
Daniel Vetterf02a3262014-06-16 19:51:21 +02001898static void intel_edp_psr_inactivate(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001899{
1900 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001901
Daniel Vetter77c70c52014-06-18 13:59:02 +02001902 dev_priv->psr.active = false;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001903
Daniel Vetter77c70c52014-06-18 13:59:02 +02001904 I915_WRITE(EDP_PSR_CTL(dev), I915_READ(EDP_PSR_CTL(dev))
1905 & ~EDP_PSR_ENABLE);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001906}
1907
Daniel Vetter3108e992014-06-18 13:59:05 +02001908void intel_edp_psr_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001909{
1910 struct drm_i915_private *dev_priv = dev->dev_private;
1911
1912 if (!HAS_PSR(dev))
1913 return;
1914
1915 if (!dev_priv->psr.setup_done)
1916 return;
1917
1918 cancel_delayed_work_sync(&dev_priv->psr.work);
1919
1920 if (dev_priv->psr.active)
1921 intel_edp_psr_inactivate(dev);
1922
Daniel Vetter3108e992014-06-18 13:59:05 +02001923 schedule_delayed_work(&dev_priv->psr.work,
1924 msecs_to_jiffies(100));
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001925}
1926
1927void intel_edp_psr_init(struct drm_device *dev)
1928{
1929 struct drm_i915_private *dev_priv = dev->dev_private;
1930
1931 if (!HAS_PSR(dev))
1932 return;
1933
1934 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
1935}
1936
Daniel Vettere8cb4552012-07-01 13:05:48 +02001937static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001938{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001939 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001940 enum port port = dp_to_dig_port(intel_dp)->port;
1941 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001942
1943 /* Make sure the panel is off before trying to change the mode. But also
1944 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001945 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001946 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001947 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001948 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001949
1950 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001951 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001952 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001953}
1954
Ville Syrjälä49277c32014-03-31 18:21:26 +03001955static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001956{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001957 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001958 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001959
Ville Syrjälä49277c32014-03-31 18:21:26 +03001960 if (port != PORT_A)
1961 return;
1962
1963 intel_dp_link_down(intel_dp);
1964 ironlake_edp_pll_off(intel_dp);
1965}
1966
1967static void vlv_post_disable_dp(struct intel_encoder *encoder)
1968{
1969 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1970
1971 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001972}
1973
Ville Syrjälä580d3812014-04-09 13:29:00 +03001974static void chv_post_disable_dp(struct intel_encoder *encoder)
1975{
1976 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1977 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1978 struct drm_device *dev = encoder->base.dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 struct intel_crtc *intel_crtc =
1981 to_intel_crtc(encoder->base.crtc);
1982 enum dpio_channel ch = vlv_dport_to_channel(dport);
1983 enum pipe pipe = intel_crtc->pipe;
1984 u32 val;
1985
1986 intel_dp_link_down(intel_dp);
1987
1988 mutex_lock(&dev_priv->dpio_lock);
1989
1990 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001991 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001992 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001993 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001994
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001995 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
1996 val |= CHV_PCS_REQ_SOFTRESET_EN;
1997 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
1998
1999 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002000 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002001 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2002
2003 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2004 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2005 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002006
2007 mutex_unlock(&dev_priv->dpio_lock);
2008}
2009
Daniel Vettere8cb4552012-07-01 13:05:48 +02002010static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002011{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002012 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2013 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002014 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002015 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002016
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002017 if (WARN_ON(dp_reg & DP_PORT_EN))
2018 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002019
Jani Nikula24f3e092014-03-17 16:43:36 +02002020 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002021 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2022 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002023 intel_edp_panel_on(intel_dp);
2024 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002025 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002026 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002027}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002028
Jani Nikulaecff4f32013-09-06 07:38:29 +03002029static void g4x_enable_dp(struct intel_encoder *encoder)
2030{
Jani Nikula828f5c62013-09-05 16:44:45 +03002031 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2032
Jani Nikulaecff4f32013-09-06 07:38:29 +03002033 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002034 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002035}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002036
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002037static void vlv_enable_dp(struct intel_encoder *encoder)
2038{
Jani Nikula828f5c62013-09-05 16:44:45 +03002039 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2040
Daniel Vetter4be73782014-01-17 14:39:48 +01002041 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002042}
2043
Jani Nikulaecff4f32013-09-06 07:38:29 +03002044static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002045{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002046 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002047 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002048
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002049 intel_dp_prepare(encoder);
2050
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002051 /* Only ilk+ has port A */
2052 if (dport->port == PORT_A) {
2053 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002054 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002055 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002056}
2057
2058static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2059{
2060 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2061 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002062 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002063 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002064 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002065 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002066 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002067 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002068 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002069
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002070 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002071
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002072 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002073 val = 0;
2074 if (pipe)
2075 val |= (1<<21);
2076 else
2077 val &= ~(1<<21);
2078 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002079 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2080 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2081 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002082
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002083 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002084
Imre Deak2cac6132014-01-30 16:50:42 +02002085 if (is_edp(intel_dp)) {
2086 /* init power sequencer on this pipe and port */
2087 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2088 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2089 &power_seq);
2090 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002091
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002092 intel_enable_dp(encoder);
2093
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002094 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002095}
2096
Jani Nikulaecff4f32013-09-06 07:38:29 +03002097static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002098{
2099 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2100 struct drm_device *dev = encoder->base.dev;
2101 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002102 struct intel_crtc *intel_crtc =
2103 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002104 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002105 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002106
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002107 intel_dp_prepare(encoder);
2108
Jesse Barnes89b667f2013-04-18 14:51:36 -07002109 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002110 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002111 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002112 DPIO_PCS_TX_LANE2_RESET |
2113 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002114 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002115 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2116 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2117 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2118 DPIO_PCS_CLK_SOFT_RESET);
2119
2120 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002121 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2122 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2123 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002124 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002125}
2126
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002127static void chv_pre_enable_dp(struct intel_encoder *encoder)
2128{
2129 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2130 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2131 struct drm_device *dev = encoder->base.dev;
2132 struct drm_i915_private *dev_priv = dev->dev_private;
2133 struct edp_power_seq power_seq;
2134 struct intel_crtc *intel_crtc =
2135 to_intel_crtc(encoder->base.crtc);
2136 enum dpio_channel ch = vlv_dport_to_channel(dport);
2137 int pipe = intel_crtc->pipe;
2138 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002139 u32 val;
2140
2141 mutex_lock(&dev_priv->dpio_lock);
2142
2143 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002144 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002145 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002146 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002147
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002148 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2149 val |= CHV_PCS_REQ_SOFTRESET_EN;
2150 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2151
2152 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002153 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002154 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2155
2156 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2157 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2158 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002159
2160 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002161 for (i = 0; i < 4; i++) {
2162 /* Set the latency optimal bit */
2163 data = (i == 1) ? 0x0 : 0x6;
2164 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2165 data << DPIO_FRC_LATENCY_SHFIT);
2166
2167 /* Set the upar bit */
2168 data = (i == 1) ? 0x0 : 0x1;
2169 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2170 data << DPIO_UPAR_SHIFT);
2171 }
2172
2173 /* Data lane stagger programming */
2174 /* FIXME: Fix up value only after power analysis */
2175
2176 mutex_unlock(&dev_priv->dpio_lock);
2177
2178 if (is_edp(intel_dp)) {
2179 /* init power sequencer on this pipe and port */
2180 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2181 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2182 &power_seq);
2183 }
2184
2185 intel_enable_dp(encoder);
2186
2187 vlv_wait_port_ready(dev_priv, dport);
2188}
2189
Ville Syrjälä9197c882014-04-09 13:29:05 +03002190static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2191{
2192 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2193 struct drm_device *dev = encoder->base.dev;
2194 struct drm_i915_private *dev_priv = dev->dev_private;
2195 struct intel_crtc *intel_crtc =
2196 to_intel_crtc(encoder->base.crtc);
2197 enum dpio_channel ch = vlv_dport_to_channel(dport);
2198 enum pipe pipe = intel_crtc->pipe;
2199 u32 val;
2200
2201 mutex_lock(&dev_priv->dpio_lock);
2202
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002203 /* program left/right clock distribution */
2204 if (pipe != PIPE_B) {
2205 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2206 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2207 if (ch == DPIO_CH0)
2208 val |= CHV_BUFLEFTENA1_FORCE;
2209 if (ch == DPIO_CH1)
2210 val |= CHV_BUFRIGHTENA1_FORCE;
2211 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2212 } else {
2213 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2214 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2215 if (ch == DPIO_CH0)
2216 val |= CHV_BUFLEFTENA2_FORCE;
2217 if (ch == DPIO_CH1)
2218 val |= CHV_BUFRIGHTENA2_FORCE;
2219 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2220 }
2221
Ville Syrjälä9197c882014-04-09 13:29:05 +03002222 /* program clock channel usage */
2223 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2224 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2225 if (pipe != PIPE_B)
2226 val &= ~CHV_PCS_USEDCLKCHANNEL;
2227 else
2228 val |= CHV_PCS_USEDCLKCHANNEL;
2229 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2230
2231 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2232 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2233 if (pipe != PIPE_B)
2234 val &= ~CHV_PCS_USEDCLKCHANNEL;
2235 else
2236 val |= CHV_PCS_USEDCLKCHANNEL;
2237 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2238
2239 /*
2240 * This a a bit weird since generally CL
2241 * matches the pipe, but here we need to
2242 * pick the CL based on the port.
2243 */
2244 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2245 if (pipe != PIPE_B)
2246 val &= ~CHV_CMN_USEDCLKCHANNEL;
2247 else
2248 val |= CHV_CMN_USEDCLKCHANNEL;
2249 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2250
2251 mutex_unlock(&dev_priv->dpio_lock);
2252}
2253
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002254/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002255 * Native read with retry for link status and receiver capability reads for
2256 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002257 *
2258 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2259 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002260 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002261static ssize_t
2262intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2263 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002264{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002265 ssize_t ret;
2266 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002267
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002268 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002269 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2270 if (ret == size)
2271 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002272 msleep(1);
2273 }
2274
Jani Nikula9d1a1032014-03-14 16:51:15 +02002275 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002276}
2277
2278/*
2279 * Fetch AUX CH registers 0x202 - 0x207 which contain
2280 * link status information
2281 */
2282static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002283intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002285 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2286 DP_LANE0_1_STATUS,
2287 link_status,
2288 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002289}
2290
Paulo Zanoni11002442014-06-13 18:45:41 -03002291/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002292static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002293intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002294{
Paulo Zanoni30add222012-10-26 19:05:45 -02002295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002296 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002297
Paulo Zanoni9576c272014-06-13 18:45:40 -03002298 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002299 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002300 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002301 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002302 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002303 return DP_TRAIN_VOLTAGE_SWING_1200;
2304 else
2305 return DP_TRAIN_VOLTAGE_SWING_800;
2306}
2307
2308static uint8_t
2309intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2310{
Paulo Zanoni30add222012-10-26 19:05:45 -02002311 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002312 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002313
Paulo Zanoni9576c272014-06-13 18:45:40 -03002314 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002315 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2316 case DP_TRAIN_VOLTAGE_SWING_400:
2317 return DP_TRAIN_PRE_EMPHASIS_9_5;
2318 case DP_TRAIN_VOLTAGE_SWING_600:
2319 return DP_TRAIN_PRE_EMPHASIS_6;
2320 case DP_TRAIN_VOLTAGE_SWING_800:
2321 return DP_TRAIN_PRE_EMPHASIS_3_5;
2322 case DP_TRAIN_VOLTAGE_SWING_1200:
2323 default:
2324 return DP_TRAIN_PRE_EMPHASIS_0;
2325 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002326 } else if (IS_VALLEYVIEW(dev)) {
2327 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2328 case DP_TRAIN_VOLTAGE_SWING_400:
2329 return DP_TRAIN_PRE_EMPHASIS_9_5;
2330 case DP_TRAIN_VOLTAGE_SWING_600:
2331 return DP_TRAIN_PRE_EMPHASIS_6;
2332 case DP_TRAIN_VOLTAGE_SWING_800:
2333 return DP_TRAIN_PRE_EMPHASIS_3_5;
2334 case DP_TRAIN_VOLTAGE_SWING_1200:
2335 default:
2336 return DP_TRAIN_PRE_EMPHASIS_0;
2337 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002338 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002339 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2340 case DP_TRAIN_VOLTAGE_SWING_400:
2341 return DP_TRAIN_PRE_EMPHASIS_6;
2342 case DP_TRAIN_VOLTAGE_SWING_600:
2343 case DP_TRAIN_VOLTAGE_SWING_800:
2344 return DP_TRAIN_PRE_EMPHASIS_3_5;
2345 default:
2346 return DP_TRAIN_PRE_EMPHASIS_0;
2347 }
2348 } else {
2349 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2350 case DP_TRAIN_VOLTAGE_SWING_400:
2351 return DP_TRAIN_PRE_EMPHASIS_6;
2352 case DP_TRAIN_VOLTAGE_SWING_600:
2353 return DP_TRAIN_PRE_EMPHASIS_6;
2354 case DP_TRAIN_VOLTAGE_SWING_800:
2355 return DP_TRAIN_PRE_EMPHASIS_3_5;
2356 case DP_TRAIN_VOLTAGE_SWING_1200:
2357 default:
2358 return DP_TRAIN_PRE_EMPHASIS_0;
2359 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002360 }
2361}
2362
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002363static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2364{
2365 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2366 struct drm_i915_private *dev_priv = dev->dev_private;
2367 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002368 struct intel_crtc *intel_crtc =
2369 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002370 unsigned long demph_reg_value, preemph_reg_value,
2371 uniqtranscale_reg_value;
2372 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002373 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002374 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002375
2376 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2377 case DP_TRAIN_PRE_EMPHASIS_0:
2378 preemph_reg_value = 0x0004000;
2379 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2380 case DP_TRAIN_VOLTAGE_SWING_400:
2381 demph_reg_value = 0x2B405555;
2382 uniqtranscale_reg_value = 0x552AB83A;
2383 break;
2384 case DP_TRAIN_VOLTAGE_SWING_600:
2385 demph_reg_value = 0x2B404040;
2386 uniqtranscale_reg_value = 0x5548B83A;
2387 break;
2388 case DP_TRAIN_VOLTAGE_SWING_800:
2389 demph_reg_value = 0x2B245555;
2390 uniqtranscale_reg_value = 0x5560B83A;
2391 break;
2392 case DP_TRAIN_VOLTAGE_SWING_1200:
2393 demph_reg_value = 0x2B405555;
2394 uniqtranscale_reg_value = 0x5598DA3A;
2395 break;
2396 default:
2397 return 0;
2398 }
2399 break;
2400 case DP_TRAIN_PRE_EMPHASIS_3_5:
2401 preemph_reg_value = 0x0002000;
2402 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2403 case DP_TRAIN_VOLTAGE_SWING_400:
2404 demph_reg_value = 0x2B404040;
2405 uniqtranscale_reg_value = 0x5552B83A;
2406 break;
2407 case DP_TRAIN_VOLTAGE_SWING_600:
2408 demph_reg_value = 0x2B404848;
2409 uniqtranscale_reg_value = 0x5580B83A;
2410 break;
2411 case DP_TRAIN_VOLTAGE_SWING_800:
2412 demph_reg_value = 0x2B404040;
2413 uniqtranscale_reg_value = 0x55ADDA3A;
2414 break;
2415 default:
2416 return 0;
2417 }
2418 break;
2419 case DP_TRAIN_PRE_EMPHASIS_6:
2420 preemph_reg_value = 0x0000000;
2421 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2422 case DP_TRAIN_VOLTAGE_SWING_400:
2423 demph_reg_value = 0x2B305555;
2424 uniqtranscale_reg_value = 0x5570B83A;
2425 break;
2426 case DP_TRAIN_VOLTAGE_SWING_600:
2427 demph_reg_value = 0x2B2B4040;
2428 uniqtranscale_reg_value = 0x55ADDA3A;
2429 break;
2430 default:
2431 return 0;
2432 }
2433 break;
2434 case DP_TRAIN_PRE_EMPHASIS_9_5:
2435 preemph_reg_value = 0x0006000;
2436 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2437 case DP_TRAIN_VOLTAGE_SWING_400:
2438 demph_reg_value = 0x1B405555;
2439 uniqtranscale_reg_value = 0x55ADDA3A;
2440 break;
2441 default:
2442 return 0;
2443 }
2444 break;
2445 default:
2446 return 0;
2447 }
2448
Chris Wilson0980a602013-07-26 19:57:35 +01002449 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002450 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2451 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2452 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002453 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002454 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2455 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2456 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2457 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002458 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002459
2460 return 0;
2461}
2462
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002463static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2464{
2465 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2468 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002469 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002470 uint8_t train_set = intel_dp->train_set[0];
2471 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002472 enum pipe pipe = intel_crtc->pipe;
2473 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002474
2475 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2476 case DP_TRAIN_PRE_EMPHASIS_0:
2477 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2478 case DP_TRAIN_VOLTAGE_SWING_400:
2479 deemph_reg_value = 128;
2480 margin_reg_value = 52;
2481 break;
2482 case DP_TRAIN_VOLTAGE_SWING_600:
2483 deemph_reg_value = 128;
2484 margin_reg_value = 77;
2485 break;
2486 case DP_TRAIN_VOLTAGE_SWING_800:
2487 deemph_reg_value = 128;
2488 margin_reg_value = 102;
2489 break;
2490 case DP_TRAIN_VOLTAGE_SWING_1200:
2491 deemph_reg_value = 128;
2492 margin_reg_value = 154;
2493 /* FIXME extra to set for 1200 */
2494 break;
2495 default:
2496 return 0;
2497 }
2498 break;
2499 case DP_TRAIN_PRE_EMPHASIS_3_5:
2500 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2501 case DP_TRAIN_VOLTAGE_SWING_400:
2502 deemph_reg_value = 85;
2503 margin_reg_value = 78;
2504 break;
2505 case DP_TRAIN_VOLTAGE_SWING_600:
2506 deemph_reg_value = 85;
2507 margin_reg_value = 116;
2508 break;
2509 case DP_TRAIN_VOLTAGE_SWING_800:
2510 deemph_reg_value = 85;
2511 margin_reg_value = 154;
2512 break;
2513 default:
2514 return 0;
2515 }
2516 break;
2517 case DP_TRAIN_PRE_EMPHASIS_6:
2518 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2519 case DP_TRAIN_VOLTAGE_SWING_400:
2520 deemph_reg_value = 64;
2521 margin_reg_value = 104;
2522 break;
2523 case DP_TRAIN_VOLTAGE_SWING_600:
2524 deemph_reg_value = 64;
2525 margin_reg_value = 154;
2526 break;
2527 default:
2528 return 0;
2529 }
2530 break;
2531 case DP_TRAIN_PRE_EMPHASIS_9_5:
2532 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2533 case DP_TRAIN_VOLTAGE_SWING_400:
2534 deemph_reg_value = 43;
2535 margin_reg_value = 154;
2536 break;
2537 default:
2538 return 0;
2539 }
2540 break;
2541 default:
2542 return 0;
2543 }
2544
2545 mutex_lock(&dev_priv->dpio_lock);
2546
2547 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002548 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2549 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2550 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2551
2552 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2553 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2554 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002555
2556 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002557 for (i = 0; i < 4; i++) {
2558 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2559 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2560 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2561 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2562 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002563
2564 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002565 for (i = 0; i < 4; i++) {
2566 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2567 val &= ~DPIO_SWING_MARGIN_MASK;
2568 val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2569 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2570 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002571
2572 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002573 for (i = 0; i < 4; i++) {
2574 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2575 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2576 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2577 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002578
2579 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2580 == DP_TRAIN_PRE_EMPHASIS_0) &&
2581 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2582 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2583
2584 /*
2585 * The document said it needs to set bit 27 for ch0 and bit 26
2586 * for ch1. Might be a typo in the doc.
2587 * For now, for this unique transition scale selection, set bit
2588 * 27 for ch0 and ch1.
2589 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002590 for (i = 0; i < 4; i++) {
2591 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2592 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2593 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2594 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002595
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002596 for (i = 0; i < 4; i++) {
2597 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2598 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2599 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2600 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2601 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002602 }
2603
2604 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002605 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2606 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2607 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2608
2609 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2610 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2611 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002612
2613 /* LRC Bypass */
2614 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2615 val |= DPIO_LRC_BYPASS;
2616 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2617
2618 mutex_unlock(&dev_priv->dpio_lock);
2619
2620 return 0;
2621}
2622
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002623static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002624intel_get_adjust_train(struct intel_dp *intel_dp,
2625 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002626{
2627 uint8_t v = 0;
2628 uint8_t p = 0;
2629 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002630 uint8_t voltage_max;
2631 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002632
Jesse Barnes33a34e42010-09-08 12:42:02 -07002633 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002634 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2635 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002636
2637 if (this_v > v)
2638 v = this_v;
2639 if (this_p > p)
2640 p = this_p;
2641 }
2642
Keith Packard1a2eb462011-11-16 16:26:07 -08002643 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002644 if (v >= voltage_max)
2645 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646
Keith Packard1a2eb462011-11-16 16:26:07 -08002647 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2648 if (p >= preemph_max)
2649 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650
2651 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002652 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002653}
2654
2655static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002656intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002657{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002658 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002659
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002660 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002661 case DP_TRAIN_VOLTAGE_SWING_400:
2662 default:
2663 signal_levels |= DP_VOLTAGE_0_4;
2664 break;
2665 case DP_TRAIN_VOLTAGE_SWING_600:
2666 signal_levels |= DP_VOLTAGE_0_6;
2667 break;
2668 case DP_TRAIN_VOLTAGE_SWING_800:
2669 signal_levels |= DP_VOLTAGE_0_8;
2670 break;
2671 case DP_TRAIN_VOLTAGE_SWING_1200:
2672 signal_levels |= DP_VOLTAGE_1_2;
2673 break;
2674 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002675 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002676 case DP_TRAIN_PRE_EMPHASIS_0:
2677 default:
2678 signal_levels |= DP_PRE_EMPHASIS_0;
2679 break;
2680 case DP_TRAIN_PRE_EMPHASIS_3_5:
2681 signal_levels |= DP_PRE_EMPHASIS_3_5;
2682 break;
2683 case DP_TRAIN_PRE_EMPHASIS_6:
2684 signal_levels |= DP_PRE_EMPHASIS_6;
2685 break;
2686 case DP_TRAIN_PRE_EMPHASIS_9_5:
2687 signal_levels |= DP_PRE_EMPHASIS_9_5;
2688 break;
2689 }
2690 return signal_levels;
2691}
2692
Zhenyu Wange3421a12010-04-08 09:43:27 +08002693/* Gen6's DP voltage swing and pre-emphasis control */
2694static uint32_t
2695intel_gen6_edp_signal_levels(uint8_t train_set)
2696{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002697 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2698 DP_TRAIN_PRE_EMPHASIS_MASK);
2699 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002700 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002701 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2702 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2703 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2704 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002705 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002706 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2707 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002708 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002709 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2710 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002711 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002712 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2713 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002714 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002715 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2716 "0x%x\n", signal_levels);
2717 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002718 }
2719}
2720
Keith Packard1a2eb462011-11-16 16:26:07 -08002721/* Gen7's DP voltage swing and pre-emphasis control */
2722static uint32_t
2723intel_gen7_edp_signal_levels(uint8_t train_set)
2724{
2725 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2726 DP_TRAIN_PRE_EMPHASIS_MASK);
2727 switch (signal_levels) {
2728 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2729 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2730 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2731 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2732 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2733 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2734
2735 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2736 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2737 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2738 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2739
2740 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2741 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2742 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2743 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2744
2745 default:
2746 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2747 "0x%x\n", signal_levels);
2748 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2749 }
2750}
2751
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002752/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2753static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002754intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002755{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002756 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2757 DP_TRAIN_PRE_EMPHASIS_MASK);
2758 switch (signal_levels) {
2759 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2760 return DDI_BUF_EMP_400MV_0DB_HSW;
2761 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2762 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2763 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2764 return DDI_BUF_EMP_400MV_6DB_HSW;
2765 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2766 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002767
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002768 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2769 return DDI_BUF_EMP_600MV_0DB_HSW;
2770 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2771 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2772 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2773 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002774
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002775 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2776 return DDI_BUF_EMP_800MV_0DB_HSW;
2777 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2778 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2779 default:
2780 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2781 "0x%x\n", signal_levels);
2782 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002784}
2785
Paulo Zanonif0a34242012-12-06 16:51:50 -02002786/* Properly updates "DP" with the correct signal levels. */
2787static void
2788intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2789{
2790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002791 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002792 struct drm_device *dev = intel_dig_port->base.base.dev;
2793 uint32_t signal_levels, mask;
2794 uint8_t train_set = intel_dp->train_set[0];
2795
Paulo Zanoni9576c272014-06-13 18:45:40 -03002796 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002797 signal_levels = intel_hsw_signal_levels(train_set);
2798 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002799 } else if (IS_CHERRYVIEW(dev)) {
2800 signal_levels = intel_chv_signal_levels(intel_dp);
2801 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002802 } else if (IS_VALLEYVIEW(dev)) {
2803 signal_levels = intel_vlv_signal_levels(intel_dp);
2804 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002805 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002806 signal_levels = intel_gen7_edp_signal_levels(train_set);
2807 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002808 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002809 signal_levels = intel_gen6_edp_signal_levels(train_set);
2810 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2811 } else {
2812 signal_levels = intel_gen4_signal_levels(train_set);
2813 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2814 }
2815
2816 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2817
2818 *DP = (*DP & ~mask) | signal_levels;
2819}
2820
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002821static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002822intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002823 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002824 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002825{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002826 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2827 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002828 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002829 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002830 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2831 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002832
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002833 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002834 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002835
2836 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2837 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2838 else
2839 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2840
2841 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2842 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2843 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002844 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2845
2846 break;
2847 case DP_TRAINING_PATTERN_1:
2848 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2849 break;
2850 case DP_TRAINING_PATTERN_2:
2851 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2852 break;
2853 case DP_TRAINING_PATTERN_3:
2854 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2855 break;
2856 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002857 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002858
Imre Deakbc7d38a2013-05-16 14:40:36 +03002859 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002860 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002861
2862 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2863 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002864 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002865 break;
2866 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002867 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002868 break;
2869 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002870 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002871 break;
2872 case DP_TRAINING_PATTERN_3:
2873 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002874 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002875 break;
2876 }
2877
2878 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002879 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002880
2881 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2882 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002883 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002884 break;
2885 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002886 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002887 break;
2888 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002889 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002890 break;
2891 case DP_TRAINING_PATTERN_3:
2892 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002893 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002894 break;
2895 }
2896 }
2897
Jani Nikula70aff662013-09-27 15:10:44 +03002898 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002899 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002900
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002901 buf[0] = dp_train_pat;
2902 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002903 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002904 /* don't write DP_TRAINING_LANEx_SET on disable */
2905 len = 1;
2906 } else {
2907 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2908 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2909 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002910 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002911
Jani Nikula9d1a1032014-03-14 16:51:15 +02002912 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2913 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002914
2915 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916}
2917
Jani Nikula70aff662013-09-27 15:10:44 +03002918static bool
2919intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2920 uint8_t dp_train_pat)
2921{
Jani Nikula953d22e2013-10-04 15:08:47 +03002922 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002923 intel_dp_set_signal_levels(intel_dp, DP);
2924 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2925}
2926
2927static bool
2928intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002929 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002930{
2931 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2932 struct drm_device *dev = intel_dig_port->base.base.dev;
2933 struct drm_i915_private *dev_priv = dev->dev_private;
2934 int ret;
2935
2936 intel_get_adjust_train(intel_dp, link_status);
2937 intel_dp_set_signal_levels(intel_dp, DP);
2938
2939 I915_WRITE(intel_dp->output_reg, *DP);
2940 POSTING_READ(intel_dp->output_reg);
2941
Jani Nikula9d1a1032014-03-14 16:51:15 +02002942 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2943 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002944
2945 return ret == intel_dp->lane_count;
2946}
2947
Imre Deak3ab9c632013-05-03 12:57:41 +03002948static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2949{
2950 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2951 struct drm_device *dev = intel_dig_port->base.base.dev;
2952 struct drm_i915_private *dev_priv = dev->dev_private;
2953 enum port port = intel_dig_port->port;
2954 uint32_t val;
2955
2956 if (!HAS_DDI(dev))
2957 return;
2958
2959 val = I915_READ(DP_TP_CTL(port));
2960 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2961 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2962 I915_WRITE(DP_TP_CTL(port), val);
2963
2964 /*
2965 * On PORT_A we can have only eDP in SST mode. There the only reason
2966 * we need to set idle transmission mode is to work around a HW issue
2967 * where we enable the pipe while not in idle link-training mode.
2968 * In this case there is requirement to wait for a minimum number of
2969 * idle patterns to be sent.
2970 */
2971 if (port == PORT_A)
2972 return;
2973
2974 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2975 1))
2976 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2977}
2978
Jesse Barnes33a34e42010-09-08 12:42:02 -07002979/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002980void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002981intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002982{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002983 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002984 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002985 int i;
2986 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002987 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002988 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002989 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002990
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002991 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002992 intel_ddi_prepare_link_retrain(encoder);
2993
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002994 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002995 link_config[0] = intel_dp->link_bw;
2996 link_config[1] = intel_dp->lane_count;
2997 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2998 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002999 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003000
3001 link_config[0] = 0;
3002 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003003 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003004
3005 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003006
Jani Nikula70aff662013-09-27 15:10:44 +03003007 /* clock recovery */
3008 if (!intel_dp_reset_link_train(intel_dp, &DP,
3009 DP_TRAINING_PATTERN_1 |
3010 DP_LINK_SCRAMBLING_DISABLE)) {
3011 DRM_ERROR("failed to enable link training\n");
3012 return;
3013 }
3014
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003016 voltage_tries = 0;
3017 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003019 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003020
Daniel Vettera7c96552012-10-18 10:15:30 +02003021 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003022 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3023 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003024 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003025 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003026
Daniel Vetter01916272012-10-18 10:15:25 +02003027 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003028 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003029 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003030 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003031
3032 /* Check to see if we've tried the max voltage */
3033 for (i = 0; i < intel_dp->lane_count; i++)
3034 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3035 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003036 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003037 ++loop_tries;
3038 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003039 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003040 break;
3041 }
Jani Nikula70aff662013-09-27 15:10:44 +03003042 intel_dp_reset_link_train(intel_dp, &DP,
3043 DP_TRAINING_PATTERN_1 |
3044 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003045 voltage_tries = 0;
3046 continue;
3047 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003048
3049 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003050 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003051 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003052 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003053 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003054 break;
3055 }
3056 } else
3057 voltage_tries = 0;
3058 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003059
Jani Nikula70aff662013-09-27 15:10:44 +03003060 /* Update training set as requested by target */
3061 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3062 DRM_ERROR("failed to update link training\n");
3063 break;
3064 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003065 }
3066
Jesse Barnes33a34e42010-09-08 12:42:02 -07003067 intel_dp->DP = DP;
3068}
3069
Paulo Zanonic19b0662012-10-15 15:51:41 -03003070void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003071intel_dp_complete_link_train(struct intel_dp *intel_dp)
3072{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003073 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003074 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003075 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003076 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3077
3078 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3079 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3080 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003081
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003082 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003083 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003084 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003085 DP_LINK_SCRAMBLING_DISABLE)) {
3086 DRM_ERROR("failed to start channel equalization\n");
3087 return;
3088 }
3089
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003090 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003091 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092 channel_eq = false;
3093 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003094 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003095
Jesse Barnes37f80972011-01-05 14:45:24 -08003096 if (cr_tries > 5) {
3097 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003098 break;
3099 }
3100
Daniel Vettera7c96552012-10-18 10:15:30 +02003101 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003102 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3103 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003105 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003106
Jesse Barnes37f80972011-01-05 14:45:24 -08003107 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003108 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003109 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003110 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003111 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003112 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003113 cr_tries++;
3114 continue;
3115 }
3116
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003117 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003118 channel_eq = true;
3119 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003120 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003121
Jesse Barnes37f80972011-01-05 14:45:24 -08003122 /* Try 5 times, then try clock recovery if that fails */
3123 if (tries > 5) {
3124 intel_dp_link_down(intel_dp);
3125 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003126 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003127 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003128 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003129 tries = 0;
3130 cr_tries++;
3131 continue;
3132 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003133
Jani Nikula70aff662013-09-27 15:10:44 +03003134 /* Update training set as requested by target */
3135 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3136 DRM_ERROR("failed to update link training\n");
3137 break;
3138 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003139 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003140 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003141
Imre Deak3ab9c632013-05-03 12:57:41 +03003142 intel_dp_set_idle_link_train(intel_dp);
3143
3144 intel_dp->DP = DP;
3145
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003146 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003147 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003148
Imre Deak3ab9c632013-05-03 12:57:41 +03003149}
3150
3151void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3152{
Jani Nikula70aff662013-09-27 15:10:44 +03003153 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003154 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003155}
3156
3157static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003158intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003159{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003160 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003161 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003162 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003164 struct intel_crtc *intel_crtc =
3165 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003166 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003167
Daniel Vetterbc76e322014-05-20 22:46:50 +02003168 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003169 return;
3170
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003171 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003172 return;
3173
Zhao Yakui28c97732009-10-09 11:39:41 +08003174 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003175
Imre Deakbc7d38a2013-05-16 14:40:36 +03003176 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003177 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003178 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003179 } else {
3180 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003181 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003182 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003183 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003184
Daniel Vetter493a7082012-05-30 12:31:56 +02003185 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003186 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003187 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003188
Eric Anholt5bddd172010-11-18 09:32:59 +08003189 /* Hardware workaround: leaving our transcoder select
3190 * set to transcoder B while it's off will prevent the
3191 * corresponding HDMI output on transcoder A.
3192 *
3193 * Combine this with another hardware workaround:
3194 * transcoder select bit can only be cleared while the
3195 * port is enabled.
3196 */
3197 DP &= ~DP_PIPEB_SELECT;
3198 I915_WRITE(intel_dp->output_reg, DP);
3199
3200 /* Changes to enable or select take place the vblank
3201 * after being written.
3202 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003203 if (WARN_ON(crtc == NULL)) {
3204 /* We should never try to disable a port without a crtc
3205 * attached. For paranoia keep the code around for a
3206 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003207 POSTING_READ(intel_dp->output_reg);
3208 msleep(50);
3209 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003210 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003211 }
3212
Wu Fengguang832afda2011-12-09 20:42:21 +08003213 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003214 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3215 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003216 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003217}
3218
Keith Packard26d61aa2011-07-25 20:01:09 -07003219static bool
3220intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003221{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003222 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3223 struct drm_device *dev = dig_port->base.base.dev;
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225
Damien Lespiau577c7a52012-12-13 16:09:02 +00003226 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3227
Jani Nikula9d1a1032014-03-14 16:51:15 +02003228 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3229 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003230 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003231
Damien Lespiau577c7a52012-12-13 16:09:02 +00003232 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3233 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3234 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3235
Adam Jacksonedb39242012-09-18 10:58:49 -04003236 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3237 return false; /* DPCD not present */
3238
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003239 /* Check if the panel supports PSR */
3240 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003241 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003242 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3243 intel_dp->psr_dpcd,
3244 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003245 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3246 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003247 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003248 }
Jani Nikula50003932013-09-20 16:42:17 +03003249 }
3250
Todd Previte06ea66b2014-01-20 10:19:39 -07003251 /* Training Pattern 3 support */
3252 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3253 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3254 intel_dp->use_tps3 = true;
3255 DRM_DEBUG_KMS("Displayport TPS3 supported");
3256 } else
3257 intel_dp->use_tps3 = false;
3258
Adam Jacksonedb39242012-09-18 10:58:49 -04003259 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3260 DP_DWN_STRM_PORT_PRESENT))
3261 return true; /* native DP sink */
3262
3263 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3264 return true; /* no per-port downstream info */
3265
Jani Nikula9d1a1032014-03-14 16:51:15 +02003266 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3267 intel_dp->downstream_ports,
3268 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003269 return false; /* downstream port status fetch failed */
3270
3271 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003272}
3273
Adam Jackson0d198322012-05-14 16:05:47 -04003274static void
3275intel_dp_probe_oui(struct intel_dp *intel_dp)
3276{
3277 u8 buf[3];
3278
3279 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3280 return;
3281
Jani Nikula24f3e092014-03-17 16:43:36 +02003282 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003283
Jani Nikula9d1a1032014-03-14 16:51:15 +02003284 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003285 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3286 buf[0], buf[1], buf[2]);
3287
Jani Nikula9d1a1032014-03-14 16:51:15 +02003288 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003289 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3290 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003291
Daniel Vetter4be73782014-01-17 14:39:48 +01003292 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003293}
3294
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003295int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3296{
3297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3298 struct drm_device *dev = intel_dig_port->base.base.dev;
3299 struct intel_crtc *intel_crtc =
3300 to_intel_crtc(intel_dig_port->base.base.crtc);
3301 u8 buf[1];
3302
Jani Nikula9d1a1032014-03-14 16:51:15 +02003303 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003304 return -EAGAIN;
3305
3306 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3307 return -ENOTTY;
3308
Jani Nikula9d1a1032014-03-14 16:51:15 +02003309 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3310 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003311 return -EAGAIN;
3312
3313 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3314 intel_wait_for_vblank(dev, intel_crtc->pipe);
3315 intel_wait_for_vblank(dev, intel_crtc->pipe);
3316
Jani Nikula9d1a1032014-03-14 16:51:15 +02003317 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003318 return -EAGAIN;
3319
Jani Nikula9d1a1032014-03-14 16:51:15 +02003320 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003321 return 0;
3322}
3323
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003324static bool
3325intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3326{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003327 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3328 DP_DEVICE_SERVICE_IRQ_VECTOR,
3329 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003330}
3331
3332static void
3333intel_dp_handle_test_request(struct intel_dp *intel_dp)
3334{
3335 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003336 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003337}
3338
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003339/*
3340 * According to DP spec
3341 * 5.1.2:
3342 * 1. Read DPCD
3343 * 2. Configure link according to Receiver Capabilities
3344 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3345 * 4. Check link status on receipt of hot-plug interrupt
3346 */
3347
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003348void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003349intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003351 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003352 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003353 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003354
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003355 /* FIXME: This access isn't protected by any locks. */
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003356 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003357 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003358
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003359 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003360 return;
3361
Keith Packard92fd8fd2011-07-25 19:50:10 -07003362 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003363 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364 return;
3365 }
3366
Keith Packard92fd8fd2011-07-25 19:50:10 -07003367 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003368 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003369 return;
3370 }
3371
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003372 /* Try to read the source of the interrupt */
3373 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3374 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3375 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003376 drm_dp_dpcd_writeb(&intel_dp->aux,
3377 DP_DEVICE_SERVICE_IRQ_VECTOR,
3378 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003379
3380 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3381 intel_dp_handle_test_request(intel_dp);
3382 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3383 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3384 }
3385
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003386 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003387 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003388 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003389 intel_dp_start_link_train(intel_dp);
3390 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003391 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003392 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003393}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003394
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003395/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003396static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003397intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003398{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003399 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003400 uint8_t type;
3401
3402 if (!intel_dp_get_dpcd(intel_dp))
3403 return connector_status_disconnected;
3404
3405 /* if there's no downstream port, we're done */
3406 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003407 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003408
3409 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003410 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3411 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003412 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003413
3414 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3415 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003416 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003417
Adam Jackson23235172012-09-20 16:42:45 -04003418 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3419 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003420 }
3421
3422 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003423 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003424 return connector_status_connected;
3425
3426 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003427 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3428 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3429 if (type == DP_DS_PORT_TYPE_VGA ||
3430 type == DP_DS_PORT_TYPE_NON_EDID)
3431 return connector_status_unknown;
3432 } else {
3433 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3434 DP_DWN_STRM_PORT_TYPE_MASK;
3435 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3436 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3437 return connector_status_unknown;
3438 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003439
3440 /* Anything else is out of spec, warn and ignore */
3441 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003442 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003443}
3444
3445static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003446ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003447{
Paulo Zanoni30add222012-10-26 19:05:45 -02003448 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003449 struct drm_i915_private *dev_priv = dev->dev_private;
3450 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003451 enum drm_connector_status status;
3452
Chris Wilsonfe16d942011-02-12 10:29:38 +00003453 /* Can't disconnect eDP, but you can close the lid... */
3454 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003455 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003456 if (status == connector_status_unknown)
3457 status = connector_status_connected;
3458 return status;
3459 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003460
Damien Lespiau1b469632012-12-13 16:09:01 +00003461 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3462 return connector_status_disconnected;
3463
Keith Packard26d61aa2011-07-25 20:01:09 -07003464 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003465}
3466
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003467static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003468g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003469{
Paulo Zanoni30add222012-10-26 19:05:45 -02003470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003471 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003472 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003473 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003474
Jesse Barnes35aad752013-03-01 13:14:31 -08003475 /* Can't disconnect eDP, but you can close the lid... */
3476 if (is_edp(intel_dp)) {
3477 enum drm_connector_status status;
3478
3479 status = intel_panel_detect(dev);
3480 if (status == connector_status_unknown)
3481 status = connector_status_connected;
3482 return status;
3483 }
3484
Todd Previte232a6ee2014-01-23 00:13:41 -07003485 if (IS_VALLEYVIEW(dev)) {
3486 switch (intel_dig_port->port) {
3487 case PORT_B:
3488 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3489 break;
3490 case PORT_C:
3491 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3492 break;
3493 case PORT_D:
3494 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3495 break;
3496 default:
3497 return connector_status_unknown;
3498 }
3499 } else {
3500 switch (intel_dig_port->port) {
3501 case PORT_B:
3502 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3503 break;
3504 case PORT_C:
3505 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3506 break;
3507 case PORT_D:
3508 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3509 break;
3510 default:
3511 return connector_status_unknown;
3512 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513 }
3514
Chris Wilson10f76a32012-05-11 18:01:32 +01003515 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003516 return connector_status_disconnected;
3517
Keith Packard26d61aa2011-07-25 20:01:09 -07003518 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003519}
3520
Keith Packard8c241fe2011-09-28 16:38:44 -07003521static struct edid *
3522intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3523{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003524 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003525
Jani Nikula9cd300e2012-10-19 14:51:52 +03003526 /* use cached edid if we have one */
3527 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003528 /* invalid edid */
3529 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003530 return NULL;
3531
Jani Nikula55e9ede2013-10-01 10:38:54 +03003532 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003533 }
3534
Jani Nikula9cd300e2012-10-19 14:51:52 +03003535 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003536}
3537
3538static int
3539intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3540{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003541 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003542
Jani Nikula9cd300e2012-10-19 14:51:52 +03003543 /* use cached edid if we have one */
3544 if (intel_connector->edid) {
3545 /* invalid edid */
3546 if (IS_ERR(intel_connector->edid))
3547 return 0;
3548
3549 return intel_connector_update_modes(connector,
3550 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003551 }
3552
Jani Nikula9cd300e2012-10-19 14:51:52 +03003553 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003554}
3555
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003556static enum drm_connector_status
3557intel_dp_detect(struct drm_connector *connector, bool force)
3558{
3559 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003560 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3561 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003562 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003563 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003564 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003565 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003566 struct edid *edid = NULL;
3567
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003568 intel_runtime_pm_get(dev_priv);
3569
Imre Deak671dedd2014-03-05 16:20:53 +02003570 power_domain = intel_display_port_power_domain(intel_encoder);
3571 intel_display_power_get(dev_priv, power_domain);
3572
Chris Wilson164c8592013-07-20 20:27:08 +01003573 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003574 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003575
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003576 intel_dp->has_audio = false;
3577
3578 if (HAS_PCH_SPLIT(dev))
3579 status = ironlake_dp_detect(intel_dp);
3580 else
3581 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003582
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003583 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003584 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003585
Adam Jackson0d198322012-05-14 16:05:47 -04003586 intel_dp_probe_oui(intel_dp);
3587
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003588 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3589 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003590 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003591 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003592 if (edid) {
3593 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003594 kfree(edid);
3595 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003596 }
3597
Paulo Zanonid63885d2012-10-26 19:05:49 -02003598 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3599 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003600 status = connector_status_connected;
3601
3602out:
Imre Deak671dedd2014-03-05 16:20:53 +02003603 intel_display_power_put(dev_priv, power_domain);
3604
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003605 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003606
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003607 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003608}
3609
3610static int intel_dp_get_modes(struct drm_connector *connector)
3611{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003612 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003613 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3614 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003615 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003616 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003617 struct drm_i915_private *dev_priv = dev->dev_private;
3618 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003619 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003620
3621 /* We should parse the EDID data and find out if it has an audio sink
3622 */
3623
Imre Deak671dedd2014-03-05 16:20:53 +02003624 power_domain = intel_display_port_power_domain(intel_encoder);
3625 intel_display_power_get(dev_priv, power_domain);
3626
Jani Nikula0b998362014-03-14 16:51:17 +02003627 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003628 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003629 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003630 return ret;
3631
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003632 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003633 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003634 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003635 mode = drm_mode_duplicate(dev,
3636 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003637 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003638 drm_mode_probed_add(connector, mode);
3639 return 1;
3640 }
3641 }
3642 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643}
3644
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003645static bool
3646intel_dp_detect_audio(struct drm_connector *connector)
3647{
3648 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003649 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3650 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3651 struct drm_device *dev = connector->dev;
3652 struct drm_i915_private *dev_priv = dev->dev_private;
3653 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003654 struct edid *edid;
3655 bool has_audio = false;
3656
Imre Deak671dedd2014-03-05 16:20:53 +02003657 power_domain = intel_display_port_power_domain(intel_encoder);
3658 intel_display_power_get(dev_priv, power_domain);
3659
Jani Nikula0b998362014-03-14 16:51:17 +02003660 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003661 if (edid) {
3662 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003663 kfree(edid);
3664 }
3665
Imre Deak671dedd2014-03-05 16:20:53 +02003666 intel_display_power_put(dev_priv, power_domain);
3667
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003668 return has_audio;
3669}
3670
Chris Wilsonf6849602010-09-19 09:29:33 +01003671static int
3672intel_dp_set_property(struct drm_connector *connector,
3673 struct drm_property *property,
3674 uint64_t val)
3675{
Chris Wilsone953fd72011-02-21 22:23:52 +00003676 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003677 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003678 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3679 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003680 int ret;
3681
Rob Clark662595d2012-10-11 20:36:04 -05003682 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003683 if (ret)
3684 return ret;
3685
Chris Wilson3f43c482011-05-12 22:17:24 +01003686 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003687 int i = val;
3688 bool has_audio;
3689
3690 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003691 return 0;
3692
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003693 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003694
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003695 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003696 has_audio = intel_dp_detect_audio(connector);
3697 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003698 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003699
3700 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003701 return 0;
3702
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003703 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003704 goto done;
3705 }
3706
Chris Wilsone953fd72011-02-21 22:23:52 +00003707 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003708 bool old_auto = intel_dp->color_range_auto;
3709 uint32_t old_range = intel_dp->color_range;
3710
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003711 switch (val) {
3712 case INTEL_BROADCAST_RGB_AUTO:
3713 intel_dp->color_range_auto = true;
3714 break;
3715 case INTEL_BROADCAST_RGB_FULL:
3716 intel_dp->color_range_auto = false;
3717 intel_dp->color_range = 0;
3718 break;
3719 case INTEL_BROADCAST_RGB_LIMITED:
3720 intel_dp->color_range_auto = false;
3721 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3722 break;
3723 default:
3724 return -EINVAL;
3725 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003726
3727 if (old_auto == intel_dp->color_range_auto &&
3728 old_range == intel_dp->color_range)
3729 return 0;
3730
Chris Wilsone953fd72011-02-21 22:23:52 +00003731 goto done;
3732 }
3733
Yuly Novikov53b41832012-10-26 12:04:00 +03003734 if (is_edp(intel_dp) &&
3735 property == connector->dev->mode_config.scaling_mode_property) {
3736 if (val == DRM_MODE_SCALE_NONE) {
3737 DRM_DEBUG_KMS("no scaling not supported\n");
3738 return -EINVAL;
3739 }
3740
3741 if (intel_connector->panel.fitting_mode == val) {
3742 /* the eDP scaling property is not changed */
3743 return 0;
3744 }
3745 intel_connector->panel.fitting_mode = val;
3746
3747 goto done;
3748 }
3749
Chris Wilsonf6849602010-09-19 09:29:33 +01003750 return -EINVAL;
3751
3752done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003753 if (intel_encoder->base.crtc)
3754 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003755
3756 return 0;
3757}
3758
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003760intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003761{
Jani Nikula1d508702012-10-19 14:51:49 +03003762 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003763
Jani Nikula9cd300e2012-10-19 14:51:52 +03003764 if (!IS_ERR_OR_NULL(intel_connector->edid))
3765 kfree(intel_connector->edid);
3766
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003767 /* Can't call is_edp() since the encoder may have been destroyed
3768 * already. */
3769 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003770 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003771
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003772 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003773 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003774}
3775
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003776void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003777{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003778 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3779 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003780 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003781
Dave Airlie4f71d0c2014-06-04 16:02:28 +10003782 drm_dp_aux_unregister(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003783 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003784 if (is_edp(intel_dp)) {
3785 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05003786 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01003787 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05003788 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003789 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003790 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003791}
3792
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003794 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795 .detect = intel_dp_detect,
3796 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003797 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003798 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003799};
3800
3801static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3802 .get_modes = intel_dp_get_modes,
3803 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003804 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003805};
3806
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003808 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003809};
3810
Chris Wilson995b67622010-08-20 13:23:26 +01003811static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003812intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003813{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003814 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003815
Jesse Barnes885a5012011-07-07 11:11:01 -07003816 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003817}
3818
Dave Airlie13cf5502014-06-18 11:29:35 +10003819bool
3820intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
3821{
3822 struct intel_dp *intel_dp = &intel_dig_port->dp;
3823
3824 if (long_hpd)
3825 return true;
3826
3827 /*
3828 * we'll check the link status via the normal hot plug path later -
3829 * but for short hpds we should check it now
3830 */
3831 intel_dp_check_link_status(intel_dp);
3832 return false;
3833}
3834
Zhenyu Wange3421a12010-04-08 09:43:27 +08003835/* Return which DP Port should be selected for Transcoder DP control */
3836int
Akshay Joshi0206e352011-08-16 15:34:10 -04003837intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003838{
3839 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003840 struct intel_encoder *intel_encoder;
3841 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003842
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003843 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3844 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003845
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003846 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3847 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003848 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003849 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003850
Zhenyu Wange3421a12010-04-08 09:43:27 +08003851 return -1;
3852}
3853
Zhao Yakui36e83a12010-06-12 14:32:21 +08003854/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003855bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003856{
3857 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003858 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003859 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003860 static const short port_mapping[] = {
3861 [PORT_B] = PORT_IDPB,
3862 [PORT_C] = PORT_IDPC,
3863 [PORT_D] = PORT_IDPD,
3864 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003865
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003866 if (port == PORT_A)
3867 return true;
3868
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003869 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003870 return false;
3871
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003872 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3873 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003874
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003875 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003876 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3877 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003878 return true;
3879 }
3880 return false;
3881}
3882
Chris Wilsonf6849602010-09-19 09:29:33 +01003883static void
3884intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3885{
Yuly Novikov53b41832012-10-26 12:04:00 +03003886 struct intel_connector *intel_connector = to_intel_connector(connector);
3887
Chris Wilson3f43c482011-05-12 22:17:24 +01003888 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003889 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003890 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003891
3892 if (is_edp(intel_dp)) {
3893 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003894 drm_object_attach_property(
3895 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003896 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003897 DRM_MODE_SCALE_ASPECT);
3898 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003899 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003900}
3901
Imre Deakdada1a92014-01-29 13:25:41 +02003902static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3903{
3904 intel_dp->last_power_cycle = jiffies;
3905 intel_dp->last_power_on = jiffies;
3906 intel_dp->last_backlight_off = jiffies;
3907}
3908
Daniel Vetter67a54562012-10-20 20:57:45 +02003909static void
3910intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003911 struct intel_dp *intel_dp,
3912 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003913{
3914 struct drm_i915_private *dev_priv = dev->dev_private;
3915 struct edp_power_seq cur, vbt, spec, final;
3916 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003917 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003918
3919 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003920 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003921 pp_on_reg = PCH_PP_ON_DELAYS;
3922 pp_off_reg = PCH_PP_OFF_DELAYS;
3923 pp_div_reg = PCH_PP_DIVISOR;
3924 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003925 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3926
3927 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3928 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3929 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3930 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003931 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003932
3933 /* Workaround: Need to write PP_CONTROL with the unlock key as
3934 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003935 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003936 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003937
Jesse Barnes453c5422013-03-28 09:55:41 -07003938 pp_on = I915_READ(pp_on_reg);
3939 pp_off = I915_READ(pp_off_reg);
3940 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003941
3942 /* Pull timing values out of registers */
3943 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3944 PANEL_POWER_UP_DELAY_SHIFT;
3945
3946 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3947 PANEL_LIGHT_ON_DELAY_SHIFT;
3948
3949 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3950 PANEL_LIGHT_OFF_DELAY_SHIFT;
3951
3952 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3953 PANEL_POWER_DOWN_DELAY_SHIFT;
3954
3955 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3956 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3957
3958 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3959 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3960
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003961 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003962
3963 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3964 * our hw here, which are all in 100usec. */
3965 spec.t1_t3 = 210 * 10;
3966 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3967 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3968 spec.t10 = 500 * 10;
3969 /* This one is special and actually in units of 100ms, but zero
3970 * based in the hw (so we need to add 100 ms). But the sw vbt
3971 * table multiplies it with 1000 to make it in units of 100usec,
3972 * too. */
3973 spec.t11_t12 = (510 + 100) * 10;
3974
3975 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3976 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3977
3978 /* Use the max of the register settings and vbt. If both are
3979 * unset, fall back to the spec limits. */
3980#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3981 spec.field : \
3982 max(cur.field, vbt.field))
3983 assign_final(t1_t3);
3984 assign_final(t8);
3985 assign_final(t9);
3986 assign_final(t10);
3987 assign_final(t11_t12);
3988#undef assign_final
3989
3990#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3991 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3992 intel_dp->backlight_on_delay = get_delay(t8);
3993 intel_dp->backlight_off_delay = get_delay(t9);
3994 intel_dp->panel_power_down_delay = get_delay(t10);
3995 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3996#undef get_delay
3997
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003998 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3999 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4000 intel_dp->panel_power_cycle_delay);
4001
4002 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4003 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4004
4005 if (out)
4006 *out = final;
4007}
4008
4009static void
4010intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4011 struct intel_dp *intel_dp,
4012 struct edp_power_seq *seq)
4013{
4014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004015 u32 pp_on, pp_off, pp_div, port_sel = 0;
4016 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4017 int pp_on_reg, pp_off_reg, pp_div_reg;
4018
4019 if (HAS_PCH_SPLIT(dev)) {
4020 pp_on_reg = PCH_PP_ON_DELAYS;
4021 pp_off_reg = PCH_PP_OFF_DELAYS;
4022 pp_div_reg = PCH_PP_DIVISOR;
4023 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004024 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4025
4026 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4027 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4028 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004029 }
4030
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004031 /*
4032 * And finally store the new values in the power sequencer. The
4033 * backlight delays are set to 1 because we do manual waits on them. For
4034 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4035 * we'll end up waiting for the backlight off delay twice: once when we
4036 * do the manual sleep, and once when we disable the panel and wait for
4037 * the PP_STATUS bit to become zero.
4038 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004039 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004040 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4041 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004042 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004043 /* Compute the divisor for the pp clock, simply match the Bspec
4044 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004045 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004046 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004047 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4048
4049 /* Haswell doesn't have any port selection bits for the panel
4050 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004051 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004052 if (dp_to_dig_port(intel_dp)->port == PORT_B)
4053 port_sel = PANEL_PORT_SELECT_DPB_VLV;
4054 else
4055 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03004056 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4057 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004058 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004059 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004060 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004061 }
4062
Jesse Barnes453c5422013-03-28 09:55:41 -07004063 pp_on |= port_sel;
4064
4065 I915_WRITE(pp_on_reg, pp_on);
4066 I915_WRITE(pp_off_reg, pp_off);
4067 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004068
Daniel Vetter67a54562012-10-20 20:57:45 +02004069 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004070 I915_READ(pp_on_reg),
4071 I915_READ(pp_off_reg),
4072 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004073}
4074
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304075void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4076{
4077 struct drm_i915_private *dev_priv = dev->dev_private;
4078 struct intel_encoder *encoder;
4079 struct intel_dp *intel_dp = NULL;
4080 struct intel_crtc_config *config = NULL;
4081 struct intel_crtc *intel_crtc = NULL;
4082 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4083 u32 reg, val;
4084 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4085
4086 if (refresh_rate <= 0) {
4087 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4088 return;
4089 }
4090
4091 if (intel_connector == NULL) {
4092 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4093 return;
4094 }
4095
4096 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4097 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4098 return;
4099 }
4100
4101 encoder = intel_attached_encoder(&intel_connector->base);
4102 intel_dp = enc_to_intel_dp(&encoder->base);
4103 intel_crtc = encoder->new_crtc;
4104
4105 if (!intel_crtc) {
4106 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4107 return;
4108 }
4109
4110 config = &intel_crtc->config;
4111
4112 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4113 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4114 return;
4115 }
4116
4117 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4118 index = DRRS_LOW_RR;
4119
4120 if (index == intel_dp->drrs_state.refresh_rate_type) {
4121 DRM_DEBUG_KMS(
4122 "DRRS requested for previously set RR...ignoring\n");
4123 return;
4124 }
4125
4126 if (!intel_crtc->active) {
4127 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4128 return;
4129 }
4130
4131 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4132 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4133 val = I915_READ(reg);
4134 if (index > DRRS_HIGH_RR) {
4135 val |= PIPECONF_EDP_RR_MODE_SWITCH;
4136 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
4137 } else {
4138 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4139 }
4140 I915_WRITE(reg, val);
4141 }
4142
4143 /*
4144 * mutex taken to ensure that there is no race between differnt
4145 * drrs calls trying to update refresh rate. This scenario may occur
4146 * in future when idleness detection based DRRS in kernel and
4147 * possible calls from user space to set differnt RR are made.
4148 */
4149
4150 mutex_lock(&intel_dp->drrs_state.mutex);
4151
4152 intel_dp->drrs_state.refresh_rate_type = index;
4153
4154 mutex_unlock(&intel_dp->drrs_state.mutex);
4155
4156 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4157}
4158
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304159static struct drm_display_mode *
4160intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4161 struct intel_connector *intel_connector,
4162 struct drm_display_mode *fixed_mode)
4163{
4164 struct drm_connector *connector = &intel_connector->base;
4165 struct intel_dp *intel_dp = &intel_dig_port->dp;
4166 struct drm_device *dev = intel_dig_port->base.base.dev;
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 struct drm_display_mode *downclock_mode = NULL;
4169
4170 if (INTEL_INFO(dev)->gen <= 6) {
4171 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4172 return NULL;
4173 }
4174
4175 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4176 DRM_INFO("VBT doesn't support DRRS\n");
4177 return NULL;
4178 }
4179
4180 downclock_mode = intel_find_panel_downclock
4181 (dev, fixed_mode, connector);
4182
4183 if (!downclock_mode) {
4184 DRM_INFO("DRRS not supported\n");
4185 return NULL;
4186 }
4187
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304188 dev_priv->drrs.connector = intel_connector;
4189
4190 mutex_init(&intel_dp->drrs_state.mutex);
4191
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304192 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4193
4194 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4195 DRM_INFO("seamless DRRS supported for eDP panel.\n");
4196 return downclock_mode;
4197}
4198
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004199static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004200 struct intel_connector *intel_connector,
4201 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004202{
4203 struct drm_connector *connector = &intel_connector->base;
4204 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004205 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4206 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304209 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004210 bool has_dpcd;
4211 struct drm_display_mode *scan;
4212 struct edid *edid;
4213
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304214 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4215
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004216 if (!is_edp(intel_dp))
4217 return true;
4218
Paulo Zanoni63635212014-04-22 19:55:42 -03004219 /* The VDD bit needs a power domain reference, so if the bit is already
4220 * enabled when we boot, grab this reference. */
4221 if (edp_have_panel_vdd(intel_dp)) {
4222 enum intel_display_power_domain power_domain;
4223 power_domain = intel_display_port_power_domain(intel_encoder);
4224 intel_display_power_get(dev_priv, power_domain);
4225 }
4226
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004227 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004228 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004229 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004230 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004231
4232 if (has_dpcd) {
4233 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4234 dev_priv->no_aux_handshake =
4235 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4236 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4237 } else {
4238 /* if this fails, presume the device is a ghost */
4239 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004240 return false;
4241 }
4242
4243 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004244 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004245
Daniel Vetter060c8772014-03-21 23:22:35 +01004246 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004247 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004248 if (edid) {
4249 if (drm_add_edid_modes(connector, edid)) {
4250 drm_mode_connector_update_edid_property(connector,
4251 edid);
4252 drm_edid_to_eld(connector, edid);
4253 } else {
4254 kfree(edid);
4255 edid = ERR_PTR(-EINVAL);
4256 }
4257 } else {
4258 edid = ERR_PTR(-ENOENT);
4259 }
4260 intel_connector->edid = edid;
4261
4262 /* prefer fixed mode from EDID if available */
4263 list_for_each_entry(scan, &connector->probed_modes, head) {
4264 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4265 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304266 downclock_mode = intel_dp_drrs_init(
4267 intel_dig_port,
4268 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004269 break;
4270 }
4271 }
4272
4273 /* fallback to VBT if available for eDP */
4274 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4275 fixed_mode = drm_mode_duplicate(dev,
4276 dev_priv->vbt.lfp_lvds_vbt_mode);
4277 if (fixed_mode)
4278 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4279 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004280 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004281
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304282 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004283 intel_panel_setup_backlight(connector);
4284
4285 return true;
4286}
4287
Paulo Zanoni16c25532013-06-12 17:27:25 -03004288bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004289intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4290 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004291{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004292 struct drm_connector *connector = &intel_connector->base;
4293 struct intel_dp *intel_dp = &intel_dig_port->dp;
4294 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4295 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004296 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004297 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004298 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004299 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004300
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004301 /* intel_dp vfuncs */
4302 if (IS_VALLEYVIEW(dev))
4303 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4304 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4305 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4306 else if (HAS_PCH_SPLIT(dev))
4307 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4308 else
4309 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4310
Damien Lespiau153b1102014-01-21 13:37:15 +00004311 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4312
Daniel Vetter07679352012-09-06 22:15:42 +02004313 /* Preserve the current hw state. */
4314 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004315 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004316
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004317 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304318 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004319 else
4320 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004321
Imre Deakf7d24902013-05-08 13:14:05 +03004322 /*
4323 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4324 * for DP the encoder type can be set by the caller to
4325 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4326 */
4327 if (type == DRM_MODE_CONNECTOR_eDP)
4328 intel_encoder->type = INTEL_OUTPUT_EDP;
4329
Imre Deake7281ea2013-05-08 13:14:08 +03004330 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4331 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4332 port_name(port));
4333
Adam Jacksonb3295302010-07-16 14:46:28 -04004334 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004335 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4336
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004337 connector->interlace_allowed = true;
4338 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004339
Daniel Vetter66a92782012-07-12 20:08:18 +02004340 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004341 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004342
Chris Wilsondf0e9242010-09-09 16:20:55 +01004343 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004344 drm_sysfs_connector_add(connector);
4345
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004346 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004347 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4348 else
4349 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004350 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004351
Jani Nikula0b998362014-03-14 16:51:17 +02004352 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004353 switch (port) {
4354 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004355 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004356 break;
4357 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004358 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004359 break;
4360 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004361 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004362 break;
4363 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004364 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004365 break;
4366 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004367 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004368 }
4369
Imre Deakdada1a92014-01-29 13:25:41 +02004370 if (is_edp(intel_dp)) {
4371 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004372 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004373 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004374
Jani Nikula9d1a1032014-03-14 16:51:15 +02004375 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004376
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004377 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004378 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004379 if (is_edp(intel_dp)) {
4380 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004381 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004382 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004383 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004384 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004385 drm_sysfs_connector_remove(connector);
4386 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004387 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004388 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004389
Chris Wilsonf6849602010-09-19 09:29:33 +01004390 intel_dp_add_properties(intel_dp, connector);
4391
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004392 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4393 * 0xd. Failure to do so will result in spurious interrupts being
4394 * generated on the port when a cable is not attached.
4395 */
4396 if (IS_G4X(dev) && !IS_GM45(dev)) {
4397 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4398 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4399 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004400
4401 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004402}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004403
4404void
4405intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4406{
Dave Airlie13cf5502014-06-18 11:29:35 +10004407 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004408 struct intel_digital_port *intel_dig_port;
4409 struct intel_encoder *intel_encoder;
4410 struct drm_encoder *encoder;
4411 struct intel_connector *intel_connector;
4412
Daniel Vetterb14c5672013-09-19 12:18:32 +02004413 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004414 if (!intel_dig_port)
4415 return;
4416
Daniel Vetterb14c5672013-09-19 12:18:32 +02004417 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004418 if (!intel_connector) {
4419 kfree(intel_dig_port);
4420 return;
4421 }
4422
4423 intel_encoder = &intel_dig_port->base;
4424 encoder = &intel_encoder->base;
4425
4426 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4427 DRM_MODE_ENCODER_TMDS);
4428
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004429 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004430 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004431 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004432 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004433 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004434 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004435 intel_encoder->pre_enable = chv_pre_enable_dp;
4436 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004437 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004438 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004439 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004440 intel_encoder->pre_enable = vlv_pre_enable_dp;
4441 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004442 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004443 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004444 intel_encoder->pre_enable = g4x_pre_enable_dp;
4445 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004446 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004447 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004448
Paulo Zanoni174edf12012-10-26 19:05:50 -02004449 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004450 intel_dig_port->dp.output_reg = output_reg;
4451
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004452 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004453 if (IS_CHERRYVIEW(dev)) {
4454 if (port == PORT_D)
4455 intel_encoder->crtc_mask = 1 << 2;
4456 else
4457 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4458 } else {
4459 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4460 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004461 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004462 intel_encoder->hot_plug = intel_dp_hot_plug;
4463
Dave Airlie13cf5502014-06-18 11:29:35 +10004464 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4465 dev_priv->hpd_irq_port[port] = intel_dig_port;
4466
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004467 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4468 drm_encoder_cleanup(encoder);
4469 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004470 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004471 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004472}