Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 1 | /* |
Andrew Victor | 9d04126 | 2007-02-05 11:42:07 +0100 | [diff] [blame] | 2 | * arch/arm/mach-at91/at91sam9260.c |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2006 SAN People |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | #include <linux/module.h> |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 14 | #include <linux/pm.h> |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 15 | |
Russell King | 80b02c1 | 2009-01-08 10:01:47 +0000 | [diff] [blame] | 16 | #include <asm/irq.h> |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 17 | #include <asm/mach/arch.h> |
| 18 | #include <asm/mach/map.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 19 | #include <mach/cpu.h> |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 20 | #include <mach/at91_dbgu.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 21 | #include <mach/at91sam9260.h> |
| 22 | #include <mach/at91_pmc.h> |
| 23 | #include <mach/at91_rstc.h> |
| 24 | #include <mach/at91_shdwc.h> |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 25 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 26 | #include "soc.h" |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 27 | #include "generic.h" |
| 28 | #include "clock.h" |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame^] | 29 | #include "sam9_smc.h" |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 30 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 31 | /* -------------------------------------------------------------------- |
| 32 | * Clocks |
| 33 | * -------------------------------------------------------------------- */ |
| 34 | |
| 35 | /* |
| 36 | * The peripheral clocks. |
| 37 | */ |
| 38 | static struct clk pioA_clk = { |
| 39 | .name = "pioA_clk", |
| 40 | .pmc_mask = 1 << AT91SAM9260_ID_PIOA, |
| 41 | .type = CLK_TYPE_PERIPHERAL, |
| 42 | }; |
| 43 | static struct clk pioB_clk = { |
| 44 | .name = "pioB_clk", |
| 45 | .pmc_mask = 1 << AT91SAM9260_ID_PIOB, |
| 46 | .type = CLK_TYPE_PERIPHERAL, |
| 47 | }; |
| 48 | static struct clk pioC_clk = { |
| 49 | .name = "pioC_clk", |
| 50 | .pmc_mask = 1 << AT91SAM9260_ID_PIOC, |
| 51 | .type = CLK_TYPE_PERIPHERAL, |
| 52 | }; |
| 53 | static struct clk adc_clk = { |
| 54 | .name = "adc_clk", |
| 55 | .pmc_mask = 1 << AT91SAM9260_ID_ADC, |
| 56 | .type = CLK_TYPE_PERIPHERAL, |
| 57 | }; |
| 58 | static struct clk usart0_clk = { |
| 59 | .name = "usart0_clk", |
| 60 | .pmc_mask = 1 << AT91SAM9260_ID_US0, |
| 61 | .type = CLK_TYPE_PERIPHERAL, |
| 62 | }; |
| 63 | static struct clk usart1_clk = { |
| 64 | .name = "usart1_clk", |
| 65 | .pmc_mask = 1 << AT91SAM9260_ID_US1, |
| 66 | .type = CLK_TYPE_PERIPHERAL, |
| 67 | }; |
| 68 | static struct clk usart2_clk = { |
| 69 | .name = "usart2_clk", |
| 70 | .pmc_mask = 1 << AT91SAM9260_ID_US2, |
| 71 | .type = CLK_TYPE_PERIPHERAL, |
| 72 | }; |
| 73 | static struct clk mmc_clk = { |
| 74 | .name = "mci_clk", |
| 75 | .pmc_mask = 1 << AT91SAM9260_ID_MCI, |
| 76 | .type = CLK_TYPE_PERIPHERAL, |
| 77 | }; |
| 78 | static struct clk udc_clk = { |
| 79 | .name = "udc_clk", |
| 80 | .pmc_mask = 1 << AT91SAM9260_ID_UDP, |
| 81 | .type = CLK_TYPE_PERIPHERAL, |
| 82 | }; |
| 83 | static struct clk twi_clk = { |
| 84 | .name = "twi_clk", |
| 85 | .pmc_mask = 1 << AT91SAM9260_ID_TWI, |
| 86 | .type = CLK_TYPE_PERIPHERAL, |
| 87 | }; |
| 88 | static struct clk spi0_clk = { |
| 89 | .name = "spi0_clk", |
| 90 | .pmc_mask = 1 << AT91SAM9260_ID_SPI0, |
| 91 | .type = CLK_TYPE_PERIPHERAL, |
| 92 | }; |
| 93 | static struct clk spi1_clk = { |
| 94 | .name = "spi1_clk", |
| 95 | .pmc_mask = 1 << AT91SAM9260_ID_SPI1, |
| 96 | .type = CLK_TYPE_PERIPHERAL, |
| 97 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 98 | static struct clk ssc_clk = { |
| 99 | .name = "ssc_clk", |
| 100 | .pmc_mask = 1 << AT91SAM9260_ID_SSC, |
| 101 | .type = CLK_TYPE_PERIPHERAL, |
| 102 | }; |
Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 103 | static struct clk tc0_clk = { |
| 104 | .name = "tc0_clk", |
| 105 | .pmc_mask = 1 << AT91SAM9260_ID_TC0, |
| 106 | .type = CLK_TYPE_PERIPHERAL, |
| 107 | }; |
| 108 | static struct clk tc1_clk = { |
| 109 | .name = "tc1_clk", |
| 110 | .pmc_mask = 1 << AT91SAM9260_ID_TC1, |
| 111 | .type = CLK_TYPE_PERIPHERAL, |
| 112 | }; |
| 113 | static struct clk tc2_clk = { |
| 114 | .name = "tc2_clk", |
| 115 | .pmc_mask = 1 << AT91SAM9260_ID_TC2, |
| 116 | .type = CLK_TYPE_PERIPHERAL, |
| 117 | }; |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 118 | static struct clk ohci_clk = { |
| 119 | .name = "ohci_clk", |
| 120 | .pmc_mask = 1 << AT91SAM9260_ID_UHP, |
| 121 | .type = CLK_TYPE_PERIPHERAL, |
| 122 | }; |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 123 | static struct clk macb_clk = { |
| 124 | .name = "macb_clk", |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 125 | .pmc_mask = 1 << AT91SAM9260_ID_EMAC, |
| 126 | .type = CLK_TYPE_PERIPHERAL, |
| 127 | }; |
| 128 | static struct clk isi_clk = { |
| 129 | .name = "isi_clk", |
| 130 | .pmc_mask = 1 << AT91SAM9260_ID_ISI, |
| 131 | .type = CLK_TYPE_PERIPHERAL, |
| 132 | }; |
| 133 | static struct clk usart3_clk = { |
| 134 | .name = "usart3_clk", |
| 135 | .pmc_mask = 1 << AT91SAM9260_ID_US3, |
| 136 | .type = CLK_TYPE_PERIPHERAL, |
| 137 | }; |
| 138 | static struct clk usart4_clk = { |
| 139 | .name = "usart4_clk", |
| 140 | .pmc_mask = 1 << AT91SAM9260_ID_US4, |
| 141 | .type = CLK_TYPE_PERIPHERAL, |
| 142 | }; |
| 143 | static struct clk usart5_clk = { |
| 144 | .name = "usart5_clk", |
| 145 | .pmc_mask = 1 << AT91SAM9260_ID_US5, |
| 146 | .type = CLK_TYPE_PERIPHERAL, |
| 147 | }; |
Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 148 | static struct clk tc3_clk = { |
| 149 | .name = "tc3_clk", |
| 150 | .pmc_mask = 1 << AT91SAM9260_ID_TC3, |
| 151 | .type = CLK_TYPE_PERIPHERAL, |
| 152 | }; |
| 153 | static struct clk tc4_clk = { |
| 154 | .name = "tc4_clk", |
| 155 | .pmc_mask = 1 << AT91SAM9260_ID_TC4, |
| 156 | .type = CLK_TYPE_PERIPHERAL, |
| 157 | }; |
| 158 | static struct clk tc5_clk = { |
| 159 | .name = "tc5_clk", |
| 160 | .pmc_mask = 1 << AT91SAM9260_ID_TC5, |
| 161 | .type = CLK_TYPE_PERIPHERAL, |
| 162 | }; |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 163 | |
| 164 | static struct clk *periph_clocks[] __initdata = { |
| 165 | &pioA_clk, |
| 166 | &pioB_clk, |
| 167 | &pioC_clk, |
| 168 | &adc_clk, |
| 169 | &usart0_clk, |
| 170 | &usart1_clk, |
| 171 | &usart2_clk, |
| 172 | &mmc_clk, |
| 173 | &udc_clk, |
| 174 | &twi_clk, |
| 175 | &spi0_clk, |
| 176 | &spi1_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 177 | &ssc_clk, |
Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 178 | &tc0_clk, |
| 179 | &tc1_clk, |
| 180 | &tc2_clk, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 181 | &ohci_clk, |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 182 | &macb_clk, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 183 | &isi_clk, |
| 184 | &usart3_clk, |
| 185 | &usart4_clk, |
| 186 | &usart5_clk, |
Andrew Victor | c177a1e | 2007-02-08 10:25:38 +0100 | [diff] [blame] | 187 | &tc3_clk, |
| 188 | &tc4_clk, |
| 189 | &tc5_clk, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 190 | // irq0 .. irq2 |
| 191 | }; |
| 192 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 193 | static struct clk_lookup periph_clocks_lookups[] = { |
| 194 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk), |
| 195 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk), |
| 196 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk), |
| 197 | CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk), |
| 198 | CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk), |
| 199 | CLKDEV_CON_DEV_ID("t3_clk", "atmel_tcb.1", &tc3_clk), |
| 200 | CLKDEV_CON_DEV_ID("t4_clk", "atmel_tcb.1", &tc4_clk), |
| 201 | CLKDEV_CON_DEV_ID("t5_clk", "atmel_tcb.1", &tc5_clk), |
| 202 | CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc_clk), |
Jean-Christophe PLAGNIOL-VILLARD | fea3158 | 2011-10-14 09:40:52 +0800 | [diff] [blame] | 203 | /* more usart lookup table for DT entries */ |
| 204 | CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck), |
| 205 | CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk), |
| 206 | CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk), |
| 207 | CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk), |
| 208 | CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk), |
| 209 | CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk), |
| 210 | CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 0af4316 | 2011-08-30 03:29:28 +0200 | [diff] [blame] | 211 | /* fake hclk clock */ |
| 212 | CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 213 | }; |
| 214 | |
| 215 | static struct clk_lookup usart_clocks_lookups[] = { |
| 216 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), |
| 217 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), |
| 218 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), |
| 219 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), |
| 220 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk), |
| 221 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk), |
| 222 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk), |
| 223 | }; |
| 224 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 225 | /* |
| 226 | * The two programmable clocks. |
| 227 | * You must configure pin multiplexing to bring these signals out. |
| 228 | */ |
| 229 | static struct clk pck0 = { |
| 230 | .name = "pck0", |
| 231 | .pmc_mask = AT91_PMC_PCK0, |
| 232 | .type = CLK_TYPE_PROGRAMMABLE, |
| 233 | .id = 0, |
| 234 | }; |
| 235 | static struct clk pck1 = { |
| 236 | .name = "pck1", |
| 237 | .pmc_mask = AT91_PMC_PCK1, |
| 238 | .type = CLK_TYPE_PROGRAMMABLE, |
| 239 | .id = 1, |
| 240 | }; |
| 241 | |
| 242 | static void __init at91sam9260_register_clocks(void) |
| 243 | { |
| 244 | int i; |
| 245 | |
| 246 | for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) |
| 247 | clk_register(periph_clocks[i]); |
| 248 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 249 | clkdev_add_table(periph_clocks_lookups, |
| 250 | ARRAY_SIZE(periph_clocks_lookups)); |
| 251 | clkdev_add_table(usart_clocks_lookups, |
| 252 | ARRAY_SIZE(usart_clocks_lookups)); |
| 253 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 254 | clk_register(&pck0); |
| 255 | clk_register(&pck1); |
| 256 | } |
| 257 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 258 | static struct clk_lookup console_clock_lookup; |
| 259 | |
| 260 | void __init at91sam9260_set_console_clock(int id) |
| 261 | { |
| 262 | if (id >= ARRAY_SIZE(usart_clocks_lookups)) |
| 263 | return; |
| 264 | |
| 265 | console_clock_lookup.con_id = "usart"; |
| 266 | console_clock_lookup.clk = usart_clocks_lookups[id].clk; |
| 267 | clkdev_add(&console_clock_lookup); |
| 268 | } |
| 269 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 270 | /* -------------------------------------------------------------------- |
| 271 | * GPIO |
| 272 | * -------------------------------------------------------------------- */ |
| 273 | |
| 274 | static struct at91_gpio_bank at91sam9260_gpio[] = { |
| 275 | { |
| 276 | .id = AT91SAM9260_ID_PIOA, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 277 | .regbase = AT91SAM9260_BASE_PIOA, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 278 | .clock = &pioA_clk, |
| 279 | }, { |
| 280 | .id = AT91SAM9260_ID_PIOB, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 281 | .regbase = AT91SAM9260_BASE_PIOB, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 282 | .clock = &pioB_clk, |
| 283 | }, { |
| 284 | .id = AT91SAM9260_ID_PIOC, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 285 | .regbase = AT91SAM9260_BASE_PIOC, |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 286 | .clock = &pioC_clk, |
| 287 | } |
| 288 | }; |
| 289 | |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 290 | static void at91sam9260_poweroff(void) |
| 291 | { |
| 292 | at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW); |
| 293 | } |
| 294 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 295 | |
| 296 | /* -------------------------------------------------------------------- |
| 297 | * AT91SAM9260 processor initialization |
| 298 | * -------------------------------------------------------------------- */ |
| 299 | |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 300 | static void __init at91sam9xe_map_io(void) |
Andrew Victor | f7eee89 | 2007-02-15 08:17:38 +0100 | [diff] [blame] | 301 | { |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 302 | unsigned long sram_size; |
Andrew Victor | f7eee89 | 2007-02-15 08:17:38 +0100 | [diff] [blame] | 303 | |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 304 | switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) { |
Andrew Victor | f7eee89 | 2007-02-15 08:17:38 +0100 | [diff] [blame] | 305 | case AT91_CIDR_SRAMSIZ_32K: |
| 306 | sram_size = 2 * SZ_16K; |
| 307 | break; |
| 308 | case AT91_CIDR_SRAMSIZ_16K: |
| 309 | default: |
| 310 | sram_size = SZ_16K; |
| 311 | } |
| 312 | |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 313 | at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size); |
Andrew Victor | f7eee89 | 2007-02-15 08:17:38 +0100 | [diff] [blame] | 314 | } |
| 315 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 316 | static void __init at91sam9260_map_io(void) |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 317 | { |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 318 | if (cpu_is_at91sam9xe()) { |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 319 | at91sam9xe_map_io(); |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 320 | } else if (cpu_is_at91sam9g20()) { |
| 321 | at91_init_sram(0, AT91SAM9G20_SRAM0_BASE, AT91SAM9G20_SRAM0_SIZE); |
| 322 | at91_init_sram(1, AT91SAM9G20_SRAM1_BASE, AT91SAM9G20_SRAM1_SIZE); |
| 323 | } else { |
| 324 | at91_init_sram(0, AT91SAM9260_SRAM0_BASE, AT91SAM9260_SRAM0_SIZE); |
| 325 | at91_init_sram(1, AT91SAM9260_SRAM1_BASE, AT91SAM9260_SRAM1_SIZE); |
| 326 | } |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 327 | } |
Andrew Victor | f7eee89 | 2007-02-15 08:17:38 +0100 | [diff] [blame] | 328 | |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 329 | static void __init at91sam9260_ioremap_registers(void) |
| 330 | { |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 331 | at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT); |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame^] | 332 | at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC); |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 333 | } |
| 334 | |
Jean-Christophe PLAGNIOL-VILLARD | 4653937 | 2011-04-24 18:20:28 +0800 | [diff] [blame] | 335 | static void __init at91sam9260_initialize(void) |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 336 | { |
Nicolas Ferre | bb413db | 2010-10-14 19:14:00 +0200 | [diff] [blame] | 337 | at91_arch_reset = at91sam9_alt_reset; |
Andrew Victor | 3ef2fb4 | 2008-04-02 21:36:06 +0100 | [diff] [blame] | 338 | pm_power_off = at91sam9260_poweroff; |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 339 | at91_extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1) |
| 340 | | (1 << AT91SAM9260_ID_IRQ2); |
| 341 | |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 342 | /* Register GPIO subsystem */ |
| 343 | at91_gpio_init(at91sam9260_gpio, 3); |
| 344 | } |
| 345 | |
| 346 | /* -------------------------------------------------------------------- |
| 347 | * Interrupt initialization |
| 348 | * -------------------------------------------------------------------- */ |
| 349 | |
| 350 | /* |
| 351 | * The default interrupt priority levels (0 = lowest, 7 = highest). |
| 352 | */ |
| 353 | static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = { |
| 354 | 7, /* Advanced Interrupt Controller */ |
| 355 | 7, /* System Peripherals */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 356 | 1, /* Parallel IO Controller A */ |
| 357 | 1, /* Parallel IO Controller B */ |
| 358 | 1, /* Parallel IO Controller C */ |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 359 | 0, /* Analog-to-Digital Converter */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 360 | 5, /* USART 0 */ |
| 361 | 5, /* USART 1 */ |
| 362 | 5, /* USART 2 */ |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 363 | 0, /* Multimedia Card Interface */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 364 | 2, /* USB Device Port */ |
| 365 | 6, /* Two-Wire Interface */ |
| 366 | 5, /* Serial Peripheral Interface 0 */ |
| 367 | 5, /* Serial Peripheral Interface 1 */ |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 368 | 5, /* Serial Synchronous Controller */ |
| 369 | 0, |
| 370 | 0, |
| 371 | 0, /* Timer Counter 0 */ |
| 372 | 0, /* Timer Counter 1 */ |
| 373 | 0, /* Timer Counter 2 */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 374 | 2, /* USB Host port */ |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 375 | 3, /* Ethernet */ |
| 376 | 0, /* Image Sensor Interface */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 377 | 5, /* USART 3 */ |
| 378 | 5, /* USART 4 */ |
| 379 | 5, /* USART 5 */ |
Andrew Victor | 62c1660 | 2006-11-30 12:27:38 +0100 | [diff] [blame] | 380 | 0, /* Timer Counter 3 */ |
| 381 | 0, /* Timer Counter 4 */ |
| 382 | 0, /* Timer Counter 5 */ |
| 383 | 0, /* Advanced Interrupt Controller */ |
| 384 | 0, /* Advanced Interrupt Controller */ |
| 385 | 0, /* Advanced Interrupt Controller */ |
| 386 | }; |
| 387 | |
Jean-Christophe PLAGNIOL-VILLARD | 8c3583b | 2011-04-23 22:12:57 +0800 | [diff] [blame] | 388 | struct at91_init_soc __initdata at91sam9260_soc = { |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 389 | .map_io = at91sam9260_map_io, |
Jean-Christophe PLAGNIOL-VILLARD | 92100c1 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 390 | .default_irq_priority = at91sam9260_default_irq_priority, |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 391 | .ioremap_registers = at91sam9260_ioremap_registers, |
Jean-Christophe PLAGNIOL-VILLARD | 51ddec7 | 2011-04-24 18:15:34 +0800 | [diff] [blame] | 392 | .register_clocks = at91sam9260_register_clocks, |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 393 | .init = at91sam9260_initialize, |
| 394 | }; |