Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 1 | #include <linux/delay.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | #include <linux/pci.h> |
| 3 | #include <linux/module.h> |
Al Viro | f6a5703 | 2006-10-18 01:47:25 -0400 | [diff] [blame] | 4 | #include <linux/sched.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 5 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6 | #include <linux/ioport.h> |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 7 | #include <linux/wait.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | |
Adrian Bunk | 48b1914 | 2005-11-06 01:45:08 +0100 | [diff] [blame] | 9 | #include "pci.h" |
| 10 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | /* |
| 12 | * This interrupt-safe spinlock protects all accesses to PCI |
| 13 | * configuration space. |
| 14 | */ |
| 15 | |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 16 | DEFINE_RAW_SPINLOCK(pci_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
| 18 | /* |
| 19 | * Wrappers for all PCI configuration access functions. They just check |
| 20 | * alignment, do locking and call the low-level functions pointed to |
| 21 | * by pci_dev->ops. |
| 22 | */ |
| 23 | |
| 24 | #define PCI_byte_BAD 0 |
| 25 | #define PCI_word_BAD (pos & 1) |
| 26 | #define PCI_dword_BAD (pos & 3) |
| 27 | |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 28 | #define PCI_OP_READ(size, type, len) \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | int pci_bus_read_config_##size \ |
| 30 | (struct pci_bus *bus, unsigned int devfn, int pos, type *value) \ |
| 31 | { \ |
| 32 | int res; \ |
| 33 | unsigned long flags; \ |
| 34 | u32 data = 0; \ |
| 35 | if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 36 | raw_spin_lock_irqsave(&pci_lock, flags); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | res = bus->ops->read(bus, devfn, pos, len, &data); \ |
| 38 | *value = (type)data; \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 39 | raw_spin_unlock_irqrestore(&pci_lock, flags); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | return res; \ |
| 41 | } |
| 42 | |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 43 | #define PCI_OP_WRITE(size, type, len) \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | int pci_bus_write_config_##size \ |
| 45 | (struct pci_bus *bus, unsigned int devfn, int pos, type value) \ |
| 46 | { \ |
| 47 | int res; \ |
| 48 | unsigned long flags; \ |
| 49 | if (PCI_##size##_BAD) return PCIBIOS_BAD_REGISTER_NUMBER; \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 50 | raw_spin_lock_irqsave(&pci_lock, flags); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | res = bus->ops->write(bus, devfn, pos, len, value); \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 52 | raw_spin_unlock_irqrestore(&pci_lock, flags); \ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 53 | return res; \ |
| 54 | } |
| 55 | |
| 56 | PCI_OP_READ(byte, u8, 1) |
| 57 | PCI_OP_READ(word, u16, 2) |
| 58 | PCI_OP_READ(dword, u32, 4) |
| 59 | PCI_OP_WRITE(byte, u8, 1) |
| 60 | PCI_OP_WRITE(word, u16, 2) |
| 61 | PCI_OP_WRITE(dword, u32, 4) |
| 62 | |
| 63 | EXPORT_SYMBOL(pci_bus_read_config_byte); |
| 64 | EXPORT_SYMBOL(pci_bus_read_config_word); |
| 65 | EXPORT_SYMBOL(pci_bus_read_config_dword); |
| 66 | EXPORT_SYMBOL(pci_bus_write_config_byte); |
| 67 | EXPORT_SYMBOL(pci_bus_write_config_word); |
| 68 | EXPORT_SYMBOL(pci_bus_write_config_dword); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 69 | |
Rob Herring | 1f94a94 | 2015-01-09 20:34:39 -0600 | [diff] [blame] | 70 | int pci_generic_config_read(struct pci_bus *bus, unsigned int devfn, |
| 71 | int where, int size, u32 *val) |
| 72 | { |
| 73 | void __iomem *addr; |
| 74 | |
| 75 | addr = bus->ops->map_bus(bus, devfn, where); |
| 76 | if (!addr) { |
| 77 | *val = ~0; |
| 78 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 79 | } |
| 80 | |
| 81 | if (size == 1) |
| 82 | *val = readb(addr); |
| 83 | else if (size == 2) |
| 84 | *val = readw(addr); |
| 85 | else |
| 86 | *val = readl(addr); |
| 87 | |
| 88 | return PCIBIOS_SUCCESSFUL; |
| 89 | } |
| 90 | EXPORT_SYMBOL_GPL(pci_generic_config_read); |
| 91 | |
| 92 | int pci_generic_config_write(struct pci_bus *bus, unsigned int devfn, |
| 93 | int where, int size, u32 val) |
| 94 | { |
| 95 | void __iomem *addr; |
| 96 | |
| 97 | addr = bus->ops->map_bus(bus, devfn, where); |
| 98 | if (!addr) |
| 99 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 100 | |
| 101 | if (size == 1) |
| 102 | writeb(val, addr); |
| 103 | else if (size == 2) |
| 104 | writew(val, addr); |
| 105 | else |
| 106 | writel(val, addr); |
| 107 | |
| 108 | return PCIBIOS_SUCCESSFUL; |
| 109 | } |
| 110 | EXPORT_SYMBOL_GPL(pci_generic_config_write); |
| 111 | |
| 112 | int pci_generic_config_read32(struct pci_bus *bus, unsigned int devfn, |
| 113 | int where, int size, u32 *val) |
| 114 | { |
| 115 | void __iomem *addr; |
| 116 | |
| 117 | addr = bus->ops->map_bus(bus, devfn, where & ~0x3); |
| 118 | if (!addr) { |
| 119 | *val = ~0; |
| 120 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 121 | } |
| 122 | |
| 123 | *val = readl(addr); |
| 124 | |
| 125 | if (size <= 2) |
| 126 | *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1); |
| 127 | |
| 128 | return PCIBIOS_SUCCESSFUL; |
| 129 | } |
| 130 | EXPORT_SYMBOL_GPL(pci_generic_config_read32); |
| 131 | |
| 132 | int pci_generic_config_write32(struct pci_bus *bus, unsigned int devfn, |
| 133 | int where, int size, u32 val) |
| 134 | { |
| 135 | void __iomem *addr; |
| 136 | u32 mask, tmp; |
| 137 | |
| 138 | addr = bus->ops->map_bus(bus, devfn, where & ~0x3); |
| 139 | if (!addr) |
| 140 | return PCIBIOS_DEVICE_NOT_FOUND; |
| 141 | |
| 142 | if (size == 4) { |
| 143 | writel(val, addr); |
| 144 | return PCIBIOS_SUCCESSFUL; |
Rob Herring | 1f94a94 | 2015-01-09 20:34:39 -0600 | [diff] [blame] | 145 | } |
| 146 | |
Bjorn Helgaas | fb26592 | 2016-10-31 16:00:01 -0500 | [diff] [blame^] | 147 | /* |
| 148 | * In general, hardware that supports only 32-bit writes on PCI is |
| 149 | * not spec-compliant. For example, software may perform a 16-bit |
| 150 | * write. If the hardware only supports 32-bit accesses, we must |
| 151 | * do a 32-bit read, merge in the 16 bits we intend to write, |
| 152 | * followed by a 32-bit write. If the 16 bits we *don't* intend to |
| 153 | * write happen to have any RW1C (write-one-to-clear) bits set, we |
| 154 | * just inadvertently cleared something we shouldn't have. |
| 155 | */ |
| 156 | dev_warn_ratelimited(&bus->dev, "%d-byte config write to %04x:%02x:%02x.%d offset %#x may corrupt adjacent RW1C bits\n", |
| 157 | size, pci_domain_nr(bus), bus->number, |
| 158 | PCI_SLOT(devfn), PCI_FUNC(devfn), where); |
| 159 | |
| 160 | mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8)); |
Rob Herring | 1f94a94 | 2015-01-09 20:34:39 -0600 | [diff] [blame] | 161 | tmp = readl(addr) & mask; |
| 162 | tmp |= val << ((where & 0x3) * 8); |
| 163 | writel(tmp, addr); |
| 164 | |
| 165 | return PCIBIOS_SUCCESSFUL; |
| 166 | } |
| 167 | EXPORT_SYMBOL_GPL(pci_generic_config_write32); |
| 168 | |
Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 169 | /** |
| 170 | * pci_bus_set_ops - Set raw operations of pci bus |
| 171 | * @bus: pci bus struct |
| 172 | * @ops: new raw operations |
| 173 | * |
| 174 | * Return previous raw operations |
| 175 | */ |
| 176 | struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops) |
| 177 | { |
| 178 | struct pci_ops *old_ops; |
| 179 | unsigned long flags; |
| 180 | |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 181 | raw_spin_lock_irqsave(&pci_lock, flags); |
Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 182 | old_ops = bus->ops; |
| 183 | bus->ops = ops; |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 184 | raw_spin_unlock_irqrestore(&pci_lock, flags); |
Huang Ying | a72b46c | 2009-04-24 10:45:17 +0800 | [diff] [blame] | 185 | return old_ops; |
| 186 | } |
| 187 | EXPORT_SYMBOL(pci_bus_set_ops); |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 188 | |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 189 | /* |
| 190 | * The following routines are to prevent the user from accessing PCI config |
| 191 | * space when it's unsafe to do so. Some devices require this during BIST and |
| 192 | * we're required to prevent it during D-state transitions. |
| 193 | * |
| 194 | * We have a bit per device to indicate it's blocked and a global wait queue |
| 195 | * for callers to sleep on until devices are unblocked. |
| 196 | */ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 197 | static DECLARE_WAIT_QUEUE_HEAD(pci_cfg_wait); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 198 | |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 199 | static noinline void pci_wait_cfg(struct pci_dev *dev) |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 200 | { |
| 201 | DECLARE_WAITQUEUE(wait, current); |
| 202 | |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 203 | __add_wait_queue(&pci_cfg_wait, &wait); |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 204 | do { |
| 205 | set_current_state(TASK_UNINTERRUPTIBLE); |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 206 | raw_spin_unlock_irq(&pci_lock); |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 207 | schedule(); |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 208 | raw_spin_lock_irq(&pci_lock); |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 209 | } while (dev->block_cfg_access); |
| 210 | __remove_wait_queue(&pci_cfg_wait, &wait); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 211 | } |
| 212 | |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 213 | /* Returns 0 on success, negative values indicate error. */ |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 214 | #define PCI_USER_READ_CONFIG(size, type) \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 215 | int pci_user_read_config_##size \ |
| 216 | (struct pci_dev *dev, int pos, type *val) \ |
| 217 | { \ |
Gavin Shan | d97ffe2 | 2014-05-21 15:23:30 +1000 | [diff] [blame] | 218 | int ret = PCIBIOS_SUCCESSFUL; \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 219 | u32 data = -1; \ |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 220 | if (PCI_##size##_BAD) \ |
| 221 | return -EINVAL; \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 222 | raw_spin_lock_irq(&pci_lock); \ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 223 | if (unlikely(dev->block_cfg_access)) \ |
| 224 | pci_wait_cfg(dev); \ |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 225 | ret = dev->bus->ops->read(dev->bus, dev->devfn, \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 226 | pos, sizeof(type), &data); \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 227 | raw_spin_unlock_irq(&pci_lock); \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 228 | *val = (type)data; \ |
Gavin Shan | d97ffe2 | 2014-05-21 15:23:30 +1000 | [diff] [blame] | 229 | return pcibios_err_to_errno(ret); \ |
Alex Williamson | c63587d | 2012-06-11 05:27:19 +0000 | [diff] [blame] | 230 | } \ |
| 231 | EXPORT_SYMBOL_GPL(pci_user_read_config_##size); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 232 | |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 233 | /* Returns 0 on success, negative values indicate error. */ |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 234 | #define PCI_USER_WRITE_CONFIG(size, type) \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 235 | int pci_user_write_config_##size \ |
| 236 | (struct pci_dev *dev, int pos, type val) \ |
| 237 | { \ |
Gavin Shan | d97ffe2 | 2014-05-21 15:23:30 +1000 | [diff] [blame] | 238 | int ret = PCIBIOS_SUCCESSFUL; \ |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 239 | if (PCI_##size##_BAD) \ |
| 240 | return -EINVAL; \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 241 | raw_spin_lock_irq(&pci_lock); \ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 242 | if (unlikely(dev->block_cfg_access)) \ |
| 243 | pci_wait_cfg(dev); \ |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 244 | ret = dev->bus->ops->write(dev->bus, dev->devfn, \ |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 245 | pos, sizeof(type), val); \ |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 246 | raw_spin_unlock_irq(&pci_lock); \ |
Gavin Shan | d97ffe2 | 2014-05-21 15:23:30 +1000 | [diff] [blame] | 247 | return pcibios_err_to_errno(ret); \ |
Alex Williamson | c63587d | 2012-06-11 05:27:19 +0000 | [diff] [blame] | 248 | } \ |
| 249 | EXPORT_SYMBOL_GPL(pci_user_write_config_##size); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 250 | |
| 251 | PCI_USER_READ_CONFIG(byte, u8) |
| 252 | PCI_USER_READ_CONFIG(word, u16) |
| 253 | PCI_USER_READ_CONFIG(dword, u32) |
| 254 | PCI_USER_WRITE_CONFIG(byte, u8) |
| 255 | PCI_USER_WRITE_CONFIG(word, u16) |
| 256 | PCI_USER_WRITE_CONFIG(dword, u32) |
| 257 | |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 258 | /* VPD access through PCI 2.2+ VPD capability */ |
| 259 | |
Bjorn Helgaas | fc0a407 | 2016-02-22 13:57:50 -0600 | [diff] [blame] | 260 | /** |
| 261 | * pci_read_vpd - Read one entry from Vital Product Data |
| 262 | * @dev: pci device struct |
| 263 | * @pos: offset in vpd space |
| 264 | * @count: number of bytes to read |
| 265 | * @buf: pointer to where to store result |
| 266 | */ |
| 267 | ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf) |
| 268 | { |
| 269 | if (!dev->vpd || !dev->vpd->ops) |
| 270 | return -ENODEV; |
| 271 | return dev->vpd->ops->read(dev, pos, count, buf); |
| 272 | } |
| 273 | EXPORT_SYMBOL(pci_read_vpd); |
| 274 | |
| 275 | /** |
| 276 | * pci_write_vpd - Write entry to Vital Product Data |
| 277 | * @dev: pci device struct |
| 278 | * @pos: offset in vpd space |
| 279 | * @count: number of bytes to write |
| 280 | * @buf: buffer containing write data |
| 281 | */ |
| 282 | ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf) |
| 283 | { |
| 284 | if (!dev->vpd || !dev->vpd->ops) |
| 285 | return -ENODEV; |
| 286 | return dev->vpd->ops->write(dev, pos, count, buf); |
| 287 | } |
| 288 | EXPORT_SYMBOL(pci_write_vpd); |
| 289 | |
Hariprasad Shenai | cb92148 | 2016-04-15 13:00:11 -0500 | [diff] [blame] | 290 | /** |
| 291 | * pci_set_vpd_size - Set size of Vital Product Data space |
| 292 | * @dev: pci device struct |
| 293 | * @len: size of vpd space |
| 294 | */ |
| 295 | int pci_set_vpd_size(struct pci_dev *dev, size_t len) |
| 296 | { |
| 297 | if (!dev->vpd || !dev->vpd->ops) |
| 298 | return -ENODEV; |
| 299 | return dev->vpd->ops->set_size(dev, len); |
| 300 | } |
| 301 | EXPORT_SYMBOL(pci_set_vpd_size); |
| 302 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 303 | #define PCI_VPD_MAX_SIZE (PCI_VPD_ADDR_MASK + 1) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 304 | |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 305 | /** |
| 306 | * pci_vpd_size - determine actual size of Vital Product Data |
| 307 | * @dev: pci device struct |
| 308 | * @old_size: current assumed size, also maximum allowed size |
| 309 | */ |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 310 | static size_t pci_vpd_size(struct pci_dev *dev, size_t old_size) |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 311 | { |
| 312 | size_t off = 0; |
| 313 | unsigned char header[1+2]; /* 1 byte tag, 2 bytes length */ |
| 314 | |
| 315 | while (off < old_size && |
| 316 | pci_read_vpd(dev, off, 1, header) == 1) { |
| 317 | unsigned char tag; |
| 318 | |
| 319 | if (header[0] & PCI_VPD_LRDT) { |
| 320 | /* Large Resource Data Type Tag */ |
| 321 | tag = pci_vpd_lrdt_tag(header); |
| 322 | /* Only read length from known tag items */ |
| 323 | if ((tag == PCI_VPD_LTIN_ID_STRING) || |
| 324 | (tag == PCI_VPD_LTIN_RO_DATA) || |
| 325 | (tag == PCI_VPD_LTIN_RW_DATA)) { |
| 326 | if (pci_read_vpd(dev, off+1, 2, |
| 327 | &header[1]) != 2) { |
| 328 | dev_warn(&dev->dev, |
| 329 | "invalid large VPD tag %02x size at offset %zu", |
| 330 | tag, off + 1); |
| 331 | return 0; |
| 332 | } |
| 333 | off += PCI_VPD_LRDT_TAG_SIZE + |
| 334 | pci_vpd_lrdt_size(header); |
| 335 | } |
| 336 | } else { |
| 337 | /* Short Resource Data Type Tag */ |
| 338 | off += PCI_VPD_SRDT_TAG_SIZE + |
| 339 | pci_vpd_srdt_size(header); |
| 340 | tag = pci_vpd_srdt_tag(header); |
| 341 | } |
| 342 | |
| 343 | if (tag == PCI_VPD_STIN_END) /* End tag descriptor */ |
| 344 | return off; |
| 345 | |
| 346 | if ((tag != PCI_VPD_LTIN_ID_STRING) && |
| 347 | (tag != PCI_VPD_LTIN_RO_DATA) && |
| 348 | (tag != PCI_VPD_LTIN_RW_DATA)) { |
| 349 | dev_warn(&dev->dev, |
| 350 | "invalid %s VPD tag %02x at offset %zu", |
| 351 | (header[0] & PCI_VPD_LRDT) ? "large" : "short", |
| 352 | tag, off); |
| 353 | return 0; |
| 354 | } |
| 355 | } |
| 356 | return 0; |
| 357 | } |
| 358 | |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 359 | /* |
| 360 | * Wait for last operation to complete. |
| 361 | * This code has to spin since there is no other notification from the PCI |
| 362 | * hardware. Since the VPD is often implemented by serial attachment to an |
| 363 | * EEPROM, it may take many milliseconds to complete. |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 364 | * |
| 365 | * Returns 0 on success, negative values indicate error. |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 366 | */ |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 367 | static int pci_vpd_wait(struct pci_dev *dev) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 368 | { |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 369 | struct pci_vpd *vpd = dev->vpd; |
Bjorn Helgaas | c521b01 | 2016-02-22 14:58:18 -0600 | [diff] [blame] | 370 | unsigned long timeout = jiffies + msecs_to_jiffies(50); |
| 371 | unsigned long max_sleep = 16; |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 372 | u16 status; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 373 | int ret; |
| 374 | |
| 375 | if (!vpd->busy) |
| 376 | return 0; |
| 377 | |
Bjorn Helgaas | c521b01 | 2016-02-22 14:58:18 -0600 | [diff] [blame] | 378 | while (time_before(jiffies, timeout)) { |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 379 | ret = pci_user_read_config_word(dev, vpd->cap + PCI_VPD_ADDR, |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 380 | &status); |
Greg Thelen | 34e3207 | 2011-04-17 08:20:32 -0700 | [diff] [blame] | 381 | if (ret < 0) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 382 | return ret; |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 383 | |
| 384 | if ((status & PCI_VPD_ADDR_F) == vpd->flag) { |
Bjorn Helgaas | c556388 | 2016-02-22 14:04:07 -0600 | [diff] [blame] | 385 | vpd->busy = 0; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 386 | return 0; |
| 387 | } |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 388 | |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 389 | if (fatal_signal_pending(current)) |
| 390 | return -EINTR; |
Bjorn Helgaas | c521b01 | 2016-02-22 14:58:18 -0600 | [diff] [blame] | 391 | |
| 392 | usleep_range(10, max_sleep); |
| 393 | if (max_sleep < 1024) |
| 394 | max_sleep *= 2; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 395 | } |
Bjorn Helgaas | c521b01 | 2016-02-22 14:58:18 -0600 | [diff] [blame] | 396 | |
| 397 | dev_warn(&dev->dev, "VPD access failed. This is likely a firmware bug on this device. Contact the card vendor for a firmware update\n"); |
| 398 | return -ETIMEDOUT; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 399 | } |
| 400 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 401 | static ssize_t pci_vpd_read(struct pci_dev *dev, loff_t pos, size_t count, |
| 402 | void *arg) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 403 | { |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 404 | struct pci_vpd *vpd = dev->vpd; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 405 | int ret; |
| 406 | loff_t end = pos + count; |
| 407 | u8 *buf = arg; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 408 | |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 409 | if (pos < 0) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 410 | return -EINVAL; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 411 | |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 412 | if (!vpd->valid) { |
| 413 | vpd->valid = 1; |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 414 | vpd->len = pci_vpd_size(dev, vpd->len); |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 415 | } |
| 416 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 417 | if (vpd->len == 0) |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 418 | return -EIO; |
| 419 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 420 | if (pos > vpd->len) |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 421 | return 0; |
| 422 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 423 | if (end > vpd->len) { |
| 424 | end = vpd->len; |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 425 | count = end - pos; |
| 426 | } |
| 427 | |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 428 | if (mutex_lock_killable(&vpd->lock)) |
| 429 | return -EINTR; |
| 430 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 431 | ret = pci_vpd_wait(dev); |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 432 | if (ret < 0) |
| 433 | goto out; |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 434 | |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 435 | while (pos < end) { |
| 436 | u32 val; |
| 437 | unsigned int i, skip; |
| 438 | |
| 439 | ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR, |
| 440 | pos & ~3); |
| 441 | if (ret < 0) |
| 442 | break; |
Bjorn Helgaas | c556388 | 2016-02-22 14:04:07 -0600 | [diff] [blame] | 443 | vpd->busy = 1; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 444 | vpd->flag = PCI_VPD_ADDR_F; |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 445 | ret = pci_vpd_wait(dev); |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 446 | if (ret < 0) |
| 447 | break; |
| 448 | |
| 449 | ret = pci_user_read_config_dword(dev, vpd->cap + PCI_VPD_DATA, &val); |
| 450 | if (ret < 0) |
| 451 | break; |
| 452 | |
| 453 | skip = pos & 3; |
| 454 | for (i = 0; i < sizeof(u32); i++) { |
| 455 | if (i >= skip) { |
| 456 | *buf++ = val; |
| 457 | if (++pos == end) |
| 458 | break; |
| 459 | } |
| 460 | val >>= 8; |
| 461 | } |
| 462 | } |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 463 | out: |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 464 | mutex_unlock(&vpd->lock); |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 465 | return ret ? ret : count; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 466 | } |
| 467 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 468 | static ssize_t pci_vpd_write(struct pci_dev *dev, loff_t pos, size_t count, |
| 469 | const void *arg) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 470 | { |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 471 | struct pci_vpd *vpd = dev->vpd; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 472 | const u8 *buf = arg; |
| 473 | loff_t end = pos + count; |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 474 | int ret = 0; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 475 | |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 476 | if (pos < 0 || (pos & 3) || (count & 3)) |
| 477 | return -EINVAL; |
| 478 | |
| 479 | if (!vpd->valid) { |
| 480 | vpd->valid = 1; |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 481 | vpd->len = pci_vpd_size(dev, vpd->len); |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 482 | } |
| 483 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 484 | if (vpd->len == 0) |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 485 | return -EIO; |
| 486 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 487 | if (end > vpd->len) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 488 | return -EINVAL; |
| 489 | |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 490 | if (mutex_lock_killable(&vpd->lock)) |
| 491 | return -EINTR; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 492 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 493 | ret = pci_vpd_wait(dev); |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 494 | if (ret < 0) |
| 495 | goto out; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 496 | |
| 497 | while (pos < end) { |
| 498 | u32 val; |
| 499 | |
| 500 | val = *buf++; |
| 501 | val |= *buf++ << 8; |
| 502 | val |= *buf++ << 16; |
| 503 | val |= *buf++ << 24; |
| 504 | |
| 505 | ret = pci_user_write_config_dword(dev, vpd->cap + PCI_VPD_DATA, val); |
| 506 | if (ret < 0) |
| 507 | break; |
| 508 | ret = pci_user_write_config_word(dev, vpd->cap + PCI_VPD_ADDR, |
| 509 | pos | PCI_VPD_ADDR_F); |
| 510 | if (ret < 0) |
| 511 | break; |
| 512 | |
Bjorn Helgaas | c556388 | 2016-02-22 14:04:07 -0600 | [diff] [blame] | 513 | vpd->busy = 1; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 514 | vpd->flag = 0; |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 515 | ret = pci_vpd_wait(dev); |
Greg Thelen | d97ecd8 | 2011-04-17 08:22:21 -0700 | [diff] [blame] | 516 | if (ret < 0) |
| 517 | break; |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 518 | |
| 519 | pos += sizeof(u32); |
| 520 | } |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 521 | out: |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 522 | mutex_unlock(&vpd->lock); |
Stephen Hemminger | 287d19c | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 523 | return ret ? ret : count; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 524 | } |
| 525 | |
Hariprasad Shenai | cb92148 | 2016-04-15 13:00:11 -0500 | [diff] [blame] | 526 | static int pci_vpd_set_size(struct pci_dev *dev, size_t len) |
| 527 | { |
| 528 | struct pci_vpd *vpd = dev->vpd; |
| 529 | |
| 530 | if (len == 0 || len > PCI_VPD_MAX_SIZE) |
| 531 | return -EIO; |
| 532 | |
| 533 | vpd->valid = 1; |
| 534 | vpd->len = len; |
| 535 | |
| 536 | return 0; |
| 537 | } |
| 538 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 539 | static const struct pci_vpd_ops pci_vpd_ops = { |
| 540 | .read = pci_vpd_read, |
| 541 | .write = pci_vpd_write, |
Hariprasad Shenai | cb92148 | 2016-04-15 13:00:11 -0500 | [diff] [blame] | 542 | .set_size = pci_vpd_set_size, |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 543 | }; |
| 544 | |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 545 | static ssize_t pci_vpd_f0_read(struct pci_dev *dev, loff_t pos, size_t count, |
| 546 | void *arg) |
| 547 | { |
Alex Williamson | 9d92407 | 2015-09-15 11:17:21 -0600 | [diff] [blame] | 548 | struct pci_dev *tdev = pci_get_slot(dev->bus, |
| 549 | PCI_DEVFN(PCI_SLOT(dev->devfn), 0)); |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 550 | ssize_t ret; |
| 551 | |
| 552 | if (!tdev) |
| 553 | return -ENODEV; |
| 554 | |
| 555 | ret = pci_read_vpd(tdev, pos, count, arg); |
| 556 | pci_dev_put(tdev); |
| 557 | return ret; |
| 558 | } |
| 559 | |
| 560 | static ssize_t pci_vpd_f0_write(struct pci_dev *dev, loff_t pos, size_t count, |
| 561 | const void *arg) |
| 562 | { |
Alex Williamson | 9d92407 | 2015-09-15 11:17:21 -0600 | [diff] [blame] | 563 | struct pci_dev *tdev = pci_get_slot(dev->bus, |
| 564 | PCI_DEVFN(PCI_SLOT(dev->devfn), 0)); |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 565 | ssize_t ret; |
| 566 | |
| 567 | if (!tdev) |
| 568 | return -ENODEV; |
| 569 | |
| 570 | ret = pci_write_vpd(tdev, pos, count, arg); |
| 571 | pci_dev_put(tdev); |
| 572 | return ret; |
| 573 | } |
| 574 | |
Hariprasad Shenai | cb92148 | 2016-04-15 13:00:11 -0500 | [diff] [blame] | 575 | static int pci_vpd_f0_set_size(struct pci_dev *dev, size_t len) |
| 576 | { |
| 577 | struct pci_dev *tdev = pci_get_slot(dev->bus, |
| 578 | PCI_DEVFN(PCI_SLOT(dev->devfn), 0)); |
| 579 | int ret; |
| 580 | |
| 581 | if (!tdev) |
| 582 | return -ENODEV; |
| 583 | |
| 584 | ret = pci_set_vpd_size(tdev, len); |
| 585 | pci_dev_put(tdev); |
| 586 | return ret; |
| 587 | } |
| 588 | |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 589 | static const struct pci_vpd_ops pci_vpd_f0_ops = { |
| 590 | .read = pci_vpd_f0_read, |
| 591 | .write = pci_vpd_f0_write, |
Hariprasad Shenai | cb92148 | 2016-04-15 13:00:11 -0500 | [diff] [blame] | 592 | .set_size = pci_vpd_f0_set_size, |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 593 | }; |
| 594 | |
Bjorn Helgaas | f1cd93f | 2016-02-22 13:58:37 -0600 | [diff] [blame] | 595 | int pci_vpd_init(struct pci_dev *dev) |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 596 | { |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 597 | struct pci_vpd *vpd; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 598 | u8 cap; |
| 599 | |
| 600 | cap = pci_find_capability(dev, PCI_CAP_ID_VPD); |
| 601 | if (!cap) |
| 602 | return -ENODEV; |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 603 | |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 604 | vpd = kzalloc(sizeof(*vpd), GFP_ATOMIC); |
| 605 | if (!vpd) |
| 606 | return -ENOMEM; |
| 607 | |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 608 | vpd->len = PCI_VPD_MAX_SIZE; |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 609 | if (dev->dev_flags & PCI_DEV_FLAGS_VPD_REF_F0) |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 610 | vpd->ops = &pci_vpd_f0_ops; |
Mark Rustad | 932c435 | 2015-07-13 11:40:02 -0700 | [diff] [blame] | 611 | else |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 612 | vpd->ops = &pci_vpd_ops; |
Stephen Hemminger | 1120f8b | 2008-12-18 09:17:16 -0800 | [diff] [blame] | 613 | mutex_init(&vpd->lock); |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 614 | vpd->cap = cap; |
Bjorn Helgaas | c556388 | 2016-02-22 14:04:07 -0600 | [diff] [blame] | 615 | vpd->busy = 0; |
Hannes Reinecke | 104daa7 | 2016-02-15 09:42:01 +0100 | [diff] [blame] | 616 | vpd->valid = 0; |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 617 | dev->vpd = vpd; |
Ben Hutchings | 94e6108 | 2008-03-05 16:52:39 +0000 | [diff] [blame] | 618 | return 0; |
| 619 | } |
| 620 | |
Bjorn Helgaas | 6437907 | 2016-02-22 13:58:06 -0600 | [diff] [blame] | 621 | void pci_vpd_release(struct pci_dev *dev) |
| 622 | { |
Bjorn Helgaas | 408641e | 2016-02-22 14:09:52 -0600 | [diff] [blame] | 623 | kfree(dev->vpd); |
Bjorn Helgaas | 6437907 | 2016-02-22 13:58:06 -0600 | [diff] [blame] | 624 | } |
| 625 | |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 626 | /** |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 627 | * pci_cfg_access_lock - Lock PCI config reads/writes |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 628 | * @dev: pci device struct |
| 629 | * |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 630 | * When access is locked, any userspace reads or writes to config |
| 631 | * space and concurrent lock requests will sleep until access is |
| 632 | * allowed via pci_cfg_access_unlocked again. |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 633 | */ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 634 | void pci_cfg_access_lock(struct pci_dev *dev) |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 635 | { |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 636 | might_sleep(); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 637 | |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 638 | raw_spin_lock_irq(&pci_lock); |
| 639 | if (dev->block_cfg_access) |
| 640 | pci_wait_cfg(dev); |
| 641 | dev->block_cfg_access = 1; |
| 642 | raw_spin_unlock_irq(&pci_lock); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 643 | } |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 644 | EXPORT_SYMBOL_GPL(pci_cfg_access_lock); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 645 | |
| 646 | /** |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 647 | * pci_cfg_access_trylock - try to lock PCI config reads/writes |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 648 | * @dev: pci device struct |
| 649 | * |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 650 | * Same as pci_cfg_access_lock, but will return 0 if access is |
| 651 | * already locked, 1 otherwise. This function can be used from |
| 652 | * atomic contexts. |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 653 | */ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 654 | bool pci_cfg_access_trylock(struct pci_dev *dev) |
| 655 | { |
| 656 | unsigned long flags; |
| 657 | bool locked = true; |
| 658 | |
| 659 | raw_spin_lock_irqsave(&pci_lock, flags); |
| 660 | if (dev->block_cfg_access) |
| 661 | locked = false; |
| 662 | else |
| 663 | dev->block_cfg_access = 1; |
| 664 | raw_spin_unlock_irqrestore(&pci_lock, flags); |
| 665 | |
| 666 | return locked; |
| 667 | } |
| 668 | EXPORT_SYMBOL_GPL(pci_cfg_access_trylock); |
| 669 | |
| 670 | /** |
| 671 | * pci_cfg_access_unlock - Unlock PCI config reads/writes |
| 672 | * @dev: pci device struct |
| 673 | * |
| 674 | * This function allows PCI config accesses to resume. |
| 675 | */ |
| 676 | void pci_cfg_access_unlock(struct pci_dev *dev) |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 677 | { |
| 678 | unsigned long flags; |
| 679 | |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 680 | raw_spin_lock_irqsave(&pci_lock, flags); |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 681 | |
| 682 | /* This indicates a problem in the caller, but we don't need |
| 683 | * to kill them, unlike a double-block above. */ |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 684 | WARN_ON(!dev->block_cfg_access); |
Matthew Wilcox | 7ea7e98 | 2006-10-19 09:41:28 -0600 | [diff] [blame] | 685 | |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 686 | dev->block_cfg_access = 0; |
| 687 | wake_up_all(&pci_cfg_wait); |
Thomas Gleixner | 511dd98 | 2010-02-17 14:35:19 +0000 | [diff] [blame] | 688 | raw_spin_unlock_irqrestore(&pci_lock, flags); |
Brian King | e04b0ea | 2005-09-27 01:21:55 -0700 | [diff] [blame] | 689 | } |
Jan Kiszka | fb51ccb | 2011-11-04 09:45:59 +0100 | [diff] [blame] | 690 | EXPORT_SYMBOL_GPL(pci_cfg_access_unlock); |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 691 | |
| 692 | static inline int pcie_cap_version(const struct pci_dev *dev) |
| 693 | { |
Myron Stowe | 1c531d8 | 2013-01-25 17:55:45 -0700 | [diff] [blame] | 694 | return pcie_caps_reg(dev) & PCI_EXP_FLAGS_VERS; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 695 | } |
| 696 | |
Bjorn Helgaas | ffb4d60 | 2015-06-24 16:05:54 -0500 | [diff] [blame] | 697 | static bool pcie_downstream_port(const struct pci_dev *dev) |
| 698 | { |
| 699 | int type = pci_pcie_type(dev); |
| 700 | |
| 701 | return type == PCI_EXP_TYPE_ROOT_PORT || |
| 702 | type == PCI_EXP_TYPE_DOWNSTREAM; |
| 703 | } |
| 704 | |
Yinghai Lu | 7a1562d | 2014-11-11 12:09:46 -0800 | [diff] [blame] | 705 | bool pcie_cap_has_lnkctl(const struct pci_dev *dev) |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 706 | { |
| 707 | int type = pci_pcie_type(dev); |
| 708 | |
Bjorn Helgaas | c8b303d | 2013-08-28 11:33:53 -0600 | [diff] [blame] | 709 | return type == PCI_EXP_TYPE_ENDPOINT || |
Bjorn Helgaas | d3694d4 | 2013-08-27 09:54:40 -0600 | [diff] [blame] | 710 | type == PCI_EXP_TYPE_LEG_END || |
| 711 | type == PCI_EXP_TYPE_ROOT_PORT || |
| 712 | type == PCI_EXP_TYPE_UPSTREAM || |
| 713 | type == PCI_EXP_TYPE_DOWNSTREAM || |
| 714 | type == PCI_EXP_TYPE_PCI_BRIDGE || |
| 715 | type == PCI_EXP_TYPE_PCIE_BRIDGE; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 716 | } |
| 717 | |
| 718 | static inline bool pcie_cap_has_sltctl(const struct pci_dev *dev) |
| 719 | { |
Bjorn Helgaas | ffb4d60 | 2015-06-24 16:05:54 -0500 | [diff] [blame] | 720 | return pcie_downstream_port(dev) && |
Bjorn Helgaas | 6d3a174 | 2013-08-28 12:01:03 -0600 | [diff] [blame] | 721 | pcie_caps_reg(dev) & PCI_EXP_FLAGS_SLOT; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 722 | } |
| 723 | |
| 724 | static inline bool pcie_cap_has_rtctl(const struct pci_dev *dev) |
| 725 | { |
| 726 | int type = pci_pcie_type(dev); |
| 727 | |
Bjorn Helgaas | c8b303d | 2013-08-28 11:33:53 -0600 | [diff] [blame] | 728 | return type == PCI_EXP_TYPE_ROOT_PORT || |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 729 | type == PCI_EXP_TYPE_RC_EC; |
| 730 | } |
| 731 | |
| 732 | static bool pcie_capability_reg_implemented(struct pci_dev *dev, int pos) |
| 733 | { |
| 734 | if (!pci_is_pcie(dev)) |
| 735 | return false; |
| 736 | |
| 737 | switch (pos) { |
Alex Williamson | 969daa3 | 2013-02-14 11:35:42 -0700 | [diff] [blame] | 738 | case PCI_EXP_FLAGS: |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 739 | return true; |
| 740 | case PCI_EXP_DEVCAP: |
| 741 | case PCI_EXP_DEVCTL: |
| 742 | case PCI_EXP_DEVSTA: |
Bjorn Helgaas | fed2451 | 2013-08-28 12:03:42 -0600 | [diff] [blame] | 743 | return true; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 744 | case PCI_EXP_LNKCAP: |
| 745 | case PCI_EXP_LNKCTL: |
| 746 | case PCI_EXP_LNKSTA: |
| 747 | return pcie_cap_has_lnkctl(dev); |
| 748 | case PCI_EXP_SLTCAP: |
| 749 | case PCI_EXP_SLTCTL: |
| 750 | case PCI_EXP_SLTSTA: |
| 751 | return pcie_cap_has_sltctl(dev); |
| 752 | case PCI_EXP_RTCTL: |
| 753 | case PCI_EXP_RTCAP: |
| 754 | case PCI_EXP_RTSTA: |
| 755 | return pcie_cap_has_rtctl(dev); |
| 756 | case PCI_EXP_DEVCAP2: |
| 757 | case PCI_EXP_DEVCTL2: |
| 758 | case PCI_EXP_LNKCAP2: |
| 759 | case PCI_EXP_LNKCTL2: |
| 760 | case PCI_EXP_LNKSTA2: |
| 761 | return pcie_cap_version(dev) > 1; |
| 762 | default: |
| 763 | return false; |
| 764 | } |
| 765 | } |
| 766 | |
| 767 | /* |
| 768 | * Note that these accessor functions are only for the "PCI Express |
| 769 | * Capability" (see PCIe spec r3.0, sec 7.8). They do not apply to the |
| 770 | * other "PCI Express Extended Capabilities" (AER, VC, ACS, MFVC, etc.) |
| 771 | */ |
| 772 | int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val) |
| 773 | { |
| 774 | int ret; |
| 775 | |
| 776 | *val = 0; |
| 777 | if (pos & 1) |
| 778 | return -EINVAL; |
| 779 | |
| 780 | if (pcie_capability_reg_implemented(dev, pos)) { |
| 781 | ret = pci_read_config_word(dev, pci_pcie_cap(dev) + pos, val); |
| 782 | /* |
| 783 | * Reset *val to 0 if pci_read_config_word() fails, it may |
| 784 | * have been written as 0xFFFF if hardware error happens |
| 785 | * during pci_read_config_word(). |
| 786 | */ |
| 787 | if (ret) |
| 788 | *val = 0; |
| 789 | return ret; |
| 790 | } |
| 791 | |
| 792 | /* |
| 793 | * For Functions that do not implement the Slot Capabilities, |
| 794 | * Slot Status, and Slot Control registers, these spaces must |
| 795 | * be hardwired to 0b, with the exception of the Presence Detect |
| 796 | * State bit in the Slot Status register of Downstream Ports, |
| 797 | * which must be hardwired to 1b. (PCIe Base Spec 3.0, sec 7.8) |
| 798 | */ |
Bjorn Helgaas | ffb4d60 | 2015-06-24 16:05:54 -0500 | [diff] [blame] | 799 | if (pci_is_pcie(dev) && pcie_downstream_port(dev) && |
| 800 | pos == PCI_EXP_SLTSTA) |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 801 | *val = PCI_EXP_SLTSTA_PDS; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 802 | |
| 803 | return 0; |
| 804 | } |
| 805 | EXPORT_SYMBOL(pcie_capability_read_word); |
| 806 | |
| 807 | int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val) |
| 808 | { |
| 809 | int ret; |
| 810 | |
| 811 | *val = 0; |
| 812 | if (pos & 3) |
| 813 | return -EINVAL; |
| 814 | |
| 815 | if (pcie_capability_reg_implemented(dev, pos)) { |
| 816 | ret = pci_read_config_dword(dev, pci_pcie_cap(dev) + pos, val); |
| 817 | /* |
| 818 | * Reset *val to 0 if pci_read_config_dword() fails, it may |
| 819 | * have been written as 0xFFFFFFFF if hardware error happens |
| 820 | * during pci_read_config_dword(). |
| 821 | */ |
| 822 | if (ret) |
| 823 | *val = 0; |
| 824 | return ret; |
| 825 | } |
| 826 | |
Bjorn Helgaas | ffb4d60 | 2015-06-24 16:05:54 -0500 | [diff] [blame] | 827 | if (pci_is_pcie(dev) && pcie_downstream_port(dev) && |
| 828 | pos == PCI_EXP_SLTSTA) |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 829 | *val = PCI_EXP_SLTSTA_PDS; |
Jiang Liu | 8c0d3a0 | 2012-07-24 17:20:05 +0800 | [diff] [blame] | 830 | |
| 831 | return 0; |
| 832 | } |
| 833 | EXPORT_SYMBOL(pcie_capability_read_dword); |
| 834 | |
| 835 | int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val) |
| 836 | { |
| 837 | if (pos & 1) |
| 838 | return -EINVAL; |
| 839 | |
| 840 | if (!pcie_capability_reg_implemented(dev, pos)) |
| 841 | return 0; |
| 842 | |
| 843 | return pci_write_config_word(dev, pci_pcie_cap(dev) + pos, val); |
| 844 | } |
| 845 | EXPORT_SYMBOL(pcie_capability_write_word); |
| 846 | |
| 847 | int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val) |
| 848 | { |
| 849 | if (pos & 3) |
| 850 | return -EINVAL; |
| 851 | |
| 852 | if (!pcie_capability_reg_implemented(dev, pos)) |
| 853 | return 0; |
| 854 | |
| 855 | return pci_write_config_dword(dev, pci_pcie_cap(dev) + pos, val); |
| 856 | } |
| 857 | EXPORT_SYMBOL(pcie_capability_write_dword); |
| 858 | |
| 859 | int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos, |
| 860 | u16 clear, u16 set) |
| 861 | { |
| 862 | int ret; |
| 863 | u16 val; |
| 864 | |
| 865 | ret = pcie_capability_read_word(dev, pos, &val); |
| 866 | if (!ret) { |
| 867 | val &= ~clear; |
| 868 | val |= set; |
| 869 | ret = pcie_capability_write_word(dev, pos, val); |
| 870 | } |
| 871 | |
| 872 | return ret; |
| 873 | } |
| 874 | EXPORT_SYMBOL(pcie_capability_clear_and_set_word); |
| 875 | |
| 876 | int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos, |
| 877 | u32 clear, u32 set) |
| 878 | { |
| 879 | int ret; |
| 880 | u32 val; |
| 881 | |
| 882 | ret = pcie_capability_read_dword(dev, pos, &val); |
| 883 | if (!ret) { |
| 884 | val &= ~clear; |
| 885 | val |= set; |
| 886 | ret = pcie_capability_write_dword(dev, pos, val); |
| 887 | } |
| 888 | |
| 889 | return ret; |
| 890 | } |
| 891 | EXPORT_SYMBOL(pcie_capability_clear_and_set_dword); |