Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013 Samsung Electronics Co., Ltd. |
| 3 | * Copyright (c) 2013 Linaro Ltd. |
| 4 | * Author: Thomas Abraham <thomas.ab@samsung.com> |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Common Clock Framework support for all Exynos4 SoCs. |
| 11 | */ |
| 12 | |
| 13 | #include <linux/clk.h> |
| 14 | #include <linux/clkdev.h> |
| 15 | #include <linux/clk-provider.h> |
| 16 | #include <linux/of.h> |
| 17 | #include <linux/of_address.h> |
| 18 | |
| 19 | #include <plat/cpu.h> |
| 20 | #include "clk.h" |
| 21 | #include "clk-pll.h" |
| 22 | |
| 23 | /* Exynos4 clock controller register offsets */ |
| 24 | #define SRC_LEFTBUS 0x4200 |
| 25 | #define E4X12_GATE_IP_IMAGE 0x4930 |
| 26 | #define GATE_IP_RIGHTBUS 0x8800 |
| 27 | #define E4X12_GATE_IP_PERIR 0x8960 |
Tomasz Figa | 6d7190f | 2013-04-04 13:33:30 +0900 | [diff] [blame] | 28 | #define EPLL_LOCK 0xc010 |
| 29 | #define VPLL_LOCK 0xc020 |
| 30 | #define EPLL_CON0 0xc110 |
| 31 | #define EPLL_CON1 0xc114 |
| 32 | #define EPLL_CON2 0xc118 |
| 33 | #define VPLL_CON0 0xc120 |
| 34 | #define VPLL_CON1 0xc124 |
| 35 | #define VPLL_CON2 0xc128 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 36 | #define SRC_TOP0 0xc210 |
| 37 | #define SRC_TOP1 0xc214 |
| 38 | #define SRC_CAM 0xc220 |
| 39 | #define SRC_TV 0xc224 |
| 40 | #define SRC_MFC 0xcc28 |
| 41 | #define SRC_G3D 0xc22c |
| 42 | #define E4210_SRC_IMAGE 0xc230 |
| 43 | #define SRC_LCD0 0xc234 |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 44 | #define E4210_SRC_LCD1 0xc238 |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 45 | #define E4X12_SRC_ISP 0xc238 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 46 | #define SRC_MAUDIO 0xc23c |
| 47 | #define SRC_FSYS 0xc240 |
| 48 | #define SRC_PERIL0 0xc250 |
| 49 | #define SRC_PERIL1 0xc254 |
| 50 | #define E4X12_SRC_CAM1 0xc258 |
| 51 | #define SRC_MASK_CAM 0xc320 |
| 52 | #define SRC_MASK_TV 0xc324 |
| 53 | #define SRC_MASK_LCD0 0xc334 |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 54 | #define E4210_SRC_MASK_LCD1 0xc338 |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 55 | #define E4X12_SRC_MASK_ISP 0xc338 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 56 | #define SRC_MASK_MAUDIO 0xc33c |
| 57 | #define SRC_MASK_FSYS 0xc340 |
| 58 | #define SRC_MASK_PERIL0 0xc350 |
| 59 | #define SRC_MASK_PERIL1 0xc354 |
| 60 | #define DIV_TOP 0xc510 |
| 61 | #define DIV_CAM 0xc520 |
| 62 | #define DIV_TV 0xc524 |
| 63 | #define DIV_MFC 0xc528 |
| 64 | #define DIV_G3D 0xc52c |
| 65 | #define DIV_IMAGE 0xc530 |
| 66 | #define DIV_LCD0 0xc534 |
| 67 | #define E4210_DIV_LCD1 0xc538 |
| 68 | #define E4X12_DIV_ISP 0xc538 |
| 69 | #define DIV_MAUDIO 0xc53c |
| 70 | #define DIV_FSYS0 0xc540 |
| 71 | #define DIV_FSYS1 0xc544 |
| 72 | #define DIV_FSYS2 0xc548 |
| 73 | #define DIV_FSYS3 0xc54c |
| 74 | #define DIV_PERIL0 0xc550 |
| 75 | #define DIV_PERIL1 0xc554 |
| 76 | #define DIV_PERIL2 0xc558 |
| 77 | #define DIV_PERIL3 0xc55c |
| 78 | #define DIV_PERIL4 0xc560 |
| 79 | #define DIV_PERIL5 0xc564 |
| 80 | #define E4X12_DIV_CAM1 0xc568 |
| 81 | #define GATE_SCLK_CAM 0xc820 |
| 82 | #define GATE_IP_CAM 0xc920 |
| 83 | #define GATE_IP_TV 0xc924 |
| 84 | #define GATE_IP_MFC 0xc928 |
| 85 | #define GATE_IP_G3D 0xc92c |
| 86 | #define E4210_GATE_IP_IMAGE 0xc930 |
| 87 | #define GATE_IP_LCD0 0xc934 |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 88 | #define E4210_GATE_IP_LCD1 0xc938 |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 89 | #define E4X12_GATE_IP_ISP 0xc938 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 90 | #define E4X12_GATE_IP_MAUDIO 0xc93c |
| 91 | #define GATE_IP_FSYS 0xc940 |
| 92 | #define GATE_IP_GPS 0xc94c |
| 93 | #define GATE_IP_PERIL 0xc950 |
Tomasz Figa | 1f1f326 | 2013-04-04 13:35:22 +0900 | [diff] [blame] | 94 | #define E4210_GATE_IP_PERIR 0xc960 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 95 | #define E4X12_MPLL_CON0 0x10108 |
Tomasz Figa | b950622 | 2013-04-04 13:35:27 +0900 | [diff] [blame^] | 96 | #define SRC_DMC 0x10200 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 97 | #define APLL_CON0 0x14100 |
| 98 | #define E4210_MPLL_CON0 0x14108 |
| 99 | #define SRC_CPU 0x14200 |
| 100 | #define DIV_CPU0 0x14500 |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 101 | #define E4X12_DIV_ISP0 0x18300 |
| 102 | #define E4X12_DIV_ISP1 0x18304 |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 103 | #define E4X12_GATE_ISP0 0x18800 |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 104 | #define E4X12_GATE_ISP1 0x18804 |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 105 | |
| 106 | /* the exynos4 soc type */ |
| 107 | enum exynos4_soc { |
| 108 | EXYNOS4210, |
| 109 | EXYNOS4X12, |
| 110 | }; |
| 111 | |
| 112 | /* |
| 113 | * Let each supported clock get a unique id. This id is used to lookup the clock |
| 114 | * for device tree based platforms. The clocks are categorized into three |
| 115 | * sections: core, sclk gate and bus interface gate clocks. |
| 116 | * |
| 117 | * When adding a new clock to this list, it is advised to choose a clock |
| 118 | * category and add it to the end of that category. That is because the the |
| 119 | * device tree source file is referring to these ids and any change in the |
| 120 | * sequence number of existing clocks will require corresponding change in the |
| 121 | * device tree files. This limitation would go away when pre-processor support |
| 122 | * for dtc would be available. |
| 123 | */ |
| 124 | enum exynos4_clks { |
| 125 | none, |
| 126 | |
| 127 | /* core clocks */ |
| 128 | xxti, xusbxti, fin_pll, fout_apll, fout_mpll, fout_epll, fout_vpll, |
| 129 | sclk_apll, sclk_mpll, sclk_epll, sclk_vpll, arm_clk, aclk200, aclk100, |
Lukasz Majewski | e77ba80 | 2013-04-04 13:32:59 +0900 | [diff] [blame] | 130 | aclk160, aclk133, mout_mpll_user_t, mout_mpll_user_c, mout_core, |
| 131 | mout_apll, /* 20 */ |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 132 | |
| 133 | /* gate for special clocks (sclk) */ |
| 134 | sclk_fimc0 = 128, sclk_fimc1, sclk_fimc2, sclk_fimc3, sclk_cam0, |
| 135 | sclk_cam1, sclk_csis0, sclk_csis1, sclk_hdmi, sclk_mixer, sclk_dac, |
| 136 | sclk_pixel, sclk_fimd0, sclk_mdnie0, sclk_mdnie_pwm0, sclk_mipi0, |
| 137 | sclk_audio0, sclk_mmc0, sclk_mmc1, sclk_mmc2, sclk_mmc3, sclk_mmc4, |
| 138 | sclk_sata, sclk_uart0, sclk_uart1, sclk_uart2, sclk_uart3, sclk_uart4, |
| 139 | sclk_audio1, sclk_audio2, sclk_spdif, sclk_spi0, sclk_spi1, sclk_spi2, |
| 140 | sclk_slimbus, sclk_fimd1, sclk_mipi1, sclk_pcm1, sclk_pcm2, sclk_i2s1, |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 141 | sclk_i2s2, sclk_mipihsi, sclk_mfc, sclk_pcm0, sclk_g3d, sclk_pwm_isp, |
| 142 | sclk_spi0_isp, sclk_spi1_isp, sclk_uart_isp, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 143 | |
| 144 | /* gate clocks */ |
| 145 | fimc0 = 256, fimc1, fimc2, fimc3, csis0, csis1, jpeg, smmu_fimc0, |
| 146 | smmu_fimc1, smmu_fimc2, smmu_fimc3, smmu_jpeg, vp, mixer, tvenc, hdmi, |
| 147 | smmu_tv, mfc, smmu_mfcl, smmu_mfcr, g3d, g2d, rotator, mdma, smmu_g2d, |
| 148 | smmu_rotator, smmu_mdma, fimd0, mie0, mdnie0, dsim0, smmu_fimd0, fimd1, |
| 149 | mie1, dsim1, smmu_fimd1, pdma0, pdma1, pcie_phy, sata_phy, tsi, sdmmc0, |
| 150 | sdmmc1, sdmmc2, sdmmc3, sdmmc4, sata, sromc, usb_host, usb_device, pcie, |
| 151 | onenand, nfcon, smmu_pcie, gps, smmu_gps, uart0, uart1, uart2, uart3, |
| 152 | uart4, i2c0, i2c1, i2c2, i2c3, i2c4, i2c5, i2c6, i2c7, i2c_hdmi, tsadc, |
| 153 | spi0, spi1, spi2, i2s1, i2s2, pcm0, i2s0, pcm1, pcm2, pwm, slimbus, |
| 154 | spdif, ac97, modemif, chipid, sysreg, hdmi_cec, mct, wdt, rtc, keyif, |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 155 | audss, mipi_hsi, mdma2, pixelasyncm0, pixelasyncm1, fimc_lite0, |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 156 | fimc_lite1, ppmuispx, ppmuispmx, fimc_isp, fimc_drc, fimc_fd, mcuisp, |
| 157 | gicisp, smmu_isp, smmu_drc, smmu_fd, smmu_lite0, smmu_lite1, mcuctl_isp, |
| 158 | mpwm_isp, i2c0_isp, i2c1_isp, mtcadc_isp, pwm_isp, wdt_isp, uart_isp, |
| 159 | asyncaxim, smmu_ispcx, spi0_isp, spi1_isp, pwm_isp_sclk, spi0_isp_sclk, |
| 160 | spi1_isp_sclk, uart_isp_sclk, |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 161 | |
| 162 | /* mux clocks */ |
| 163 | mout_fimc0 = 384, mout_fimc1, mout_fimc2, mout_fimc3, mout_cam0, |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 164 | mout_cam1, mout_csis0, mout_csis1, mout_g3d0, mout_g3d1, mout_g3d, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 165 | |
| 166 | nr_clks, |
| 167 | }; |
| 168 | |
| 169 | /* |
| 170 | * list of controller registers to be saved and restored during a |
| 171 | * suspend/resume cycle. |
| 172 | */ |
| 173 | static __initdata unsigned long exynos4_clk_regs[] = { |
| 174 | SRC_LEFTBUS, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 175 | GATE_IP_RIGHTBUS, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 176 | SRC_TOP0, |
| 177 | SRC_TOP1, |
| 178 | SRC_CAM, |
| 179 | SRC_TV, |
| 180 | SRC_MFC, |
| 181 | SRC_G3D, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 182 | SRC_LCD0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 183 | SRC_MAUDIO, |
| 184 | SRC_FSYS, |
| 185 | SRC_PERIL0, |
| 186 | SRC_PERIL1, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 187 | SRC_MASK_CAM, |
| 188 | SRC_MASK_TV, |
| 189 | SRC_MASK_LCD0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 190 | SRC_MASK_MAUDIO, |
| 191 | SRC_MASK_FSYS, |
| 192 | SRC_MASK_PERIL0, |
| 193 | SRC_MASK_PERIL1, |
| 194 | DIV_TOP, |
| 195 | DIV_CAM, |
| 196 | DIV_TV, |
| 197 | DIV_MFC, |
| 198 | DIV_G3D, |
| 199 | DIV_IMAGE, |
| 200 | DIV_LCD0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 201 | DIV_MAUDIO, |
| 202 | DIV_FSYS0, |
| 203 | DIV_FSYS1, |
| 204 | DIV_FSYS2, |
| 205 | DIV_FSYS3, |
| 206 | DIV_PERIL0, |
| 207 | DIV_PERIL1, |
| 208 | DIV_PERIL2, |
| 209 | DIV_PERIL3, |
| 210 | DIV_PERIL4, |
| 211 | DIV_PERIL5, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 212 | GATE_SCLK_CAM, |
| 213 | GATE_IP_CAM, |
| 214 | GATE_IP_TV, |
| 215 | GATE_IP_MFC, |
| 216 | GATE_IP_G3D, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 217 | GATE_IP_LCD0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 218 | GATE_IP_FSYS, |
| 219 | GATE_IP_GPS, |
| 220 | GATE_IP_PERIL, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 221 | APLL_CON0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 222 | SRC_CPU, |
| 223 | DIV_CPU0, |
| 224 | }; |
| 225 | |
| 226 | /* list of all parent clock list */ |
| 227 | PNAME(mout_apll_p) = { "fin_pll", "fout_apll", }; |
| 228 | PNAME(mout_mpll_p) = { "fin_pll", "fout_mpll", }; |
| 229 | PNAME(mout_epll_p) = { "fin_pll", "fout_epll", }; |
| 230 | PNAME(mout_vpllsrc_p) = { "fin_pll", "sclk_hdmi24m", }; |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 231 | PNAME(mout_vpll_p) = { "fin_pll", "fout_vpll", }; |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 232 | PNAME(sclk_evpll_p) = { "sclk_epll", "sclk_vpll", }; |
| 233 | PNAME(mout_mfc_p) = { "mout_mfc0", "mout_mfc1", }; |
| 234 | PNAME(mout_g3d_p) = { "mout_g3d0", "mout_g3d1", }; |
| 235 | PNAME(mout_g2d_p) = { "mout_g2d0", "mout_g2d1", }; |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 236 | PNAME(mout_hdmi_p) = { "sclk_pixel", "sclk_hdmiphy", }; |
| 237 | PNAME(mout_jpeg_p) = { "mout_jpeg0", "mout_jpeg1", }; |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 238 | PNAME(mout_spdif_p) = { "sclk_audio0", "sclk_audio1", "sclk_audio2", |
| 239 | "spdif_extclk", }; |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 240 | PNAME(mout_onenand_p) = {"aclk133", "aclk160", }; |
| 241 | PNAME(mout_onenand1_p) = {"mout_onenand", "sclk_vpll", }; |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 242 | |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 243 | /* Exynos 4210-specific parent groups */ |
| 244 | PNAME(sclk_vpll_p4210) = { "mout_vpllsrc", "fout_vpll", }; |
| 245 | PNAME(mout_core_p4210) = { "mout_apll", "sclk_mpll", }; |
| 246 | PNAME(sclk_ampll_p4210) = { "sclk_mpll", "sclk_apll", }; |
| 247 | PNAME(group1_p4210) = { "xxti", "xusbxti", "sclk_hdmi24m", |
| 248 | "sclk_usbphy0", "none", "sclk_hdmiphy", |
| 249 | "sclk_mpll", "sclk_epll", "sclk_vpll", }; |
| 250 | PNAME(mout_audio0_p4210) = { "cdclk0", "none", "sclk_hdmi24m", |
| 251 | "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll", |
| 252 | "sclk_epll", "sclk_vpll" }; |
| 253 | PNAME(mout_audio1_p4210) = { "cdclk1", "none", "sclk_hdmi24m", |
| 254 | "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll", |
| 255 | "sclk_epll", "sclk_vpll", }; |
| 256 | PNAME(mout_audio2_p4210) = { "cdclk2", "none", "sclk_hdmi24m", |
| 257 | "sclk_usbphy0", "xxti", "xusbxti", "sclk_mpll", |
| 258 | "sclk_epll", "sclk_vpll", }; |
| 259 | PNAME(mout_mixer_p4210) = { "sclk_dac", "sclk_hdmi", }; |
| 260 | PNAME(mout_dac_p4210) = { "sclk_vpll", "sclk_hdmiphy", }; |
| 261 | |
| 262 | /* Exynos 4x12-specific parent groups */ |
| 263 | PNAME(mout_mpll_user_p4x12) = { "fin_pll", "sclk_mpll", }; |
| 264 | PNAME(mout_core_p4x12) = { "mout_apll", "mout_mpll_user_c", }; |
| 265 | PNAME(sclk_ampll_p4x12) = { "mout_mpll_user_t", "sclk_apll", }; |
| 266 | PNAME(group1_p4x12) = { "xxti", "xusbxti", "sclk_hdmi24m", "sclk_usbphy0", |
| 267 | "none", "sclk_hdmiphy", "mout_mpll_user_t", |
| 268 | "sclk_epll", "sclk_vpll", }; |
| 269 | PNAME(mout_audio0_p4x12) = { "cdclk0", "none", "sclk_hdmi24m", |
| 270 | "sclk_usbphy0", "xxti", "xusbxti", |
| 271 | "mout_mpll_user_t", "sclk_epll", "sclk_vpll" }; |
| 272 | PNAME(mout_audio1_p4x12) = { "cdclk1", "none", "sclk_hdmi24m", |
| 273 | "sclk_usbphy0", "xxti", "xusbxti", |
| 274 | "mout_mpll_user_t", "sclk_epll", "sclk_vpll", }; |
| 275 | PNAME(mout_audio2_p4x12) = { "cdclk2", "none", "sclk_hdmi24m", |
| 276 | "sclk_usbphy0", "xxti", "xusbxti", |
| 277 | "mout_mpll_user_t", "sclk_epll", "sclk_vpll", }; |
| 278 | PNAME(aclk_p4412) = { "mout_mpll_user_t", "sclk_apll", }; |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 279 | PNAME(mout_user_aclk400_mcuisp_p4x12) = {"fin_pll", "div_aclk400_mcuisp", }; |
| 280 | PNAME(mout_user_aclk200_p4x12) = {"fin_pll", "div_aclk200", }; |
| 281 | PNAME(mout_user_aclk266_gps_p4x12) = {"fin_pll", "div_aclk266_gps", }; |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 282 | |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 283 | /* fixed rate clocks generated outside the soc */ |
| 284 | struct samsung_fixed_rate_clock exynos4_fixed_rate_ext_clks[] __initdata = { |
| 285 | FRATE(xxti, "xxti", NULL, CLK_IS_ROOT, 0), |
| 286 | FRATE(xusbxti, "xusbxti", NULL, CLK_IS_ROOT, 0), |
| 287 | }; |
| 288 | |
| 289 | /* fixed rate clocks generated inside the soc */ |
| 290 | struct samsung_fixed_rate_clock exynos4_fixed_rate_clks[] __initdata = { |
| 291 | FRATE(none, "sclk_hdmi24m", NULL, CLK_IS_ROOT, 24000000), |
| 292 | FRATE(none, "sclk_hdmiphy", NULL, CLK_IS_ROOT, 27000000), |
| 293 | FRATE(none, "sclk_usbphy0", NULL, CLK_IS_ROOT, 48000000), |
| 294 | }; |
| 295 | |
| 296 | struct samsung_fixed_rate_clock exynos4210_fixed_rate_clks[] __initdata = { |
| 297 | FRATE(none, "sclk_usbphy1", NULL, CLK_IS_ROOT, 48000000), |
| 298 | }; |
| 299 | |
| 300 | /* list of mux clocks supported in all exynos4 soc's */ |
| 301 | struct samsung_mux_clock exynos4_mux_clks[] __initdata = { |
Lukasz Majewski | e77ba80 | 2013-04-04 13:32:59 +0900 | [diff] [blame] | 302 | MUX_F(mout_apll, "mout_apll", mout_apll_p, SRC_CPU, 0, 1, |
| 303 | CLK_SET_RATE_PARENT, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 304 | MUX(none, "mout_hdmi", mout_hdmi_p, SRC_TV, 0, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 305 | MUX(none, "mout_mfc1", sclk_evpll_p, SRC_MFC, 4, 1), |
| 306 | MUX(none, "mout_mfc", mout_mfc_p, SRC_MFC, 8, 1), |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 307 | MUX_F(mout_g3d1, "mout_g3d1", sclk_evpll_p, SRC_G3D, 4, 1, |
| 308 | CLK_SET_RATE_PARENT, 0), |
| 309 | MUX_F(mout_g3d, "mout_g3d", mout_g3d_p, SRC_G3D, 8, 1, |
| 310 | CLK_SET_RATE_PARENT, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 311 | MUX(none, "mout_spdif", mout_spdif_p, SRC_PERIL1, 8, 2), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 312 | MUX(none, "mout_onenand1", mout_onenand1_p, SRC_TOP0, 0, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 313 | MUX_A(sclk_epll, "sclk_epll", mout_epll_p, SRC_TOP0, 4, 1, "sclk_epll"), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 314 | MUX(none, "mout_onenand", mout_onenand_p, SRC_TOP0, 28, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 315 | }; |
| 316 | |
| 317 | /* list of mux clocks supported in exynos4210 soc */ |
| 318 | struct samsung_mux_clock exynos4210_mux_clks[] __initdata = { |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 319 | MUX(none, "mout_aclk200", sclk_ampll_p4210, SRC_TOP0, 12, 1), |
| 320 | MUX(none, "mout_aclk100", sclk_ampll_p4210, SRC_TOP0, 16, 1), |
| 321 | MUX(none, "mout_aclk160", sclk_ampll_p4210, SRC_TOP0, 20, 1), |
| 322 | MUX(none, "mout_aclk133", sclk_ampll_p4210, SRC_TOP0, 24, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 323 | MUX(none, "mout_vpllsrc", mout_vpllsrc_p, SRC_TOP1, 0, 1), |
| 324 | MUX(none, "mout_mixer", mout_mixer_p4210, SRC_TV, 4, 1), |
| 325 | MUX(none, "mout_dac", mout_dac_p4210, SRC_TV, 8, 1), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 326 | MUX(none, "mout_g2d0", sclk_ampll_p4210, E4210_SRC_IMAGE, 0, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 327 | MUX(none, "mout_g2d1", sclk_evpll_p, E4210_SRC_IMAGE, 4, 1), |
| 328 | MUX(none, "mout_g2d", mout_g2d_p, E4210_SRC_IMAGE, 8, 1), |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 329 | MUX(none, "mout_fimd1", group1_p4210, E4210_SRC_LCD1, 0, 4), |
| 330 | MUX(none, "mout_mipi1", group1_p4210, E4210_SRC_LCD1, 12, 4), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 331 | MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, SRC_CPU, 8, 1, "sclk_mpll"), |
Tomasz Figa | fba79e3 | 2013-04-04 13:33:08 +0900 | [diff] [blame] | 332 | MUX_A(mout_core, "mout_core", mout_core_p4210, |
| 333 | SRC_CPU, 16, 1, "mout_core"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 334 | MUX_A(sclk_vpll, "sclk_vpll", sclk_vpll_p4210, |
| 335 | SRC_TOP0, 8, 1, "sclk_vpll"), |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 336 | MUX(mout_fimc0, "mout_fimc0", group1_p4210, SRC_CAM, 0, 4), |
| 337 | MUX(mout_fimc1, "mout_fimc1", group1_p4210, SRC_CAM, 4, 4), |
| 338 | MUX(mout_fimc2, "mout_fimc2", group1_p4210, SRC_CAM, 8, 4), |
| 339 | MUX(mout_fimc3, "mout_fimc3", group1_p4210, SRC_CAM, 12, 4), |
| 340 | MUX(mout_cam0, "mout_cam0", group1_p4210, SRC_CAM, 16, 4), |
| 341 | MUX(mout_cam1, "mout_cam1", group1_p4210, SRC_CAM, 20, 4), |
| 342 | MUX(mout_csis0, "mout_csis0", group1_p4210, SRC_CAM, 24, 4), |
| 343 | MUX(mout_csis1, "mout_csis1", group1_p4210, SRC_CAM, 28, 4), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 344 | MUX(none, "mout_mfc0", sclk_ampll_p4210, SRC_MFC, 0, 1), |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 345 | MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4210, SRC_G3D, 0, 1, |
| 346 | CLK_SET_RATE_PARENT, 0), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 347 | MUX(none, "mout_fimd0", group1_p4210, SRC_LCD0, 0, 4), |
| 348 | MUX(none, "mout_mipi0", group1_p4210, SRC_LCD0, 12, 4), |
| 349 | MUX(none, "mout_audio0", mout_audio0_p4210, SRC_MAUDIO, 0, 4), |
| 350 | MUX(none, "mout_mmc0", group1_p4210, SRC_FSYS, 0, 4), |
| 351 | MUX(none, "mout_mmc1", group1_p4210, SRC_FSYS, 4, 4), |
| 352 | MUX(none, "mout_mmc2", group1_p4210, SRC_FSYS, 8, 4), |
| 353 | MUX(none, "mout_mmc3", group1_p4210, SRC_FSYS, 12, 4), |
| 354 | MUX(none, "mout_mmc4", group1_p4210, SRC_FSYS, 16, 4), |
Tomasz Figa | 8e79561 | 2013-04-04 13:33:27 +0900 | [diff] [blame] | 355 | MUX(none, "mout_sata", sclk_ampll_p4210, SRC_FSYS, 24, 1), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 356 | MUX(none, "mout_uart0", group1_p4210, SRC_PERIL0, 0, 4), |
| 357 | MUX(none, "mout_uart1", group1_p4210, SRC_PERIL0, 4, 4), |
| 358 | MUX(none, "mout_uart2", group1_p4210, SRC_PERIL0, 8, 4), |
| 359 | MUX(none, "mout_uart3", group1_p4210, SRC_PERIL0, 12, 4), |
| 360 | MUX(none, "mout_uart4", group1_p4210, SRC_PERIL0, 16, 4), |
| 361 | MUX(none, "mout_audio1", mout_audio1_p4210, SRC_PERIL1, 0, 4), |
| 362 | MUX(none, "mout_audio2", mout_audio2_p4210, SRC_PERIL1, 4, 4), |
| 363 | MUX(none, "mout_spi0", group1_p4210, SRC_PERIL1, 16, 4), |
| 364 | MUX(none, "mout_spi1", group1_p4210, SRC_PERIL1, 20, 4), |
| 365 | MUX(none, "mout_spi2", group1_p4210, SRC_PERIL1, 24, 4), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 366 | }; |
| 367 | |
| 368 | /* list of mux clocks supported in exynos4x12 soc */ |
| 369 | struct samsung_mux_clock exynos4x12_mux_clks[] __initdata = { |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 370 | MUX(mout_mpll_user_c, "mout_mpll_user_c", mout_mpll_user_p4x12, |
| 371 | SRC_CPU, 24, 1), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 372 | MUX(none, "mout_aclk266_gps", aclk_p4412, SRC_TOP1, 4, 1), |
| 373 | MUX(none, "mout_aclk400_mcuisp", aclk_p4412, SRC_TOP1, 8, 1), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 374 | MUX(mout_mpll_user_t, "mout_mpll_user_t", mout_mpll_user_p4x12, |
| 375 | SRC_TOP1, 12, 1), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 376 | MUX(none, "mout_user_aclk266_gps", mout_user_aclk266_gps_p4x12, |
| 377 | SRC_TOP1, 16, 1), |
| 378 | MUX(aclk200, "aclk200", mout_user_aclk200_p4x12, SRC_TOP1, 20, 1), |
| 379 | MUX(none, "aclk400_mcuisp", mout_user_aclk400_mcuisp_p4x12, |
| 380 | SRC_TOP1, 24, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 381 | MUX(none, "mout_aclk200", aclk_p4412, SRC_TOP0, 12, 1), |
| 382 | MUX(none, "mout_aclk100", aclk_p4412, SRC_TOP0, 16, 1), |
| 383 | MUX(none, "mout_aclk160", aclk_p4412, SRC_TOP0, 20, 1), |
| 384 | MUX(none, "mout_aclk133", aclk_p4412, SRC_TOP0, 24, 1), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 385 | MUX(none, "mout_mdnie0", group1_p4x12, SRC_LCD0, 4, 4), |
| 386 | MUX(none, "mout_mdnie_pwm0", group1_p4x12, SRC_LCD0, 8, 4), |
| 387 | MUX(none, "mout_sata", sclk_ampll_p4x12, SRC_FSYS, 24, 1), |
| 388 | MUX(none, "mout_jpeg0", sclk_ampll_p4x12, E4X12_SRC_CAM1, 0, 1), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 389 | MUX(none, "mout_jpeg1", sclk_evpll_p, E4X12_SRC_CAM1, 4, 1), |
| 390 | MUX(none, "mout_jpeg", mout_jpeg_p, E4X12_SRC_CAM1, 8, 1), |
| 391 | MUX_A(sclk_mpll, "sclk_mpll", mout_mpll_p, |
Tomasz Figa | b950622 | 2013-04-04 13:35:27 +0900 | [diff] [blame^] | 392 | SRC_DMC, 12, 1, "sclk_mpll"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 393 | MUX_A(sclk_vpll, "sclk_vpll", mout_vpll_p, |
| 394 | SRC_TOP0, 8, 1, "sclk_vpll"), |
Lukasz Majewski | e77ba80 | 2013-04-04 13:32:59 +0900 | [diff] [blame] | 395 | MUX(mout_core, "mout_core", mout_core_p4x12, SRC_CPU, 16, 1), |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 396 | MUX(mout_fimc0, "mout_fimc0", group1_p4x12, SRC_CAM, 0, 4), |
| 397 | MUX(mout_fimc1, "mout_fimc1", group1_p4x12, SRC_CAM, 4, 4), |
| 398 | MUX(mout_fimc2, "mout_fimc2", group1_p4x12, SRC_CAM, 8, 4), |
| 399 | MUX(mout_fimc3, "mout_fimc3", group1_p4x12, SRC_CAM, 12, 4), |
| 400 | MUX(mout_cam0, "mout_cam0", group1_p4x12, SRC_CAM, 16, 4), |
| 401 | MUX(mout_cam1, "mout_cam1", group1_p4x12, SRC_CAM, 20, 4), |
| 402 | MUX(mout_csis0, "mout_csis0", group1_p4x12, SRC_CAM, 24, 4), |
| 403 | MUX(mout_csis1, "mout_csis1", group1_p4x12, SRC_CAM, 28, 4), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 404 | MUX(none, "mout_mfc0", sclk_ampll_p4x12, SRC_MFC, 0, 1), |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 405 | MUX_F(mout_g3d0, "mout_g3d0", sclk_ampll_p4x12, SRC_G3D, 0, 1, |
| 406 | CLK_SET_RATE_PARENT, 0), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 407 | MUX(none, "mout_fimd0", group1_p4x12, SRC_LCD0, 0, 4), |
| 408 | MUX(none, "mout_mipi0", group1_p4x12, SRC_LCD0, 12, 4), |
| 409 | MUX(none, "mout_audio0", mout_audio0_p4x12, SRC_MAUDIO, 0, 4), |
| 410 | MUX(none, "mout_mmc0", group1_p4x12, SRC_FSYS, 0, 4), |
| 411 | MUX(none, "mout_mmc1", group1_p4x12, SRC_FSYS, 4, 4), |
| 412 | MUX(none, "mout_mmc2", group1_p4x12, SRC_FSYS, 8, 4), |
| 413 | MUX(none, "mout_mmc3", group1_p4x12, SRC_FSYS, 12, 4), |
| 414 | MUX(none, "mout_mmc4", group1_p4x12, SRC_FSYS, 16, 4), |
Tomasz Figa | 4c3cc72 | 2013-04-04 13:32:43 +0900 | [diff] [blame] | 415 | MUX(none, "mout_mipihsi", aclk_p4412, SRC_FSYS, 24, 1), |
Tomasz Figa | 74f7f8b | 2013-04-04 13:32:37 +0900 | [diff] [blame] | 416 | MUX(none, "mout_uart0", group1_p4x12, SRC_PERIL0, 0, 4), |
| 417 | MUX(none, "mout_uart1", group1_p4x12, SRC_PERIL0, 4, 4), |
| 418 | MUX(none, "mout_uart2", group1_p4x12, SRC_PERIL0, 8, 4), |
| 419 | MUX(none, "mout_uart3", group1_p4x12, SRC_PERIL0, 12, 4), |
| 420 | MUX(none, "mout_uart4", group1_p4x12, SRC_PERIL0, 16, 4), |
| 421 | MUX(none, "mout_audio1", mout_audio1_p4x12, SRC_PERIL1, 0, 4), |
| 422 | MUX(none, "mout_audio2", mout_audio2_p4x12, SRC_PERIL1, 4, 4), |
| 423 | MUX(none, "mout_spi0", group1_p4x12, SRC_PERIL1, 16, 4), |
| 424 | MUX(none, "mout_spi1", group1_p4x12, SRC_PERIL1, 20, 4), |
| 425 | MUX(none, "mout_spi2", group1_p4x12, SRC_PERIL1, 24, 4), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 426 | MUX(none, "mout_pwm_isp", group1_p4x12, E4X12_SRC_ISP, 0, 4), |
| 427 | MUX(none, "mout_spi0_isp", group1_p4x12, E4X12_SRC_ISP, 4, 4), |
| 428 | MUX(none, "mout_spi1_isp", group1_p4x12, E4X12_SRC_ISP, 8, 4), |
| 429 | MUX(none, "mout_uart_isp", group1_p4x12, E4X12_SRC_ISP, 12, 4), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 430 | }; |
| 431 | |
| 432 | /* list of divider clocks supported in all exynos4 soc's */ |
| 433 | struct samsung_div_clock exynos4_div_clks[] __initdata = { |
| 434 | DIV(none, "div_core", "mout_core", DIV_CPU0, 0, 3), |
| 435 | DIV(none, "div_core2", "div_core", DIV_CPU0, 28, 3), |
| 436 | DIV(none, "div_fimc0", "mout_fimc0", DIV_CAM, 0, 4), |
| 437 | DIV(none, "div_fimc1", "mout_fimc1", DIV_CAM, 4, 4), |
| 438 | DIV(none, "div_fimc2", "mout_fimc2", DIV_CAM, 8, 4), |
| 439 | DIV(none, "div_fimc3", "mout_fimc3", DIV_CAM, 12, 4), |
| 440 | DIV(none, "div_cam0", "mout_cam0", DIV_CAM, 16, 4), |
| 441 | DIV(none, "div_cam1", "mout_cam1", DIV_CAM, 20, 4), |
| 442 | DIV(none, "div_csis0", "mout_csis0", DIV_CAM, 24, 4), |
| 443 | DIV(none, "div_csis1", "mout_csis1", DIV_CAM, 28, 4), |
Sylwester Nawrocki | 36fc097 | 2013-04-04 13:32:33 +0900 | [diff] [blame] | 444 | DIV(sclk_mfc, "sclk_mfc", "mout_mfc", DIV_MFC, 0, 4), |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 445 | DIV_F(none, "div_g3d", "mout_g3d", DIV_G3D, 0, 4, |
| 446 | CLK_SET_RATE_PARENT, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 447 | DIV(none, "div_fimd0", "mout_fimd0", DIV_LCD0, 0, 4), |
| 448 | DIV(none, "div_mipi0", "mout_mipi0", DIV_LCD0, 16, 4), |
| 449 | DIV(none, "div_audio0", "mout_audio0", DIV_MAUDIO, 0, 4), |
Tomasz Figa | 6976d27 | 2013-04-04 13:32:51 +0900 | [diff] [blame] | 450 | DIV(sclk_pcm0, "sclk_pcm0", "sclk_audio0", DIV_MAUDIO, 4, 8), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 451 | DIV(none, "div_mmc0", "mout_mmc0", DIV_FSYS1, 0, 4), |
| 452 | DIV(none, "div_mmc1", "mout_mmc1", DIV_FSYS1, 16, 4), |
| 453 | DIV(none, "div_mmc2", "mout_mmc2", DIV_FSYS2, 0, 4), |
| 454 | DIV(none, "div_mmc3", "mout_mmc3", DIV_FSYS2, 16, 4), |
| 455 | DIV(sclk_pixel, "sclk_pixel", "sclk_vpll", DIV_TV, 0, 4), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 456 | DIV(aclk100, "aclk100", "mout_aclk100", DIV_TOP, 4, 4), |
| 457 | DIV(aclk160, "aclk160", "mout_aclk160", DIV_TOP, 8, 3), |
| 458 | DIV(aclk133, "aclk133", "mout_aclk133", DIV_TOP, 12, 3), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 459 | DIV(none, "div_onenand", "mout_onenand1", DIV_TOP, 16, 3), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 460 | DIV(sclk_slimbus, "sclk_slimbus", "sclk_epll", DIV_PERIL3, 4, 4), |
| 461 | DIV(sclk_pcm1, "sclk_pcm1", "sclk_audio1", DIV_PERIL4, 4, 8), |
| 462 | DIV(sclk_pcm2, "sclk_pcm2", "sclk_audio2", DIV_PERIL4, 20, 8), |
| 463 | DIV(sclk_i2s1, "sclk_i2s1", "sclk_audio1", DIV_PERIL5, 0, 6), |
| 464 | DIV(sclk_i2s2, "sclk_i2s2", "sclk_audio2", DIV_PERIL5, 8, 6), |
| 465 | DIV(none, "div_mmc4", "mout_mmc4", DIV_FSYS3, 0, 4), |
| 466 | DIV(none, "div_mmc_pre4", "div_mmc4", DIV_FSYS3, 8, 8), |
| 467 | DIV(none, "div_uart0", "mout_uart0", DIV_PERIL0, 0, 4), |
| 468 | DIV(none, "div_uart1", "mout_uart1", DIV_PERIL0, 4, 4), |
| 469 | DIV(none, "div_uart2", "mout_uart2", DIV_PERIL0, 8, 4), |
| 470 | DIV(none, "div_uart3", "mout_uart3", DIV_PERIL0, 12, 4), |
| 471 | DIV(none, "div_uart4", "mout_uart4", DIV_PERIL0, 16, 4), |
| 472 | DIV(none, "div_spi0", "mout_spi0", DIV_PERIL1, 0, 4), |
| 473 | DIV(none, "div_spi_pre0", "div_spi0", DIV_PERIL1, 8, 8), |
| 474 | DIV(none, "div_spi1", "mout_spi1", DIV_PERIL1, 16, 4), |
| 475 | DIV(none, "div_spi_pre1", "div_spi1", DIV_PERIL1, 24, 8), |
| 476 | DIV(none, "div_spi2", "mout_spi2", DIV_PERIL2, 0, 4), |
| 477 | DIV(none, "div_spi_pre2", "div_spi2", DIV_PERIL2, 8, 8), |
| 478 | DIV(none, "div_audio1", "mout_audio1", DIV_PERIL4, 0, 4), |
| 479 | DIV(none, "div_audio2", "mout_audio2", DIV_PERIL4, 16, 4), |
| 480 | DIV_A(arm_clk, "arm_clk", "div_core2", DIV_CPU0, 28, 3, "arm_clk"), |
| 481 | DIV_A(sclk_apll, "sclk_apll", "mout_apll", |
| 482 | DIV_CPU0, 24, 3, "sclk_apll"), |
| 483 | DIV_F(none, "div_mipi_pre0", "div_mipi0", DIV_LCD0, 20, 4, |
| 484 | CLK_SET_RATE_PARENT, 0), |
| 485 | DIV_F(none, "div_mmc_pre0", "div_mmc0", DIV_FSYS1, 8, 8, |
| 486 | CLK_SET_RATE_PARENT, 0), |
| 487 | DIV_F(none, "div_mmc_pre1", "div_mmc1", DIV_FSYS1, 24, 8, |
| 488 | CLK_SET_RATE_PARENT, 0), |
| 489 | DIV_F(none, "div_mmc_pre2", "div_mmc2", DIV_FSYS2, 8, 8, |
| 490 | CLK_SET_RATE_PARENT, 0), |
| 491 | DIV_F(none, "div_mmc_pre3", "div_mmc3", DIV_FSYS2, 24, 8, |
| 492 | CLK_SET_RATE_PARENT, 0), |
| 493 | }; |
| 494 | |
| 495 | /* list of divider clocks supported in exynos4210 soc */ |
| 496 | struct samsung_div_clock exynos4210_div_clks[] __initdata = { |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 497 | DIV(aclk200, "aclk200", "mout_aclk200", DIV_TOP, 0, 3), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 498 | DIV(none, "div_g2d", "mout_g2d", DIV_IMAGE, 0, 4), |
| 499 | DIV(none, "div_fimd1", "mout_fimd1", E4210_DIV_LCD1, 0, 4), |
| 500 | DIV(none, "div_mipi1", "mout_mipi1", E4210_DIV_LCD1, 16, 4), |
| 501 | DIV(none, "div_sata", "mout_sata", DIV_FSYS0, 20, 4), |
| 502 | DIV_F(none, "div_mipi_pre1", "div_mipi1", E4210_DIV_LCD1, 20, 4, |
| 503 | CLK_SET_RATE_PARENT, 0), |
| 504 | }; |
| 505 | |
| 506 | /* list of divider clocks supported in exynos4x12 soc */ |
| 507 | struct samsung_div_clock exynos4x12_div_clks[] __initdata = { |
| 508 | DIV(none, "div_mdnie0", "mout_mdnie0", DIV_LCD0, 4, 4), |
| 509 | DIV(none, "div_mdnie_pwm0", "mout_mdnie_pwm0", DIV_LCD0, 8, 4), |
| 510 | DIV(none, "div_mdnie_pwm_pre0", "div_mdnie_pwm0", DIV_LCD0, 12, 4), |
| 511 | DIV(none, "div_mipihsi", "mout_mipihsi", DIV_FSYS0, 20, 4), |
| 512 | DIV(none, "div_jpeg", "mout_jpeg", E4X12_DIV_CAM1, 0, 4), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 513 | DIV(none, "div_aclk200", "mout_aclk200", DIV_TOP, 0, 3), |
| 514 | DIV(none, "div_aclk266_gps", "mout_aclk266_gps", DIV_TOP, 20, 3), |
| 515 | DIV(none, "div_aclk400_mcuisp", "mout_aclk400_mcuisp", DIV_TOP, 24, 3), |
| 516 | DIV(none, "div_pwm_isp", "mout_pwm_isp", E4X12_DIV_ISP, 0, 4), |
| 517 | DIV(none, "div_spi0_isp", "mout_spi0_isp", E4X12_DIV_ISP, 4, 4), |
| 518 | DIV(none, "div_spi0_isp_pre", "div_spi0_isp", E4X12_DIV_ISP, 8, 8), |
| 519 | DIV(none, "div_spi1_isp", "mout_spi1_isp", E4X12_DIV_ISP, 16, 4), |
| 520 | DIV(none, "div_spi1_isp_pre", "div_spi1_isp", E4X12_DIV_ISP, 20, 8), |
| 521 | DIV(none, "div_uart_isp", "mout_uart_isp", E4X12_DIV_ISP, 28, 4), |
| 522 | DIV(none, "div_isp0", "aclk200", E4X12_DIV_ISP0, 0, 3), |
| 523 | DIV(none, "div_isp1", "aclk200", E4X12_DIV_ISP0, 4, 3), |
| 524 | DIV(none, "div_mpwm", "div_isp1", E4X12_DIV_ISP1, 0, 3), |
| 525 | DIV(none, "div_mcuisp0", "aclk400_mcuisp", E4X12_DIV_ISP1, 4, 3), |
| 526 | DIV(none, "div_mcuisp1", "div_mcuisp0", E4X12_DIV_ISP1, 8, 3), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 527 | }; |
| 528 | |
| 529 | /* list of gate clocks supported in all exynos4 soc's */ |
| 530 | struct samsung_gate_clock exynos4_gate_clks[] __initdata = { |
| 531 | /* |
| 532 | * After all Exynos4 based platforms are migrated to use device tree, |
| 533 | * the device name and clock alias names specified below for some |
| 534 | * of the clocks can be removed. |
| 535 | */ |
| 536 | GATE(sclk_hdmi, "sclk_hdmi", "mout_hdmi", SRC_MASK_TV, 0, 0, 0), |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 537 | GATE(sclk_spdif, "sclk_spdif", "mout_spdif", SRC_MASK_PERIL1, 8, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 538 | GATE(jpeg, "jpeg", "aclk160", GATE_IP_CAM, 6, 0, 0), |
| 539 | GATE(mie0, "mie0", "aclk160", GATE_IP_LCD0, 1, 0, 0), |
| 540 | GATE(dsim0, "dsim0", "aclk160", GATE_IP_LCD0, 3, 0, 0), |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 541 | GATE(fimd1, "fimd1", "aclk160", E4210_GATE_IP_LCD1, 0, 0, 0), |
| 542 | GATE(mie1, "mie1", "aclk160", E4210_GATE_IP_LCD1, 1, 0, 0), |
| 543 | GATE(dsim1, "dsim1", "aclk160", E4210_GATE_IP_LCD1, 3, 0, 0), |
| 544 | GATE(smmu_fimd1, "smmu_fimd1", "aclk160", E4210_GATE_IP_LCD1, 4, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 545 | GATE(tsi, "tsi", "aclk133", GATE_IP_FSYS, 4, 0, 0), |
| 546 | GATE(sromc, "sromc", "aclk133", GATE_IP_FSYS, 11, 0, 0), |
Tomasz Figa | 8e1ce83 | 2013-04-04 13:33:17 +0900 | [diff] [blame] | 547 | GATE(sclk_g3d, "sclk_g3d", "div_g3d", GATE_IP_G3D, 0, |
| 548 | CLK_SET_RATE_PARENT, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 549 | GATE(usb_device, "usb_device", "aclk133", GATE_IP_FSYS, 13, 0, 0), |
| 550 | GATE(onenand, "onenand", "aclk133", GATE_IP_FSYS, 15, 0, 0), |
| 551 | GATE(nfcon, "nfcon", "aclk133", GATE_IP_FSYS, 16, 0, 0), |
| 552 | GATE(gps, "gps", "aclk133", GATE_IP_GPS, 0, 0, 0), |
| 553 | GATE(smmu_gps, "smmu_gps", "aclk133", GATE_IP_GPS, 1, 0, 0), |
| 554 | GATE(slimbus, "slimbus", "aclk100", GATE_IP_PERIL, 25, 0, 0), |
| 555 | GATE(sclk_cam0, "sclk_cam0", "div_cam0", GATE_SCLK_CAM, 4, |
| 556 | CLK_SET_RATE_PARENT, 0), |
| 557 | GATE(sclk_cam1, "sclk_cam1", "div_cam1", GATE_SCLK_CAM, 5, |
| 558 | CLK_SET_RATE_PARENT, 0), |
| 559 | GATE(sclk_mipi0, "sclk_mipi0", "div_mipi_pre0", |
| 560 | SRC_MASK_LCD0, 12, CLK_SET_RATE_PARENT, 0), |
Tomasz Figa | 69aff2f | 2013-04-04 13:32:47 +0900 | [diff] [blame] | 561 | GATE(sclk_audio0, "sclk_audio0", "div_audio0", SRC_MASK_MAUDIO, 0, |
| 562 | CLK_SET_RATE_PARENT, 0), |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 563 | GATE(sclk_audio1, "sclk_audio1", "div_audio1", SRC_MASK_PERIL1, 0, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 564 | CLK_SET_RATE_PARENT, 0), |
| 565 | GATE_D(vp, "s5p-mixer", "vp", "aclk160", GATE_IP_TV, 0, 0, 0), |
| 566 | GATE_D(mixer, "s5p-mixer", "mixer", "aclk160", GATE_IP_TV, 1, 0, 0), |
| 567 | GATE_D(hdmi, "exynos4-hdmi", "hdmi", "aclk160", GATE_IP_TV, 3, 0, 0), |
| 568 | GATE_A(pwm, "pwm", "aclk100", GATE_IP_PERIL, 24, 0, 0, "timers"), |
| 569 | GATE_A(sdmmc4, "sdmmc4", "aclk133", GATE_IP_FSYS, 9, 0, 0, "biu"), |
| 570 | GATE_A(usb_host, "usb_host", "aclk133", |
| 571 | GATE_IP_FSYS, 12, 0, 0, "usbhost"), |
| 572 | GATE_DA(sclk_fimc0, "exynos4-fimc.0", "sclk_fimc0", "div_fimc0", |
| 573 | SRC_MASK_CAM, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimc"), |
| 574 | GATE_DA(sclk_fimc1, "exynos4-fimc.1", "sclk_fimc1", "div_fimc1", |
| 575 | SRC_MASK_CAM, 4, CLK_SET_RATE_PARENT, 0, "sclk_fimc"), |
| 576 | GATE_DA(sclk_fimc2, "exynos4-fimc.2", "sclk_fimc2", "div_fimc2", |
| 577 | SRC_MASK_CAM, 8, CLK_SET_RATE_PARENT, 0, "sclk_fimc"), |
| 578 | GATE_DA(sclk_fimc3, "exynos4-fimc.3", "sclk_fimc3", "div_fimc3", |
| 579 | SRC_MASK_CAM, 12, CLK_SET_RATE_PARENT, 0, "sclk_fimc"), |
| 580 | GATE_DA(sclk_csis0, "s5p-mipi-csis.0", "sclk_csis0", "div_csis0", |
| 581 | SRC_MASK_CAM, 24, CLK_SET_RATE_PARENT, 0, "sclk_csis"), |
| 582 | GATE_DA(sclk_csis1, "s5p-mipi-csis.1", "sclk_csis1", "div_csis1", |
| 583 | SRC_MASK_CAM, 28, CLK_SET_RATE_PARENT, 0, "sclk_csis"), |
| 584 | GATE_DA(sclk_fimd0, "exynos4-fb.0", "sclk_fimd0", "div_fimd0", |
| 585 | SRC_MASK_LCD0, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"), |
| 586 | GATE_DA(sclk_mmc0, "exynos4-sdhci.0", "sclk_mmc0", "div_mmc_pre0", |
| 587 | SRC_MASK_FSYS, 0, CLK_SET_RATE_PARENT, 0, |
| 588 | "mmc_busclk.2"), |
| 589 | GATE_DA(sclk_mmc1, "exynos4-sdhci.1", "sclk_mmc1", "div_mmc_pre1", |
| 590 | SRC_MASK_FSYS, 4, CLK_SET_RATE_PARENT, 0, |
| 591 | "mmc_busclk.2"), |
| 592 | GATE_DA(sclk_mmc2, "exynos4-sdhci.2", "sclk_mmc2", "div_mmc_pre2", |
| 593 | SRC_MASK_FSYS, 8, CLK_SET_RATE_PARENT, 0, |
| 594 | "mmc_busclk.2"), |
| 595 | GATE_DA(sclk_mmc3, "exynos4-sdhci.3", "sclk_mmc3", "div_mmc_pre3", |
| 596 | SRC_MASK_FSYS, 12, CLK_SET_RATE_PARENT, 0, |
| 597 | "mmc_busclk.2"), |
| 598 | GATE_DA(sclk_mmc4, NULL, "sclk_mmc4", "div_mmc_pre4", |
| 599 | SRC_MASK_FSYS, 16, CLK_SET_RATE_PARENT, 0, "ciu"), |
| 600 | GATE_DA(sclk_uart0, "exynos4210-uart.0", "uclk0", "div_uart0", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 601 | SRC_MASK_PERIL0, 0, CLK_SET_RATE_PARENT, |
| 602 | 0, "clk_uart_baud0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 603 | GATE_DA(sclk_uart1, "exynos4210-uart.1", "uclk1", "div_uart1", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 604 | SRC_MASK_PERIL0, 4, CLK_SET_RATE_PARENT, |
| 605 | 0, "clk_uart_baud0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 606 | GATE_DA(sclk_uart2, "exynos4210-uart.2", "uclk2", "div_uart2", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 607 | SRC_MASK_PERIL0, 8, CLK_SET_RATE_PARENT, |
| 608 | 0, "clk_uart_baud0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 609 | GATE_DA(sclk_uart3, "exynos4210-uart.3", "uclk3", "div_uart3", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 610 | SRC_MASK_PERIL0, 12, CLK_SET_RATE_PARENT, |
| 611 | 0, "clk_uart_baud0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 612 | GATE_DA(sclk_uart4, "exynos4210-uart.4", "uclk4", "div_uart4", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 613 | SRC_MASK_PERIL0, 16, CLK_SET_RATE_PARENT, |
| 614 | 0, "clk_uart_baud0"), |
| 615 | GATE(sclk_audio2, "sclk_audio2", "div_audio2", SRC_MASK_PERIL1, 4, |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 616 | CLK_SET_RATE_PARENT, 0), |
| 617 | GATE_DA(sclk_spi0, "exynos4210-spi.0", "sclk_spi0", "div_spi_pre0", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 618 | SRC_MASK_PERIL1, 16, CLK_SET_RATE_PARENT, |
| 619 | 0, "spi_busclk0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 620 | GATE_DA(sclk_spi1, "exynos4210-spi.1", "sclk_spi1", "div_spi_pre1", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 621 | SRC_MASK_PERIL1, 20, CLK_SET_RATE_PARENT, |
| 622 | 0, "spi_busclk0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 623 | GATE_DA(sclk_spi2, "exynos4210-spi.2", "sclk_spi2", "div_spi_pre2", |
Tomasz Figa | 017ab64 | 2013-04-04 13:33:34 +0900 | [diff] [blame] | 624 | SRC_MASK_PERIL1, 24, CLK_SET_RATE_PARENT, |
| 625 | 0, "spi_busclk0"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 626 | GATE_DA(fimc0, "exynos4-fimc.0", "fimc0", "aclk160", |
| 627 | GATE_IP_CAM, 0, 0, 0, "fimc"), |
| 628 | GATE_DA(fimc1, "exynos4-fimc.1", "fimc1", "aclk160", |
| 629 | GATE_IP_CAM, 1, 0, 0, "fimc"), |
| 630 | GATE_DA(fimc2, "exynos4-fimc.2", "fimc2", "aclk160", |
| 631 | GATE_IP_CAM, 2, 0, 0, "fimc"), |
| 632 | GATE_DA(fimc3, "exynos4-fimc.3", "fimc3", "aclk160", |
| 633 | GATE_IP_CAM, 3, 0, 0, "fimc"), |
| 634 | GATE_DA(csis0, "s5p-mipi-csis.0", "csis0", "aclk160", |
| 635 | GATE_IP_CAM, 4, 0, 0, "fimc"), |
| 636 | GATE_DA(csis1, "s5p-mipi-csis.1", "csis1", "aclk160", |
| 637 | GATE_IP_CAM, 5, 0, 0, "fimc"), |
| 638 | GATE_DA(smmu_fimc0, "exynos-sysmmu.5", "smmu_fimc0", "aclk160", |
| 639 | GATE_IP_CAM, 7, 0, 0, "sysmmu"), |
| 640 | GATE_DA(smmu_fimc1, "exynos-sysmmu.6", "smmu_fimc1", "aclk160", |
| 641 | GATE_IP_CAM, 8, 0, 0, "sysmmu"), |
| 642 | GATE_DA(smmu_fimc2, "exynos-sysmmu.7", "smmu_fimc2", "aclk160", |
| 643 | GATE_IP_CAM, 9, 0, 0, "sysmmu"), |
| 644 | GATE_DA(smmu_fimc3, "exynos-sysmmu.8", "smmu_fimc3", "aclk160", |
| 645 | GATE_IP_CAM, 10, 0, 0, "sysmmu"), |
| 646 | GATE_DA(smmu_jpeg, "exynos-sysmmu.3", "smmu_jpeg", "aclk160", |
| 647 | GATE_IP_CAM, 11, 0, 0, "sysmmu"), |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 648 | GATE(pixelasyncm0, "pxl_async0", "aclk160", GATE_IP_CAM, 17, 0, 0), |
| 649 | GATE(pixelasyncm1, "pxl_async1", "aclk160", GATE_IP_CAM, 18, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 650 | GATE_DA(smmu_tv, "exynos-sysmmu.2", "smmu_tv", "aclk160", |
| 651 | GATE_IP_TV, 4, 0, 0, "sysmmu"), |
| 652 | GATE_DA(mfc, "s5p-mfc", "mfc", "aclk100", GATE_IP_MFC, 0, 0, 0, "mfc"), |
| 653 | GATE_DA(smmu_mfcl, "exynos-sysmmu.0", "smmu_mfcl", "aclk100", |
| 654 | GATE_IP_MFC, 1, 0, 0, "sysmmu"), |
| 655 | GATE_DA(smmu_mfcr, "exynos-sysmmu.1", "smmu_mfcr", "aclk100", |
| 656 | GATE_IP_MFC, 2, 0, 0, "sysmmu"), |
| 657 | GATE_DA(fimd0, "exynos4-fb.0", "fimd0", "aclk160", |
| 658 | GATE_IP_LCD0, 0, 0, 0, "fimd"), |
| 659 | GATE_DA(smmu_fimd0, "exynos-sysmmu.10", "smmu_fimd0", "aclk160", |
| 660 | GATE_IP_LCD0, 4, 0, 0, "sysmmu"), |
| 661 | GATE_DA(pdma0, "dma-pl330.0", "pdma0", "aclk133", |
| 662 | GATE_IP_FSYS, 0, 0, 0, "dma"), |
| 663 | GATE_DA(pdma1, "dma-pl330.1", "pdma1", "aclk133", |
| 664 | GATE_IP_FSYS, 1, 0, 0, "dma"), |
| 665 | GATE_DA(sdmmc0, "exynos4-sdhci.0", "sdmmc0", "aclk133", |
| 666 | GATE_IP_FSYS, 5, 0, 0, "hsmmc"), |
| 667 | GATE_DA(sdmmc1, "exynos4-sdhci.1", "sdmmc1", "aclk133", |
| 668 | GATE_IP_FSYS, 6, 0, 0, "hsmmc"), |
| 669 | GATE_DA(sdmmc2, "exynos4-sdhci.2", "sdmmc2", "aclk133", |
| 670 | GATE_IP_FSYS, 7, 0, 0, "hsmmc"), |
| 671 | GATE_DA(sdmmc3, "exynos4-sdhci.3", "sdmmc3", "aclk133", |
| 672 | GATE_IP_FSYS, 8, 0, 0, "hsmmc"), |
| 673 | GATE_DA(uart0, "exynos4210-uart.0", "uart0", "aclk100", |
| 674 | GATE_IP_PERIL, 0, 0, 0, "uart"), |
| 675 | GATE_DA(uart1, "exynos4210-uart.1", "uart1", "aclk100", |
| 676 | GATE_IP_PERIL, 1, 0, 0, "uart"), |
| 677 | GATE_DA(uart2, "exynos4210-uart.2", "uart2", "aclk100", |
| 678 | GATE_IP_PERIL, 2, 0, 0, "uart"), |
| 679 | GATE_DA(uart3, "exynos4210-uart.3", "uart3", "aclk100", |
| 680 | GATE_IP_PERIL, 3, 0, 0, "uart"), |
| 681 | GATE_DA(uart4, "exynos4210-uart.4", "uart4", "aclk100", |
| 682 | GATE_IP_PERIL, 4, 0, 0, "uart"), |
| 683 | GATE_DA(i2c0, "s3c2440-i2c.0", "i2c0", "aclk100", |
| 684 | GATE_IP_PERIL, 6, 0, 0, "i2c"), |
| 685 | GATE_DA(i2c1, "s3c2440-i2c.1", "i2c1", "aclk100", |
| 686 | GATE_IP_PERIL, 7, 0, 0, "i2c"), |
| 687 | GATE_DA(i2c2, "s3c2440-i2c.2", "i2c2", "aclk100", |
| 688 | GATE_IP_PERIL, 8, 0, 0, "i2c"), |
| 689 | GATE_DA(i2c3, "s3c2440-i2c.3", "i2c3", "aclk100", |
| 690 | GATE_IP_PERIL, 9, 0, 0, "i2c"), |
| 691 | GATE_DA(i2c4, "s3c2440-i2c.4", "i2c4", "aclk100", |
| 692 | GATE_IP_PERIL, 10, 0, 0, "i2c"), |
| 693 | GATE_DA(i2c5, "s3c2440-i2c.5", "i2c5", "aclk100", |
| 694 | GATE_IP_PERIL, 11, 0, 0, "i2c"), |
| 695 | GATE_DA(i2c6, "s3c2440-i2c.6", "i2c6", "aclk100", |
| 696 | GATE_IP_PERIL, 12, 0, 0, "i2c"), |
| 697 | GATE_DA(i2c7, "s3c2440-i2c.7", "i2c7", "aclk100", |
| 698 | GATE_IP_PERIL, 13, 0, 0, "i2c"), |
| 699 | GATE_DA(i2c_hdmi, "s3c2440-hdmiphy-i2c", "i2c-hdmi", "aclk100", |
| 700 | GATE_IP_PERIL, 14, 0, 0, "i2c"), |
| 701 | GATE_DA(spi0, "exynos4210-spi.0", "spi0", "aclk100", |
| 702 | GATE_IP_PERIL, 16, 0, 0, "spi"), |
| 703 | GATE_DA(spi1, "exynos4210-spi.1", "spi1", "aclk100", |
| 704 | GATE_IP_PERIL, 17, 0, 0, "spi"), |
| 705 | GATE_DA(spi2, "exynos4210-spi.2", "spi2", "aclk100", |
| 706 | GATE_IP_PERIL, 18, 0, 0, "spi"), |
| 707 | GATE_DA(i2s1, "samsung-i2s.1", "i2s1", "aclk100", |
| 708 | GATE_IP_PERIL, 20, 0, 0, "iis"), |
| 709 | GATE_DA(i2s2, "samsung-i2s.2", "i2s2", "aclk100", |
| 710 | GATE_IP_PERIL, 21, 0, 0, "iis"), |
| 711 | GATE_DA(pcm1, "samsung-pcm.1", "pcm1", "aclk100", |
| 712 | GATE_IP_PERIL, 22, 0, 0, "pcm"), |
| 713 | GATE_DA(pcm2, "samsung-pcm.2", "pcm2", "aclk100", |
| 714 | GATE_IP_PERIL, 23, 0, 0, "pcm"), |
| 715 | GATE_DA(spdif, "samsung-spdif", "spdif", "aclk100", |
| 716 | GATE_IP_PERIL, 26, 0, 0, "spdif"), |
| 717 | GATE_DA(ac97, "samsung-ac97", "ac97", "aclk100", |
| 718 | GATE_IP_PERIL, 27, 0, 0, "ac97"), |
| 719 | }; |
| 720 | |
| 721 | /* list of gate clocks supported in exynos4210 soc */ |
| 722 | struct samsung_gate_clock exynos4210_gate_clks[] __initdata = { |
| 723 | GATE(tvenc, "tvenc", "aclk160", GATE_IP_TV, 2, 0, 0), |
| 724 | GATE(g2d, "g2d", "aclk200", E4210_GATE_IP_IMAGE, 0, 0, 0), |
| 725 | GATE(rotator, "rotator", "aclk200", E4210_GATE_IP_IMAGE, 1, 0, 0), |
| 726 | GATE(mdma, "mdma", "aclk200", E4210_GATE_IP_IMAGE, 2, 0, 0), |
| 727 | GATE(smmu_g2d, "smmu_g2d", "aclk200", E4210_GATE_IP_IMAGE, 3, 0, 0), |
| 728 | GATE(smmu_mdma, "smmu_mdma", "aclk200", E4210_GATE_IP_IMAGE, 5, 0, 0), |
| 729 | GATE(pcie_phy, "pcie_phy", "aclk133", GATE_IP_FSYS, 2, 0, 0), |
| 730 | GATE(sata_phy, "sata_phy", "aclk133", GATE_IP_FSYS, 3, 0, 0), |
| 731 | GATE(sata, "sata", "aclk133", GATE_IP_FSYS, 10, 0, 0), |
| 732 | GATE(pcie, "pcie", "aclk133", GATE_IP_FSYS, 14, 0, 0), |
| 733 | GATE(smmu_pcie, "smmu_pcie", "aclk133", GATE_IP_FSYS, 18, 0, 0), |
| 734 | GATE(modemif, "modemif", "aclk100", GATE_IP_PERIL, 28, 0, 0), |
Tomasz Figa | 1f1f326 | 2013-04-04 13:35:22 +0900 | [diff] [blame] | 735 | GATE(chipid, "chipid", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0), |
| 736 | GATE(sysreg, "sysreg", "aclk100", E4210_GATE_IP_PERIR, 0, 0, 0), |
| 737 | GATE(hdmi_cec, "hdmi_cec", "aclk100", E4210_GATE_IP_PERIR, 11, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 738 | GATE(smmu_rotator, "smmu_rotator", "aclk200", |
| 739 | E4210_GATE_IP_IMAGE, 4, 0, 0), |
| 740 | GATE(sclk_mipi1, "sclk_mipi1", "div_mipi_pre1", |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 741 | E4210_SRC_MASK_LCD1, 12, CLK_SET_RATE_PARENT, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 742 | GATE(sclk_sata, "sclk_sata", "div_sata", |
| 743 | SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0), |
Tomasz Figa | 7bc1d2d | 2013-04-04 13:32:55 +0900 | [diff] [blame] | 744 | GATE(sclk_mixer, "sclk_mixer", "mout_mixer", SRC_MASK_TV, 4, 0, 0), |
| 745 | GATE(sclk_dac, "sclk_dac", "mout_dac", SRC_MASK_TV, 8, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 746 | GATE_A(tsadc, "tsadc", "aclk100", GATE_IP_PERIL, 15, 0, 0, "adc"), |
Tomasz Figa | 1f1f326 | 2013-04-04 13:35:22 +0900 | [diff] [blame] | 747 | GATE_A(mct, "mct", "aclk100", E4210_GATE_IP_PERIR, 13, 0, 0, "mct"), |
| 748 | GATE_A(wdt, "watchdog", "aclk100", E4210_GATE_IP_PERIR, 14, 0, 0, "watchdog"), |
| 749 | GATE_A(rtc, "rtc", "aclk100", E4210_GATE_IP_PERIR, 15, 0, 0, "rtc"), |
| 750 | GATE_A(keyif, "keyif", "aclk100", E4210_GATE_IP_PERIR, 16, 0, 0, "keypad"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 751 | GATE_DA(sclk_fimd1, "exynos4-fb.1", "sclk_fimd1", "div_fimd1", |
Tomasz Figa | 7406ee7 | 2013-04-04 13:35:18 +0900 | [diff] [blame] | 752 | E4210_SRC_MASK_LCD1, 0, CLK_SET_RATE_PARENT, 0, "sclk_fimd"), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 753 | }; |
| 754 | |
| 755 | /* list of gate clocks supported in exynos4x12 soc */ |
| 756 | struct samsung_gate_clock exynos4x12_gate_clks[] __initdata = { |
| 757 | GATE(audss, "audss", "sclk_epll", E4X12_GATE_IP_MAUDIO, 0, 0, 0), |
| 758 | GATE(mdnie0, "mdnie0", "aclk160", GATE_IP_LCD0, 2, 0, 0), |
| 759 | GATE(rotator, "rotator", "aclk200", E4X12_GATE_IP_IMAGE, 1, 0, 0), |
| 760 | GATE(mdma2, "mdma2", "aclk200", E4X12_GATE_IP_IMAGE, 2, 0, 0), |
| 761 | GATE(smmu_mdma, "smmu_mdma", "aclk200", E4X12_GATE_IP_IMAGE, 5, 0, 0), |
| 762 | GATE(mipi_hsi, "mipi_hsi", "aclk133", GATE_IP_FSYS, 10, 0, 0), |
| 763 | GATE(chipid, "chipid", "aclk100", E4X12_GATE_IP_PERIR, 0, 0, 0), |
| 764 | GATE(sysreg, "sysreg", "aclk100", E4X12_GATE_IP_PERIR, 1, 0, 0), |
| 765 | GATE(hdmi_cec, "hdmi_cec", "aclk100", E4X12_GATE_IP_PERIR, 11, 0, 0), |
| 766 | GATE(sclk_mdnie0, "sclk_mdnie0", "div_mdnie0", |
| 767 | SRC_MASK_LCD0, 4, CLK_SET_RATE_PARENT, 0), |
| 768 | GATE(sclk_mdnie_pwm0, "sclk_mdnie_pwm0", "div_mdnie_pwm_pre0", |
| 769 | SRC_MASK_LCD0, 8, CLK_SET_RATE_PARENT, 0), |
| 770 | GATE(sclk_mipihsi, "sclk_mipihsi", "div_mipihsi", |
| 771 | SRC_MASK_FSYS, 24, CLK_SET_RATE_PARENT, 0), |
| 772 | GATE(smmu_rotator, "smmu_rotator", "aclk200", |
| 773 | E4X12_GATE_IP_IMAGE, 4, 0, 0), |
| 774 | GATE_A(mct, "mct", "aclk100", E4X12_GATE_IP_PERIR, 13, 0, 0, "mct"), |
| 775 | GATE_A(rtc, "rtc", "aclk100", E4X12_GATE_IP_PERIR, 15, 0, 0, "rtc"), |
| 776 | GATE_A(keyif, "keyif", "aclk100", |
| 777 | E4X12_GATE_IP_PERIR, 16, 0, 0, "keypad"), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 778 | GATE(sclk_pwm_isp, "sclk_pwm_isp", "div_pwm_isp", |
| 779 | E4X12_SRC_MASK_ISP, 0, CLK_SET_RATE_PARENT, 0), |
| 780 | GATE(sclk_spi0_isp, "sclk_spi0_isp", "div_spi0_isp_pre", |
| 781 | E4X12_SRC_MASK_ISP, 4, CLK_SET_RATE_PARENT, 0), |
| 782 | GATE(sclk_spi1_isp, "sclk_spi1_isp", "div_spi1_isp_pre", |
| 783 | E4X12_SRC_MASK_ISP, 8, CLK_SET_RATE_PARENT, 0), |
| 784 | GATE(sclk_uart_isp, "sclk_uart_isp", "div_uart_isp", |
| 785 | E4X12_SRC_MASK_ISP, 12, CLK_SET_RATE_PARENT, 0), |
| 786 | GATE(pwm_isp_sclk, "pwm_isp_sclk", "sclk_pwm_isp", |
| 787 | E4X12_GATE_IP_ISP, 0, 0, 0), |
| 788 | GATE(spi0_isp_sclk, "spi0_isp_sclk", "sclk_spi0_isp", |
| 789 | E4X12_GATE_IP_ISP, 1, 0, 0), |
| 790 | GATE(spi1_isp_sclk, "spi1_isp_sclk", "sclk_spi1_isp", |
| 791 | E4X12_GATE_IP_ISP, 2, 0, 0), |
| 792 | GATE(uart_isp_sclk, "uart_isp_sclk", "sclk_uart_isp", |
| 793 | E4X12_GATE_IP_ISP, 3, 0, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 794 | GATE_A(wdt, "watchdog", "aclk100", |
| 795 | E4X12_GATE_IP_PERIR, 14, 0, 0, "watchdog"), |
| 796 | GATE_DA(pcm0, "samsung-pcm.0", "pcm0", "aclk100", |
| 797 | E4X12_GATE_IP_MAUDIO, 2, 0, 0, "pcm"), |
| 798 | GATE_DA(i2s0, "samsung-i2s.0", "i2s0", "aclk100", |
| 799 | E4X12_GATE_IP_MAUDIO, 3, 0, 0, "iis"), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 800 | GATE(fimc_isp, "isp", "aclk200", E4X12_GATE_ISP0, 0, |
| 801 | CLK_IGNORE_UNUSED, 0), |
| 802 | GATE(fimc_drc, "drc", "aclk200", E4X12_GATE_ISP0, 1, |
| 803 | CLK_IGNORE_UNUSED, 0), |
| 804 | GATE(fimc_fd, "fd", "aclk200", E4X12_GATE_ISP0, 2, |
| 805 | CLK_IGNORE_UNUSED, 0), |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 806 | GATE(fimc_lite0, "lite0", "aclk200", E4X12_GATE_ISP0, 3, |
| 807 | CLK_IGNORE_UNUSED, 0), |
| 808 | GATE(fimc_lite1, "lite1", "aclk200", E4X12_GATE_ISP0, 4, |
| 809 | CLK_IGNORE_UNUSED, 0), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 810 | GATE(mcuisp, "mcuisp", "aclk200", E4X12_GATE_ISP0, 5, |
| 811 | CLK_IGNORE_UNUSED, 0), |
| 812 | GATE(gicisp, "gicisp", "aclk200", E4X12_GATE_ISP0, 7, |
| 813 | CLK_IGNORE_UNUSED, 0), |
| 814 | GATE(smmu_isp, "smmu_isp", "aclk200", E4X12_GATE_ISP0, 8, |
| 815 | CLK_IGNORE_UNUSED, 0), |
| 816 | GATE(smmu_drc, "smmu_drc", "aclk200", E4X12_GATE_ISP0, 9, |
| 817 | CLK_IGNORE_UNUSED, 0), |
| 818 | GATE(smmu_fd, "smmu_fd", "aclk200", E4X12_GATE_ISP0, 10, |
| 819 | CLK_IGNORE_UNUSED, 0), |
| 820 | GATE(smmu_lite0, "smmu_lite0", "aclk200", E4X12_GATE_ISP0, 11, |
| 821 | CLK_IGNORE_UNUSED, 0), |
| 822 | GATE(smmu_lite1, "smmu_lite1", "aclk200", E4X12_GATE_ISP0, 12, |
| 823 | CLK_IGNORE_UNUSED, 0), |
Sylwester Nawrocki | 1e25810 | 2013-04-04 13:33:12 +0900 | [diff] [blame] | 824 | GATE(ppmuispmx, "ppmuispmx", "aclk200", E4X12_GATE_ISP0, 20, |
| 825 | CLK_IGNORE_UNUSED, 0), |
| 826 | GATE(ppmuispx, "ppmuispx", "aclk200", E4X12_GATE_ISP0, 21, |
| 827 | CLK_IGNORE_UNUSED, 0), |
Andrzej Hajda | 1554701 | 2013-04-04 13:33:22 +0900 | [diff] [blame] | 828 | GATE(mcuctl_isp, "mcuctl_isp", "aclk200", E4X12_GATE_ISP0, 23, |
| 829 | CLK_IGNORE_UNUSED, 0), |
| 830 | GATE(mpwm_isp, "mpwm_isp", "aclk200", E4X12_GATE_ISP0, 24, |
| 831 | CLK_IGNORE_UNUSED, 0), |
| 832 | GATE(i2c0_isp, "i2c0_isp", "aclk200", E4X12_GATE_ISP0, 25, |
| 833 | CLK_IGNORE_UNUSED, 0), |
| 834 | GATE(i2c1_isp, "i2c1_isp", "aclk200", E4X12_GATE_ISP0, 26, |
| 835 | CLK_IGNORE_UNUSED, 0), |
| 836 | GATE(mtcadc_isp, "mtcadc_isp", "aclk200", E4X12_GATE_ISP0, 27, |
| 837 | CLK_IGNORE_UNUSED, 0), |
| 838 | GATE(pwm_isp, "pwm_isp", "aclk200", E4X12_GATE_ISP0, 28, |
| 839 | CLK_IGNORE_UNUSED, 0), |
| 840 | GATE(wdt_isp, "wdt_isp", "aclk200", E4X12_GATE_ISP0, 30, |
| 841 | CLK_IGNORE_UNUSED, 0), |
| 842 | GATE(uart_isp, "uart_isp", "aclk200", E4X12_GATE_ISP0, 31, |
| 843 | CLK_IGNORE_UNUSED, 0), |
| 844 | GATE(asyncaxim, "asyncaxim", "aclk200", E4X12_GATE_ISP1, 0, |
| 845 | CLK_IGNORE_UNUSED, 0), |
| 846 | GATE(smmu_ispcx, "smmu_ispcx", "aclk200", E4X12_GATE_ISP1, 4, |
| 847 | CLK_IGNORE_UNUSED, 0), |
| 848 | GATE(spi0_isp, "spi0_isp", "aclk200", E4X12_GATE_ISP1, 12, |
| 849 | CLK_IGNORE_UNUSED, 0), |
| 850 | GATE(spi1_isp, "spi1_isp", "aclk200", E4X12_GATE_ISP1, 13, |
| 851 | CLK_IGNORE_UNUSED, 0), |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 852 | }; |
| 853 | |
| 854 | #ifdef CONFIG_OF |
| 855 | static struct of_device_id exynos4_clk_ids[] __initdata = { |
| 856 | { .compatible = "samsung,exynos4210-clock", |
| 857 | .data = (void *)EXYNOS4210, }, |
| 858 | { .compatible = "samsung,exynos4412-clock", |
| 859 | .data = (void *)EXYNOS4X12, }, |
| 860 | { }, |
| 861 | }; |
| 862 | #endif |
| 863 | |
| 864 | /* |
| 865 | * The parent of the fin_pll clock is selected by the XOM[0] bit. This bit |
| 866 | * resides in chipid register space, outside of the clock controller memory |
| 867 | * mapped space. So to determine the parent of fin_pll clock, the chipid |
| 868 | * controller is first remapped and the value of XOM[0] bit is read to |
| 869 | * determine the parent clock. |
| 870 | */ |
| 871 | static void __init exynos4_clk_register_finpll(void) |
| 872 | { |
| 873 | struct samsung_fixed_rate_clock fclk; |
| 874 | struct device_node *np; |
| 875 | struct clk *clk; |
| 876 | void __iomem *chipid_base = S5P_VA_CHIPID; |
| 877 | unsigned long xom, finpll_f = 24000000; |
| 878 | char *parent_name; |
| 879 | |
| 880 | np = of_find_compatible_node(NULL, NULL, "samsung,exynos4210-chipid"); |
| 881 | if (np) |
| 882 | chipid_base = of_iomap(np, 0); |
| 883 | |
| 884 | if (chipid_base) { |
| 885 | xom = readl(chipid_base + 8); |
| 886 | parent_name = xom & 1 ? "xusbxti" : "xxti"; |
| 887 | clk = clk_get(NULL, parent_name); |
| 888 | if (IS_ERR(clk)) { |
| 889 | pr_err("%s: failed to lookup parent clock %s, assuming " |
| 890 | "fin_pll clock frequency is 24MHz\n", __func__, |
| 891 | parent_name); |
| 892 | } else { |
| 893 | finpll_f = clk_get_rate(clk); |
| 894 | } |
| 895 | } else { |
| 896 | pr_err("%s: failed to map chipid registers, assuming " |
| 897 | "fin_pll clock frequency is 24MHz\n", __func__); |
| 898 | } |
| 899 | |
| 900 | fclk.id = fin_pll; |
| 901 | fclk.name = "fin_pll"; |
| 902 | fclk.parent_name = NULL; |
| 903 | fclk.flags = CLK_IS_ROOT; |
| 904 | fclk.fixed_rate = finpll_f; |
| 905 | samsung_clk_register_fixed_rate(&fclk, 1); |
| 906 | |
| 907 | if (np) |
| 908 | iounmap(chipid_base); |
| 909 | } |
| 910 | |
| 911 | /* |
| 912 | * This function allows non-dt platforms to specify the clock speed of the |
| 913 | * xxti and xusbxti clocks. These clocks are then registered with the specified |
| 914 | * clock speed. |
| 915 | */ |
| 916 | void __init exynos4_clk_register_fixed_ext(unsigned long xxti_f, |
| 917 | unsigned long xusbxti_f) |
| 918 | { |
| 919 | exynos4_fixed_rate_ext_clks[0].fixed_rate = xxti_f; |
| 920 | exynos4_fixed_rate_ext_clks[1].fixed_rate = xusbxti_f; |
| 921 | samsung_clk_register_fixed_rate(exynos4_fixed_rate_ext_clks, |
| 922 | ARRAY_SIZE(exynos4_fixed_rate_ext_clks)); |
| 923 | } |
| 924 | |
| 925 | static __initdata struct of_device_id ext_clk_match[] = { |
| 926 | { .compatible = "samsung,clock-xxti", .data = (void *)0, }, |
| 927 | { .compatible = "samsung,clock-xusbxti", .data = (void *)1, }, |
| 928 | {}, |
| 929 | }; |
| 930 | |
| 931 | /* register exynos4 clocks */ |
| 932 | void __init exynos4_clk_init(struct device_node *np) |
| 933 | { |
| 934 | void __iomem *reg_base; |
| 935 | struct clk *apll, *mpll, *epll, *vpll; |
| 936 | u32 exynos4_soc; |
| 937 | |
| 938 | if (np) { |
| 939 | const struct of_device_id *match; |
| 940 | match = of_match_node(exynos4_clk_ids, np); |
| 941 | exynos4_soc = (u32)match->data; |
| 942 | |
| 943 | reg_base = of_iomap(np, 0); |
| 944 | if (!reg_base) |
| 945 | panic("%s: failed to map registers\n", __func__); |
| 946 | } else { |
| 947 | reg_base = S5P_VA_CMU; |
| 948 | if (soc_is_exynos4210()) |
| 949 | exynos4_soc = EXYNOS4210; |
| 950 | else if (soc_is_exynos4212() || soc_is_exynos4412()) |
| 951 | exynos4_soc = EXYNOS4X12; |
| 952 | else |
| 953 | panic("%s: unable to determine soc\n", __func__); |
| 954 | } |
| 955 | |
| 956 | samsung_clk_init(np, reg_base, nr_clks, |
| 957 | exynos4_clk_regs, ARRAY_SIZE(exynos4_clk_regs)); |
| 958 | |
| 959 | if (np) |
| 960 | samsung_clk_of_register_fixed_ext(exynos4_fixed_rate_ext_clks, |
| 961 | ARRAY_SIZE(exynos4_fixed_rate_ext_clks), |
| 962 | ext_clk_match); |
| 963 | |
| 964 | exynos4_clk_register_finpll(); |
| 965 | |
| 966 | if (exynos4_soc == EXYNOS4210) { |
| 967 | apll = samsung_clk_register_pll45xx("fout_apll", "fin_pll", |
| 968 | reg_base + APLL_CON0, pll_4508); |
| 969 | mpll = samsung_clk_register_pll45xx("fout_mpll", "fin_pll", |
| 970 | reg_base + E4210_MPLL_CON0, pll_4508); |
| 971 | epll = samsung_clk_register_pll46xx("fout_epll", "fin_pll", |
Tomasz Figa | 6d7190f | 2013-04-04 13:33:30 +0900 | [diff] [blame] | 972 | reg_base + EPLL_CON0, pll_4600); |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 973 | vpll = samsung_clk_register_pll46xx("fout_vpll", "mout_vpllsrc", |
Tomasz Figa | 6d7190f | 2013-04-04 13:33:30 +0900 | [diff] [blame] | 974 | reg_base + VPLL_CON0, pll_4650c); |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 975 | } else { |
| 976 | apll = samsung_clk_register_pll35xx("fout_apll", "fin_pll", |
| 977 | reg_base + APLL_CON0); |
| 978 | mpll = samsung_clk_register_pll35xx("fout_mpll", "fin_pll", |
| 979 | reg_base + E4X12_MPLL_CON0); |
| 980 | epll = samsung_clk_register_pll36xx("fout_epll", "fin_pll", |
Tomasz Figa | 6d7190f | 2013-04-04 13:33:30 +0900 | [diff] [blame] | 981 | reg_base + EPLL_CON0); |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 982 | vpll = samsung_clk_register_pll36xx("fout_vpll", "fin_pll", |
Tomasz Figa | 6d7190f | 2013-04-04 13:33:30 +0900 | [diff] [blame] | 983 | reg_base + VPLL_CON0); |
Thomas Abraham | e062b57 | 2013-03-09 17:02:52 +0900 | [diff] [blame] | 984 | } |
| 985 | |
| 986 | samsung_clk_add_lookup(apll, fout_apll); |
| 987 | samsung_clk_add_lookup(mpll, fout_mpll); |
| 988 | samsung_clk_add_lookup(epll, fout_epll); |
| 989 | samsung_clk_add_lookup(vpll, fout_vpll); |
| 990 | |
| 991 | samsung_clk_register_fixed_rate(exynos4_fixed_rate_clks, |
| 992 | ARRAY_SIZE(exynos4_fixed_rate_clks)); |
| 993 | samsung_clk_register_mux(exynos4_mux_clks, |
| 994 | ARRAY_SIZE(exynos4_mux_clks)); |
| 995 | samsung_clk_register_div(exynos4_div_clks, |
| 996 | ARRAY_SIZE(exynos4_div_clks)); |
| 997 | samsung_clk_register_gate(exynos4_gate_clks, |
| 998 | ARRAY_SIZE(exynos4_gate_clks)); |
| 999 | |
| 1000 | if (exynos4_soc == EXYNOS4210) { |
| 1001 | samsung_clk_register_fixed_rate(exynos4210_fixed_rate_clks, |
| 1002 | ARRAY_SIZE(exynos4210_fixed_rate_clks)); |
| 1003 | samsung_clk_register_mux(exynos4210_mux_clks, |
| 1004 | ARRAY_SIZE(exynos4210_mux_clks)); |
| 1005 | samsung_clk_register_div(exynos4210_div_clks, |
| 1006 | ARRAY_SIZE(exynos4210_div_clks)); |
| 1007 | samsung_clk_register_gate(exynos4210_gate_clks, |
| 1008 | ARRAY_SIZE(exynos4210_gate_clks)); |
| 1009 | } else { |
| 1010 | samsung_clk_register_mux(exynos4x12_mux_clks, |
| 1011 | ARRAY_SIZE(exynos4x12_mux_clks)); |
| 1012 | samsung_clk_register_div(exynos4x12_div_clks, |
| 1013 | ARRAY_SIZE(exynos4x12_div_clks)); |
| 1014 | samsung_clk_register_gate(exynos4x12_gate_clks, |
| 1015 | ARRAY_SIZE(exynos4x12_gate_clks)); |
| 1016 | } |
| 1017 | |
| 1018 | pr_info("%s clocks: sclk_apll = %ld, sclk_mpll = %ld\n" |
| 1019 | "\tsclk_epll = %ld, sclk_vpll = %ld, arm_clk = %ld\n", |
| 1020 | exynos4_soc == EXYNOS4210 ? "Exynos4210" : "Exynos4x12", |
| 1021 | _get_rate("sclk_apll"), _get_rate("sclk_mpll"), |
| 1022 | _get_rate("sclk_epll"), _get_rate("sclk_vpll"), |
| 1023 | _get_rate("arm_clk")); |
| 1024 | } |
| 1025 | CLK_OF_DECLARE(exynos4210_clk, "samsung,exynos4210-clock", exynos4_clk_init); |
| 1026 | CLK_OF_DECLARE(exynos4412_clk, "samsung,exynos4412-clock", exynos4_clk_init); |