blob: f37c05fed5bcf3c601ef64c912c9f58051fd7686 [file] [log] [blame]
Marcin Wojtas3f518502014-07-10 16:52:13 -03001/*
2 * Driver for Marvell PPv2 network controller for Armada 375 SoC.
3 *
4 * Copyright (C) 2014 Marvell
5 *
6 * Marcin Wojtas <mw@semihalf.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/platform_device.h>
17#include <linux/skbuff.h>
18#include <linux/inetdevice.h>
19#include <linux/mbus.h>
20#include <linux/module.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020021#include <linux/mfd/syscon.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030022#include <linux/interrupt.h>
23#include <linux/cpumask.h>
24#include <linux/of.h>
25#include <linux/of_irq.h>
26#include <linux/of_mdio.h>
27#include <linux/of_net.h>
28#include <linux/of_address.h>
Thomas Petazzonifaca9242017-03-07 16:53:06 +010029#include <linux/of_device.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030030#include <linux/phy.h>
Antoine Tenart542897d2017-08-30 10:29:15 +020031#include <linux/phy/phy.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030032#include <linux/clk.h>
Marcin Wojtasedc660f2015-08-06 19:00:30 +020033#include <linux/hrtimer.h>
34#include <linux/ktime.h>
Antoine Ténartf84bf382017-08-22 19:08:27 +020035#include <linux/regmap.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030036#include <uapi/linux/ppp_defs.h>
37#include <net/ip.h>
38#include <net/ipv6.h>
Antoine Ténart186cd4d2017-08-23 09:46:56 +020039#include <net/tso.h>
Marcin Wojtas3f518502014-07-10 16:52:13 -030040
41/* RX Fifo Registers */
42#define MVPP2_RX_DATA_FIFO_SIZE_REG(port) (0x00 + 4 * (port))
43#define MVPP2_RX_ATTR_FIFO_SIZE_REG(port) (0x20 + 4 * (port))
44#define MVPP2_RX_MIN_PKT_SIZE_REG 0x60
45#define MVPP2_RX_FIFO_INIT_REG 0x64
46
47/* RX DMA Top Registers */
48#define MVPP2_RX_CTRL_REG(port) (0x140 + 4 * (port))
49#define MVPP2_RX_LOW_LATENCY_PKT_SIZE(s) (((s) & 0xfff) << 16)
50#define MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK BIT(31)
51#define MVPP2_POOL_BUF_SIZE_REG(pool) (0x180 + 4 * (pool))
52#define MVPP2_POOL_BUF_SIZE_OFFSET 5
53#define MVPP2_RXQ_CONFIG_REG(rxq) (0x800 + 4 * (rxq))
54#define MVPP2_SNOOP_PKT_SIZE_MASK 0x1ff
55#define MVPP2_SNOOP_BUF_HDR_MASK BIT(9)
56#define MVPP2_RXQ_POOL_SHORT_OFFS 20
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010057#define MVPP21_RXQ_POOL_SHORT_MASK 0x700000
58#define MVPP22_RXQ_POOL_SHORT_MASK 0xf00000
Marcin Wojtas3f518502014-07-10 16:52:13 -030059#define MVPP2_RXQ_POOL_LONG_OFFS 24
Thomas Petazzoni5eac8922017-03-07 16:53:10 +010060#define MVPP21_RXQ_POOL_LONG_MASK 0x7000000
61#define MVPP22_RXQ_POOL_LONG_MASK 0xf000000
Marcin Wojtas3f518502014-07-10 16:52:13 -030062#define MVPP2_RXQ_PACKET_OFFSET_OFFS 28
63#define MVPP2_RXQ_PACKET_OFFSET_MASK 0x70000000
64#define MVPP2_RXQ_DISABLE_MASK BIT(31)
65
66/* Parser Registers */
67#define MVPP2_PRS_INIT_LOOKUP_REG 0x1000
68#define MVPP2_PRS_PORT_LU_MAX 0xf
69#define MVPP2_PRS_PORT_LU_MASK(port) (0xff << ((port) * 4))
70#define MVPP2_PRS_PORT_LU_VAL(port, val) ((val) << ((port) * 4))
71#define MVPP2_PRS_INIT_OFFS_REG(port) (0x1004 + ((port) & 4))
72#define MVPP2_PRS_INIT_OFF_MASK(port) (0x3f << (((port) % 4) * 8))
73#define MVPP2_PRS_INIT_OFF_VAL(port, val) ((val) << (((port) % 4) * 8))
74#define MVPP2_PRS_MAX_LOOP_REG(port) (0x100c + ((port) & 4))
75#define MVPP2_PRS_MAX_LOOP_MASK(port) (0xff << (((port) % 4) * 8))
76#define MVPP2_PRS_MAX_LOOP_VAL(port, val) ((val) << (((port) % 4) * 8))
77#define MVPP2_PRS_TCAM_IDX_REG 0x1100
78#define MVPP2_PRS_TCAM_DATA_REG(idx) (0x1104 + (idx) * 4)
79#define MVPP2_PRS_TCAM_INV_MASK BIT(31)
80#define MVPP2_PRS_SRAM_IDX_REG 0x1200
81#define MVPP2_PRS_SRAM_DATA_REG(idx) (0x1204 + (idx) * 4)
82#define MVPP2_PRS_TCAM_CTRL_REG 0x1230
83#define MVPP2_PRS_TCAM_EN_MASK BIT(0)
84
85/* Classifier Registers */
86#define MVPP2_CLS_MODE_REG 0x1800
87#define MVPP2_CLS_MODE_ACTIVE_MASK BIT(0)
88#define MVPP2_CLS_PORT_WAY_REG 0x1810
89#define MVPP2_CLS_PORT_WAY_MASK(port) (1 << (port))
90#define MVPP2_CLS_LKP_INDEX_REG 0x1814
91#define MVPP2_CLS_LKP_INDEX_WAY_OFFS 6
92#define MVPP2_CLS_LKP_TBL_REG 0x1818
93#define MVPP2_CLS_LKP_TBL_RXQ_MASK 0xff
94#define MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK BIT(25)
95#define MVPP2_CLS_FLOW_INDEX_REG 0x1820
96#define MVPP2_CLS_FLOW_TBL0_REG 0x1824
97#define MVPP2_CLS_FLOW_TBL1_REG 0x1828
98#define MVPP2_CLS_FLOW_TBL2_REG 0x182c
99#define MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port) (0x1980 + ((port) * 4))
100#define MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS 3
101#define MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK 0x7
102#define MVPP2_CLS_SWFWD_P2HQ_REG(port) (0x19b0 + ((port) * 4))
103#define MVPP2_CLS_SWFWD_PCTRL_REG 0x19d0
104#define MVPP2_CLS_SWFWD_PCTRL_MASK(port) (1 << (port))
105
106/* Descriptor Manager Top Registers */
107#define MVPP2_RXQ_NUM_REG 0x2040
108#define MVPP2_RXQ_DESC_ADDR_REG 0x2044
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100109#define MVPP22_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300110#define MVPP2_RXQ_DESC_SIZE_REG 0x2048
111#define MVPP2_RXQ_DESC_SIZE_MASK 0x3ff0
112#define MVPP2_RXQ_STATUS_UPDATE_REG(rxq) (0x3000 + 4 * (rxq))
113#define MVPP2_RXQ_NUM_PROCESSED_OFFSET 0
114#define MVPP2_RXQ_NUM_NEW_OFFSET 16
115#define MVPP2_RXQ_STATUS_REG(rxq) (0x3400 + 4 * (rxq))
116#define MVPP2_RXQ_OCCUPIED_MASK 0x3fff
117#define MVPP2_RXQ_NON_OCCUPIED_OFFSET 16
118#define MVPP2_RXQ_NON_OCCUPIED_MASK 0x3fff0000
119#define MVPP2_RXQ_THRESH_REG 0x204c
120#define MVPP2_OCCUPIED_THRESH_OFFSET 0
121#define MVPP2_OCCUPIED_THRESH_MASK 0x3fff
122#define MVPP2_RXQ_INDEX_REG 0x2050
123#define MVPP2_TXQ_NUM_REG 0x2080
124#define MVPP2_TXQ_DESC_ADDR_REG 0x2084
125#define MVPP2_TXQ_DESC_SIZE_REG 0x2088
126#define MVPP2_TXQ_DESC_SIZE_MASK 0x3ff0
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200127#define MVPP2_TXQ_THRESH_REG 0x2094
128#define MVPP2_TXQ_THRESH_OFFSET 16
129#define MVPP2_TXQ_THRESH_MASK 0x3fff
Marcin Wojtas3f518502014-07-10 16:52:13 -0300130#define MVPP2_AGGR_TXQ_UPDATE_REG 0x2090
Marcin Wojtas3f518502014-07-10 16:52:13 -0300131#define MVPP2_TXQ_INDEX_REG 0x2098
132#define MVPP2_TXQ_PREF_BUF_REG 0x209c
133#define MVPP2_PREF_BUF_PTR(desc) ((desc) & 0xfff)
134#define MVPP2_PREF_BUF_SIZE_4 (BIT(12) | BIT(13))
135#define MVPP2_PREF_BUF_SIZE_16 (BIT(12) | BIT(14))
136#define MVPP2_PREF_BUF_THRESH(val) ((val) << 17)
137#define MVPP2_TXQ_DRAIN_EN_MASK BIT(31)
138#define MVPP2_TXQ_PENDING_REG 0x20a0
139#define MVPP2_TXQ_PENDING_MASK 0x3fff
140#define MVPP2_TXQ_INT_STATUS_REG 0x20a4
141#define MVPP2_TXQ_SENT_REG(txq) (0x3c00 + 4 * (txq))
142#define MVPP2_TRANSMITTED_COUNT_OFFSET 16
143#define MVPP2_TRANSMITTED_COUNT_MASK 0x3fff0000
144#define MVPP2_TXQ_RSVD_REQ_REG 0x20b0
145#define MVPP2_TXQ_RSVD_REQ_Q_OFFSET 16
146#define MVPP2_TXQ_RSVD_RSLT_REG 0x20b4
147#define MVPP2_TXQ_RSVD_RSLT_MASK 0x3fff
148#define MVPP2_TXQ_RSVD_CLR_REG 0x20b8
149#define MVPP2_TXQ_RSVD_CLR_OFFSET 16
150#define MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu) (0x2100 + 4 * (cpu))
Thomas Petazzonib02f31f2017-03-07 16:53:12 +0100151#define MVPP22_AGGR_TXQ_DESC_ADDR_OFFS 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300152#define MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu) (0x2140 + 4 * (cpu))
153#define MVPP2_AGGR_TXQ_DESC_SIZE_MASK 0x3ff0
154#define MVPP2_AGGR_TXQ_STATUS_REG(cpu) (0x2180 + 4 * (cpu))
155#define MVPP2_AGGR_TXQ_PENDING_MASK 0x3fff
156#define MVPP2_AGGR_TXQ_INDEX_REG(cpu) (0x21c0 + 4 * (cpu))
157
158/* MBUS bridge registers */
159#define MVPP2_WIN_BASE(w) (0x4000 + ((w) << 2))
160#define MVPP2_WIN_SIZE(w) (0x4020 + ((w) << 2))
161#define MVPP2_WIN_REMAP(w) (0x4040 + ((w) << 2))
162#define MVPP2_BASE_ADDR_ENABLE 0x4060
163
Thomas Petazzoni6763ce32017-03-07 16:53:15 +0100164/* AXI Bridge Registers */
165#define MVPP22_AXI_BM_WR_ATTR_REG 0x4100
166#define MVPP22_AXI_BM_RD_ATTR_REG 0x4104
167#define MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG 0x4110
168#define MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG 0x4114
169#define MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG 0x4118
170#define MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG 0x411c
171#define MVPP22_AXI_RX_DATA_WR_ATTR_REG 0x4120
172#define MVPP22_AXI_TX_DATA_RD_ATTR_REG 0x4130
173#define MVPP22_AXI_RD_NORMAL_CODE_REG 0x4150
174#define MVPP22_AXI_RD_SNOOP_CODE_REG 0x4154
175#define MVPP22_AXI_WR_NORMAL_CODE_REG 0x4160
176#define MVPP22_AXI_WR_SNOOP_CODE_REG 0x4164
177
178/* Values for AXI Bridge registers */
179#define MVPP22_AXI_ATTR_CACHE_OFFS 0
180#define MVPP22_AXI_ATTR_DOMAIN_OFFS 12
181
182#define MVPP22_AXI_CODE_CACHE_OFFS 0
183#define MVPP22_AXI_CODE_DOMAIN_OFFS 4
184
185#define MVPP22_AXI_CODE_CACHE_NON_CACHE 0x3
186#define MVPP22_AXI_CODE_CACHE_WR_CACHE 0x7
187#define MVPP22_AXI_CODE_CACHE_RD_CACHE 0xb
188
189#define MVPP22_AXI_CODE_DOMAIN_OUTER_DOM 2
190#define MVPP22_AXI_CODE_DOMAIN_SYSTEM 3
191
Marcin Wojtas3f518502014-07-10 16:52:13 -0300192/* Interrupt Cause and Mask registers */
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200193#define MVPP2_ISR_TX_THRESHOLD_REG(port) (0x5140 + 4 * (port))
194#define MVPP2_MAX_ISR_TX_THRESHOLD 0xfffff0
195
Marcin Wojtas3f518502014-07-10 16:52:13 -0300196#define MVPP2_ISR_RX_THRESHOLD_REG(rxq) (0x5200 + 4 * (rxq))
Thomas Petazzoniab426762017-02-21 11:28:04 +0100197#define MVPP2_MAX_ISR_RX_THRESHOLD 0xfffff0
Thomas Petazzonieb1e93a2017-08-03 10:41:55 +0200198#define MVPP21_ISR_RXQ_GROUP_REG(port) (0x5400 + 4 * (port))
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100199
Antoine Ténart81b66302017-08-22 19:08:21 +0200200#define MVPP22_ISR_RXQ_GROUP_INDEX_REG 0x5400
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100201#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200202#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
203#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET 7
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100204
205#define MVPP22_ISR_RXQ_GROUP_INDEX_SUBGROUP_MASK 0xf
Antoine Ténart81b66302017-08-22 19:08:21 +0200206#define MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_MASK 0x380
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100207
Antoine Ténart81b66302017-08-22 19:08:21 +0200208#define MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG 0x5404
209#define MVPP22_ISR_RXQ_SUB_GROUP_STARTQ_MASK 0x1f
210#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_MASK 0xf00
211#define MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET 8
Thomas Petazzonia73fef12017-03-07 16:53:16 +0100212
Marcin Wojtas3f518502014-07-10 16:52:13 -0300213#define MVPP2_ISR_ENABLE_REG(port) (0x5420 + 4 * (port))
214#define MVPP2_ISR_ENABLE_INTERRUPT(mask) ((mask) & 0xffff)
215#define MVPP2_ISR_DISABLE_INTERRUPT(mask) (((mask) << 16) & 0xffff0000)
216#define MVPP2_ISR_RX_TX_CAUSE_REG(port) (0x5480 + 4 * (port))
217#define MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
218#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK 0xff0000
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200219#define MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET 16
Marcin Wojtas3f518502014-07-10 16:52:13 -0300220#define MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK BIT(24)
221#define MVPP2_CAUSE_FCS_ERR_MASK BIT(25)
222#define MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK BIT(26)
223#define MVPP2_CAUSE_TX_EXCEPTION_SUM_MASK BIT(29)
224#define MVPP2_CAUSE_RX_EXCEPTION_SUM_MASK BIT(30)
225#define MVPP2_CAUSE_MISC_SUM_MASK BIT(31)
226#define MVPP2_ISR_RX_TX_MASK_REG(port) (0x54a0 + 4 * (port))
227#define MVPP2_ISR_PON_RX_TX_MASK_REG 0x54bc
228#define MVPP2_PON_CAUSE_RXQ_OCCUP_DESC_ALL_MASK 0xffff
229#define MVPP2_PON_CAUSE_TXP_OCCUP_DESC_ALL_MASK 0x3fc00000
230#define MVPP2_PON_CAUSE_MISC_SUM_MASK BIT(31)
231#define MVPP2_ISR_MISC_CAUSE_REG 0x55b0
232
233/* Buffer Manager registers */
234#define MVPP2_BM_POOL_BASE_REG(pool) (0x6000 + ((pool) * 4))
235#define MVPP2_BM_POOL_BASE_ADDR_MASK 0xfffff80
236#define MVPP2_BM_POOL_SIZE_REG(pool) (0x6040 + ((pool) * 4))
237#define MVPP2_BM_POOL_SIZE_MASK 0xfff0
238#define MVPP2_BM_POOL_READ_PTR_REG(pool) (0x6080 + ((pool) * 4))
239#define MVPP2_BM_POOL_GET_READ_PTR_MASK 0xfff0
240#define MVPP2_BM_POOL_PTRS_NUM_REG(pool) (0x60c0 + ((pool) * 4))
241#define MVPP2_BM_POOL_PTRS_NUM_MASK 0xfff0
242#define MVPP2_BM_BPPI_READ_PTR_REG(pool) (0x6100 + ((pool) * 4))
243#define MVPP2_BM_BPPI_PTRS_NUM_REG(pool) (0x6140 + ((pool) * 4))
244#define MVPP2_BM_BPPI_PTR_NUM_MASK 0x7ff
245#define MVPP2_BM_BPPI_PREFETCH_FULL_MASK BIT(16)
246#define MVPP2_BM_POOL_CTRL_REG(pool) (0x6200 + ((pool) * 4))
247#define MVPP2_BM_START_MASK BIT(0)
248#define MVPP2_BM_STOP_MASK BIT(1)
249#define MVPP2_BM_STATE_MASK BIT(4)
250#define MVPP2_BM_LOW_THRESH_OFFS 8
251#define MVPP2_BM_LOW_THRESH_MASK 0x7f00
252#define MVPP2_BM_LOW_THRESH_VALUE(val) ((val) << \
253 MVPP2_BM_LOW_THRESH_OFFS)
254#define MVPP2_BM_HIGH_THRESH_OFFS 16
255#define MVPP2_BM_HIGH_THRESH_MASK 0x7f0000
256#define MVPP2_BM_HIGH_THRESH_VALUE(val) ((val) << \
257 MVPP2_BM_HIGH_THRESH_OFFS)
258#define MVPP2_BM_INTR_CAUSE_REG(pool) (0x6240 + ((pool) * 4))
259#define MVPP2_BM_RELEASED_DELAY_MASK BIT(0)
260#define MVPP2_BM_ALLOC_FAILED_MASK BIT(1)
261#define MVPP2_BM_BPPE_EMPTY_MASK BIT(2)
262#define MVPP2_BM_BPPE_FULL_MASK BIT(3)
263#define MVPP2_BM_AVAILABLE_BP_LOW_MASK BIT(4)
264#define MVPP2_BM_INTR_MASK_REG(pool) (0x6280 + ((pool) * 4))
265#define MVPP2_BM_PHY_ALLOC_REG(pool) (0x6400 + ((pool) * 4))
266#define MVPP2_BM_PHY_ALLOC_GRNTD_MASK BIT(0)
267#define MVPP2_BM_VIRT_ALLOC_REG 0x6440
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100268#define MVPP22_BM_ADDR_HIGH_ALLOC 0x6444
269#define MVPP22_BM_ADDR_HIGH_PHYS_MASK 0xff
270#define MVPP22_BM_ADDR_HIGH_VIRT_MASK 0xff00
271#define MVPP22_BM_ADDR_HIGH_VIRT_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300272#define MVPP2_BM_PHY_RLS_REG(pool) (0x6480 + ((pool) * 4))
273#define MVPP2_BM_PHY_RLS_MC_BUFF_MASK BIT(0)
274#define MVPP2_BM_PHY_RLS_PRIO_EN_MASK BIT(1)
275#define MVPP2_BM_PHY_RLS_GRNTD_MASK BIT(2)
276#define MVPP2_BM_VIRT_RLS_REG 0x64c0
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100277#define MVPP22_BM_ADDR_HIGH_RLS_REG 0x64c4
278#define MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK 0xff
Antoine Ténart81b66302017-08-22 19:08:21 +0200279#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK 0xff00
Thomas Petazzonid01524d2017-03-07 16:53:09 +0100280#define MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT 8
Marcin Wojtas3f518502014-07-10 16:52:13 -0300281
282/* TX Scheduler registers */
283#define MVPP2_TXP_SCHED_PORT_INDEX_REG 0x8000
284#define MVPP2_TXP_SCHED_Q_CMD_REG 0x8004
285#define MVPP2_TXP_SCHED_ENQ_MASK 0xff
286#define MVPP2_TXP_SCHED_DISQ_OFFSET 8
287#define MVPP2_TXP_SCHED_CMD_1_REG 0x8010
288#define MVPP2_TXP_SCHED_PERIOD_REG 0x8018
289#define MVPP2_TXP_SCHED_MTU_REG 0x801c
290#define MVPP2_TXP_MTU_MAX 0x7FFFF
291#define MVPP2_TXP_SCHED_REFILL_REG 0x8020
292#define MVPP2_TXP_REFILL_TOKENS_ALL_MASK 0x7ffff
293#define MVPP2_TXP_REFILL_PERIOD_ALL_MASK 0x3ff00000
294#define MVPP2_TXP_REFILL_PERIOD_MASK(v) ((v) << 20)
295#define MVPP2_TXP_SCHED_TOKEN_SIZE_REG 0x8024
296#define MVPP2_TXP_TOKEN_SIZE_MAX 0xffffffff
297#define MVPP2_TXQ_SCHED_REFILL_REG(q) (0x8040 + ((q) << 2))
298#define MVPP2_TXQ_REFILL_TOKENS_ALL_MASK 0x7ffff
299#define MVPP2_TXQ_REFILL_PERIOD_ALL_MASK 0x3ff00000
300#define MVPP2_TXQ_REFILL_PERIOD_MASK(v) ((v) << 20)
301#define MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(q) (0x8060 + ((q) << 2))
302#define MVPP2_TXQ_TOKEN_SIZE_MAX 0x7fffffff
303#define MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(q) (0x8080 + ((q) << 2))
304#define MVPP2_TXQ_TOKEN_CNTR_MAX 0xffffffff
305
306/* TX general registers */
307#define MVPP2_TX_SNOOP_REG 0x8800
308#define MVPP2_TX_PORT_FLUSH_REG 0x8810
309#define MVPP2_TX_PORT_FLUSH_MASK(port) (1 << (port))
310
311/* LMS registers */
312#define MVPP2_SRC_ADDR_MIDDLE 0x24
313#define MVPP2_SRC_ADDR_HIGH 0x28
Marcin Wojtas08a23752014-07-21 13:48:12 -0300314#define MVPP2_PHY_AN_CFG0_REG 0x34
315#define MVPP2_PHY_AN_STOP_SMI0_MASK BIT(7)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300316#define MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG 0x305c
Thomas Petazzoni31d76772017-02-21 11:28:10 +0100317#define MVPP2_EXT_GLOBAL_CTRL_DEFAULT 0x27
Marcin Wojtas3f518502014-07-10 16:52:13 -0300318
319/* Per-port registers */
320#define MVPP2_GMAC_CTRL_0_REG 0x0
Antoine Ténart81b66302017-08-22 19:08:21 +0200321#define MVPP2_GMAC_PORT_EN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200322#define MVPP2_GMAC_PORT_TYPE_MASK BIT(1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200323#define MVPP2_GMAC_MAX_RX_SIZE_OFFS 2
324#define MVPP2_GMAC_MAX_RX_SIZE_MASK 0x7ffc
325#define MVPP2_GMAC_MIB_CNTR_EN_MASK BIT(15)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300326#define MVPP2_GMAC_CTRL_1_REG 0x4
Antoine Ténart81b66302017-08-22 19:08:21 +0200327#define MVPP2_GMAC_PERIODIC_XON_EN_MASK BIT(1)
328#define MVPP2_GMAC_GMII_LB_EN_MASK BIT(5)
329#define MVPP2_GMAC_PCS_LB_EN_BIT 6
330#define MVPP2_GMAC_PCS_LB_EN_MASK BIT(6)
331#define MVPP2_GMAC_SA_LOW_OFFS 7
Marcin Wojtas3f518502014-07-10 16:52:13 -0300332#define MVPP2_GMAC_CTRL_2_REG 0x8
Antoine Ténart81b66302017-08-22 19:08:21 +0200333#define MVPP2_GMAC_INBAND_AN_MASK BIT(0)
Antoine Ténart39193572017-08-22 19:08:24 +0200334#define MVPP2_GMAC_FLOW_CTRL_MASK GENMASK(2, 1)
Antoine Ténart81b66302017-08-22 19:08:21 +0200335#define MVPP2_GMAC_PCS_ENABLE_MASK BIT(3)
336#define MVPP2_GMAC_PORT_RGMII_MASK BIT(4)
Antoine Ténart39193572017-08-22 19:08:24 +0200337#define MVPP2_GMAC_DISABLE_PADDING BIT(5)
Antoine Ténart81b66302017-08-22 19:08:21 +0200338#define MVPP2_GMAC_PORT_RESET_MASK BIT(6)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300339#define MVPP2_GMAC_AUTONEG_CONFIG 0xc
Antoine Ténart81b66302017-08-22 19:08:21 +0200340#define MVPP2_GMAC_FORCE_LINK_DOWN BIT(0)
341#define MVPP2_GMAC_FORCE_LINK_PASS BIT(1)
Antoine Ténart39193572017-08-22 19:08:24 +0200342#define MVPP2_GMAC_IN_BAND_AUTONEG BIT(2)
343#define MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS BIT(3)
Antoine Ténart81b66302017-08-22 19:08:21 +0200344#define MVPP2_GMAC_CONFIG_MII_SPEED BIT(5)
345#define MVPP2_GMAC_CONFIG_GMII_SPEED BIT(6)
346#define MVPP2_GMAC_AN_SPEED_EN BIT(7)
347#define MVPP2_GMAC_FC_ADV_EN BIT(9)
Antoine Ténart39193572017-08-22 19:08:24 +0200348#define MVPP2_GMAC_FLOW_CTRL_AUTONEG BIT(11)
Antoine Ténart81b66302017-08-22 19:08:21 +0200349#define MVPP2_GMAC_CONFIG_FULL_DUPLEX BIT(12)
350#define MVPP2_GMAC_AN_DUPLEX_EN BIT(13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200351#define MVPP2_GMAC_STATUS0 0x10
352#define MVPP2_GMAC_STATUS0_LINK_UP BIT(0)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300353#define MVPP2_GMAC_PORT_FIFO_CFG_1_REG 0x1c
Antoine Ténart81b66302017-08-22 19:08:21 +0200354#define MVPP2_GMAC_TX_FIFO_MIN_TH_OFFS 6
355#define MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK 0x1fc0
356#define MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(v) (((v) << 6) & \
Marcin Wojtas3f518502014-07-10 16:52:13 -0300357 MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200358#define MVPP22_GMAC_INT_STAT 0x20
359#define MVPP22_GMAC_INT_STAT_LINK BIT(1)
360#define MVPP22_GMAC_INT_MASK 0x24
361#define MVPP22_GMAC_INT_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100362#define MVPP22_GMAC_CTRL_4_REG 0x90
Antoine Ténart81b66302017-08-22 19:08:21 +0200363#define MVPP22_CTRL4_EXT_PIN_GMII_SEL BIT(0)
364#define MVPP22_CTRL4_DP_CLK_SEL BIT(5)
Antoine Ténart1068ec72017-08-22 19:08:22 +0200365#define MVPP22_CTRL4_SYNC_BYPASS_DIS BIT(6)
Antoine Ténart81b66302017-08-22 19:08:21 +0200366#define MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE BIT(7)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200367#define MVPP22_GMAC_INT_SUM_MASK 0xa4
368#define MVPP22_GMAC_INT_SUM_MASK_LINK_STAT BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100369
370/* Per-port XGMAC registers. PPv2.2 only, only for GOP port 0,
371 * relative to port->base.
372 */
Antoine Ténart725757a2017-06-12 16:01:39 +0200373#define MVPP22_XLG_CTRL0_REG 0x100
Antoine Ténart81b66302017-08-22 19:08:21 +0200374#define MVPP22_XLG_CTRL0_PORT_EN BIT(0)
375#define MVPP22_XLG_CTRL0_MAC_RESET_DIS BIT(1)
Antoine Ténart77321952017-08-22 19:08:25 +0200376#define MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN BIT(7)
Antoine Ténart81b66302017-08-22 19:08:21 +0200377#define MVPP22_XLG_CTRL0_MIB_CNT_DIS BIT(14)
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200378#define MVPP22_XLG_CTRL1_REG 0x104
Antoine Ténartec15ecd2017-08-25 15:24:46 +0200379#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS 0
Stefan Chulski76eb1b12017-08-22 19:08:26 +0200380#define MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK 0x1fff
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200381#define MVPP22_XLG_STATUS 0x10c
382#define MVPP22_XLG_STATUS_LINK_UP BIT(0)
383#define MVPP22_XLG_INT_STAT 0x114
384#define MVPP22_XLG_INT_STAT_LINK BIT(1)
385#define MVPP22_XLG_INT_MASK 0x118
386#define MVPP22_XLG_INT_MASK_LINK BIT(1)
Thomas Petazzoni26975822017-03-07 16:53:14 +0100387#define MVPP22_XLG_CTRL3_REG 0x11c
Antoine Ténart81b66302017-08-22 19:08:21 +0200388#define MVPP22_XLG_CTRL3_MACMODESELECT_MASK (7 << 13)
389#define MVPP22_XLG_CTRL3_MACMODESELECT_GMAC (0 << 13)
390#define MVPP22_XLG_CTRL3_MACMODESELECT_10G (1 << 13)
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200391#define MVPP22_XLG_EXT_INT_MASK 0x15c
392#define MVPP22_XLG_EXT_INT_MASK_XLG BIT(1)
393#define MVPP22_XLG_EXT_INT_MASK_GIG BIT(2)
Antoine Ténart77321952017-08-22 19:08:25 +0200394#define MVPP22_XLG_CTRL4_REG 0x184
395#define MVPP22_XLG_CTRL4_FWD_FC BIT(5)
396#define MVPP22_XLG_CTRL4_FWD_PFC BIT(6)
397#define MVPP22_XLG_CTRL4_MACMODSELECT_GMAC BIT(12)
398
Thomas Petazzoni26975822017-03-07 16:53:14 +0100399/* SMI registers. PPv2.2 only, relative to priv->iface_base. */
400#define MVPP22_SMI_MISC_CFG_REG 0x1204
Antoine Ténart81b66302017-08-22 19:08:21 +0200401#define MVPP22_SMI_POLLING_EN BIT(10)
Marcin Wojtas3f518502014-07-10 16:52:13 -0300402
Thomas Petazzonia7868412017-03-07 16:53:13 +0100403#define MVPP22_GMAC_BASE(port) (0x7000 + (port) * 0x1000 + 0xe00)
404
Marcin Wojtas3f518502014-07-10 16:52:13 -0300405#define MVPP2_CAUSE_TXQ_SENT_DESC_ALL_MASK 0xff
406
407/* Descriptor ring Macros */
408#define MVPP2_QUEUE_NEXT_DESC(q, index) \
409 (((index) < (q)->last_desc) ? ((index) + 1) : 0)
410
Antoine Ténartf84bf382017-08-22 19:08:27 +0200411/* XPCS registers. PPv2.2 only */
412#define MVPP22_MPCS_BASE(port) (0x7000 + (port) * 0x1000)
413#define MVPP22_MPCS_CTRL 0x14
414#define MVPP22_MPCS_CTRL_FWD_ERR_CONN BIT(10)
415#define MVPP22_MPCS_CLK_RESET 0x14c
416#define MAC_CLK_RESET_SD_TX BIT(0)
417#define MAC_CLK_RESET_SD_RX BIT(1)
418#define MAC_CLK_RESET_MAC BIT(2)
419#define MVPP22_MPCS_CLK_RESET_DIV_RATIO(n) ((n) << 4)
420#define MVPP22_MPCS_CLK_RESET_DIV_SET BIT(11)
421
422/* XPCS registers. PPv2.2 only */
423#define MVPP22_XPCS_BASE(port) (0x7400 + (port) * 0x1000)
424#define MVPP22_XPCS_CFG0 0x0
425#define MVPP22_XPCS_CFG0_PCS_MODE(n) ((n) << 3)
426#define MVPP22_XPCS_CFG0_ACTIVE_LANE(n) ((n) << 5)
427
428/* System controller registers. Accessed through a regmap. */
429#define GENCONF_SOFT_RESET1 0x1108
430#define GENCONF_SOFT_RESET1_GOP BIT(6)
431#define GENCONF_PORT_CTRL0 0x1110
432#define GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT BIT(1)
433#define GENCONF_PORT_CTRL0_RX_DATA_SAMPLE BIT(29)
434#define GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR BIT(31)
435#define GENCONF_PORT_CTRL1 0x1114
436#define GENCONF_PORT_CTRL1_EN(p) BIT(p)
437#define GENCONF_PORT_CTRL1_RESET(p) (BIT(p) << 28)
438#define GENCONF_CTRL0 0x1120
439#define GENCONF_CTRL0_PORT0_RGMII BIT(0)
440#define GENCONF_CTRL0_PORT1_RGMII_MII BIT(1)
441#define GENCONF_CTRL0_PORT1_RGMII BIT(2)
442
Marcin Wojtas3f518502014-07-10 16:52:13 -0300443/* Various constants */
444
445/* Coalescing */
446#define MVPP2_TXDONE_COAL_PKTS_THRESH 15
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200447#define MVPP2_TXDONE_HRTIMER_PERIOD_NS 1000000UL
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200448#define MVPP2_TXDONE_COAL_USEC 1000
Marcin Wojtas3f518502014-07-10 16:52:13 -0300449#define MVPP2_RX_COAL_PKTS 32
450#define MVPP2_RX_COAL_USEC 100
451
452/* The two bytes Marvell header. Either contains a special value used
453 * by Marvell switches when a specific hardware mode is enabled (not
454 * supported by this driver) or is filled automatically by zeroes on
455 * the RX side. Those two bytes being at the front of the Ethernet
456 * header, they allow to have the IP header aligned on a 4 bytes
457 * boundary automatically: the hardware skips those two bytes on its
458 * own.
459 */
460#define MVPP2_MH_SIZE 2
461#define MVPP2_ETH_TYPE_LEN 2
462#define MVPP2_PPPOE_HDR_SIZE 8
463#define MVPP2_VLAN_TAG_LEN 4
464
465/* Lbtd 802.3 type */
466#define MVPP2_IP_LBDT_TYPE 0xfffa
467
Marcin Wojtas3f518502014-07-10 16:52:13 -0300468#define MVPP2_TX_CSUM_MAX_SIZE 9800
469
470/* Timeout constants */
471#define MVPP2_TX_DISABLE_TIMEOUT_MSEC 1000
472#define MVPP2_TX_PENDING_TIMEOUT_MSEC 1000
473
474#define MVPP2_TX_MTU_MAX 0x7ffff
475
476/* Maximum number of T-CONTs of PON port */
477#define MVPP2_MAX_TCONT 16
478
479/* Maximum number of supported ports */
480#define MVPP2_MAX_PORTS 4
481
482/* Maximum number of TXQs used by single port */
483#define MVPP2_MAX_TXQ 8
484
Marcin Wojtas3f518502014-07-10 16:52:13 -0300485/* Dfault number of RXQs in use */
486#define MVPP2_DEFAULT_RXQ 4
487
Marcin Wojtas3f518502014-07-10 16:52:13 -0300488/* Max number of Rx descriptors */
489#define MVPP2_MAX_RXD 128
490
491/* Max number of Tx descriptors */
492#define MVPP2_MAX_TXD 1024
493
494/* Amount of Tx descriptors that can be reserved at once by CPU */
495#define MVPP2_CPU_DESC_CHUNK 64
496
497/* Max number of Tx descriptors in each aggregated queue */
498#define MVPP2_AGGR_TXQ_SIZE 256
499
500/* Descriptor aligned size */
501#define MVPP2_DESC_ALIGNED_SIZE 32
502
503/* Descriptor alignment mask */
504#define MVPP2_TX_DESC_ALIGN (MVPP2_DESC_ALIGNED_SIZE - 1)
505
506/* RX FIFO constants */
507#define MVPP2_RX_FIFO_PORT_DATA_SIZE 0x2000
508#define MVPP2_RX_FIFO_PORT_ATTR_SIZE 0x80
509#define MVPP2_RX_FIFO_PORT_MIN_PKT 0x80
510
511/* RX buffer constants */
512#define MVPP2_SKB_SHINFO_SIZE \
513 SKB_DATA_ALIGN(sizeof(struct skb_shared_info))
514
515#define MVPP2_RX_PKT_SIZE(mtu) \
516 ALIGN((mtu) + MVPP2_MH_SIZE + MVPP2_VLAN_TAG_LEN + \
Jisheng Zhang4a0a12d2016-04-01 17:11:05 +0800517 ETH_HLEN + ETH_FCS_LEN, cache_line_size())
Marcin Wojtas3f518502014-07-10 16:52:13 -0300518
519#define MVPP2_RX_BUF_SIZE(pkt_size) ((pkt_size) + NET_SKB_PAD)
520#define MVPP2_RX_TOTAL_SIZE(buf_size) ((buf_size) + MVPP2_SKB_SHINFO_SIZE)
521#define MVPP2_RX_MAX_PKT_SIZE(total_size) \
522 ((total_size) - NET_SKB_PAD - MVPP2_SKB_SHINFO_SIZE)
523
524#define MVPP2_BIT_TO_BYTE(bit) ((bit) / 8)
525
526/* IPv6 max L3 address size */
527#define MVPP2_MAX_L3_ADDR_SIZE 16
528
529/* Port flags */
530#define MVPP2_F_LOOPBACK BIT(0)
531
532/* Marvell tag types */
533enum mvpp2_tag_type {
534 MVPP2_TAG_TYPE_NONE = 0,
535 MVPP2_TAG_TYPE_MH = 1,
536 MVPP2_TAG_TYPE_DSA = 2,
537 MVPP2_TAG_TYPE_EDSA = 3,
538 MVPP2_TAG_TYPE_VLAN = 4,
539 MVPP2_TAG_TYPE_LAST = 5
540};
541
542/* Parser constants */
543#define MVPP2_PRS_TCAM_SRAM_SIZE 256
544#define MVPP2_PRS_TCAM_WORDS 6
545#define MVPP2_PRS_SRAM_WORDS 4
546#define MVPP2_PRS_FLOW_ID_SIZE 64
547#define MVPP2_PRS_FLOW_ID_MASK 0x3f
548#define MVPP2_PRS_TCAM_ENTRY_INVALID 1
549#define MVPP2_PRS_TCAM_DSA_TAGGED_BIT BIT(5)
550#define MVPP2_PRS_IPV4_HEAD 0x40
551#define MVPP2_PRS_IPV4_HEAD_MASK 0xf0
552#define MVPP2_PRS_IPV4_MC 0xe0
553#define MVPP2_PRS_IPV4_MC_MASK 0xf0
554#define MVPP2_PRS_IPV4_BC_MASK 0xff
555#define MVPP2_PRS_IPV4_IHL 0x5
556#define MVPP2_PRS_IPV4_IHL_MASK 0xf
557#define MVPP2_PRS_IPV6_MC 0xff
558#define MVPP2_PRS_IPV6_MC_MASK 0xff
559#define MVPP2_PRS_IPV6_HOP_MASK 0xff
560#define MVPP2_PRS_TCAM_PROTO_MASK 0xff
561#define MVPP2_PRS_TCAM_PROTO_MASK_L 0x3f
562#define MVPP2_PRS_DBL_VLANS_MAX 100
563
564/* Tcam structure:
565 * - lookup ID - 4 bits
566 * - port ID - 1 byte
567 * - additional information - 1 byte
568 * - header data - 8 bytes
569 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(5)->(0).
570 */
571#define MVPP2_PRS_AI_BITS 8
572#define MVPP2_PRS_PORT_MASK 0xff
573#define MVPP2_PRS_LU_MASK 0xf
574#define MVPP2_PRS_TCAM_DATA_BYTE(offs) \
575 (((offs) - ((offs) % 2)) * 2 + ((offs) % 2))
576#define MVPP2_PRS_TCAM_DATA_BYTE_EN(offs) \
577 (((offs) * 2) - ((offs) % 2) + 2)
578#define MVPP2_PRS_TCAM_AI_BYTE 16
579#define MVPP2_PRS_TCAM_PORT_BYTE 17
580#define MVPP2_PRS_TCAM_LU_BYTE 20
581#define MVPP2_PRS_TCAM_EN_OFFS(offs) ((offs) + 2)
582#define MVPP2_PRS_TCAM_INV_WORD 5
583/* Tcam entries ID */
584#define MVPP2_PE_DROP_ALL 0
585#define MVPP2_PE_FIRST_FREE_TID 1
586#define MVPP2_PE_LAST_FREE_TID (MVPP2_PRS_TCAM_SRAM_SIZE - 31)
587#define MVPP2_PE_IP6_EXT_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 30)
588#define MVPP2_PE_MAC_MC_IP6 (MVPP2_PRS_TCAM_SRAM_SIZE - 29)
589#define MVPP2_PE_IP6_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 28)
590#define MVPP2_PE_IP4_ADDR_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 27)
591#define MVPP2_PE_LAST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 26)
592#define MVPP2_PE_FIRST_DEFAULT_FLOW (MVPP2_PRS_TCAM_SRAM_SIZE - 19)
593#define MVPP2_PE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 18)
594#define MVPP2_PE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 17)
595#define MVPP2_PE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 16)
596#define MVPP2_PE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 15)
597#define MVPP2_PE_ETYPE_EDSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 14)
598#define MVPP2_PE_ETYPE_EDSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 13)
599#define MVPP2_PE_ETYPE_DSA_TAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 12)
600#define MVPP2_PE_ETYPE_DSA_UNTAGGED (MVPP2_PRS_TCAM_SRAM_SIZE - 11)
601#define MVPP2_PE_MH_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 10)
602#define MVPP2_PE_DSA_DEFAULT (MVPP2_PRS_TCAM_SRAM_SIZE - 9)
603#define MVPP2_PE_IP6_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 8)
604#define MVPP2_PE_IP4_PROTO_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 7)
605#define MVPP2_PE_ETH_TYPE_UN (MVPP2_PRS_TCAM_SRAM_SIZE - 6)
606#define MVPP2_PE_VLAN_DBL (MVPP2_PRS_TCAM_SRAM_SIZE - 5)
607#define MVPP2_PE_VLAN_NONE (MVPP2_PRS_TCAM_SRAM_SIZE - 4)
608#define MVPP2_PE_MAC_MC_ALL (MVPP2_PRS_TCAM_SRAM_SIZE - 3)
609#define MVPP2_PE_MAC_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 2)
610#define MVPP2_PE_MAC_NON_PROMISCUOUS (MVPP2_PRS_TCAM_SRAM_SIZE - 1)
611
612/* Sram structure
613 * The fields are represented by MVPP2_PRS_TCAM_DATA_REG(3)->(0).
614 */
615#define MVPP2_PRS_SRAM_RI_OFFS 0
616#define MVPP2_PRS_SRAM_RI_WORD 0
617#define MVPP2_PRS_SRAM_RI_CTRL_OFFS 32
618#define MVPP2_PRS_SRAM_RI_CTRL_WORD 1
619#define MVPP2_PRS_SRAM_RI_CTRL_BITS 32
620#define MVPP2_PRS_SRAM_SHIFT_OFFS 64
621#define MVPP2_PRS_SRAM_SHIFT_SIGN_BIT 72
622#define MVPP2_PRS_SRAM_UDF_OFFS 73
623#define MVPP2_PRS_SRAM_UDF_BITS 8
624#define MVPP2_PRS_SRAM_UDF_MASK 0xff
625#define MVPP2_PRS_SRAM_UDF_SIGN_BIT 81
626#define MVPP2_PRS_SRAM_UDF_TYPE_OFFS 82
627#define MVPP2_PRS_SRAM_UDF_TYPE_MASK 0x7
628#define MVPP2_PRS_SRAM_UDF_TYPE_L3 1
629#define MVPP2_PRS_SRAM_UDF_TYPE_L4 4
630#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS 85
631#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK 0x3
632#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD 1
633#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP4_ADD 2
634#define MVPP2_PRS_SRAM_OP_SEL_SHIFT_IP6_ADD 3
635#define MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS 87
636#define MVPP2_PRS_SRAM_OP_SEL_UDF_BITS 2
637#define MVPP2_PRS_SRAM_OP_SEL_UDF_MASK 0x3
638#define MVPP2_PRS_SRAM_OP_SEL_UDF_ADD 0
639#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP4_ADD 2
640#define MVPP2_PRS_SRAM_OP_SEL_UDF_IP6_ADD 3
641#define MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS 89
642#define MVPP2_PRS_SRAM_AI_OFFS 90
643#define MVPP2_PRS_SRAM_AI_CTRL_OFFS 98
644#define MVPP2_PRS_SRAM_AI_CTRL_BITS 8
645#define MVPP2_PRS_SRAM_AI_MASK 0xff
646#define MVPP2_PRS_SRAM_NEXT_LU_OFFS 106
647#define MVPP2_PRS_SRAM_NEXT_LU_MASK 0xf
648#define MVPP2_PRS_SRAM_LU_DONE_BIT 110
649#define MVPP2_PRS_SRAM_LU_GEN_BIT 111
650
651/* Sram result info bits assignment */
652#define MVPP2_PRS_RI_MAC_ME_MASK 0x1
653#define MVPP2_PRS_RI_DSA_MASK 0x2
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100654#define MVPP2_PRS_RI_VLAN_MASK (BIT(2) | BIT(3))
655#define MVPP2_PRS_RI_VLAN_NONE 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300656#define MVPP2_PRS_RI_VLAN_SINGLE BIT(2)
657#define MVPP2_PRS_RI_VLAN_DOUBLE BIT(3)
658#define MVPP2_PRS_RI_VLAN_TRIPLE (BIT(2) | BIT(3))
659#define MVPP2_PRS_RI_CPU_CODE_MASK 0x70
660#define MVPP2_PRS_RI_CPU_CODE_RX_SPEC BIT(4)
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100661#define MVPP2_PRS_RI_L2_CAST_MASK (BIT(9) | BIT(10))
662#define MVPP2_PRS_RI_L2_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300663#define MVPP2_PRS_RI_L2_MCAST BIT(9)
664#define MVPP2_PRS_RI_L2_BCAST BIT(10)
665#define MVPP2_PRS_RI_PPPOE_MASK 0x800
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100666#define MVPP2_PRS_RI_L3_PROTO_MASK (BIT(12) | BIT(13) | BIT(14))
667#define MVPP2_PRS_RI_L3_UN 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300668#define MVPP2_PRS_RI_L3_IP4 BIT(12)
669#define MVPP2_PRS_RI_L3_IP4_OPT BIT(13)
670#define MVPP2_PRS_RI_L3_IP4_OTHER (BIT(12) | BIT(13))
671#define MVPP2_PRS_RI_L3_IP6 BIT(14)
672#define MVPP2_PRS_RI_L3_IP6_EXT (BIT(12) | BIT(14))
673#define MVPP2_PRS_RI_L3_ARP (BIT(13) | BIT(14))
Thomas Petazzoni8138aff2017-02-21 11:28:11 +0100674#define MVPP2_PRS_RI_L3_ADDR_MASK (BIT(15) | BIT(16))
675#define MVPP2_PRS_RI_L3_UCAST 0x0
Marcin Wojtas3f518502014-07-10 16:52:13 -0300676#define MVPP2_PRS_RI_L3_MCAST BIT(15)
677#define MVPP2_PRS_RI_L3_BCAST (BIT(15) | BIT(16))
678#define MVPP2_PRS_RI_IP_FRAG_MASK 0x20000
679#define MVPP2_PRS_RI_UDF3_MASK 0x300000
680#define MVPP2_PRS_RI_UDF3_RX_SPECIAL BIT(21)
681#define MVPP2_PRS_RI_L4_PROTO_MASK 0x1c00000
682#define MVPP2_PRS_RI_L4_TCP BIT(22)
683#define MVPP2_PRS_RI_L4_UDP BIT(23)
684#define MVPP2_PRS_RI_L4_OTHER (BIT(22) | BIT(23))
685#define MVPP2_PRS_RI_UDF7_MASK 0x60000000
686#define MVPP2_PRS_RI_UDF7_IP6_LITE BIT(29)
687#define MVPP2_PRS_RI_DROP_MASK 0x80000000
688
689/* Sram additional info bits assignment */
690#define MVPP2_PRS_IPV4_DIP_AI_BIT BIT(0)
691#define MVPP2_PRS_IPV6_NO_EXT_AI_BIT BIT(0)
692#define MVPP2_PRS_IPV6_EXT_AI_BIT BIT(1)
693#define MVPP2_PRS_IPV6_EXT_AH_AI_BIT BIT(2)
694#define MVPP2_PRS_IPV6_EXT_AH_LEN_AI_BIT BIT(3)
695#define MVPP2_PRS_IPV6_EXT_AH_L4_AI_BIT BIT(4)
696#define MVPP2_PRS_SINGLE_VLAN_AI 0
697#define MVPP2_PRS_DBL_VLAN_AI_BIT BIT(7)
698
699/* DSA/EDSA type */
700#define MVPP2_PRS_TAGGED true
701#define MVPP2_PRS_UNTAGGED false
702#define MVPP2_PRS_EDSA true
703#define MVPP2_PRS_DSA false
704
705/* MAC entries, shadow udf */
706enum mvpp2_prs_udf {
707 MVPP2_PRS_UDF_MAC_DEF,
708 MVPP2_PRS_UDF_MAC_RANGE,
709 MVPP2_PRS_UDF_L2_DEF,
710 MVPP2_PRS_UDF_L2_DEF_COPY,
711 MVPP2_PRS_UDF_L2_USER,
712};
713
714/* Lookup ID */
715enum mvpp2_prs_lookup {
716 MVPP2_PRS_LU_MH,
717 MVPP2_PRS_LU_MAC,
718 MVPP2_PRS_LU_DSA,
719 MVPP2_PRS_LU_VLAN,
720 MVPP2_PRS_LU_L2,
721 MVPP2_PRS_LU_PPPOE,
722 MVPP2_PRS_LU_IP4,
723 MVPP2_PRS_LU_IP6,
724 MVPP2_PRS_LU_FLOWS,
725 MVPP2_PRS_LU_LAST,
726};
727
728/* L3 cast enum */
729enum mvpp2_prs_l3_cast {
730 MVPP2_PRS_L3_UNI_CAST,
731 MVPP2_PRS_L3_MULTI_CAST,
732 MVPP2_PRS_L3_BROAD_CAST
733};
734
735/* Classifier constants */
736#define MVPP2_CLS_FLOWS_TBL_SIZE 512
737#define MVPP2_CLS_FLOWS_TBL_DATA_WORDS 3
738#define MVPP2_CLS_LKP_TBL_SIZE 64
739
740/* BM constants */
741#define MVPP2_BM_POOLS_NUM 8
742#define MVPP2_BM_LONG_BUF_NUM 1024
743#define MVPP2_BM_SHORT_BUF_NUM 2048
744#define MVPP2_BM_POOL_SIZE_MAX (16*1024 - MVPP2_BM_POOL_PTR_ALIGN/4)
745#define MVPP2_BM_POOL_PTR_ALIGN 128
746#define MVPP2_BM_SWF_LONG_POOL(port) ((port > 2) ? 2 : port)
747#define MVPP2_BM_SWF_SHORT_POOL 3
748
749/* BM cookie (32 bits) definition */
750#define MVPP2_BM_COOKIE_POOL_OFFS 8
751#define MVPP2_BM_COOKIE_CPU_OFFS 24
752
753/* BM short pool packet size
754 * These value assure that for SWF the total number
755 * of bytes allocated for each buffer will be 512
756 */
757#define MVPP2_BM_SHORT_PKT_SIZE MVPP2_RX_MAX_PKT_SIZE(512)
758
Thomas Petazzonia7868412017-03-07 16:53:13 +0100759#define MVPP21_ADDR_SPACE_SZ 0
760#define MVPP22_ADDR_SPACE_SZ SZ_64K
761
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200762#define MVPP2_MAX_THREADS 8
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200763#define MVPP2_MAX_QVECS MVPP2_MAX_THREADS
Thomas Petazzonia7868412017-03-07 16:53:13 +0100764
Marcin Wojtas3f518502014-07-10 16:52:13 -0300765enum mvpp2_bm_type {
766 MVPP2_BM_FREE,
767 MVPP2_BM_SWF_LONG,
768 MVPP2_BM_SWF_SHORT
769};
770
771/* Definitions */
772
773/* Shared Packet Processor resources */
774struct mvpp2 {
775 /* Shared registers' base addresses */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300776 void __iomem *lms_base;
Thomas Petazzonia7868412017-03-07 16:53:13 +0100777 void __iomem *iface_base;
778
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200779 /* On PPv2.2, each "software thread" can access the base
780 * register through a separate address space, each 64 KB apart
781 * from each other. Typically, such address spaces will be
782 * used per CPU.
Thomas Petazzonia7868412017-03-07 16:53:13 +0100783 */
Thomas Petazzonidf089aa2017-08-03 10:41:58 +0200784 void __iomem *swth_base[MVPP2_MAX_THREADS];
Marcin Wojtas3f518502014-07-10 16:52:13 -0300785
Antoine Ténartf84bf382017-08-22 19:08:27 +0200786 /* On PPv2.2, some port control registers are located into the system
787 * controller space. These registers are accessible through a regmap.
788 */
789 struct regmap *sysctrl_base;
790
Marcin Wojtas3f518502014-07-10 16:52:13 -0300791 /* Common clocks */
792 struct clk *pp_clk;
793 struct clk *gop_clk;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +0100794 struct clk *mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300795
796 /* List of pointers to port structures */
797 struct mvpp2_port **port_list;
798
799 /* Aggregated TXQs */
800 struct mvpp2_tx_queue *aggr_txqs;
801
802 /* BM pools */
803 struct mvpp2_bm_pool *bm_pools;
804
805 /* PRS shadow table */
806 struct mvpp2_prs_shadow *prs_shadow;
807 /* PRS auxiliary table for double vlan entries control */
808 bool *prs_double_vlans;
809
810 /* Tclk value */
811 u32 tclk;
Thomas Petazzonifaca9242017-03-07 16:53:06 +0100812
813 /* HW version */
814 enum { MVPP21, MVPP22 } hw_version;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +0100815
816 /* Maximum number of RXQs per port */
817 unsigned int max_port_rxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300818};
819
820struct mvpp2_pcpu_stats {
821 struct u64_stats_sync syncp;
822 u64 rx_packets;
823 u64 rx_bytes;
824 u64 tx_packets;
825 u64 tx_bytes;
826};
827
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200828/* Per-CPU port control */
829struct mvpp2_port_pcpu {
830 struct hrtimer tx_done_timer;
831 bool timer_scheduled;
832 /* Tasklet for egress finalization */
833 struct tasklet_struct tx_done_tasklet;
834};
835
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200836struct mvpp2_queue_vector {
837 int irq;
838 struct napi_struct napi;
839 enum { MVPP2_QUEUE_VECTOR_SHARED, MVPP2_QUEUE_VECTOR_PRIVATE } type;
840 int sw_thread_id;
841 u16 sw_thread_mask;
842 int first_rxq;
843 int nrxqs;
844 u32 pending_cause_rx;
845 struct mvpp2_port *port;
846};
847
Marcin Wojtas3f518502014-07-10 16:52:13 -0300848struct mvpp2_port {
849 u8 id;
850
Thomas Petazzonia7868412017-03-07 16:53:13 +0100851 /* Index of the port from the "group of ports" complex point
852 * of view
853 */
854 int gop_id;
855
Antoine Tenartfd3651b2017-09-01 11:04:54 +0200856 int link_irq;
857
Marcin Wojtas3f518502014-07-10 16:52:13 -0300858 struct mvpp2 *priv;
859
860 /* Per-port registers' base address */
861 void __iomem *base;
862
863 struct mvpp2_rx_queue **rxqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200864 unsigned int nrxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300865 struct mvpp2_tx_queue **txqs;
Thomas Petazzoni09f83972017-08-03 10:41:57 +0200866 unsigned int ntxqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300867 struct net_device *dev;
868
869 int pkt_size;
870
Marcin Wojtasedc660f2015-08-06 19:00:30 +0200871 /* Per-CPU port control */
872 struct mvpp2_port_pcpu __percpu *pcpu;
873
Marcin Wojtas3f518502014-07-10 16:52:13 -0300874 /* Flags */
875 unsigned long flags;
876
877 u16 tx_ring_size;
878 u16 rx_ring_size;
879 struct mvpp2_pcpu_stats __percpu *stats;
880
Marcin Wojtas3f518502014-07-10 16:52:13 -0300881 phy_interface_t phy_interface;
882 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +0200883 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300884 unsigned int link;
885 unsigned int duplex;
886 unsigned int speed;
887
888 struct mvpp2_bm_pool *pool_long;
889 struct mvpp2_bm_pool *pool_short;
890
891 /* Index of first port's physical RXQ */
892 u8 first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +0200893
894 struct mvpp2_queue_vector qvecs[MVPP2_MAX_QVECS];
895 unsigned int nqvecs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +0200896 bool has_tx_irqs;
897
898 u32 tx_time_coal;
Marcin Wojtas3f518502014-07-10 16:52:13 -0300899};
900
901/* The mvpp2_tx_desc and mvpp2_rx_desc structures describe the
902 * layout of the transmit and reception DMA descriptors, and their
903 * layout is therefore defined by the hardware design
904 */
905
906#define MVPP2_TXD_L3_OFF_SHIFT 0
907#define MVPP2_TXD_IP_HLEN_SHIFT 8
908#define MVPP2_TXD_L4_CSUM_FRAG BIT(13)
909#define MVPP2_TXD_L4_CSUM_NOT BIT(14)
910#define MVPP2_TXD_IP_CSUM_DISABLE BIT(15)
911#define MVPP2_TXD_PADDING_DISABLE BIT(23)
912#define MVPP2_TXD_L4_UDP BIT(24)
913#define MVPP2_TXD_L3_IP6 BIT(26)
914#define MVPP2_TXD_L_DESC BIT(28)
915#define MVPP2_TXD_F_DESC BIT(29)
916
917#define MVPP2_RXD_ERR_SUMMARY BIT(15)
918#define MVPP2_RXD_ERR_CODE_MASK (BIT(13) | BIT(14))
919#define MVPP2_RXD_ERR_CRC 0x0
920#define MVPP2_RXD_ERR_OVERRUN BIT(13)
921#define MVPP2_RXD_ERR_RESOURCE (BIT(13) | BIT(14))
922#define MVPP2_RXD_BM_POOL_ID_OFFS 16
923#define MVPP2_RXD_BM_POOL_ID_MASK (BIT(16) | BIT(17) | BIT(18))
924#define MVPP2_RXD_HWF_SYNC BIT(21)
925#define MVPP2_RXD_L4_CSUM_OK BIT(22)
926#define MVPP2_RXD_IP4_HEADER_ERR BIT(24)
927#define MVPP2_RXD_L4_TCP BIT(25)
928#define MVPP2_RXD_L4_UDP BIT(26)
929#define MVPP2_RXD_L3_IP4 BIT(28)
930#define MVPP2_RXD_L3_IP6 BIT(30)
931#define MVPP2_RXD_BUF_HDR BIT(31)
932
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100933/* HW TX descriptor for PPv2.1 */
934struct mvpp21_tx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300935 u32 command; /* Options used by HW for packet transmitting.*/
936 u8 packet_offset; /* the offset from the buffer beginning */
937 u8 phys_txq; /* destination queue ID */
938 u16 data_size; /* data size of transmitted packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100939 u32 buf_dma_addr; /* physical addr of transmitted buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300940 u32 buf_cookie; /* cookie for access to TX buffer in tx path */
941 u32 reserved1[3]; /* hw_cmd (for future use, BM, PON, PNC) */
942 u32 reserved2; /* reserved (for future use) */
943};
944
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100945/* HW RX descriptor for PPv2.1 */
946struct mvpp21_rx_desc {
Marcin Wojtas3f518502014-07-10 16:52:13 -0300947 u32 status; /* info about received packet */
948 u16 reserved1; /* parser_info (for future use, PnC) */
949 u16 data_size; /* size of received packet in bytes */
Thomas Petazzoni20396132017-03-07 16:53:00 +0100950 u32 buf_dma_addr; /* physical address of the buffer */
Marcin Wojtas3f518502014-07-10 16:52:13 -0300951 u32 buf_cookie; /* cookie for access to RX buffer in rx path */
952 u16 reserved2; /* gem_port_id (for future use, PON) */
953 u16 reserved3; /* csum_l4 (for future use, PnC) */
954 u8 reserved4; /* bm_qset (for future use, BM) */
955 u8 reserved5;
956 u16 reserved6; /* classify_info (for future use, PnC) */
957 u32 reserved7; /* flow_id (for future use, PnC) */
958 u32 reserved8;
959};
960
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100961/* HW TX descriptor for PPv2.2 */
962struct mvpp22_tx_desc {
963 u32 command;
964 u8 packet_offset;
965 u8 phys_txq;
966 u16 data_size;
967 u64 reserved1;
968 u64 buf_dma_addr_ptp;
969 u64 buf_cookie_misc;
970};
971
972/* HW RX descriptor for PPv2.2 */
973struct mvpp22_rx_desc {
974 u32 status;
975 u16 reserved1;
976 u16 data_size;
977 u32 reserved2;
978 u32 reserved3;
979 u64 buf_dma_addr_key_hash;
980 u64 buf_cookie_misc;
981};
982
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100983/* Opaque type used by the driver to manipulate the HW TX and RX
984 * descriptors
985 */
986struct mvpp2_tx_desc {
987 union {
988 struct mvpp21_tx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100989 struct mvpp22_tx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100990 };
991};
992
993struct mvpp2_rx_desc {
994 union {
995 struct mvpp21_rx_desc pp21;
Thomas Petazzonie7c53592017-03-07 16:53:08 +0100996 struct mvpp22_rx_desc pp22;
Thomas Petazzoni054f6372017-03-07 16:53:07 +0100997 };
998};
999
Thomas Petazzoni83544912016-12-21 11:28:49 +01001000struct mvpp2_txq_pcpu_buf {
1001 /* Transmitted SKB */
1002 struct sk_buff *skb;
1003
1004 /* Physical address of transmitted buffer */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001005 dma_addr_t dma;
Thomas Petazzoni83544912016-12-21 11:28:49 +01001006
1007 /* Size transmitted */
1008 size_t size;
1009};
1010
Marcin Wojtas3f518502014-07-10 16:52:13 -03001011/* Per-CPU Tx queue control */
1012struct mvpp2_txq_pcpu {
1013 int cpu;
1014
1015 /* Number of Tx DMA descriptors in the descriptor ring */
1016 int size;
1017
1018 /* Number of currently used Tx DMA descriptor in the
1019 * descriptor ring
1020 */
1021 int count;
1022
1023 /* Number of Tx DMA descriptors reserved for each CPU */
1024 int reserved_num;
1025
Thomas Petazzoni83544912016-12-21 11:28:49 +01001026 /* Infos about transmitted buffers */
1027 struct mvpp2_txq_pcpu_buf *buffs;
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001028
Marcin Wojtas3f518502014-07-10 16:52:13 -03001029 /* Index of last TX DMA descriptor that was inserted */
1030 int txq_put_index;
1031
1032 /* Index of the TX DMA descriptor to be cleaned up */
1033 int txq_get_index;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02001034
1035 /* DMA buffer for TSO headers */
1036 char *tso_headers;
1037 dma_addr_t tso_headers_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001038};
1039
1040struct mvpp2_tx_queue {
1041 /* Physical number of this Tx queue */
1042 u8 id;
1043
1044 /* Logical number of this Tx queue */
1045 u8 log_id;
1046
1047 /* Number of Tx DMA descriptors in the descriptor ring */
1048 int size;
1049
1050 /* Number of currently used Tx DMA descriptor in the descriptor ring */
1051 int count;
1052
1053 /* Per-CPU control of physical Tx queues */
1054 struct mvpp2_txq_pcpu __percpu *pcpu;
1055
Marcin Wojtas3f518502014-07-10 16:52:13 -03001056 u32 done_pkts_coal;
1057
1058 /* Virtual address of thex Tx DMA descriptors array */
1059 struct mvpp2_tx_desc *descs;
1060
1061 /* DMA address of the Tx DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001062 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001063
1064 /* Index of the last Tx DMA descriptor */
1065 int last_desc;
1066
1067 /* Index of the next Tx DMA descriptor to process */
1068 int next_desc_to_proc;
1069};
1070
1071struct mvpp2_rx_queue {
1072 /* RX queue number, in the range 0-31 for physical RXQs */
1073 u8 id;
1074
1075 /* Num of rx descriptors in the rx descriptor ring */
1076 int size;
1077
1078 u32 pkts_coal;
1079 u32 time_coal;
1080
1081 /* Virtual address of the RX DMA descriptors array */
1082 struct mvpp2_rx_desc *descs;
1083
1084 /* DMA address of the RX DMA descriptors array */
Thomas Petazzoni20396132017-03-07 16:53:00 +01001085 dma_addr_t descs_dma;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001086
1087 /* Index of the last RX DMA descriptor */
1088 int last_desc;
1089
1090 /* Index of the next RX DMA descriptor to process */
1091 int next_desc_to_proc;
1092
1093 /* ID of port to which physical RXQ is mapped */
1094 int port;
1095
1096 /* Port's logic RXQ number to which physical RXQ is mapped */
1097 int logic_rxq;
1098};
1099
1100union mvpp2_prs_tcam_entry {
1101 u32 word[MVPP2_PRS_TCAM_WORDS];
1102 u8 byte[MVPP2_PRS_TCAM_WORDS * 4];
1103};
1104
1105union mvpp2_prs_sram_entry {
1106 u32 word[MVPP2_PRS_SRAM_WORDS];
1107 u8 byte[MVPP2_PRS_SRAM_WORDS * 4];
1108};
1109
1110struct mvpp2_prs_entry {
1111 u32 index;
1112 union mvpp2_prs_tcam_entry tcam;
1113 union mvpp2_prs_sram_entry sram;
1114};
1115
1116struct mvpp2_prs_shadow {
1117 bool valid;
1118 bool finish;
1119
1120 /* Lookup ID */
1121 int lu;
1122
1123 /* User defined offset */
1124 int udf;
1125
1126 /* Result info */
1127 u32 ri;
1128 u32 ri_mask;
1129};
1130
1131struct mvpp2_cls_flow_entry {
1132 u32 index;
1133 u32 data[MVPP2_CLS_FLOWS_TBL_DATA_WORDS];
1134};
1135
1136struct mvpp2_cls_lookup_entry {
1137 u32 lkpid;
1138 u32 way;
1139 u32 data;
1140};
1141
1142struct mvpp2_bm_pool {
1143 /* Pool number in the range 0-7 */
1144 int id;
1145 enum mvpp2_bm_type type;
1146
1147 /* Buffer Pointers Pool External (BPPE) size */
1148 int size;
Thomas Petazzonid01524d2017-03-07 16:53:09 +01001149 /* BPPE size in bytes */
1150 int size_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001151 /* Number of buffers for this pool */
1152 int buf_num;
1153 /* Pool buffer size */
1154 int buf_size;
1155 /* Packet size */
1156 int pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01001157 int frag_size;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001158
1159 /* BPPE virtual base address */
1160 u32 *virt_addr;
Thomas Petazzoni20396132017-03-07 16:53:00 +01001161 /* BPPE DMA base address */
1162 dma_addr_t dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001163
1164 /* Ports using BM pool */
1165 u32 port_map;
Marcin Wojtas3f518502014-07-10 16:52:13 -03001166};
1167
Thomas Petazzoni213f4282017-08-03 10:42:00 +02001168/* Queue modes */
1169#define MVPP2_QDIST_SINGLE_MODE 0
1170#define MVPP2_QDIST_MULTI_MODE 1
1171
1172static int queue_mode = MVPP2_QDIST_SINGLE_MODE;
1173
1174module_param(queue_mode, int, 0444);
1175MODULE_PARM_DESC(queue_mode, "Set queue_mode (single=0, multi=1)");
1176
Marcin Wojtas3f518502014-07-10 16:52:13 -03001177#define MVPP2_DRIVER_NAME "mvpp2"
1178#define MVPP2_DRIVER_VERSION "1.0"
1179
1180/* Utility/helper methods */
1181
1182static void mvpp2_write(struct mvpp2 *priv, u32 offset, u32 data)
1183{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001184 writel(data, priv->swth_base[0] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001185}
1186
1187static u32 mvpp2_read(struct mvpp2 *priv, u32 offset)
1188{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001189 return readl(priv->swth_base[0] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001190}
1191
1192/* These accessors should be used to access:
1193 *
1194 * - per-CPU registers, where each CPU has its own copy of the
1195 * register.
1196 *
1197 * MVPP2_BM_VIRT_ALLOC_REG
1198 * MVPP2_BM_ADDR_HIGH_ALLOC
1199 * MVPP22_BM_ADDR_HIGH_RLS_REG
1200 * MVPP2_BM_VIRT_RLS_REG
1201 * MVPP2_ISR_RX_TX_CAUSE_REG
1202 * MVPP2_ISR_RX_TX_MASK_REG
1203 * MVPP2_TXQ_NUM_REG
1204 * MVPP2_AGGR_TXQ_UPDATE_REG
1205 * MVPP2_TXQ_RSVD_REQ_REG
1206 * MVPP2_TXQ_RSVD_RSLT_REG
1207 * MVPP2_TXQ_SENT_REG
1208 * MVPP2_RXQ_NUM_REG
1209 *
1210 * - global registers that must be accessed through a specific CPU
1211 * window, because they are related to an access to a per-CPU
1212 * register
1213 *
1214 * MVPP2_BM_PHY_ALLOC_REG (related to MVPP2_BM_VIRT_ALLOC_REG)
1215 * MVPP2_BM_PHY_RLS_REG (related to MVPP2_BM_VIRT_RLS_REG)
1216 * MVPP2_RXQ_THRESH_REG (related to MVPP2_RXQ_NUM_REG)
1217 * MVPP2_RXQ_DESC_ADDR_REG (related to MVPP2_RXQ_NUM_REG)
1218 * MVPP2_RXQ_DESC_SIZE_REG (related to MVPP2_RXQ_NUM_REG)
1219 * MVPP2_RXQ_INDEX_REG (related to MVPP2_RXQ_NUM_REG)
1220 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1221 * MVPP2_TXQ_DESC_ADDR_REG (related to MVPP2_TXQ_NUM_REG)
1222 * MVPP2_TXQ_DESC_SIZE_REG (related to MVPP2_TXQ_NUM_REG)
1223 * MVPP2_TXQ_INDEX_REG (related to MVPP2_TXQ_NUM_REG)
1224 * MVPP2_TXQ_PENDING_REG (related to MVPP2_TXQ_NUM_REG)
1225 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1226 * MVPP2_TXQ_PREF_BUF_REG (related to MVPP2_TXQ_NUM_REG)
1227 */
1228static void mvpp2_percpu_write(struct mvpp2 *priv, int cpu,
1229 u32 offset, u32 data)
1230{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001231 writel(data, priv->swth_base[cpu] + offset);
Thomas Petazzonia7868412017-03-07 16:53:13 +01001232}
1233
1234static u32 mvpp2_percpu_read(struct mvpp2 *priv, int cpu,
1235 u32 offset)
1236{
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02001237 return readl(priv->swth_base[cpu] + offset);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001238}
1239
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001240static dma_addr_t mvpp2_txdesc_dma_addr_get(struct mvpp2_port *port,
1241 struct mvpp2_tx_desc *tx_desc)
1242{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001243 if (port->priv->hw_version == MVPP21)
1244 return tx_desc->pp21.buf_dma_addr;
1245 else
1246 return tx_desc->pp22.buf_dma_addr_ptp & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001247}
1248
1249static void mvpp2_txdesc_dma_addr_set(struct mvpp2_port *port,
1250 struct mvpp2_tx_desc *tx_desc,
1251 dma_addr_t dma_addr)
1252{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001253 if (port->priv->hw_version == MVPP21) {
1254 tx_desc->pp21.buf_dma_addr = dma_addr;
1255 } else {
1256 u64 val = (u64)dma_addr;
1257
1258 tx_desc->pp22.buf_dma_addr_ptp &= ~GENMASK_ULL(40, 0);
1259 tx_desc->pp22.buf_dma_addr_ptp |= val;
1260 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001261}
1262
1263static size_t mvpp2_txdesc_size_get(struct mvpp2_port *port,
1264 struct mvpp2_tx_desc *tx_desc)
1265{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001266 if (port->priv->hw_version == MVPP21)
1267 return tx_desc->pp21.data_size;
1268 else
1269 return tx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001270}
1271
1272static void mvpp2_txdesc_size_set(struct mvpp2_port *port,
1273 struct mvpp2_tx_desc *tx_desc,
1274 size_t size)
1275{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001276 if (port->priv->hw_version == MVPP21)
1277 tx_desc->pp21.data_size = size;
1278 else
1279 tx_desc->pp22.data_size = size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001280}
1281
1282static void mvpp2_txdesc_txq_set(struct mvpp2_port *port,
1283 struct mvpp2_tx_desc *tx_desc,
1284 unsigned int txq)
1285{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001286 if (port->priv->hw_version == MVPP21)
1287 tx_desc->pp21.phys_txq = txq;
1288 else
1289 tx_desc->pp22.phys_txq = txq;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001290}
1291
1292static void mvpp2_txdesc_cmd_set(struct mvpp2_port *port,
1293 struct mvpp2_tx_desc *tx_desc,
1294 unsigned int command)
1295{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001296 if (port->priv->hw_version == MVPP21)
1297 tx_desc->pp21.command = command;
1298 else
1299 tx_desc->pp22.command = command;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001300}
1301
1302static void mvpp2_txdesc_offset_set(struct mvpp2_port *port,
1303 struct mvpp2_tx_desc *tx_desc,
1304 unsigned int offset)
1305{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001306 if (port->priv->hw_version == MVPP21)
1307 tx_desc->pp21.packet_offset = offset;
1308 else
1309 tx_desc->pp22.packet_offset = offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001310}
1311
1312static unsigned int mvpp2_txdesc_offset_get(struct mvpp2_port *port,
1313 struct mvpp2_tx_desc *tx_desc)
1314{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001315 if (port->priv->hw_version == MVPP21)
1316 return tx_desc->pp21.packet_offset;
1317 else
1318 return tx_desc->pp22.packet_offset;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001319}
1320
1321static dma_addr_t mvpp2_rxdesc_dma_addr_get(struct mvpp2_port *port,
1322 struct mvpp2_rx_desc *rx_desc)
1323{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001324 if (port->priv->hw_version == MVPP21)
1325 return rx_desc->pp21.buf_dma_addr;
1326 else
1327 return rx_desc->pp22.buf_dma_addr_key_hash & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001328}
1329
1330static unsigned long mvpp2_rxdesc_cookie_get(struct mvpp2_port *port,
1331 struct mvpp2_rx_desc *rx_desc)
1332{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001333 if (port->priv->hw_version == MVPP21)
1334 return rx_desc->pp21.buf_cookie;
1335 else
1336 return rx_desc->pp22.buf_cookie_misc & GENMASK_ULL(40, 0);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001337}
1338
1339static size_t mvpp2_rxdesc_size_get(struct mvpp2_port *port,
1340 struct mvpp2_rx_desc *rx_desc)
1341{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001342 if (port->priv->hw_version == MVPP21)
1343 return rx_desc->pp21.data_size;
1344 else
1345 return rx_desc->pp22.data_size;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001346}
1347
1348static u32 mvpp2_rxdesc_status_get(struct mvpp2_port *port,
1349 struct mvpp2_rx_desc *rx_desc)
1350{
Thomas Petazzonie7c53592017-03-07 16:53:08 +01001351 if (port->priv->hw_version == MVPP21)
1352 return rx_desc->pp21.status;
1353 else
1354 return rx_desc->pp22.status;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001355}
1356
Marcin Wojtas3f518502014-07-10 16:52:13 -03001357static void mvpp2_txq_inc_get(struct mvpp2_txq_pcpu *txq_pcpu)
1358{
1359 txq_pcpu->txq_get_index++;
1360 if (txq_pcpu->txq_get_index == txq_pcpu->size)
1361 txq_pcpu->txq_get_index = 0;
1362}
1363
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001364static void mvpp2_txq_inc_put(struct mvpp2_port *port,
1365 struct mvpp2_txq_pcpu *txq_pcpu,
Marcin Wojtas71ce3912015-08-06 19:00:29 +02001366 struct sk_buff *skb,
1367 struct mvpp2_tx_desc *tx_desc)
Marcin Wojtas3f518502014-07-10 16:52:13 -03001368{
Thomas Petazzoni83544912016-12-21 11:28:49 +01001369 struct mvpp2_txq_pcpu_buf *tx_buf =
1370 txq_pcpu->buffs + txq_pcpu->txq_put_index;
1371 tx_buf->skb = skb;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01001372 tx_buf->size = mvpp2_txdesc_size_get(port, tx_desc);
1373 tx_buf->dma = mvpp2_txdesc_dma_addr_get(port, tx_desc) +
1374 mvpp2_txdesc_offset_get(port, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03001375 txq_pcpu->txq_put_index++;
1376 if (txq_pcpu->txq_put_index == txq_pcpu->size)
1377 txq_pcpu->txq_put_index = 0;
1378}
1379
1380/* Get number of physical egress port */
1381static inline int mvpp2_egress_port(struct mvpp2_port *port)
1382{
1383 return MVPP2_MAX_TCONT + port->id;
1384}
1385
1386/* Get number of physical TXQ */
1387static inline int mvpp2_txq_phys(int port, int txq)
1388{
1389 return (MVPP2_MAX_TCONT + port) * MVPP2_MAX_TXQ + txq;
1390}
1391
1392/* Parser configuration routines */
1393
1394/* Update parser tcam and sram hw entries */
1395static int mvpp2_prs_hw_write(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1396{
1397 int i;
1398
1399 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1400 return -EINVAL;
1401
1402 /* Clear entry invalidation bit */
1403 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] &= ~MVPP2_PRS_TCAM_INV_MASK;
1404
1405 /* Write tcam index - indirect access */
1406 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1407 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1408 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), pe->tcam.word[i]);
1409
1410 /* Write sram index - indirect access */
1411 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1412 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1413 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), pe->sram.word[i]);
1414
1415 return 0;
1416}
1417
1418/* Read tcam entry from hw */
1419static int mvpp2_prs_hw_read(struct mvpp2 *priv, struct mvpp2_prs_entry *pe)
1420{
1421 int i;
1422
1423 if (pe->index > MVPP2_PRS_TCAM_SRAM_SIZE - 1)
1424 return -EINVAL;
1425
1426 /* Write tcam index - indirect access */
1427 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, pe->index);
1428
1429 pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] = mvpp2_read(priv,
1430 MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD));
1431 if (pe->tcam.word[MVPP2_PRS_TCAM_INV_WORD] & MVPP2_PRS_TCAM_INV_MASK)
1432 return MVPP2_PRS_TCAM_ENTRY_INVALID;
1433
1434 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
1435 pe->tcam.word[i] = mvpp2_read(priv, MVPP2_PRS_TCAM_DATA_REG(i));
1436
1437 /* Write sram index - indirect access */
1438 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, pe->index);
1439 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
1440 pe->sram.word[i] = mvpp2_read(priv, MVPP2_PRS_SRAM_DATA_REG(i));
1441
1442 return 0;
1443}
1444
1445/* Invalidate tcam hw entry */
1446static void mvpp2_prs_hw_inv(struct mvpp2 *priv, int index)
1447{
1448 /* Write index - indirect access */
1449 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
1450 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(MVPP2_PRS_TCAM_INV_WORD),
1451 MVPP2_PRS_TCAM_INV_MASK);
1452}
1453
1454/* Enable shadow table entry and set its lookup ID */
1455static void mvpp2_prs_shadow_set(struct mvpp2 *priv, int index, int lu)
1456{
1457 priv->prs_shadow[index].valid = true;
1458 priv->prs_shadow[index].lu = lu;
1459}
1460
1461/* Update ri fields in shadow table entry */
1462static void mvpp2_prs_shadow_ri_set(struct mvpp2 *priv, int index,
1463 unsigned int ri, unsigned int ri_mask)
1464{
1465 priv->prs_shadow[index].ri_mask = ri_mask;
1466 priv->prs_shadow[index].ri = ri;
1467}
1468
1469/* Update lookup field in tcam sw entry */
1470static void mvpp2_prs_tcam_lu_set(struct mvpp2_prs_entry *pe, unsigned int lu)
1471{
1472 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_LU_BYTE);
1473
1474 pe->tcam.byte[MVPP2_PRS_TCAM_LU_BYTE] = lu;
1475 pe->tcam.byte[enable_off] = MVPP2_PRS_LU_MASK;
1476}
1477
1478/* Update mask for single port in tcam sw entry */
1479static void mvpp2_prs_tcam_port_set(struct mvpp2_prs_entry *pe,
1480 unsigned int port, bool add)
1481{
1482 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1483
1484 if (add)
1485 pe->tcam.byte[enable_off] &= ~(1 << port);
1486 else
1487 pe->tcam.byte[enable_off] |= 1 << port;
1488}
1489
1490/* Update port map in tcam sw entry */
1491static void mvpp2_prs_tcam_port_map_set(struct mvpp2_prs_entry *pe,
1492 unsigned int ports)
1493{
1494 unsigned char port_mask = MVPP2_PRS_PORT_MASK;
1495 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1496
1497 pe->tcam.byte[MVPP2_PRS_TCAM_PORT_BYTE] = 0;
1498 pe->tcam.byte[enable_off] &= ~port_mask;
1499 pe->tcam.byte[enable_off] |= ~ports & MVPP2_PRS_PORT_MASK;
1500}
1501
1502/* Obtain port map from tcam sw entry */
1503static unsigned int mvpp2_prs_tcam_port_map_get(struct mvpp2_prs_entry *pe)
1504{
1505 int enable_off = MVPP2_PRS_TCAM_EN_OFFS(MVPP2_PRS_TCAM_PORT_BYTE);
1506
1507 return ~(pe->tcam.byte[enable_off]) & MVPP2_PRS_PORT_MASK;
1508}
1509
1510/* Set byte of data and its enable bits in tcam sw entry */
1511static void mvpp2_prs_tcam_data_byte_set(struct mvpp2_prs_entry *pe,
1512 unsigned int offs, unsigned char byte,
1513 unsigned char enable)
1514{
1515 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)] = byte;
1516 pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)] = enable;
1517}
1518
1519/* Get byte of data and its enable bits from tcam sw entry */
1520static void mvpp2_prs_tcam_data_byte_get(struct mvpp2_prs_entry *pe,
1521 unsigned int offs, unsigned char *byte,
1522 unsigned char *enable)
1523{
1524 *byte = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(offs)];
1525 *enable = pe->tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(offs)];
1526}
1527
1528/* Compare tcam data bytes with a pattern */
1529static bool mvpp2_prs_tcam_data_cmp(struct mvpp2_prs_entry *pe, int offs,
1530 u16 data)
1531{
1532 int off = MVPP2_PRS_TCAM_DATA_BYTE(offs);
1533 u16 tcam_data;
1534
1535 tcam_data = (8 << pe->tcam.byte[off + 1]) | pe->tcam.byte[off];
1536 if (tcam_data != data)
1537 return false;
1538 return true;
1539}
1540
1541/* Update ai bits in tcam sw entry */
1542static void mvpp2_prs_tcam_ai_update(struct mvpp2_prs_entry *pe,
1543 unsigned int bits, unsigned int enable)
1544{
1545 int i, ai_idx = MVPP2_PRS_TCAM_AI_BYTE;
1546
1547 for (i = 0; i < MVPP2_PRS_AI_BITS; i++) {
1548
1549 if (!(enable & BIT(i)))
1550 continue;
1551
1552 if (bits & BIT(i))
1553 pe->tcam.byte[ai_idx] |= 1 << i;
1554 else
1555 pe->tcam.byte[ai_idx] &= ~(1 << i);
1556 }
1557
1558 pe->tcam.byte[MVPP2_PRS_TCAM_EN_OFFS(ai_idx)] |= enable;
1559}
1560
1561/* Get ai bits from tcam sw entry */
1562static int mvpp2_prs_tcam_ai_get(struct mvpp2_prs_entry *pe)
1563{
1564 return pe->tcam.byte[MVPP2_PRS_TCAM_AI_BYTE];
1565}
1566
1567/* Set ethertype in tcam sw entry */
1568static void mvpp2_prs_match_etype(struct mvpp2_prs_entry *pe, int offset,
1569 unsigned short ethertype)
1570{
1571 mvpp2_prs_tcam_data_byte_set(pe, offset + 0, ethertype >> 8, 0xff);
1572 mvpp2_prs_tcam_data_byte_set(pe, offset + 1, ethertype & 0xff, 0xff);
1573}
1574
1575/* Set bits in sram sw entry */
1576static void mvpp2_prs_sram_bits_set(struct mvpp2_prs_entry *pe, int bit_num,
1577 int val)
1578{
1579 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] |= (val << (bit_num % 8));
1580}
1581
1582/* Clear bits in sram sw entry */
1583static void mvpp2_prs_sram_bits_clear(struct mvpp2_prs_entry *pe, int bit_num,
1584 int val)
1585{
1586 pe->sram.byte[MVPP2_BIT_TO_BYTE(bit_num)] &= ~(val << (bit_num % 8));
1587}
1588
1589/* Update ri bits in sram sw entry */
1590static void mvpp2_prs_sram_ri_update(struct mvpp2_prs_entry *pe,
1591 unsigned int bits, unsigned int mask)
1592{
1593 unsigned int i;
1594
1595 for (i = 0; i < MVPP2_PRS_SRAM_RI_CTRL_BITS; i++) {
1596 int ri_off = MVPP2_PRS_SRAM_RI_OFFS;
1597
1598 if (!(mask & BIT(i)))
1599 continue;
1600
1601 if (bits & BIT(i))
1602 mvpp2_prs_sram_bits_set(pe, ri_off + i, 1);
1603 else
1604 mvpp2_prs_sram_bits_clear(pe, ri_off + i, 1);
1605
1606 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_RI_CTRL_OFFS + i, 1);
1607 }
1608}
1609
1610/* Obtain ri bits from sram sw entry */
1611static int mvpp2_prs_sram_ri_get(struct mvpp2_prs_entry *pe)
1612{
1613 return pe->sram.word[MVPP2_PRS_SRAM_RI_WORD];
1614}
1615
1616/* Update ai bits in sram sw entry */
1617static void mvpp2_prs_sram_ai_update(struct mvpp2_prs_entry *pe,
1618 unsigned int bits, unsigned int mask)
1619{
1620 unsigned int i;
1621 int ai_off = MVPP2_PRS_SRAM_AI_OFFS;
1622
1623 for (i = 0; i < MVPP2_PRS_SRAM_AI_CTRL_BITS; i++) {
1624
1625 if (!(mask & BIT(i)))
1626 continue;
1627
1628 if (bits & BIT(i))
1629 mvpp2_prs_sram_bits_set(pe, ai_off + i, 1);
1630 else
1631 mvpp2_prs_sram_bits_clear(pe, ai_off + i, 1);
1632
1633 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_AI_CTRL_OFFS + i, 1);
1634 }
1635}
1636
1637/* Read ai bits from sram sw entry */
1638static int mvpp2_prs_sram_ai_get(struct mvpp2_prs_entry *pe)
1639{
1640 u8 bits;
1641 int ai_off = MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_AI_OFFS);
1642 int ai_en_off = ai_off + 1;
1643 int ai_shift = MVPP2_PRS_SRAM_AI_OFFS % 8;
1644
1645 bits = (pe->sram.byte[ai_off] >> ai_shift) |
1646 (pe->sram.byte[ai_en_off] << (8 - ai_shift));
1647
1648 return bits;
1649}
1650
1651/* In sram sw entry set lookup ID field of the tcam key to be used in the next
1652 * lookup interation
1653 */
1654static void mvpp2_prs_sram_next_lu_set(struct mvpp2_prs_entry *pe,
1655 unsigned int lu)
1656{
1657 int sram_next_off = MVPP2_PRS_SRAM_NEXT_LU_OFFS;
1658
1659 mvpp2_prs_sram_bits_clear(pe, sram_next_off,
1660 MVPP2_PRS_SRAM_NEXT_LU_MASK);
1661 mvpp2_prs_sram_bits_set(pe, sram_next_off, lu);
1662}
1663
1664/* In the sram sw entry set sign and value of the next lookup offset
1665 * and the offset value generated to the classifier
1666 */
1667static void mvpp2_prs_sram_shift_set(struct mvpp2_prs_entry *pe, int shift,
1668 unsigned int op)
1669{
1670 /* Set sign */
1671 if (shift < 0) {
1672 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1673 shift = 0 - shift;
1674 } else {
1675 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_SHIFT_SIGN_BIT, 1);
1676 }
1677
1678 /* Set value */
1679 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_SHIFT_OFFS)] =
1680 (unsigned char)shift;
1681
1682 /* Reset and set operation */
1683 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS,
1684 MVPP2_PRS_SRAM_OP_SEL_SHIFT_MASK);
1685 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_SHIFT_OFFS, op);
1686
1687 /* Set base offset as current */
1688 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1689}
1690
1691/* In the sram sw entry set sign and value of the user defined offset
1692 * generated to the classifier
1693 */
1694static void mvpp2_prs_sram_offset_set(struct mvpp2_prs_entry *pe,
1695 unsigned int type, int offset,
1696 unsigned int op)
1697{
1698 /* Set sign */
1699 if (offset < 0) {
1700 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1701 offset = 0 - offset;
1702 } else {
1703 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_SIGN_BIT, 1);
1704 }
1705
1706 /* Set value */
1707 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_OFFS,
1708 MVPP2_PRS_SRAM_UDF_MASK);
1709 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_OFFS, offset);
1710 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1711 MVPP2_PRS_SRAM_UDF_BITS)] &=
1712 ~(MVPP2_PRS_SRAM_UDF_MASK >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1713 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_UDF_OFFS +
1714 MVPP2_PRS_SRAM_UDF_BITS)] |=
1715 (offset >> (8 - (MVPP2_PRS_SRAM_UDF_OFFS % 8)));
1716
1717 /* Set offset type */
1718 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS,
1719 MVPP2_PRS_SRAM_UDF_TYPE_MASK);
1720 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_UDF_TYPE_OFFS, type);
1721
1722 /* Set offset operation */
1723 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS,
1724 MVPP2_PRS_SRAM_OP_SEL_UDF_MASK);
1725 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS, op);
1726
1727 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1728 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] &=
1729 ~(MVPP2_PRS_SRAM_OP_SEL_UDF_MASK >>
1730 (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1731
1732 pe->sram.byte[MVPP2_BIT_TO_BYTE(MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS +
1733 MVPP2_PRS_SRAM_OP_SEL_UDF_BITS)] |=
1734 (op >> (8 - (MVPP2_PRS_SRAM_OP_SEL_UDF_OFFS % 8)));
1735
1736 /* Set base offset as current */
1737 mvpp2_prs_sram_bits_clear(pe, MVPP2_PRS_SRAM_OP_SEL_BASE_OFFS, 1);
1738}
1739
1740/* Find parser flow entry */
1741static struct mvpp2_prs_entry *mvpp2_prs_flow_find(struct mvpp2 *priv, int flow)
1742{
1743 struct mvpp2_prs_entry *pe;
1744 int tid;
1745
1746 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
1747 if (!pe)
1748 return NULL;
1749 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
1750
1751 /* Go through the all entires with MVPP2_PRS_LU_FLOWS */
1752 for (tid = MVPP2_PRS_TCAM_SRAM_SIZE - 1; tid >= 0; tid--) {
1753 u8 bits;
1754
1755 if (!priv->prs_shadow[tid].valid ||
1756 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_FLOWS)
1757 continue;
1758
1759 pe->index = tid;
1760 mvpp2_prs_hw_read(priv, pe);
1761 bits = mvpp2_prs_sram_ai_get(pe);
1762
1763 /* Sram store classification lookup ID in AI bits [5:0] */
1764 if ((bits & MVPP2_PRS_FLOW_ID_MASK) == flow)
1765 return pe;
1766 }
1767 kfree(pe);
1768
1769 return NULL;
1770}
1771
1772/* Return first free tcam index, seeking from start to end */
1773static int mvpp2_prs_tcam_first_free(struct mvpp2 *priv, unsigned char start,
1774 unsigned char end)
1775{
1776 int tid;
1777
1778 if (start > end)
1779 swap(start, end);
1780
1781 if (end >= MVPP2_PRS_TCAM_SRAM_SIZE)
1782 end = MVPP2_PRS_TCAM_SRAM_SIZE - 1;
1783
1784 for (tid = start; tid <= end; tid++) {
1785 if (!priv->prs_shadow[tid].valid)
1786 return tid;
1787 }
1788
1789 return -EINVAL;
1790}
1791
1792/* Enable/disable dropping all mac da's */
1793static void mvpp2_prs_mac_drop_all_set(struct mvpp2 *priv, int port, bool add)
1794{
1795 struct mvpp2_prs_entry pe;
1796
1797 if (priv->prs_shadow[MVPP2_PE_DROP_ALL].valid) {
1798 /* Entry exist - update port only */
1799 pe.index = MVPP2_PE_DROP_ALL;
1800 mvpp2_prs_hw_read(priv, &pe);
1801 } else {
1802 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001803 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001804 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1805 pe.index = MVPP2_PE_DROP_ALL;
1806
1807 /* Non-promiscuous mode for all ports - DROP unknown packets */
1808 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
1809 MVPP2_PRS_RI_DROP_MASK);
1810
1811 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
1812 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
1813
1814 /* Update shadow table */
1815 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1816
1817 /* Mask all ports */
1818 mvpp2_prs_tcam_port_map_set(&pe, 0);
1819 }
1820
1821 /* Update port mask */
1822 mvpp2_prs_tcam_port_set(&pe, port, add);
1823
1824 mvpp2_prs_hw_write(priv, &pe);
1825}
1826
1827/* Set port to promiscuous mode */
1828static void mvpp2_prs_mac_promisc_set(struct mvpp2 *priv, int port, bool add)
1829{
1830 struct mvpp2_prs_entry pe;
1831
Joe Perchesdbedd442015-03-06 20:49:12 -08001832 /* Promiscuous mode - Accept unknown packets */
Marcin Wojtas3f518502014-07-10 16:52:13 -03001833
1834 if (priv->prs_shadow[MVPP2_PE_MAC_PROMISCUOUS].valid) {
1835 /* Entry exist - update port only */
1836 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1837 mvpp2_prs_hw_read(priv, &pe);
1838 } else {
1839 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001840 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001841 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1842 pe.index = MVPP2_PE_MAC_PROMISCUOUS;
1843
1844 /* Continue - set next lookup */
1845 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1846
1847 /* Set result info bits */
1848 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_UCAST,
1849 MVPP2_PRS_RI_L2_CAST_MASK);
1850
1851 /* Shift to ethertype */
1852 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1853 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1854
1855 /* Mask all ports */
1856 mvpp2_prs_tcam_port_map_set(&pe, 0);
1857
1858 /* Update shadow table */
1859 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1860 }
1861
1862 /* Update port mask */
1863 mvpp2_prs_tcam_port_set(&pe, port, add);
1864
1865 mvpp2_prs_hw_write(priv, &pe);
1866}
1867
1868/* Accept multicast */
1869static void mvpp2_prs_mac_multi_set(struct mvpp2 *priv, int port, int index,
1870 bool add)
1871{
1872 struct mvpp2_prs_entry pe;
1873 unsigned char da_mc;
1874
1875 /* Ethernet multicast address first byte is
1876 * 0x01 for IPv4 and 0x33 for IPv6
1877 */
1878 da_mc = (index == MVPP2_PE_MAC_MC_ALL) ? 0x01 : 0x33;
1879
1880 if (priv->prs_shadow[index].valid) {
1881 /* Entry exist - update port only */
1882 pe.index = index;
1883 mvpp2_prs_hw_read(priv, &pe);
1884 } else {
1885 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001886 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001887 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
1888 pe.index = index;
1889
1890 /* Continue - set next lookup */
1891 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_DSA);
1892
1893 /* Set result info bits */
1894 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L2_MCAST,
1895 MVPP2_PRS_RI_L2_CAST_MASK);
1896
1897 /* Update tcam entry data first byte */
1898 mvpp2_prs_tcam_data_byte_set(&pe, 0, da_mc, 0xff);
1899
1900 /* Shift to ethertype */
1901 mvpp2_prs_sram_shift_set(&pe, 2 * ETH_ALEN,
1902 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1903
1904 /* Mask all ports */
1905 mvpp2_prs_tcam_port_map_set(&pe, 0);
1906
1907 /* Update shadow table */
1908 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
1909 }
1910
1911 /* Update port mask */
1912 mvpp2_prs_tcam_port_set(&pe, port, add);
1913
1914 mvpp2_prs_hw_write(priv, &pe);
1915}
1916
1917/* Set entry for dsa packets */
1918static void mvpp2_prs_dsa_tag_set(struct mvpp2 *priv, int port, bool add,
1919 bool tagged, bool extend)
1920{
1921 struct mvpp2_prs_entry pe;
1922 int tid, shift;
1923
1924 if (extend) {
1925 tid = tagged ? MVPP2_PE_EDSA_TAGGED : MVPP2_PE_EDSA_UNTAGGED;
1926 shift = 8;
1927 } else {
1928 tid = tagged ? MVPP2_PE_DSA_TAGGED : MVPP2_PE_DSA_UNTAGGED;
1929 shift = 4;
1930 }
1931
1932 if (priv->prs_shadow[tid].valid) {
1933 /* Entry exist - update port only */
1934 pe.index = tid;
1935 mvpp2_prs_hw_read(priv, &pe);
1936 } else {
1937 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02001938 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03001939 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
1940 pe.index = tid;
1941
1942 /* Shift 4 bytes if DSA tag or 8 bytes in case of EDSA tag*/
1943 mvpp2_prs_sram_shift_set(&pe, shift,
1944 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
1945
1946 /* Update shadow table */
1947 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
1948
1949 if (tagged) {
1950 /* Set tagged bit in DSA tag */
1951 mvpp2_prs_tcam_data_byte_set(&pe, 0,
1952 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
1953 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
1954 /* Clear all ai bits for next iteration */
1955 mvpp2_prs_sram_ai_update(&pe, 0,
1956 MVPP2_PRS_SRAM_AI_MASK);
1957 /* If packet is tagged continue check vlans */
1958 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
1959 } else {
1960 /* Set result info bits to 'no vlans' */
1961 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
1962 MVPP2_PRS_RI_VLAN_MASK);
1963 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
1964 }
1965
1966 /* Mask all ports */
1967 mvpp2_prs_tcam_port_map_set(&pe, 0);
1968 }
1969
1970 /* Update port mask */
1971 mvpp2_prs_tcam_port_set(&pe, port, add);
1972
1973 mvpp2_prs_hw_write(priv, &pe);
1974}
1975
1976/* Set entry for dsa ethertype */
1977static void mvpp2_prs_dsa_tag_ethertype_set(struct mvpp2 *priv, int port,
1978 bool add, bool tagged, bool extend)
1979{
1980 struct mvpp2_prs_entry pe;
1981 int tid, shift, port_mask;
1982
1983 if (extend) {
1984 tid = tagged ? MVPP2_PE_ETYPE_EDSA_TAGGED :
1985 MVPP2_PE_ETYPE_EDSA_UNTAGGED;
1986 port_mask = 0;
1987 shift = 8;
1988 } else {
1989 tid = tagged ? MVPP2_PE_ETYPE_DSA_TAGGED :
1990 MVPP2_PE_ETYPE_DSA_UNTAGGED;
1991 port_mask = MVPP2_PRS_PORT_MASK;
1992 shift = 4;
1993 }
1994
1995 if (priv->prs_shadow[tid].valid) {
1996 /* Entry exist - update port only */
1997 pe.index = tid;
1998 mvpp2_prs_hw_read(priv, &pe);
1999 } else {
2000 /* Entry doesn't exist - create new */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002001 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002002 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2003 pe.index = tid;
2004
2005 /* Set ethertype */
2006 mvpp2_prs_match_etype(&pe, 0, ETH_P_EDSA);
2007 mvpp2_prs_match_etype(&pe, 2, 0);
2008
2009 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DSA_MASK,
2010 MVPP2_PRS_RI_DSA_MASK);
2011 /* Shift ethertype + 2 byte reserved + tag*/
2012 mvpp2_prs_sram_shift_set(&pe, 2 + MVPP2_ETH_TYPE_LEN + shift,
2013 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2014
2015 /* Update shadow table */
2016 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_DSA);
2017
2018 if (tagged) {
2019 /* Set tagged bit in DSA tag */
2020 mvpp2_prs_tcam_data_byte_set(&pe,
2021 MVPP2_ETH_TYPE_LEN + 2 + 3,
2022 MVPP2_PRS_TCAM_DSA_TAGGED_BIT,
2023 MVPP2_PRS_TCAM_DSA_TAGGED_BIT);
2024 /* Clear all ai bits for next iteration */
2025 mvpp2_prs_sram_ai_update(&pe, 0,
2026 MVPP2_PRS_SRAM_AI_MASK);
2027 /* If packet is tagged continue check vlans */
2028 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2029 } else {
2030 /* Set result info bits to 'no vlans' */
2031 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2032 MVPP2_PRS_RI_VLAN_MASK);
2033 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2034 }
2035 /* Mask/unmask all ports, depending on dsa type */
2036 mvpp2_prs_tcam_port_map_set(&pe, port_mask);
2037 }
2038
2039 /* Update port mask */
2040 mvpp2_prs_tcam_port_set(&pe, port, add);
2041
2042 mvpp2_prs_hw_write(priv, &pe);
2043}
2044
2045/* Search for existing single/triple vlan entry */
2046static struct mvpp2_prs_entry *mvpp2_prs_vlan_find(struct mvpp2 *priv,
2047 unsigned short tpid, int ai)
2048{
2049 struct mvpp2_prs_entry *pe;
2050 int tid;
2051
2052 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2053 if (!pe)
2054 return NULL;
2055 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2056
2057 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2058 for (tid = MVPP2_PE_FIRST_FREE_TID;
2059 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2060 unsigned int ri_bits, ai_bits;
2061 bool match;
2062
2063 if (!priv->prs_shadow[tid].valid ||
2064 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2065 continue;
2066
2067 pe->index = tid;
2068
2069 mvpp2_prs_hw_read(priv, pe);
2070 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid));
2071 if (!match)
2072 continue;
2073
2074 /* Get vlan type */
2075 ri_bits = mvpp2_prs_sram_ri_get(pe);
2076 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2077
2078 /* Get current ai value from tcam */
2079 ai_bits = mvpp2_prs_tcam_ai_get(pe);
2080 /* Clear double vlan bit */
2081 ai_bits &= ~MVPP2_PRS_DBL_VLAN_AI_BIT;
2082
2083 if (ai != ai_bits)
2084 continue;
2085
2086 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2087 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2088 return pe;
2089 }
2090 kfree(pe);
2091
2092 return NULL;
2093}
2094
2095/* Add/update single/triple vlan entry */
2096static int mvpp2_prs_vlan_add(struct mvpp2 *priv, unsigned short tpid, int ai,
2097 unsigned int port_map)
2098{
2099 struct mvpp2_prs_entry *pe;
2100 int tid_aux, tid;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302101 int ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002102
2103 pe = mvpp2_prs_vlan_find(priv, tpid, ai);
2104
2105 if (!pe) {
2106 /* Create new tcam entry */
2107 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_LAST_FREE_TID,
2108 MVPP2_PE_FIRST_FREE_TID);
2109 if (tid < 0)
2110 return tid;
2111
2112 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2113 if (!pe)
2114 return -ENOMEM;
2115
2116 /* Get last double vlan tid */
2117 for (tid_aux = MVPP2_PE_LAST_FREE_TID;
2118 tid_aux >= MVPP2_PE_FIRST_FREE_TID; tid_aux--) {
2119 unsigned int ri_bits;
2120
2121 if (!priv->prs_shadow[tid_aux].valid ||
2122 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2123 continue;
2124
2125 pe->index = tid_aux;
2126 mvpp2_prs_hw_read(priv, pe);
2127 ri_bits = mvpp2_prs_sram_ri_get(pe);
2128 if ((ri_bits & MVPP2_PRS_RI_VLAN_MASK) ==
2129 MVPP2_PRS_RI_VLAN_DOUBLE)
2130 break;
2131 }
2132
Sudip Mukherjee43737472014-11-01 16:59:34 +05302133 if (tid <= tid_aux) {
2134 ret = -EINVAL;
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002135 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302136 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002137
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002138 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002139 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2140 pe->index = tid;
2141
2142 mvpp2_prs_match_etype(pe, 0, tpid);
2143
2144 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_L2);
2145 /* Shift 4 bytes - skip 1 vlan tag */
2146 mvpp2_prs_sram_shift_set(pe, MVPP2_VLAN_TAG_LEN,
2147 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2148 /* Clear all ai bits for next iteration */
2149 mvpp2_prs_sram_ai_update(pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2150
2151 if (ai == MVPP2_PRS_SINGLE_VLAN_AI) {
2152 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_SINGLE,
2153 MVPP2_PRS_RI_VLAN_MASK);
2154 } else {
2155 ai |= MVPP2_PRS_DBL_VLAN_AI_BIT;
2156 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_TRIPLE,
2157 MVPP2_PRS_RI_VLAN_MASK);
2158 }
2159 mvpp2_prs_tcam_ai_update(pe, ai, MVPP2_PRS_SRAM_AI_MASK);
2160
2161 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2162 }
2163 /* Update ports' mask */
2164 mvpp2_prs_tcam_port_map_set(pe, port_map);
2165
2166 mvpp2_prs_hw_write(priv, pe);
Markus Elfringf9fd0e32017-04-17 13:50:35 +02002167free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002168 kfree(pe);
2169
Sudip Mukherjee43737472014-11-01 16:59:34 +05302170 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002171}
2172
2173/* Get first free double vlan ai number */
2174static int mvpp2_prs_double_vlan_ai_free_get(struct mvpp2 *priv)
2175{
2176 int i;
2177
2178 for (i = 1; i < MVPP2_PRS_DBL_VLANS_MAX; i++) {
2179 if (!priv->prs_double_vlans[i])
2180 return i;
2181 }
2182
2183 return -EINVAL;
2184}
2185
2186/* Search for existing double vlan entry */
2187static struct mvpp2_prs_entry *mvpp2_prs_double_vlan_find(struct mvpp2 *priv,
2188 unsigned short tpid1,
2189 unsigned short tpid2)
2190{
2191 struct mvpp2_prs_entry *pe;
2192 int tid;
2193
2194 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2195 if (!pe)
2196 return NULL;
2197 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2198
2199 /* Go through the all entries with MVPP2_PRS_LU_VLAN */
2200 for (tid = MVPP2_PE_FIRST_FREE_TID;
2201 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
2202 unsigned int ri_mask;
2203 bool match;
2204
2205 if (!priv->prs_shadow[tid].valid ||
2206 priv->prs_shadow[tid].lu != MVPP2_PRS_LU_VLAN)
2207 continue;
2208
2209 pe->index = tid;
2210 mvpp2_prs_hw_read(priv, pe);
2211
2212 match = mvpp2_prs_tcam_data_cmp(pe, 0, swab16(tpid1))
2213 && mvpp2_prs_tcam_data_cmp(pe, 4, swab16(tpid2));
2214
2215 if (!match)
2216 continue;
2217
2218 ri_mask = mvpp2_prs_sram_ri_get(pe) & MVPP2_PRS_RI_VLAN_MASK;
2219 if (ri_mask == MVPP2_PRS_RI_VLAN_DOUBLE)
2220 return pe;
2221 }
2222 kfree(pe);
2223
2224 return NULL;
2225}
2226
2227/* Add or update double vlan entry */
2228static int mvpp2_prs_double_vlan_add(struct mvpp2 *priv, unsigned short tpid1,
2229 unsigned short tpid2,
2230 unsigned int port_map)
2231{
2232 struct mvpp2_prs_entry *pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302233 int tid_aux, tid, ai, ret = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002234
2235 pe = mvpp2_prs_double_vlan_find(priv, tpid1, tpid2);
2236
2237 if (!pe) {
2238 /* Create new tcam entry */
2239 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2240 MVPP2_PE_LAST_FREE_TID);
2241 if (tid < 0)
2242 return tid;
2243
2244 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
2245 if (!pe)
2246 return -ENOMEM;
2247
2248 /* Set ai value for new double vlan entry */
2249 ai = mvpp2_prs_double_vlan_ai_free_get(priv);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302250 if (ai < 0) {
2251 ret = ai;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002252 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302253 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002254
2255 /* Get first single/triple vlan tid */
2256 for (tid_aux = MVPP2_PE_FIRST_FREE_TID;
2257 tid_aux <= MVPP2_PE_LAST_FREE_TID; tid_aux++) {
2258 unsigned int ri_bits;
2259
2260 if (!priv->prs_shadow[tid_aux].valid ||
2261 priv->prs_shadow[tid_aux].lu != MVPP2_PRS_LU_VLAN)
2262 continue;
2263
2264 pe->index = tid_aux;
2265 mvpp2_prs_hw_read(priv, pe);
2266 ri_bits = mvpp2_prs_sram_ri_get(pe);
2267 ri_bits &= MVPP2_PRS_RI_VLAN_MASK;
2268 if (ri_bits == MVPP2_PRS_RI_VLAN_SINGLE ||
2269 ri_bits == MVPP2_PRS_RI_VLAN_TRIPLE)
2270 break;
2271 }
2272
Sudip Mukherjee43737472014-11-01 16:59:34 +05302273 if (tid >= tid_aux) {
2274 ret = -ERANGE;
Markus Elfringc9a7e122017-04-17 13:03:49 +02002275 goto free_pe;
Sudip Mukherjee43737472014-11-01 16:59:34 +05302276 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03002277
Markus Elfringbd6aaf52017-04-17 10:40:32 +02002278 memset(pe, 0, sizeof(*pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002279 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_VLAN);
2280 pe->index = tid;
2281
2282 priv->prs_double_vlans[ai] = true;
2283
2284 mvpp2_prs_match_etype(pe, 0, tpid1);
2285 mvpp2_prs_match_etype(pe, 4, tpid2);
2286
2287 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_VLAN);
2288 /* Shift 8 bytes - skip 2 vlan tags */
2289 mvpp2_prs_sram_shift_set(pe, 2 * MVPP2_VLAN_TAG_LEN,
2290 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2291 mvpp2_prs_sram_ri_update(pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2292 MVPP2_PRS_RI_VLAN_MASK);
2293 mvpp2_prs_sram_ai_update(pe, ai | MVPP2_PRS_DBL_VLAN_AI_BIT,
2294 MVPP2_PRS_SRAM_AI_MASK);
2295
2296 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_VLAN);
2297 }
2298
2299 /* Update ports' mask */
2300 mvpp2_prs_tcam_port_map_set(pe, port_map);
2301 mvpp2_prs_hw_write(priv, pe);
Markus Elfringc9a7e122017-04-17 13:03:49 +02002302free_pe:
Marcin Wojtas3f518502014-07-10 16:52:13 -03002303 kfree(pe);
Sudip Mukherjee43737472014-11-01 16:59:34 +05302304 return ret;
Marcin Wojtas3f518502014-07-10 16:52:13 -03002305}
2306
2307/* IPv4 header parsing for fragmentation and L4 offset */
2308static int mvpp2_prs_ip4_proto(struct mvpp2 *priv, unsigned short proto,
2309 unsigned int ri, unsigned int ri_mask)
2310{
2311 struct mvpp2_prs_entry pe;
2312 int tid;
2313
2314 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2315 (proto != IPPROTO_IGMP))
2316 return -EINVAL;
2317
2318 /* Fragmented packet */
2319 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2320 MVPP2_PE_LAST_FREE_TID);
2321 if (tid < 0)
2322 return tid;
2323
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002324 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002325 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2326 pe.index = tid;
2327
2328 /* Set next lu to IPv4 */
2329 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2330 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2331 /* Set L4 offset */
2332 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2333 sizeof(struct iphdr) - 4,
2334 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2335 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2336 MVPP2_PRS_IPV4_DIP_AI_BIT);
2337 mvpp2_prs_sram_ri_update(&pe, ri | MVPP2_PRS_RI_IP_FRAG_MASK,
2338 ri_mask | MVPP2_PRS_RI_IP_FRAG_MASK);
2339
2340 mvpp2_prs_tcam_data_byte_set(&pe, 5, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2341 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
2342 /* Unmask all ports */
2343 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2344
2345 /* Update shadow table and hw entry */
2346 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2347 mvpp2_prs_hw_write(priv, &pe);
2348
2349 /* Not fragmented packet */
2350 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2351 MVPP2_PE_LAST_FREE_TID);
2352 if (tid < 0)
2353 return tid;
2354
2355 pe.index = tid;
2356 /* Clear ri before updating */
2357 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2358 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2359 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2360
2361 mvpp2_prs_tcam_data_byte_set(&pe, 2, 0x00, MVPP2_PRS_TCAM_PROTO_MASK_L);
2362 mvpp2_prs_tcam_data_byte_set(&pe, 3, 0x00, MVPP2_PRS_TCAM_PROTO_MASK);
2363
2364 /* Update shadow table and hw entry */
2365 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2366 mvpp2_prs_hw_write(priv, &pe);
2367
2368 return 0;
2369}
2370
2371/* IPv4 L3 multicast or broadcast */
2372static int mvpp2_prs_ip4_cast(struct mvpp2 *priv, unsigned short l3_cast)
2373{
2374 struct mvpp2_prs_entry pe;
2375 int mask, tid;
2376
2377 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2378 MVPP2_PE_LAST_FREE_TID);
2379 if (tid < 0)
2380 return tid;
2381
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002382 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002383 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
2384 pe.index = tid;
2385
2386 switch (l3_cast) {
2387 case MVPP2_PRS_L3_MULTI_CAST:
2388 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV4_MC,
2389 MVPP2_PRS_IPV4_MC_MASK);
2390 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2391 MVPP2_PRS_RI_L3_ADDR_MASK);
2392 break;
2393 case MVPP2_PRS_L3_BROAD_CAST:
2394 mask = MVPP2_PRS_IPV4_BC_MASK;
2395 mvpp2_prs_tcam_data_byte_set(&pe, 0, mask, mask);
2396 mvpp2_prs_tcam_data_byte_set(&pe, 1, mask, mask);
2397 mvpp2_prs_tcam_data_byte_set(&pe, 2, mask, mask);
2398 mvpp2_prs_tcam_data_byte_set(&pe, 3, mask, mask);
2399 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_BCAST,
2400 MVPP2_PRS_RI_L3_ADDR_MASK);
2401 break;
2402 default:
2403 return -EINVAL;
2404 }
2405
2406 /* Finished: go to flowid generation */
2407 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2408 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2409
2410 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
2411 MVPP2_PRS_IPV4_DIP_AI_BIT);
2412 /* Unmask all ports */
2413 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2414
2415 /* Update shadow table and hw entry */
2416 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
2417 mvpp2_prs_hw_write(priv, &pe);
2418
2419 return 0;
2420}
2421
2422/* Set entries for protocols over IPv6 */
2423static int mvpp2_prs_ip6_proto(struct mvpp2 *priv, unsigned short proto,
2424 unsigned int ri, unsigned int ri_mask)
2425{
2426 struct mvpp2_prs_entry pe;
2427 int tid;
2428
2429 if ((proto != IPPROTO_TCP) && (proto != IPPROTO_UDP) &&
2430 (proto != IPPROTO_ICMPV6) && (proto != IPPROTO_IPIP))
2431 return -EINVAL;
2432
2433 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2434 MVPP2_PE_LAST_FREE_TID);
2435 if (tid < 0)
2436 return tid;
2437
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002438 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002439 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2440 pe.index = tid;
2441
2442 /* Finished: go to flowid generation */
2443 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2444 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2445 mvpp2_prs_sram_ri_update(&pe, ri, ri_mask);
2446 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
2447 sizeof(struct ipv6hdr) - 6,
2448 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2449
2450 mvpp2_prs_tcam_data_byte_set(&pe, 0, proto, MVPP2_PRS_TCAM_PROTO_MASK);
2451 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2452 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2453 /* Unmask all ports */
2454 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2455
2456 /* Write HW */
2457 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2458 mvpp2_prs_hw_write(priv, &pe);
2459
2460 return 0;
2461}
2462
2463/* IPv6 L3 multicast entry */
2464static int mvpp2_prs_ip6_cast(struct mvpp2 *priv, unsigned short l3_cast)
2465{
2466 struct mvpp2_prs_entry pe;
2467 int tid;
2468
2469 if (l3_cast != MVPP2_PRS_L3_MULTI_CAST)
2470 return -EINVAL;
2471
2472 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2473 MVPP2_PE_LAST_FREE_TID);
2474 if (tid < 0)
2475 return tid;
2476
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002477 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002478 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
2479 pe.index = tid;
2480
2481 /* Finished: go to flowid generation */
2482 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2483 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_MCAST,
2484 MVPP2_PRS_RI_L3_ADDR_MASK);
2485 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
2486 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2487 /* Shift back to IPv6 NH */
2488 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2489
2490 mvpp2_prs_tcam_data_byte_set(&pe, 0, MVPP2_PRS_IPV6_MC,
2491 MVPP2_PRS_IPV6_MC_MASK);
2492 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
2493 /* Unmask all ports */
2494 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2495
2496 /* Update shadow table and hw entry */
2497 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
2498 mvpp2_prs_hw_write(priv, &pe);
2499
2500 return 0;
2501}
2502
2503/* Parser per-port initialization */
2504static void mvpp2_prs_hw_port_init(struct mvpp2 *priv, int port, int lu_first,
2505 int lu_max, int offset)
2506{
2507 u32 val;
2508
2509 /* Set lookup ID */
2510 val = mvpp2_read(priv, MVPP2_PRS_INIT_LOOKUP_REG);
2511 val &= ~MVPP2_PRS_PORT_LU_MASK(port);
2512 val |= MVPP2_PRS_PORT_LU_VAL(port, lu_first);
2513 mvpp2_write(priv, MVPP2_PRS_INIT_LOOKUP_REG, val);
2514
2515 /* Set maximum number of loops for packet received from port */
2516 val = mvpp2_read(priv, MVPP2_PRS_MAX_LOOP_REG(port));
2517 val &= ~MVPP2_PRS_MAX_LOOP_MASK(port);
2518 val |= MVPP2_PRS_MAX_LOOP_VAL(port, lu_max);
2519 mvpp2_write(priv, MVPP2_PRS_MAX_LOOP_REG(port), val);
2520
2521 /* Set initial offset for packet header extraction for the first
2522 * searching loop
2523 */
2524 val = mvpp2_read(priv, MVPP2_PRS_INIT_OFFS_REG(port));
2525 val &= ~MVPP2_PRS_INIT_OFF_MASK(port);
2526 val |= MVPP2_PRS_INIT_OFF_VAL(port, offset);
2527 mvpp2_write(priv, MVPP2_PRS_INIT_OFFS_REG(port), val);
2528}
2529
2530/* Default flow entries initialization for all ports */
2531static void mvpp2_prs_def_flow_init(struct mvpp2 *priv)
2532{
2533 struct mvpp2_prs_entry pe;
2534 int port;
2535
2536 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002537 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002538 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2539 pe.index = MVPP2_PE_FIRST_DEFAULT_FLOW - port;
2540
2541 /* Mask all ports */
2542 mvpp2_prs_tcam_port_map_set(&pe, 0);
2543
2544 /* Set flow ID*/
2545 mvpp2_prs_sram_ai_update(&pe, port, MVPP2_PRS_FLOW_ID_MASK);
2546 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
2547
2548 /* Update shadow table and hw entry */
2549 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_FLOWS);
2550 mvpp2_prs_hw_write(priv, &pe);
2551 }
2552}
2553
2554/* Set default entry for Marvell Header field */
2555static void mvpp2_prs_mh_init(struct mvpp2 *priv)
2556{
2557 struct mvpp2_prs_entry pe;
2558
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002559 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002560
2561 pe.index = MVPP2_PE_MH_DEFAULT;
2562 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MH);
2563 mvpp2_prs_sram_shift_set(&pe, MVPP2_MH_SIZE,
2564 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2565 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_MAC);
2566
2567 /* Unmask all ports */
2568 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2569
2570 /* Update shadow table and hw entry */
2571 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MH);
2572 mvpp2_prs_hw_write(priv, &pe);
2573}
2574
2575/* Set default entires (place holder) for promiscuous, non-promiscuous and
2576 * multicast MAC addresses
2577 */
2578static void mvpp2_prs_mac_init(struct mvpp2 *priv)
2579{
2580 struct mvpp2_prs_entry pe;
2581
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002582 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002583
2584 /* Non-promiscuous mode for all ports - DROP unknown packets */
2585 pe.index = MVPP2_PE_MAC_NON_PROMISCUOUS;
2586 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_MAC);
2587
2588 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_DROP_MASK,
2589 MVPP2_PRS_RI_DROP_MASK);
2590 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2591 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2592
2593 /* Unmask all ports */
2594 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2595
2596 /* Update shadow table and hw entry */
2597 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2598 mvpp2_prs_hw_write(priv, &pe);
2599
2600 /* place holders only - no ports */
2601 mvpp2_prs_mac_drop_all_set(priv, 0, false);
2602 mvpp2_prs_mac_promisc_set(priv, 0, false);
2603 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_ALL, 0, false);
2604 mvpp2_prs_mac_multi_set(priv, MVPP2_PE_MAC_MC_IP6, 0, false);
2605}
2606
2607/* Set default entries for various types of dsa packets */
2608static void mvpp2_prs_dsa_init(struct mvpp2 *priv)
2609{
2610 struct mvpp2_prs_entry pe;
2611
2612 /* None tagged EDSA entry - place holder */
2613 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2614 MVPP2_PRS_EDSA);
2615
2616 /* Tagged EDSA entry - place holder */
2617 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2618
2619 /* None tagged DSA entry - place holder */
2620 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_UNTAGGED,
2621 MVPP2_PRS_DSA);
2622
2623 /* Tagged DSA entry - place holder */
2624 mvpp2_prs_dsa_tag_set(priv, 0, false, MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2625
2626 /* None tagged EDSA ethertype entry - place holder*/
2627 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2628 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
2629
2630 /* Tagged EDSA ethertype entry - place holder*/
2631 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, false,
2632 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
2633
2634 /* None tagged DSA ethertype entry */
2635 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2636 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
2637
2638 /* Tagged DSA ethertype entry */
2639 mvpp2_prs_dsa_tag_ethertype_set(priv, 0, true,
2640 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
2641
2642 /* Set default entry, in case DSA or EDSA tag not found */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002643 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002644 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_DSA);
2645 pe.index = MVPP2_PE_DSA_DEFAULT;
2646 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2647
2648 /* Shift 0 bytes */
2649 mvpp2_prs_sram_shift_set(&pe, 0, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2650 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_MAC);
2651
2652 /* Clear all sram ai bits for next iteration */
2653 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2654
2655 /* Unmask all ports */
2656 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2657
2658 mvpp2_prs_hw_write(priv, &pe);
2659}
2660
2661/* Match basic ethertypes */
2662static int mvpp2_prs_etype_init(struct mvpp2 *priv)
2663{
2664 struct mvpp2_prs_entry pe;
2665 int tid;
2666
2667 /* Ethertype: PPPoE */
2668 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2669 MVPP2_PE_LAST_FREE_TID);
2670 if (tid < 0)
2671 return tid;
2672
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002673 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002674 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2675 pe.index = tid;
2676
2677 mvpp2_prs_match_etype(&pe, 0, ETH_P_PPP_SES);
2678
2679 mvpp2_prs_sram_shift_set(&pe, MVPP2_PPPOE_HDR_SIZE,
2680 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2681 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2682 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_PPPOE_MASK,
2683 MVPP2_PRS_RI_PPPOE_MASK);
2684
2685 /* Update shadow table and hw entry */
2686 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2687 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2688 priv->prs_shadow[pe.index].finish = false;
2689 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_PPPOE_MASK,
2690 MVPP2_PRS_RI_PPPOE_MASK);
2691 mvpp2_prs_hw_write(priv, &pe);
2692
2693 /* Ethertype: ARP */
2694 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2695 MVPP2_PE_LAST_FREE_TID);
2696 if (tid < 0)
2697 return tid;
2698
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002699 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002700 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2701 pe.index = tid;
2702
2703 mvpp2_prs_match_etype(&pe, 0, ETH_P_ARP);
2704
2705 /* Generate flow in the next iteration*/
2706 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2707 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2708 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_ARP,
2709 MVPP2_PRS_RI_L3_PROTO_MASK);
2710 /* Set L3 offset */
2711 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2712 MVPP2_ETH_TYPE_LEN,
2713 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2714
2715 /* Update shadow table and hw entry */
2716 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2717 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2718 priv->prs_shadow[pe.index].finish = true;
2719 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_ARP,
2720 MVPP2_PRS_RI_L3_PROTO_MASK);
2721 mvpp2_prs_hw_write(priv, &pe);
2722
2723 /* Ethertype: LBTD */
2724 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2725 MVPP2_PE_LAST_FREE_TID);
2726 if (tid < 0)
2727 return tid;
2728
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002729 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002730 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2731 pe.index = tid;
2732
2733 mvpp2_prs_match_etype(&pe, 0, MVPP2_IP_LBDT_TYPE);
2734
2735 /* Generate flow in the next iteration*/
2736 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2737 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2738 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2739 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2740 MVPP2_PRS_RI_CPU_CODE_MASK |
2741 MVPP2_PRS_RI_UDF3_MASK);
2742 /* Set L3 offset */
2743 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2744 MVPP2_ETH_TYPE_LEN,
2745 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2746
2747 /* Update shadow table and hw entry */
2748 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2749 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2750 priv->prs_shadow[pe.index].finish = true;
2751 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
2752 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
2753 MVPP2_PRS_RI_CPU_CODE_MASK |
2754 MVPP2_PRS_RI_UDF3_MASK);
2755 mvpp2_prs_hw_write(priv, &pe);
2756
2757 /* Ethertype: IPv4 without options */
2758 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2759 MVPP2_PE_LAST_FREE_TID);
2760 if (tid < 0)
2761 return tid;
2762
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002763 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002764 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2765 pe.index = tid;
2766
2767 mvpp2_prs_match_etype(&pe, 0, ETH_P_IP);
2768 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2769 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
2770 MVPP2_PRS_IPV4_HEAD_MASK |
2771 MVPP2_PRS_IPV4_IHL_MASK);
2772
2773 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2774 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
2775 MVPP2_PRS_RI_L3_PROTO_MASK);
2776 /* Skip eth_type + 4 bytes of IP header */
2777 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2778 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2779 /* Set L3 offset */
2780 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2781 MVPP2_ETH_TYPE_LEN,
2782 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2783
2784 /* Update shadow table and hw entry */
2785 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2786 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2787 priv->prs_shadow[pe.index].finish = false;
2788 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4,
2789 MVPP2_PRS_RI_L3_PROTO_MASK);
2790 mvpp2_prs_hw_write(priv, &pe);
2791
2792 /* Ethertype: IPv4 with options */
2793 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2794 MVPP2_PE_LAST_FREE_TID);
2795 if (tid < 0)
2796 return tid;
2797
2798 pe.index = tid;
2799
2800 /* Clear tcam data before updating */
2801 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE(MVPP2_ETH_TYPE_LEN)] = 0x0;
2802 pe.tcam.byte[MVPP2_PRS_TCAM_DATA_BYTE_EN(MVPP2_ETH_TYPE_LEN)] = 0x0;
2803
2804 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
2805 MVPP2_PRS_IPV4_HEAD,
2806 MVPP2_PRS_IPV4_HEAD_MASK);
2807
2808 /* Clear ri before updating */
2809 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
2810 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
2811 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2812 MVPP2_PRS_RI_L3_PROTO_MASK);
2813
2814 /* Update shadow table and hw entry */
2815 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2816 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2817 priv->prs_shadow[pe.index].finish = false;
2818 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP4_OPT,
2819 MVPP2_PRS_RI_L3_PROTO_MASK);
2820 mvpp2_prs_hw_write(priv, &pe);
2821
2822 /* Ethertype: IPv6 without options */
2823 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2824 MVPP2_PE_LAST_FREE_TID);
2825 if (tid < 0)
2826 return tid;
2827
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002828 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002829 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2830 pe.index = tid;
2831
2832 mvpp2_prs_match_etype(&pe, 0, ETH_P_IPV6);
2833
2834 /* Skip DIP of IPV6 header */
2835 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 8 +
2836 MVPP2_MAX_L3_ADDR_SIZE,
2837 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2838 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
2839 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
2840 MVPP2_PRS_RI_L3_PROTO_MASK);
2841 /* Set L3 offset */
2842 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2843 MVPP2_ETH_TYPE_LEN,
2844 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2845
2846 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2847 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2848 priv->prs_shadow[pe.index].finish = false;
2849 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_IP6,
2850 MVPP2_PRS_RI_L3_PROTO_MASK);
2851 mvpp2_prs_hw_write(priv, &pe);
2852
2853 /* Default entry for MVPP2_PRS_LU_L2 - Unknown ethtype */
2854 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
2855 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_L2);
2856 pe.index = MVPP2_PE_ETH_TYPE_UN;
2857
2858 /* Unmask all ports */
2859 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2860
2861 /* Generate flow in the next iteration*/
2862 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
2863 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
2864 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
2865 MVPP2_PRS_RI_L3_PROTO_MASK);
2866 /* Set L3 offset even it's unknown L3 */
2867 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2868 MVPP2_ETH_TYPE_LEN,
2869 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2870
2871 /* Update shadow table and hw entry */
2872 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_L2);
2873 priv->prs_shadow[pe.index].udf = MVPP2_PRS_UDF_L2_DEF;
2874 priv->prs_shadow[pe.index].finish = true;
2875 mvpp2_prs_shadow_ri_set(priv, pe.index, MVPP2_PRS_RI_L3_UN,
2876 MVPP2_PRS_RI_L3_PROTO_MASK);
2877 mvpp2_prs_hw_write(priv, &pe);
2878
2879 return 0;
2880}
2881
2882/* Configure vlan entries and detect up to 2 successive VLAN tags.
2883 * Possible options:
2884 * 0x8100, 0x88A8
2885 * 0x8100, 0x8100
2886 * 0x8100
2887 * 0x88A8
2888 */
2889static int mvpp2_prs_vlan_init(struct platform_device *pdev, struct mvpp2 *priv)
2890{
2891 struct mvpp2_prs_entry pe;
2892 int err;
2893
2894 priv->prs_double_vlans = devm_kcalloc(&pdev->dev, sizeof(bool),
2895 MVPP2_PRS_DBL_VLANS_MAX,
2896 GFP_KERNEL);
2897 if (!priv->prs_double_vlans)
2898 return -ENOMEM;
2899
2900 /* Double VLAN: 0x8100, 0x88A8 */
2901 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021AD,
2902 MVPP2_PRS_PORT_MASK);
2903 if (err)
2904 return err;
2905
2906 /* Double VLAN: 0x8100, 0x8100 */
2907 err = mvpp2_prs_double_vlan_add(priv, ETH_P_8021Q, ETH_P_8021Q,
2908 MVPP2_PRS_PORT_MASK);
2909 if (err)
2910 return err;
2911
2912 /* Single VLAN: 0x88a8 */
2913 err = mvpp2_prs_vlan_add(priv, ETH_P_8021AD, MVPP2_PRS_SINGLE_VLAN_AI,
2914 MVPP2_PRS_PORT_MASK);
2915 if (err)
2916 return err;
2917
2918 /* Single VLAN: 0x8100 */
2919 err = mvpp2_prs_vlan_add(priv, ETH_P_8021Q, MVPP2_PRS_SINGLE_VLAN_AI,
2920 MVPP2_PRS_PORT_MASK);
2921 if (err)
2922 return err;
2923
2924 /* Set default double vlan entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002925 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002926 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2927 pe.index = MVPP2_PE_VLAN_DBL;
2928
2929 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2930 /* Clear ai for next iterations */
2931 mvpp2_prs_sram_ai_update(&pe, 0, MVPP2_PRS_SRAM_AI_MASK);
2932 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_DOUBLE,
2933 MVPP2_PRS_RI_VLAN_MASK);
2934
2935 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_DBL_VLAN_AI_BIT,
2936 MVPP2_PRS_DBL_VLAN_AI_BIT);
2937 /* Unmask all ports */
2938 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2939
2940 /* Update shadow table and hw entry */
2941 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2942 mvpp2_prs_hw_write(priv, &pe);
2943
2944 /* Set default vlan none entry */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002945 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002946 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_VLAN);
2947 pe.index = MVPP2_PE_VLAN_NONE;
2948
2949 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_L2);
2950 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_VLAN_NONE,
2951 MVPP2_PRS_RI_VLAN_MASK);
2952
2953 /* Unmask all ports */
2954 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
2955
2956 /* Update shadow table and hw entry */
2957 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_VLAN);
2958 mvpp2_prs_hw_write(priv, &pe);
2959
2960 return 0;
2961}
2962
2963/* Set entries for PPPoE ethertype */
2964static int mvpp2_prs_pppoe_init(struct mvpp2 *priv)
2965{
2966 struct mvpp2_prs_entry pe;
2967 int tid;
2968
2969 /* IPv4 over PPPoE with options */
2970 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2971 MVPP2_PE_LAST_FREE_TID);
2972 if (tid < 0)
2973 return tid;
2974
Markus Elfringc5b2ce22017-04-17 10:30:29 +02002975 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03002976 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
2977 pe.index = tid;
2978
2979 mvpp2_prs_match_etype(&pe, 0, PPP_IP);
2980
2981 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
2982 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4_OPT,
2983 MVPP2_PRS_RI_L3_PROTO_MASK);
2984 /* Skip eth_type + 4 bytes of IP header */
2985 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
2986 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
2987 /* Set L3 offset */
2988 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
2989 MVPP2_ETH_TYPE_LEN,
2990 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
2991
2992 /* Update shadow table and hw entry */
2993 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
2994 mvpp2_prs_hw_write(priv, &pe);
2995
2996 /* IPv4 over PPPoE without options */
2997 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
2998 MVPP2_PE_LAST_FREE_TID);
2999 if (tid < 0)
3000 return tid;
3001
3002 pe.index = tid;
3003
3004 mvpp2_prs_tcam_data_byte_set(&pe, MVPP2_ETH_TYPE_LEN,
3005 MVPP2_PRS_IPV4_HEAD | MVPP2_PRS_IPV4_IHL,
3006 MVPP2_PRS_IPV4_HEAD_MASK |
3007 MVPP2_PRS_IPV4_IHL_MASK);
3008
3009 /* Clear ri before updating */
3010 pe.sram.word[MVPP2_PRS_SRAM_RI_WORD] = 0x0;
3011 pe.sram.word[MVPP2_PRS_SRAM_RI_CTRL_WORD] = 0x0;
3012 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP4,
3013 MVPP2_PRS_RI_L3_PROTO_MASK);
3014
3015 /* Update shadow table and hw entry */
3016 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3017 mvpp2_prs_hw_write(priv, &pe);
3018
3019 /* IPv6 over PPPoE */
3020 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3021 MVPP2_PE_LAST_FREE_TID);
3022 if (tid < 0)
3023 return tid;
3024
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003025 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003026 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3027 pe.index = tid;
3028
3029 mvpp2_prs_match_etype(&pe, 0, PPP_IPV6);
3030
3031 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3032 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_IP6,
3033 MVPP2_PRS_RI_L3_PROTO_MASK);
3034 /* Skip eth_type + 4 bytes of IPv6 header */
3035 mvpp2_prs_sram_shift_set(&pe, MVPP2_ETH_TYPE_LEN + 4,
3036 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3037 /* Set L3 offset */
3038 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3039 MVPP2_ETH_TYPE_LEN,
3040 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3041
3042 /* Update shadow table and hw entry */
3043 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3044 mvpp2_prs_hw_write(priv, &pe);
3045
3046 /* Non-IP over PPPoE */
3047 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3048 MVPP2_PE_LAST_FREE_TID);
3049 if (tid < 0)
3050 return tid;
3051
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003052 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003053 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_PPPOE);
3054 pe.index = tid;
3055
3056 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN,
3057 MVPP2_PRS_RI_L3_PROTO_MASK);
3058
3059 /* Finished: go to flowid generation */
3060 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3061 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3062 /* Set L3 offset even if it's unknown L3 */
3063 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L3,
3064 MVPP2_ETH_TYPE_LEN,
3065 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3066
3067 /* Update shadow table and hw entry */
3068 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_PPPOE);
3069 mvpp2_prs_hw_write(priv, &pe);
3070
3071 return 0;
3072}
3073
3074/* Initialize entries for IPv4 */
3075static int mvpp2_prs_ip4_init(struct mvpp2 *priv)
3076{
3077 struct mvpp2_prs_entry pe;
3078 int err;
3079
3080 /* Set entries for TCP, UDP and IGMP over IPv4 */
3081 err = mvpp2_prs_ip4_proto(priv, IPPROTO_TCP, MVPP2_PRS_RI_L4_TCP,
3082 MVPP2_PRS_RI_L4_PROTO_MASK);
3083 if (err)
3084 return err;
3085
3086 err = mvpp2_prs_ip4_proto(priv, IPPROTO_UDP, MVPP2_PRS_RI_L4_UDP,
3087 MVPP2_PRS_RI_L4_PROTO_MASK);
3088 if (err)
3089 return err;
3090
3091 err = mvpp2_prs_ip4_proto(priv, IPPROTO_IGMP,
3092 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3093 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3094 MVPP2_PRS_RI_CPU_CODE_MASK |
3095 MVPP2_PRS_RI_UDF3_MASK);
3096 if (err)
3097 return err;
3098
3099 /* IPv4 Broadcast */
3100 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_BROAD_CAST);
3101 if (err)
3102 return err;
3103
3104 /* IPv4 Multicast */
3105 err = mvpp2_prs_ip4_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3106 if (err)
3107 return err;
3108
3109 /* Default IPv4 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003110 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003111 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3112 pe.index = MVPP2_PE_IP4_PROTO_UN;
3113
3114 /* Set next lu to IPv4 */
3115 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP4);
3116 mvpp2_prs_sram_shift_set(&pe, 12, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3117 /* Set L4 offset */
3118 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3119 sizeof(struct iphdr) - 4,
3120 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3121 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3122 MVPP2_PRS_IPV4_DIP_AI_BIT);
3123 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3124 MVPP2_PRS_RI_L4_PROTO_MASK);
3125
3126 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV4_DIP_AI_BIT);
3127 /* Unmask all ports */
3128 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3129
3130 /* Update shadow table and hw entry */
3131 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3132 mvpp2_prs_hw_write(priv, &pe);
3133
3134 /* Default IPv4 entry for unicast address */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003135 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003136 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP4);
3137 pe.index = MVPP2_PE_IP4_ADDR_UN;
3138
3139 /* Finished: go to flowid generation */
3140 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3141 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3142 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3143 MVPP2_PRS_RI_L3_ADDR_MASK);
3144
3145 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV4_DIP_AI_BIT,
3146 MVPP2_PRS_IPV4_DIP_AI_BIT);
3147 /* Unmask all ports */
3148 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3149
3150 /* Update shadow table and hw entry */
3151 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3152 mvpp2_prs_hw_write(priv, &pe);
3153
3154 return 0;
3155}
3156
3157/* Initialize entries for IPv6 */
3158static int mvpp2_prs_ip6_init(struct mvpp2 *priv)
3159{
3160 struct mvpp2_prs_entry pe;
3161 int tid, err;
3162
3163 /* Set entries for TCP, UDP and ICMP over IPv6 */
3164 err = mvpp2_prs_ip6_proto(priv, IPPROTO_TCP,
3165 MVPP2_PRS_RI_L4_TCP,
3166 MVPP2_PRS_RI_L4_PROTO_MASK);
3167 if (err)
3168 return err;
3169
3170 err = mvpp2_prs_ip6_proto(priv, IPPROTO_UDP,
3171 MVPP2_PRS_RI_L4_UDP,
3172 MVPP2_PRS_RI_L4_PROTO_MASK);
3173 if (err)
3174 return err;
3175
3176 err = mvpp2_prs_ip6_proto(priv, IPPROTO_ICMPV6,
3177 MVPP2_PRS_RI_CPU_CODE_RX_SPEC |
3178 MVPP2_PRS_RI_UDF3_RX_SPECIAL,
3179 MVPP2_PRS_RI_CPU_CODE_MASK |
3180 MVPP2_PRS_RI_UDF3_MASK);
3181 if (err)
3182 return err;
3183
3184 /* IPv4 is the last header. This is similar case as 6-TCP or 17-UDP */
3185 /* Result Info: UDF7=1, DS lite */
3186 err = mvpp2_prs_ip6_proto(priv, IPPROTO_IPIP,
3187 MVPP2_PRS_RI_UDF7_IP6_LITE,
3188 MVPP2_PRS_RI_UDF7_MASK);
3189 if (err)
3190 return err;
3191
3192 /* IPv6 multicast */
3193 err = mvpp2_prs_ip6_cast(priv, MVPP2_PRS_L3_MULTI_CAST);
3194 if (err)
3195 return err;
3196
3197 /* Entry for checking hop limit */
3198 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3199 MVPP2_PE_LAST_FREE_TID);
3200 if (tid < 0)
3201 return tid;
3202
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003203 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003204 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3205 pe.index = tid;
3206
3207 /* Finished: go to flowid generation */
3208 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3209 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3210 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UN |
3211 MVPP2_PRS_RI_DROP_MASK,
3212 MVPP2_PRS_RI_L3_PROTO_MASK |
3213 MVPP2_PRS_RI_DROP_MASK);
3214
3215 mvpp2_prs_tcam_data_byte_set(&pe, 1, 0x00, MVPP2_PRS_IPV6_HOP_MASK);
3216 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3217 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3218
3219 /* Update shadow table and hw entry */
3220 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3221 mvpp2_prs_hw_write(priv, &pe);
3222
3223 /* Default IPv6 entry for unknown protocols */
Markus Elfringc5b2ce22017-04-17 10:30:29 +02003224 memset(&pe, 0, sizeof(pe));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003225 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3226 pe.index = MVPP2_PE_IP6_PROTO_UN;
3227
3228 /* Finished: go to flowid generation */
3229 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3230 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3231 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3232 MVPP2_PRS_RI_L4_PROTO_MASK);
3233 /* Set L4 offset relatively to our current place */
3234 mvpp2_prs_sram_offset_set(&pe, MVPP2_PRS_SRAM_UDF_TYPE_L4,
3235 sizeof(struct ipv6hdr) - 4,
3236 MVPP2_PRS_SRAM_OP_SEL_UDF_ADD);
3237
3238 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3239 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3240 /* Unmask all ports */
3241 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3242
3243 /* Update shadow table and hw entry */
3244 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3245 mvpp2_prs_hw_write(priv, &pe);
3246
3247 /* Default IPv6 entry for unknown ext protocols */
3248 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3249 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3250 pe.index = MVPP2_PE_IP6_EXT_PROTO_UN;
3251
3252 /* Finished: go to flowid generation */
3253 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_FLOWS);
3254 mvpp2_prs_sram_bits_set(&pe, MVPP2_PRS_SRAM_LU_GEN_BIT, 1);
3255 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L4_OTHER,
3256 MVPP2_PRS_RI_L4_PROTO_MASK);
3257
3258 mvpp2_prs_tcam_ai_update(&pe, MVPP2_PRS_IPV6_EXT_AI_BIT,
3259 MVPP2_PRS_IPV6_EXT_AI_BIT);
3260 /* Unmask all ports */
3261 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3262
3263 /* Update shadow table and hw entry */
3264 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP4);
3265 mvpp2_prs_hw_write(priv, &pe);
3266
3267 /* Default IPv6 entry for unicast address */
3268 memset(&pe, 0, sizeof(struct mvpp2_prs_entry));
3269 mvpp2_prs_tcam_lu_set(&pe, MVPP2_PRS_LU_IP6);
3270 pe.index = MVPP2_PE_IP6_ADDR_UN;
3271
3272 /* Finished: go to IPv6 again */
3273 mvpp2_prs_sram_next_lu_set(&pe, MVPP2_PRS_LU_IP6);
3274 mvpp2_prs_sram_ri_update(&pe, MVPP2_PRS_RI_L3_UCAST,
3275 MVPP2_PRS_RI_L3_ADDR_MASK);
3276 mvpp2_prs_sram_ai_update(&pe, MVPP2_PRS_IPV6_NO_EXT_AI_BIT,
3277 MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3278 /* Shift back to IPV6 NH */
3279 mvpp2_prs_sram_shift_set(&pe, -18, MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3280
3281 mvpp2_prs_tcam_ai_update(&pe, 0, MVPP2_PRS_IPV6_NO_EXT_AI_BIT);
3282 /* Unmask all ports */
3283 mvpp2_prs_tcam_port_map_set(&pe, MVPP2_PRS_PORT_MASK);
3284
3285 /* Update shadow table and hw entry */
3286 mvpp2_prs_shadow_set(priv, pe.index, MVPP2_PRS_LU_IP6);
3287 mvpp2_prs_hw_write(priv, &pe);
3288
3289 return 0;
3290}
3291
3292/* Parser default initialization */
3293static int mvpp2_prs_default_init(struct platform_device *pdev,
3294 struct mvpp2 *priv)
3295{
3296 int err, index, i;
3297
3298 /* Enable tcam table */
3299 mvpp2_write(priv, MVPP2_PRS_TCAM_CTRL_REG, MVPP2_PRS_TCAM_EN_MASK);
3300
3301 /* Clear all tcam and sram entries */
3302 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++) {
3303 mvpp2_write(priv, MVPP2_PRS_TCAM_IDX_REG, index);
3304 for (i = 0; i < MVPP2_PRS_TCAM_WORDS; i++)
3305 mvpp2_write(priv, MVPP2_PRS_TCAM_DATA_REG(i), 0);
3306
3307 mvpp2_write(priv, MVPP2_PRS_SRAM_IDX_REG, index);
3308 for (i = 0; i < MVPP2_PRS_SRAM_WORDS; i++)
3309 mvpp2_write(priv, MVPP2_PRS_SRAM_DATA_REG(i), 0);
3310 }
3311
3312 /* Invalidate all tcam entries */
3313 for (index = 0; index < MVPP2_PRS_TCAM_SRAM_SIZE; index++)
3314 mvpp2_prs_hw_inv(priv, index);
3315
3316 priv->prs_shadow = devm_kcalloc(&pdev->dev, MVPP2_PRS_TCAM_SRAM_SIZE,
Markus Elfring37df25e2017-04-17 09:12:34 +02003317 sizeof(*priv->prs_shadow),
Marcin Wojtas3f518502014-07-10 16:52:13 -03003318 GFP_KERNEL);
3319 if (!priv->prs_shadow)
3320 return -ENOMEM;
3321
3322 /* Always start from lookup = 0 */
3323 for (index = 0; index < MVPP2_MAX_PORTS; index++)
3324 mvpp2_prs_hw_port_init(priv, index, MVPP2_PRS_LU_MH,
3325 MVPP2_PRS_PORT_LU_MAX, 0);
3326
3327 mvpp2_prs_def_flow_init(priv);
3328
3329 mvpp2_prs_mh_init(priv);
3330
3331 mvpp2_prs_mac_init(priv);
3332
3333 mvpp2_prs_dsa_init(priv);
3334
3335 err = mvpp2_prs_etype_init(priv);
3336 if (err)
3337 return err;
3338
3339 err = mvpp2_prs_vlan_init(pdev, priv);
3340 if (err)
3341 return err;
3342
3343 err = mvpp2_prs_pppoe_init(priv);
3344 if (err)
3345 return err;
3346
3347 err = mvpp2_prs_ip6_init(priv);
3348 if (err)
3349 return err;
3350
3351 err = mvpp2_prs_ip4_init(priv);
3352 if (err)
3353 return err;
3354
3355 return 0;
3356}
3357
3358/* Compare MAC DA with tcam entry data */
3359static bool mvpp2_prs_mac_range_equals(struct mvpp2_prs_entry *pe,
3360 const u8 *da, unsigned char *mask)
3361{
3362 unsigned char tcam_byte, tcam_mask;
3363 int index;
3364
3365 for (index = 0; index < ETH_ALEN; index++) {
3366 mvpp2_prs_tcam_data_byte_get(pe, index, &tcam_byte, &tcam_mask);
3367 if (tcam_mask != mask[index])
3368 return false;
3369
3370 if ((tcam_mask & tcam_byte) != (da[index] & mask[index]))
3371 return false;
3372 }
3373
3374 return true;
3375}
3376
3377/* Find tcam entry with matched pair <MAC DA, port> */
3378static struct mvpp2_prs_entry *
3379mvpp2_prs_mac_da_range_find(struct mvpp2 *priv, int pmap, const u8 *da,
3380 unsigned char *mask, int udf_type)
3381{
3382 struct mvpp2_prs_entry *pe;
3383 int tid;
3384
3385 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3386 if (!pe)
3387 return NULL;
3388 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3389
3390 /* Go through the all entires with MVPP2_PRS_LU_MAC */
3391 for (tid = MVPP2_PE_FIRST_FREE_TID;
3392 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3393 unsigned int entry_pmap;
3394
3395 if (!priv->prs_shadow[tid].valid ||
3396 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3397 (priv->prs_shadow[tid].udf != udf_type))
3398 continue;
3399
3400 pe->index = tid;
3401 mvpp2_prs_hw_read(priv, pe);
3402 entry_pmap = mvpp2_prs_tcam_port_map_get(pe);
3403
3404 if (mvpp2_prs_mac_range_equals(pe, da, mask) &&
3405 entry_pmap == pmap)
3406 return pe;
3407 }
3408 kfree(pe);
3409
3410 return NULL;
3411}
3412
3413/* Update parser's mac da entry */
3414static int mvpp2_prs_mac_da_accept(struct mvpp2 *priv, int port,
3415 const u8 *da, bool add)
3416{
3417 struct mvpp2_prs_entry *pe;
3418 unsigned int pmap, len, ri;
3419 unsigned char mask[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
3420 int tid;
3421
3422 /* Scan TCAM and see if entry with this <MAC DA, port> already exist */
3423 pe = mvpp2_prs_mac_da_range_find(priv, (1 << port), da, mask,
3424 MVPP2_PRS_UDF_MAC_DEF);
3425
3426 /* No such entry */
3427 if (!pe) {
3428 if (!add)
3429 return 0;
3430
3431 /* Create new TCAM entry */
3432 /* Find first range mac entry*/
3433 for (tid = MVPP2_PE_FIRST_FREE_TID;
3434 tid <= MVPP2_PE_LAST_FREE_TID; tid++)
3435 if (priv->prs_shadow[tid].valid &&
3436 (priv->prs_shadow[tid].lu == MVPP2_PRS_LU_MAC) &&
3437 (priv->prs_shadow[tid].udf ==
3438 MVPP2_PRS_UDF_MAC_RANGE))
3439 break;
3440
3441 /* Go through the all entries from first to last */
3442 tid = mvpp2_prs_tcam_first_free(priv, MVPP2_PE_FIRST_FREE_TID,
3443 tid - 1);
3444 if (tid < 0)
3445 return tid;
3446
3447 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3448 if (!pe)
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303449 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003450 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_MAC);
3451 pe->index = tid;
3452
3453 /* Mask all ports */
3454 mvpp2_prs_tcam_port_map_set(pe, 0);
3455 }
3456
3457 /* Update port mask */
3458 mvpp2_prs_tcam_port_set(pe, port, add);
3459
3460 /* Invalidate the entry if no ports are left enabled */
3461 pmap = mvpp2_prs_tcam_port_map_get(pe);
3462 if (pmap == 0) {
3463 if (add) {
3464 kfree(pe);
Amitoj Kaur Chawlac2bb7bc2016-02-04 19:25:26 +05303465 return -EINVAL;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003466 }
3467 mvpp2_prs_hw_inv(priv, pe->index);
3468 priv->prs_shadow[pe->index].valid = false;
3469 kfree(pe);
3470 return 0;
3471 }
3472
3473 /* Continue - set next lookup */
3474 mvpp2_prs_sram_next_lu_set(pe, MVPP2_PRS_LU_DSA);
3475
3476 /* Set match on DA */
3477 len = ETH_ALEN;
3478 while (len--)
3479 mvpp2_prs_tcam_data_byte_set(pe, len, da[len], 0xff);
3480
3481 /* Set result info bits */
3482 if (is_broadcast_ether_addr(da))
3483 ri = MVPP2_PRS_RI_L2_BCAST;
3484 else if (is_multicast_ether_addr(da))
3485 ri = MVPP2_PRS_RI_L2_MCAST;
3486 else
3487 ri = MVPP2_PRS_RI_L2_UCAST | MVPP2_PRS_RI_MAC_ME_MASK;
3488
3489 mvpp2_prs_sram_ri_update(pe, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3490 MVPP2_PRS_RI_MAC_ME_MASK);
3491 mvpp2_prs_shadow_ri_set(priv, pe->index, ri, MVPP2_PRS_RI_L2_CAST_MASK |
3492 MVPP2_PRS_RI_MAC_ME_MASK);
3493
3494 /* Shift to ethertype */
3495 mvpp2_prs_sram_shift_set(pe, 2 * ETH_ALEN,
3496 MVPP2_PRS_SRAM_OP_SEL_SHIFT_ADD);
3497
3498 /* Update shadow table and hw entry */
3499 priv->prs_shadow[pe->index].udf = MVPP2_PRS_UDF_MAC_DEF;
3500 mvpp2_prs_shadow_set(priv, pe->index, MVPP2_PRS_LU_MAC);
3501 mvpp2_prs_hw_write(priv, pe);
3502
3503 kfree(pe);
3504
3505 return 0;
3506}
3507
3508static int mvpp2_prs_update_mac_da(struct net_device *dev, const u8 *da)
3509{
3510 struct mvpp2_port *port = netdev_priv(dev);
3511 int err;
3512
3513 /* Remove old parser entry */
3514 err = mvpp2_prs_mac_da_accept(port->priv, port->id, dev->dev_addr,
3515 false);
3516 if (err)
3517 return err;
3518
3519 /* Add new parser entry */
3520 err = mvpp2_prs_mac_da_accept(port->priv, port->id, da, true);
3521 if (err)
3522 return err;
3523
3524 /* Set addr in the device */
3525 ether_addr_copy(dev->dev_addr, da);
3526
3527 return 0;
3528}
3529
3530/* Delete all port's multicast simple (not range) entries */
3531static void mvpp2_prs_mcast_del_all(struct mvpp2 *priv, int port)
3532{
3533 struct mvpp2_prs_entry pe;
3534 int index, tid;
3535
3536 for (tid = MVPP2_PE_FIRST_FREE_TID;
3537 tid <= MVPP2_PE_LAST_FREE_TID; tid++) {
3538 unsigned char da[ETH_ALEN], da_mask[ETH_ALEN];
3539
3540 if (!priv->prs_shadow[tid].valid ||
3541 (priv->prs_shadow[tid].lu != MVPP2_PRS_LU_MAC) ||
3542 (priv->prs_shadow[tid].udf != MVPP2_PRS_UDF_MAC_DEF))
3543 continue;
3544
3545 /* Only simple mac entries */
3546 pe.index = tid;
3547 mvpp2_prs_hw_read(priv, &pe);
3548
3549 /* Read mac addr from entry */
3550 for (index = 0; index < ETH_ALEN; index++)
3551 mvpp2_prs_tcam_data_byte_get(&pe, index, &da[index],
3552 &da_mask[index]);
3553
3554 if (is_multicast_ether_addr(da) && !is_broadcast_ether_addr(da))
3555 /* Delete this entry */
3556 mvpp2_prs_mac_da_accept(priv, port, da, false);
3557 }
3558}
3559
3560static int mvpp2_prs_tag_mode_set(struct mvpp2 *priv, int port, int type)
3561{
3562 switch (type) {
3563 case MVPP2_TAG_TYPE_EDSA:
3564 /* Add port to EDSA entries */
3565 mvpp2_prs_dsa_tag_set(priv, port, true,
3566 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3567 mvpp2_prs_dsa_tag_set(priv, port, true,
3568 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3569 /* Remove port from DSA entries */
3570 mvpp2_prs_dsa_tag_set(priv, port, false,
3571 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3572 mvpp2_prs_dsa_tag_set(priv, port, false,
3573 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3574 break;
3575
3576 case MVPP2_TAG_TYPE_DSA:
3577 /* Add port to DSA entries */
3578 mvpp2_prs_dsa_tag_set(priv, port, true,
3579 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3580 mvpp2_prs_dsa_tag_set(priv, port, true,
3581 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3582 /* Remove port from EDSA entries */
3583 mvpp2_prs_dsa_tag_set(priv, port, false,
3584 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3585 mvpp2_prs_dsa_tag_set(priv, port, false,
3586 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3587 break;
3588
3589 case MVPP2_TAG_TYPE_MH:
3590 case MVPP2_TAG_TYPE_NONE:
3591 /* Remove port form EDSA and DSA entries */
3592 mvpp2_prs_dsa_tag_set(priv, port, false,
3593 MVPP2_PRS_TAGGED, MVPP2_PRS_DSA);
3594 mvpp2_prs_dsa_tag_set(priv, port, false,
3595 MVPP2_PRS_UNTAGGED, MVPP2_PRS_DSA);
3596 mvpp2_prs_dsa_tag_set(priv, port, false,
3597 MVPP2_PRS_TAGGED, MVPP2_PRS_EDSA);
3598 mvpp2_prs_dsa_tag_set(priv, port, false,
3599 MVPP2_PRS_UNTAGGED, MVPP2_PRS_EDSA);
3600 break;
3601
3602 default:
3603 if ((type < 0) || (type > MVPP2_TAG_TYPE_EDSA))
3604 return -EINVAL;
3605 }
3606
3607 return 0;
3608}
3609
3610/* Set prs flow for the port */
3611static int mvpp2_prs_def_flow(struct mvpp2_port *port)
3612{
3613 struct mvpp2_prs_entry *pe;
3614 int tid;
3615
3616 pe = mvpp2_prs_flow_find(port->priv, port->id);
3617
3618 /* Such entry not exist */
3619 if (!pe) {
3620 /* Go through the all entires from last to first */
3621 tid = mvpp2_prs_tcam_first_free(port->priv,
3622 MVPP2_PE_LAST_FREE_TID,
3623 MVPP2_PE_FIRST_FREE_TID);
3624 if (tid < 0)
3625 return tid;
3626
3627 pe = kzalloc(sizeof(*pe), GFP_KERNEL);
3628 if (!pe)
3629 return -ENOMEM;
3630
3631 mvpp2_prs_tcam_lu_set(pe, MVPP2_PRS_LU_FLOWS);
3632 pe->index = tid;
3633
3634 /* Set flow ID*/
3635 mvpp2_prs_sram_ai_update(pe, port->id, MVPP2_PRS_FLOW_ID_MASK);
3636 mvpp2_prs_sram_bits_set(pe, MVPP2_PRS_SRAM_LU_DONE_BIT, 1);
3637
3638 /* Update shadow table */
3639 mvpp2_prs_shadow_set(port->priv, pe->index, MVPP2_PRS_LU_FLOWS);
3640 }
3641
3642 mvpp2_prs_tcam_port_map_set(pe, (1 << port->id));
3643 mvpp2_prs_hw_write(port->priv, pe);
3644 kfree(pe);
3645
3646 return 0;
3647}
3648
3649/* Classifier configuration routines */
3650
3651/* Update classification flow table registers */
3652static void mvpp2_cls_flow_write(struct mvpp2 *priv,
3653 struct mvpp2_cls_flow_entry *fe)
3654{
3655 mvpp2_write(priv, MVPP2_CLS_FLOW_INDEX_REG, fe->index);
3656 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL0_REG, fe->data[0]);
3657 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL1_REG, fe->data[1]);
3658 mvpp2_write(priv, MVPP2_CLS_FLOW_TBL2_REG, fe->data[2]);
3659}
3660
3661/* Update classification lookup table register */
3662static void mvpp2_cls_lookup_write(struct mvpp2 *priv,
3663 struct mvpp2_cls_lookup_entry *le)
3664{
3665 u32 val;
3666
3667 val = (le->way << MVPP2_CLS_LKP_INDEX_WAY_OFFS) | le->lkpid;
3668 mvpp2_write(priv, MVPP2_CLS_LKP_INDEX_REG, val);
3669 mvpp2_write(priv, MVPP2_CLS_LKP_TBL_REG, le->data);
3670}
3671
3672/* Classifier default initialization */
3673static void mvpp2_cls_init(struct mvpp2 *priv)
3674{
3675 struct mvpp2_cls_lookup_entry le;
3676 struct mvpp2_cls_flow_entry fe;
3677 int index;
3678
3679 /* Enable classifier */
3680 mvpp2_write(priv, MVPP2_CLS_MODE_REG, MVPP2_CLS_MODE_ACTIVE_MASK);
3681
3682 /* Clear classifier flow table */
Arnd Bergmanne8f967c2016-11-24 17:28:12 +01003683 memset(&fe.data, 0, sizeof(fe.data));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003684 for (index = 0; index < MVPP2_CLS_FLOWS_TBL_SIZE; index++) {
3685 fe.index = index;
3686 mvpp2_cls_flow_write(priv, &fe);
3687 }
3688
3689 /* Clear classifier lookup table */
3690 le.data = 0;
3691 for (index = 0; index < MVPP2_CLS_LKP_TBL_SIZE; index++) {
3692 le.lkpid = index;
3693 le.way = 0;
3694 mvpp2_cls_lookup_write(priv, &le);
3695
3696 le.way = 1;
3697 mvpp2_cls_lookup_write(priv, &le);
3698 }
3699}
3700
3701static void mvpp2_cls_port_config(struct mvpp2_port *port)
3702{
3703 struct mvpp2_cls_lookup_entry le;
3704 u32 val;
3705
3706 /* Set way for the port */
3707 val = mvpp2_read(port->priv, MVPP2_CLS_PORT_WAY_REG);
3708 val &= ~MVPP2_CLS_PORT_WAY_MASK(port->id);
3709 mvpp2_write(port->priv, MVPP2_CLS_PORT_WAY_REG, val);
3710
3711 /* Pick the entry to be accessed in lookup ID decoding table
3712 * according to the way and lkpid.
3713 */
3714 le.lkpid = port->id;
3715 le.way = 0;
3716 le.data = 0;
3717
3718 /* Set initial CPU queue for receiving packets */
3719 le.data &= ~MVPP2_CLS_LKP_TBL_RXQ_MASK;
3720 le.data |= port->first_rxq;
3721
3722 /* Disable classification engines */
3723 le.data &= ~MVPP2_CLS_LKP_TBL_LOOKUP_EN_MASK;
3724
3725 /* Update lookup ID table entry */
3726 mvpp2_cls_lookup_write(port->priv, &le);
3727}
3728
3729/* Set CPU queue number for oversize packets */
3730static void mvpp2_cls_oversize_rxq_set(struct mvpp2_port *port)
3731{
3732 u32 val;
3733
3734 mvpp2_write(port->priv, MVPP2_CLS_OVERSIZE_RXQ_LOW_REG(port->id),
3735 port->first_rxq & MVPP2_CLS_OVERSIZE_RXQ_LOW_MASK);
3736
3737 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_P2HQ_REG(port->id),
3738 (port->first_rxq >> MVPP2_CLS_OVERSIZE_RXQ_LOW_BITS));
3739
3740 val = mvpp2_read(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG);
3741 val |= MVPP2_CLS_SWFWD_PCTRL_MASK(port->id);
3742 mvpp2_write(port->priv, MVPP2_CLS_SWFWD_PCTRL_REG, val);
3743}
3744
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003745static void *mvpp2_frag_alloc(const struct mvpp2_bm_pool *pool)
3746{
3747 if (likely(pool->frag_size <= PAGE_SIZE))
3748 return netdev_alloc_frag(pool->frag_size);
3749 else
3750 return kmalloc(pool->frag_size, GFP_ATOMIC);
3751}
3752
3753static void mvpp2_frag_free(const struct mvpp2_bm_pool *pool, void *data)
3754{
3755 if (likely(pool->frag_size <= PAGE_SIZE))
3756 skb_free_frag(data);
3757 else
3758 kfree(data);
3759}
3760
Marcin Wojtas3f518502014-07-10 16:52:13 -03003761/* Buffer Manager configuration routines */
3762
3763/* Create pool */
3764static int mvpp2_bm_pool_create(struct platform_device *pdev,
3765 struct mvpp2 *priv,
3766 struct mvpp2_bm_pool *bm_pool, int size)
3767{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003768 u32 val;
3769
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003770 /* Number of buffer pointers must be a multiple of 16, as per
3771 * hardware constraints
3772 */
3773 if (!IS_ALIGNED(size, 16))
3774 return -EINVAL;
3775
3776 /* PPv2.1 needs 8 bytes per buffer pointer, PPv2.2 needs 16
3777 * bytes per buffer pointer
3778 */
3779 if (priv->hw_version == MVPP21)
3780 bm_pool->size_bytes = 2 * sizeof(u32) * size;
3781 else
3782 bm_pool->size_bytes = 2 * sizeof(u64) * size;
3783
3784 bm_pool->virt_addr = dma_alloc_coherent(&pdev->dev, bm_pool->size_bytes,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003785 &bm_pool->dma_addr,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003786 GFP_KERNEL);
3787 if (!bm_pool->virt_addr)
3788 return -ENOMEM;
3789
Thomas Petazzonid3158802017-02-21 11:28:13 +01003790 if (!IS_ALIGNED((unsigned long)bm_pool->virt_addr,
3791 MVPP2_BM_POOL_PTR_ALIGN)) {
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003792 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
3793 bm_pool->virt_addr, bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003794 dev_err(&pdev->dev, "BM pool %d is not %d bytes aligned\n",
3795 bm_pool->id, MVPP2_BM_POOL_PTR_ALIGN);
3796 return -ENOMEM;
3797 }
3798
3799 mvpp2_write(priv, MVPP2_BM_POOL_BASE_REG(bm_pool->id),
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003800 lower_32_bits(bm_pool->dma_addr));
Marcin Wojtas3f518502014-07-10 16:52:13 -03003801 mvpp2_write(priv, MVPP2_BM_POOL_SIZE_REG(bm_pool->id), size);
3802
3803 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3804 val |= MVPP2_BM_START_MASK;
3805 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3806
3807 bm_pool->type = MVPP2_BM_FREE;
3808 bm_pool->size = size;
3809 bm_pool->pkt_size = 0;
3810 bm_pool->buf_num = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003811
3812 return 0;
3813}
3814
3815/* Set pool buffer size */
3816static void mvpp2_bm_pool_bufsize_set(struct mvpp2 *priv,
3817 struct mvpp2_bm_pool *bm_pool,
3818 int buf_size)
3819{
3820 u32 val;
3821
3822 bm_pool->buf_size = buf_size;
3823
3824 val = ALIGN(buf_size, 1 << MVPP2_POOL_BUF_SIZE_OFFSET);
3825 mvpp2_write(priv, MVPP2_POOL_BUF_SIZE_REG(bm_pool->id), val);
3826}
3827
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003828static void mvpp2_bm_bufs_get_addrs(struct device *dev, struct mvpp2 *priv,
3829 struct mvpp2_bm_pool *bm_pool,
3830 dma_addr_t *dma_addr,
3831 phys_addr_t *phys_addr)
3832{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003833 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01003834
3835 *dma_addr = mvpp2_percpu_read(priv, cpu,
3836 MVPP2_BM_PHY_ALLOC_REG(bm_pool->id));
3837 *phys_addr = mvpp2_percpu_read(priv, cpu, MVPP2_BM_VIRT_ALLOC_REG);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003838
3839 if (priv->hw_version == MVPP22) {
3840 u32 val;
3841 u32 dma_addr_highbits, phys_addr_highbits;
3842
Thomas Petazzonia7868412017-03-07 16:53:13 +01003843 val = mvpp2_percpu_read(priv, cpu, MVPP22_BM_ADDR_HIGH_ALLOC);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003844 dma_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_PHYS_MASK);
3845 phys_addr_highbits = (val & MVPP22_BM_ADDR_HIGH_VIRT_MASK) >>
3846 MVPP22_BM_ADDR_HIGH_VIRT_SHIFT;
3847
3848 if (sizeof(dma_addr_t) == 8)
3849 *dma_addr |= (u64)dma_addr_highbits << 32;
3850
3851 if (sizeof(phys_addr_t) == 8)
3852 *phys_addr |= (u64)phys_addr_highbits << 32;
3853 }
Thomas Petazzonia704bb52017-06-10 23:18:22 +02003854
3855 put_cpu();
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003856}
3857
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003858/* Free all buffers from the pool */
Marcin Wojtas4229d502015-12-03 15:20:50 +01003859static void mvpp2_bm_bufs_free(struct device *dev, struct mvpp2 *priv,
3860 struct mvpp2_bm_pool *bm_pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003861{
3862 int i;
3863
Ezequiel Garcia7861f122014-07-21 13:48:14 -03003864 for (i = 0; i < bm_pool->buf_num; i++) {
Thomas Petazzoni20396132017-03-07 16:53:00 +01003865 dma_addr_t buf_dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003866 phys_addr_t buf_phys_addr;
3867 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003868
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003869 mvpp2_bm_bufs_get_addrs(dev, priv, bm_pool,
3870 &buf_dma_addr, &buf_phys_addr);
Marcin Wojtas4229d502015-12-03 15:20:50 +01003871
Thomas Petazzoni20396132017-03-07 16:53:00 +01003872 dma_unmap_single(dev, buf_dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01003873 bm_pool->buf_size, DMA_FROM_DEVICE);
3874
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003875 data = (void *)phys_to_virt(buf_phys_addr);
3876 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03003877 break;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003878
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01003879 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003880 }
3881
3882 /* Update BM driver with number of buffers removed from pool */
3883 bm_pool->buf_num -= i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003884}
3885
3886/* Cleanup pool */
3887static int mvpp2_bm_pool_destroy(struct platform_device *pdev,
3888 struct mvpp2 *priv,
3889 struct mvpp2_bm_pool *bm_pool)
3890{
Marcin Wojtas3f518502014-07-10 16:52:13 -03003891 u32 val;
3892
Marcin Wojtas4229d502015-12-03 15:20:50 +01003893 mvpp2_bm_bufs_free(&pdev->dev, priv, bm_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03003894 if (bm_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03003895 WARN(1, "cannot free all buffers in pool %d\n", bm_pool->id);
3896 return 0;
3897 }
3898
3899 val = mvpp2_read(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id));
3900 val |= MVPP2_BM_STOP_MASK;
3901 mvpp2_write(priv, MVPP2_BM_POOL_CTRL_REG(bm_pool->id), val);
3902
Thomas Petazzonid01524d2017-03-07 16:53:09 +01003903 dma_free_coherent(&pdev->dev, bm_pool->size_bytes,
Marcin Wojtas3f518502014-07-10 16:52:13 -03003904 bm_pool->virt_addr,
Thomas Petazzoni20396132017-03-07 16:53:00 +01003905 bm_pool->dma_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003906 return 0;
3907}
3908
3909static int mvpp2_bm_pools_init(struct platform_device *pdev,
3910 struct mvpp2 *priv)
3911{
3912 int i, err, size;
3913 struct mvpp2_bm_pool *bm_pool;
3914
3915 /* Create all pools with maximum size */
3916 size = MVPP2_BM_POOL_SIZE_MAX;
3917 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3918 bm_pool = &priv->bm_pools[i];
3919 bm_pool->id = i;
3920 err = mvpp2_bm_pool_create(pdev, priv, bm_pool, size);
3921 if (err)
3922 goto err_unroll_pools;
3923 mvpp2_bm_pool_bufsize_set(priv, bm_pool, 0);
3924 }
3925 return 0;
3926
3927err_unroll_pools:
3928 dev_err(&pdev->dev, "failed to create BM pool %d, size %d\n", i, size);
3929 for (i = i - 1; i >= 0; i--)
3930 mvpp2_bm_pool_destroy(pdev, priv, &priv->bm_pools[i]);
3931 return err;
3932}
3933
3934static int mvpp2_bm_init(struct platform_device *pdev, struct mvpp2 *priv)
3935{
3936 int i, err;
3937
3938 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
3939 /* Mask BM all interrupts */
3940 mvpp2_write(priv, MVPP2_BM_INTR_MASK_REG(i), 0);
3941 /* Clear BM cause register */
3942 mvpp2_write(priv, MVPP2_BM_INTR_CAUSE_REG(i), 0);
3943 }
3944
3945 /* Allocate and initialize BM pools */
3946 priv->bm_pools = devm_kcalloc(&pdev->dev, MVPP2_BM_POOLS_NUM,
Markus Elfring81f915e2017-04-17 09:06:33 +02003947 sizeof(*priv->bm_pools), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03003948 if (!priv->bm_pools)
3949 return -ENOMEM;
3950
3951 err = mvpp2_bm_pools_init(pdev, priv);
3952 if (err < 0)
3953 return err;
3954 return 0;
3955}
3956
3957/* Attach long pool to rxq */
3958static void mvpp2_rxq_long_pool_set(struct mvpp2_port *port,
3959 int lrxq, int long_pool)
3960{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003961 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003962 int prxq;
3963
3964 /* Get queue physical ID */
3965 prxq = port->rxqs[lrxq]->id;
3966
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003967 if (port->priv->hw_version == MVPP21)
3968 mask = MVPP21_RXQ_POOL_LONG_MASK;
3969 else
3970 mask = MVPP22_RXQ_POOL_LONG_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003971
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003972 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3973 val &= ~mask;
3974 val |= (long_pool << MVPP2_RXQ_POOL_LONG_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003975 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3976}
3977
3978/* Attach short pool to rxq */
3979static void mvpp2_rxq_short_pool_set(struct mvpp2_port *port,
3980 int lrxq, int short_pool)
3981{
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003982 u32 val, mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003983 int prxq;
3984
3985 /* Get queue physical ID */
3986 prxq = port->rxqs[lrxq]->id;
3987
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003988 if (port->priv->hw_version == MVPP21)
3989 mask = MVPP21_RXQ_POOL_SHORT_MASK;
3990 else
3991 mask = MVPP22_RXQ_POOL_SHORT_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003992
Thomas Petazzoni5eac8922017-03-07 16:53:10 +01003993 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
3994 val &= ~mask;
3995 val |= (short_pool << MVPP2_RXQ_POOL_SHORT_OFFS) & mask;
Marcin Wojtas3f518502014-07-10 16:52:13 -03003996 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
3997}
3998
Thomas Petazzoni0e037282017-02-21 11:28:12 +01003999static void *mvpp2_buf_alloc(struct mvpp2_port *port,
4000 struct mvpp2_bm_pool *bm_pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004001 dma_addr_t *buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004002 phys_addr_t *buf_phys_addr,
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004003 gfp_t gfp_mask)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004004{
Thomas Petazzoni20396132017-03-07 16:53:00 +01004005 dma_addr_t dma_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004006 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004007
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004008 data = mvpp2_frag_alloc(bm_pool);
4009 if (!data)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004010 return NULL;
4011
Thomas Petazzoni20396132017-03-07 16:53:00 +01004012 dma_addr = dma_map_single(port->dev->dev.parent, data,
4013 MVPP2_RX_BUF_SIZE(bm_pool->pkt_size),
4014 DMA_FROM_DEVICE);
4015 if (unlikely(dma_mapping_error(port->dev->dev.parent, dma_addr))) {
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004016 mvpp2_frag_free(bm_pool, data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004017 return NULL;
4018 }
Thomas Petazzoni20396132017-03-07 16:53:00 +01004019 *buf_dma_addr = dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004020 *buf_phys_addr = virt_to_phys(data);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004021
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004022 return data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004023}
4024
Marcin Wojtas3f518502014-07-10 16:52:13 -03004025/* Release buffer to BM */
4026static inline void mvpp2_bm_pool_put(struct mvpp2_port *port, int pool,
Thomas Petazzoni20396132017-03-07 16:53:00 +01004027 dma_addr_t buf_dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004028 phys_addr_t buf_phys_addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004029{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004030 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01004031
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004032 if (port->priv->hw_version == MVPP22) {
4033 u32 val = 0;
4034
4035 if (sizeof(dma_addr_t) == 8)
4036 val |= upper_32_bits(buf_dma_addr) &
4037 MVPP22_BM_ADDR_HIGH_PHYS_RLS_MASK;
4038
4039 if (sizeof(phys_addr_t) == 8)
4040 val |= (upper_32_bits(buf_phys_addr)
4041 << MVPP22_BM_ADDR_HIGH_VIRT_RLS_SHIFT) &
4042 MVPP22_BM_ADDR_HIGH_VIRT_RLS_MASK;
4043
Thomas Petazzonia7868412017-03-07 16:53:13 +01004044 mvpp2_percpu_write(port->priv, cpu,
4045 MVPP22_BM_ADDR_HIGH_RLS_REG, val);
Thomas Petazzonid01524d2017-03-07 16:53:09 +01004046 }
4047
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004048 /* MVPP2_BM_VIRT_RLS_REG is not interpreted by HW, and simply
4049 * returned in the "cookie" field of the RX
4050 * descriptor. Instead of storing the virtual address, we
4051 * store the physical address
4052 */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004053 mvpp2_percpu_write(port->priv, cpu,
4054 MVPP2_BM_VIRT_RLS_REG, buf_phys_addr);
4055 mvpp2_percpu_write(port->priv, cpu,
4056 MVPP2_BM_PHY_RLS_REG(pool), buf_dma_addr);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02004057
4058 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03004059}
4060
Marcin Wojtas3f518502014-07-10 16:52:13 -03004061/* Allocate buffers for the pool */
4062static int mvpp2_bm_bufs_add(struct mvpp2_port *port,
4063 struct mvpp2_bm_pool *bm_pool, int buf_num)
4064{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004065 int i, buf_size, total_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01004066 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004067 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004068 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004069
4070 buf_size = MVPP2_RX_BUF_SIZE(bm_pool->pkt_size);
4071 total_size = MVPP2_RX_TOTAL_SIZE(buf_size);
4072
4073 if (buf_num < 0 ||
4074 (buf_num + bm_pool->buf_num > bm_pool->size)) {
4075 netdev_err(port->dev,
4076 "cannot allocate %d buffers for pool %d\n",
4077 buf_num, bm_pool->id);
4078 return 0;
4079 }
4080
Marcin Wojtas3f518502014-07-10 16:52:13 -03004081 for (i = 0; i < buf_num; i++) {
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004082 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr,
4083 &phys_addr, GFP_KERNEL);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004084 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004085 break;
4086
Thomas Petazzoni20396132017-03-07 16:53:00 +01004087 mvpp2_bm_pool_put(port, bm_pool->id, dma_addr,
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01004088 phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004089 }
4090
4091 /* Update BM driver with number of buffers added to pool */
4092 bm_pool->buf_num += i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004093
4094 netdev_dbg(port->dev,
4095 "%s pool %d: pkt_size=%4d, buf_size=%4d, total_size=%4d\n",
4096 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4097 bm_pool->id, bm_pool->pkt_size, buf_size, total_size);
4098
4099 netdev_dbg(port->dev,
4100 "%s pool %d: %d of %d buffers added\n",
4101 bm_pool->type == MVPP2_BM_SWF_SHORT ? "short" : " long",
4102 bm_pool->id, i, buf_num);
4103 return i;
4104}
4105
4106/* Notify the driver that BM pool is being used as specific type and return the
4107 * pool pointer on success
4108 */
4109static struct mvpp2_bm_pool *
4110mvpp2_bm_pool_use(struct mvpp2_port *port, int pool, enum mvpp2_bm_type type,
4111 int pkt_size)
4112{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004113 struct mvpp2_bm_pool *new_pool = &port->priv->bm_pools[pool];
4114 int num;
4115
4116 if (new_pool->type != MVPP2_BM_FREE && new_pool->type != type) {
4117 netdev_err(port->dev, "mixing pool types is forbidden\n");
4118 return NULL;
4119 }
4120
Marcin Wojtas3f518502014-07-10 16:52:13 -03004121 if (new_pool->type == MVPP2_BM_FREE)
4122 new_pool->type = type;
4123
4124 /* Allocate buffers in case BM pool is used as long pool, but packet
4125 * size doesn't match MTU or BM pool hasn't being used yet
4126 */
4127 if (((type == MVPP2_BM_SWF_LONG) && (pkt_size > new_pool->pkt_size)) ||
4128 (new_pool->pkt_size == 0)) {
4129 int pkts_num;
4130
4131 /* Set default buffer number or free all the buffers in case
4132 * the pool is not empty
4133 */
4134 pkts_num = new_pool->buf_num;
4135 if (pkts_num == 0)
4136 pkts_num = type == MVPP2_BM_SWF_LONG ?
4137 MVPP2_BM_LONG_BUF_NUM :
4138 MVPP2_BM_SHORT_BUF_NUM;
4139 else
Marcin Wojtas4229d502015-12-03 15:20:50 +01004140 mvpp2_bm_bufs_free(port->dev->dev.parent,
4141 port->priv, new_pool);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004142
4143 new_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004144 new_pool->frag_size =
4145 SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4146 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004147
4148 /* Allocate buffers for this pool */
4149 num = mvpp2_bm_bufs_add(port, new_pool, pkts_num);
4150 if (num != pkts_num) {
4151 WARN(1, "pool %d: %d of %d allocated\n",
4152 new_pool->id, num, pkts_num);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004153 return NULL;
4154 }
4155 }
4156
4157 mvpp2_bm_pool_bufsize_set(port->priv, new_pool,
4158 MVPP2_RX_BUF_SIZE(new_pool->pkt_size));
4159
Marcin Wojtas3f518502014-07-10 16:52:13 -03004160 return new_pool;
4161}
4162
4163/* Initialize pools for swf */
4164static int mvpp2_swf_bm_pool_init(struct mvpp2_port *port)
4165{
Marcin Wojtas3f518502014-07-10 16:52:13 -03004166 int rxq;
4167
4168 if (!port->pool_long) {
4169 port->pool_long =
4170 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_LONG_POOL(port->id),
4171 MVPP2_BM_SWF_LONG,
4172 port->pkt_size);
4173 if (!port->pool_long)
4174 return -ENOMEM;
4175
Marcin Wojtas3f518502014-07-10 16:52:13 -03004176 port->pool_long->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004177
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004178 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004179 mvpp2_rxq_long_pool_set(port, rxq, port->pool_long->id);
4180 }
4181
4182 if (!port->pool_short) {
4183 port->pool_short =
4184 mvpp2_bm_pool_use(port, MVPP2_BM_SWF_SHORT_POOL,
4185 MVPP2_BM_SWF_SHORT,
4186 MVPP2_BM_SHORT_PKT_SIZE);
4187 if (!port->pool_short)
4188 return -ENOMEM;
4189
Marcin Wojtas3f518502014-07-10 16:52:13 -03004190 port->pool_short->port_map |= (1 << port->id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004191
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004192 for (rxq = 0; rxq < port->nrxqs; rxq++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004193 mvpp2_rxq_short_pool_set(port, rxq,
4194 port->pool_short->id);
4195 }
4196
4197 return 0;
4198}
4199
4200static int mvpp2_bm_update_mtu(struct net_device *dev, int mtu)
4201{
4202 struct mvpp2_port *port = netdev_priv(dev);
4203 struct mvpp2_bm_pool *port_pool = port->pool_long;
4204 int num, pkts_num = port_pool->buf_num;
4205 int pkt_size = MVPP2_RX_PKT_SIZE(mtu);
4206
4207 /* Update BM pool with new buffer size */
Marcin Wojtas4229d502015-12-03 15:20:50 +01004208 mvpp2_bm_bufs_free(dev->dev.parent, port->priv, port_pool);
Ezequiel Garciad74c96c2014-07-21 13:48:13 -03004209 if (port_pool->buf_num) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004210 WARN(1, "cannot free all buffers in pool %d\n", port_pool->id);
4211 return -EIO;
4212 }
4213
4214 port_pool->pkt_size = pkt_size;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01004215 port_pool->frag_size = SKB_DATA_ALIGN(MVPP2_RX_BUF_SIZE(pkt_size)) +
4216 MVPP2_SKB_SHINFO_SIZE;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004217 num = mvpp2_bm_bufs_add(port, port_pool, pkts_num);
4218 if (num != pkts_num) {
4219 WARN(1, "pool %d: %d of %d allocated\n",
4220 port_pool->id, num, pkts_num);
4221 return -EIO;
4222 }
4223
4224 mvpp2_bm_pool_bufsize_set(port->priv, port_pool,
4225 MVPP2_RX_BUF_SIZE(port_pool->pkt_size));
4226 dev->mtu = mtu;
4227 netdev_update_features(dev);
4228 return 0;
4229}
4230
4231static inline void mvpp2_interrupts_enable(struct mvpp2_port *port)
4232{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004233 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004234
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004235 for (i = 0; i < port->nqvecs; i++)
4236 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4237
Marcin Wojtas3f518502014-07-10 16:52:13 -03004238 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004239 MVPP2_ISR_ENABLE_INTERRUPT(sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004240}
4241
4242static inline void mvpp2_interrupts_disable(struct mvpp2_port *port)
4243{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004244 int i, sw_thread_mask = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004245
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004246 for (i = 0; i < port->nqvecs; i++)
4247 sw_thread_mask |= port->qvecs[i].sw_thread_mask;
4248
Marcin Wojtas3f518502014-07-10 16:52:13 -03004249 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02004250 MVPP2_ISR_DISABLE_INTERRUPT(sw_thread_mask));
4251}
4252
4253static inline void mvpp2_qvec_interrupt_enable(struct mvpp2_queue_vector *qvec)
4254{
4255 struct mvpp2_port *port = qvec->port;
4256
4257 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4258 MVPP2_ISR_ENABLE_INTERRUPT(qvec->sw_thread_mask));
4259}
4260
4261static inline void mvpp2_qvec_interrupt_disable(struct mvpp2_queue_vector *qvec)
4262{
4263 struct mvpp2_port *port = qvec->port;
4264
4265 mvpp2_write(port->priv, MVPP2_ISR_ENABLE_REG(port->id),
4266 MVPP2_ISR_DISABLE_INTERRUPT(qvec->sw_thread_mask));
Marcin Wojtas3f518502014-07-10 16:52:13 -03004267}
4268
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004269/* Mask the current CPU's Rx/Tx interrupts
4270 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4271 * using smp_processor_id() is OK.
4272 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004273static void mvpp2_interrupts_mask(void *arg)
4274{
4275 struct mvpp2_port *port = arg;
4276
Thomas Petazzonia7868412017-03-07 16:53:13 +01004277 mvpp2_percpu_write(port->priv, smp_processor_id(),
4278 MVPP2_ISR_RX_TX_MASK_REG(port->id), 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004279}
4280
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004281/* Unmask the current CPU's Rx/Tx interrupts.
4282 * Called by on_each_cpu(), guaranteed to run with migration disabled,
4283 * using smp_processor_id() is OK.
4284 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004285static void mvpp2_interrupts_unmask(void *arg)
4286{
4287 struct mvpp2_port *port = arg;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004288 u32 val;
4289
4290 val = MVPP2_CAUSE_MISC_SUM_MASK |
4291 MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4292 if (port->has_tx_irqs)
4293 val |= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03004294
Thomas Petazzonia7868412017-03-07 16:53:13 +01004295 mvpp2_percpu_write(port->priv, smp_processor_id(),
Thomas Petazzoni213f4282017-08-03 10:42:00 +02004296 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4297}
4298
4299static void
4300mvpp2_shared_interrupt_mask_unmask(struct mvpp2_port *port, bool mask)
4301{
4302 u32 val;
4303 int i;
4304
4305 if (port->priv->hw_version != MVPP22)
4306 return;
4307
4308 if (mask)
4309 val = 0;
4310 else
4311 val = MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
4312
4313 for (i = 0; i < port->nqvecs; i++) {
4314 struct mvpp2_queue_vector *v = port->qvecs + i;
4315
4316 if (v->type != MVPP2_QUEUE_VECTOR_SHARED)
4317 continue;
4318
4319 mvpp2_percpu_write(port->priv, v->sw_thread_id,
4320 MVPP2_ISR_RX_TX_MASK_REG(port->id), val);
4321 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004322}
4323
4324/* Port configuration routines */
4325
Antoine Ténartf84bf382017-08-22 19:08:27 +02004326static void mvpp22_gop_init_rgmii(struct mvpp2_port *port)
4327{
4328 struct mvpp2 *priv = port->priv;
4329 u32 val;
4330
4331 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4332 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT;
4333 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4334
4335 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4336 if (port->gop_id == 2)
4337 val |= GENCONF_CTRL0_PORT0_RGMII | GENCONF_CTRL0_PORT1_RGMII;
4338 else if (port->gop_id == 3)
4339 val |= GENCONF_CTRL0_PORT1_RGMII_MII;
4340 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4341}
4342
4343static void mvpp22_gop_init_sgmii(struct mvpp2_port *port)
4344{
4345 struct mvpp2 *priv = port->priv;
4346 u32 val;
4347
4348 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4349 val |= GENCONF_PORT_CTRL0_BUS_WIDTH_SELECT |
4350 GENCONF_PORT_CTRL0_RX_DATA_SAMPLE;
4351 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4352
4353 if (port->gop_id > 1) {
4354 regmap_read(priv->sysctrl_base, GENCONF_CTRL0, &val);
4355 if (port->gop_id == 2)
4356 val &= ~GENCONF_CTRL0_PORT0_RGMII;
4357 else if (port->gop_id == 3)
4358 val &= ~GENCONF_CTRL0_PORT1_RGMII_MII;
4359 regmap_write(priv->sysctrl_base, GENCONF_CTRL0, val);
4360 }
4361}
4362
4363static void mvpp22_gop_init_10gkr(struct mvpp2_port *port)
4364{
4365 struct mvpp2 *priv = port->priv;
4366 void __iomem *mpcs = priv->iface_base + MVPP22_MPCS_BASE(port->gop_id);
4367 void __iomem *xpcs = priv->iface_base + MVPP22_XPCS_BASE(port->gop_id);
4368 u32 val;
4369
4370 /* XPCS */
4371 val = readl(xpcs + MVPP22_XPCS_CFG0);
4372 val &= ~(MVPP22_XPCS_CFG0_PCS_MODE(0x3) |
4373 MVPP22_XPCS_CFG0_ACTIVE_LANE(0x3));
4374 val |= MVPP22_XPCS_CFG0_ACTIVE_LANE(2);
4375 writel(val, xpcs + MVPP22_XPCS_CFG0);
4376
4377 /* MPCS */
4378 val = readl(mpcs + MVPP22_MPCS_CTRL);
4379 val &= ~MVPP22_MPCS_CTRL_FWD_ERR_CONN;
4380 writel(val, mpcs + MVPP22_MPCS_CTRL);
4381
4382 val = readl(mpcs + MVPP22_MPCS_CLK_RESET);
4383 val &= ~(MVPP22_MPCS_CLK_RESET_DIV_RATIO(0x7) | MAC_CLK_RESET_MAC |
4384 MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX);
4385 val |= MVPP22_MPCS_CLK_RESET_DIV_RATIO(1);
4386 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4387
4388 val &= ~MVPP22_MPCS_CLK_RESET_DIV_SET;
4389 val |= MAC_CLK_RESET_MAC | MAC_CLK_RESET_SD_RX | MAC_CLK_RESET_SD_TX;
4390 writel(val, mpcs + MVPP22_MPCS_CLK_RESET);
4391}
4392
4393static int mvpp22_gop_init(struct mvpp2_port *port)
4394{
4395 struct mvpp2 *priv = port->priv;
4396 u32 val;
4397
4398 if (!priv->sysctrl_base)
4399 return 0;
4400
4401 switch (port->phy_interface) {
4402 case PHY_INTERFACE_MODE_RGMII:
4403 case PHY_INTERFACE_MODE_RGMII_ID:
4404 case PHY_INTERFACE_MODE_RGMII_RXID:
4405 case PHY_INTERFACE_MODE_RGMII_TXID:
4406 if (port->gop_id == 0)
4407 goto invalid_conf;
4408 mvpp22_gop_init_rgmii(port);
4409 break;
4410 case PHY_INTERFACE_MODE_SGMII:
4411 mvpp22_gop_init_sgmii(port);
4412 break;
4413 case PHY_INTERFACE_MODE_10GKR:
4414 if (port->gop_id != 0)
4415 goto invalid_conf;
4416 mvpp22_gop_init_10gkr(port);
4417 break;
4418 default:
4419 goto unsupported_conf;
4420 }
4421
4422 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL1, &val);
4423 val |= GENCONF_PORT_CTRL1_RESET(port->gop_id) |
4424 GENCONF_PORT_CTRL1_EN(port->gop_id);
4425 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL1, val);
4426
4427 regmap_read(priv->sysctrl_base, GENCONF_PORT_CTRL0, &val);
4428 val |= GENCONF_PORT_CTRL0_CLK_DIV_PHASE_CLR;
4429 regmap_write(priv->sysctrl_base, GENCONF_PORT_CTRL0, val);
4430
4431 regmap_read(priv->sysctrl_base, GENCONF_SOFT_RESET1, &val);
4432 val |= GENCONF_SOFT_RESET1_GOP;
4433 regmap_write(priv->sysctrl_base, GENCONF_SOFT_RESET1, val);
4434
4435unsupported_conf:
4436 return 0;
4437
4438invalid_conf:
4439 netdev_err(port->dev, "Invalid port configuration\n");
4440 return -EINVAL;
4441}
4442
Antoine Tenartfd3651b2017-09-01 11:04:54 +02004443static void mvpp22_gop_unmask_irq(struct mvpp2_port *port)
4444{
4445 u32 val;
4446
4447 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4448 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4449 /* Enable the GMAC link status irq for this port */
4450 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4451 val |= MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4452 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4453 }
4454
4455 if (port->gop_id == 0) {
4456 /* Enable the XLG/GIG irqs for this port */
4457 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4458 if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4459 val |= MVPP22_XLG_EXT_INT_MASK_XLG;
4460 else
4461 val |= MVPP22_XLG_EXT_INT_MASK_GIG;
4462 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4463 }
4464}
4465
4466static void mvpp22_gop_mask_irq(struct mvpp2_port *port)
4467{
4468 u32 val;
4469
4470 if (port->gop_id == 0) {
4471 val = readl(port->base + MVPP22_XLG_EXT_INT_MASK);
4472 val &= ~(MVPP22_XLG_EXT_INT_MASK_XLG |
4473 MVPP22_XLG_EXT_INT_MASK_GIG);
4474 writel(val, port->base + MVPP22_XLG_EXT_INT_MASK);
4475 }
4476
4477 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4478 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4479 val = readl(port->base + MVPP22_GMAC_INT_SUM_MASK);
4480 val &= ~MVPP22_GMAC_INT_SUM_MASK_LINK_STAT;
4481 writel(val, port->base + MVPP22_GMAC_INT_SUM_MASK);
4482 }
4483}
4484
4485static void mvpp22_gop_setup_irq(struct mvpp2_port *port)
4486{
4487 u32 val;
4488
4489 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
4490 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4491 val = readl(port->base + MVPP22_GMAC_INT_MASK);
4492 val |= MVPP22_GMAC_INT_MASK_LINK_STAT;
4493 writel(val, port->base + MVPP22_GMAC_INT_MASK);
4494 }
4495
4496 if (port->gop_id == 0) {
4497 val = readl(port->base + MVPP22_XLG_INT_MASK);
4498 val |= MVPP22_XLG_INT_MASK_LINK;
4499 writel(val, port->base + MVPP22_XLG_INT_MASK);
4500 }
4501
4502 mvpp22_gop_unmask_irq(port);
4503}
4504
Antoine Tenart542897d2017-08-30 10:29:15 +02004505static int mvpp22_comphy_init(struct mvpp2_port *port)
4506{
4507 enum phy_mode mode;
4508 int ret;
4509
4510 if (!port->comphy)
4511 return 0;
4512
4513 switch (port->phy_interface) {
4514 case PHY_INTERFACE_MODE_SGMII:
4515 mode = PHY_MODE_SGMII;
4516 break;
4517 case PHY_INTERFACE_MODE_10GKR:
4518 mode = PHY_MODE_10GKR;
4519 break;
4520 default:
4521 return -EINVAL;
4522 }
4523
4524 ret = phy_set_mode(port->comphy, mode);
4525 if (ret)
4526 return ret;
4527
4528 return phy_power_on(port->comphy);
4529}
4530
Antoine Ténart39193572017-08-22 19:08:24 +02004531static void mvpp2_port_mii_gmac_configure_mode(struct mvpp2_port *port)
4532{
4533 u32 val;
4534
4535 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4536 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4537 val |= MVPP22_CTRL4_SYNC_BYPASS_DIS | MVPP22_CTRL4_DP_CLK_SEL |
4538 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4539 val &= ~MVPP22_CTRL4_EXT_PIN_GMII_SEL;
4540 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4541
4542 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4543 val |= MVPP2_GMAC_DISABLE_PADDING;
4544 val &= ~MVPP2_GMAC_FLOW_CTRL_MASK;
4545 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
Antoine Tenart1df22702017-09-01 11:04:52 +02004546 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004547 val = readl(port->base + MVPP22_GMAC_CTRL_4_REG);
4548 val |= MVPP22_CTRL4_EXT_PIN_GMII_SEL |
4549 MVPP22_CTRL4_SYNC_BYPASS_DIS |
4550 MVPP22_CTRL4_QSGMII_BYPASS_ACTIVE;
4551 val &= ~MVPP22_CTRL4_DP_CLK_SEL;
4552 writel(val, port->base + MVPP22_GMAC_CTRL_4_REG);
4553
4554 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4555 val &= ~MVPP2_GMAC_DISABLE_PADDING;
4556 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4557 }
4558
4559 /* The port is connected to a copper PHY */
4560 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4561 val &= ~MVPP2_GMAC_PORT_TYPE_MASK;
4562 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4563
4564 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4565 val |= MVPP2_GMAC_IN_BAND_AUTONEG_BYPASS |
4566 MVPP2_GMAC_AN_SPEED_EN | MVPP2_GMAC_FLOW_CTRL_AUTONEG |
4567 MVPP2_GMAC_AN_DUPLEX_EN;
4568 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4569 val |= MVPP2_GMAC_IN_BAND_AUTONEG;
4570 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4571}
4572
4573static void mvpp2_port_mii_gmac_configure(struct mvpp2_port *port)
4574{
4575 u32 val;
4576
4577 /* Force link down */
4578 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4579 val &= ~MVPP2_GMAC_FORCE_LINK_PASS;
4580 val |= MVPP2_GMAC_FORCE_LINK_DOWN;
4581 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4582
4583 /* Set the GMAC in a reset state */
4584 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4585 val |= MVPP2_GMAC_PORT_RESET_MASK;
4586 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4587
4588 /* Configure the PCS and in-band AN */
4589 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4590 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
4591 val |= MVPP2_GMAC_INBAND_AN_MASK | MVPP2_GMAC_PCS_ENABLE_MASK;
Antoine Tenart1df22702017-09-01 11:04:52 +02004592 } else if (phy_interface_mode_is_rgmii(port->phy_interface)) {
Antoine Ténart39193572017-08-22 19:08:24 +02004593 val &= ~MVPP2_GMAC_PCS_ENABLE_MASK;
4594 val |= MVPP2_GMAC_PORT_RGMII_MASK;
4595 }
4596 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4597
4598 mvpp2_port_mii_gmac_configure_mode(port);
4599
4600 /* Unset the GMAC reset state */
4601 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG);
4602 val &= ~MVPP2_GMAC_PORT_RESET_MASK;
4603 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4604
4605 /* Stop forcing link down */
4606 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4607 val &= ~MVPP2_GMAC_FORCE_LINK_DOWN;
4608 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4609}
4610
Antoine Ténart77321952017-08-22 19:08:25 +02004611static void mvpp2_port_mii_xlg_configure(struct mvpp2_port *port)
4612{
4613 u32 val;
4614
4615 if (port->gop_id != 0)
4616 return;
4617
4618 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4619 val |= MVPP22_XLG_CTRL0_RX_FLOW_CTRL_EN;
4620 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4621
4622 val = readl(port->base + MVPP22_XLG_CTRL4_REG);
4623 val &= ~MVPP22_XLG_CTRL4_MACMODSELECT_GMAC;
4624 val |= MVPP22_XLG_CTRL4_FWD_FC | MVPP22_XLG_CTRL4_FWD_PFC;
4625 writel(val, port->base + MVPP22_XLG_CTRL4_REG);
4626}
4627
Thomas Petazzoni26975822017-03-07 16:53:14 +01004628static void mvpp22_port_mii_set(struct mvpp2_port *port)
4629{
4630 u32 val;
4631
Thomas Petazzoni26975822017-03-07 16:53:14 +01004632 /* Only GOP port 0 has an XLG MAC */
4633 if (port->gop_id == 0) {
4634 val = readl(port->base + MVPP22_XLG_CTRL3_REG);
4635 val &= ~MVPP22_XLG_CTRL3_MACMODESELECT_MASK;
Antoine Ténart725757a2017-06-12 16:01:39 +02004636
4637 if (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4638 port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4639 val |= MVPP22_XLG_CTRL3_MACMODESELECT_10G;
4640 else
4641 val |= MVPP22_XLG_CTRL3_MACMODESELECT_GMAC;
4642
Thomas Petazzoni26975822017-03-07 16:53:14 +01004643 writel(val, port->base + MVPP22_XLG_CTRL3_REG);
4644 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01004645}
4646
Marcin Wojtas3f518502014-07-10 16:52:13 -03004647static void mvpp2_port_mii_set(struct mvpp2_port *port)
4648{
Thomas Petazzoni26975822017-03-07 16:53:14 +01004649 if (port->priv->hw_version == MVPP22)
4650 mvpp22_port_mii_set(port);
4651
Antoine Tenart1df22702017-09-01 11:04:52 +02004652 if (phy_interface_mode_is_rgmii(port->phy_interface) ||
Antoine Ténart39193572017-08-22 19:08:24 +02004653 port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4654 mvpp2_port_mii_gmac_configure(port);
Antoine Ténart77321952017-08-22 19:08:25 +02004655 else if (port->phy_interface == PHY_INTERFACE_MODE_10GKR)
4656 mvpp2_port_mii_xlg_configure(port);
Marcin Wojtas08a23752014-07-21 13:48:12 -03004657}
4658
4659static void mvpp2_port_fc_adv_enable(struct mvpp2_port *port)
4660{
4661 u32 val;
4662
4663 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
4664 val |= MVPP2_GMAC_FC_ADV_EN;
4665 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004666}
4667
4668static void mvpp2_port_enable(struct mvpp2_port *port)
4669{
4670 u32 val;
4671
Antoine Ténart725757a2017-06-12 16:01:39 +02004672 /* Only GOP port 0 has an XLG MAC */
4673 if (port->gop_id == 0 &&
4674 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4675 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4676 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4677 val |= MVPP22_XLG_CTRL0_PORT_EN |
4678 MVPP22_XLG_CTRL0_MAC_RESET_DIS;
4679 val &= ~MVPP22_XLG_CTRL0_MIB_CNT_DIS;
4680 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4681 } else {
4682 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4683 val |= MVPP2_GMAC_PORT_EN_MASK;
4684 val |= MVPP2_GMAC_MIB_CNTR_EN_MASK;
4685 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4686 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004687}
4688
4689static void mvpp2_port_disable(struct mvpp2_port *port)
4690{
4691 u32 val;
4692
Antoine Ténart725757a2017-06-12 16:01:39 +02004693 /* Only GOP port 0 has an XLG MAC */
4694 if (port->gop_id == 0 &&
4695 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
4696 port->phy_interface == PHY_INTERFACE_MODE_10GKR)) {
4697 val = readl(port->base + MVPP22_XLG_CTRL0_REG);
4698 val &= ~(MVPP22_XLG_CTRL0_PORT_EN |
4699 MVPP22_XLG_CTRL0_MAC_RESET_DIS);
4700 writel(val, port->base + MVPP22_XLG_CTRL0_REG);
4701 } else {
4702 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4703 val &= ~(MVPP2_GMAC_PORT_EN_MASK);
4704 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4705 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004706}
4707
4708/* Set IEEE 802.3x Flow Control Xon Packet Transmission Mode */
4709static void mvpp2_port_periodic_xon_disable(struct mvpp2_port *port)
4710{
4711 u32 val;
4712
4713 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG) &
4714 ~MVPP2_GMAC_PERIODIC_XON_EN_MASK;
4715 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4716}
4717
4718/* Configure loopback port */
4719static void mvpp2_port_loopback_set(struct mvpp2_port *port)
4720{
4721 u32 val;
4722
4723 val = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
4724
4725 if (port->speed == 1000)
4726 val |= MVPP2_GMAC_GMII_LB_EN_MASK;
4727 else
4728 val &= ~MVPP2_GMAC_GMII_LB_EN_MASK;
4729
4730 if (port->phy_interface == PHY_INTERFACE_MODE_SGMII)
4731 val |= MVPP2_GMAC_PCS_LB_EN_MASK;
4732 else
4733 val &= ~MVPP2_GMAC_PCS_LB_EN_MASK;
4734
4735 writel(val, port->base + MVPP2_GMAC_CTRL_1_REG);
4736}
4737
4738static void mvpp2_port_reset(struct mvpp2_port *port)
4739{
4740 u32 val;
4741
4742 val = readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4743 ~MVPP2_GMAC_PORT_RESET_MASK;
4744 writel(val, port->base + MVPP2_GMAC_CTRL_2_REG);
4745
4746 while (readl(port->base + MVPP2_GMAC_CTRL_2_REG) &
4747 MVPP2_GMAC_PORT_RESET_MASK)
4748 continue;
4749}
4750
4751/* Change maximum receive size of the port */
4752static inline void mvpp2_gmac_max_rx_size_set(struct mvpp2_port *port)
4753{
4754 u32 val;
4755
4756 val = readl(port->base + MVPP2_GMAC_CTRL_0_REG);
4757 val &= ~MVPP2_GMAC_MAX_RX_SIZE_MASK;
4758 val |= (((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
4759 MVPP2_GMAC_MAX_RX_SIZE_OFFS);
4760 writel(val, port->base + MVPP2_GMAC_CTRL_0_REG);
4761}
4762
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004763/* Change maximum receive size of the port */
4764static inline void mvpp2_xlg_max_rx_size_set(struct mvpp2_port *port)
4765{
4766 u32 val;
4767
4768 val = readl(port->base + MVPP22_XLG_CTRL1_REG);
4769 val &= ~MVPP22_XLG_CTRL1_FRAMESIZELIMIT_MASK;
4770 val |= ((port->pkt_size - MVPP2_MH_SIZE) / 2) <<
Antoine Ténartec15ecd2017-08-25 15:24:46 +02004771 MVPP22_XLG_CTRL1_FRAMESIZELIMIT_OFFS;
Stefan Chulski76eb1b12017-08-22 19:08:26 +02004772 writel(val, port->base + MVPP22_XLG_CTRL1_REG);
4773}
4774
Marcin Wojtas3f518502014-07-10 16:52:13 -03004775/* Set defaults to the MVPP2 port */
4776static void mvpp2_defaults_set(struct mvpp2_port *port)
4777{
4778 int tx_port_num, val, queue, ptxq, lrxq;
4779
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004780 if (port->priv->hw_version == MVPP21) {
4781 /* Configure port to loopback if needed */
4782 if (port->flags & MVPP2_F_LOOPBACK)
4783 mvpp2_port_loopback_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03004784
Thomas Petazzoni3d9017d2017-03-07 16:53:11 +01004785 /* Update TX FIFO MIN Threshold */
4786 val = readl(port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4787 val &= ~MVPP2_GMAC_TX_FIFO_MIN_TH_ALL_MASK;
4788 /* Min. TX threshold must be less than minimal packet length */
4789 val |= MVPP2_GMAC_TX_FIFO_MIN_TH_MASK(64 - 4 - 2);
4790 writel(val, port->base + MVPP2_GMAC_PORT_FIFO_CFG_1_REG);
4791 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03004792
4793 /* Disable Legacy WRR, Disable EJP, Release from reset */
4794 tx_port_num = mvpp2_egress_port(port);
4795 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG,
4796 tx_port_num);
4797 mvpp2_write(port->priv, MVPP2_TXP_SCHED_CMD_1_REG, 0);
4798
4799 /* Close bandwidth for all queues */
4800 for (queue = 0; queue < MVPP2_MAX_TXQ; queue++) {
4801 ptxq = mvpp2_txq_phys(port->id, queue);
4802 mvpp2_write(port->priv,
4803 MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(ptxq), 0);
4804 }
4805
4806 /* Set refill period to 1 usec, refill tokens
4807 * and bucket size to maximum
4808 */
4809 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PERIOD_REG,
4810 port->priv->tclk / USEC_PER_SEC);
4811 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_REFILL_REG);
4812 val &= ~MVPP2_TXP_REFILL_PERIOD_ALL_MASK;
4813 val |= MVPP2_TXP_REFILL_PERIOD_MASK(1);
4814 val |= MVPP2_TXP_REFILL_TOKENS_ALL_MASK;
4815 mvpp2_write(port->priv, MVPP2_TXP_SCHED_REFILL_REG, val);
4816 val = MVPP2_TXP_TOKEN_SIZE_MAX;
4817 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
4818
4819 /* Set MaximumLowLatencyPacketSize value to 256 */
4820 mvpp2_write(port->priv, MVPP2_RX_CTRL_REG(port->id),
4821 MVPP2_RX_USE_PSEUDO_FOR_CSUM_MASK |
4822 MVPP2_RX_LOW_LATENCY_PKT_SIZE(256));
4823
4824 /* Enable Rx cache snoop */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004825 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004826 queue = port->rxqs[lrxq]->id;
4827 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4828 val |= MVPP2_SNOOP_PKT_SIZE_MASK |
4829 MVPP2_SNOOP_BUF_HDR_MASK;
4830 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4831 }
4832
4833 /* At default, mask all interrupts to all present cpus */
4834 mvpp2_interrupts_disable(port);
4835}
4836
4837/* Enable/disable receiving packets */
4838static void mvpp2_ingress_enable(struct mvpp2_port *port)
4839{
4840 u32 val;
4841 int lrxq, queue;
4842
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004843 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004844 queue = port->rxqs[lrxq]->id;
4845 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4846 val &= ~MVPP2_RXQ_DISABLE_MASK;
4847 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4848 }
4849}
4850
4851static void mvpp2_ingress_disable(struct mvpp2_port *port)
4852{
4853 u32 val;
4854 int lrxq, queue;
4855
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004856 for (lrxq = 0; lrxq < port->nrxqs; lrxq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004857 queue = port->rxqs[lrxq]->id;
4858 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(queue));
4859 val |= MVPP2_RXQ_DISABLE_MASK;
4860 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(queue), val);
4861 }
4862}
4863
4864/* Enable transmit via physical egress queue
4865 * - HW starts take descriptors from DRAM
4866 */
4867static void mvpp2_egress_enable(struct mvpp2_port *port)
4868{
4869 u32 qmap;
4870 int queue;
4871 int tx_port_num = mvpp2_egress_port(port);
4872
4873 /* Enable all initialized TXs. */
4874 qmap = 0;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02004875 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03004876 struct mvpp2_tx_queue *txq = port->txqs[queue];
4877
Markus Elfringdbbb2f02017-04-17 14:07:52 +02004878 if (txq->descs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03004879 qmap |= (1 << queue);
4880 }
4881
4882 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4883 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG, qmap);
4884}
4885
4886/* Disable transmit via physical egress queue
4887 * - HW doesn't take descriptors from DRAM
4888 */
4889static void mvpp2_egress_disable(struct mvpp2_port *port)
4890{
4891 u32 reg_data;
4892 int delay;
4893 int tx_port_num = mvpp2_egress_port(port);
4894
4895 /* Issue stop command for active channels only */
4896 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
4897 reg_data = (mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG)) &
4898 MVPP2_TXP_SCHED_ENQ_MASK;
4899 if (reg_data != 0)
4900 mvpp2_write(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG,
4901 (reg_data << MVPP2_TXP_SCHED_DISQ_OFFSET));
4902
4903 /* Wait for all Tx activity to terminate. */
4904 delay = 0;
4905 do {
4906 if (delay >= MVPP2_TX_DISABLE_TIMEOUT_MSEC) {
4907 netdev_warn(port->dev,
4908 "Tx stop timed out, status=0x%08x\n",
4909 reg_data);
4910 break;
4911 }
4912 mdelay(1);
4913 delay++;
4914
4915 /* Check port TX Command register that all
4916 * Tx queues are stopped
4917 */
4918 reg_data = mvpp2_read(port->priv, MVPP2_TXP_SCHED_Q_CMD_REG);
4919 } while (reg_data & MVPP2_TXP_SCHED_ENQ_MASK);
4920}
4921
4922/* Rx descriptors helper methods */
4923
4924/* Get number of Rx descriptors occupied by received packets */
4925static inline int
4926mvpp2_rxq_received(struct mvpp2_port *port, int rxq_id)
4927{
4928 u32 val = mvpp2_read(port->priv, MVPP2_RXQ_STATUS_REG(rxq_id));
4929
4930 return val & MVPP2_RXQ_OCCUPIED_MASK;
4931}
4932
4933/* Update Rx queue status with the number of occupied and available
4934 * Rx descriptor slots.
4935 */
4936static inline void
4937mvpp2_rxq_status_update(struct mvpp2_port *port, int rxq_id,
4938 int used_count, int free_count)
4939{
4940 /* Decrement the number of used descriptors and increment count
4941 * increment the number of free descriptors.
4942 */
4943 u32 val = used_count | (free_count << MVPP2_RXQ_NUM_NEW_OFFSET);
4944
4945 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_UPDATE_REG(rxq_id), val);
4946}
4947
4948/* Get pointer to next RX descriptor to be processed by SW */
4949static inline struct mvpp2_rx_desc *
4950mvpp2_rxq_next_desc_get(struct mvpp2_rx_queue *rxq)
4951{
4952 int rx_desc = rxq->next_desc_to_proc;
4953
4954 rxq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(rxq, rx_desc);
4955 prefetch(rxq->descs + rxq->next_desc_to_proc);
4956 return rxq->descs + rx_desc;
4957}
4958
4959/* Set rx queue offset */
4960static void mvpp2_rxq_offset_set(struct mvpp2_port *port,
4961 int prxq, int offset)
4962{
4963 u32 val;
4964
4965 /* Convert offset from bytes to units of 32 bytes */
4966 offset = offset >> 5;
4967
4968 val = mvpp2_read(port->priv, MVPP2_RXQ_CONFIG_REG(prxq));
4969 val &= ~MVPP2_RXQ_PACKET_OFFSET_MASK;
4970
4971 /* Offset is in */
4972 val |= ((offset << MVPP2_RXQ_PACKET_OFFSET_OFFS) &
4973 MVPP2_RXQ_PACKET_OFFSET_MASK);
4974
4975 mvpp2_write(port->priv, MVPP2_RXQ_CONFIG_REG(prxq), val);
4976}
4977
Marcin Wojtas3f518502014-07-10 16:52:13 -03004978/* Tx descriptors helper methods */
4979
Marcin Wojtas3f518502014-07-10 16:52:13 -03004980/* Get pointer to next Tx descriptor to be processed (send) by HW */
4981static struct mvpp2_tx_desc *
4982mvpp2_txq_next_desc_get(struct mvpp2_tx_queue *txq)
4983{
4984 int tx_desc = txq->next_desc_to_proc;
4985
4986 txq->next_desc_to_proc = MVPP2_QUEUE_NEXT_DESC(txq, tx_desc);
4987 return txq->descs + tx_desc;
4988}
4989
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02004990/* Update HW with number of aggregated Tx descriptors to be sent
4991 *
4992 * Called only from mvpp2_tx(), so migration is disabled, using
4993 * smp_processor_id() is OK.
4994 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03004995static void mvpp2_aggr_txq_pend_desc_add(struct mvpp2_port *port, int pending)
4996{
4997 /* aggregated access - relevant TXQ number is written in TX desc */
Thomas Petazzonia7868412017-03-07 16:53:13 +01004998 mvpp2_percpu_write(port->priv, smp_processor_id(),
4999 MVPP2_AGGR_TXQ_UPDATE_REG, pending);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005000}
5001
5002
5003/* Check if there are enough free descriptors in aggregated txq.
5004 * If not, update the number of occupied descriptors and repeat the check.
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005005 *
5006 * Called only from mvpp2_tx(), so migration is disabled, using
5007 * smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005008 */
5009static int mvpp2_aggr_desc_num_check(struct mvpp2 *priv,
5010 struct mvpp2_tx_queue *aggr_txq, int num)
5011{
5012 if ((aggr_txq->count + num) > aggr_txq->size) {
5013 /* Update number of occupied aggregated Tx descriptors */
5014 int cpu = smp_processor_id();
5015 u32 val = mvpp2_read(priv, MVPP2_AGGR_TXQ_STATUS_REG(cpu));
5016
5017 aggr_txq->count = val & MVPP2_AGGR_TXQ_PENDING_MASK;
5018 }
5019
5020 if ((aggr_txq->count + num) > aggr_txq->size)
5021 return -ENOMEM;
5022
5023 return 0;
5024}
5025
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005026/* Reserved Tx descriptors allocation request
5027 *
5028 * Called only from mvpp2_txq_reserved_desc_num_proc(), itself called
5029 * only by mvpp2_tx(), so migration is disabled, using
5030 * smp_processor_id() is OK.
5031 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005032static int mvpp2_txq_alloc_reserved_desc(struct mvpp2 *priv,
5033 struct mvpp2_tx_queue *txq, int num)
5034{
5035 u32 val;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005036 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005037
5038 val = (txq->id << MVPP2_TXQ_RSVD_REQ_Q_OFFSET) | num;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005039 mvpp2_percpu_write(priv, cpu, MVPP2_TXQ_RSVD_REQ_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005040
Thomas Petazzonia7868412017-03-07 16:53:13 +01005041 val = mvpp2_percpu_read(priv, cpu, MVPP2_TXQ_RSVD_RSLT_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005042
5043 return val & MVPP2_TXQ_RSVD_RSLT_MASK;
5044}
5045
5046/* Check if there are enough reserved descriptors for transmission.
5047 * If not, request chunk of reserved descriptors and check again.
5048 */
5049static int mvpp2_txq_reserved_desc_num_proc(struct mvpp2 *priv,
5050 struct mvpp2_tx_queue *txq,
5051 struct mvpp2_txq_pcpu *txq_pcpu,
5052 int num)
5053{
5054 int req, cpu, desc_count;
5055
5056 if (txq_pcpu->reserved_num >= num)
5057 return 0;
5058
5059 /* Not enough descriptors reserved! Update the reserved descriptor
5060 * count and check again.
5061 */
5062
5063 desc_count = 0;
5064 /* Compute total of used descriptors */
5065 for_each_present_cpu(cpu) {
5066 struct mvpp2_txq_pcpu *txq_pcpu_aux;
5067
5068 txq_pcpu_aux = per_cpu_ptr(txq->pcpu, cpu);
5069 desc_count += txq_pcpu_aux->count;
5070 desc_count += txq_pcpu_aux->reserved_num;
5071 }
5072
5073 req = max(MVPP2_CPU_DESC_CHUNK, num - txq_pcpu->reserved_num);
5074 desc_count += req;
5075
5076 if (desc_count >
5077 (txq->size - (num_present_cpus() * MVPP2_CPU_DESC_CHUNK)))
5078 return -ENOMEM;
5079
5080 txq_pcpu->reserved_num += mvpp2_txq_alloc_reserved_desc(priv, txq, req);
5081
5082 /* OK, the descriptor cound has been updated: check again. */
5083 if (txq_pcpu->reserved_num < num)
5084 return -ENOMEM;
5085 return 0;
5086}
5087
5088/* Release the last allocated Tx descriptor. Useful to handle DMA
5089 * mapping failures in the Tx path.
5090 */
5091static void mvpp2_txq_desc_put(struct mvpp2_tx_queue *txq)
5092{
5093 if (txq->next_desc_to_proc == 0)
5094 txq->next_desc_to_proc = txq->last_desc - 1;
5095 else
5096 txq->next_desc_to_proc--;
5097}
5098
5099/* Set Tx descriptors fields relevant for CSUM calculation */
5100static u32 mvpp2_txq_desc_csum(int l3_offs, int l3_proto,
5101 int ip_hdr_len, int l4_proto)
5102{
5103 u32 command;
5104
5105 /* fields: L3_offset, IP_hdrlen, L3_type, G_IPv4_chk,
5106 * G_L4_chk, L4_type required only for checksum calculation
5107 */
5108 command = (l3_offs << MVPP2_TXD_L3_OFF_SHIFT);
5109 command |= (ip_hdr_len << MVPP2_TXD_IP_HLEN_SHIFT);
5110 command |= MVPP2_TXD_IP_CSUM_DISABLE;
5111
5112 if (l3_proto == swab16(ETH_P_IP)) {
5113 command &= ~MVPP2_TXD_IP_CSUM_DISABLE; /* enable IPv4 csum */
5114 command &= ~MVPP2_TXD_L3_IP6; /* enable IPv4 */
5115 } else {
5116 command |= MVPP2_TXD_L3_IP6; /* enable IPv6 */
5117 }
5118
5119 if (l4_proto == IPPROTO_TCP) {
5120 command &= ~MVPP2_TXD_L4_UDP; /* enable TCP */
5121 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5122 } else if (l4_proto == IPPROTO_UDP) {
5123 command |= MVPP2_TXD_L4_UDP; /* enable UDP */
5124 command &= ~MVPP2_TXD_L4_CSUM_FRAG; /* generate L4 csum */
5125 } else {
5126 command |= MVPP2_TXD_L4_CSUM_NOT;
5127 }
5128
5129 return command;
5130}
5131
5132/* Get number of sent descriptors and decrement counter.
5133 * The number of sent descriptors is returned.
5134 * Per-CPU access
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005135 *
5136 * Called only from mvpp2_txq_done(), called from mvpp2_tx()
5137 * (migration disabled) and from the TX completion tasklet (migration
5138 * disabled) so using smp_processor_id() is OK.
Marcin Wojtas3f518502014-07-10 16:52:13 -03005139 */
5140static inline int mvpp2_txq_sent_desc_proc(struct mvpp2_port *port,
5141 struct mvpp2_tx_queue *txq)
5142{
5143 u32 val;
5144
5145 /* Reading status reg resets transmitted descriptor counter */
Thomas Petazzonia7868412017-03-07 16:53:13 +01005146 val = mvpp2_percpu_read(port->priv, smp_processor_id(),
5147 MVPP2_TXQ_SENT_REG(txq->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005148
5149 return (val & MVPP2_TRANSMITTED_COUNT_MASK) >>
5150 MVPP2_TRANSMITTED_COUNT_OFFSET;
5151}
5152
Thomas Petazzonie0af22d2017-06-22 14:23:18 +02005153/* Called through on_each_cpu(), so runs on all CPUs, with migration
5154 * disabled, therefore using smp_processor_id() is OK.
5155 */
Marcin Wojtas3f518502014-07-10 16:52:13 -03005156static void mvpp2_txq_sent_counter_clear(void *arg)
5157{
5158 struct mvpp2_port *port = arg;
5159 int queue;
5160
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005161 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005162 int id = port->txqs[queue]->id;
5163
Thomas Petazzonia7868412017-03-07 16:53:13 +01005164 mvpp2_percpu_read(port->priv, smp_processor_id(),
5165 MVPP2_TXQ_SENT_REG(id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005166 }
5167}
5168
5169/* Set max sizes for Tx queues */
5170static void mvpp2_txp_max_tx_size_set(struct mvpp2_port *port)
5171{
5172 u32 val, size, mtu;
5173 int txq, tx_port_num;
5174
5175 mtu = port->pkt_size * 8;
5176 if (mtu > MVPP2_TXP_MTU_MAX)
5177 mtu = MVPP2_TXP_MTU_MAX;
5178
5179 /* WA for wrong Token bucket update: Set MTU value = 3*real MTU value */
5180 mtu = 3 * mtu;
5181
5182 /* Indirect access to registers */
5183 tx_port_num = mvpp2_egress_port(port);
5184 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5185
5186 /* Set MTU */
5187 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_MTU_REG);
5188 val &= ~MVPP2_TXP_MTU_MAX;
5189 val |= mtu;
5190 mvpp2_write(port->priv, MVPP2_TXP_SCHED_MTU_REG, val);
5191
5192 /* TXP token size and all TXQs token size must be larger that MTU */
5193 val = mvpp2_read(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG);
5194 size = val & MVPP2_TXP_TOKEN_SIZE_MAX;
5195 if (size < mtu) {
5196 size = mtu;
5197 val &= ~MVPP2_TXP_TOKEN_SIZE_MAX;
5198 val |= size;
5199 mvpp2_write(port->priv, MVPP2_TXP_SCHED_TOKEN_SIZE_REG, val);
5200 }
5201
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005202 for (txq = 0; txq < port->ntxqs; txq++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005203 val = mvpp2_read(port->priv,
5204 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq));
5205 size = val & MVPP2_TXQ_TOKEN_SIZE_MAX;
5206
5207 if (size < mtu) {
5208 size = mtu;
5209 val &= ~MVPP2_TXQ_TOKEN_SIZE_MAX;
5210 val |= size;
5211 mvpp2_write(port->priv,
5212 MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq),
5213 val);
5214 }
5215 }
5216}
5217
5218/* Set the number of packets that will be received before Rx interrupt
5219 * will be generated by HW.
5220 */
5221static void mvpp2_rx_pkts_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005222 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005223{
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005224 int cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005225
Thomas Petazzonif8b0d5f2017-02-21 11:28:03 +01005226 if (rxq->pkts_coal > MVPP2_OCCUPIED_THRESH_MASK)
5227 rxq->pkts_coal = MVPP2_OCCUPIED_THRESH_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005228
Thomas Petazzonia7868412017-03-07 16:53:13 +01005229 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5230 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_THRESH_REG,
5231 rxq->pkts_coal);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005232
5233 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005234}
5235
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005236/* For some reason in the LSP this is done on each CPU. Why ? */
5237static void mvpp2_tx_pkts_coal_set(struct mvpp2_port *port,
5238 struct mvpp2_tx_queue *txq)
5239{
5240 int cpu = get_cpu();
5241 u32 val;
5242
5243 if (txq->done_pkts_coal > MVPP2_TXQ_THRESH_MASK)
5244 txq->done_pkts_coal = MVPP2_TXQ_THRESH_MASK;
5245
5246 val = (txq->done_pkts_coal << MVPP2_TXQ_THRESH_OFFSET);
5247 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5248 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_THRESH_REG, val);
5249
5250 put_cpu();
5251}
5252
Thomas Petazzoniab426762017-02-21 11:28:04 +01005253static u32 mvpp2_usec_to_cycles(u32 usec, unsigned long clk_hz)
5254{
5255 u64 tmp = (u64)clk_hz * usec;
5256
5257 do_div(tmp, USEC_PER_SEC);
5258
5259 return tmp > U32_MAX ? U32_MAX : tmp;
5260}
5261
5262static u32 mvpp2_cycles_to_usec(u32 cycles, unsigned long clk_hz)
5263{
5264 u64 tmp = (u64)cycles * USEC_PER_SEC;
5265
5266 do_div(tmp, clk_hz);
5267
5268 return tmp > U32_MAX ? U32_MAX : tmp;
5269}
5270
Marcin Wojtas3f518502014-07-10 16:52:13 -03005271/* Set the time delay in usec before Rx interrupt */
5272static void mvpp2_rx_time_coal_set(struct mvpp2_port *port,
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005273 struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005274{
Thomas Petazzoniab426762017-02-21 11:28:04 +01005275 unsigned long freq = port->priv->tclk;
5276 u32 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005277
Thomas Petazzoniab426762017-02-21 11:28:04 +01005278 if (val > MVPP2_MAX_ISR_RX_THRESHOLD) {
5279 rxq->time_coal =
5280 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_RX_THRESHOLD, freq);
5281
5282 /* re-evaluate to get actual register value */
5283 val = mvpp2_usec_to_cycles(rxq->time_coal, freq);
5284 }
5285
Marcin Wojtas3f518502014-07-10 16:52:13 -03005286 mvpp2_write(port->priv, MVPP2_ISR_RX_THRESHOLD_REG(rxq->id), val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005287}
5288
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005289static void mvpp2_tx_time_coal_set(struct mvpp2_port *port)
5290{
5291 unsigned long freq = port->priv->tclk;
5292 u32 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5293
5294 if (val > MVPP2_MAX_ISR_TX_THRESHOLD) {
5295 port->tx_time_coal =
5296 mvpp2_cycles_to_usec(MVPP2_MAX_ISR_TX_THRESHOLD, freq);
5297
5298 /* re-evaluate to get actual register value */
5299 val = mvpp2_usec_to_cycles(port->tx_time_coal, freq);
5300 }
5301
5302 mvpp2_write(port->priv, MVPP2_ISR_TX_THRESHOLD_REG(port->id), val);
5303}
5304
Marcin Wojtas3f518502014-07-10 16:52:13 -03005305/* Free Tx queue skbuffs */
5306static void mvpp2_txq_bufs_free(struct mvpp2_port *port,
5307 struct mvpp2_tx_queue *txq,
5308 struct mvpp2_txq_pcpu *txq_pcpu, int num)
5309{
5310 int i;
5311
5312 for (i = 0; i < num; i++) {
Thomas Petazzoni83544912016-12-21 11:28:49 +01005313 struct mvpp2_txq_pcpu_buf *tx_buf =
5314 txq_pcpu->buffs + txq_pcpu->txq_get_index;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005315
Thomas Petazzoni20396132017-03-07 16:53:00 +01005316 dma_unmap_single(port->dev->dev.parent, tx_buf->dma,
Thomas Petazzoni83544912016-12-21 11:28:49 +01005317 tx_buf->size, DMA_TO_DEVICE);
Thomas Petazzoni36fb7432017-02-21 11:28:05 +01005318 if (tx_buf->skb)
5319 dev_kfree_skb_any(tx_buf->skb);
5320
5321 mvpp2_txq_inc_get(txq_pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005322 }
5323}
5324
5325static inline struct mvpp2_rx_queue *mvpp2_get_rx_queue(struct mvpp2_port *port,
5326 u32 cause)
5327{
5328 int queue = fls(cause) - 1;
5329
5330 return port->rxqs[queue];
5331}
5332
5333static inline struct mvpp2_tx_queue *mvpp2_get_tx_queue(struct mvpp2_port *port,
5334 u32 cause)
5335{
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005336 int queue = fls(cause) - 1;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005337
5338 return port->txqs[queue];
5339}
5340
5341/* Handle end of transmission */
5342static void mvpp2_txq_done(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
5343 struct mvpp2_txq_pcpu *txq_pcpu)
5344{
5345 struct netdev_queue *nq = netdev_get_tx_queue(port->dev, txq->log_id);
5346 int tx_done;
5347
5348 if (txq_pcpu->cpu != smp_processor_id())
5349 netdev_err(port->dev, "wrong cpu on the end of Tx processing\n");
5350
5351 tx_done = mvpp2_txq_sent_desc_proc(port, txq);
5352 if (!tx_done)
5353 return;
5354 mvpp2_txq_bufs_free(port, txq, txq_pcpu, tx_done);
5355
5356 txq_pcpu->count -= tx_done;
5357
5358 if (netif_tx_queue_stopped(nq))
5359 if (txq_pcpu->size - txq_pcpu->count >= MAX_SKB_FRAGS + 1)
5360 netif_tx_wake_queue(nq);
5361}
5362
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005363static unsigned int mvpp2_tx_done(struct mvpp2_port *port, u32 cause,
5364 int cpu)
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005365{
5366 struct mvpp2_tx_queue *txq;
5367 struct mvpp2_txq_pcpu *txq_pcpu;
5368 unsigned int tx_todo = 0;
5369
5370 while (cause) {
5371 txq = mvpp2_get_tx_queue(port, cause);
5372 if (!txq)
5373 break;
5374
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005375 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005376
5377 if (txq_pcpu->count) {
5378 mvpp2_txq_done(port, txq, txq_pcpu);
5379 tx_todo += txq_pcpu->count;
5380 }
5381
5382 cause &= ~(1 << txq->log_id);
5383 }
5384 return tx_todo;
5385}
5386
Marcin Wojtas3f518502014-07-10 16:52:13 -03005387/* Rx/Tx queue initialization/cleanup methods */
5388
5389/* Allocate and initialize descriptors for aggr TXQ */
5390static int mvpp2_aggr_txq_init(struct platform_device *pdev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005391 struct mvpp2_tx_queue *aggr_txq, int cpu,
Marcin Wojtas3f518502014-07-10 16:52:13 -03005392 struct mvpp2 *priv)
5393{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005394 u32 txq_dma;
5395
Marcin Wojtas3f518502014-07-10 16:52:13 -03005396 /* Allocate memory for TX descriptors */
5397 aggr_txq->descs = dma_alloc_coherent(&pdev->dev,
Antoine Ténart85affd72017-08-23 09:46:55 +02005398 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005399 &aggr_txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005400 if (!aggr_txq->descs)
5401 return -ENOMEM;
5402
Marcin Wojtas3f518502014-07-10 16:52:13 -03005403 aggr_txq->last_desc = aggr_txq->size - 1;
5404
5405 /* Aggr TXQ no reset WA */
5406 aggr_txq->next_desc_to_proc = mvpp2_read(priv,
5407 MVPP2_AGGR_TXQ_INDEX_REG(cpu));
5408
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005409 /* Set Tx descriptors queue starting address indirect
5410 * access
5411 */
5412 if (priv->hw_version == MVPP21)
5413 txq_dma = aggr_txq->descs_dma;
5414 else
5415 txq_dma = aggr_txq->descs_dma >>
5416 MVPP22_AGGR_TXQ_DESC_ADDR_OFFS;
5417
5418 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_ADDR_REG(cpu), txq_dma);
Antoine Ténart85affd72017-08-23 09:46:55 +02005419 mvpp2_write(priv, MVPP2_AGGR_TXQ_DESC_SIZE_REG(cpu),
5420 MVPP2_AGGR_TXQ_SIZE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005421
5422 return 0;
5423}
5424
5425/* Create a specified Rx queue */
5426static int mvpp2_rxq_init(struct mvpp2_port *port,
5427 struct mvpp2_rx_queue *rxq)
5428
5429{
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005430 u32 rxq_dma;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005431 int cpu;
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005432
Marcin Wojtas3f518502014-07-10 16:52:13 -03005433 rxq->size = port->rx_ring_size;
5434
5435 /* Allocate memory for RX descriptors */
5436 rxq->descs = dma_alloc_coherent(port->dev->dev.parent,
5437 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005438 &rxq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005439 if (!rxq->descs)
5440 return -ENOMEM;
5441
Marcin Wojtas3f518502014-07-10 16:52:13 -03005442 rxq->last_desc = rxq->size - 1;
5443
5444 /* Zero occupied and non-occupied counters - direct access */
5445 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
5446
5447 /* Set Rx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005448 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005449 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
Thomas Petazzonib02f31f2017-03-07 16:53:12 +01005450 if (port->priv->hw_version == MVPP21)
5451 rxq_dma = rxq->descs_dma;
5452 else
5453 rxq_dma = rxq->descs_dma >> MVPP22_DESC_ADDR_OFFS;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005454 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, rxq_dma);
5455 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, rxq->size);
5456 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_INDEX_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005457 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005458
5459 /* Set Offset */
5460 mvpp2_rxq_offset_set(port, rxq->id, NET_SKB_PAD);
5461
5462 /* Set coalescing pkts and time */
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01005463 mvpp2_rx_pkts_coal_set(port, rxq);
5464 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005465
5466 /* Add number of descriptors ready for receiving packets */
5467 mvpp2_rxq_status_update(port, rxq->id, 0, rxq->size);
5468
5469 return 0;
5470}
5471
5472/* Push packets received by the RXQ to BM pool */
5473static void mvpp2_rxq_drop_pkts(struct mvpp2_port *port,
5474 struct mvpp2_rx_queue *rxq)
5475{
5476 int rx_received, i;
5477
5478 rx_received = mvpp2_rxq_received(port, rxq->id);
5479 if (!rx_received)
5480 return;
5481
5482 for (i = 0; i < rx_received; i++) {
5483 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005484 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
5485 int pool;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005486
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02005487 pool = (status & MVPP2_RXD_BM_POOL_ID_MASK) >>
5488 MVPP2_RXD_BM_POOL_ID_OFFS;
5489
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02005490 mvpp2_bm_pool_put(port, pool,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01005491 mvpp2_rxdesc_dma_addr_get(port, rx_desc),
5492 mvpp2_rxdesc_cookie_get(port, rx_desc));
Marcin Wojtas3f518502014-07-10 16:52:13 -03005493 }
5494 mvpp2_rxq_status_update(port, rxq->id, rx_received, rx_received);
5495}
5496
5497/* Cleanup Rx queue */
5498static void mvpp2_rxq_deinit(struct mvpp2_port *port,
5499 struct mvpp2_rx_queue *rxq)
5500{
Thomas Petazzonia7868412017-03-07 16:53:13 +01005501 int cpu;
5502
Marcin Wojtas3f518502014-07-10 16:52:13 -03005503 mvpp2_rxq_drop_pkts(port, rxq);
5504
5505 if (rxq->descs)
5506 dma_free_coherent(port->dev->dev.parent,
5507 rxq->size * MVPP2_DESC_ALIGNED_SIZE,
5508 rxq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005509 rxq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005510
5511 rxq->descs = NULL;
5512 rxq->last_desc = 0;
5513 rxq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005514 rxq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005515
5516 /* Clear Rx descriptors queue starting address and size;
5517 * free descriptor number
5518 */
5519 mvpp2_write(port->priv, MVPP2_RXQ_STATUS_REG(rxq->id), 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005520 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005521 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_NUM_REG, rxq->id);
5522 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_ADDR_REG, 0);
5523 mvpp2_percpu_write(port->priv, cpu, MVPP2_RXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005524 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005525}
5526
5527/* Create and initialize a Tx queue */
5528static int mvpp2_txq_init(struct mvpp2_port *port,
5529 struct mvpp2_tx_queue *txq)
5530{
5531 u32 val;
5532 int cpu, desc, desc_per_txq, tx_port_num;
5533 struct mvpp2_txq_pcpu *txq_pcpu;
5534
5535 txq->size = port->tx_ring_size;
5536
5537 /* Allocate memory for Tx descriptors */
5538 txq->descs = dma_alloc_coherent(port->dev->dev.parent,
5539 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005540 &txq->descs_dma, GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005541 if (!txq->descs)
5542 return -ENOMEM;
5543
Marcin Wojtas3f518502014-07-10 16:52:13 -03005544 txq->last_desc = txq->size - 1;
5545
5546 /* Set Tx descriptors queue starting address - indirect access */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005547 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005548 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5549 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG,
5550 txq->descs_dma);
5551 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG,
5552 txq->size & MVPP2_TXQ_DESC_SIZE_MASK);
5553 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_INDEX_REG, 0);
5554 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_RSVD_CLR_REG,
5555 txq->id << MVPP2_TXQ_RSVD_CLR_OFFSET);
5556 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PENDING_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005557 val &= ~MVPP2_TXQ_PENDING_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005558 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PENDING_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005559
5560 /* Calculate base address in prefetch buffer. We reserve 16 descriptors
5561 * for each existing TXQ.
5562 * TCONTS for PON port must be continuous from 0 to MVPP2_MAX_TCONT
5563 * GBE ports assumed to be continious from 0 to MVPP2_MAX_PORTS
5564 */
5565 desc_per_txq = 16;
5566 desc = (port->id * MVPP2_MAX_TXQ * desc_per_txq) +
5567 (txq->log_id * desc_per_txq);
5568
Thomas Petazzonia7868412017-03-07 16:53:13 +01005569 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG,
5570 MVPP2_PREF_BUF_PTR(desc) | MVPP2_PREF_BUF_SIZE_16 |
5571 MVPP2_PREF_BUF_THRESH(desc_per_txq / 2));
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005572 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005573
5574 /* WRR / EJP configuration - indirect access */
5575 tx_port_num = mvpp2_egress_port(port);
5576 mvpp2_write(port->priv, MVPP2_TXP_SCHED_PORT_INDEX_REG, tx_port_num);
5577
5578 val = mvpp2_read(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id));
5579 val &= ~MVPP2_TXQ_REFILL_PERIOD_ALL_MASK;
5580 val |= MVPP2_TXQ_REFILL_PERIOD_MASK(1);
5581 val |= MVPP2_TXQ_REFILL_TOKENS_ALL_MASK;
5582 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_REFILL_REG(txq->log_id), val);
5583
5584 val = MVPP2_TXQ_TOKEN_SIZE_MAX;
5585 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_SIZE_REG(txq->log_id),
5586 val);
5587
5588 for_each_present_cpu(cpu) {
5589 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5590 txq_pcpu->size = txq->size;
Markus Elfring02c91ec2017-04-17 08:09:07 +02005591 txq_pcpu->buffs = kmalloc_array(txq_pcpu->size,
5592 sizeof(*txq_pcpu->buffs),
5593 GFP_KERNEL);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005594 if (!txq_pcpu->buffs)
Markus Elfring20b1e162017-04-17 12:58:33 +02005595 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005596
5597 txq_pcpu->count = 0;
5598 txq_pcpu->reserved_num = 0;
5599 txq_pcpu->txq_put_index = 0;
5600 txq_pcpu->txq_get_index = 0;
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005601
5602 txq_pcpu->tso_headers =
5603 dma_alloc_coherent(port->dev->dev.parent,
5604 MVPP2_AGGR_TXQ_SIZE * TSO_HEADER_SIZE,
5605 &txq_pcpu->tso_headers_dma,
5606 GFP_KERNEL);
5607 if (!txq_pcpu->tso_headers)
5608 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005609 }
5610
5611 return 0;
Markus Elfring20b1e162017-04-17 12:58:33 +02005612cleanup:
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005613 for_each_present_cpu(cpu) {
5614 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005615 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005616
5617 dma_free_coherent(port->dev->dev.parent,
5618 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
5619 txq_pcpu->tso_headers,
5620 txq_pcpu->tso_headers_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005621 }
5622
5623 dma_free_coherent(port->dev->dev.parent,
5624 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005625 txq->descs, txq->descs_dma);
Marcin Wojtas71ce3912015-08-06 19:00:29 +02005626
5627 return -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005628}
5629
5630/* Free allocated TXQ resources */
5631static void mvpp2_txq_deinit(struct mvpp2_port *port,
5632 struct mvpp2_tx_queue *txq)
5633{
5634 struct mvpp2_txq_pcpu *txq_pcpu;
5635 int cpu;
5636
5637 for_each_present_cpu(cpu) {
5638 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
Thomas Petazzoni83544912016-12-21 11:28:49 +01005639 kfree(txq_pcpu->buffs);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02005640
5641 dma_free_coherent(port->dev->dev.parent,
5642 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
5643 txq_pcpu->tso_headers,
5644 txq_pcpu->tso_headers_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005645 }
5646
5647 if (txq->descs)
5648 dma_free_coherent(port->dev->dev.parent,
5649 txq->size * MVPP2_DESC_ALIGNED_SIZE,
Thomas Petazzoni20396132017-03-07 16:53:00 +01005650 txq->descs, txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005651
5652 txq->descs = NULL;
5653 txq->last_desc = 0;
5654 txq->next_desc_to_proc = 0;
Thomas Petazzoni20396132017-03-07 16:53:00 +01005655 txq->descs_dma = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005656
5657 /* Set minimum bandwidth for disabled TXQs */
5658 mvpp2_write(port->priv, MVPP2_TXQ_SCHED_TOKEN_CNTR_REG(txq->id), 0);
5659
5660 /* Set Tx descriptors queue starting address and size */
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005661 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005662 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5663 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_ADDR_REG, 0);
5664 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_DESC_SIZE_REG, 0);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005665 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005666}
5667
5668/* Cleanup Tx ports */
5669static void mvpp2_txq_clean(struct mvpp2_port *port, struct mvpp2_tx_queue *txq)
5670{
5671 struct mvpp2_txq_pcpu *txq_pcpu;
5672 int delay, pending, cpu;
5673 u32 val;
5674
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005675 cpu = get_cpu();
Thomas Petazzonia7868412017-03-07 16:53:13 +01005676 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_NUM_REG, txq->id);
5677 val = mvpp2_percpu_read(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005678 val |= MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005679 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005680
5681 /* The napi queue has been stopped so wait for all packets
5682 * to be transmitted.
5683 */
5684 delay = 0;
5685 do {
5686 if (delay >= MVPP2_TX_PENDING_TIMEOUT_MSEC) {
5687 netdev_warn(port->dev,
5688 "port %d: cleaning queue %d timed out\n",
5689 port->id, txq->log_id);
5690 break;
5691 }
5692 mdelay(1);
5693 delay++;
5694
Thomas Petazzonia7868412017-03-07 16:53:13 +01005695 pending = mvpp2_percpu_read(port->priv, cpu,
5696 MVPP2_TXQ_PENDING_REG);
5697 pending &= MVPP2_TXQ_PENDING_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005698 } while (pending);
5699
5700 val &= ~MVPP2_TXQ_DRAIN_EN_MASK;
Thomas Petazzonia7868412017-03-07 16:53:13 +01005701 mvpp2_percpu_write(port->priv, cpu, MVPP2_TXQ_PREF_BUF_REG, val);
Thomas Petazzonia704bb52017-06-10 23:18:22 +02005702 put_cpu();
Marcin Wojtas3f518502014-07-10 16:52:13 -03005703
5704 for_each_present_cpu(cpu) {
5705 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
5706
5707 /* Release all packets */
5708 mvpp2_txq_bufs_free(port, txq, txq_pcpu, txq_pcpu->count);
5709
5710 /* Reset queue */
5711 txq_pcpu->count = 0;
5712 txq_pcpu->txq_put_index = 0;
5713 txq_pcpu->txq_get_index = 0;
5714 }
5715}
5716
5717/* Cleanup all Tx queues */
5718static void mvpp2_cleanup_txqs(struct mvpp2_port *port)
5719{
5720 struct mvpp2_tx_queue *txq;
5721 int queue;
5722 u32 val;
5723
5724 val = mvpp2_read(port->priv, MVPP2_TX_PORT_FLUSH_REG);
5725
5726 /* Reset Tx ports and delete Tx queues */
5727 val |= MVPP2_TX_PORT_FLUSH_MASK(port->id);
5728 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5729
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005730 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005731 txq = port->txqs[queue];
5732 mvpp2_txq_clean(port, txq);
5733 mvpp2_txq_deinit(port, txq);
5734 }
5735
5736 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5737
5738 val &= ~MVPP2_TX_PORT_FLUSH_MASK(port->id);
5739 mvpp2_write(port->priv, MVPP2_TX_PORT_FLUSH_REG, val);
5740}
5741
5742/* Cleanup all Rx queues */
5743static void mvpp2_cleanup_rxqs(struct mvpp2_port *port)
5744{
5745 int queue;
5746
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005747 for (queue = 0; queue < port->nrxqs; queue++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03005748 mvpp2_rxq_deinit(port, port->rxqs[queue]);
5749}
5750
5751/* Init all Rx queues for port */
5752static int mvpp2_setup_rxqs(struct mvpp2_port *port)
5753{
5754 int queue, err;
5755
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005756 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005757 err = mvpp2_rxq_init(port, port->rxqs[queue]);
5758 if (err)
5759 goto err_cleanup;
5760 }
5761 return 0;
5762
5763err_cleanup:
5764 mvpp2_cleanup_rxqs(port);
5765 return err;
5766}
5767
5768/* Init all tx queues for port */
5769static int mvpp2_setup_txqs(struct mvpp2_port *port)
5770{
5771 struct mvpp2_tx_queue *txq;
5772 int queue, err;
5773
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005774 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005775 txq = port->txqs[queue];
5776 err = mvpp2_txq_init(port, txq);
5777 if (err)
5778 goto err_cleanup;
5779 }
5780
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005781 if (port->has_tx_irqs) {
5782 mvpp2_tx_time_coal_set(port);
5783 for (queue = 0; queue < port->ntxqs; queue++) {
5784 txq = port->txqs[queue];
5785 mvpp2_tx_pkts_coal_set(port, txq);
5786 }
5787 }
5788
Marcin Wojtas3f518502014-07-10 16:52:13 -03005789 on_each_cpu(mvpp2_txq_sent_counter_clear, port, 1);
5790 return 0;
5791
5792err_cleanup:
5793 mvpp2_cleanup_txqs(port);
5794 return err;
5795}
5796
5797/* The callback for per-port interrupt */
5798static irqreturn_t mvpp2_isr(int irq, void *dev_id)
5799{
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005800 struct mvpp2_queue_vector *qv = dev_id;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005801
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005802 mvpp2_qvec_interrupt_disable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005803
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02005804 napi_schedule(&qv->napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005805
5806 return IRQ_HANDLED;
5807}
5808
Antoine Tenartfd3651b2017-09-01 11:04:54 +02005809/* Per-port interrupt for link status changes */
5810static irqreturn_t mvpp2_link_status_isr(int irq, void *dev_id)
5811{
5812 struct mvpp2_port *port = (struct mvpp2_port *)dev_id;
5813 struct net_device *dev = port->dev;
5814 bool event = false, link = false;
5815 u32 val;
5816
5817 mvpp22_gop_mask_irq(port);
5818
5819 if (port->gop_id == 0 &&
5820 port->phy_interface == PHY_INTERFACE_MODE_10GKR) {
5821 val = readl(port->base + MVPP22_XLG_INT_STAT);
5822 if (val & MVPP22_XLG_INT_STAT_LINK) {
5823 event = true;
5824 val = readl(port->base + MVPP22_XLG_STATUS);
5825 if (val & MVPP22_XLG_STATUS_LINK_UP)
5826 link = true;
5827 }
5828 } else if (phy_interface_mode_is_rgmii(port->phy_interface) ||
5829 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5830 val = readl(port->base + MVPP22_GMAC_INT_STAT);
5831 if (val & MVPP22_GMAC_INT_STAT_LINK) {
5832 event = true;
5833 val = readl(port->base + MVPP2_GMAC_STATUS0);
5834 if (val & MVPP2_GMAC_STATUS0_LINK_UP)
5835 link = true;
5836 }
5837 }
5838
5839 if (!netif_running(dev) || !event)
5840 goto handled;
5841
5842 if (link) {
5843 mvpp2_interrupts_enable(port);
5844
5845 mvpp2_egress_enable(port);
5846 mvpp2_ingress_enable(port);
5847 netif_carrier_on(dev);
5848 netif_tx_wake_all_queues(dev);
5849 } else {
5850 netif_tx_stop_all_queues(dev);
5851 netif_carrier_off(dev);
5852 mvpp2_ingress_disable(port);
5853 mvpp2_egress_disable(port);
5854
5855 mvpp2_interrupts_disable(port);
5856 }
5857
5858handled:
5859 mvpp22_gop_unmask_irq(port);
5860 return IRQ_HANDLED;
5861}
5862
Antoine Tenart65a2c092017-08-30 10:29:18 +02005863static void mvpp2_gmac_set_autoneg(struct mvpp2_port *port,
5864 struct phy_device *phydev)
5865{
5866 u32 val;
5867
5868 if (port->phy_interface != PHY_INTERFACE_MODE_RGMII &&
5869 port->phy_interface != PHY_INTERFACE_MODE_RGMII_ID &&
5870 port->phy_interface != PHY_INTERFACE_MODE_RGMII_RXID &&
5871 port->phy_interface != PHY_INTERFACE_MODE_RGMII_TXID &&
5872 port->phy_interface != PHY_INTERFACE_MODE_SGMII)
5873 return;
5874
5875 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5876 val &= ~(MVPP2_GMAC_CONFIG_MII_SPEED |
5877 MVPP2_GMAC_CONFIG_GMII_SPEED |
5878 MVPP2_GMAC_CONFIG_FULL_DUPLEX |
5879 MVPP2_GMAC_AN_SPEED_EN |
5880 MVPP2_GMAC_AN_DUPLEX_EN);
5881
5882 if (phydev->duplex)
5883 val |= MVPP2_GMAC_CONFIG_FULL_DUPLEX;
5884
5885 if (phydev->speed == SPEED_1000)
5886 val |= MVPP2_GMAC_CONFIG_GMII_SPEED;
5887 else if (phydev->speed == SPEED_100)
5888 val |= MVPP2_GMAC_CONFIG_MII_SPEED;
5889
5890 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
Antoine Tenart65a2c092017-08-30 10:29:18 +02005891}
5892
Marcin Wojtas3f518502014-07-10 16:52:13 -03005893/* Adjust link */
5894static void mvpp2_link_event(struct net_device *dev)
5895{
5896 struct mvpp2_port *port = netdev_priv(dev);
Philippe Reynes8e072692016-06-28 00:08:11 +02005897 struct phy_device *phydev = dev->phydev;
Antoine Tenart89273bc2017-08-30 10:29:19 +02005898 bool link_reconfigured = false;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005899 u32 val;
5900
5901 if (phydev->link) {
Antoine Tenart89273bc2017-08-30 10:29:19 +02005902 if (port->phy_interface != phydev->interface && port->comphy) {
5903 /* disable current port for reconfiguration */
5904 mvpp2_interrupts_disable(port);
5905 netif_carrier_off(port->dev);
5906 mvpp2_port_disable(port);
5907 phy_power_off(port->comphy);
5908
5909 /* comphy reconfiguration */
5910 port->phy_interface = phydev->interface;
5911 mvpp22_comphy_init(port);
5912
5913 /* gop/mac reconfiguration */
5914 mvpp22_gop_init(port);
5915 mvpp2_port_mii_set(port);
5916
5917 link_reconfigured = true;
5918 }
5919
Marcin Wojtas3f518502014-07-10 16:52:13 -03005920 if ((port->speed != phydev->speed) ||
5921 (port->duplex != phydev->duplex)) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005922 mvpp2_gmac_set_autoneg(port, phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005923
5924 port->duplex = phydev->duplex;
5925 port->speed = phydev->speed;
5926 }
5927 }
5928
Antoine Tenart89273bc2017-08-30 10:29:19 +02005929 if (phydev->link != port->link || link_reconfigured) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03005930 port->link = phydev->link;
Marcin Wojtas3f518502014-07-10 16:52:13 -03005931
Marcin Wojtas3f518502014-07-10 16:52:13 -03005932 if (phydev->link) {
Antoine Tenart65a2c092017-08-30 10:29:18 +02005933 if (port->phy_interface == PHY_INTERFACE_MODE_RGMII ||
5934 port->phy_interface == PHY_INTERFACE_MODE_RGMII_ID ||
5935 port->phy_interface == PHY_INTERFACE_MODE_RGMII_RXID ||
5936 port->phy_interface == PHY_INTERFACE_MODE_RGMII_TXID ||
5937 port->phy_interface == PHY_INTERFACE_MODE_SGMII) {
5938 val = readl(port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5939 val |= (MVPP2_GMAC_FORCE_LINK_PASS |
5940 MVPP2_GMAC_FORCE_LINK_DOWN);
5941 writel(val, port->base + MVPP2_GMAC_AUTONEG_CONFIG);
5942 }
Antoine Tenartf55744a2017-08-30 10:29:17 +02005943
5944 mvpp2_interrupts_enable(port);
5945 mvpp2_port_enable(port);
5946
Marcin Wojtas3f518502014-07-10 16:52:13 -03005947 mvpp2_egress_enable(port);
5948 mvpp2_ingress_enable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02005949 netif_carrier_on(dev);
5950 netif_tx_wake_all_queues(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005951 } else {
Antoine Tenart968b2112017-08-30 10:29:16 +02005952 port->duplex = -1;
5953 port->speed = 0;
5954
Antoine Tenartf55744a2017-08-30 10:29:17 +02005955 netif_tx_stop_all_queues(dev);
5956 netif_carrier_off(dev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005957 mvpp2_ingress_disable(port);
5958 mvpp2_egress_disable(port);
Antoine Tenartf55744a2017-08-30 10:29:17 +02005959
5960 mvpp2_port_disable(port);
5961 mvpp2_interrupts_disable(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03005962 }
Antoine Tenart968b2112017-08-30 10:29:16 +02005963
Marcin Wojtas3f518502014-07-10 16:52:13 -03005964 phy_print_status(phydev);
5965 }
5966}
5967
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005968static void mvpp2_timer_set(struct mvpp2_port_pcpu *port_pcpu)
5969{
5970 ktime_t interval;
5971
5972 if (!port_pcpu->timer_scheduled) {
5973 port_pcpu->timer_scheduled = true;
Thomas Gleixner8b0e1952016-12-25 12:30:41 +01005974 interval = MVPP2_TXDONE_HRTIMER_PERIOD_NS;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005975 hrtimer_start(&port_pcpu->tx_done_timer, interval,
5976 HRTIMER_MODE_REL_PINNED);
5977 }
5978}
5979
5980static void mvpp2_tx_proc_cb(unsigned long data)
5981{
5982 struct net_device *dev = (struct net_device *)data;
5983 struct mvpp2_port *port = netdev_priv(dev);
5984 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
5985 unsigned int tx_todo, cause;
5986
5987 if (!netif_running(dev))
5988 return;
5989 port_pcpu->timer_scheduled = false;
5990
5991 /* Process all the Tx queues */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02005992 cause = (1 << port->ntxqs) - 1;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02005993 tx_todo = mvpp2_tx_done(port, cause, smp_processor_id());
Marcin Wojtasedc660f2015-08-06 19:00:30 +02005994
5995 /* Set the timer in case not all the packets were processed */
5996 if (tx_todo)
5997 mvpp2_timer_set(port_pcpu);
5998}
5999
6000static enum hrtimer_restart mvpp2_hr_timer_cb(struct hrtimer *timer)
6001{
6002 struct mvpp2_port_pcpu *port_pcpu = container_of(timer,
6003 struct mvpp2_port_pcpu,
6004 tx_done_timer);
6005
6006 tasklet_schedule(&port_pcpu->tx_done_tasklet);
6007
6008 return HRTIMER_NORESTART;
6009}
6010
Marcin Wojtas3f518502014-07-10 16:52:13 -03006011/* Main RX/TX processing routines */
6012
6013/* Display more error info */
6014static void mvpp2_rx_error(struct mvpp2_port *port,
6015 struct mvpp2_rx_desc *rx_desc)
6016{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006017 u32 status = mvpp2_rxdesc_status_get(port, rx_desc);
6018 size_t sz = mvpp2_rxdesc_size_get(port, rx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006019
6020 switch (status & MVPP2_RXD_ERR_CODE_MASK) {
6021 case MVPP2_RXD_ERR_CRC:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006022 netdev_err(port->dev, "bad rx status %08x (crc error), size=%zu\n",
6023 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006024 break;
6025 case MVPP2_RXD_ERR_OVERRUN:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006026 netdev_err(port->dev, "bad rx status %08x (overrun error), size=%zu\n",
6027 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006028 break;
6029 case MVPP2_RXD_ERR_RESOURCE:
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006030 netdev_err(port->dev, "bad rx status %08x (resource error), size=%zu\n",
6031 status, sz);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006032 break;
6033 }
6034}
6035
6036/* Handle RX checksum offload */
6037static void mvpp2_rx_csum(struct mvpp2_port *port, u32 status,
6038 struct sk_buff *skb)
6039{
6040 if (((status & MVPP2_RXD_L3_IP4) &&
6041 !(status & MVPP2_RXD_IP4_HEADER_ERR)) ||
6042 (status & MVPP2_RXD_L3_IP6))
6043 if (((status & MVPP2_RXD_L4_UDP) ||
6044 (status & MVPP2_RXD_L4_TCP)) &&
6045 (status & MVPP2_RXD_L4_CSUM_OK)) {
6046 skb->csum = 0;
6047 skb->ip_summed = CHECKSUM_UNNECESSARY;
6048 return;
6049 }
6050
6051 skb->ip_summed = CHECKSUM_NONE;
6052}
6053
6054/* Reuse skb if possible, or allocate a new skb and add it to BM pool */
6055static int mvpp2_rx_refill(struct mvpp2_port *port,
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006056 struct mvpp2_bm_pool *bm_pool, int pool)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006057{
Thomas Petazzoni20396132017-03-07 16:53:00 +01006058 dma_addr_t dma_addr;
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006059 phys_addr_t phys_addr;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006060 void *buf;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006061
Marcin Wojtas3f518502014-07-10 16:52:13 -03006062 /* No recycle or too many buffers are in use, so allocate a new skb */
Thomas Petazzoni4e4a1052017-03-07 16:53:04 +01006063 buf = mvpp2_buf_alloc(port, bm_pool, &dma_addr, &phys_addr,
6064 GFP_ATOMIC);
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006065 if (!buf)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006066 return -ENOMEM;
6067
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006068 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Thomas Petazzoni7ef7e1d2017-02-21 11:28:07 +01006069
Marcin Wojtas3f518502014-07-10 16:52:13 -03006070 return 0;
6071}
6072
6073/* Handle tx checksum */
6074static u32 mvpp2_skb_tx_csum(struct mvpp2_port *port, struct sk_buff *skb)
6075{
6076 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6077 int ip_hdr_len = 0;
6078 u8 l4_proto;
6079
6080 if (skb->protocol == htons(ETH_P_IP)) {
6081 struct iphdr *ip4h = ip_hdr(skb);
6082
6083 /* Calculate IPv4 checksum and L4 checksum */
6084 ip_hdr_len = ip4h->ihl;
6085 l4_proto = ip4h->protocol;
6086 } else if (skb->protocol == htons(ETH_P_IPV6)) {
6087 struct ipv6hdr *ip6h = ipv6_hdr(skb);
6088
6089 /* Read l4_protocol from one of IPv6 extra headers */
6090 if (skb_network_header_len(skb) > 0)
6091 ip_hdr_len = (skb_network_header_len(skb) >> 2);
6092 l4_proto = ip6h->nexthdr;
6093 } else {
6094 return MVPP2_TXD_L4_CSUM_NOT;
6095 }
6096
6097 return mvpp2_txq_desc_csum(skb_network_offset(skb),
6098 skb->protocol, ip_hdr_len, l4_proto);
6099 }
6100
6101 return MVPP2_TXD_L4_CSUM_NOT | MVPP2_TXD_IP_CSUM_DISABLE;
6102}
6103
Marcin Wojtas3f518502014-07-10 16:52:13 -03006104/* Main rx processing */
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006105static int mvpp2_rx(struct mvpp2_port *port, struct napi_struct *napi,
6106 int rx_todo, struct mvpp2_rx_queue *rxq)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006107{
6108 struct net_device *dev = port->dev;
Marcin Wojtasb5015852015-12-03 15:20:51 +01006109 int rx_received;
6110 int rx_done = 0;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006111 u32 rcvd_pkts = 0;
6112 u32 rcvd_bytes = 0;
6113
6114 /* Get number of received packets and clamp the to-do */
6115 rx_received = mvpp2_rxq_received(port, rxq->id);
6116 if (rx_todo > rx_received)
6117 rx_todo = rx_received;
6118
Marcin Wojtasb5015852015-12-03 15:20:51 +01006119 while (rx_done < rx_todo) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006120 struct mvpp2_rx_desc *rx_desc = mvpp2_rxq_next_desc_get(rxq);
6121 struct mvpp2_bm_pool *bm_pool;
6122 struct sk_buff *skb;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006123 unsigned int frag_size;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006124 dma_addr_t dma_addr;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006125 phys_addr_t phys_addr;
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006126 u32 rx_status;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006127 int pool, rx_bytes, err;
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006128 void *data;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006129
Marcin Wojtasb5015852015-12-03 15:20:51 +01006130 rx_done++;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006131 rx_status = mvpp2_rxdesc_status_get(port, rx_desc);
6132 rx_bytes = mvpp2_rxdesc_size_get(port, rx_desc);
6133 rx_bytes -= MVPP2_MH_SIZE;
6134 dma_addr = mvpp2_rxdesc_dma_addr_get(port, rx_desc);
6135 phys_addr = mvpp2_rxdesc_cookie_get(port, rx_desc);
6136 data = (void *)phys_to_virt(phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006137
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006138 pool = (rx_status & MVPP2_RXD_BM_POOL_ID_MASK) >>
6139 MVPP2_RXD_BM_POOL_ID_OFFS;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006140 bm_pool = &port->priv->bm_pools[pool];
Marcin Wojtas3f518502014-07-10 16:52:13 -03006141
6142 /* In case of an error, release the requested buffer pointer
6143 * to the Buffer Manager. This request process is controlled
6144 * by the hardware, and the information about the buffer is
6145 * comprised by the RX descriptor.
6146 */
6147 if (rx_status & MVPP2_RXD_ERR_SUMMARY) {
Markus Elfring8a524882017-04-17 10:52:02 +02006148err_drop_frame:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006149 dev->stats.rx_errors++;
6150 mvpp2_rx_error(port, rx_desc);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006151 /* Return the buffer to the pool */
Thomas Petazzoni7d7627b2017-06-22 14:23:20 +02006152 mvpp2_bm_pool_put(port, pool, dma_addr, phys_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006153 continue;
6154 }
6155
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006156 if (bm_pool->frag_size > PAGE_SIZE)
6157 frag_size = 0;
6158 else
6159 frag_size = bm_pool->frag_size;
6160
6161 skb = build_skb(data, frag_size);
6162 if (!skb) {
6163 netdev_warn(port->dev, "skb build failed\n");
6164 goto err_drop_frame;
6165 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006166
Thomas Petazzoni56b8aae2017-06-10 23:18:21 +02006167 err = mvpp2_rx_refill(port, bm_pool, pool);
Marcin Wojtasb5015852015-12-03 15:20:51 +01006168 if (err) {
6169 netdev_err(port->dev, "failed to refill BM pools\n");
6170 goto err_drop_frame;
6171 }
6172
Thomas Petazzoni20396132017-03-07 16:53:00 +01006173 dma_unmap_single(dev->dev.parent, dma_addr,
Marcin Wojtas4229d502015-12-03 15:20:50 +01006174 bm_pool->buf_size, DMA_FROM_DEVICE);
6175
Marcin Wojtas3f518502014-07-10 16:52:13 -03006176 rcvd_pkts++;
6177 rcvd_bytes += rx_bytes;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006178
Thomas Petazzoni0e037282017-02-21 11:28:12 +01006179 skb_reserve(skb, MVPP2_MH_SIZE + NET_SKB_PAD);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006180 skb_put(skb, rx_bytes);
6181 skb->protocol = eth_type_trans(skb, dev);
6182 mvpp2_rx_csum(port, rx_status, skb);
6183
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006184 napi_gro_receive(napi, skb);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006185 }
6186
6187 if (rcvd_pkts) {
6188 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
6189
6190 u64_stats_update_begin(&stats->syncp);
6191 stats->rx_packets += rcvd_pkts;
6192 stats->rx_bytes += rcvd_bytes;
6193 u64_stats_update_end(&stats->syncp);
6194 }
6195
6196 /* Update Rx queue management counters */
6197 wmb();
Marcin Wojtasb5015852015-12-03 15:20:51 +01006198 mvpp2_rxq_status_update(port, rxq->id, rx_done, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006199
6200 return rx_todo;
6201}
6202
6203static inline void
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006204tx_desc_unmap_put(struct mvpp2_port *port, struct mvpp2_tx_queue *txq,
Marcin Wojtas3f518502014-07-10 16:52:13 -03006205 struct mvpp2_tx_desc *desc)
6206{
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006207 dma_addr_t buf_dma_addr =
6208 mvpp2_txdesc_dma_addr_get(port, desc);
6209 size_t buf_sz =
6210 mvpp2_txdesc_size_get(port, desc);
6211 dma_unmap_single(port->dev->dev.parent, buf_dma_addr,
6212 buf_sz, DMA_TO_DEVICE);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006213 mvpp2_txq_desc_put(txq);
6214}
6215
6216/* Handle tx fragmentation processing */
6217static int mvpp2_tx_frag_process(struct mvpp2_port *port, struct sk_buff *skb,
6218 struct mvpp2_tx_queue *aggr_txq,
6219 struct mvpp2_tx_queue *txq)
6220{
6221 struct mvpp2_txq_pcpu *txq_pcpu = this_cpu_ptr(txq->pcpu);
6222 struct mvpp2_tx_desc *tx_desc;
6223 int i;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006224 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006225
6226 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6227 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6228 void *addr = page_address(frag->page.p) + frag->page_offset;
6229
6230 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006231 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6232 mvpp2_txdesc_size_set(port, tx_desc, frag->size);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006233
Thomas Petazzoni20396132017-03-07 16:53:00 +01006234 buf_dma_addr = dma_map_single(port->dev->dev.parent, addr,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006235 frag->size,
6236 DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006237 if (dma_mapping_error(port->dev->dev.parent, buf_dma_addr)) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006238 mvpp2_txq_desc_put(txq);
Markus Elfring32bae632017-04-17 11:36:34 +02006239 goto cleanup;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006240 }
6241
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006242 mvpp2_txdesc_offset_set(port, tx_desc,
6243 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6244 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6245 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006246
6247 if (i == (skb_shinfo(skb)->nr_frags - 1)) {
6248 /* Last descriptor */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006249 mvpp2_txdesc_cmd_set(port, tx_desc,
6250 MVPP2_TXD_L_DESC);
6251 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006252 } else {
6253 /* Descriptor in the middle: Not First, Not Last */
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006254 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6255 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006256 }
6257 }
6258
6259 return 0;
Markus Elfring32bae632017-04-17 11:36:34 +02006260cleanup:
Marcin Wojtas3f518502014-07-10 16:52:13 -03006261 /* Release all descriptors that were used to map fragments of
6262 * this packet, as well as the corresponding DMA mappings
6263 */
6264 for (i = i - 1; i >= 0; i--) {
6265 tx_desc = txq->descs + i;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006266 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006267 }
6268
6269 return -ENOMEM;
6270}
6271
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006272static inline void mvpp2_tso_put_hdr(struct sk_buff *skb,
6273 struct net_device *dev,
6274 struct mvpp2_tx_queue *txq,
6275 struct mvpp2_tx_queue *aggr_txq,
6276 struct mvpp2_txq_pcpu *txq_pcpu,
6277 int hdr_sz)
6278{
6279 struct mvpp2_port *port = netdev_priv(dev);
6280 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6281 dma_addr_t addr;
6282
6283 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6284 mvpp2_txdesc_size_set(port, tx_desc, hdr_sz);
6285
6286 addr = txq_pcpu->tso_headers_dma +
6287 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6288 mvpp2_txdesc_offset_set(port, tx_desc, addr & MVPP2_TX_DESC_ALIGN);
6289 mvpp2_txdesc_dma_addr_set(port, tx_desc, addr & ~MVPP2_TX_DESC_ALIGN);
6290
6291 mvpp2_txdesc_cmd_set(port, tx_desc, mvpp2_skb_tx_csum(port, skb) |
6292 MVPP2_TXD_F_DESC |
6293 MVPP2_TXD_PADDING_DISABLE);
6294 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6295}
6296
6297static inline int mvpp2_tso_put_data(struct sk_buff *skb,
6298 struct net_device *dev, struct tso_t *tso,
6299 struct mvpp2_tx_queue *txq,
6300 struct mvpp2_tx_queue *aggr_txq,
6301 struct mvpp2_txq_pcpu *txq_pcpu,
6302 int sz, bool left, bool last)
6303{
6304 struct mvpp2_port *port = netdev_priv(dev);
6305 struct mvpp2_tx_desc *tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
6306 dma_addr_t buf_dma_addr;
6307
6308 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6309 mvpp2_txdesc_size_set(port, tx_desc, sz);
6310
6311 buf_dma_addr = dma_map_single(dev->dev.parent, tso->data, sz,
6312 DMA_TO_DEVICE);
6313 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
6314 mvpp2_txq_desc_put(txq);
6315 return -ENOMEM;
6316 }
6317
6318 mvpp2_txdesc_offset_set(port, tx_desc,
6319 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6320 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6321 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
6322
6323 if (!left) {
6324 mvpp2_txdesc_cmd_set(port, tx_desc, MVPP2_TXD_L_DESC);
6325 if (last) {
6326 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
6327 return 0;
6328 }
6329 } else {
6330 mvpp2_txdesc_cmd_set(port, tx_desc, 0);
6331 }
6332
6333 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
6334 return 0;
6335}
6336
6337static int mvpp2_tx_tso(struct sk_buff *skb, struct net_device *dev,
6338 struct mvpp2_tx_queue *txq,
6339 struct mvpp2_tx_queue *aggr_txq,
6340 struct mvpp2_txq_pcpu *txq_pcpu)
6341{
6342 struct mvpp2_port *port = netdev_priv(dev);
6343 struct tso_t tso;
6344 int hdr_sz = skb_transport_offset(skb) + tcp_hdrlen(skb);
6345 int i, len, descs = 0;
6346
6347 /* Check number of available descriptors */
6348 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq,
6349 tso_count_descs(skb)) ||
6350 mvpp2_txq_reserved_desc_num_proc(port->priv, txq, txq_pcpu,
6351 tso_count_descs(skb)))
6352 return 0;
6353
6354 tso_start(skb, &tso);
6355 len = skb->len - hdr_sz;
6356 while (len > 0) {
6357 int left = min_t(int, skb_shinfo(skb)->gso_size, len);
6358 char *hdr = txq_pcpu->tso_headers +
6359 txq_pcpu->txq_put_index * TSO_HEADER_SIZE;
6360
6361 len -= left;
6362 descs++;
6363
6364 tso_build_hdr(skb, hdr, &tso, left, len == 0);
6365 mvpp2_tso_put_hdr(skb, dev, txq, aggr_txq, txq_pcpu, hdr_sz);
6366
6367 while (left > 0) {
6368 int sz = min_t(int, tso.size, left);
6369 left -= sz;
6370 descs++;
6371
6372 if (mvpp2_tso_put_data(skb, dev, &tso, txq, aggr_txq,
6373 txq_pcpu, sz, left, len == 0))
6374 goto release;
6375 tso_build_data(skb, &tso, sz);
6376 }
6377 }
6378
6379 return descs;
6380
6381release:
6382 for (i = descs - 1; i >= 0; i--) {
6383 struct mvpp2_tx_desc *tx_desc = txq->descs + i;
6384 tx_desc_unmap_put(port, txq, tx_desc);
6385 }
6386 return 0;
6387}
6388
Marcin Wojtas3f518502014-07-10 16:52:13 -03006389/* Main tx processing */
6390static int mvpp2_tx(struct sk_buff *skb, struct net_device *dev)
6391{
6392 struct mvpp2_port *port = netdev_priv(dev);
6393 struct mvpp2_tx_queue *txq, *aggr_txq;
6394 struct mvpp2_txq_pcpu *txq_pcpu;
6395 struct mvpp2_tx_desc *tx_desc;
Thomas Petazzoni20396132017-03-07 16:53:00 +01006396 dma_addr_t buf_dma_addr;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006397 int frags = 0;
6398 u16 txq_id;
6399 u32 tx_cmd;
6400
6401 txq_id = skb_get_queue_mapping(skb);
6402 txq = port->txqs[txq_id];
6403 txq_pcpu = this_cpu_ptr(txq->pcpu);
6404 aggr_txq = &port->priv->aggr_txqs[smp_processor_id()];
6405
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006406 if (skb_is_gso(skb)) {
6407 frags = mvpp2_tx_tso(skb, dev, txq, aggr_txq, txq_pcpu);
6408 goto out;
6409 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006410 frags = skb_shinfo(skb)->nr_frags + 1;
6411
6412 /* Check number of available descriptors */
6413 if (mvpp2_aggr_desc_num_check(port->priv, aggr_txq, frags) ||
6414 mvpp2_txq_reserved_desc_num_proc(port->priv, txq,
6415 txq_pcpu, frags)) {
6416 frags = 0;
6417 goto out;
6418 }
6419
6420 /* Get a descriptor for the first part of the packet */
6421 tx_desc = mvpp2_txq_next_desc_get(aggr_txq);
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006422 mvpp2_txdesc_txq_set(port, tx_desc, txq->id);
6423 mvpp2_txdesc_size_set(port, tx_desc, skb_headlen(skb));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006424
Thomas Petazzoni20396132017-03-07 16:53:00 +01006425 buf_dma_addr = dma_map_single(dev->dev.parent, skb->data,
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006426 skb_headlen(skb), DMA_TO_DEVICE);
Thomas Petazzoni20396132017-03-07 16:53:00 +01006427 if (unlikely(dma_mapping_error(dev->dev.parent, buf_dma_addr))) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03006428 mvpp2_txq_desc_put(txq);
6429 frags = 0;
6430 goto out;
6431 }
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006432
6433 mvpp2_txdesc_offset_set(port, tx_desc,
6434 buf_dma_addr & MVPP2_TX_DESC_ALIGN);
6435 mvpp2_txdesc_dma_addr_set(port, tx_desc,
6436 buf_dma_addr & ~MVPP2_TX_DESC_ALIGN);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006437
6438 tx_cmd = mvpp2_skb_tx_csum(port, skb);
6439
6440 if (frags == 1) {
6441 /* First and Last descriptor */
6442 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_L_DESC;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006443 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6444 mvpp2_txq_inc_put(port, txq_pcpu, skb, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006445 } else {
6446 /* First but not Last */
6447 tx_cmd |= MVPP2_TXD_F_DESC | MVPP2_TXD_PADDING_DISABLE;
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006448 mvpp2_txdesc_cmd_set(port, tx_desc, tx_cmd);
6449 mvpp2_txq_inc_put(port, txq_pcpu, NULL, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006450
6451 /* Continue with other skb fragments */
6452 if (mvpp2_tx_frag_process(port, skb, aggr_txq, txq)) {
Thomas Petazzoniac3dd2772017-03-07 16:53:05 +01006453 tx_desc_unmap_put(port, txq, tx_desc);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006454 frags = 0;
6455 goto out;
6456 }
6457 }
6458
Marcin Wojtas3f518502014-07-10 16:52:13 -03006459out:
6460 if (frags > 0) {
6461 struct mvpp2_pcpu_stats *stats = this_cpu_ptr(port->stats);
Antoine Ténart186cd4d2017-08-23 09:46:56 +02006462 struct netdev_queue *nq = netdev_get_tx_queue(dev, txq_id);
6463
6464 txq_pcpu->reserved_num -= frags;
6465 txq_pcpu->count += frags;
6466 aggr_txq->count += frags;
6467
6468 /* Enable transmit */
6469 wmb();
6470 mvpp2_aggr_txq_pend_desc_add(port, frags);
6471
6472 if (txq_pcpu->size - txq_pcpu->count < MAX_SKB_FRAGS + 1)
6473 netif_tx_stop_queue(nq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006474
6475 u64_stats_update_begin(&stats->syncp);
6476 stats->tx_packets++;
6477 stats->tx_bytes += skb->len;
6478 u64_stats_update_end(&stats->syncp);
6479 } else {
6480 dev->stats.tx_dropped++;
6481 dev_kfree_skb_any(skb);
6482 }
6483
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006484 /* Finalize TX processing */
6485 if (txq_pcpu->count >= txq->done_pkts_coal)
6486 mvpp2_txq_done(port, txq, txq_pcpu);
6487
6488 /* Set the timer in case not all frags were processed */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006489 if (!port->has_tx_irqs && txq_pcpu->count <= frags &&
6490 txq_pcpu->count > 0) {
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006491 struct mvpp2_port_pcpu *port_pcpu = this_cpu_ptr(port->pcpu);
6492
6493 mvpp2_timer_set(port_pcpu);
6494 }
6495
Marcin Wojtas3f518502014-07-10 16:52:13 -03006496 return NETDEV_TX_OK;
6497}
6498
6499static inline void mvpp2_cause_error(struct net_device *dev, int cause)
6500{
6501 if (cause & MVPP2_CAUSE_FCS_ERR_MASK)
6502 netdev_err(dev, "FCS error\n");
6503 if (cause & MVPP2_CAUSE_RX_FIFO_OVERRUN_MASK)
6504 netdev_err(dev, "rx fifo overrun error\n");
6505 if (cause & MVPP2_CAUSE_TX_FIFO_UNDERRUN_MASK)
6506 netdev_err(dev, "tx fifo underrun error\n");
6507}
6508
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006509static int mvpp2_poll(struct napi_struct *napi, int budget)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006510{
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006511 u32 cause_rx_tx, cause_rx, cause_tx, cause_misc;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006512 int rx_done = 0;
6513 struct mvpp2_port *port = netdev_priv(napi->dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006514 struct mvpp2_queue_vector *qv;
Thomas Petazzonia7868412017-03-07 16:53:13 +01006515 int cpu = smp_processor_id();
Marcin Wojtas3f518502014-07-10 16:52:13 -03006516
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006517 qv = container_of(napi, struct mvpp2_queue_vector, napi);
6518
Marcin Wojtas3f518502014-07-10 16:52:13 -03006519 /* Rx/Tx cause register
6520 *
6521 * Bits 0-15: each bit indicates received packets on the Rx queue
6522 * (bit 0 is for Rx queue 0).
6523 *
6524 * Bits 16-23: each bit indicates transmitted packets on the Tx queue
6525 * (bit 16 is for Tx queue 0).
6526 *
6527 * Each CPU has its own Rx/Tx cause register
6528 */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006529 cause_rx_tx = mvpp2_percpu_read(port->priv, qv->sw_thread_id,
Thomas Petazzonia7868412017-03-07 16:53:13 +01006530 MVPP2_ISR_RX_TX_CAUSE_REG(port->id));
Marcin Wojtas3f518502014-07-10 16:52:13 -03006531
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006532 cause_misc = cause_rx_tx & MVPP2_CAUSE_MISC_SUM_MASK;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006533 if (cause_misc) {
6534 mvpp2_cause_error(port->dev, cause_misc);
6535
6536 /* Clear the cause register */
6537 mvpp2_write(port->priv, MVPP2_ISR_MISC_CAUSE_REG, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01006538 mvpp2_percpu_write(port->priv, cpu,
6539 MVPP2_ISR_RX_TX_CAUSE_REG(port->id),
6540 cause_rx_tx & ~MVPP2_CAUSE_MISC_SUM_MASK);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006541 }
6542
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006543 cause_tx = cause_rx_tx & MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_MASK;
6544 if (cause_tx) {
6545 cause_tx >>= MVPP2_CAUSE_TXQ_OCCUP_DESC_ALL_OFFSET;
6546 mvpp2_tx_done(port, cause_tx, qv->sw_thread_id);
6547 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006548
6549 /* Process RX packets */
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006550 cause_rx = cause_rx_tx & MVPP2_CAUSE_RXQ_OCCUP_DESC_ALL_MASK;
6551 cause_rx <<= qv->first_rxq;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006552 cause_rx |= qv->pending_cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006553 while (cause_rx && budget > 0) {
6554 int count;
6555 struct mvpp2_rx_queue *rxq;
6556
6557 rxq = mvpp2_get_rx_queue(port, cause_rx);
6558 if (!rxq)
6559 break;
6560
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006561 count = mvpp2_rx(port, napi, budget, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006562 rx_done += count;
6563 budget -= count;
6564 if (budget > 0) {
6565 /* Clear the bit associated to this Rx queue
6566 * so that next iteration will continue from
6567 * the next Rx queue.
6568 */
6569 cause_rx &= ~(1 << rxq->logic_rxq);
6570 }
6571 }
6572
6573 if (budget > 0) {
6574 cause_rx = 0;
Eric Dumazet6ad20162017-01-30 08:22:01 -08006575 napi_complete_done(napi, rx_done);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006576
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006577 mvpp2_qvec_interrupt_enable(qv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006578 }
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006579 qv->pending_cause_rx = cause_rx;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006580 return rx_done;
6581}
6582
6583/* Set hw internals when starting port */
6584static void mvpp2_start_dev(struct mvpp2_port *port)
6585{
Philippe Reynes8e072692016-06-28 00:08:11 +02006586 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006587 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006588
Stefan Chulski76eb1b12017-08-22 19:08:26 +02006589 if (port->gop_id == 0 &&
6590 (port->phy_interface == PHY_INTERFACE_MODE_XAUI ||
6591 port->phy_interface == PHY_INTERFACE_MODE_10GKR))
6592 mvpp2_xlg_max_rx_size_set(port);
6593 else
6594 mvpp2_gmac_max_rx_size_set(port);
6595
Marcin Wojtas3f518502014-07-10 16:52:13 -03006596 mvpp2_txp_max_tx_size_set(port);
6597
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006598 for (i = 0; i < port->nqvecs; i++)
6599 napi_enable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006600
6601 /* Enable interrupts on all CPUs */
6602 mvpp2_interrupts_enable(port);
6603
Antoine Tenart542897d2017-08-30 10:29:15 +02006604 if (port->priv->hw_version == MVPP22) {
6605 mvpp22_comphy_init(port);
Antoine Ténartf84bf382017-08-22 19:08:27 +02006606 mvpp22_gop_init(port);
Antoine Tenart542897d2017-08-30 10:29:15 +02006607 }
Antoine Ténartf84bf382017-08-22 19:08:27 +02006608
Antoine Ténart2055d622017-08-22 19:08:23 +02006609 mvpp2_port_mii_set(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006610 mvpp2_port_enable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006611 if (ndev->phydev)
6612 phy_start(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006613 netif_tx_start_all_queues(port->dev);
6614}
6615
6616/* Set hw internals when stopping port */
6617static void mvpp2_stop_dev(struct mvpp2_port *port)
6618{
Philippe Reynes8e072692016-06-28 00:08:11 +02006619 struct net_device *ndev = port->dev;
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006620 int i;
Philippe Reynes8e072692016-06-28 00:08:11 +02006621
Marcin Wojtas3f518502014-07-10 16:52:13 -03006622 /* Stop new packets from arriving to RXQs */
6623 mvpp2_ingress_disable(port);
6624
6625 mdelay(10);
6626
6627 /* Disable interrupts on all CPUs */
6628 mvpp2_interrupts_disable(port);
6629
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006630 for (i = 0; i < port->nqvecs; i++)
6631 napi_disable(&port->qvecs[i].napi);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006632
6633 netif_carrier_off(port->dev);
6634 netif_tx_stop_all_queues(port->dev);
6635
6636 mvpp2_egress_disable(port);
6637 mvpp2_port_disable(port);
Antoine Tenart5997c862017-09-01 11:04:53 +02006638 if (ndev->phydev)
6639 phy_stop(ndev->phydev);
Antoine Tenart542897d2017-08-30 10:29:15 +02006640 phy_power_off(port->comphy);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006641}
6642
Marcin Wojtas3f518502014-07-10 16:52:13 -03006643static int mvpp2_check_ringparam_valid(struct net_device *dev,
6644 struct ethtool_ringparam *ring)
6645{
6646 u16 new_rx_pending = ring->rx_pending;
6647 u16 new_tx_pending = ring->tx_pending;
6648
6649 if (ring->rx_pending == 0 || ring->tx_pending == 0)
6650 return -EINVAL;
6651
6652 if (ring->rx_pending > MVPP2_MAX_RXD)
6653 new_rx_pending = MVPP2_MAX_RXD;
6654 else if (!IS_ALIGNED(ring->rx_pending, 16))
6655 new_rx_pending = ALIGN(ring->rx_pending, 16);
6656
6657 if (ring->tx_pending > MVPP2_MAX_TXD)
6658 new_tx_pending = MVPP2_MAX_TXD;
6659 else if (!IS_ALIGNED(ring->tx_pending, 32))
6660 new_tx_pending = ALIGN(ring->tx_pending, 32);
6661
6662 if (ring->rx_pending != new_rx_pending) {
6663 netdev_info(dev, "illegal Rx ring size value %d, round to %d\n",
6664 ring->rx_pending, new_rx_pending);
6665 ring->rx_pending = new_rx_pending;
6666 }
6667
6668 if (ring->tx_pending != new_tx_pending) {
6669 netdev_info(dev, "illegal Tx ring size value %d, round to %d\n",
6670 ring->tx_pending, new_tx_pending);
6671 ring->tx_pending = new_tx_pending;
6672 }
6673
6674 return 0;
6675}
6676
Thomas Petazzoni26975822017-03-07 16:53:14 +01006677static void mvpp21_get_mac_address(struct mvpp2_port *port, unsigned char *addr)
Marcin Wojtas3f518502014-07-10 16:52:13 -03006678{
6679 u32 mac_addr_l, mac_addr_m, mac_addr_h;
6680
6681 mac_addr_l = readl(port->base + MVPP2_GMAC_CTRL_1_REG);
6682 mac_addr_m = readl(port->priv->lms_base + MVPP2_SRC_ADDR_MIDDLE);
6683 mac_addr_h = readl(port->priv->lms_base + MVPP2_SRC_ADDR_HIGH);
6684 addr[0] = (mac_addr_h >> 24) & 0xFF;
6685 addr[1] = (mac_addr_h >> 16) & 0xFF;
6686 addr[2] = (mac_addr_h >> 8) & 0xFF;
6687 addr[3] = mac_addr_h & 0xFF;
6688 addr[4] = mac_addr_m & 0xFF;
6689 addr[5] = (mac_addr_l >> MVPP2_GMAC_SA_LOW_OFFS) & 0xFF;
6690}
6691
6692static int mvpp2_phy_connect(struct mvpp2_port *port)
6693{
6694 struct phy_device *phy_dev;
6695
Antoine Tenart5997c862017-09-01 11:04:53 +02006696 /* No PHY is attached */
6697 if (!port->phy_node)
6698 return 0;
6699
Marcin Wojtas3f518502014-07-10 16:52:13 -03006700 phy_dev = of_phy_connect(port->dev, port->phy_node, mvpp2_link_event, 0,
6701 port->phy_interface);
6702 if (!phy_dev) {
6703 netdev_err(port->dev, "cannot connect to phy\n");
6704 return -ENODEV;
6705 }
6706 phy_dev->supported &= PHY_GBIT_FEATURES;
6707 phy_dev->advertising = phy_dev->supported;
6708
Marcin Wojtas3f518502014-07-10 16:52:13 -03006709 port->link = 0;
6710 port->duplex = 0;
6711 port->speed = 0;
6712
6713 return 0;
6714}
6715
6716static void mvpp2_phy_disconnect(struct mvpp2_port *port)
6717{
Philippe Reynes8e072692016-06-28 00:08:11 +02006718 struct net_device *ndev = port->dev;
6719
Antoine Tenart5997c862017-09-01 11:04:53 +02006720 if (!ndev->phydev)
6721 return;
6722
Philippe Reynes8e072692016-06-28 00:08:11 +02006723 phy_disconnect(ndev->phydev);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006724}
6725
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006726static int mvpp2_irqs_init(struct mvpp2_port *port)
6727{
6728 int err, i;
6729
6730 for (i = 0; i < port->nqvecs; i++) {
6731 struct mvpp2_queue_vector *qv = port->qvecs + i;
6732
6733 err = request_irq(qv->irq, mvpp2_isr, 0, port->dev->name, qv);
6734 if (err)
6735 goto err;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006736
6737 if (qv->type == MVPP2_QUEUE_VECTOR_PRIVATE)
6738 irq_set_affinity_hint(qv->irq,
6739 cpumask_of(qv->sw_thread_id));
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006740 }
6741
6742 return 0;
6743err:
6744 for (i = 0; i < port->nqvecs; i++) {
6745 struct mvpp2_queue_vector *qv = port->qvecs + i;
6746
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006747 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006748 free_irq(qv->irq, qv);
6749 }
6750
6751 return err;
6752}
6753
6754static void mvpp2_irqs_deinit(struct mvpp2_port *port)
6755{
6756 int i;
6757
6758 for (i = 0; i < port->nqvecs; i++) {
6759 struct mvpp2_queue_vector *qv = port->qvecs + i;
6760
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006761 irq_set_affinity_hint(qv->irq, NULL);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006762 free_irq(qv->irq, qv);
6763 }
6764}
6765
Marcin Wojtas3f518502014-07-10 16:52:13 -03006766static int mvpp2_open(struct net_device *dev)
6767{
6768 struct mvpp2_port *port = netdev_priv(dev);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006769 struct mvpp2 *priv = port->priv;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006770 unsigned char mac_bcast[ETH_ALEN] = {
6771 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
6772 int err;
6773
6774 err = mvpp2_prs_mac_da_accept(port->priv, port->id, mac_bcast, true);
6775 if (err) {
6776 netdev_err(dev, "mvpp2_prs_mac_da_accept BC failed\n");
6777 return err;
6778 }
6779 err = mvpp2_prs_mac_da_accept(port->priv, port->id,
6780 dev->dev_addr, true);
6781 if (err) {
6782 netdev_err(dev, "mvpp2_prs_mac_da_accept MC failed\n");
6783 return err;
6784 }
6785 err = mvpp2_prs_tag_mode_set(port->priv, port->id, MVPP2_TAG_TYPE_MH);
6786 if (err) {
6787 netdev_err(dev, "mvpp2_prs_tag_mode_set failed\n");
6788 return err;
6789 }
6790 err = mvpp2_prs_def_flow(port);
6791 if (err) {
6792 netdev_err(dev, "mvpp2_prs_def_flow failed\n");
6793 return err;
6794 }
6795
6796 /* Allocate the Rx/Tx queues */
6797 err = mvpp2_setup_rxqs(port);
6798 if (err) {
6799 netdev_err(port->dev, "cannot allocate Rx queues\n");
6800 return err;
6801 }
6802
6803 err = mvpp2_setup_txqs(port);
6804 if (err) {
6805 netdev_err(port->dev, "cannot allocate Tx queues\n");
6806 goto err_cleanup_rxqs;
6807 }
6808
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006809 err = mvpp2_irqs_init(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006810 if (err) {
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006811 netdev_err(port->dev, "cannot init IRQs\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006812 goto err_cleanup_txqs;
6813 }
6814
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006815 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq) {
6816 err = request_irq(port->link_irq, mvpp2_link_status_isr, 0,
6817 dev->name, port);
6818 if (err) {
6819 netdev_err(port->dev, "cannot request link IRQ %d\n",
6820 port->link_irq);
6821 goto err_free_irq;
6822 }
6823
6824 mvpp22_gop_setup_irq(port);
6825 }
6826
Marcin Wojtas3f518502014-07-10 16:52:13 -03006827 /* In default link is down */
6828 netif_carrier_off(port->dev);
6829
6830 err = mvpp2_phy_connect(port);
6831 if (err < 0)
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006832 goto err_free_link_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006833
6834 /* Unmask interrupts on all CPUs */
6835 on_each_cpu(mvpp2_interrupts_unmask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006836 mvpp2_shared_interrupt_mask_unmask(port, false);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006837
6838 mvpp2_start_dev(port);
6839
6840 return 0;
6841
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006842err_free_link_irq:
6843 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6844 free_irq(port->link_irq, port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006845err_free_irq:
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006846 mvpp2_irqs_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006847err_cleanup_txqs:
6848 mvpp2_cleanup_txqs(port);
6849err_cleanup_rxqs:
6850 mvpp2_cleanup_rxqs(port);
6851 return err;
6852}
6853
6854static int mvpp2_stop(struct net_device *dev)
6855{
6856 struct mvpp2_port *port = netdev_priv(dev);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006857 struct mvpp2_port_pcpu *port_pcpu;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006858 struct mvpp2 *priv = port->priv;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006859 int cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006860
6861 mvpp2_stop_dev(port);
6862 mvpp2_phy_disconnect(port);
6863
6864 /* Mask interrupts on all CPUs */
6865 on_each_cpu(mvpp2_interrupts_mask, port, 1);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006866 mvpp2_shared_interrupt_mask_unmask(port, true);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006867
Antoine Tenartfd3651b2017-09-01 11:04:54 +02006868 if (priv->hw_version == MVPP22 && !port->phy_node && port->link_irq)
6869 free_irq(port->link_irq, port);
6870
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02006871 mvpp2_irqs_deinit(port);
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006872 if (!port->has_tx_irqs) {
6873 for_each_present_cpu(cpu) {
6874 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006875
Thomas Petazzoni213f4282017-08-03 10:42:00 +02006876 hrtimer_cancel(&port_pcpu->tx_done_timer);
6877 port_pcpu->timer_scheduled = false;
6878 tasklet_kill(&port_pcpu->tx_done_tasklet);
6879 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02006880 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03006881 mvpp2_cleanup_rxqs(port);
6882 mvpp2_cleanup_txqs(port);
6883
6884 return 0;
6885}
6886
6887static void mvpp2_set_rx_mode(struct net_device *dev)
6888{
6889 struct mvpp2_port *port = netdev_priv(dev);
6890 struct mvpp2 *priv = port->priv;
6891 struct netdev_hw_addr *ha;
6892 int id = port->id;
6893 bool allmulti = dev->flags & IFF_ALLMULTI;
6894
6895 mvpp2_prs_mac_promisc_set(priv, id, dev->flags & IFF_PROMISC);
6896 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_ALL, allmulti);
6897 mvpp2_prs_mac_multi_set(priv, id, MVPP2_PE_MAC_MC_IP6, allmulti);
6898
6899 /* Remove all port->id's mcast enries */
6900 mvpp2_prs_mcast_del_all(priv, id);
6901
6902 if (allmulti && !netdev_mc_empty(dev)) {
6903 netdev_for_each_mc_addr(ha, dev)
6904 mvpp2_prs_mac_da_accept(priv, id, ha->addr, true);
6905 }
6906}
6907
6908static int mvpp2_set_mac_address(struct net_device *dev, void *p)
6909{
6910 struct mvpp2_port *port = netdev_priv(dev);
6911 const struct sockaddr *addr = p;
6912 int err;
6913
6914 if (!is_valid_ether_addr(addr->sa_data)) {
6915 err = -EADDRNOTAVAIL;
Markus Elfringc1175542017-04-17 11:10:47 +02006916 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006917 }
6918
6919 if (!netif_running(dev)) {
6920 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6921 if (!err)
6922 return 0;
6923 /* Reconfigure parser to accept the original MAC address */
6924 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6925 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006926 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006927 }
6928
6929 mvpp2_stop_dev(port);
6930
6931 err = mvpp2_prs_update_mac_da(dev, addr->sa_data);
6932 if (!err)
6933 goto out_start;
6934
6935 /* Reconfigure parser accept the original MAC address */
6936 err = mvpp2_prs_update_mac_da(dev, dev->dev_addr);
6937 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006938 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006939out_start:
6940 mvpp2_start_dev(port);
6941 mvpp2_egress_enable(port);
6942 mvpp2_ingress_enable(port);
6943 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02006944log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02006945 netdev_err(dev, "failed to change MAC address\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006946 return err;
6947}
6948
6949static int mvpp2_change_mtu(struct net_device *dev, int mtu)
6950{
6951 struct mvpp2_port *port = netdev_priv(dev);
6952 int err;
6953
Jarod Wilson57779872016-10-17 15:54:06 -04006954 if (!IS_ALIGNED(MVPP2_RX_PKT_SIZE(mtu), 8)) {
6955 netdev_info(dev, "illegal MTU value %d, round to %d\n", mtu,
6956 ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8));
6957 mtu = ALIGN(MVPP2_RX_PKT_SIZE(mtu), 8);
Marcin Wojtas3f518502014-07-10 16:52:13 -03006958 }
6959
6960 if (!netif_running(dev)) {
6961 err = mvpp2_bm_update_mtu(dev, mtu);
6962 if (!err) {
6963 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6964 return 0;
6965 }
6966
6967 /* Reconfigure BM to the original MTU */
6968 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6969 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006970 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006971 }
6972
6973 mvpp2_stop_dev(port);
6974
6975 err = mvpp2_bm_update_mtu(dev, mtu);
6976 if (!err) {
6977 port->pkt_size = MVPP2_RX_PKT_SIZE(mtu);
6978 goto out_start;
6979 }
6980
6981 /* Reconfigure BM to the original MTU */
6982 err = mvpp2_bm_update_mtu(dev, dev->mtu);
6983 if (err)
Markus Elfringc1175542017-04-17 11:10:47 +02006984 goto log_error;
Marcin Wojtas3f518502014-07-10 16:52:13 -03006985
6986out_start:
6987 mvpp2_start_dev(port);
6988 mvpp2_egress_enable(port);
6989 mvpp2_ingress_enable(port);
6990
6991 return 0;
Markus Elfringc1175542017-04-17 11:10:47 +02006992log_error:
Markus Elfringdfd42402017-04-17 11:20:41 +02006993 netdev_err(dev, "failed to change MTU\n");
Marcin Wojtas3f518502014-07-10 16:52:13 -03006994 return err;
6995}
6996
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006997static void
Marcin Wojtas3f518502014-07-10 16:52:13 -03006998mvpp2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
6999{
7000 struct mvpp2_port *port = netdev_priv(dev);
7001 unsigned int start;
7002 int cpu;
7003
7004 for_each_possible_cpu(cpu) {
7005 struct mvpp2_pcpu_stats *cpu_stats;
7006 u64 rx_packets;
7007 u64 rx_bytes;
7008 u64 tx_packets;
7009 u64 tx_bytes;
7010
7011 cpu_stats = per_cpu_ptr(port->stats, cpu);
7012 do {
7013 start = u64_stats_fetch_begin_irq(&cpu_stats->syncp);
7014 rx_packets = cpu_stats->rx_packets;
7015 rx_bytes = cpu_stats->rx_bytes;
7016 tx_packets = cpu_stats->tx_packets;
7017 tx_bytes = cpu_stats->tx_bytes;
7018 } while (u64_stats_fetch_retry_irq(&cpu_stats->syncp, start));
7019
7020 stats->rx_packets += rx_packets;
7021 stats->rx_bytes += rx_bytes;
7022 stats->tx_packets += tx_packets;
7023 stats->tx_bytes += tx_bytes;
7024 }
7025
7026 stats->rx_errors = dev->stats.rx_errors;
7027 stats->rx_dropped = dev->stats.rx_dropped;
7028 stats->tx_dropped = dev->stats.tx_dropped;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007029}
7030
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007031static int mvpp2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7032{
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007033 int ret;
7034
Philippe Reynes8e072692016-06-28 00:08:11 +02007035 if (!dev->phydev)
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007036 return -ENOTSUPP;
7037
Philippe Reynes8e072692016-06-28 00:08:11 +02007038 ret = phy_mii_ioctl(dev->phydev, ifr, cmd);
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007039 if (!ret)
7040 mvpp2_link_event(dev);
7041
7042 return ret;
7043}
7044
Marcin Wojtas3f518502014-07-10 16:52:13 -03007045/* Ethtool methods */
7046
Marcin Wojtas3f518502014-07-10 16:52:13 -03007047/* Set interrupt coalescing for ethtools */
7048static int mvpp2_ethtool_set_coalesce(struct net_device *dev,
7049 struct ethtool_coalesce *c)
7050{
7051 struct mvpp2_port *port = netdev_priv(dev);
7052 int queue;
7053
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007054 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007055 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7056
7057 rxq->time_coal = c->rx_coalesce_usecs;
7058 rxq->pkts_coal = c->rx_max_coalesced_frames;
Thomas Petazzonid63f9e42017-02-21 11:28:02 +01007059 mvpp2_rx_pkts_coal_set(port, rxq);
7060 mvpp2_rx_time_coal_set(port, rxq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007061 }
7062
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007063 if (port->has_tx_irqs) {
7064 port->tx_time_coal = c->tx_coalesce_usecs;
7065 mvpp2_tx_time_coal_set(port);
7066 }
7067
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007068 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007069 struct mvpp2_tx_queue *txq = port->txqs[queue];
7070
7071 txq->done_pkts_coal = c->tx_max_coalesced_frames;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007072
7073 if (port->has_tx_irqs)
7074 mvpp2_tx_pkts_coal_set(port, txq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007075 }
7076
Marcin Wojtas3f518502014-07-10 16:52:13 -03007077 return 0;
7078}
7079
7080/* get coalescing for ethtools */
7081static int mvpp2_ethtool_get_coalesce(struct net_device *dev,
7082 struct ethtool_coalesce *c)
7083{
7084 struct mvpp2_port *port = netdev_priv(dev);
7085
7086 c->rx_coalesce_usecs = port->rxqs[0]->time_coal;
7087 c->rx_max_coalesced_frames = port->rxqs[0]->pkts_coal;
7088 c->tx_max_coalesced_frames = port->txqs[0]->done_pkts_coal;
7089 return 0;
7090}
7091
7092static void mvpp2_ethtool_get_drvinfo(struct net_device *dev,
7093 struct ethtool_drvinfo *drvinfo)
7094{
7095 strlcpy(drvinfo->driver, MVPP2_DRIVER_NAME,
7096 sizeof(drvinfo->driver));
7097 strlcpy(drvinfo->version, MVPP2_DRIVER_VERSION,
7098 sizeof(drvinfo->version));
7099 strlcpy(drvinfo->bus_info, dev_name(&dev->dev),
7100 sizeof(drvinfo->bus_info));
7101}
7102
7103static void mvpp2_ethtool_get_ringparam(struct net_device *dev,
7104 struct ethtool_ringparam *ring)
7105{
7106 struct mvpp2_port *port = netdev_priv(dev);
7107
7108 ring->rx_max_pending = MVPP2_MAX_RXD;
7109 ring->tx_max_pending = MVPP2_MAX_TXD;
7110 ring->rx_pending = port->rx_ring_size;
7111 ring->tx_pending = port->tx_ring_size;
7112}
7113
7114static int mvpp2_ethtool_set_ringparam(struct net_device *dev,
7115 struct ethtool_ringparam *ring)
7116{
7117 struct mvpp2_port *port = netdev_priv(dev);
7118 u16 prev_rx_ring_size = port->rx_ring_size;
7119 u16 prev_tx_ring_size = port->tx_ring_size;
7120 int err;
7121
7122 err = mvpp2_check_ringparam_valid(dev, ring);
7123 if (err)
7124 return err;
7125
7126 if (!netif_running(dev)) {
7127 port->rx_ring_size = ring->rx_pending;
7128 port->tx_ring_size = ring->tx_pending;
7129 return 0;
7130 }
7131
7132 /* The interface is running, so we have to force a
7133 * reallocation of the queues
7134 */
7135 mvpp2_stop_dev(port);
7136 mvpp2_cleanup_rxqs(port);
7137 mvpp2_cleanup_txqs(port);
7138
7139 port->rx_ring_size = ring->rx_pending;
7140 port->tx_ring_size = ring->tx_pending;
7141
7142 err = mvpp2_setup_rxqs(port);
7143 if (err) {
7144 /* Reallocate Rx queues with the original ring size */
7145 port->rx_ring_size = prev_rx_ring_size;
7146 ring->rx_pending = prev_rx_ring_size;
7147 err = mvpp2_setup_rxqs(port);
7148 if (err)
7149 goto err_out;
7150 }
7151 err = mvpp2_setup_txqs(port);
7152 if (err) {
7153 /* Reallocate Tx queues with the original ring size */
7154 port->tx_ring_size = prev_tx_ring_size;
7155 ring->tx_pending = prev_tx_ring_size;
7156 err = mvpp2_setup_txqs(port);
7157 if (err)
7158 goto err_clean_rxqs;
7159 }
7160
7161 mvpp2_start_dev(port);
7162 mvpp2_egress_enable(port);
7163 mvpp2_ingress_enable(port);
7164
7165 return 0;
7166
7167err_clean_rxqs:
7168 mvpp2_cleanup_rxqs(port);
7169err_out:
Markus Elfringdfd42402017-04-17 11:20:41 +02007170 netdev_err(dev, "failed to change ring parameters");
Marcin Wojtas3f518502014-07-10 16:52:13 -03007171 return err;
7172}
7173
7174/* Device ops */
7175
7176static const struct net_device_ops mvpp2_netdev_ops = {
7177 .ndo_open = mvpp2_open,
7178 .ndo_stop = mvpp2_stop,
7179 .ndo_start_xmit = mvpp2_tx,
7180 .ndo_set_rx_mode = mvpp2_set_rx_mode,
7181 .ndo_set_mac_address = mvpp2_set_mac_address,
7182 .ndo_change_mtu = mvpp2_change_mtu,
7183 .ndo_get_stats64 = mvpp2_get_stats64,
Thomas Petazzonibd695a52014-07-27 23:21:36 +02007184 .ndo_do_ioctl = mvpp2_ioctl,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007185};
7186
7187static const struct ethtool_ops mvpp2_eth_tool_ops = {
Florian Fainelli00606c42016-11-15 11:19:48 -08007188 .nway_reset = phy_ethtool_nway_reset,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007189 .get_link = ethtool_op_get_link,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007190 .set_coalesce = mvpp2_ethtool_set_coalesce,
7191 .get_coalesce = mvpp2_ethtool_get_coalesce,
7192 .get_drvinfo = mvpp2_ethtool_get_drvinfo,
7193 .get_ringparam = mvpp2_ethtool_get_ringparam,
7194 .set_ringparam = mvpp2_ethtool_set_ringparam,
Philippe Reynesfb773e92016-06-28 00:08:12 +02007195 .get_link_ksettings = phy_ethtool_get_link_ksettings,
7196 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Marcin Wojtas3f518502014-07-10 16:52:13 -03007197};
7198
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007199/* Used for PPv2.1, or PPv2.2 with the old Device Tree binding that
7200 * had a single IRQ defined per-port.
7201 */
7202static int mvpp2_simple_queue_vectors_init(struct mvpp2_port *port,
7203 struct device_node *port_node)
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007204{
7205 struct mvpp2_queue_vector *v = &port->qvecs[0];
7206
7207 v->first_rxq = 0;
7208 v->nrxqs = port->nrxqs;
7209 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7210 v->sw_thread_id = 0;
7211 v->sw_thread_mask = *cpumask_bits(cpu_online_mask);
7212 v->port = port;
7213 v->irq = irq_of_parse_and_map(port_node, 0);
7214 if (v->irq <= 0)
7215 return -EINVAL;
7216 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7217 NAPI_POLL_WEIGHT);
7218
7219 port->nqvecs = 1;
7220
7221 return 0;
7222}
7223
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007224static int mvpp2_multi_queue_vectors_init(struct mvpp2_port *port,
7225 struct device_node *port_node)
7226{
7227 struct mvpp2_queue_vector *v;
7228 int i, ret;
7229
7230 port->nqvecs = num_possible_cpus();
7231 if (queue_mode == MVPP2_QDIST_SINGLE_MODE)
7232 port->nqvecs += 1;
7233
7234 for (i = 0; i < port->nqvecs; i++) {
7235 char irqname[16];
7236
7237 v = port->qvecs + i;
7238
7239 v->port = port;
7240 v->type = MVPP2_QUEUE_VECTOR_PRIVATE;
7241 v->sw_thread_id = i;
7242 v->sw_thread_mask = BIT(i);
7243
7244 snprintf(irqname, sizeof(irqname), "tx-cpu%d", i);
7245
7246 if (queue_mode == MVPP2_QDIST_MULTI_MODE) {
7247 v->first_rxq = i * MVPP2_DEFAULT_RXQ;
7248 v->nrxqs = MVPP2_DEFAULT_RXQ;
7249 } else if (queue_mode == MVPP2_QDIST_SINGLE_MODE &&
7250 i == (port->nqvecs - 1)) {
7251 v->first_rxq = 0;
7252 v->nrxqs = port->nrxqs;
7253 v->type = MVPP2_QUEUE_VECTOR_SHARED;
7254 strncpy(irqname, "rx-shared", sizeof(irqname));
7255 }
7256
7257 v->irq = of_irq_get_byname(port_node, irqname);
7258 if (v->irq <= 0) {
7259 ret = -EINVAL;
7260 goto err;
7261 }
7262
7263 netif_napi_add(port->dev, &v->napi, mvpp2_poll,
7264 NAPI_POLL_WEIGHT);
7265 }
7266
7267 return 0;
7268
7269err:
7270 for (i = 0; i < port->nqvecs; i++)
7271 irq_dispose_mapping(port->qvecs[i].irq);
7272 return ret;
7273}
7274
7275static int mvpp2_queue_vectors_init(struct mvpp2_port *port,
7276 struct device_node *port_node)
7277{
7278 if (port->has_tx_irqs)
7279 return mvpp2_multi_queue_vectors_init(port, port_node);
7280 else
7281 return mvpp2_simple_queue_vectors_init(port, port_node);
7282}
7283
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007284static void mvpp2_queue_vectors_deinit(struct mvpp2_port *port)
7285{
7286 int i;
7287
7288 for (i = 0; i < port->nqvecs; i++)
7289 irq_dispose_mapping(port->qvecs[i].irq);
7290}
7291
7292/* Configure Rx queue group interrupt for this port */
7293static void mvpp2_rx_irqs_setup(struct mvpp2_port *port)
7294{
7295 struct mvpp2 *priv = port->priv;
7296 u32 val;
7297 int i;
7298
7299 if (priv->hw_version == MVPP21) {
7300 mvpp2_write(priv, MVPP21_ISR_RXQ_GROUP_REG(port->id),
7301 port->nrxqs);
7302 return;
7303 }
7304
7305 /* Handle the more complicated PPv2.2 case */
7306 for (i = 0; i < port->nqvecs; i++) {
7307 struct mvpp2_queue_vector *qv = port->qvecs + i;
7308
7309 if (!qv->nrxqs)
7310 continue;
7311
7312 val = qv->sw_thread_id;
7313 val |= port->id << MVPP22_ISR_RXQ_GROUP_INDEX_GROUP_OFFSET;
7314 mvpp2_write(priv, MVPP22_ISR_RXQ_GROUP_INDEX_REG, val);
7315
7316 val = qv->first_rxq;
7317 val |= qv->nrxqs << MVPP22_ISR_RXQ_SUB_GROUP_SIZE_OFFSET;
7318 mvpp2_write(priv, MVPP22_ISR_RXQ_SUB_GROUP_CONFIG_REG, val);
7319 }
7320}
7321
Marcin Wojtas3f518502014-07-10 16:52:13 -03007322/* Initialize port HW */
7323static int mvpp2_port_init(struct mvpp2_port *port)
7324{
7325 struct device *dev = port->dev->dev.parent;
7326 struct mvpp2 *priv = port->priv;
7327 struct mvpp2_txq_pcpu *txq_pcpu;
7328 int queue, cpu, err;
7329
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007330 /* Checks for hardware constraints */
7331 if (port->first_rxq + port->nrxqs >
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007332 MVPP2_MAX_PORTS * priv->max_port_rxqs)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007333 return -EINVAL;
7334
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007335 if (port->nrxqs % 4 || (port->nrxqs > priv->max_port_rxqs) ||
7336 (port->ntxqs > MVPP2_MAX_TXQ))
7337 return -EINVAL;
7338
Marcin Wojtas3f518502014-07-10 16:52:13 -03007339 /* Disable port */
7340 mvpp2_egress_disable(port);
7341 mvpp2_port_disable(port);
7342
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007343 port->tx_time_coal = MVPP2_TXDONE_COAL_USEC;
7344
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007345 port->txqs = devm_kcalloc(dev, port->ntxqs, sizeof(*port->txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007346 GFP_KERNEL);
7347 if (!port->txqs)
7348 return -ENOMEM;
7349
7350 /* Associate physical Tx queues to this port and initialize.
7351 * The mapping is predefined.
7352 */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007353 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007354 int queue_phy_id = mvpp2_txq_phys(port->id, queue);
7355 struct mvpp2_tx_queue *txq;
7356
7357 txq = devm_kzalloc(dev, sizeof(*txq), GFP_KERNEL);
Christophe Jaillet177c8d12017-02-19 10:19:57 +01007358 if (!txq) {
7359 err = -ENOMEM;
7360 goto err_free_percpu;
7361 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007362
7363 txq->pcpu = alloc_percpu(struct mvpp2_txq_pcpu);
7364 if (!txq->pcpu) {
7365 err = -ENOMEM;
7366 goto err_free_percpu;
7367 }
7368
7369 txq->id = queue_phy_id;
7370 txq->log_id = queue;
7371 txq->done_pkts_coal = MVPP2_TXDONE_COAL_PKTS_THRESH;
7372 for_each_present_cpu(cpu) {
7373 txq_pcpu = per_cpu_ptr(txq->pcpu, cpu);
7374 txq_pcpu->cpu = cpu;
7375 }
7376
7377 port->txqs[queue] = txq;
7378 }
7379
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007380 port->rxqs = devm_kcalloc(dev, port->nrxqs, sizeof(*port->rxqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007381 GFP_KERNEL);
7382 if (!port->rxqs) {
7383 err = -ENOMEM;
7384 goto err_free_percpu;
7385 }
7386
7387 /* Allocate and initialize Rx queue for this port */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007388 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007389 struct mvpp2_rx_queue *rxq;
7390
7391 /* Map physical Rx queue to port's logical Rx queue */
7392 rxq = devm_kzalloc(dev, sizeof(*rxq), GFP_KERNEL);
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007393 if (!rxq) {
7394 err = -ENOMEM;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007395 goto err_free_percpu;
Jisheng Zhangd82b0c22016-03-31 17:01:23 +08007396 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007397 /* Map this Rx queue to a physical queue */
7398 rxq->id = port->first_rxq + queue;
7399 rxq->port = port->id;
7400 rxq->logic_rxq = queue;
7401
7402 port->rxqs[queue] = rxq;
7403 }
7404
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007405 mvpp2_rx_irqs_setup(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007406
7407 /* Create Rx descriptor rings */
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007408 for (queue = 0; queue < port->nrxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007409 struct mvpp2_rx_queue *rxq = port->rxqs[queue];
7410
7411 rxq->size = port->rx_ring_size;
7412 rxq->pkts_coal = MVPP2_RX_COAL_PKTS;
7413 rxq->time_coal = MVPP2_RX_COAL_USEC;
7414 }
7415
7416 mvpp2_ingress_disable(port);
7417
7418 /* Port default configuration */
7419 mvpp2_defaults_set(port);
7420
7421 /* Port's classifier configuration */
7422 mvpp2_cls_oversize_rxq_set(port);
7423 mvpp2_cls_port_config(port);
7424
7425 /* Provide an initial Rx packet size */
7426 port->pkt_size = MVPP2_RX_PKT_SIZE(port->dev->mtu);
7427
7428 /* Initialize pools for swf */
7429 err = mvpp2_swf_bm_pool_init(port);
7430 if (err)
7431 goto err_free_percpu;
7432
7433 return 0;
7434
7435err_free_percpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007436 for (queue = 0; queue < port->ntxqs; queue++) {
Marcin Wojtas3f518502014-07-10 16:52:13 -03007437 if (!port->txqs[queue])
7438 continue;
7439 free_percpu(port->txqs[queue]->pcpu);
7440 }
7441 return err;
7442}
7443
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007444/* Checks if the port DT description has the TX interrupts
7445 * described. On PPv2.1, there are no such interrupts. On PPv2.2,
7446 * there are available, but we need to keep support for old DTs.
7447 */
7448static bool mvpp2_port_has_tx_irqs(struct mvpp2 *priv,
7449 struct device_node *port_node)
7450{
7451 char *irqs[5] = { "rx-shared", "tx-cpu0", "tx-cpu1",
7452 "tx-cpu2", "tx-cpu3" };
7453 int ret, i;
7454
7455 if (priv->hw_version == MVPP21)
7456 return false;
7457
7458 for (i = 0; i < 5; i++) {
7459 ret = of_property_match_string(port_node, "interrupt-names",
7460 irqs[i]);
7461 if (ret < 0)
7462 return false;
7463 }
7464
7465 return true;
7466}
7467
Marcin Wojtas3f518502014-07-10 16:52:13 -03007468/* Ports initialization */
7469static int mvpp2_port_probe(struct platform_device *pdev,
7470 struct device_node *port_node,
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007471 struct mvpp2 *priv)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007472{
7473 struct device_node *phy_node;
Antoine Tenart542897d2017-08-30 10:29:15 +02007474 struct phy *comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007475 struct mvpp2_port *port;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007476 struct mvpp2_port_pcpu *port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007477 struct net_device *dev;
7478 struct resource *res;
7479 const char *dt_mac_addr;
7480 const char *mac_from;
7481 char hw_mac_addr[ETH_ALEN];
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007482 unsigned int ntxqs, nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007483 bool has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007484 u32 id;
7485 int features;
7486 int phy_mode;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007487 int err, i, cpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007488
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007489 has_tx_irqs = mvpp2_port_has_tx_irqs(priv, port_node);
7490
7491 if (!has_tx_irqs)
7492 queue_mode = MVPP2_QDIST_SINGLE_MODE;
7493
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007494 ntxqs = MVPP2_MAX_TXQ;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007495 if (priv->hw_version == MVPP22 && queue_mode == MVPP2_QDIST_MULTI_MODE)
7496 nrxqs = MVPP2_DEFAULT_RXQ * num_possible_cpus();
7497 else
7498 nrxqs = MVPP2_DEFAULT_RXQ;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007499
7500 dev = alloc_etherdev_mqs(sizeof(*port), ntxqs, nrxqs);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007501 if (!dev)
7502 return -ENOMEM;
7503
7504 phy_node = of_parse_phandle(port_node, "phy", 0);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007505 phy_mode = of_get_phy_mode(port_node);
7506 if (phy_mode < 0) {
7507 dev_err(&pdev->dev, "incorrect phy mode\n");
7508 err = phy_mode;
7509 goto err_free_netdev;
7510 }
7511
Antoine Tenart542897d2017-08-30 10:29:15 +02007512 comphy = devm_of_phy_get(&pdev->dev, port_node, NULL);
7513 if (IS_ERR(comphy)) {
7514 if (PTR_ERR(comphy) == -EPROBE_DEFER) {
7515 err = -EPROBE_DEFER;
7516 goto err_free_netdev;
7517 }
7518 comphy = NULL;
7519 }
7520
Marcin Wojtas3f518502014-07-10 16:52:13 -03007521 if (of_property_read_u32(port_node, "port-id", &id)) {
7522 err = -EINVAL;
7523 dev_err(&pdev->dev, "missing port-id value\n");
7524 goto err_free_netdev;
7525 }
7526
7527 dev->tx_queue_len = MVPP2_MAX_TXD;
7528 dev->watchdog_timeo = 5 * HZ;
7529 dev->netdev_ops = &mvpp2_netdev_ops;
7530 dev->ethtool_ops = &mvpp2_eth_tool_ops;
7531
7532 port = netdev_priv(dev);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007533 port->dev = dev;
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007534 port->ntxqs = ntxqs;
7535 port->nrxqs = nrxqs;
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007536 port->priv = priv;
7537 port->has_tx_irqs = has_tx_irqs;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007538
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007539 err = mvpp2_queue_vectors_init(port, port_node);
7540 if (err)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007541 goto err_free_netdev;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007542
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007543 port->link_irq = of_irq_get_byname(port_node, "link");
7544 if (port->link_irq == -EPROBE_DEFER) {
7545 err = -EPROBE_DEFER;
7546 goto err_deinit_qvecs;
7547 }
7548 if (port->link_irq <= 0)
7549 /* the link irq is optional */
7550 port->link_irq = 0;
7551
Marcin Wojtas3f518502014-07-10 16:52:13 -03007552 if (of_property_read_bool(port_node, "marvell,loopback"))
7553 port->flags |= MVPP2_F_LOOPBACK;
7554
Marcin Wojtas3f518502014-07-10 16:52:13 -03007555 port->id = id;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007556 if (priv->hw_version == MVPP21)
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007557 port->first_rxq = port->id * port->nrxqs;
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007558 else
7559 port->first_rxq = port->id * priv->max_port_rxqs;
7560
Marcin Wojtas3f518502014-07-10 16:52:13 -03007561 port->phy_node = phy_node;
7562 port->phy_interface = phy_mode;
Antoine Tenart542897d2017-08-30 10:29:15 +02007563 port->comphy = comphy;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007564
Thomas Petazzonia7868412017-03-07 16:53:13 +01007565 if (priv->hw_version == MVPP21) {
7566 res = platform_get_resource(pdev, IORESOURCE_MEM, 2 + id);
7567 port->base = devm_ioremap_resource(&pdev->dev, res);
7568 if (IS_ERR(port->base)) {
7569 err = PTR_ERR(port->base);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007570 goto err_free_irq;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007571 }
7572 } else {
7573 if (of_property_read_u32(port_node, "gop-port-id",
7574 &port->gop_id)) {
7575 err = -EINVAL;
7576 dev_err(&pdev->dev, "missing gop-port-id value\n");
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007577 goto err_deinit_qvecs;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007578 }
7579
7580 port->base = priv->iface_base + MVPP22_GMAC_BASE(port->gop_id);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007581 }
7582
7583 /* Alloc per-cpu stats */
7584 port->stats = netdev_alloc_pcpu_stats(struct mvpp2_pcpu_stats);
7585 if (!port->stats) {
7586 err = -ENOMEM;
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007587 goto err_free_irq;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007588 }
7589
7590 dt_mac_addr = of_get_mac_address(port_node);
7591 if (dt_mac_addr && is_valid_ether_addr(dt_mac_addr)) {
7592 mac_from = "device tree";
7593 ether_addr_copy(dev->dev_addr, dt_mac_addr);
7594 } else {
Thomas Petazzoni26975822017-03-07 16:53:14 +01007595 if (priv->hw_version == MVPP21)
7596 mvpp21_get_mac_address(port, hw_mac_addr);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007597 if (is_valid_ether_addr(hw_mac_addr)) {
7598 mac_from = "hardware";
7599 ether_addr_copy(dev->dev_addr, hw_mac_addr);
7600 } else {
7601 mac_from = "random";
7602 eth_hw_addr_random(dev);
7603 }
7604 }
7605
7606 port->tx_ring_size = MVPP2_MAX_TXD;
7607 port->rx_ring_size = MVPP2_MAX_RXD;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007608 SET_NETDEV_DEV(dev, &pdev->dev);
7609
7610 err = mvpp2_port_init(port);
7611 if (err < 0) {
7612 dev_err(&pdev->dev, "failed to init port %d\n", id);
7613 goto err_free_stats;
7614 }
Thomas Petazzoni26975822017-03-07 16:53:14 +01007615
Thomas Petazzoni26975822017-03-07 16:53:14 +01007616 mvpp2_port_periodic_xon_disable(port);
7617
7618 if (priv->hw_version == MVPP21)
7619 mvpp2_port_fc_adv_enable(port);
7620
7621 mvpp2_port_reset(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007622
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007623 port->pcpu = alloc_percpu(struct mvpp2_port_pcpu);
7624 if (!port->pcpu) {
7625 err = -ENOMEM;
7626 goto err_free_txq_pcpu;
7627 }
7628
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007629 if (!port->has_tx_irqs) {
7630 for_each_present_cpu(cpu) {
7631 port_pcpu = per_cpu_ptr(port->pcpu, cpu);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007632
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007633 hrtimer_init(&port_pcpu->tx_done_timer, CLOCK_MONOTONIC,
7634 HRTIMER_MODE_REL_PINNED);
7635 port_pcpu->tx_done_timer.function = mvpp2_hr_timer_cb;
7636 port_pcpu->timer_scheduled = false;
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007637
Thomas Petazzoni213f4282017-08-03 10:42:00 +02007638 tasklet_init(&port_pcpu->tx_done_tasklet,
7639 mvpp2_tx_proc_cb,
7640 (unsigned long)dev);
7641 }
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007642 }
7643
Antoine Ténart186cd4d2017-08-23 09:46:56 +02007644 features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007645 dev->features = features | NETIF_F_RXCSUM;
7646 dev->hw_features |= features | NETIF_F_RXCSUM | NETIF_F_GRO;
7647 dev->vlan_features |= features;
7648
Jarod Wilson57779872016-10-17 15:54:06 -04007649 /* MTU range: 68 - 9676 */
7650 dev->min_mtu = ETH_MIN_MTU;
7651 /* 9676 == 9700 - 20 and rounding to 8 */
7652 dev->max_mtu = 9676;
7653
Marcin Wojtas3f518502014-07-10 16:52:13 -03007654 err = register_netdev(dev);
7655 if (err < 0) {
7656 dev_err(&pdev->dev, "failed to register netdev\n");
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007657 goto err_free_port_pcpu;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007658 }
7659 netdev_info(dev, "Using %s mac address %pM\n", mac_from, dev->dev_addr);
7660
Marcin Wojtas3f518502014-07-10 16:52:13 -03007661 priv->port_list[id] = port;
7662 return 0;
7663
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007664err_free_port_pcpu:
7665 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007666err_free_txq_pcpu:
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007667 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007668 free_percpu(port->txqs[i]->pcpu);
7669err_free_stats:
7670 free_percpu(port->stats);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007671err_free_irq:
7672 if (port->link_irq)
7673 irq_dispose_mapping(port->link_irq);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007674err_deinit_qvecs:
7675 mvpp2_queue_vectors_deinit(port);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007676err_free_netdev:
Peter Chenccb80392016-08-01 15:02:37 +08007677 of_node_put(phy_node);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007678 free_netdev(dev);
7679 return err;
7680}
7681
7682/* Ports removal routine */
7683static void mvpp2_port_remove(struct mvpp2_port *port)
7684{
7685 int i;
7686
7687 unregister_netdev(port->dev);
Peter Chenccb80392016-08-01 15:02:37 +08007688 of_node_put(port->phy_node);
Marcin Wojtasedc660f2015-08-06 19:00:30 +02007689 free_percpu(port->pcpu);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007690 free_percpu(port->stats);
Thomas Petazzoni09f83972017-08-03 10:41:57 +02007691 for (i = 0; i < port->ntxqs; i++)
Marcin Wojtas3f518502014-07-10 16:52:13 -03007692 free_percpu(port->txqs[i]->pcpu);
Thomas Petazzoni591f4cf2017-08-03 10:41:59 +02007693 mvpp2_queue_vectors_deinit(port);
Antoine Tenartfd3651b2017-09-01 11:04:54 +02007694 if (port->link_irq)
7695 irq_dispose_mapping(port->link_irq);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007696 free_netdev(port->dev);
7697}
7698
7699/* Initialize decoding windows */
7700static void mvpp2_conf_mbus_windows(const struct mbus_dram_target_info *dram,
7701 struct mvpp2 *priv)
7702{
7703 u32 win_enable;
7704 int i;
7705
7706 for (i = 0; i < 6; i++) {
7707 mvpp2_write(priv, MVPP2_WIN_BASE(i), 0);
7708 mvpp2_write(priv, MVPP2_WIN_SIZE(i), 0);
7709
7710 if (i < 4)
7711 mvpp2_write(priv, MVPP2_WIN_REMAP(i), 0);
7712 }
7713
7714 win_enable = 0;
7715
7716 for (i = 0; i < dram->num_cs; i++) {
7717 const struct mbus_dram_window *cs = dram->cs + i;
7718
7719 mvpp2_write(priv, MVPP2_WIN_BASE(i),
7720 (cs->base & 0xffff0000) | (cs->mbus_attr << 8) |
7721 dram->mbus_dram_target_id);
7722
7723 mvpp2_write(priv, MVPP2_WIN_SIZE(i),
7724 (cs->size - 1) & 0xffff0000);
7725
7726 win_enable |= (1 << i);
7727 }
7728
7729 mvpp2_write(priv, MVPP2_BASE_ADDR_ENABLE, win_enable);
7730}
7731
7732/* Initialize Rx FIFO's */
7733static void mvpp2_rx_fifo_init(struct mvpp2 *priv)
7734{
7735 int port;
7736
7737 for (port = 0; port < MVPP2_MAX_PORTS; port++) {
7738 mvpp2_write(priv, MVPP2_RX_DATA_FIFO_SIZE_REG(port),
7739 MVPP2_RX_FIFO_PORT_DATA_SIZE);
7740 mvpp2_write(priv, MVPP2_RX_ATTR_FIFO_SIZE_REG(port),
7741 MVPP2_RX_FIFO_PORT_ATTR_SIZE);
7742 }
7743
7744 mvpp2_write(priv, MVPP2_RX_MIN_PKT_SIZE_REG,
7745 MVPP2_RX_FIFO_PORT_MIN_PKT);
7746 mvpp2_write(priv, MVPP2_RX_FIFO_INIT_REG, 0x1);
7747}
7748
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007749static void mvpp2_axi_init(struct mvpp2 *priv)
7750{
7751 u32 val, rdval, wrval;
7752
7753 mvpp2_write(priv, MVPP22_BM_ADDR_HIGH_RLS_REG, 0x0);
7754
7755 /* AXI Bridge Configuration */
7756
7757 rdval = MVPP22_AXI_CODE_CACHE_RD_CACHE
7758 << MVPP22_AXI_ATTR_CACHE_OFFS;
7759 rdval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7760 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7761
7762 wrval = MVPP22_AXI_CODE_CACHE_WR_CACHE
7763 << MVPP22_AXI_ATTR_CACHE_OFFS;
7764 wrval |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7765 << MVPP22_AXI_ATTR_DOMAIN_OFFS;
7766
7767 /* BM */
7768 mvpp2_write(priv, MVPP22_AXI_BM_WR_ATTR_REG, wrval);
7769 mvpp2_write(priv, MVPP22_AXI_BM_RD_ATTR_REG, rdval);
7770
7771 /* Descriptors */
7772 mvpp2_write(priv, MVPP22_AXI_AGGRQ_DESCR_RD_ATTR_REG, rdval);
7773 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_WR_ATTR_REG, wrval);
7774 mvpp2_write(priv, MVPP22_AXI_TXQ_DESCR_RD_ATTR_REG, rdval);
7775 mvpp2_write(priv, MVPP22_AXI_RXQ_DESCR_WR_ATTR_REG, wrval);
7776
7777 /* Buffer Data */
7778 mvpp2_write(priv, MVPP22_AXI_TX_DATA_RD_ATTR_REG, rdval);
7779 mvpp2_write(priv, MVPP22_AXI_RX_DATA_WR_ATTR_REG, wrval);
7780
7781 val = MVPP22_AXI_CODE_CACHE_NON_CACHE
7782 << MVPP22_AXI_CODE_CACHE_OFFS;
7783 val |= MVPP22_AXI_CODE_DOMAIN_SYSTEM
7784 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7785 mvpp2_write(priv, MVPP22_AXI_RD_NORMAL_CODE_REG, val);
7786 mvpp2_write(priv, MVPP22_AXI_WR_NORMAL_CODE_REG, val);
7787
7788 val = MVPP22_AXI_CODE_CACHE_RD_CACHE
7789 << MVPP22_AXI_CODE_CACHE_OFFS;
7790 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7791 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7792
7793 mvpp2_write(priv, MVPP22_AXI_RD_SNOOP_CODE_REG, val);
7794
7795 val = MVPP22_AXI_CODE_CACHE_WR_CACHE
7796 << MVPP22_AXI_CODE_CACHE_OFFS;
7797 val |= MVPP22_AXI_CODE_DOMAIN_OUTER_DOM
7798 << MVPP22_AXI_CODE_DOMAIN_OFFS;
7799
7800 mvpp2_write(priv, MVPP22_AXI_WR_SNOOP_CODE_REG, val);
7801}
7802
Marcin Wojtas3f518502014-07-10 16:52:13 -03007803/* Initialize network controller common part HW */
7804static int mvpp2_init(struct platform_device *pdev, struct mvpp2 *priv)
7805{
7806 const struct mbus_dram_target_info *dram_target_info;
7807 int err, i;
Marcin Wojtas08a23752014-07-21 13:48:12 -03007808 u32 val;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007809
Marcin Wojtas3f518502014-07-10 16:52:13 -03007810 /* MBUS windows configuration */
7811 dram_target_info = mv_mbus_dram_info();
7812 if (dram_target_info)
7813 mvpp2_conf_mbus_windows(dram_target_info, priv);
7814
Thomas Petazzoni6763ce32017-03-07 16:53:15 +01007815 if (priv->hw_version == MVPP22)
7816 mvpp2_axi_init(priv);
7817
Marcin Wojtas08a23752014-07-21 13:48:12 -03007818 /* Disable HW PHY polling */
Thomas Petazzoni26975822017-03-07 16:53:14 +01007819 if (priv->hw_version == MVPP21) {
7820 val = readl(priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7821 val |= MVPP2_PHY_AN_STOP_SMI0_MASK;
7822 writel(val, priv->lms_base + MVPP2_PHY_AN_CFG0_REG);
7823 } else {
7824 val = readl(priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7825 val &= ~MVPP22_SMI_POLLING_EN;
7826 writel(val, priv->iface_base + MVPP22_SMI_MISC_CFG_REG);
7827 }
Marcin Wojtas08a23752014-07-21 13:48:12 -03007828
Marcin Wojtas3f518502014-07-10 16:52:13 -03007829 /* Allocate and initialize aggregated TXQs */
7830 priv->aggr_txqs = devm_kcalloc(&pdev->dev, num_present_cpus(),
Markus Elfringd7ce3ce2017-04-17 08:48:23 +02007831 sizeof(*priv->aggr_txqs),
Marcin Wojtas3f518502014-07-10 16:52:13 -03007832 GFP_KERNEL);
7833 if (!priv->aggr_txqs)
7834 return -ENOMEM;
7835
7836 for_each_present_cpu(i) {
7837 priv->aggr_txqs[i].id = i;
7838 priv->aggr_txqs[i].size = MVPP2_AGGR_TXQ_SIZE;
Antoine Ténart85affd72017-08-23 09:46:55 +02007839 err = mvpp2_aggr_txq_init(pdev, &priv->aggr_txqs[i], i, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007840 if (err < 0)
7841 return err;
7842 }
7843
7844 /* Rx Fifo Init */
7845 mvpp2_rx_fifo_init(priv);
7846
Thomas Petazzoni26975822017-03-07 16:53:14 +01007847 if (priv->hw_version == MVPP21)
7848 writel(MVPP2_EXT_GLOBAL_CTRL_DEFAULT,
7849 priv->lms_base + MVPP2_MNG_EXTENDED_GLOBAL_CTRL_REG);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007850
7851 /* Allow cache snoop when transmiting packets */
7852 mvpp2_write(priv, MVPP2_TX_SNOOP_REG, 0x1);
7853
7854 /* Buffer Manager initialization */
7855 err = mvpp2_bm_init(pdev, priv);
7856 if (err < 0)
7857 return err;
7858
7859 /* Parser default initialization */
7860 err = mvpp2_prs_default_init(pdev, priv);
7861 if (err < 0)
7862 return err;
7863
7864 /* Classifier default initialization */
7865 mvpp2_cls_init(priv);
7866
7867 return 0;
7868}
7869
7870static int mvpp2_probe(struct platform_device *pdev)
7871{
7872 struct device_node *dn = pdev->dev.of_node;
7873 struct device_node *port_node;
7874 struct mvpp2 *priv;
7875 struct resource *res;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007876 void __iomem *base;
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007877 int port_count, i;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007878 int err;
7879
Markus Elfring0b92e592017-04-17 08:38:32 +02007880 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007881 if (!priv)
7882 return -ENOMEM;
7883
Thomas Petazzonifaca9242017-03-07 16:53:06 +01007884 priv->hw_version =
7885 (unsigned long)of_device_get_match_data(&pdev->dev);
7886
Marcin Wojtas3f518502014-07-10 16:52:13 -03007887 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thomas Petazzonia7868412017-03-07 16:53:13 +01007888 base = devm_ioremap_resource(&pdev->dev, res);
7889 if (IS_ERR(base))
7890 return PTR_ERR(base);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007891
Thomas Petazzonia7868412017-03-07 16:53:13 +01007892 if (priv->hw_version == MVPP21) {
7893 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
7894 priv->lms_base = devm_ioremap_resource(&pdev->dev, res);
7895 if (IS_ERR(priv->lms_base))
7896 return PTR_ERR(priv->lms_base);
7897 } else {
7898 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
7899 priv->iface_base = devm_ioremap_resource(&pdev->dev, res);
7900 if (IS_ERR(priv->iface_base))
7901 return PTR_ERR(priv->iface_base);
Antoine Ténartf84bf382017-08-22 19:08:27 +02007902
7903 priv->sysctrl_base =
7904 syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
7905 "marvell,system-controller");
7906 if (IS_ERR(priv->sysctrl_base))
7907 /* The system controller regmap is optional for dt
7908 * compatibility reasons. When not provided, the
7909 * configuration of the GoP relies on the
7910 * firmware/bootloader.
7911 */
7912 priv->sysctrl_base = NULL;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007913 }
7914
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007915 for (i = 0; i < MVPP2_MAX_THREADS; i++) {
Thomas Petazzonia7868412017-03-07 16:53:13 +01007916 u32 addr_space_sz;
7917
7918 addr_space_sz = (priv->hw_version == MVPP21 ?
7919 MVPP21_ADDR_SPACE_SZ : MVPP22_ADDR_SPACE_SZ);
Thomas Petazzonidf089aa2017-08-03 10:41:58 +02007920 priv->swth_base[i] = base + i * addr_space_sz;
Thomas Petazzonia7868412017-03-07 16:53:13 +01007921 }
Marcin Wojtas3f518502014-07-10 16:52:13 -03007922
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007923 if (priv->hw_version == MVPP21)
7924 priv->max_port_rxqs = 8;
7925 else
7926 priv->max_port_rxqs = 32;
7927
Marcin Wojtas3f518502014-07-10 16:52:13 -03007928 priv->pp_clk = devm_clk_get(&pdev->dev, "pp_clk");
7929 if (IS_ERR(priv->pp_clk))
7930 return PTR_ERR(priv->pp_clk);
7931 err = clk_prepare_enable(priv->pp_clk);
7932 if (err < 0)
7933 return err;
7934
7935 priv->gop_clk = devm_clk_get(&pdev->dev, "gop_clk");
7936 if (IS_ERR(priv->gop_clk)) {
7937 err = PTR_ERR(priv->gop_clk);
7938 goto err_pp_clk;
7939 }
7940 err = clk_prepare_enable(priv->gop_clk);
7941 if (err < 0)
7942 goto err_pp_clk;
7943
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007944 if (priv->hw_version == MVPP22) {
7945 priv->mg_clk = devm_clk_get(&pdev->dev, "mg_clk");
7946 if (IS_ERR(priv->mg_clk)) {
7947 err = PTR_ERR(priv->mg_clk);
7948 goto err_gop_clk;
7949 }
7950
7951 err = clk_prepare_enable(priv->mg_clk);
7952 if (err < 0)
7953 goto err_gop_clk;
7954 }
7955
Marcin Wojtas3f518502014-07-10 16:52:13 -03007956 /* Get system's tclk rate */
7957 priv->tclk = clk_get_rate(priv->pp_clk);
7958
Thomas Petazzoni2067e0a2017-03-07 16:53:19 +01007959 if (priv->hw_version == MVPP22) {
7960 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(40));
7961 if (err)
7962 goto err_mg_clk;
7963 /* Sadly, the BM pools all share the same register to
7964 * store the high 32 bits of their address. So they
7965 * must all have the same high 32 bits, which forces
7966 * us to restrict coherent memory to DMA_BIT_MASK(32).
7967 */
7968 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
7969 if (err)
7970 goto err_mg_clk;
7971 }
7972
Marcin Wojtas3f518502014-07-10 16:52:13 -03007973 /* Initialize network controller */
7974 err = mvpp2_init(pdev, priv);
7975 if (err < 0) {
7976 dev_err(&pdev->dev, "failed to initialize controller\n");
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007977 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007978 }
7979
7980 port_count = of_get_available_child_count(dn);
7981 if (port_count == 0) {
7982 dev_err(&pdev->dev, "no ports enabled\n");
Wei Yongjun575a1932014-07-20 22:02:43 +08007983 err = -ENODEV;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007984 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007985 }
7986
7987 priv->port_list = devm_kcalloc(&pdev->dev, port_count,
Markus Elfring0b92e592017-04-17 08:38:32 +02007988 sizeof(*priv->port_list),
7989 GFP_KERNEL);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007990 if (!priv->port_list) {
7991 err = -ENOMEM;
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007992 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03007993 }
7994
7995 /* Initialize ports */
Marcin Wojtas3f518502014-07-10 16:52:13 -03007996 for_each_available_child_of_node(dn, port_node) {
Thomas Petazzoni59b9a312017-03-07 16:53:17 +01007997 err = mvpp2_port_probe(pdev, port_node, priv);
Marcin Wojtas3f518502014-07-10 16:52:13 -03007998 if (err < 0)
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01007999 goto err_mg_clk;
Marcin Wojtas3f518502014-07-10 16:52:13 -03008000 }
8001
8002 platform_set_drvdata(pdev, priv);
8003 return 0;
8004
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008005err_mg_clk:
8006 if (priv->hw_version == MVPP22)
8007 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008008err_gop_clk:
8009 clk_disable_unprepare(priv->gop_clk);
8010err_pp_clk:
8011 clk_disable_unprepare(priv->pp_clk);
8012 return err;
8013}
8014
8015static int mvpp2_remove(struct platform_device *pdev)
8016{
8017 struct mvpp2 *priv = platform_get_drvdata(pdev);
8018 struct device_node *dn = pdev->dev.of_node;
8019 struct device_node *port_node;
8020 int i = 0;
8021
8022 for_each_available_child_of_node(dn, port_node) {
8023 if (priv->port_list[i])
8024 mvpp2_port_remove(priv->port_list[i]);
8025 i++;
8026 }
8027
8028 for (i = 0; i < MVPP2_BM_POOLS_NUM; i++) {
8029 struct mvpp2_bm_pool *bm_pool = &priv->bm_pools[i];
8030
8031 mvpp2_bm_pool_destroy(pdev, priv, bm_pool);
8032 }
8033
8034 for_each_present_cpu(i) {
8035 struct mvpp2_tx_queue *aggr_txq = &priv->aggr_txqs[i];
8036
8037 dma_free_coherent(&pdev->dev,
8038 MVPP2_AGGR_TXQ_SIZE * MVPP2_DESC_ALIGNED_SIZE,
8039 aggr_txq->descs,
Thomas Petazzoni20396132017-03-07 16:53:00 +01008040 aggr_txq->descs_dma);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008041 }
8042
Thomas Petazzonifceb55d2017-03-07 16:53:18 +01008043 clk_disable_unprepare(priv->mg_clk);
Marcin Wojtas3f518502014-07-10 16:52:13 -03008044 clk_disable_unprepare(priv->pp_clk);
8045 clk_disable_unprepare(priv->gop_clk);
8046
8047 return 0;
8048}
8049
8050static const struct of_device_id mvpp2_match[] = {
Thomas Petazzonifaca9242017-03-07 16:53:06 +01008051 {
8052 .compatible = "marvell,armada-375-pp2",
8053 .data = (void *)MVPP21,
8054 },
Thomas Petazzonifc5e1552017-03-07 16:53:20 +01008055 {
8056 .compatible = "marvell,armada-7k-pp22",
8057 .data = (void *)MVPP22,
8058 },
Marcin Wojtas3f518502014-07-10 16:52:13 -03008059 { }
8060};
8061MODULE_DEVICE_TABLE(of, mvpp2_match);
8062
8063static struct platform_driver mvpp2_driver = {
8064 .probe = mvpp2_probe,
8065 .remove = mvpp2_remove,
8066 .driver = {
8067 .name = MVPP2_DRIVER_NAME,
8068 .of_match_table = mvpp2_match,
8069 },
8070};
8071
8072module_platform_driver(mvpp2_driver);
8073
8074MODULE_DESCRIPTION("Marvell PPv2 Ethernet Driver - www.marvell.com");
8075MODULE_AUTHOR("Marcin Wojtas <mw@semihalf.com>");
Ezequiel Garciac6340992014-07-14 10:34:47 -03008076MODULE_LICENSE("GPL v2");