blob: 67a1e4ce755c752bd10d89130ccbf86e1ba8976f [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
Archit Taneja3d6df062015-06-09 14:17:22 +053033#include <linux/of_graph.h>
Archit Tanejae9fbdaf2015-11-18 12:15:14 +053034#include <linux/of_device.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040035#include <asm/sizes.h>
36
Rob Clarkc8afe682013-06-26 12:44:06 -040037#include <drm/drmP.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050038#include <drm/drm_atomic.h>
39#include <drm/drm_atomic_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040040#include <drm/drm_crtc_helper.h>
Rob Clarkcf3a7e42014-11-08 13:21:06 -050041#include <drm/drm_plane_helper.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040042#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040043#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020044#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040045
46struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040047struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050048struct msm_mmu;
Rob Clarka7d3c952014-05-30 14:47:38 -040049struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040050struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040051struct msm_gem_submit;
Rob Clarkfde5de62016-03-15 15:35:08 -040052struct msm_fence_cb;
Rob Clarkc8afe682013-06-26 12:44:06 -040053
Rob Clark7198e6b2013-07-19 12:59:32 -040054#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
55
56struct msm_file_private {
57 /* currently we don't do anything useful with this.. but when
58 * per-context address spaces are supported we'd keep track of
59 * the context's page-tables here.
60 */
61 int dummy;
62};
Rob Clarkc8afe682013-06-26 12:44:06 -040063
jilai wang12987782015-06-25 17:37:42 -040064enum msm_mdp_plane_property {
65 PLANE_PROP_ZPOS,
66 PLANE_PROP_ALPHA,
67 PLANE_PROP_PREMULTIPLIED,
68 PLANE_PROP_MAX_NUM
69};
70
Hai Li78b1d472015-07-27 13:49:45 -040071struct msm_vblank_ctrl {
72 struct work_struct work;
73 struct list_head event_list;
74 spinlock_t lock;
75};
76
Rob Clarkc8afe682013-06-26 12:44:06 -040077struct msm_drm_private {
78
79 struct msm_kms *kms;
80
Rob Clark060530f2014-03-03 14:19:12 -050081 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -050082 struct platform_device *gpu_pdev;
83
84 /* possibly this should be in the kms component, but it is
85 * shared by both mdp4 and mdp5..
86 */
87 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -050088
Hai Liab5b0102015-01-07 18:47:44 -050089 /* eDP is for mdp5 only, but kms has not been created
90 * when edp_bind() and edp_init() are called. Here is the only
91 * place to keep the edp instance.
92 */
93 struct msm_edp *edp;
94
Hai Lia6895542015-03-31 14:36:33 -040095 /* DSI is shared by mdp4 and mdp5 */
96 struct msm_dsi *dsi[2];
97
Rob Clark7198e6b2013-07-19 12:59:32 -040098 /* when we have more than one 'msm_gpu' these need to be an array: */
99 struct msm_gpu *gpu;
100 struct msm_file_private *lastctx;
101
Rob Clarkc8afe682013-06-26 12:44:06 -0400102 struct drm_fb_helper *fbdev;
103
Rob Clark7198e6b2013-07-19 12:59:32 -0400104 uint32_t next_fence, completed_fence;
105 wait_queue_head_t fence_event;
106
Rob Clarka7d3c952014-05-30 14:47:38 -0400107 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -0400108 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -0400109
Rob Clarkc8afe682013-06-26 12:44:06 -0400110 /* list of GEM objects: */
111 struct list_head inactive_list;
112
113 struct workqueue_struct *wq;
114
Rob Clarkedd4fc62013-09-14 14:01:55 -0400115 /* callbacks deferred until bo is inactive: */
116 struct list_head fence_cbs;
117
Rob Clarkf86afec2014-11-25 12:41:18 -0500118 /* crtcs pending async atomic updates: */
119 uint32_t pending_crtcs;
120 wait_queue_head_t pending_crtcs_event;
121
Rob Clark871d8122013-11-16 12:56:06 -0500122 /* registered MMUs: */
123 unsigned int num_mmus;
124 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -0400125
Rob Clarka8623912013-10-08 12:57:48 -0400126 unsigned int num_planes;
127 struct drm_plane *planes[8];
128
Rob Clarkc8afe682013-06-26 12:44:06 -0400129 unsigned int num_crtcs;
130 struct drm_crtc *crtcs[8];
131
132 unsigned int num_encoders;
133 struct drm_encoder *encoders[8];
134
Rob Clarka3376e32013-08-30 13:02:15 -0400135 unsigned int num_bridges;
136 struct drm_bridge *bridges[8];
137
Rob Clarkc8afe682013-06-26 12:44:06 -0400138 unsigned int num_connectors;
139 struct drm_connector *connectors[8];
Rob Clark871d8122013-11-16 12:56:06 -0500140
jilai wang12987782015-06-25 17:37:42 -0400141 /* Properties */
142 struct drm_property *plane_property[PLANE_PROP_MAX_NUM];
143
Rob Clark871d8122013-11-16 12:56:06 -0500144 /* VRAM carveout, used when no IOMMU: */
145 struct {
146 unsigned long size;
147 dma_addr_t paddr;
148 /* NOTE: mm managed at the page level, size is in # of pages
149 * and position mm_node->start is in # of pages:
150 */
151 struct drm_mm mm;
152 } vram;
Hai Li78b1d472015-07-27 13:49:45 -0400153
154 struct msm_vblank_ctrl vblank_ctrl;
Rob Clarkc8afe682013-06-26 12:44:06 -0400155};
156
157struct msm_format {
158 uint32_t pixel_format;
159};
160
Daniel Vetterb4274fb2014-11-26 17:02:18 +0100161int msm_atomic_check(struct drm_device *dev,
162 struct drm_atomic_state *state);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500163int msm_atomic_commit(struct drm_device *dev,
Maarten Lankhorsta3ccfb92016-04-26 16:11:38 +0200164 struct drm_atomic_state *state, bool nonblock);
Rob Clarkcf3a7e42014-11-08 13:21:06 -0500165
Rob Clark871d8122013-11-16 12:56:06 -0500166int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400167
Rob Clark7198e6b2013-07-19 12:59:32 -0400168int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
169 struct drm_file *file);
170
Daniel Thompson77a147e2014-11-12 11:38:14 +0000171int msm_gem_mmap_obj(struct drm_gem_object *obj,
172 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400173int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
174int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
175uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
176int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
177 uint32_t *iova);
178int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500179uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400180struct page **msm_gem_get_pages(struct drm_gem_object *obj);
181void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400182void msm_gem_put_iova(struct drm_gem_object *obj, int id);
183int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
184 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400185int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
186 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400187struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
188void *msm_gem_prime_vmap(struct drm_gem_object *obj);
189void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000190int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400191struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100192 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400193int msm_gem_prime_pin(struct drm_gem_object *obj);
194void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400195void *msm_gem_vaddr_locked(struct drm_gem_object *obj);
196void *msm_gem_vaddr(struct drm_gem_object *obj);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400197int msm_gem_queue_inactive_cb(struct drm_gem_object *obj,
198 struct msm_fence_cb *cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400199void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkbf6811f2013-09-01 13:25:09 -0400200 struct msm_gpu *gpu, bool write, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400201void msm_gem_move_to_inactive(struct drm_gem_object *obj);
202int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op,
Rob Clark56c2da82015-05-11 11:50:03 -0400203 ktime_t *timeout);
Rob Clark7198e6b2013-07-19 12:59:32 -0400204int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400205void msm_gem_free_object(struct drm_gem_object *obj);
206int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
207 uint32_t size, uint32_t flags, uint32_t *handle);
208struct drm_gem_object *msm_gem_new(struct drm_device *dev,
209 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400210struct drm_gem_object *msm_gem_import(struct drm_device *dev,
211 uint32_t size, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400212
Rob Clark2638d902014-11-08 09:13:37 -0500213int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
214void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
215uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400216struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
217const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
218struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200219 const struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
Rob Clarkc8afe682013-06-26 12:44:06 -0400220struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
Ville Syrjälä1eb83452015-11-11 19:11:29 +0200221 struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
Rob Clarkc8afe682013-06-26 12:44:06 -0400222
223struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
Archit Taneja1aaa57f2016-02-25 11:19:45 +0530224void msm_fbdev_free(struct drm_device *dev);
Rob Clarkc8afe682013-06-26 12:44:06 -0400225
Rob Clarkdada25b2013-12-01 12:12:54 -0500226struct hdmi;
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100227int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
Rob Clark067fef32014-11-04 13:33:14 -0500228 struct drm_encoder *encoder);
Arnd Bergmannfcda50c2016-02-22 22:08:35 +0100229void __init msm_hdmi_register(void);
230void __exit msm_hdmi_unregister(void);
Rob Clarkc8afe682013-06-26 12:44:06 -0400231
Hai Li00453982014-12-12 14:41:17 -0500232struct msm_edp;
233void __init msm_edp_register(void);
234void __exit msm_edp_unregister(void);
235int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
236 struct drm_encoder *encoder);
237
Hai Lia6895542015-03-31 14:36:33 -0400238struct msm_dsi;
239enum msm_dsi_encoder_id {
240 MSM_DSI_VIDEO_ENCODER_ID = 0,
241 MSM_DSI_CMD_ENCODER_ID = 1,
242 MSM_DSI_ENCODER_NUM = 2
243};
244#ifdef CONFIG_DRM_MSM_DSI
245void __init msm_dsi_register(void);
246void __exit msm_dsi_unregister(void);
247int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
248 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM]);
249#else
250static inline void __init msm_dsi_register(void)
251{
252}
253static inline void __exit msm_dsi_unregister(void)
254{
255}
256static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
257 struct drm_device *dev,
258 struct drm_encoder *encoders[MSM_DSI_ENCODER_NUM])
259{
260 return -EINVAL;
261}
262#endif
263
Rob Clarkc8afe682013-06-26 12:44:06 -0400264#ifdef CONFIG_DEBUG_FS
265void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
266void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
267void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400268int msm_debugfs_late_init(struct drm_device *dev);
269int msm_rd_debugfs_init(struct drm_minor *minor);
270void msm_rd_debugfs_cleanup(struct drm_minor *minor);
271void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400272int msm_perf_debugfs_init(struct drm_minor *minor);
273void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400274#else
275static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
276static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400277#endif
278
279void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
280 const char *dbgname);
281void msm_writel(u32 data, void __iomem *addr);
282u32 msm_readl(const void __iomem *addr);
283
284#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
285#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
286
287static inline int align_pitch(int width, int bpp)
288{
289 int bytespp = (bpp + 7) / 8;
290 /* adreno needs pitch aligned to 32 pixels: */
291 return bytespp * ALIGN(width, 32);
292}
293
294/* for the generated headers: */
295#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400296#define fui(x) ({BUG(); 0;})
297#define util_float_to_half(x) ({BUG(); 0;})
298
Rob Clarkc8afe682013-06-26 12:44:06 -0400299
300#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
301
302/* for conditionally setting boolean flag(s): */
303#define COND(bool, val) ((bool) ? (val) : 0)
304
Rob Clarkc8afe682013-06-26 12:44:06 -0400305
306#endif /* __MSM_DRV_H__ */