Steven J. Hill | 2299c49 | 2012-08-31 16:13:07 -0500 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 2008 Ralf Baechle (ralf@linux-mips.org) |
| 7 | * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved. |
| 8 | */ |
Matt Redfearn | 1f19aee | 2017-11-09 11:02:44 +0000 | [diff] [blame] | 9 | |
| 10 | #define pr_fmt(fmt) "irq-mips-gic: " fmt |
| 11 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 12 | #include <linux/bitmap.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 13 | #include <linux/clocksource.h> |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 14 | #include <linux/cpuhotplug.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 15 | #include <linux/init.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 16 | #include <linux/interrupt.h> |
Andrew Bresticker | fb8f7be1 | 2014-10-20 12:03:55 -0700 | [diff] [blame] | 17 | #include <linux/irq.h> |
Joel Porquet | 41a83e0 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 18 | #include <linux/irqchip.h> |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 19 | #include <linux/of_address.h> |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame] | 20 | #include <linux/percpu.h> |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 21 | #include <linux/sched.h> |
Ralf Baechle | 631330f | 2009-06-19 14:05:26 +0100 | [diff] [blame] | 22 | #include <linux/smp.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 23 | |
Paul Burton | e83f7e0 | 2017-08-12 19:49:41 -0700 | [diff] [blame] | 24 | #include <asm/mips-cps.h> |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 25 | #include <asm/setup.h> |
| 26 | #include <asm/traps.h> |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 27 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 28 | #include <dt-bindings/interrupt-controller/mips-gic.h> |
| 29 | |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 30 | #define GIC_MAX_INTRS 256 |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame] | 31 | #define GIC_MAX_LONGS BITS_TO_LONGS(GIC_MAX_INTRS) |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 32 | |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 33 | /* Add 2 to convert GIC CPU pin to core interrupt */ |
| 34 | #define GIC_CPU_PIN_OFFSET 2 |
Jeffrey Deans | 822350b | 2014-07-17 09:20:53 +0100 | [diff] [blame] | 35 | |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 36 | /* Mapped interrupt to pin X, then GIC will generate the vector (X+1). */ |
| 37 | #define GIC_PIN_TO_VEC_OFFSET 1 |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 38 | |
Paul Burton | b11d4c1 | 2017-08-12 21:36:29 -0700 | [diff] [blame] | 39 | /* Convert between local/shared IRQ number and GIC HW IRQ number. */ |
| 40 | #define GIC_LOCAL_HWIRQ_BASE 0 |
| 41 | #define GIC_LOCAL_TO_HWIRQ(x) (GIC_LOCAL_HWIRQ_BASE + (x)) |
| 42 | #define GIC_HWIRQ_TO_LOCAL(x) ((x) - GIC_LOCAL_HWIRQ_BASE) |
| 43 | #define GIC_SHARED_HWIRQ_BASE GIC_NUM_LOCAL_INTRS |
| 44 | #define GIC_SHARED_TO_HWIRQ(x) (GIC_SHARED_HWIRQ_BASE + (x)) |
| 45 | #define GIC_HWIRQ_TO_SHARED(x) ((x) - GIC_SHARED_HWIRQ_BASE) |
| 46 | |
Paul Burton | 582e2b4 | 2017-08-12 21:36:10 -0700 | [diff] [blame] | 47 | void __iomem *mips_gic_base; |
Steven J. Hill | 0b271f5 | 2012-08-31 16:05:37 -0500 | [diff] [blame] | 48 | |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame] | 49 | DEFINE_PER_CPU_READ_MOSTLY(unsigned long[GIC_MAX_LONGS], pcpu_masks); |
Jeffrey Deans | 822350b | 2014-07-17 09:20:53 +0100 | [diff] [blame] | 50 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 51 | static DEFINE_SPINLOCK(gic_lock); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 52 | static struct irq_domain *gic_irq_domain; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 53 | static struct irq_domain *gic_ipi_domain; |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 54 | static int gic_shared_intrs; |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 55 | static unsigned int gic_cpu_pin; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 56 | static unsigned int timer_cpu_pin; |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 57 | static struct irq_chip gic_level_irq_controller, gic_edge_irq_controller; |
Paul Burton | 61dc367 | 2017-10-31 09:41:51 -0700 | [diff] [blame] | 58 | static DECLARE_BITMAP(ipi_resrv, GIC_MAX_INTRS); |
| 59 | static DECLARE_BITMAP(ipi_available, GIC_MAX_INTRS); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 60 | |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 61 | static struct gic_all_vpes_chip_data { |
| 62 | u32 map; |
| 63 | bool mask; |
| 64 | } gic_all_vpes_chip_data[GIC_NUM_LOCAL_INTRS]; |
| 65 | |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 66 | static void gic_clear_pcpu_masks(unsigned int intr) |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 67 | { |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 68 | unsigned int i; |
Andrew Bresticker | 5f68fea | 2014-10-20 12:03:52 -0700 | [diff] [blame] | 69 | |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 70 | /* Clear the interrupt's bit in all pcpu_masks */ |
| 71 | for_each_possible_cpu(i) |
| 72 | clear_bit(intr, per_cpu_ptr(pcpu_masks, i)); |
Paul Burton | 835d2b4 | 2016-02-03 03:15:28 +0000 | [diff] [blame] | 73 | } |
| 74 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 75 | static bool gic_local_irq_is_routable(int intr) |
| 76 | { |
| 77 | u32 vpe_ctl; |
| 78 | |
| 79 | /* All local interrupts are routable in EIC mode. */ |
| 80 | if (cpu_has_veic) |
| 81 | return true; |
| 82 | |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 83 | vpe_ctl = read_gic_vl_ctl(); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 84 | switch (intr) { |
| 85 | case GIC_LOCAL_INT_TIMER: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 86 | return vpe_ctl & GIC_VX_CTL_TIMER_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 87 | case GIC_LOCAL_INT_PERFCTR: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 88 | return vpe_ctl & GIC_VX_CTL_PERFCNT_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 89 | case GIC_LOCAL_INT_FDC: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 90 | return vpe_ctl & GIC_VX_CTL_FDC_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 91 | case GIC_LOCAL_INT_SWINT0: |
| 92 | case GIC_LOCAL_INT_SWINT1: |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 93 | return vpe_ctl & GIC_VX_CTL_SWINT_ROUTABLE; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 94 | default: |
| 95 | return true; |
| 96 | } |
| 97 | } |
| 98 | |
Andrew Bresticker | 3263d08 | 2014-09-18 14:47:28 -0700 | [diff] [blame] | 99 | static void gic_bind_eic_interrupt(int irq, int set) |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 100 | { |
| 101 | /* Convert irq vector # to hw int # */ |
| 102 | irq -= GIC_PIN_TO_VEC_OFFSET; |
| 103 | |
| 104 | /* Set irq to use shadow set */ |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 105 | write_gic_vl_eic_shadow_set(irq, set); |
Steven J. Hill | 98b67c3 | 2012-08-31 16:18:49 -0500 | [diff] [blame] | 106 | } |
| 107 | |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 108 | static void gic_send_ipi(struct irq_data *d, unsigned int cpu) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 109 | { |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 110 | irq_hw_number_t hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(d)); |
| 111 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 112 | write_gic_wedge(GIC_WEDGE_RW | hwirq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 113 | } |
| 114 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 115 | int gic_get_c0_compare_int(void) |
| 116 | { |
| 117 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) |
| 118 | return MIPS_CPU_IRQ_BASE + cp0_compare_irq; |
| 119 | return irq_create_mapping(gic_irq_domain, |
| 120 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_TIMER)); |
| 121 | } |
| 122 | |
| 123 | int gic_get_c0_perfcount_int(void) |
| 124 | { |
| 125 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_PERFCTR)) { |
James Hogan | 7e3e6cb | 2015-01-27 21:45:50 +0000 | [diff] [blame] | 126 | /* Is the performance counter shared with the timer? */ |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 127 | if (cp0_perfcount_irq < 0) |
| 128 | return -1; |
| 129 | return MIPS_CPU_IRQ_BASE + cp0_perfcount_irq; |
| 130 | } |
| 131 | return irq_create_mapping(gic_irq_domain, |
| 132 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_PERFCTR)); |
| 133 | } |
| 134 | |
James Hogan | 6429e2b | 2015-01-29 11:14:09 +0000 | [diff] [blame] | 135 | int gic_get_c0_fdc_int(void) |
| 136 | { |
| 137 | if (!gic_local_irq_is_routable(GIC_LOCAL_INT_FDC)) { |
| 138 | /* Is the FDC IRQ even present? */ |
| 139 | if (cp0_fdc_irq < 0) |
| 140 | return -1; |
| 141 | return MIPS_CPU_IRQ_BASE + cp0_fdc_irq; |
| 142 | } |
| 143 | |
James Hogan | 6429e2b | 2015-01-29 11:14:09 +0000 | [diff] [blame] | 144 | return irq_create_mapping(gic_irq_domain, |
| 145 | GIC_LOCAL_TO_HWIRQ(GIC_LOCAL_INT_FDC)); |
| 146 | } |
| 147 | |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 148 | static void gic_handle_shared_int(bool chained) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 149 | { |
Paul Burton | e98fcb2 | 2017-08-12 21:36:16 -0700 | [diff] [blame] | 150 | unsigned int intr, virq; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 151 | unsigned long *pcpu_mask; |
Andrew Bresticker | 8f5ee79 | 2014-10-20 12:03:56 -0700 | [diff] [blame] | 152 | DECLARE_BITMAP(pending, GIC_MAX_INTRS); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 153 | |
| 154 | /* Get per-cpu bitmaps */ |
Paul Burton | aa49373 | 2017-08-12 21:36:42 -0700 | [diff] [blame] | 155 | pcpu_mask = this_cpu_ptr(pcpu_masks); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 156 | |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 157 | if (mips_cm_is64) |
Paul Burton | e98fcb2 | 2017-08-12 21:36:16 -0700 | [diff] [blame] | 158 | __ioread64_copy(pending, addr_gic_pend(), |
| 159 | DIV_ROUND_UP(gic_shared_intrs, 64)); |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 160 | else |
Paul Burton | e98fcb2 | 2017-08-12 21:36:16 -0700 | [diff] [blame] | 161 | __ioread32_copy(pending, addr_gic_pend(), |
| 162 | DIV_ROUND_UP(gic_shared_intrs, 32)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 163 | |
Andrew Bresticker | fbd5524 | 2014-09-18 14:47:25 -0700 | [diff] [blame] | 164 | bitmap_and(pending, pending, pcpu_mask, gic_shared_intrs); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 165 | |
Paul Burton | cae750b | 2016-08-19 18:11:19 +0100 | [diff] [blame] | 166 | for_each_set_bit(intr, pending, gic_shared_intrs) { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 167 | virq = irq_linear_revmap(gic_irq_domain, |
| 168 | GIC_SHARED_TO_HWIRQ(intr)); |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 169 | if (chained) |
| 170 | generic_handle_irq(virq); |
| 171 | else |
| 172 | do_IRQ(virq); |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 173 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 174 | } |
| 175 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 176 | static void gic_mask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 177 | { |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 178 | unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq); |
| 179 | |
Paul Burton | 90019f8 | 2017-09-05 11:28:46 -0700 | [diff] [blame] | 180 | write_gic_rmask(intr); |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 181 | gic_clear_pcpu_masks(intr); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 182 | } |
| 183 | |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 184 | static void gic_unmask_irq(struct irq_data *d) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 185 | { |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 186 | unsigned int intr = GIC_HWIRQ_TO_SHARED(d->hwirq); |
| 187 | unsigned int cpu; |
| 188 | |
Paul Burton | 90019f8 | 2017-09-05 11:28:46 -0700 | [diff] [blame] | 189 | write_gic_smask(intr); |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 190 | |
| 191 | gic_clear_pcpu_masks(intr); |
Paul Burton | d9f8293 | 2017-09-21 23:24:40 -0700 | [diff] [blame] | 192 | cpu = cpumask_first(irq_data_get_effective_affinity_mask(d)); |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 193 | set_bit(intr, per_cpu_ptr(pcpu_masks, cpu)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 194 | } |
| 195 | |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 196 | static void gic_ack_irq(struct irq_data *d) |
| 197 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 198 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 199 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 200 | write_gic_wedge(irq); |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 201 | } |
| 202 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 203 | static int gic_set_type(struct irq_data *d, unsigned int type) |
| 204 | { |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 205 | unsigned int irq, pol, trig, dual; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 206 | unsigned long flags; |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 207 | |
| 208 | irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 209 | |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 210 | spin_lock_irqsave(&gic_lock, flags); |
| 211 | switch (type & IRQ_TYPE_SENSE_MASK) { |
| 212 | case IRQ_TYPE_EDGE_FALLING: |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 213 | pol = GIC_POL_FALLING_EDGE; |
| 214 | trig = GIC_TRIG_EDGE; |
| 215 | dual = GIC_DUAL_SINGLE; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 216 | break; |
| 217 | case IRQ_TYPE_EDGE_RISING: |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 218 | pol = GIC_POL_RISING_EDGE; |
| 219 | trig = GIC_TRIG_EDGE; |
| 220 | dual = GIC_DUAL_SINGLE; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 221 | break; |
| 222 | case IRQ_TYPE_EDGE_BOTH: |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 223 | pol = 0; /* Doesn't matter */ |
| 224 | trig = GIC_TRIG_EDGE; |
| 225 | dual = GIC_DUAL_DUAL; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 226 | break; |
| 227 | case IRQ_TYPE_LEVEL_LOW: |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 228 | pol = GIC_POL_ACTIVE_LOW; |
| 229 | trig = GIC_TRIG_LEVEL; |
| 230 | dual = GIC_DUAL_SINGLE; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 231 | break; |
| 232 | case IRQ_TYPE_LEVEL_HIGH: |
| 233 | default: |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 234 | pol = GIC_POL_ACTIVE_HIGH; |
| 235 | trig = GIC_TRIG_LEVEL; |
| 236 | dual = GIC_DUAL_SINGLE; |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 237 | break; |
| 238 | } |
| 239 | |
Paul Burton | 5af3e93 | 2017-10-31 09:41:50 -0700 | [diff] [blame] | 240 | change_gic_pol(irq, pol); |
| 241 | change_gic_trig(irq, trig); |
| 242 | change_gic_dual(irq, dual); |
| 243 | |
| 244 | if (trig == GIC_TRIG_EDGE) |
Thomas Gleixner | a595fc5 | 2015-06-23 14:41:25 +0200 | [diff] [blame] | 245 | irq_set_chip_handler_name_locked(d, &gic_edge_irq_controller, |
| 246 | handle_edge_irq, NULL); |
| 247 | else |
| 248 | irq_set_chip_handler_name_locked(d, &gic_level_irq_controller, |
| 249 | handle_level_irq, NULL); |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 250 | spin_unlock_irqrestore(&gic_lock, flags); |
| 251 | |
| 252 | return 0; |
| 253 | } |
| 254 | |
| 255 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 256 | static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask, |
| 257 | bool force) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 258 | { |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 259 | unsigned int irq = GIC_HWIRQ_TO_SHARED(d->hwirq); |
Paul Burton | 07df8bf | 2017-08-18 14:04:35 -0700 | [diff] [blame] | 260 | unsigned long flags; |
| 261 | unsigned int cpu; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 262 | |
Paul Burton | 07df8bf | 2017-08-18 14:04:35 -0700 | [diff] [blame] | 263 | cpu = cpumask_first_and(cpumask, cpu_online_mask); |
| 264 | if (cpu >= NR_CPUS) |
Andrew Bresticker | 14d160a | 2014-09-18 14:47:22 -0700 | [diff] [blame] | 265 | return -EINVAL; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 266 | |
| 267 | /* Assumption : cpumask refers to a single CPU */ |
| 268 | spin_lock_irqsave(&gic_lock, flags); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 269 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 270 | /* Re-route this IRQ */ |
Paul Burton | 07df8bf | 2017-08-18 14:04:35 -0700 | [diff] [blame] | 271 | write_gic_map_vp(irq, BIT(mips_cm_vp_id(cpu))); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 272 | |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 273 | /* Update the pcpu_masks */ |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 274 | gic_clear_pcpu_masks(irq); |
| 275 | if (read_gic_mask(irq)) |
Paul Burton | 07df8bf | 2017-08-18 14:04:35 -0700 | [diff] [blame] | 276 | set_bit(irq, per_cpu_ptr(pcpu_masks, cpu)); |
Tony Wu | c214c03 | 2013-06-21 10:13:08 +0000 | [diff] [blame] | 277 | |
Marc Zyngier | 18416e4 | 2017-08-18 09:39:24 +0100 | [diff] [blame] | 278 | irq_data_update_effective_affinity(d, cpumask_of(cpu)); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 279 | spin_unlock_irqrestore(&gic_lock, flags); |
| 280 | |
Paul Burton | 7f15a64 | 2017-08-12 21:36:46 -0700 | [diff] [blame] | 281 | return IRQ_SET_MASK_OK; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 282 | } |
| 283 | #endif |
| 284 | |
Andrew Bresticker | 4a6a3ea3 | 2014-09-18 14:47:26 -0700 | [diff] [blame] | 285 | static struct irq_chip gic_level_irq_controller = { |
| 286 | .name = "MIPS GIC", |
| 287 | .irq_mask = gic_mask_irq, |
| 288 | .irq_unmask = gic_unmask_irq, |
| 289 | .irq_set_type = gic_set_type, |
| 290 | #ifdef CONFIG_SMP |
| 291 | .irq_set_affinity = gic_set_affinity, |
| 292 | #endif |
| 293 | }; |
| 294 | |
| 295 | static struct irq_chip gic_edge_irq_controller = { |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 296 | .name = "MIPS GIC", |
Andrew Bresticker | 5561c9e | 2014-09-18 14:47:20 -0700 | [diff] [blame] | 297 | .irq_ack = gic_ack_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 298 | .irq_mask = gic_mask_irq, |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 299 | .irq_unmask = gic_unmask_irq, |
Andrew Bresticker | 95150ae | 2014-09-18 14:47:21 -0700 | [diff] [blame] | 300 | .irq_set_type = gic_set_type, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 301 | #ifdef CONFIG_SMP |
Thomas Gleixner | 161d049 | 2011-03-23 21:08:58 +0000 | [diff] [blame] | 302 | .irq_set_affinity = gic_set_affinity, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 303 | #endif |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 304 | .ipi_send_single = gic_send_ipi, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 305 | }; |
| 306 | |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 307 | static void gic_handle_local_int(bool chained) |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 308 | { |
| 309 | unsigned long pending, masked; |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 310 | unsigned int intr, virq; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 311 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 312 | pending = read_gic_vl_pend(); |
| 313 | masked = read_gic_vl_mask(); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 314 | |
| 315 | bitmap_and(&pending, &pending, &masked, GIC_NUM_LOCAL_INTRS); |
| 316 | |
Paul Burton | 0f4ed15 | 2016-09-13 17:54:27 +0100 | [diff] [blame] | 317 | for_each_set_bit(intr, &pending, GIC_NUM_LOCAL_INTRS) { |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 318 | virq = irq_linear_revmap(gic_irq_domain, |
| 319 | GIC_LOCAL_TO_HWIRQ(intr)); |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 320 | if (chained) |
| 321 | generic_handle_irq(virq); |
| 322 | else |
| 323 | do_IRQ(virq); |
Qais Yousef | d7eb4f2 | 2015-01-19 11:51:29 +0000 | [diff] [blame] | 324 | } |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | static void gic_mask_local_irq(struct irq_data *d) |
| 328 | { |
| 329 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 330 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 331 | write_gic_vl_rmask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 332 | } |
| 333 | |
| 334 | static void gic_unmask_local_irq(struct irq_data *d) |
| 335 | { |
| 336 | int intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 337 | |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 338 | write_gic_vl_smask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 339 | } |
| 340 | |
| 341 | static struct irq_chip gic_local_irq_controller = { |
| 342 | .name = "MIPS GIC Local", |
| 343 | .irq_mask = gic_mask_local_irq, |
| 344 | .irq_unmask = gic_unmask_local_irq, |
| 345 | }; |
| 346 | |
| 347 | static void gic_mask_local_irq_all_vpes(struct irq_data *d) |
| 348 | { |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 349 | struct gic_all_vpes_chip_data *cd; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 350 | unsigned long flags; |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 351 | int intr, cpu; |
| 352 | |
| 353 | intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 354 | cd = irq_data_get_irq_chip_data(d); |
| 355 | cd->mask = false; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 356 | |
| 357 | spin_lock_irqsave(&gic_lock, flags); |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 358 | for_each_online_cpu(cpu) { |
| 359 | write_gic_vl_other(mips_cm_vp_id(cpu)); |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 360 | write_gic_vo_rmask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 361 | } |
| 362 | spin_unlock_irqrestore(&gic_lock, flags); |
| 363 | } |
| 364 | |
| 365 | static void gic_unmask_local_irq_all_vpes(struct irq_data *d) |
| 366 | { |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 367 | struct gic_all_vpes_chip_data *cd; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 368 | unsigned long flags; |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 369 | int intr, cpu; |
| 370 | |
| 371 | intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 372 | cd = irq_data_get_irq_chip_data(d); |
| 373 | cd->mask = true; |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 374 | |
| 375 | spin_lock_irqsave(&gic_lock, flags); |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 376 | for_each_online_cpu(cpu) { |
| 377 | write_gic_vl_other(mips_cm_vp_id(cpu)); |
Paul Burton | 9da3c64 | 2017-08-12 21:36:25 -0700 | [diff] [blame] | 378 | write_gic_vo_smask(BIT(intr)); |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 379 | } |
| 380 | spin_unlock_irqrestore(&gic_lock, flags); |
| 381 | } |
| 382 | |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 383 | static void gic_all_vpes_irq_cpu_online(struct irq_data *d) |
| 384 | { |
| 385 | struct gic_all_vpes_chip_data *cd; |
| 386 | unsigned int intr; |
| 387 | |
| 388 | intr = GIC_HWIRQ_TO_LOCAL(d->hwirq); |
| 389 | cd = irq_data_get_irq_chip_data(d); |
| 390 | |
| 391 | write_gic_vl_map(intr, cd->map); |
| 392 | if (cd->mask) |
| 393 | write_gic_vl_smask(BIT(intr)); |
| 394 | } |
| 395 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 396 | static struct irq_chip gic_all_vpes_local_irq_controller = { |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 397 | .name = "MIPS GIC Local", |
| 398 | .irq_mask = gic_mask_local_irq_all_vpes, |
| 399 | .irq_unmask = gic_unmask_local_irq_all_vpes, |
| 400 | .irq_cpu_online = gic_all_vpes_irq_cpu_online, |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 401 | }; |
| 402 | |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 403 | static void __gic_irq_dispatch(void) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 404 | { |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 405 | gic_handle_local_int(false); |
| 406 | gic_handle_shared_int(false); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 407 | } |
| 408 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 409 | static void gic_irq_dispatch(struct irq_desc *desc) |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 410 | { |
Rabin Vincent | 1b3ed36 | 2015-06-12 10:01:56 +0200 | [diff] [blame] | 411 | gic_handle_local_int(true); |
| 412 | gic_handle_shared_int(true); |
Andrew Bresticker | 18743d2 | 2014-09-18 14:47:24 -0700 | [diff] [blame] | 413 | } |
| 414 | |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 415 | static int gic_shared_irq_domain_map(struct irq_domain *d, unsigned int virq, |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 416 | irq_hw_number_t hw, unsigned int cpu) |
Andrew Bresticker | e9de688 | 2014-09-18 14:47:27 -0700 | [diff] [blame] | 417 | { |
| 418 | int intr = GIC_HWIRQ_TO_SHARED(hw); |
Paul Burton | d9f8293 | 2017-09-21 23:24:40 -0700 | [diff] [blame] | 419 | struct irq_data *data; |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 420 | unsigned long flags; |
| 421 | |
Paul Burton | d9f8293 | 2017-09-21 23:24:40 -0700 | [diff] [blame] | 422 | data = irq_get_irq_data(virq); |
| 423 | |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 424 | spin_lock_irqsave(&gic_lock, flags); |
Paul Burton | d3e8cf4 | 2017-08-12 21:36:22 -0700 | [diff] [blame] | 425 | write_gic_map_pin(intr, GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin); |
Paul Burton | 7778c4b | 2017-08-18 14:02:21 -0700 | [diff] [blame] | 426 | write_gic_map_vp(intr, BIT(mips_cm_vp_id(cpu))); |
Paul Burton | d9f8293 | 2017-09-21 23:24:40 -0700 | [diff] [blame] | 427 | irq_data_update_effective_affinity(data, cpumask_of(cpu)); |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 428 | spin_unlock_irqrestore(&gic_lock, flags); |
| 429 | |
| 430 | return 0; |
| 431 | } |
| 432 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 433 | static int gic_irq_domain_xlate(struct irq_domain *d, struct device_node *ctrlr, |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 434 | const u32 *intspec, unsigned int intsize, |
| 435 | irq_hw_number_t *out_hwirq, |
| 436 | unsigned int *out_type) |
| 437 | { |
| 438 | if (intsize != 3) |
| 439 | return -EINVAL; |
| 440 | |
| 441 | if (intspec[0] == GIC_SHARED) |
| 442 | *out_hwirq = GIC_SHARED_TO_HWIRQ(intspec[1]); |
| 443 | else if (intspec[0] == GIC_LOCAL) |
| 444 | *out_hwirq = GIC_LOCAL_TO_HWIRQ(intspec[1]); |
| 445 | else |
| 446 | return -EINVAL; |
| 447 | *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; |
| 448 | |
| 449 | return 0; |
| 450 | } |
| 451 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 452 | static int gic_irq_domain_map(struct irq_domain *d, unsigned int virq, |
| 453 | irq_hw_number_t hwirq) |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 454 | { |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 455 | struct gic_all_vpes_chip_data *cd; |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 456 | unsigned long flags; |
| 457 | unsigned int intr; |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 458 | int err, cpu; |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 459 | u32 map; |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 460 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 461 | if (hwirq >= GIC_SHARED_HWIRQ_BASE) { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 462 | /* verify that shared irqs don't conflict with an IPI irq */ |
| 463 | if (test_bit(GIC_HWIRQ_TO_SHARED(hwirq), ipi_resrv)) |
| 464 | return -EBUSY; |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 465 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 466 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 467 | &gic_level_irq_controller, |
| 468 | NULL); |
| 469 | if (err) |
| 470 | return err; |
| 471 | |
Marc Zyngier | 18416e4 | 2017-08-18 09:39:24 +0100 | [diff] [blame] | 472 | irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(virq))); |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 473 | return gic_shared_irq_domain_map(d, virq, hwirq, 0); |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 474 | } |
| 475 | |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 476 | intr = GIC_HWIRQ_TO_LOCAL(hwirq); |
| 477 | map = GIC_MAP_PIN_MAP_TO_PIN | gic_cpu_pin; |
| 478 | |
| 479 | switch (intr) { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 480 | case GIC_LOCAL_INT_TIMER: |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 481 | /* CONFIG_MIPS_CMP workaround (see __gic_init) */ |
| 482 | map = GIC_MAP_PIN_MAP_TO_PIN | timer_cpu_pin; |
| 483 | /* fall-through */ |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 484 | case GIC_LOCAL_INT_PERFCTR: |
| 485 | case GIC_LOCAL_INT_FDC: |
| 486 | /* |
| 487 | * HACK: These are all really percpu interrupts, but |
| 488 | * the rest of the MIPS kernel code does not use the |
| 489 | * percpu IRQ API for them. |
| 490 | */ |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 491 | cd = &gic_all_vpes_chip_data[intr]; |
| 492 | cd->map = map; |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 493 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 494 | &gic_all_vpes_local_irq_controller, |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 495 | cd); |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 496 | if (err) |
| 497 | return err; |
| 498 | |
| 499 | irq_set_handler(virq, handle_percpu_irq); |
| 500 | break; |
| 501 | |
| 502 | default: |
| 503 | err = irq_domain_set_hwirq_and_chip(d, virq, hwirq, |
| 504 | &gic_local_irq_controller, |
| 505 | NULL); |
| 506 | if (err) |
| 507 | return err; |
| 508 | |
| 509 | irq_set_handler(virq, handle_percpu_devid_irq); |
| 510 | irq_set_percpu_devid(virq); |
| 511 | break; |
| 512 | } |
| 513 | |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 514 | if (!gic_local_irq_is_routable(intr)) |
| 515 | return -EPERM; |
| 516 | |
| 517 | spin_lock_irqsave(&gic_lock, flags); |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 518 | for_each_online_cpu(cpu) { |
| 519 | write_gic_vl_other(mips_cm_vp_id(cpu)); |
Paul Burton | 63b746b | 2017-10-31 09:41:44 -0700 | [diff] [blame] | 520 | write_gic_vo_map(intr, map); |
| 521 | } |
| 522 | spin_unlock_irqrestore(&gic_lock, flags); |
| 523 | |
| 524 | return 0; |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 525 | } |
| 526 | |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 527 | static int gic_irq_domain_alloc(struct irq_domain *d, unsigned int virq, |
| 528 | unsigned int nr_irqs, void *arg) |
| 529 | { |
| 530 | struct irq_fwspec *fwspec = arg; |
| 531 | irq_hw_number_t hwirq; |
| 532 | |
| 533 | if (fwspec->param[0] == GIC_SHARED) |
| 534 | hwirq = GIC_SHARED_TO_HWIRQ(fwspec->param[1]); |
| 535 | else |
| 536 | hwirq = GIC_LOCAL_TO_HWIRQ(fwspec->param[1]); |
| 537 | |
| 538 | return gic_irq_domain_map(d, virq, hwirq); |
| 539 | } |
| 540 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 541 | void gic_irq_domain_free(struct irq_domain *d, unsigned int virq, |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 542 | unsigned int nr_irqs) |
| 543 | { |
Qais Yousef | c98c1822 | 2015-12-08 13:20:24 +0000 | [diff] [blame] | 544 | } |
| 545 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 546 | static const struct irq_domain_ops gic_irq_domain_ops = { |
| 547 | .xlate = gic_irq_domain_xlate, |
| 548 | .alloc = gic_irq_domain_alloc, |
| 549 | .free = gic_irq_domain_free, |
Matt Redfearn | 8ada00a | 2017-04-20 10:07:36 +0100 | [diff] [blame] | 550 | .map = gic_irq_domain_map, |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 551 | }; |
| 552 | |
| 553 | static int gic_ipi_domain_xlate(struct irq_domain *d, struct device_node *ctrlr, |
| 554 | const u32 *intspec, unsigned int intsize, |
| 555 | irq_hw_number_t *out_hwirq, |
| 556 | unsigned int *out_type) |
| 557 | { |
| 558 | /* |
| 559 | * There's nothing to translate here. hwirq is dynamically allocated and |
| 560 | * the irq type is always edge triggered. |
| 561 | * */ |
| 562 | *out_hwirq = 0; |
| 563 | *out_type = IRQ_TYPE_EDGE_RISING; |
| 564 | |
| 565 | return 0; |
| 566 | } |
| 567 | |
| 568 | static int gic_ipi_domain_alloc(struct irq_domain *d, unsigned int virq, |
| 569 | unsigned int nr_irqs, void *arg) |
| 570 | { |
| 571 | struct cpumask *ipimask = arg; |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 572 | irq_hw_number_t hwirq, base_hwirq; |
| 573 | int cpu, ret, i; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 574 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 575 | base_hwirq = find_first_bit(ipi_available, gic_shared_intrs); |
| 576 | if (base_hwirq == gic_shared_intrs) |
| 577 | return -ENOMEM; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 578 | |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 579 | /* check that we have enough space */ |
| 580 | for (i = base_hwirq; i < nr_irqs; i++) { |
| 581 | if (!test_bit(i, ipi_available)) |
| 582 | return -EBUSY; |
| 583 | } |
| 584 | bitmap_clear(ipi_available, base_hwirq, nr_irqs); |
| 585 | |
| 586 | /* map the hwirq for each cpu consecutively */ |
| 587 | i = 0; |
| 588 | for_each_cpu(cpu, ipimask) { |
| 589 | hwirq = GIC_SHARED_TO_HWIRQ(base_hwirq + i); |
| 590 | |
| 591 | ret = irq_domain_set_hwirq_and_chip(d, virq + i, hwirq, |
| 592 | &gic_edge_irq_controller, |
| 593 | NULL); |
| 594 | if (ret) |
| 595 | goto error; |
| 596 | |
| 597 | ret = irq_domain_set_hwirq_and_chip(d->parent, virq + i, hwirq, |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 598 | &gic_edge_irq_controller, |
| 599 | NULL); |
| 600 | if (ret) |
| 601 | goto error; |
| 602 | |
| 603 | ret = irq_set_irq_type(virq + i, IRQ_TYPE_EDGE_RISING); |
| 604 | if (ret) |
| 605 | goto error; |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 606 | |
| 607 | ret = gic_shared_irq_domain_map(d, virq + i, hwirq, cpu); |
| 608 | if (ret) |
| 609 | goto error; |
| 610 | |
| 611 | i++; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 612 | } |
| 613 | |
| 614 | return 0; |
| 615 | error: |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 616 | bitmap_set(ipi_available, base_hwirq, nr_irqs); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 617 | return ret; |
| 618 | } |
| 619 | |
| 620 | void gic_ipi_domain_free(struct irq_domain *d, unsigned int virq, |
| 621 | unsigned int nr_irqs) |
| 622 | { |
Paul Burton | b87281e | 2017-04-20 10:07:35 +0100 | [diff] [blame] | 623 | irq_hw_number_t base_hwirq; |
| 624 | struct irq_data *data; |
| 625 | |
| 626 | data = irq_get_irq_data(virq); |
| 627 | if (!data) |
| 628 | return; |
| 629 | |
| 630 | base_hwirq = GIC_HWIRQ_TO_SHARED(irqd_to_hwirq(data)); |
| 631 | bitmap_set(ipi_available, base_hwirq, nr_irqs); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 632 | } |
| 633 | |
| 634 | int gic_ipi_domain_match(struct irq_domain *d, struct device_node *node, |
| 635 | enum irq_domain_bus_token bus_token) |
| 636 | { |
| 637 | bool is_ipi; |
| 638 | |
| 639 | switch (bus_token) { |
| 640 | case DOMAIN_BUS_IPI: |
| 641 | is_ipi = d->bus_token == bus_token; |
Paul Burton | 547aefc | 2016-07-05 14:26:00 +0100 | [diff] [blame] | 642 | return (!node || to_of_node(d->fwnode) == node) && is_ipi; |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 643 | break; |
| 644 | default: |
| 645 | return 0; |
| 646 | } |
| 647 | } |
| 648 | |
Tobias Klauser | 0b7e815 | 2017-06-02 10:20:56 +0200 | [diff] [blame] | 649 | static const struct irq_domain_ops gic_ipi_domain_ops = { |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 650 | .xlate = gic_ipi_domain_xlate, |
| 651 | .alloc = gic_ipi_domain_alloc, |
| 652 | .free = gic_ipi_domain_free, |
| 653 | .match = gic_ipi_domain_match, |
Andrew Bresticker | c49581a | 2014-09-18 14:47:23 -0700 | [diff] [blame] | 654 | }; |
| 655 | |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 656 | static int gic_cpu_startup(unsigned int cpu) |
| 657 | { |
Paul Burton | 890f6b5 | 2017-10-31 09:41:47 -0700 | [diff] [blame] | 658 | /* Enable or disable EIC */ |
| 659 | change_gic_vl_ctl(GIC_VX_CTL_EIC, |
| 660 | cpu_has_veic ? GIC_VX_CTL_EIC : 0); |
| 661 | |
Paul Burton | 25ac19e | 2017-10-31 09:41:46 -0700 | [diff] [blame] | 662 | /* Clear all local IRQ masks (ie. disable all local interrupts) */ |
| 663 | write_gic_vl_rmask(~0); |
| 664 | |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 665 | /* Invoke irq_cpu_online callbacks to enable desired interrupts */ |
| 666 | irq_cpu_online(); |
| 667 | |
| 668 | return 0; |
| 669 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 670 | |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 671 | static int __init gic_of_init(struct device_node *node, |
| 672 | struct device_node *parent) |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 673 | { |
Paul Burton | 25c51da | 2017-10-31 09:41:48 -0700 | [diff] [blame] | 674 | unsigned int cpu_vec, i, gicconfig, v[2], num_ipis; |
Paul Burton | b2b2e58 | 2017-08-12 21:36:44 -0700 | [diff] [blame] | 675 | unsigned long reserved; |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 676 | phys_addr_t gic_base; |
| 677 | struct resource res; |
| 678 | size_t gic_len; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 679 | |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 680 | /* Find the first available CPU vector. */ |
Paul Burton | b2b2e58 | 2017-08-12 21:36:44 -0700 | [diff] [blame] | 681 | i = 0; |
Paul Burton | a08588e | 2017-09-21 23:24:39 -0700 | [diff] [blame] | 682 | reserved = (C_SW0 | C_SW1) >> __ffs(C_SW0); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 683 | while (!of_property_read_u32_index(node, "mti,reserved-cpu-vectors", |
| 684 | i++, &cpu_vec)) |
| 685 | reserved |= BIT(cpu_vec); |
Alex Smith | c0a9f72 | 2015-10-12 10:40:43 +0100 | [diff] [blame] | 686 | |
Paul Burton | b2b2e58 | 2017-08-12 21:36:44 -0700 | [diff] [blame] | 687 | cpu_vec = find_first_zero_bit(&reserved, hweight_long(ST0_IM)); |
| 688 | if (cpu_vec == hweight_long(ST0_IM)) { |
Matt Redfearn | 1f19aee | 2017-11-09 11:02:44 +0000 | [diff] [blame] | 689 | pr_err("No CPU vectors available\n"); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 690 | return -ENODEV; |
| 691 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 692 | |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 693 | if (of_address_to_resource(node, 0, &res)) { |
| 694 | /* |
| 695 | * Probe the CM for the GIC base address if not specified |
| 696 | * in the device-tree. |
| 697 | */ |
| 698 | if (mips_cm_present()) { |
| 699 | gic_base = read_gcr_gic_base() & |
| 700 | ~CM_GCR_GIC_BASE_GICEN; |
| 701 | gic_len = 0x20000; |
Matt Redfearn | 666740f | 2017-11-09 11:02:45 +0000 | [diff] [blame] | 702 | pr_warn("Using inherited base address %pa\n", |
| 703 | &gic_base); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 704 | } else { |
Matt Redfearn | 1f19aee | 2017-11-09 11:02:44 +0000 | [diff] [blame] | 705 | pr_err("Failed to get memory range\n"); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 706 | return -ENODEV; |
| 707 | } |
| 708 | } else { |
| 709 | gic_base = res.start; |
| 710 | gic_len = resource_size(&res); |
| 711 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 712 | |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 713 | if (mips_cm_present()) { |
| 714 | write_gcr_gic_base(gic_base | CM_GCR_GIC_BASE_GICEN); |
| 715 | /* Ensure GIC region is enabled before trying to access it */ |
| 716 | __sync(); |
| 717 | } |
| 718 | |
| 719 | mips_gic_base = ioremap_nocache(gic_base, gic_len); |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 720 | |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 721 | gicconfig = read_gic_config(); |
| 722 | gic_shared_intrs = gicconfig & GIC_CONFIG_NUMINTERRUPTS; |
Paul Burton | a08588e | 2017-09-21 23:24:39 -0700 | [diff] [blame] | 723 | gic_shared_intrs >>= __ffs(GIC_CONFIG_NUMINTERRUPTS); |
Paul Burton | 3680746 | 2017-08-12 21:36:24 -0700 | [diff] [blame] | 724 | gic_shared_intrs = (gic_shared_intrs + 1) * 8; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 725 | |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 726 | if (cpu_has_veic) { |
| 727 | /* Always use vector 1 in EIC mode */ |
| 728 | gic_cpu_pin = 0; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 729 | timer_cpu_pin = gic_cpu_pin; |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 730 | set_vi_handler(gic_cpu_pin + GIC_PIN_TO_VEC_OFFSET, |
| 731 | __gic_irq_dispatch); |
| 732 | } else { |
| 733 | gic_cpu_pin = cpu_vec - GIC_CPU_PIN_OFFSET; |
| 734 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + cpu_vec, |
| 735 | gic_irq_dispatch); |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 736 | /* |
| 737 | * With the CMP implementation of SMP (deprecated), other CPUs |
| 738 | * are started by the bootloader and put into a timer based |
| 739 | * waiting poll loop. We must not re-route those CPU's local |
| 740 | * timer interrupts as the wait instruction will never finish, |
| 741 | * so just handle whatever CPU interrupt it is routed to by |
| 742 | * default. |
| 743 | * |
| 744 | * This workaround should be removed when CMP support is |
| 745 | * dropped. |
| 746 | */ |
| 747 | if (IS_ENABLED(CONFIG_MIPS_CMP) && |
| 748 | gic_local_irq_is_routable(GIC_LOCAL_INT_TIMER)) { |
Paul Burton | 0d0cf58 | 2017-08-12 21:36:26 -0700 | [diff] [blame] | 749 | timer_cpu_pin = read_gic_vl_timer_map() & GIC_MAP_PIN_MAP; |
James Hogan | 1b6af71 | 2015-01-19 15:38:24 +0000 | [diff] [blame] | 750 | irq_set_chained_handler(MIPS_CPU_IRQ_BASE + |
| 751 | GIC_CPU_PIN_OFFSET + |
| 752 | timer_cpu_pin, |
| 753 | gic_irq_dispatch); |
| 754 | } else { |
| 755 | timer_cpu_pin = gic_cpu_pin; |
| 756 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 757 | } |
| 758 | |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 759 | gic_irq_domain = irq_domain_add_simple(node, GIC_NUM_LOCAL_INTRS + |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 760 | gic_shared_intrs, 0, |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 761 | &gic_irq_domain_ops, NULL); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 762 | if (!gic_irq_domain) { |
Matt Redfearn | 1f19aee | 2017-11-09 11:02:44 +0000 | [diff] [blame] | 763 | pr_err("Failed to add IRQ domain"); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 764 | return -ENXIO; |
| 765 | } |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 766 | |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 767 | gic_ipi_domain = irq_domain_add_hierarchy(gic_irq_domain, |
| 768 | IRQ_DOMAIN_FLAG_IPI_PER_CPU, |
| 769 | GIC_NUM_LOCAL_INTRS + gic_shared_intrs, |
| 770 | node, &gic_ipi_domain_ops, NULL); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 771 | if (!gic_ipi_domain) { |
Matt Redfearn | 1f19aee | 2017-11-09 11:02:44 +0000 | [diff] [blame] | 772 | pr_err("Failed to add IPI domain"); |
Paul Burton | fbea754 | 2017-08-12 21:36:40 -0700 | [diff] [blame] | 773 | return -ENXIO; |
| 774 | } |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 775 | |
Marc Zyngier | 96f0d93 | 2017-06-22 11:42:50 +0100 | [diff] [blame] | 776 | irq_domain_update_bus_token(gic_ipi_domain, DOMAIN_BUS_IPI); |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 777 | |
Qais Yousef | 16a8083 | 2015-12-08 13:20:30 +0000 | [diff] [blame] | 778 | if (node && |
| 779 | !of_property_read_u32_array(node, "mti,reserved-ipi-vectors", v, 2)) { |
| 780 | bitmap_set(ipi_resrv, v[0], v[1]); |
| 781 | } else { |
Paul Burton | 25c51da | 2017-10-31 09:41:48 -0700 | [diff] [blame] | 782 | /* |
| 783 | * Reserve 2 interrupts per possible CPU/VP for use as IPIs, |
| 784 | * meeting the requirements of arch/mips SMP. |
| 785 | */ |
| 786 | num_ipis = 2 * num_possible_cpus(); |
| 787 | bitmap_set(ipi_resrv, gic_shared_intrs - num_ipis, num_ipis); |
Qais Yousef | 16a8083 | 2015-12-08 13:20:30 +0000 | [diff] [blame] | 788 | } |
Qais Yousef | 2af70a9 | 2015-12-08 13:20:23 +0000 | [diff] [blame] | 789 | |
Paul Burton | f8dcd9e | 2017-04-20 10:07:34 +0100 | [diff] [blame] | 790 | bitmap_copy(ipi_available, ipi_resrv, GIC_MAX_INTRS); |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 791 | |
Paul Burton | 87888bc | 2017-08-12 21:36:41 -0700 | [diff] [blame] | 792 | board_bind_eic_interrupt = &gic_bind_eic_interrupt; |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 793 | |
Paul Burton | 87888bc | 2017-08-12 21:36:41 -0700 | [diff] [blame] | 794 | /* Setup defaults */ |
| 795 | for (i = 0; i < gic_shared_intrs; i++) { |
| 796 | change_gic_pol(i, GIC_POL_ACTIVE_HIGH); |
| 797 | change_gic_trig(i, GIC_TRIG_LEVEL); |
Paul Burton | 90019f8 | 2017-09-05 11:28:46 -0700 | [diff] [blame] | 798 | write_gic_rmask(i); |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 799 | } |
| 800 | |
Paul Burton | da61fcf | 2017-10-31 09:41:45 -0700 | [diff] [blame] | 801 | return cpuhp_setup_state(CPUHP_AP_IRQ_MIPS_GIC_STARTING, |
| 802 | "irqchip/mips/gic:starting", |
| 803 | gic_cpu_startup, NULL); |
Andrew Bresticker | a705727 | 2014-11-12 11:43:38 -0800 | [diff] [blame] | 804 | } |
| 805 | IRQCHIP_DECLARE(mips_gic, "mti,gic", gic_of_init); |