blob: 928858dada756255cbb4c27c2ae0c191373e6513 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Russell Kingc41b16f2011-01-19 15:32:15 +00002/*
3 * Support for Versatile FPGA-based IRQ controllers
4 */
Linus Walleij3a6ca8c2012-10-27 01:05:06 +02005#include <linux/bitops.h>
Russell Kingc41b16f2011-01-19 15:32:15 +00006#include <linux/irq.h>
7#include <linux/io.h>
Joel Porquet41a83e02015-07-07 17:11:46 -04008#include <linux/irqchip.h>
Linus Walleij2389d502012-10-31 22:04:31 +01009#include <linux/irqchip/versatile-fpga.h>
Linus Walleij3108e6a2012-04-28 14:33:47 +010010#include <linux/irqdomain.h>
11#include <linux/module.h>
Linus Walleij9bc15032012-09-06 09:07:57 +010012#include <linux/of.h>
13#include <linux/of_address.h>
Linus Walleijbdd272c2013-10-04 15:15:35 +020014#include <linux/of_irq.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000015
Linus Walleij3108e6a2012-04-28 14:33:47 +010016#include <asm/exception.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000017#include <asm/mach/irq.h>
Russell Kingc41b16f2011-01-19 15:32:15 +000018
19#define IRQ_STATUS 0x00
20#define IRQ_RAW_STATUS 0x04
21#define IRQ_ENABLE_SET 0x08
22#define IRQ_ENABLE_CLEAR 0x0c
Linus Walleij9bc15032012-09-06 09:07:57 +010023#define INT_SOFT_SET 0x10
24#define INT_SOFT_CLEAR 0x14
25#define FIQ_STATUS 0x20
26#define FIQ_RAW_STATUS 0x24
27#define FIQ_ENABLE 0x28
28#define FIQ_ENABLE_SET 0x28
29#define FIQ_ENABLE_CLEAR 0x2C
Russell Kingc41b16f2011-01-19 15:32:15 +000030
Rob Herring59318462014-03-03 09:15:18 -060031#define PIC_ENABLES 0x20 /* set interrupt pass through bits */
32
Linus Walleij3108e6a2012-04-28 14:33:47 +010033/**
34 * struct fpga_irq_data - irq data container for the FPGA IRQ controller
35 * @base: memory offset in virtual memory
Linus Walleij3108e6a2012-04-28 14:33:47 +010036 * @chip: chip container for this instance
37 * @domain: IRQ domain for this instance
38 * @valid: mask for valid IRQs on this controller
39 * @used_irqs: number of active IRQs on this controller
40 */
41struct fpga_irq_data {
42 void __iomem *base;
Linus Walleij3108e6a2012-04-28 14:33:47 +010043 struct irq_chip chip;
44 u32 valid;
45 struct irq_domain *domain;
46 u8 used_irqs;
47};
48
49/* we cannot allocate memory when the controllers are initially registered */
Linus Walleij2389d502012-10-31 22:04:31 +010050static struct fpga_irq_data fpga_irq_devices[CONFIG_VERSATILE_FPGA_IRQ_NR];
Linus Walleij3108e6a2012-04-28 14:33:47 +010051static int fpga_irq_id;
52
Russell Kingc41b16f2011-01-19 15:32:15 +000053static void fpga_irq_mask(struct irq_data *d)
54{
55 struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
Linus Walleij3108e6a2012-04-28 14:33:47 +010056 u32 mask = 1 << d->hwirq;
Russell Kingc41b16f2011-01-19 15:32:15 +000057
58 writel(mask, f->base + IRQ_ENABLE_CLEAR);
59}
60
61static void fpga_irq_unmask(struct irq_data *d)
62{
63 struct fpga_irq_data *f = irq_data_get_irq_chip_data(d);
Linus Walleij3108e6a2012-04-28 14:33:47 +010064 u32 mask = 1 << d->hwirq;
Russell Kingc41b16f2011-01-19 15:32:15 +000065
66 writel(mask, f->base + IRQ_ENABLE_SET);
67}
68
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +020069static void fpga_irq_handle(struct irq_desc *desc)
Russell Kingc41b16f2011-01-19 15:32:15 +000070{
Thomas Gleixner6845664a2011-03-24 13:25:22 +010071 struct fpga_irq_data *f = irq_desc_get_handler_data(desc);
Russell Kingc41b16f2011-01-19 15:32:15 +000072 u32 status = readl(f->base + IRQ_STATUS);
73
74 if (status == 0) {
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +020075 do_bad_IRQ(desc);
Russell Kingc41b16f2011-01-19 15:32:15 +000076 return;
77 }
78
79 do {
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +020080 unsigned int irq = ffs(status) - 1;
81
Russell Kingc41b16f2011-01-19 15:32:15 +000082 status &= ~(1 << irq);
Linus Walleij3108e6a2012-04-28 14:33:47 +010083 generic_handle_irq(irq_find_mapping(f->domain, irq));
Russell Kingc41b16f2011-01-19 15:32:15 +000084 } while (status);
85}
86
Linus Walleij3108e6a2012-04-28 14:33:47 +010087/*
88 * Handle each interrupt in a single FPGA IRQ controller. Returns non-zero
89 * if we've handled at least one interrupt. This does a single read of the
90 * status register and handles all interrupts in order from LSB first.
91 */
92static int handle_one_fpga(struct fpga_irq_data *f, struct pt_regs *regs)
Russell Kingc41b16f2011-01-19 15:32:15 +000093{
Linus Walleij3108e6a2012-04-28 14:33:47 +010094 int handled = 0;
95 int irq;
96 u32 status;
Russell Kingc41b16f2011-01-19 15:32:15 +000097
Linus Walleij3108e6a2012-04-28 14:33:47 +010098 while ((status = readl(f->base + IRQ_STATUS))) {
99 irq = ffs(status) - 1;
Marc Zyngier84bc7392014-08-26 11:03:29 +0100100 handle_domain_irq(f->domain, irq, regs);
Linus Walleij3108e6a2012-04-28 14:33:47 +0100101 handled = 1;
102 }
103
104 return handled;
105}
106
107/*
108 * Keep iterating over all registered FPGA IRQ controllers until there are
109 * no pending interrupts.
110 */
111asmlinkage void __exception_irq_entry fpga_handle_irq(struct pt_regs *regs)
112{
113 int i, handled;
114
115 do {
116 for (i = 0, handled = 0; i < fpga_irq_id; ++i)
117 handled |= handle_one_fpga(&fpga_irq_devices[i], regs);
118 } while (handled);
119}
120
121static int fpga_irqdomain_map(struct irq_domain *d, unsigned int irq,
122 irq_hw_number_t hwirq)
123{
124 struct fpga_irq_data *f = d->host_data;
125
126 /* Skip invalid IRQs, only register handlers for the real ones */
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200127 if (!(f->valid & BIT(hwirq)))
Grant Likelyd94ea3f2013-06-06 14:11:38 +0100128 return -EPERM;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100129 irq_set_chip_data(irq, f);
130 irq_set_chip_and_handler(irq, &f->chip,
131 handle_level_irq);
Rob Herringd17cab42015-08-29 18:01:22 -0500132 irq_set_probe(irq);
Linus Walleij3108e6a2012-04-28 14:33:47 +0100133 return 0;
134}
135
Krzysztof Kozlowski96009732015-04-27 21:54:24 +0900136static const struct irq_domain_ops fpga_irqdomain_ops = {
Linus Walleij3108e6a2012-04-28 14:33:47 +0100137 .map = fpga_irqdomain_map,
138 .xlate = irq_domain_xlate_onetwocell,
139};
140
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200141void __init fpga_irq_init(void __iomem *base, const char *name, int irq_start,
142 int parent_irq, u32 valid, struct device_node *node)
143{
Linus Walleij3108e6a2012-04-28 14:33:47 +0100144 struct fpga_irq_data *f;
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200145 int i;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100146
147 if (fpga_irq_id >= ARRAY_SIZE(fpga_irq_devices)) {
Paul Bollee6423f82013-03-25 10:34:46 +0100148 pr_err("%s: too few FPGA IRQ controllers, increase CONFIG_VERSATILE_FPGA_IRQ_NR\n", __func__);
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200149 return;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100150 }
Linus Walleij3108e6a2012-04-28 14:33:47 +0100151 f = &fpga_irq_devices[fpga_irq_id];
152 f->base = base;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100153 f->chip.name = name;
Russell Kingc41b16f2011-01-19 15:32:15 +0000154 f->chip.irq_ack = fpga_irq_mask;
155 f->chip.irq_mask = fpga_irq_mask;
156 f->chip.irq_unmask = fpga_irq_unmask;
Linus Walleij3108e6a2012-04-28 14:33:47 +0100157 f->valid = valid;
Russell Kingc41b16f2011-01-19 15:32:15 +0000158
159 if (parent_irq != -1) {
Thomas Gleixnerfcd3c5b2015-06-21 21:11:00 +0200160 irq_set_chained_handler_and_data(parent_irq, fpga_irq_handle,
161 f);
Russell Kingc41b16f2011-01-19 15:32:15 +0000162 }
163
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200164 /* This will also allocate irq descriptors */
165 f->domain = irq_domain_add_simple(node, fls(valid), irq_start,
Linus Walleij3108e6a2012-04-28 14:33:47 +0100166 &fpga_irqdomain_ops, f);
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200167
168 /* This will allocate all valid descriptors in the linear case */
169 for (i = 0; i < fls(valid); i++)
170 if (valid & BIT(i)) {
171 if (!irq_start)
172 irq_create_mapping(f->domain, i);
173 f->used_irqs++;
174 }
175
Linus Walleijbdd272c2013-10-04 15:15:35 +0200176 pr_info("FPGA IRQ chip %d \"%s\" @ %p, %u irqs",
Linus Walleij3108e6a2012-04-28 14:33:47 +0100177 fpga_irq_id, name, base, f->used_irqs);
Linus Walleijbdd272c2013-10-04 15:15:35 +0200178 if (parent_irq != -1)
179 pr_cont(", parent IRQ: %d\n", parent_irq);
180 else
181 pr_cont("\n");
Linus Walleij3a6ca8c2012-10-27 01:05:06 +0200182
183 fpga_irq_id++;
Russell Kingc41b16f2011-01-19 15:32:15 +0000184}
Linus Walleij9bc15032012-09-06 09:07:57 +0100185
186#ifdef CONFIG_OF
187int __init fpga_irq_of_init(struct device_node *node,
188 struct device_node *parent)
189{
Linus Walleij9bc15032012-09-06 09:07:57 +0100190 void __iomem *base;
191 u32 clear_mask;
192 u32 valid_mask;
Linus Walleijbdd272c2013-10-04 15:15:35 +0200193 int parent_irq;
Linus Walleij9bc15032012-09-06 09:07:57 +0100194
195 if (WARN_ON(!node))
196 return -ENODEV;
197
198 base = of_iomap(node, 0);
199 WARN(!base, "unable to map fpga irq registers\n");
200
201 if (of_property_read_u32(node, "clear-mask", &clear_mask))
202 clear_mask = 0;
203
204 if (of_property_read_u32(node, "valid-mask", &valid_mask))
205 valid_mask = 0;
206
Linus Walleijbdd272c2013-10-04 15:15:35 +0200207 /* Some chips are cascaded from a parent IRQ */
208 parent_irq = irq_of_parse_and_map(node, 0);
Rob Herring2920bc92014-05-29 16:39:43 -0500209 if (!parent_irq) {
210 set_handle_irq(fpga_handle_irq);
Linus Walleijbdd272c2013-10-04 15:15:35 +0200211 parent_irq = -1;
Rob Herring2920bc92014-05-29 16:39:43 -0500212 }
Linus Walleijbdd272c2013-10-04 15:15:35 +0200213
214 fpga_irq_init(base, node->name, 0, parent_irq, valid_mask, node);
Linus Walleij9bc15032012-09-06 09:07:57 +0100215
216 writel(clear_mask, base + IRQ_ENABLE_CLEAR);
217 writel(clear_mask, base + FIQ_ENABLE_CLEAR);
218
Rob Herring59318462014-03-03 09:15:18 -0600219 /*
220 * On Versatile AB/PB, some secondary interrupts have a direct
221 * pass-thru to the primary controller for IRQs 20 and 22-31 which need
222 * to be enabled. See section 3.10 of the Versatile AB user guide.
223 */
224 if (of_device_is_compatible(node, "arm,versatile-sic"))
225 writel(0xffd00000, base + PIC_ENABLES);
226
Linus Walleij9bc15032012-09-06 09:07:57 +0100227 return 0;
228}
Rob Herring2920bc92014-05-29 16:39:43 -0500229IRQCHIP_DECLARE(arm_fpga, "arm,versatile-fpga-irq", fpga_irq_of_init);
Rob Herring59318462014-03-03 09:15:18 -0600230IRQCHIP_DECLARE(arm_fpga_sic, "arm,versatile-sic", fpga_irq_of_init);
Neil Armstrong1adea8b2016-03-07 15:49:08 +0100231IRQCHIP_DECLARE(ox810se_rps, "oxsemi,ox810se-rps-irq", fpga_irq_of_init);
Linus Walleij9bc15032012-09-06 09:07:57 +0100232#endif