Gitiles
Code Review
Sign In
gerrit-public.fairphone.software
/
kernel
/
msm-4.19
/
c7a9dd3cb62bed68861befbf176475459bfdc2f1
/
drivers
/
clk
/
sunxi-ng
/
ccu-sun6i-a31.c
38b8f82
clk: sunxi-ng: a31: Correct lcd1-ch1 clock register offset
by Chen-Yu Tsai
· 8 years ago
9ad0bb3
clk: sunxi-ng: sun6i: Fix enable bit offset for hdmi-ddc module clock
by Chen-Yu Tsai
· 8 years ago
7042125
clk: sunxi-ng: A31: Fix spdif clock register
by Marcus Cooper
· 8 years ago
95881a5
clk: sunxi-ng: sun6i-a31: Enable PLL-MIPI LDOs when ungating it
by Chen-Yu Tsai
· 8 years ago
a17b9e4
clk: sunxi-ng: sun6i-a31: Force AHB1 clock to use PLL6 as parent
by Chen-Yu Tsai
· 8 years ago
5254223
clk: sunxi-ng: sun6i-a31: Fix register offset for mipi-csi clk
by Chen-Yu Tsai
· 8 years ago
d613782
clk: sunxi-ng: sun6i-a31: set CLK_SET_RATE_UNGATE for all PLLs
by Chen-Yu Tsai
· 8 years ago
d832fdd
clk: sunxi-ng: sun6i-a31: Set CLK_SET_RATE_PARENT for display output clocks
by Chen-Yu Tsai
· 8 years ago
c6e6c96
clk: sunxi-ng: Add A31/A31s clocks
by Chen-Yu Tsai
· 8 years ago