commit | 7b93eccf2876ba3b1c10dae22ca864a0eb08de4f | [log] [tgz] |
---|---|---|
author | Timur Tabi <timur@freescale.com> | Thu Jun 23 14:48:54 2011 -0500 |
committer | Kumar Gala <galak@kernel.crashing.org> | Mon Jun 27 08:36:16 2011 -0500 |
tree | d3afaa61a0e162eace990d7621a8949d4ae7291a | |
parent | ebf714ff37561331eb39963945d80bfc2a59e00f [diff] |
powerpc/85xx: clamp the P1022DS DIU pixel clock to allowed values To ensure that the DIU pixel clock will not be set to an invalid value, clamp the PXCLK divider to the allowed range (2-255). This also acts as a limiter for the pixel clock. Signed-off-by: Timur Tabi <timur@freescale.com> Signed-off-by: Kumar Gala <galak@kernel.crashing.org>