blob: b0864f5b729d54eb5b8613b2cad0912bbd5be87c [file] [log] [blame]
Chris Leechc13c8262006-05-23 17:18:44 -07001/*
2 * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the Free
6 * Software Foundation; either version 2 of the License, or (at your option)
7 * any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59
16 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called COPYING.
20 */
21#ifndef DMAENGINE_H
22#define DMAENGINE_H
David Woodhouse1c0f16e2006-06-27 02:53:56 -070023
Chris Leechc13c8262006-05-23 17:18:44 -070024#include <linux/device.h>
25#include <linux/uio.h>
26#include <linux/kref.h>
27#include <linux/completion.h>
28#include <linux/rcupdate.h>
Dan Williams7405f742007-01-02 11:10:43 -070029#include <linux/dma-mapping.h>
Chris Leechc13c8262006-05-23 17:18:44 -070030
31/**
Joe Perchesfd3f8982008-02-03 17:45:46 +020032 * enum dma_state - resource PNP/power management state
Chris Leechc13c8262006-05-23 17:18:44 -070033 * @DMA_RESOURCE_SUSPEND: DMA device going into low power state
34 * @DMA_RESOURCE_RESUME: DMA device returning to full power
Dan Williamsd379b012007-07-09 11:56:42 -070035 * @DMA_RESOURCE_AVAILABLE: DMA device available to the system
Chris Leechc13c8262006-05-23 17:18:44 -070036 * @DMA_RESOURCE_REMOVED: DMA device removed from the system
37 */
Dan Williamsd379b012007-07-09 11:56:42 -070038enum dma_state {
Chris Leechc13c8262006-05-23 17:18:44 -070039 DMA_RESOURCE_SUSPEND,
40 DMA_RESOURCE_RESUME,
Dan Williamsd379b012007-07-09 11:56:42 -070041 DMA_RESOURCE_AVAILABLE,
Chris Leechc13c8262006-05-23 17:18:44 -070042 DMA_RESOURCE_REMOVED,
43};
44
45/**
Dan Williamsd379b012007-07-09 11:56:42 -070046 * enum dma_state_client - state of the channel in the client
47 * @DMA_ACK: client would like to use, or was using this channel
48 * @DMA_DUP: client has already seen this channel, or is not using this channel
49 * @DMA_NAK: client does not want to see any more channels
50 */
51enum dma_state_client {
52 DMA_ACK,
53 DMA_DUP,
54 DMA_NAK,
55};
56
57/**
Randy Dunlapfe4ada22006-07-03 19:44:51 -070058 * typedef dma_cookie_t - an opaque DMA cookie
Chris Leechc13c8262006-05-23 17:18:44 -070059 *
60 * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
61 */
62typedef s32 dma_cookie_t;
63
64#define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
65
66/**
67 * enum dma_status - DMA transaction status
68 * @DMA_SUCCESS: transaction completed successfully
69 * @DMA_IN_PROGRESS: transaction not yet processed
70 * @DMA_ERROR: transaction failed
71 */
72enum dma_status {
73 DMA_SUCCESS,
74 DMA_IN_PROGRESS,
75 DMA_ERROR,
76};
77
78/**
Dan Williams7405f742007-01-02 11:10:43 -070079 * enum dma_transaction_type - DMA transaction types/indexes
80 */
81enum dma_transaction_type {
82 DMA_MEMCPY,
83 DMA_XOR,
84 DMA_PQ_XOR,
85 DMA_DUAL_XOR,
86 DMA_PQ_UPDATE,
87 DMA_ZERO_SUM,
88 DMA_PQ_ZERO_SUM,
89 DMA_MEMSET,
90 DMA_MEMCPY_CRC32C,
91 DMA_INTERRUPT,
92};
93
94/* last transaction type for creation of the capabilities mask */
95#define DMA_TX_TYPE_END (DMA_INTERRUPT + 1)
96
97/**
98 * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
99 * See linux/cpumask.h
100 */
101typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
102
103/**
Chris Leechc13c8262006-05-23 17:18:44 -0700104 * struct dma_chan_percpu - the per-CPU part of struct dma_chan
105 * @refcount: local_t used for open-coded "bigref" counting
106 * @memcpy_count: transaction counter
107 * @bytes_transferred: byte counter
108 */
109
110struct dma_chan_percpu {
111 local_t refcount;
112 /* stats */
113 unsigned long memcpy_count;
114 unsigned long bytes_transferred;
115};
116
117/**
118 * struct dma_chan - devices supply DMA channels, clients use them
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700119 * @device: ptr to the dma device who supplies this channel, always !%NULL
Chris Leechc13c8262006-05-23 17:18:44 -0700120 * @cookie: last cookie value returned to client
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700121 * @chan_id: channel ID for sysfs
122 * @class_dev: class device for sysfs
Chris Leechc13c8262006-05-23 17:18:44 -0700123 * @refcount: kref, used in "bigref" slow-mode
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700124 * @slow_ref: indicates that the DMA channel is free
125 * @rcu: the DMA channel's RCU head
Chris Leechc13c8262006-05-23 17:18:44 -0700126 * @device_node: used to add this to the device chan list
127 * @local: per-cpu pointer to a struct dma_chan_percpu
128 */
129struct dma_chan {
Chris Leechc13c8262006-05-23 17:18:44 -0700130 struct dma_device *device;
131 dma_cookie_t cookie;
132
133 /* sysfs */
134 int chan_id;
Tony Jones891f78e2007-09-25 02:03:03 +0200135 struct device dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700136
137 struct kref refcount;
138 int slow_ref;
139 struct rcu_head rcu;
140
Chris Leechc13c8262006-05-23 17:18:44 -0700141 struct list_head device_node;
142 struct dma_chan_percpu *local;
143};
144
Tony Jones891f78e2007-09-25 02:03:03 +0200145#define to_dma_chan(p) container_of(p, struct dma_chan, dev)
Dan Williamsd379b012007-07-09 11:56:42 -0700146
Chris Leechc13c8262006-05-23 17:18:44 -0700147void dma_chan_cleanup(struct kref *kref);
148
149static inline void dma_chan_get(struct dma_chan *chan)
150{
151 if (unlikely(chan->slow_ref))
152 kref_get(&chan->refcount);
153 else {
154 local_inc(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
155 put_cpu();
156 }
157}
158
159static inline void dma_chan_put(struct dma_chan *chan)
160{
161 if (unlikely(chan->slow_ref))
162 kref_put(&chan->refcount, dma_chan_cleanup);
163 else {
164 local_dec(&(per_cpu_ptr(chan->local, get_cpu())->refcount));
165 put_cpu();
166 }
167}
168
169/*
170 * typedef dma_event_callback - function pointer to a DMA event callback
Dan Williamsd379b012007-07-09 11:56:42 -0700171 * For each channel added to the system this routine is called for each client.
172 * If the client would like to use the channel it returns '1' to signal (ack)
173 * the dmaengine core to take out a reference on the channel and its
174 * corresponding device. A client must not 'ack' an available channel more
175 * than once. When a channel is removed all clients are notified. If a client
176 * is using the channel it must 'ack' the removal. A client must not 'ack' a
177 * removed channel more than once.
178 * @client - 'this' pointer for the client context
179 * @chan - channel to be acted upon
180 * @state - available or removed
Chris Leechc13c8262006-05-23 17:18:44 -0700181 */
Dan Williamsd379b012007-07-09 11:56:42 -0700182struct dma_client;
183typedef enum dma_state_client (*dma_event_callback) (struct dma_client *client,
184 struct dma_chan *chan, enum dma_state state);
Chris Leechc13c8262006-05-23 17:18:44 -0700185
186/**
187 * struct dma_client - info on the entity making use of DMA services
188 * @event_callback: func ptr to call when something happens
Dan Williamsd379b012007-07-09 11:56:42 -0700189 * @cap_mask: only return channels that satisfy the requested capabilities
190 * a value of zero corresponds to any capability
Chris Leechc13c8262006-05-23 17:18:44 -0700191 * @global_node: list_head for global dma_client_list
192 */
193struct dma_client {
194 dma_event_callback event_callback;
Dan Williamsd379b012007-07-09 11:56:42 -0700195 dma_cap_mask_t cap_mask;
Chris Leechc13c8262006-05-23 17:18:44 -0700196 struct list_head global_node;
197};
198
Dan Williams7405f742007-01-02 11:10:43 -0700199typedef void (*dma_async_tx_callback)(void *dma_async_param);
200/**
201 * struct dma_async_tx_descriptor - async transaction descriptor
202 * ---dma generic offload fields---
203 * @cookie: tracking cookie for this transaction, set to -EBUSY if
204 * this tx is sitting on a dependency list
205 * @ack: the descriptor can not be reused until the client acknowledges
206 * receipt, i.e. has has a chance to establish any dependency chains
207 * @phys: physical address of the descriptor
208 * @tx_list: driver common field for operations that require multiple
209 * descriptors
210 * @chan: target channel for this operation
211 * @tx_submit: set the prepared descriptor(s) to be executed by the engine
Dan Williams7405f742007-01-02 11:10:43 -0700212 * @callback: routine to call after this operation is complete
213 * @callback_param: general parameter to pass to the callback routine
214 * ---async_tx api specific fields---
215 * @depend_list: at completion this list of transactions are submitted
216 * @depend_node: allow this transaction to be executed after another
217 * transaction has completed, possibly on another channel
218 * @parent: pointer to the next level up in the dependency chain
219 * @lock: protect the dependency list
220 */
221struct dma_async_tx_descriptor {
222 dma_cookie_t cookie;
223 int ack;
224 dma_addr_t phys;
225 struct list_head tx_list;
226 struct dma_chan *chan;
227 dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
Dan Williams7405f742007-01-02 11:10:43 -0700228 dma_async_tx_callback callback;
229 void *callback_param;
230 struct list_head depend_list;
231 struct list_head depend_node;
232 struct dma_async_tx_descriptor *parent;
233 spinlock_t lock;
234};
235
Chris Leechc13c8262006-05-23 17:18:44 -0700236/**
237 * struct dma_device - info on the entity supplying DMA services
238 * @chancnt: how many DMA channels are supported
239 * @channels: the list of struct dma_chan
240 * @global_node: list_head for global dma_device_list
Dan Williams7405f742007-01-02 11:10:43 -0700241 * @cap_mask: one or more dma_capability flags
242 * @max_xor: maximum number of xor sources, 0 if no capability
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700243 * @refcount: reference count
244 * @done: IO completion struct
245 * @dev_id: unique device ID
Dan Williams7405f742007-01-02 11:10:43 -0700246 * @dev: struct device reference for dma mapping api
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700247 * @device_alloc_chan_resources: allocate resources and return the
248 * number of allocated descriptors
249 * @device_free_chan_resources: release DMA channel's resources
Dan Williams7405f742007-01-02 11:10:43 -0700250 * @device_prep_dma_memcpy: prepares a memcpy operation
251 * @device_prep_dma_xor: prepares a xor operation
252 * @device_prep_dma_zero_sum: prepares a zero_sum operation
253 * @device_prep_dma_memset: prepares a memset operation
254 * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
255 * @device_dependency_added: async_tx notifies the channel about new deps
256 * @device_issue_pending: push pending transactions to hardware
Chris Leechc13c8262006-05-23 17:18:44 -0700257 */
258struct dma_device {
259
260 unsigned int chancnt;
261 struct list_head channels;
262 struct list_head global_node;
Dan Williams7405f742007-01-02 11:10:43 -0700263 dma_cap_mask_t cap_mask;
264 int max_xor;
Chris Leechc13c8262006-05-23 17:18:44 -0700265
266 struct kref refcount;
267 struct completion done;
268
269 int dev_id;
Dan Williams7405f742007-01-02 11:10:43 -0700270 struct device *dev;
Chris Leechc13c8262006-05-23 17:18:44 -0700271
272 int (*device_alloc_chan_resources)(struct dma_chan *chan);
273 void (*device_free_chan_resources)(struct dma_chan *chan);
Dan Williams7405f742007-01-02 11:10:43 -0700274
275 struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
Dan Williams00367312008-02-02 19:49:57 -0700276 struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
277 size_t len, int int_en);
Dan Williams7405f742007-01-02 11:10:43 -0700278 struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
Dan Williams00367312008-02-02 19:49:57 -0700279 struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
280 unsigned int src_cnt, size_t len, int int_en);
Dan Williams7405f742007-01-02 11:10:43 -0700281 struct dma_async_tx_descriptor *(*device_prep_dma_zero_sum)(
Dan Williams00367312008-02-02 19:49:57 -0700282 struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
283 size_t len, u32 *result, int int_en);
Dan Williams7405f742007-01-02 11:10:43 -0700284 struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
Dan Williams00367312008-02-02 19:49:57 -0700285 struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
286 int int_en);
Dan Williams7405f742007-01-02 11:10:43 -0700287 struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
288 struct dma_chan *chan);
289
290 void (*device_dependency_added)(struct dma_chan *chan);
291 enum dma_status (*device_is_tx_complete)(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700292 dma_cookie_t cookie, dma_cookie_t *last,
293 dma_cookie_t *used);
Dan Williams7405f742007-01-02 11:10:43 -0700294 void (*device_issue_pending)(struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700295};
296
297/* --- public DMA engine API --- */
298
Dan Williamsd379b012007-07-09 11:56:42 -0700299void dma_async_client_register(struct dma_client *client);
Chris Leechc13c8262006-05-23 17:18:44 -0700300void dma_async_client_unregister(struct dma_client *client);
Dan Williamsd379b012007-07-09 11:56:42 -0700301void dma_async_client_chan_request(struct dma_client *client);
Dan Williams7405f742007-01-02 11:10:43 -0700302dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
303 void *dest, void *src, size_t len);
304dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
305 struct page *page, unsigned int offset, void *kdata, size_t len);
306dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700307 struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
Dan Williams7405f742007-01-02 11:10:43 -0700308 unsigned int src_off, size_t len);
309void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
310 struct dma_chan *chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700311
Dan Williams7405f742007-01-02 11:10:43 -0700312static inline void
313async_tx_ack(struct dma_async_tx_descriptor *tx)
314{
315 tx->ack = 1;
Chris Leechc13c8262006-05-23 17:18:44 -0700316}
317
Dan Williams7405f742007-01-02 11:10:43 -0700318#define first_dma_cap(mask) __first_dma_cap(&(mask))
319static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
320{
321 return min_t(int, DMA_TX_TYPE_END,
322 find_first_bit(srcp->bits, DMA_TX_TYPE_END));
323}
324
325#define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
326static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
327{
328 return min_t(int, DMA_TX_TYPE_END,
329 find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
330}
331
332#define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
333static inline void
334__dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
335{
336 set_bit(tx_type, dstp->bits);
337}
338
339#define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
340static inline int
341__dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
342{
343 return test_bit(tx_type, srcp->bits);
344}
345
346#define for_each_dma_cap_mask(cap, mask) \
347 for ((cap) = first_dma_cap(mask); \
348 (cap) < DMA_TX_TYPE_END; \
349 (cap) = next_dma_cap((cap), (mask)))
350
Chris Leechc13c8262006-05-23 17:18:44 -0700351/**
Dan Williams7405f742007-01-02 11:10:43 -0700352 * dma_async_issue_pending - flush pending transactions to HW
Randy Dunlapfe4ada22006-07-03 19:44:51 -0700353 * @chan: target DMA channel
Chris Leechc13c8262006-05-23 17:18:44 -0700354 *
355 * This allows drivers to push copies to HW in batches,
356 * reducing MMIO writes where possible.
357 */
Dan Williams7405f742007-01-02 11:10:43 -0700358static inline void dma_async_issue_pending(struct dma_chan *chan)
Chris Leechc13c8262006-05-23 17:18:44 -0700359{
Dan Williams7405f742007-01-02 11:10:43 -0700360 return chan->device->device_issue_pending(chan);
Chris Leechc13c8262006-05-23 17:18:44 -0700361}
362
Dan Williams7405f742007-01-02 11:10:43 -0700363#define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
364
Chris Leechc13c8262006-05-23 17:18:44 -0700365/**
Dan Williams7405f742007-01-02 11:10:43 -0700366 * dma_async_is_tx_complete - poll for transaction completion
Chris Leechc13c8262006-05-23 17:18:44 -0700367 * @chan: DMA channel
368 * @cookie: transaction identifier to check status of
369 * @last: returns last completed cookie, can be NULL
370 * @used: returns last issued cookie, can be NULL
371 *
372 * If @last and @used are passed in, upon return they reflect the driver
373 * internal state and can be used with dma_async_is_complete() to check
374 * the status of multiple cookies without re-checking hardware state.
375 */
Dan Williams7405f742007-01-02 11:10:43 -0700376static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
Chris Leechc13c8262006-05-23 17:18:44 -0700377 dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
378{
Dan Williams7405f742007-01-02 11:10:43 -0700379 return chan->device->device_is_tx_complete(chan, cookie, last, used);
Chris Leechc13c8262006-05-23 17:18:44 -0700380}
381
Dan Williams7405f742007-01-02 11:10:43 -0700382#define dma_async_memcpy_complete(chan, cookie, last, used)\
383 dma_async_is_tx_complete(chan, cookie, last, used)
384
Chris Leechc13c8262006-05-23 17:18:44 -0700385/**
386 * dma_async_is_complete - test a cookie against chan state
387 * @cookie: transaction identifier to test status of
388 * @last_complete: last know completed transaction
389 * @last_used: last cookie value handed out
390 *
391 * dma_async_is_complete() is used in dma_async_memcpy_complete()
392 * the test logic is seperated for lightweight testing of multiple cookies
393 */
394static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
395 dma_cookie_t last_complete, dma_cookie_t last_used)
396{
397 if (last_complete <= last_used) {
398 if ((cookie <= last_complete) || (cookie > last_used))
399 return DMA_SUCCESS;
400 } else {
401 if ((cookie <= last_complete) && (cookie > last_used))
402 return DMA_SUCCESS;
403 }
404 return DMA_IN_PROGRESS;
405}
406
Dan Williams7405f742007-01-02 11:10:43 -0700407enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
Chris Leechc13c8262006-05-23 17:18:44 -0700408
409/* --- DMA device --- */
410
411int dma_async_device_register(struct dma_device *device);
412void dma_async_device_unregister(struct dma_device *device);
413
Chris Leechde5506e2006-05-23 17:50:37 -0700414/* --- Helper iov-locking functions --- */
415
416struct dma_page_list {
417 char *base_address;
418 int nr_pages;
419 struct page **pages;
420};
421
422struct dma_pinned_list {
423 int nr_iovecs;
424 struct dma_page_list page_list[0];
425};
426
427struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
428void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
429
430dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
431 struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
432dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
433 struct dma_pinned_list *pinned_list, struct page *page,
434 unsigned int offset, size_t len);
435
Chris Leechc13c8262006-05-23 17:18:44 -0700436#endif /* DMAENGINE_H */