blob: 2e3289c37034f4f2a2757198f3da5174f5e0f04d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Ville Syrjälädc730512013-09-24 21:26:30 +0300312static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300313 /*
314 * These are the data rate limits (measured in fast clocks)
315 * since those are the strictest limits we have. The fast
316 * clock and actual rate limits are more relaxed, so checking
317 * them would make no difference.
318 */
319 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700322 .m1 = { .min = 2, .max = 3 },
323 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300324 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300325 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700326};
327
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300328static void vlv_clock(int refclk, intel_clock_t *clock)
329{
330 clock->m = clock->m1 * clock->m2;
331 clock->p = clock->p1 * clock->p2;
332 clock->vco = refclk * clock->m / clock->n;
333 clock->dot = clock->vco / clock->p;
334}
335
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300336/**
337 * Returns whether any output on the specified pipe is of the specified type
338 */
339static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
340{
341 struct drm_device *dev = crtc->dev;
342 struct intel_encoder *encoder;
343
344 for_each_encoder_on_crtc(dev, crtc, encoder)
345 if (encoder->type == type)
346 return true;
347
348 return false;
349}
350
Chris Wilson1b894b52010-12-14 20:04:54 +0000351static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
352 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800353{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800354 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356
357 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100358 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000359 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800360 limit = &intel_limits_ironlake_dual_lvds_100m;
361 else
362 limit = &intel_limits_ironlake_dual_lvds;
363 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_single_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_single_lvds;
368 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200369 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800371
372 return limit;
373}
374
Ma Ling044c7c42009-03-18 20:13:23 +0800375static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
376{
377 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800378 const intel_limit_t *limit;
379
380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100381 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700382 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 else
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
386 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392
393 return limit;
394}
395
Chris Wilson1b894b52010-12-14 20:04:54 +0000396static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800397{
398 struct drm_device *dev = crtc->dev;
399 const intel_limit_t *limit;
400
Eric Anholtbad720f2009-10-22 16:11:14 -0700401 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000402 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800403 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800404 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500405 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800406 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800408 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300411 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100412 } else if (!IS_GEN2(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
414 limit = &intel_limits_i9xx_lvds;
415 else
416 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 } else {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700419 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200420 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700421 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200422 else
423 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800424 }
425 return limit;
426}
427
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500428/* m1 is reserved as 0 in Pineview, n is a ring counter */
429static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
Shaohua Li21778322009-02-23 15:19:16 +0800431 clock->m = clock->m2 + 2;
432 clock->p = clock->p1 * clock->p2;
433 clock->vco = refclk * clock->m / clock->n;
434 clock->dot = clock->vco / clock->p;
435}
436
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200437static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
438{
439 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
440}
441
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200442static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800443{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800445 clock->p = clock->p1 * clock->p2;
446 clock->vco = refclk * clock->m / (clock->n + 2);
447 clock->dot = clock->vco / clock->p;
448}
449
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800450#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800451/**
452 * Returns whether the given set of divisors are valid for a given refclk with
453 * the given connectors.
454 */
455
Chris Wilson1b894b52010-12-14 20:04:54 +0000456static bool intel_PLL_is_valid(struct drm_device *dev,
457 const intel_limit_t *limit,
458 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800459{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300460 if (clock->n < limit->n.min || limit->n.max < clock->n)
461 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800462 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400463 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800464 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400465 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800466 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400467 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300468
469 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
470 if (clock->m1 <= clock->m2)
471 INTELPllInvalid("m1 <= m2\n");
472
473 if (!IS_VALLEYVIEW(dev)) {
474 if (clock->p < limit->p.min || limit->p.max < clock->p)
475 INTELPllInvalid("p out of range\n");
476 if (clock->m < limit->m.min || limit->m.max < clock->m)
477 INTELPllInvalid("m out of range\n");
478 }
479
Jesse Barnes79e53942008-11-07 14:24:08 -0800480 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400481 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800482 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
483 * connector, etc., rather than just a single range.
484 */
485 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400486 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800487
488 return true;
489}
490
Ma Lingd4906092009-03-18 20:13:27 +0800491static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200492i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800493 int target, int refclk, intel_clock_t *match_clock,
494 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800495{
496 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800498 int err = target;
499
Daniel Vettera210b022012-11-26 17:22:08 +0100500 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800501 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100502 * For LVDS just rely on its current settings for dual-channel.
503 * We haven't figured out how to reliably set up different
504 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100506 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 clock.p2 = limit->p2.p2_fast;
508 else
509 clock.p2 = limit->p2.p2_slow;
510 } else {
511 if (target < limit->p2.dot_limit)
512 clock.p2 = limit->p2.p2_slow;
513 else
514 clock.p2 = limit->p2.p2_fast;
515 }
516
Akshay Joshi0206e352011-08-16 15:34:10 -0400517 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800518
Zhao Yakui42158662009-11-20 11:24:18 +0800519 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
520 clock.m1++) {
521 for (clock.m2 = limit->m2.min;
522 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200523 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800524 break;
525 for (clock.n = limit->n.min;
526 clock.n <= limit->n.max; clock.n++) {
527 for (clock.p1 = limit->p1.min;
528 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 int this_err;
530
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200531 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000532 if (!intel_PLL_is_valid(dev, limit,
533 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800534 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800535 if (match_clock &&
536 clock.p != match_clock->p)
537 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538
539 this_err = abs(clock.dot - target);
540 if (this_err < err) {
541 *best_clock = clock;
542 err = this_err;
543 }
544 }
545 }
546 }
547 }
548
549 return (err != target);
550}
551
Ma Lingd4906092009-03-18 20:13:27 +0800552static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200553pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
554 int target, int refclk, intel_clock_t *match_clock,
555 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200556{
557 struct drm_device *dev = crtc->dev;
558 intel_clock_t clock;
559 int err = target;
560
561 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
562 /*
563 * For LVDS just rely on its current settings for dual-channel.
564 * We haven't figured out how to reliably set up different
565 * single/dual channel state, if we even can.
566 */
567 if (intel_is_dual_link_lvds(dev))
568 clock.p2 = limit->p2.p2_fast;
569 else
570 clock.p2 = limit->p2.p2_slow;
571 } else {
572 if (target < limit->p2.dot_limit)
573 clock.p2 = limit->p2.p2_slow;
574 else
575 clock.p2 = limit->p2.p2_fast;
576 }
577
578 memset(best_clock, 0, sizeof(*best_clock));
579
580 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
581 clock.m1++) {
582 for (clock.m2 = limit->m2.min;
583 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200584 for (clock.n = limit->n.min;
585 clock.n <= limit->n.max; clock.n++) {
586 for (clock.p1 = limit->p1.min;
587 clock.p1 <= limit->p1.max; clock.p1++) {
588 int this_err;
589
590 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (!intel_PLL_is_valid(dev, limit,
592 &clock))
593 continue;
594 if (match_clock &&
595 clock.p != match_clock->p)
596 continue;
597
598 this_err = abs(clock.dot - target);
599 if (this_err < err) {
600 *best_clock = clock;
601 err = this_err;
602 }
603 }
604 }
605 }
606 }
607
608 return (err != target);
609}
610
Ma Lingd4906092009-03-18 20:13:27 +0800611static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
613 int target, int refclk, intel_clock_t *match_clock,
614 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800615{
616 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800617 intel_clock_t clock;
618 int max_n;
619 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400620 /* approximately equals target * 0.00585 */
621 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800622 found = false;
623
624 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100625 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800626 clock.p2 = limit->p2.p2_fast;
627 else
628 clock.p2 = limit->p2.p2_slow;
629 } else {
630 if (target < limit->p2.dot_limit)
631 clock.p2 = limit->p2.p2_slow;
632 else
633 clock.p2 = limit->p2.p2_fast;
634 }
635
636 memset(best_clock, 0, sizeof(*best_clock));
637 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200638 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800639 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200640 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800641 for (clock.m1 = limit->m1.max;
642 clock.m1 >= limit->m1.min; clock.m1--) {
643 for (clock.m2 = limit->m2.max;
644 clock.m2 >= limit->m2.min; clock.m2--) {
645 for (clock.p1 = limit->p1.max;
646 clock.p1 >= limit->p1.min; clock.p1--) {
647 int this_err;
648
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200649 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000650 if (!intel_PLL_is_valid(dev, limit,
651 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800652 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000653
654 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800655 if (this_err < err_most) {
656 *best_clock = clock;
657 err_most = this_err;
658 max_n = clock.n;
659 found = true;
660 }
661 }
662 }
663 }
664 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800665 return found;
666}
Ma Lingd4906092009-03-18 20:13:27 +0800667
Zhenyu Wang2c072452009-06-05 15:38:42 +0800668static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200669vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
670 int target, int refclk, intel_clock_t *match_clock,
671 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700672{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300673 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300674 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300675 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300676 /* min update 19.2 MHz */
677 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300678 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300680 target *= 5; /* fast clock */
681
682 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700683
684 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300686 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300687 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300688 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700690 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300692 unsigned int ppm, diff;
693
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300694 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
695 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300696
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300697 vlv_clock(refclk, &clock);
698
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300699 if (!intel_PLL_is_valid(dev, limit,
700 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701 continue;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 diff = abs(clock.dot - target);
704 ppm = div_u64(1000000ULL * diff, target);
705
706 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300707 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300708 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300709 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300711
Ville Syrjäläc6861222013-09-24 21:26:21 +0300712 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300713 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300714 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300715 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700716 }
717 }
718 }
719 }
720 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700721
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300722 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700723}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300725bool intel_crtc_active(struct drm_crtc *crtc)
726{
727 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
728
729 /* Be paranoid as we can arrive here with only partial
730 * state retrieved from the hardware during setup.
731 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100732 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300733 * as Haswell has gained clock readout/fastboot support.
734 *
735 * We can ditch the crtc->fb check as soon as we can
736 * properly reconstruct framebuffers.
737 */
738 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100739 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300740}
741
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200742enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
743 enum pipe pipe)
744{
745 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
746 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
747
Daniel Vetter3b117c82013-04-17 20:15:07 +0200748 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200749}
750
Paulo Zanonia928d532012-05-04 17:18:15 -0300751static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 frame, frame_reg = PIPEFRAME(pipe);
755
756 frame = I915_READ(frame_reg);
757
758 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
759 DRM_DEBUG_KMS("vblank wait timed out\n");
760}
761
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700762/**
763 * intel_wait_for_vblank - wait for vblank on a given pipe
764 * @dev: drm device
765 * @pipe: pipe to wait for
766 *
767 * Wait for vblank to occur on a given pipe. Needed for various bits of
768 * mode setting code.
769 */
770void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800771{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700772 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800773 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700774
Paulo Zanonia928d532012-05-04 17:18:15 -0300775 if (INTEL_INFO(dev)->gen >= 5) {
776 ironlake_wait_for_vblank(dev, pipe);
777 return;
778 }
779
Chris Wilson300387c2010-09-05 20:25:43 +0100780 /* Clear existing vblank status. Note this will clear any other
781 * sticky status fields as well.
782 *
783 * This races with i915_driver_irq_handler() with the result
784 * that either function could miss a vblank event. Here it is not
785 * fatal, as we will either wait upon the next vblank interrupt or
786 * timeout. Generally speaking intel_wait_for_vblank() is only
787 * called during modeset at which time the GPU should be idle and
788 * should *not* be performing page flips and thus not waiting on
789 * vblanks...
790 * Currently, the result of us stealing a vblank from the irq
791 * handler is that a single frame will be skipped during swapbuffers.
792 */
793 I915_WRITE(pipestat_reg,
794 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
795
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700796 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100797 if (wait_for(I915_READ(pipestat_reg) &
798 PIPE_VBLANK_INTERRUPT_STATUS,
799 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700800 DRM_DEBUG_KMS("vblank wait timed out\n");
801}
802
Keith Packardab7ad7f2010-10-03 00:33:06 -0700803/*
804 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 * @dev: drm device
806 * @pipe: pipe to wait for
807 *
808 * After disabling a pipe, we can't wait for vblank in the usual way,
809 * spinning on the vblank interrupt status bit, since we won't actually
810 * see an interrupt when the pipe is disabled.
811 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700812 * On Gen4 and above:
813 * wait for the pipe register state bit to turn off
814 *
815 * Otherwise:
816 * wait for the display line value to settle (it usually
817 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100818 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700819 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100820void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700821{
822 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200823 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
824 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700825
Keith Packardab7ad7f2010-10-03 00:33:06 -0700826 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200827 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700828
Keith Packardab7ad7f2010-10-03 00:33:06 -0700829 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100830 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
831 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200832 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300834 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100835 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700836 unsigned long timeout = jiffies + msecs_to_jiffies(100);
837
Paulo Zanoni837ba002012-05-04 17:18:14 -0300838 if (IS_GEN2(dev))
839 line_mask = DSL_LINEMASK_GEN2;
840 else
841 line_mask = DSL_LINEMASK_GEN3;
842
Keith Packardab7ad7f2010-10-03 00:33:06 -0700843 /* Wait for the display line to settle */
844 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700846 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300847 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700848 time_after(timeout, jiffies));
849 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200850 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700851 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800852}
853
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000854/*
855 * ibx_digital_port_connected - is the specified port connected?
856 * @dev_priv: i915 private structure
857 * @port: the port to test
858 *
859 * Returns true if @port is connected, false otherwise.
860 */
861bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
862 struct intel_digital_port *port)
863{
864 u32 bit;
865
Damien Lespiauc36346e2012-12-13 16:09:03 +0000866 if (HAS_PCH_IBX(dev_priv->dev)) {
867 switch(port->port) {
868 case PORT_B:
869 bit = SDE_PORTB_HOTPLUG;
870 break;
871 case PORT_C:
872 bit = SDE_PORTC_HOTPLUG;
873 break;
874 case PORT_D:
875 bit = SDE_PORTD_HOTPLUG;
876 break;
877 default:
878 return true;
879 }
880 } else {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG_CPT;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG_CPT;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG_CPT;
890 break;
891 default:
892 return true;
893 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000894 }
895
896 return I915_READ(SDEISR) & bit;
897}
898
Jesse Barnesb24e7172011-01-04 15:09:30 -0800899static const char *state_string(bool enabled)
900{
901 return enabled ? "on" : "off";
902}
903
904/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200905void assert_pll(struct drm_i915_private *dev_priv,
906 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800907{
908 int reg;
909 u32 val;
910 bool cur_state;
911
912 reg = DPLL(pipe);
913 val = I915_READ(reg);
914 cur_state = !!(val & DPLL_VCO_ENABLE);
915 WARN(cur_state != state,
916 "PLL state assertion failure (expected %s, current %s)\n",
917 state_string(state), state_string(cur_state));
918}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800919
Jani Nikula23538ef2013-08-27 15:12:22 +0300920/* XXX: the dsi pll is shared between MIPI DSI ports */
921static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
922{
923 u32 val;
924 bool cur_state;
925
926 mutex_lock(&dev_priv->dpio_lock);
927 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
928 mutex_unlock(&dev_priv->dpio_lock);
929
930 cur_state = val & DSI_PLL_VCO_EN;
931 WARN(cur_state != state,
932 "DSI PLL state assertion failure (expected %s, current %s)\n",
933 state_string(state), state_string(cur_state));
934}
935#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
936#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
937
Daniel Vetter55607e82013-06-16 21:42:39 +0200938struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200939intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800940{
Daniel Vettere2b78262013-06-07 23:10:03 +0200941 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
942
Daniel Vettera43f6e02013-06-07 23:10:32 +0200943 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200944 return NULL;
945
Daniel Vettera43f6e02013-06-07 23:10:32 +0200946 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200947}
948
Jesse Barnesb24e7172011-01-04 15:09:30 -0800949/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200950void assert_shared_dpll(struct drm_i915_private *dev_priv,
951 struct intel_shared_dpll *pll,
952 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800953{
Jesse Barnes040484a2011-01-03 12:14:26 -0800954 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200955 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800956
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300957 if (HAS_PCH_LPT(dev_priv->dev)) {
958 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
959 return;
960 }
961
Chris Wilson92b27b02012-05-20 18:10:50 +0100962 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200963 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100964 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100965
Daniel Vetter53589012013-06-05 13:34:16 +0200966 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100967 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200968 "%s assertion failure (expected %s, current %s)\n",
969 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800970}
Jesse Barnes040484a2011-01-03 12:14:26 -0800971
972static void assert_fdi_tx(struct drm_i915_private *dev_priv,
973 enum pipe pipe, bool state)
974{
975 int reg;
976 u32 val;
977 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200978 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
979 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800980
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200981 if (HAS_DDI(dev_priv->dev)) {
982 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200983 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300984 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200985 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300986 } else {
987 reg = FDI_TX_CTL(pipe);
988 val = I915_READ(reg);
989 cur_state = !!(val & FDI_TX_ENABLE);
990 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800991 WARN(cur_state != state,
992 "FDI TX state assertion failure (expected %s, current %s)\n",
993 state_string(state), state_string(cur_state));
994}
995#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
996#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
997
998static void assert_fdi_rx(struct drm_i915_private *dev_priv,
999 enum pipe pipe, bool state)
1000{
1001 int reg;
1002 u32 val;
1003 bool cur_state;
1004
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001005 reg = FDI_RX_CTL(pipe);
1006 val = I915_READ(reg);
1007 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001008 WARN(cur_state != state,
1009 "FDI RX state assertion failure (expected %s, current %s)\n",
1010 state_string(state), state_string(cur_state));
1011}
1012#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1013#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1014
1015static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1016 enum pipe pipe)
1017{
1018 int reg;
1019 u32 val;
1020
1021 /* ILK FDI PLL is always enabled */
1022 if (dev_priv->info->gen == 5)
1023 return;
1024
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001025 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001026 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001027 return;
1028
Jesse Barnes040484a2011-01-03 12:14:26 -08001029 reg = FDI_TX_CTL(pipe);
1030 val = I915_READ(reg);
1031 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1032}
1033
Daniel Vetter55607e82013-06-16 21:42:39 +02001034void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1035 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001036{
1037 int reg;
1038 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001039 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001040
1041 reg = FDI_RX_CTL(pipe);
1042 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001043 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1044 WARN(cur_state != state,
1045 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1046 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001047}
1048
Jesse Barnesea0760c2011-01-04 15:09:32 -08001049static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1050 enum pipe pipe)
1051{
1052 int pp_reg, lvds_reg;
1053 u32 val;
1054 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001055 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001056
1057 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1058 pp_reg = PCH_PP_CONTROL;
1059 lvds_reg = PCH_LVDS;
1060 } else {
1061 pp_reg = PP_CONTROL;
1062 lvds_reg = LVDS;
1063 }
1064
1065 val = I915_READ(pp_reg);
1066 if (!(val & PANEL_POWER_ON) ||
1067 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1068 locked = false;
1069
1070 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1071 panel_pipe = PIPE_B;
1072
1073 WARN(panel_pipe == pipe && locked,
1074 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001075 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001076}
1077
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001078static void assert_cursor(struct drm_i915_private *dev_priv,
1079 enum pipe pipe, bool state)
1080{
1081 struct drm_device *dev = dev_priv->dev;
1082 bool cur_state;
1083
1084 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1085 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1086 else if (IS_845G(dev) || IS_I865G(dev))
1087 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1088 else
1089 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1090
1091 WARN(cur_state != state,
1092 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1093 pipe_name(pipe), state_string(state), state_string(cur_state));
1094}
1095#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1096#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1097
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001098void assert_pipe(struct drm_i915_private *dev_priv,
1099 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001100{
1101 int reg;
1102 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001103 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001104 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1105 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001106
Daniel Vetter8e636782012-01-22 01:36:48 +01001107 /* if we need the pipe A quirk it must be always on */
1108 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1109 state = true;
1110
Paulo Zanonib97186f2013-05-03 12:15:36 -03001111 if (!intel_display_power_enabled(dev_priv->dev,
1112 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001113 cur_state = false;
1114 } else {
1115 reg = PIPECONF(cpu_transcoder);
1116 val = I915_READ(reg);
1117 cur_state = !!(val & PIPECONF_ENABLE);
1118 }
1119
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001120 WARN(cur_state != state,
1121 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001122 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001123}
1124
Chris Wilson931872f2012-01-16 23:01:13 +00001125static void assert_plane(struct drm_i915_private *dev_priv,
1126 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001127{
1128 int reg;
1129 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001130 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001131
1132 reg = DSPCNTR(plane);
1133 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001134 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1135 WARN(cur_state != state,
1136 "plane %c assertion failure (expected %s, current %s)\n",
1137 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138}
1139
Chris Wilson931872f2012-01-16 23:01:13 +00001140#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1141#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1142
Jesse Barnesb24e7172011-01-04 15:09:30 -08001143static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1144 enum pipe pipe)
1145{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001146 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001147 int reg, i;
1148 u32 val;
1149 int cur_pipe;
1150
Ville Syrjälä653e1022013-06-04 13:49:05 +03001151 /* Primary planes are fixed to pipes on gen4+ */
1152 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001153 reg = DSPCNTR(pipe);
1154 val = I915_READ(reg);
1155 WARN((val & DISPLAY_PLANE_ENABLE),
1156 "plane %c assertion failure, should be disabled but not\n",
1157 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001158 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001159 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001160
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001162 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001163 reg = DSPCNTR(i);
1164 val = I915_READ(reg);
1165 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1166 DISPPLANE_SEL_PIPE_SHIFT;
1167 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001168 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1169 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001170 }
1171}
1172
Jesse Barnes19332d72013-03-28 09:55:38 -07001173static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1174 enum pipe pipe)
1175{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001176 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001177 int reg, i;
1178 u32 val;
1179
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001180 if (IS_VALLEYVIEW(dev)) {
1181 for (i = 0; i < dev_priv->num_plane; i++) {
1182 reg = SPCNTR(pipe, i);
1183 val = I915_READ(reg);
1184 WARN((val & SP_ENABLE),
1185 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1186 sprite_name(pipe, i), pipe_name(pipe));
1187 }
1188 } else if (INTEL_INFO(dev)->gen >= 7) {
1189 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001190 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001192 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001193 plane_name(pipe), pipe_name(pipe));
1194 } else if (INTEL_INFO(dev)->gen >= 5) {
1195 reg = DVSCNTR(pipe);
1196 val = I915_READ(reg);
1197 WARN((val & DVS_ENABLE),
1198 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1199 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001200 }
1201}
1202
Jesse Barnes92f25842011-01-04 15:09:34 -08001203static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1204{
1205 u32 val;
1206 bool enabled;
1207
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001208 if (HAS_PCH_LPT(dev_priv->dev)) {
1209 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1210 return;
1211 }
1212
Jesse Barnes92f25842011-01-04 15:09:34 -08001213 val = I915_READ(PCH_DREF_CONTROL);
1214 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1215 DREF_SUPERSPREAD_SOURCE_MASK));
1216 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1217}
1218
Daniel Vetterab9412b2013-05-03 11:49:46 +02001219static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1220 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001221{
1222 int reg;
1223 u32 val;
1224 bool enabled;
1225
Daniel Vetterab9412b2013-05-03 11:49:46 +02001226 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001227 val = I915_READ(reg);
1228 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 WARN(enabled,
1230 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1231 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001232}
1233
Keith Packard4e634382011-08-06 10:39:45 -07001234static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1235 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001236{
1237 if ((val & DP_PORT_EN) == 0)
1238 return false;
1239
1240 if (HAS_PCH_CPT(dev_priv->dev)) {
1241 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1242 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1243 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1244 return false;
1245 } else {
1246 if ((val & DP_PIPE_MASK) != (pipe << 30))
1247 return false;
1248 }
1249 return true;
1250}
1251
Keith Packard1519b992011-08-06 10:35:34 -07001252static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1253 enum pipe pipe, u32 val)
1254{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001255 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001256 return false;
1257
1258 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001259 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001260 return false;
1261 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001262 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001263 return false;
1264 }
1265 return true;
1266}
1267
1268static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1269 enum pipe pipe, u32 val)
1270{
1271 if ((val & LVDS_PORT_EN) == 0)
1272 return false;
1273
1274 if (HAS_PCH_CPT(dev_priv->dev)) {
1275 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1276 return false;
1277 } else {
1278 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1279 return false;
1280 }
1281 return true;
1282}
1283
1284static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1285 enum pipe pipe, u32 val)
1286{
1287 if ((val & ADPA_DAC_ENABLE) == 0)
1288 return false;
1289 if (HAS_PCH_CPT(dev_priv->dev)) {
1290 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1291 return false;
1292 } else {
1293 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1294 return false;
1295 }
1296 return true;
1297}
1298
Jesse Barnes291906f2011-02-02 12:28:03 -08001299static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001300 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001301{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001302 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001303 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001304 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001305 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001306
Daniel Vetter75c5da22012-09-10 21:58:29 +02001307 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1308 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001309 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001310}
1311
1312static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1313 enum pipe pipe, int reg)
1314{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001315 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001316 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001317 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001319
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001320 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001321 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001322 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001323}
1324
1325static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1326 enum pipe pipe)
1327{
1328 int reg;
1329 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001330
Keith Packardf0575e92011-07-25 22:12:43 -07001331 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1332 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1333 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001334
1335 reg = PCH_ADPA;
1336 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001337 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001338 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001339 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001340
1341 reg = PCH_LVDS;
1342 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001343 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001344 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001345 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001346
Paulo Zanonie2debe92013-02-18 19:00:27 -03001347 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1348 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1349 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001350}
1351
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001352static void intel_init_dpio(struct drm_device *dev)
1353{
1354 struct drm_i915_private *dev_priv = dev->dev_private;
1355
1356 if (!IS_VALLEYVIEW(dev))
1357 return;
1358
1359 /*
1360 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1361 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1362 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1363 * b. The other bits such as sfr settings / modesel may all be set
1364 * to 0.
1365 *
1366 * This should only be done on init and resume from S3 with both
1367 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1368 */
1369 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1370}
1371
Daniel Vetter426115c2013-07-11 22:13:42 +02001372static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001373{
Daniel Vetter426115c2013-07-11 22:13:42 +02001374 struct drm_device *dev = crtc->base.dev;
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376 int reg = DPLL(crtc->pipe);
1377 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001378
Daniel Vetter426115c2013-07-11 22:13:42 +02001379 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001380
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001381 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001382 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1383
1384 /* PLL is protected by panel, make sure we can write it */
1385 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001386 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001387
Daniel Vetter426115c2013-07-11 22:13:42 +02001388 I915_WRITE(reg, dpll);
1389 POSTING_READ(reg);
1390 udelay(150);
1391
1392 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1393 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1394
1395 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1396 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001397
1398 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001400 POSTING_READ(reg);
1401 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001402 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001403 POSTING_READ(reg);
1404 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001405 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001406 POSTING_READ(reg);
1407 udelay(150); /* wait for warmup */
1408}
1409
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001410static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001411{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001412 struct drm_device *dev = crtc->base.dev;
1413 struct drm_i915_private *dev_priv = dev->dev_private;
1414 int reg = DPLL(crtc->pipe);
1415 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001417 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001418
1419 /* No really, not for ILK+ */
1420 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001421
1422 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001423 if (IS_MOBILE(dev) && !IS_I830(dev))
1424 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001425
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001426 I915_WRITE(reg, dpll);
1427
1428 /* Wait for the clocks to stabilize. */
1429 POSTING_READ(reg);
1430 udelay(150);
1431
1432 if (INTEL_INFO(dev)->gen >= 4) {
1433 I915_WRITE(DPLL_MD(crtc->pipe),
1434 crtc->config.dpll_hw_state.dpll_md);
1435 } else {
1436 /* The pixel multiplier can only be updated once the
1437 * DPLL is enabled and the clocks are stable.
1438 *
1439 * So write it again.
1440 */
1441 I915_WRITE(reg, dpll);
1442 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001443
1444 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001445 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001446 POSTING_READ(reg);
1447 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001448 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001449 POSTING_READ(reg);
1450 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001451 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001452 POSTING_READ(reg);
1453 udelay(150); /* wait for warmup */
1454}
1455
1456/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001457 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001458 * @dev_priv: i915 private structure
1459 * @pipe: pipe PLL to disable
1460 *
1461 * Disable the PLL for @pipe, making sure the pipe is off first.
1462 *
1463 * Note! This is for pre-ILK only.
1464 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001465static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001466{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001467 /* Don't disable pipe A or pipe A PLLs if needed */
1468 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1469 return;
1470
1471 /* Make sure the pipe isn't still relying on us */
1472 assert_pipe_disabled(dev_priv, pipe);
1473
Daniel Vetter50b44a42013-06-05 13:34:33 +02001474 I915_WRITE(DPLL(pipe), 0);
1475 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001476}
1477
Jesse Barnesf6071162013-10-01 10:41:38 -07001478static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1479{
1480 u32 val = 0;
1481
1482 /* Make sure the pipe isn't still relying on us */
1483 assert_pipe_disabled(dev_priv, pipe);
1484
1485 /* Leave integrated clock source enabled */
1486 if (pipe == PIPE_B)
1487 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1488 I915_WRITE(DPLL(pipe), val);
1489 POSTING_READ(DPLL(pipe));
1490}
1491
Jesse Barnes89b667f2013-04-18 14:51:36 -07001492void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1493{
1494 u32 port_mask;
1495
1496 if (!port)
1497 port_mask = DPLL_PORTB_READY_MASK;
1498 else
1499 port_mask = DPLL_PORTC_READY_MASK;
1500
1501 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1502 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1503 'B' + port, I915_READ(DPLL(0)));
1504}
1505
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001506/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001507 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001508 * @dev_priv: i915 private structure
1509 * @pipe: pipe PLL to enable
1510 *
1511 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1512 * drives the transcoder clock.
1513 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001514static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001515{
Daniel Vettere2b78262013-06-07 23:10:03 +02001516 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1517 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001518
Chris Wilson48da64a2012-05-13 20:16:12 +01001519 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001520 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001521 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001522 return;
1523
1524 if (WARN_ON(pll->refcount == 0))
1525 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001526
Daniel Vetter46edb022013-06-05 13:34:12 +02001527 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1528 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001529 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001530
Daniel Vettercdbd2312013-06-05 13:34:03 +02001531 if (pll->active++) {
1532 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001533 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001534 return;
1535 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001536 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001537
Daniel Vetter46edb022013-06-05 13:34:12 +02001538 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001539 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001540 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001541}
1542
Daniel Vettere2b78262013-06-07 23:10:03 +02001543static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001544{
Daniel Vettere2b78262013-06-07 23:10:03 +02001545 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1546 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001547
Jesse Barnes92f25842011-01-04 15:09:34 -08001548 /* PCH only available on ILK+ */
1549 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001550 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001551 return;
1552
Chris Wilson48da64a2012-05-13 20:16:12 +01001553 if (WARN_ON(pll->refcount == 0))
1554 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001555
Daniel Vetter46edb022013-06-05 13:34:12 +02001556 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1557 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001558 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001559
Chris Wilson48da64a2012-05-13 20:16:12 +01001560 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001561 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563 }
1564
Daniel Vettere9d69442013-06-05 13:34:15 +02001565 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001566 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001567 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001568 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001569
Daniel Vetter46edb022013-06-05 13:34:12 +02001570 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001571 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001572 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001573}
1574
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001575static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1576 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001577{
Daniel Vetter23670b322012-11-01 09:15:30 +01001578 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001579 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001581 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001582
1583 /* PCH only available on ILK+ */
1584 BUG_ON(dev_priv->info->gen < 5);
1585
1586 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001587 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001588 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001589
1590 /* FDI must be feeding us bits for PCH ports */
1591 assert_fdi_tx_enabled(dev_priv, pipe);
1592 assert_fdi_rx_enabled(dev_priv, pipe);
1593
Daniel Vetter23670b322012-11-01 09:15:30 +01001594 if (HAS_PCH_CPT(dev)) {
1595 /* Workaround: Set the timing override bit before enabling the
1596 * pch transcoder. */
1597 reg = TRANS_CHICKEN2(pipe);
1598 val = I915_READ(reg);
1599 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1600 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001601 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001602
Daniel Vetterab9412b2013-05-03 11:49:46 +02001603 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001604 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001605 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001606
1607 if (HAS_PCH_IBX(dev_priv->dev)) {
1608 /*
1609 * make the BPC in transcoder be consistent with
1610 * that in pipeconf reg.
1611 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001612 val &= ~PIPECONF_BPC_MASK;
1613 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001614 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001615
1616 val &= ~TRANS_INTERLACE_MASK;
1617 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001618 if (HAS_PCH_IBX(dev_priv->dev) &&
1619 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1620 val |= TRANS_LEGACY_INTERLACED_ILK;
1621 else
1622 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001623 else
1624 val |= TRANS_PROGRESSIVE;
1625
Jesse Barnes040484a2011-01-03 12:14:26 -08001626 I915_WRITE(reg, val | TRANS_ENABLE);
1627 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001628 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001629}
1630
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001631static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001632 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001633{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001634 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001635
1636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
1638
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001639 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001640 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001641 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001642
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001643 /* Workaround: set timing override bit. */
1644 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001645 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001646 I915_WRITE(_TRANSA_CHICKEN2, val);
1647
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001648 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001649 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001650
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001651 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1652 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001653 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001654 else
1655 val |= TRANS_PROGRESSIVE;
1656
Daniel Vetterab9412b2013-05-03 11:49:46 +02001657 I915_WRITE(LPT_TRANSCONF, val);
1658 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001659 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001660}
1661
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001662static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1663 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001664{
Daniel Vetter23670b322012-11-01 09:15:30 +01001665 struct drm_device *dev = dev_priv->dev;
1666 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001667
1668 /* FDI relies on the transcoder */
1669 assert_fdi_tx_disabled(dev_priv, pipe);
1670 assert_fdi_rx_disabled(dev_priv, pipe);
1671
Jesse Barnes291906f2011-02-02 12:28:03 -08001672 /* Ports must be off as well */
1673 assert_pch_ports_disabled(dev_priv, pipe);
1674
Daniel Vetterab9412b2013-05-03 11:49:46 +02001675 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001676 val = I915_READ(reg);
1677 val &= ~TRANS_ENABLE;
1678 I915_WRITE(reg, val);
1679 /* wait for PCH transcoder off, transcoder state */
1680 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001681 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001682
1683 if (!HAS_PCH_IBX(dev)) {
1684 /* Workaround: Clear the timing override chicken bit again. */
1685 reg = TRANS_CHICKEN2(pipe);
1686 val = I915_READ(reg);
1687 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1688 I915_WRITE(reg, val);
1689 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001690}
1691
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001692static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001693{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001694 u32 val;
1695
Daniel Vetterab9412b2013-05-03 11:49:46 +02001696 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001697 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001699 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001700 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001701 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001702
1703 /* Workaround: clear timing override bit. */
1704 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001705 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001706 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001707}
1708
1709/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001710 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001711 * @dev_priv: i915 private structure
1712 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001713 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001714 *
1715 * Enable @pipe, making sure that various hardware specific requirements
1716 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1717 *
1718 * @pipe should be %PIPE_A or %PIPE_B.
1719 *
1720 * Will wait until the pipe is actually running (i.e. first vblank) before
1721 * returning.
1722 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001723static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001724 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001725{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001726 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1727 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001728 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001729 int reg;
1730 u32 val;
1731
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001732 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001733 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001734 assert_sprites_disabled(dev_priv, pipe);
1735
Paulo Zanoni681e5812012-12-06 11:12:38 -02001736 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001737 pch_transcoder = TRANSCODER_A;
1738 else
1739 pch_transcoder = pipe;
1740
Jesse Barnesb24e7172011-01-04 15:09:30 -08001741 /*
1742 * A pipe without a PLL won't actually be able to drive bits from
1743 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1744 * need the check.
1745 */
1746 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001747 if (dsi)
1748 assert_dsi_pll_enabled(dev_priv);
1749 else
1750 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001751 else {
1752 if (pch_port) {
1753 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001754 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001755 assert_fdi_tx_pll_enabled(dev_priv,
1756 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001757 }
1758 /* FIXME: assert CPU port conditions for SNB+ */
1759 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001760
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001761 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001762 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001763 if (val & PIPECONF_ENABLE)
1764 return;
1765
1766 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 intel_wait_for_vblank(dev_priv->dev, pipe);
1768}
1769
1770/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001771 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001772 * @dev_priv: i915 private structure
1773 * @pipe: pipe to disable
1774 *
1775 * Disable @pipe, making sure that various hardware specific requirements
1776 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1777 *
1778 * @pipe should be %PIPE_A or %PIPE_B.
1779 *
1780 * Will wait until the pipe has shut down before returning.
1781 */
1782static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1783 enum pipe pipe)
1784{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001785 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1786 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001787 int reg;
1788 u32 val;
1789
1790 /*
1791 * Make sure planes won't keep trying to pump pixels to us,
1792 * or we might hang the display.
1793 */
1794 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001795 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001796 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001797
1798 /* Don't disable pipe A or pipe A PLLs if needed */
1799 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1800 return;
1801
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001802 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001803 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001804 if ((val & PIPECONF_ENABLE) == 0)
1805 return;
1806
1807 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1809}
1810
Keith Packardd74362c2011-07-28 14:47:14 -07001811/*
1812 * Plane regs are double buffered, going from enabled->disabled needs a
1813 * trigger in order to latch. The display address reg provides this.
1814 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001815void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1816 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001817{
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001818 u32 reg = dev_priv->info->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
1819
1820 I915_WRITE(reg, I915_READ(reg));
1821 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001822}
1823
Jesse Barnesb24e7172011-01-04 15:09:30 -08001824/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001825 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001826 * @dev_priv: i915 private structure
1827 * @plane: plane to enable
1828 * @pipe: pipe being fed
1829 *
1830 * Enable @plane on @pipe, making sure that @pipe is running first.
1831 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001832static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1833 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001834{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001835 struct intel_crtc *intel_crtc =
1836 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001837 int reg;
1838 u32 val;
1839
1840 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1841 assert_pipe_enabled(dev_priv, pipe);
1842
Ville Syrjälä0037f712013-10-01 18:02:20 +03001843 WARN(!intel_crtc->primary_disabled, "Primary plane already enabled\n");
1844
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001845 intel_crtc->primary_disabled = false;
1846
Jesse Barnesb24e7172011-01-04 15:09:30 -08001847 reg = DSPCNTR(plane);
1848 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001849 if (val & DISPLAY_PLANE_ENABLE)
1850 return;
1851
1852 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001853 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001854 intel_wait_for_vblank(dev_priv->dev, pipe);
1855}
1856
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001858 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 * @dev_priv: i915 private structure
1860 * @plane: plane to disable
1861 * @pipe: pipe consuming the data
1862 *
1863 * Disable @plane; should be an independent operation.
1864 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001865static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1866 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001867{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001868 struct intel_crtc *intel_crtc =
1869 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001870 int reg;
1871 u32 val;
1872
Ville Syrjälä0037f712013-10-01 18:02:20 +03001873 WARN(intel_crtc->primary_disabled, "Primary plane already disabled\n");
1874
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001875 intel_crtc->primary_disabled = true;
1876
Jesse Barnesb24e7172011-01-04 15:09:30 -08001877 reg = DSPCNTR(plane);
1878 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001879 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1880 return;
1881
1882 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001883 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884 intel_wait_for_vblank(dev_priv->dev, pipe);
1885}
1886
Chris Wilson693db182013-03-05 14:52:39 +00001887static bool need_vtd_wa(struct drm_device *dev)
1888{
1889#ifdef CONFIG_INTEL_IOMMU
1890 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1891 return true;
1892#endif
1893 return false;
1894}
1895
Chris Wilson127bd2a2010-07-23 23:32:05 +01001896int
Chris Wilson48b956c2010-09-14 12:50:34 +01001897intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001898 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001899 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001900{
Chris Wilsonce453d82011-02-21 14:43:56 +00001901 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001902 u32 alignment;
1903 int ret;
1904
Chris Wilson05394f32010-11-08 19:18:58 +00001905 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001906 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001907 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1908 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001909 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001910 alignment = 4 * 1024;
1911 else
1912 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001913 break;
1914 case I915_TILING_X:
1915 /* pin() will align the object as required by fence */
1916 alignment = 0;
1917 break;
1918 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001919 /* Despite that we check this in framebuffer_init userspace can
1920 * screw us over and change the tiling after the fact. Only
1921 * pinned buffers can't change their tiling. */
1922 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001923 return -EINVAL;
1924 default:
1925 BUG();
1926 }
1927
Chris Wilson693db182013-03-05 14:52:39 +00001928 /* Note that the w/a also requires 64 PTE of padding following the
1929 * bo. We currently fill all unused PTE with the shadow page and so
1930 * we should always have valid PTE following the scanout preventing
1931 * the VT-d warning.
1932 */
1933 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1934 alignment = 256 * 1024;
1935
Chris Wilsonce453d82011-02-21 14:43:56 +00001936 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001937 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001938 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001939 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001940
1941 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1942 * fence, whereas 965+ only requires a fence if using
1943 * framebuffer compression. For simplicity, we always install
1944 * a fence as the cost is not that onerous.
1945 */
Chris Wilson06d98132012-04-17 15:31:24 +01001946 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001947 if (ret)
1948 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001949
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001950 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001951
Chris Wilsonce453d82011-02-21 14:43:56 +00001952 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001953 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001954
1955err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001956 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001957err_interruptible:
1958 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001959 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960}
1961
Chris Wilson1690e1e2011-12-14 13:57:08 +01001962void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1963{
1964 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001965 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001966}
1967
Daniel Vetterc2c75132012-07-05 12:17:30 +02001968/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1969 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001970unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1971 unsigned int tiling_mode,
1972 unsigned int cpp,
1973 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001974{
Chris Wilsonbc752862013-02-21 20:04:31 +00001975 if (tiling_mode != I915_TILING_NONE) {
1976 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001977
Chris Wilsonbc752862013-02-21 20:04:31 +00001978 tile_rows = *y / 8;
1979 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001980
Chris Wilsonbc752862013-02-21 20:04:31 +00001981 tiles = *x / (512/cpp);
1982 *x %= 512/cpp;
1983
1984 return tile_rows * pitch * 8 + tiles * 4096;
1985 } else {
1986 unsigned int offset;
1987
1988 offset = *y * pitch + *x * cpp;
1989 *y = 0;
1990 *x = (offset & 4095) / cpp;
1991 return offset & -4096;
1992 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001993}
1994
Jesse Barnes17638cd2011-06-24 12:19:23 -07001995static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1996 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001997{
1998 struct drm_device *dev = crtc->dev;
1999 struct drm_i915_private *dev_priv = dev->dev_private;
2000 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2001 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002002 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002003 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002004 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002005 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002006 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002007
2008 switch (plane) {
2009 case 0:
2010 case 1:
2011 break;
2012 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002013 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002014 return -EINVAL;
2015 }
2016
2017 intel_fb = to_intel_framebuffer(fb);
2018 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002019
Chris Wilson5eddb702010-09-11 13:48:45 +01002020 reg = DSPCNTR(plane);
2021 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002022 /* Mask out pixel format bits in case we change it */
2023 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002024 switch (fb->pixel_format) {
2025 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002026 dspcntr |= DISPPLANE_8BPP;
2027 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002028 case DRM_FORMAT_XRGB1555:
2029 case DRM_FORMAT_ARGB1555:
2030 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002031 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002032 case DRM_FORMAT_RGB565:
2033 dspcntr |= DISPPLANE_BGRX565;
2034 break;
2035 case DRM_FORMAT_XRGB8888:
2036 case DRM_FORMAT_ARGB8888:
2037 dspcntr |= DISPPLANE_BGRX888;
2038 break;
2039 case DRM_FORMAT_XBGR8888:
2040 case DRM_FORMAT_ABGR8888:
2041 dspcntr |= DISPPLANE_RGBX888;
2042 break;
2043 case DRM_FORMAT_XRGB2101010:
2044 case DRM_FORMAT_ARGB2101010:
2045 dspcntr |= DISPPLANE_BGRX101010;
2046 break;
2047 case DRM_FORMAT_XBGR2101010:
2048 case DRM_FORMAT_ABGR2101010:
2049 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002050 break;
2051 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002052 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002053 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002054
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002055 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002056 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002057 dspcntr |= DISPPLANE_TILED;
2058 else
2059 dspcntr &= ~DISPPLANE_TILED;
2060 }
2061
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002062 if (IS_G4X(dev))
2063 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2064
Chris Wilson5eddb702010-09-11 13:48:45 +01002065 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002066
Daniel Vettere506a0c2012-07-05 12:17:29 +02002067 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002068
Daniel Vetterc2c75132012-07-05 12:17:30 +02002069 if (INTEL_INFO(dev)->gen >= 4) {
2070 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002071 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2072 fb->bits_per_pixel / 8,
2073 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074 linear_offset -= intel_crtc->dspaddr_offset;
2075 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002076 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002077 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002078
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002079 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2080 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2081 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002082 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002083 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002084 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002085 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002086 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002087 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002088 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002089 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002090 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002091
Jesse Barnes17638cd2011-06-24 12:19:23 -07002092 return 0;
2093}
2094
2095static int ironlake_update_plane(struct drm_crtc *crtc,
2096 struct drm_framebuffer *fb, int x, int y)
2097{
2098 struct drm_device *dev = crtc->dev;
2099 struct drm_i915_private *dev_priv = dev->dev_private;
2100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2101 struct intel_framebuffer *intel_fb;
2102 struct drm_i915_gem_object *obj;
2103 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002104 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002105 u32 dspcntr;
2106 u32 reg;
2107
2108 switch (plane) {
2109 case 0:
2110 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002111 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002112 break;
2113 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002114 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002115 return -EINVAL;
2116 }
2117
2118 intel_fb = to_intel_framebuffer(fb);
2119 obj = intel_fb->obj;
2120
2121 reg = DSPCNTR(plane);
2122 dspcntr = I915_READ(reg);
2123 /* Mask out pixel format bits in case we change it */
2124 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002125 switch (fb->pixel_format) {
2126 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002127 dspcntr |= DISPPLANE_8BPP;
2128 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002129 case DRM_FORMAT_RGB565:
2130 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002131 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002132 case DRM_FORMAT_XRGB8888:
2133 case DRM_FORMAT_ARGB8888:
2134 dspcntr |= DISPPLANE_BGRX888;
2135 break;
2136 case DRM_FORMAT_XBGR8888:
2137 case DRM_FORMAT_ABGR8888:
2138 dspcntr |= DISPPLANE_RGBX888;
2139 break;
2140 case DRM_FORMAT_XRGB2101010:
2141 case DRM_FORMAT_ARGB2101010:
2142 dspcntr |= DISPPLANE_BGRX101010;
2143 break;
2144 case DRM_FORMAT_XBGR2101010:
2145 case DRM_FORMAT_ABGR2101010:
2146 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002147 break;
2148 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002149 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002150 }
2151
2152 if (obj->tiling_mode != I915_TILING_NONE)
2153 dspcntr |= DISPPLANE_TILED;
2154 else
2155 dspcntr &= ~DISPPLANE_TILED;
2156
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002157 if (IS_HASWELL(dev))
2158 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2159 else
2160 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002161
2162 I915_WRITE(reg, dspcntr);
2163
Daniel Vettere506a0c2012-07-05 12:17:29 +02002164 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002165 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002166 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2167 fb->bits_per_pixel / 8,
2168 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002169 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002170
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002171 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2172 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2173 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002174 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002175 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002176 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002177 if (IS_HASWELL(dev)) {
2178 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2179 } else {
2180 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2181 I915_WRITE(DSPLINOFF(plane), linear_offset);
2182 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002183 POSTING_READ(reg);
2184
2185 return 0;
2186}
2187
2188/* Assume fb object is pinned & idle & fenced and just update base pointers */
2189static int
2190intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2191 int x, int y, enum mode_set_atomic state)
2192{
2193 struct drm_device *dev = crtc->dev;
2194 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002195
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002196 if (dev_priv->display.disable_fbc)
2197 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002198 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002199
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002200 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002201}
2202
Ville Syrjälä96a02912013-02-18 19:08:49 +02002203void intel_display_handle_reset(struct drm_device *dev)
2204{
2205 struct drm_i915_private *dev_priv = dev->dev_private;
2206 struct drm_crtc *crtc;
2207
2208 /*
2209 * Flips in the rings have been nuked by the reset,
2210 * so complete all pending flips so that user space
2211 * will get its events and not get stuck.
2212 *
2213 * Also update the base address of all primary
2214 * planes to the the last fb to make sure we're
2215 * showing the correct fb after a reset.
2216 *
2217 * Need to make two loops over the crtcs so that we
2218 * don't try to grab a crtc mutex before the
2219 * pending_flip_queue really got woken up.
2220 */
2221
2222 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2223 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2224 enum plane plane = intel_crtc->plane;
2225
2226 intel_prepare_page_flip(dev, plane);
2227 intel_finish_page_flip_plane(dev, plane);
2228 }
2229
2230 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2232
2233 mutex_lock(&crtc->mutex);
2234 if (intel_crtc->active)
2235 dev_priv->display.update_plane(crtc, crtc->fb,
2236 crtc->x, crtc->y);
2237 mutex_unlock(&crtc->mutex);
2238 }
2239}
2240
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002241static int
Chris Wilson14667a42012-04-03 17:58:35 +01002242intel_finish_fb(struct drm_framebuffer *old_fb)
2243{
2244 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2245 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2246 bool was_interruptible = dev_priv->mm.interruptible;
2247 int ret;
2248
Chris Wilson14667a42012-04-03 17:58:35 +01002249 /* Big Hammer, we also need to ensure that any pending
2250 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2251 * current scanout is retired before unpinning the old
2252 * framebuffer.
2253 *
2254 * This should only fail upon a hung GPU, in which case we
2255 * can safely continue.
2256 */
2257 dev_priv->mm.interruptible = false;
2258 ret = i915_gem_object_finish_gpu(obj);
2259 dev_priv->mm.interruptible = was_interruptible;
2260
2261 return ret;
2262}
2263
Ville Syrjälä198598d2012-10-31 17:50:24 +02002264static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2265{
2266 struct drm_device *dev = crtc->dev;
2267 struct drm_i915_master_private *master_priv;
2268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2269
2270 if (!dev->primary->master)
2271 return;
2272
2273 master_priv = dev->primary->master->driver_priv;
2274 if (!master_priv->sarea_priv)
2275 return;
2276
2277 switch (intel_crtc->pipe) {
2278 case 0:
2279 master_priv->sarea_priv->pipeA_x = x;
2280 master_priv->sarea_priv->pipeA_y = y;
2281 break;
2282 case 1:
2283 master_priv->sarea_priv->pipeB_x = x;
2284 master_priv->sarea_priv->pipeB_y = y;
2285 break;
2286 default:
2287 break;
2288 }
2289}
2290
Chris Wilson14667a42012-04-03 17:58:35 +01002291static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002292intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002293 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002294{
2295 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002296 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002299 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002300
2301 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002302 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002303 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002304 return 0;
2305 }
2306
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002307 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002308 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2309 plane_name(intel_crtc->plane),
2310 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002311 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002312 }
2313
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002315 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002316 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002317 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002318 if (ret != 0) {
2319 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002320 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002321 return ret;
2322 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002323
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002324 /*
2325 * Update pipe size and adjust fitter if needed: the reason for this is
2326 * that in compute_mode_changes we check the native mode (not the pfit
2327 * mode) to see if we can flip rather than do a full mode set. In the
2328 * fastboot case, we'll flip, but if we don't update the pipesrc and
2329 * pfit state, we'll end up with a big fb scanned out into the wrong
2330 * sized surface.
2331 *
2332 * To fix this properly, we need to hoist the checks up into
2333 * compute_mode_changes (or above), check the actual pfit state and
2334 * whether the platform allows pfit disable with pipe active, and only
2335 * then update the pipesrc and pfit state, even on the flip path.
2336 */
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002337 if (i915_fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002338 const struct drm_display_mode *adjusted_mode =
2339 &intel_crtc->config.adjusted_mode;
2340
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002341 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002342 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2343 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002344 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002345 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2346 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2347 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2348 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2349 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2350 }
2351 }
2352
Daniel Vetter94352cf2012-07-05 22:51:56 +02002353 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002354 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002355 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002356 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002357 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002358 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002359 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002360
Daniel Vetter94352cf2012-07-05 22:51:56 +02002361 old_fb = crtc->fb;
2362 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002363 crtc->x = x;
2364 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002365
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002366 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002367 if (intel_crtc->active && old_fb != fb)
2368 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002369 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002370 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002371
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002372 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002373 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002374 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002375
Ville Syrjälä198598d2012-10-31 17:50:24 +02002376 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002377
2378 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002379}
2380
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002381static void intel_fdi_normal_train(struct drm_crtc *crtc)
2382{
2383 struct drm_device *dev = crtc->dev;
2384 struct drm_i915_private *dev_priv = dev->dev_private;
2385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2386 int pipe = intel_crtc->pipe;
2387 u32 reg, temp;
2388
2389 /* enable normal train */
2390 reg = FDI_TX_CTL(pipe);
2391 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002392 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002393 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2394 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002395 } else {
2396 temp &= ~FDI_LINK_TRAIN_NONE;
2397 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002398 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002399 I915_WRITE(reg, temp);
2400
2401 reg = FDI_RX_CTL(pipe);
2402 temp = I915_READ(reg);
2403 if (HAS_PCH_CPT(dev)) {
2404 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2405 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2406 } else {
2407 temp &= ~FDI_LINK_TRAIN_NONE;
2408 temp |= FDI_LINK_TRAIN_NONE;
2409 }
2410 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2411
2412 /* wait one idle pattern time */
2413 POSTING_READ(reg);
2414 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002415
2416 /* IVB wants error correction enabled */
2417 if (IS_IVYBRIDGE(dev))
2418 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2419 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002420}
2421
Daniel Vetter1e833f42013-02-19 22:31:57 +01002422static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2423{
2424 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2425}
2426
Daniel Vetter01a415f2012-10-27 15:58:40 +02002427static void ivb_modeset_global_resources(struct drm_device *dev)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 struct intel_crtc *pipe_B_crtc =
2431 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2432 struct intel_crtc *pipe_C_crtc =
2433 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2434 uint32_t temp;
2435
Daniel Vetter1e833f42013-02-19 22:31:57 +01002436 /*
2437 * When everything is off disable fdi C so that we could enable fdi B
2438 * with all lanes. Note that we don't care about enabled pipes without
2439 * an enabled pch encoder.
2440 */
2441 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2442 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002443 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2444 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2445
2446 temp = I915_READ(SOUTH_CHICKEN1);
2447 temp &= ~FDI_BC_BIFURCATION_SELECT;
2448 DRM_DEBUG_KMS("disabling fdi C rx\n");
2449 I915_WRITE(SOUTH_CHICKEN1, temp);
2450 }
2451}
2452
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453/* The FDI link training functions for ILK/Ibexpeak. */
2454static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2455{
2456 struct drm_device *dev = crtc->dev;
2457 struct drm_i915_private *dev_priv = dev->dev_private;
2458 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2459 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002460 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002461 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002463 /* FDI needs bits from pipe & plane first */
2464 assert_pipe_enabled(dev_priv, pipe);
2465 assert_plane_enabled(dev_priv, plane);
2466
Adam Jacksone1a44742010-06-25 15:32:14 -04002467 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2468 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002469 reg = FDI_RX_IMR(pipe);
2470 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002471 temp &= ~FDI_RX_SYMBOL_LOCK;
2472 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002473 I915_WRITE(reg, temp);
2474 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002475 udelay(150);
2476
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_TX_CTL(pipe);
2479 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002480 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2481 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002482 temp &= ~FDI_LINK_TRAIN_NONE;
2483 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002485
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 reg = FDI_RX_CTL(pipe);
2487 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488 temp &= ~FDI_LINK_TRAIN_NONE;
2489 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002490 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2491
2492 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002493 udelay(150);
2494
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002495 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002496 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2497 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2498 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002499
Chris Wilson5eddb702010-09-11 13:48:45 +01002500 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002501 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002502 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002503 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2504
2505 if ((temp & FDI_RX_BIT_LOCK)) {
2506 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002507 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002508 break;
2509 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002510 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002511 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002512 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002513
2514 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002515 reg = FDI_TX_CTL(pipe);
2516 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 temp &= ~FDI_LINK_TRAIN_NONE;
2518 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002519 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002520
Chris Wilson5eddb702010-09-11 13:48:45 +01002521 reg = FDI_RX_CTL(pipe);
2522 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 temp &= ~FDI_LINK_TRAIN_NONE;
2524 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002525 I915_WRITE(reg, temp);
2526
2527 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 udelay(150);
2529
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002531 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2534
2535 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002537 DRM_DEBUG_KMS("FDI train 2 done.\n");
2538 break;
2539 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002540 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002541 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002542 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002543
2544 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002545
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002546}
2547
Akshay Joshi0206e352011-08-16 15:34:10 -04002548static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002549 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2550 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2551 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2552 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2553};
2554
2555/* The FDI link training functions for SNB/Cougarpoint. */
2556static void gen6_fdi_link_train(struct drm_crtc *crtc)
2557{
2558 struct drm_device *dev = crtc->dev;
2559 struct drm_i915_private *dev_priv = dev->dev_private;
2560 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2561 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002562 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002563
Adam Jacksone1a44742010-06-25 15:32:14 -04002564 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2565 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002566 reg = FDI_RX_IMR(pipe);
2567 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002568 temp &= ~FDI_RX_SYMBOL_LOCK;
2569 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002570 I915_WRITE(reg, temp);
2571
2572 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002573 udelay(150);
2574
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002576 reg = FDI_TX_CTL(pipe);
2577 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002578 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2579 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002580 temp &= ~FDI_LINK_TRAIN_NONE;
2581 temp |= FDI_LINK_TRAIN_PATTERN_1;
2582 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2583 /* SNB-B */
2584 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002585 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586
Daniel Vetterd74cf322012-10-26 10:58:13 +02002587 I915_WRITE(FDI_RX_MISC(pipe),
2588 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2589
Chris Wilson5eddb702010-09-11 13:48:45 +01002590 reg = FDI_RX_CTL(pipe);
2591 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002592 if (HAS_PCH_CPT(dev)) {
2593 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2594 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2595 } else {
2596 temp &= ~FDI_LINK_TRAIN_NONE;
2597 temp |= FDI_LINK_TRAIN_PATTERN_1;
2598 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002599 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2600
2601 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002602 udelay(150);
2603
Akshay Joshi0206e352011-08-16 15:34:10 -04002604 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002605 reg = FDI_TX_CTL(pipe);
2606 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2608 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002609 I915_WRITE(reg, temp);
2610
2611 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002612 udelay(500);
2613
Sean Paulfa37d392012-03-02 12:53:39 -05002614 for (retry = 0; retry < 5; retry++) {
2615 reg = FDI_RX_IIR(pipe);
2616 temp = I915_READ(reg);
2617 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2618 if (temp & FDI_RX_BIT_LOCK) {
2619 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2620 DRM_DEBUG_KMS("FDI train 1 done.\n");
2621 break;
2622 }
2623 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002624 }
Sean Paulfa37d392012-03-02 12:53:39 -05002625 if (retry < 5)
2626 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002627 }
2628 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630
2631 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002632 reg = FDI_TX_CTL(pipe);
2633 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002634 temp &= ~FDI_LINK_TRAIN_NONE;
2635 temp |= FDI_LINK_TRAIN_PATTERN_2;
2636 if (IS_GEN6(dev)) {
2637 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2638 /* SNB-B */
2639 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2640 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 if (HAS_PCH_CPT(dev)) {
2646 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2647 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2648 } else {
2649 temp &= ~FDI_LINK_TRAIN_NONE;
2650 temp |= FDI_LINK_TRAIN_PATTERN_2;
2651 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 I915_WRITE(reg, temp);
2653
2654 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 udelay(150);
2656
Akshay Joshi0206e352011-08-16 15:34:10 -04002657 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 reg = FDI_TX_CTL(pipe);
2659 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002660 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2661 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002662 I915_WRITE(reg, temp);
2663
2664 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665 udelay(500);
2666
Sean Paulfa37d392012-03-02 12:53:39 -05002667 for (retry = 0; retry < 5; retry++) {
2668 reg = FDI_RX_IIR(pipe);
2669 temp = I915_READ(reg);
2670 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2671 if (temp & FDI_RX_SYMBOL_LOCK) {
2672 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2673 DRM_DEBUG_KMS("FDI train 2 done.\n");
2674 break;
2675 }
2676 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 }
Sean Paulfa37d392012-03-02 12:53:39 -05002678 if (retry < 5)
2679 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680 }
2681 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002682 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683
2684 DRM_DEBUG_KMS("FDI train done.\n");
2685}
2686
Jesse Barnes357555c2011-04-28 15:09:55 -07002687/* Manual link training for Ivy Bridge A0 parts */
2688static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2689{
2690 struct drm_device *dev = crtc->dev;
2691 struct drm_i915_private *dev_priv = dev->dev_private;
2692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2693 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002694 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002695
2696 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2697 for train result */
2698 reg = FDI_RX_IMR(pipe);
2699 temp = I915_READ(reg);
2700 temp &= ~FDI_RX_SYMBOL_LOCK;
2701 temp &= ~FDI_RX_BIT_LOCK;
2702 I915_WRITE(reg, temp);
2703
2704 POSTING_READ(reg);
2705 udelay(150);
2706
Daniel Vetter01a415f2012-10-27 15:58:40 +02002707 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2708 I915_READ(FDI_RX_IIR(pipe)));
2709
Jesse Barnes139ccd32013-08-19 11:04:55 -07002710 /* Try each vswing and preemphasis setting twice before moving on */
2711 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2712 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002713 reg = FDI_TX_CTL(pipe);
2714 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002715 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2716 temp &= ~FDI_TX_ENABLE;
2717 I915_WRITE(reg, temp);
2718
2719 reg = FDI_RX_CTL(pipe);
2720 temp = I915_READ(reg);
2721 temp &= ~FDI_LINK_TRAIN_AUTO;
2722 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2723 temp &= ~FDI_RX_ENABLE;
2724 I915_WRITE(reg, temp);
2725
2726 /* enable CPU FDI TX and PCH FDI RX */
2727 reg = FDI_TX_CTL(pipe);
2728 temp = I915_READ(reg);
2729 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2730 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2731 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002732 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002733 temp |= snb_b_fdi_train_param[j/2];
2734 temp |= FDI_COMPOSITE_SYNC;
2735 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2736
2737 I915_WRITE(FDI_RX_MISC(pipe),
2738 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2739
2740 reg = FDI_RX_CTL(pipe);
2741 temp = I915_READ(reg);
2742 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2743 temp |= FDI_COMPOSITE_SYNC;
2744 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2745
2746 POSTING_READ(reg);
2747 udelay(1); /* should be 0.5us */
2748
2749 for (i = 0; i < 4; i++) {
2750 reg = FDI_RX_IIR(pipe);
2751 temp = I915_READ(reg);
2752 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2753
2754 if (temp & FDI_RX_BIT_LOCK ||
2755 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2756 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2757 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2758 i);
2759 break;
2760 }
2761 udelay(1); /* should be 0.5us */
2762 }
2763 if (i == 4) {
2764 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2765 continue;
2766 }
2767
2768 /* Train 2 */
2769 reg = FDI_TX_CTL(pipe);
2770 temp = I915_READ(reg);
2771 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2772 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2773 I915_WRITE(reg, temp);
2774
2775 reg = FDI_RX_CTL(pipe);
2776 temp = I915_READ(reg);
2777 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2778 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002779 I915_WRITE(reg, temp);
2780
2781 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002782 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002783
Jesse Barnes139ccd32013-08-19 11:04:55 -07002784 for (i = 0; i < 4; i++) {
2785 reg = FDI_RX_IIR(pipe);
2786 temp = I915_READ(reg);
2787 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002788
Jesse Barnes139ccd32013-08-19 11:04:55 -07002789 if (temp & FDI_RX_SYMBOL_LOCK ||
2790 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2791 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2792 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2793 i);
2794 goto train_done;
2795 }
2796 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002797 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002798 if (i == 4)
2799 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002800 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002801
Jesse Barnes139ccd32013-08-19 11:04:55 -07002802train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002803 DRM_DEBUG_KMS("FDI train done.\n");
2804}
2805
Daniel Vetter88cefb62012-08-12 19:27:14 +02002806static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002807{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002808 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002809 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002810 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002811 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002812
Jesse Barnesc64e3112010-09-10 11:27:03 -07002813
Jesse Barnes0e23b992010-09-10 11:10:00 -07002814 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002815 reg = FDI_RX_CTL(pipe);
2816 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002817 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2818 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002819 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002820 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2821
2822 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002823 udelay(200);
2824
2825 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 temp = I915_READ(reg);
2827 I915_WRITE(reg, temp | FDI_PCDCLK);
2828
2829 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002830 udelay(200);
2831
Paulo Zanoni20749732012-11-23 15:30:38 -02002832 /* Enable CPU FDI TX PLL, always on for Ironlake */
2833 reg = FDI_TX_CTL(pipe);
2834 temp = I915_READ(reg);
2835 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2836 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002837
Paulo Zanoni20749732012-11-23 15:30:38 -02002838 POSTING_READ(reg);
2839 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002840 }
2841}
2842
Daniel Vetter88cefb62012-08-12 19:27:14 +02002843static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2844{
2845 struct drm_device *dev = intel_crtc->base.dev;
2846 struct drm_i915_private *dev_priv = dev->dev_private;
2847 int pipe = intel_crtc->pipe;
2848 u32 reg, temp;
2849
2850 /* Switch from PCDclk to Rawclk */
2851 reg = FDI_RX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2854
2855 /* Disable CPU FDI TX PLL */
2856 reg = FDI_TX_CTL(pipe);
2857 temp = I915_READ(reg);
2858 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2859
2860 POSTING_READ(reg);
2861 udelay(100);
2862
2863 reg = FDI_RX_CTL(pipe);
2864 temp = I915_READ(reg);
2865 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2866
2867 /* Wait for the clocks to turn off. */
2868 POSTING_READ(reg);
2869 udelay(100);
2870}
2871
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002872static void ironlake_fdi_disable(struct drm_crtc *crtc)
2873{
2874 struct drm_device *dev = crtc->dev;
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2877 int pipe = intel_crtc->pipe;
2878 u32 reg, temp;
2879
2880 /* disable CPU FDI tx and PCH FDI rx */
2881 reg = FDI_TX_CTL(pipe);
2882 temp = I915_READ(reg);
2883 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2884 POSTING_READ(reg);
2885
2886 reg = FDI_RX_CTL(pipe);
2887 temp = I915_READ(reg);
2888 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002889 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002890 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2891
2892 POSTING_READ(reg);
2893 udelay(100);
2894
2895 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002896 if (HAS_PCH_IBX(dev)) {
2897 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002898 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002899
2900 /* still set train pattern 1 */
2901 reg = FDI_TX_CTL(pipe);
2902 temp = I915_READ(reg);
2903 temp &= ~FDI_LINK_TRAIN_NONE;
2904 temp |= FDI_LINK_TRAIN_PATTERN_1;
2905 I915_WRITE(reg, temp);
2906
2907 reg = FDI_RX_CTL(pipe);
2908 temp = I915_READ(reg);
2909 if (HAS_PCH_CPT(dev)) {
2910 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2911 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2912 } else {
2913 temp &= ~FDI_LINK_TRAIN_NONE;
2914 temp |= FDI_LINK_TRAIN_PATTERN_1;
2915 }
2916 /* BPC in FDI rx is consistent with that in PIPECONF */
2917 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002918 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002919 I915_WRITE(reg, temp);
2920
2921 POSTING_READ(reg);
2922 udelay(100);
2923}
2924
Chris Wilson5bb61642012-09-27 21:25:58 +01002925static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2926{
2927 struct drm_device *dev = crtc->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002930 unsigned long flags;
2931 bool pending;
2932
Ville Syrjälä10d83732013-01-29 18:13:34 +02002933 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2934 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002935 return false;
2936
2937 spin_lock_irqsave(&dev->event_lock, flags);
2938 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2939 spin_unlock_irqrestore(&dev->event_lock, flags);
2940
2941 return pending;
2942}
2943
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002944static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2945{
Chris Wilson0f911282012-04-17 10:05:38 +01002946 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002947 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002948
2949 if (crtc->fb == NULL)
2950 return;
2951
Daniel Vetter2c10d572012-12-20 21:24:07 +01002952 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2953
Chris Wilson5bb61642012-09-27 21:25:58 +01002954 wait_event(dev_priv->pending_flip_queue,
2955 !intel_crtc_has_pending_flip(crtc));
2956
Chris Wilson0f911282012-04-17 10:05:38 +01002957 mutex_lock(&dev->struct_mutex);
2958 intel_finish_fb(crtc->fb);
2959 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002960}
2961
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002962/* Program iCLKIP clock to the desired frequency */
2963static void lpt_program_iclkip(struct drm_crtc *crtc)
2964{
2965 struct drm_device *dev = crtc->dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002967 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002968 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2969 u32 temp;
2970
Daniel Vetter09153002012-12-12 14:06:44 +01002971 mutex_lock(&dev_priv->dpio_lock);
2972
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002973 /* It is necessary to ungate the pixclk gate prior to programming
2974 * the divisors, and gate it back when it is done.
2975 */
2976 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2977
2978 /* Disable SSCCTL */
2979 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002980 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2981 SBI_SSCCTL_DISABLE,
2982 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002983
2984 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002985 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002986 auxdiv = 1;
2987 divsel = 0x41;
2988 phaseinc = 0x20;
2989 } else {
2990 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002991 * but the adjusted_mode->crtc_clock in in KHz. To get the
2992 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002993 * convert the virtual clock precision to KHz here for higher
2994 * precision.
2995 */
2996 u32 iclk_virtual_root_freq = 172800 * 1000;
2997 u32 iclk_pi_range = 64;
2998 u32 desired_divisor, msb_divisor_value, pi_value;
2999
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003000 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003001 msb_divisor_value = desired_divisor / iclk_pi_range;
3002 pi_value = desired_divisor % iclk_pi_range;
3003
3004 auxdiv = 0;
3005 divsel = msb_divisor_value - 2;
3006 phaseinc = pi_value;
3007 }
3008
3009 /* This should not happen with any sane values */
3010 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3011 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3012 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3013 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3014
3015 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003016 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003017 auxdiv,
3018 divsel,
3019 phasedir,
3020 phaseinc);
3021
3022 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003023 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003024 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3025 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3026 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3027 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3028 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3029 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003030 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003031
3032 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003033 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003034 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3035 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003036 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003037
3038 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003039 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003040 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003041 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003042
3043 /* Wait for initialization time */
3044 udelay(24);
3045
3046 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003047
3048 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003049}
3050
Daniel Vetter275f01b22013-05-03 11:49:47 +02003051static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3052 enum pipe pch_transcoder)
3053{
3054 struct drm_device *dev = crtc->base.dev;
3055 struct drm_i915_private *dev_priv = dev->dev_private;
3056 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3057
3058 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3059 I915_READ(HTOTAL(cpu_transcoder)));
3060 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3061 I915_READ(HBLANK(cpu_transcoder)));
3062 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3063 I915_READ(HSYNC(cpu_transcoder)));
3064
3065 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3066 I915_READ(VTOTAL(cpu_transcoder)));
3067 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3068 I915_READ(VBLANK(cpu_transcoder)));
3069 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3070 I915_READ(VSYNC(cpu_transcoder)));
3071 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3072 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3073}
3074
Jesse Barnesf67a5592011-01-05 10:31:48 -08003075/*
3076 * Enable PCH resources required for PCH ports:
3077 * - PCH PLLs
3078 * - FDI training & RX/TX
3079 * - update transcoder timings
3080 * - DP transcoding bits
3081 * - transcoder
3082 */
3083static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003084{
3085 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003086 struct drm_i915_private *dev_priv = dev->dev_private;
3087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3088 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003089 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003090
Daniel Vetterab9412b2013-05-03 11:49:46 +02003091 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003092
Daniel Vettercd986ab2012-10-26 10:58:12 +02003093 /* Write the TU size bits before fdi link training, so that error
3094 * detection works. */
3095 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3096 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3097
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003099 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003100
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003101 /* We need to program the right clock selection before writing the pixel
3102 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003103 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003104 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003105
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003106 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003107 temp |= TRANS_DPLL_ENABLE(pipe);
3108 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003109 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003110 temp |= sel;
3111 else
3112 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003113 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003114 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003116 /* XXX: pch pll's can be enabled any time before we enable the PCH
3117 * transcoder, and we actually should do this to not upset any PCH
3118 * transcoder that already use the clock when we share it.
3119 *
3120 * Note that enable_shared_dpll tries to do the right thing, but
3121 * get_shared_dpll unconditionally resets the pll - we need that to have
3122 * the right LVDS enable sequence. */
3123 ironlake_enable_shared_dpll(intel_crtc);
3124
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003125 /* set transcoder timing, panel must allow it */
3126 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003127 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003129 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003130
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003131 /* For PCH DP, enable TRANS_DP_CTL */
3132 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003133 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3134 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003135 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 reg = TRANS_DP_CTL(pipe);
3137 temp = I915_READ(reg);
3138 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003139 TRANS_DP_SYNC_MASK |
3140 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003141 temp |= (TRANS_DP_OUTPUT_ENABLE |
3142 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003143 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003144
3145 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003147 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003149
3150 switch (intel_trans_dp_port_sel(crtc)) {
3151 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003153 break;
3154 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003155 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003156 break;
3157 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003158 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003159 break;
3160 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003161 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003162 }
3163
Chris Wilson5eddb702010-09-11 13:48:45 +01003164 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003165 }
3166
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003167 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003168}
3169
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003170static void lpt_pch_enable(struct drm_crtc *crtc)
3171{
3172 struct drm_device *dev = crtc->dev;
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003175 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003176
Daniel Vetterab9412b2013-05-03 11:49:46 +02003177 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003178
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003179 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003180
Paulo Zanoni0540e482012-10-31 18:12:40 -02003181 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003182 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003183
Paulo Zanoni937bb612012-10-31 18:12:47 -02003184 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003185}
3186
Daniel Vettere2b78262013-06-07 23:10:03 +02003187static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003188{
Daniel Vettere2b78262013-06-07 23:10:03 +02003189 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003190
3191 if (pll == NULL)
3192 return;
3193
3194 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003195 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003196 return;
3197 }
3198
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003199 if (--pll->refcount == 0) {
3200 WARN_ON(pll->on);
3201 WARN_ON(pll->active);
3202 }
3203
Daniel Vettera43f6e02013-06-07 23:10:32 +02003204 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003205}
3206
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003207static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003208{
Daniel Vettere2b78262013-06-07 23:10:03 +02003209 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3210 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3211 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003212
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003213 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003214 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3215 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003216 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003217 }
3218
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003219 if (HAS_PCH_IBX(dev_priv->dev)) {
3220 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003221 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003222 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003223
Daniel Vetter46edb022013-06-05 13:34:12 +02003224 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3225 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003226
3227 goto found;
3228 }
3229
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003230 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3231 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003232
3233 /* Only want to check enabled timings first */
3234 if (pll->refcount == 0)
3235 continue;
3236
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003237 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3238 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003239 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003240 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003241 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003242
3243 goto found;
3244 }
3245 }
3246
3247 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003248 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3249 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003250 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003251 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3252 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003253 goto found;
3254 }
3255 }
3256
3257 return NULL;
3258
3259found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003260 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003261 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3262 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003263
Daniel Vettercdbd2312013-06-05 13:34:03 +02003264 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003265 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3266 sizeof(pll->hw_state));
3267
Daniel Vetter46edb022013-06-05 13:34:12 +02003268 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003269 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003270 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003271
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003272 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003273 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003274 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003275
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 return pll;
3277}
3278
Daniel Vettera1520312013-05-03 11:49:50 +02003279static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003280{
3281 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003282 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003283 u32 temp;
3284
3285 temp = I915_READ(dslreg);
3286 udelay(500);
3287 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003288 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003289 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003290 }
3291}
3292
Jesse Barnesb074cec2013-04-25 12:55:02 -07003293static void ironlake_pfit_enable(struct intel_crtc *crtc)
3294{
3295 struct drm_device *dev = crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297 int pipe = crtc->pipe;
3298
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003299 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003300 /* Force use of hard-coded filter coefficients
3301 * as some pre-programmed values are broken,
3302 * e.g. x201.
3303 */
3304 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3305 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3306 PF_PIPE_SEL_IVB(pipe));
3307 else
3308 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3309 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3310 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003311 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003312}
3313
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003314static void intel_enable_planes(struct drm_crtc *crtc)
3315{
3316 struct drm_device *dev = crtc->dev;
3317 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3318 struct intel_plane *intel_plane;
3319
3320 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3321 if (intel_plane->pipe == pipe)
3322 intel_plane_restore(&intel_plane->base);
3323}
3324
3325static void intel_disable_planes(struct drm_crtc *crtc)
3326{
3327 struct drm_device *dev = crtc->dev;
3328 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3329 struct intel_plane *intel_plane;
3330
3331 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3332 if (intel_plane->pipe == pipe)
3333 intel_plane_disable(&intel_plane->base);
3334}
3335
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003336void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003337{
3338 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3339
3340 if (!crtc->config.ips_enabled)
3341 return;
3342
3343 /* We can only enable IPS after we enable a plane and wait for a vblank.
3344 * We guarantee that the plane is enabled by calling intel_enable_ips
3345 * only after intel_enable_plane. And intel_enable_plane already waits
3346 * for a vblank, so all we need to do here is to enable the IPS bit. */
3347 assert_plane_enabled(dev_priv, crtc->plane);
3348 I915_WRITE(IPS_CTL, IPS_ENABLE);
3349}
3350
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003351void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003352{
3353 struct drm_device *dev = crtc->base.dev;
3354 struct drm_i915_private *dev_priv = dev->dev_private;
3355
3356 if (!crtc->config.ips_enabled)
3357 return;
3358
3359 assert_plane_enabled(dev_priv, crtc->plane);
3360 I915_WRITE(IPS_CTL, 0);
3361 POSTING_READ(IPS_CTL);
3362
3363 /* We need to wait for a vblank before we can disable the plane. */
3364 intel_wait_for_vblank(dev, crtc->pipe);
3365}
3366
3367/** Loads the palette/gamma unit for the CRTC with the prepared values */
3368static void intel_crtc_load_lut(struct drm_crtc *crtc)
3369{
3370 struct drm_device *dev = crtc->dev;
3371 struct drm_i915_private *dev_priv = dev->dev_private;
3372 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3373 enum pipe pipe = intel_crtc->pipe;
3374 int palreg = PALETTE(pipe);
3375 int i;
3376 bool reenable_ips = false;
3377
3378 /* The clocks have to be on to load the palette. */
3379 if (!crtc->enabled || !intel_crtc->active)
3380 return;
3381
3382 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3383 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3384 assert_dsi_pll_enabled(dev_priv);
3385 else
3386 assert_pll_enabled(dev_priv, pipe);
3387 }
3388
3389 /* use legacy palette for Ironlake */
3390 if (HAS_PCH_SPLIT(dev))
3391 palreg = LGC_PALETTE(pipe);
3392
3393 /* Workaround : Do not read or write the pipe palette/gamma data while
3394 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3395 */
3396 if (intel_crtc->config.ips_enabled &&
3397 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3398 GAMMA_MODE_MODE_SPLIT)) {
3399 hsw_disable_ips(intel_crtc);
3400 reenable_ips = true;
3401 }
3402
3403 for (i = 0; i < 256; i++) {
3404 I915_WRITE(palreg + 4 * i,
3405 (intel_crtc->lut_r[i] << 16) |
3406 (intel_crtc->lut_g[i] << 8) |
3407 intel_crtc->lut_b[i]);
3408 }
3409
3410 if (reenable_ips)
3411 hsw_enable_ips(intel_crtc);
3412}
3413
Jesse Barnesf67a5592011-01-05 10:31:48 -08003414static void ironlake_crtc_enable(struct drm_crtc *crtc)
3415{
3416 struct drm_device *dev = crtc->dev;
3417 struct drm_i915_private *dev_priv = dev->dev_private;
3418 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003419 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003420 int pipe = intel_crtc->pipe;
3421 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003422
Daniel Vetter08a48462012-07-02 11:43:47 +02003423 WARN_ON(!crtc->enabled);
3424
Jesse Barnesf67a5592011-01-05 10:31:48 -08003425 if (intel_crtc->active)
3426 return;
3427
3428 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003429
3430 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3431 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3432
Daniel Vetterf6736a12013-06-05 13:34:30 +02003433 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003434 if (encoder->pre_enable)
3435 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003436
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003437 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003438 /* Note: FDI PLL enabling _must_ be done before we enable the
3439 * cpu pipes, hence this is separate from all the other fdi/pch
3440 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003441 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003442 } else {
3443 assert_fdi_tx_disabled(dev_priv, pipe);
3444 assert_fdi_rx_disabled(dev_priv, pipe);
3445 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003446
Jesse Barnesb074cec2013-04-25 12:55:02 -07003447 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003448
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003449 /*
3450 * On ILK+ LUT must be loaded before the pipe is running but with
3451 * clocks enabled
3452 */
3453 intel_crtc_load_lut(crtc);
3454
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003455 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003456 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003457 intel_crtc->config.has_pch_encoder, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003458 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003459 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003460 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003461
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003462 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003463 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003464
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003465 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003466 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003467 mutex_unlock(&dev->struct_mutex);
3468
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003469 for_each_encoder_on_crtc(dev, crtc, encoder)
3470 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003471
3472 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003473 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003474
3475 /*
3476 * There seems to be a race in PCH platform hw (at least on some
3477 * outputs) where an enabled pipe still completes any pageflip right
3478 * away (as if the pipe is off) instead of waiting for vblank. As soon
3479 * as the first vblank happend, everything works as expected. Hence just
3480 * wait for one vblank before returning to avoid strange things
3481 * happening.
3482 */
3483 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003484}
3485
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003486/* IPS only exists on ULT machines and is tied to pipe A. */
3487static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3488{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003489 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003490}
3491
Ville Syrjälädda9a662013-09-19 17:00:37 -03003492static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3493{
3494 struct drm_device *dev = crtc->dev;
3495 struct drm_i915_private *dev_priv = dev->dev_private;
3496 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3497 int pipe = intel_crtc->pipe;
3498 int plane = intel_crtc->plane;
3499
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003500 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003501 intel_enable_planes(crtc);
3502 intel_crtc_update_cursor(crtc, true);
3503
3504 hsw_enable_ips(intel_crtc);
3505
3506 mutex_lock(&dev->struct_mutex);
3507 intel_update_fbc(dev);
3508 mutex_unlock(&dev->struct_mutex);
3509}
3510
3511static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3512{
3513 struct drm_device *dev = crtc->dev;
3514 struct drm_i915_private *dev_priv = dev->dev_private;
3515 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3516 int pipe = intel_crtc->pipe;
3517 int plane = intel_crtc->plane;
3518
3519 intel_crtc_wait_for_pending_flips(crtc);
3520 drm_vblank_off(dev, pipe);
3521
3522 /* FBC must be disabled before disabling the plane on HSW. */
3523 if (dev_priv->fbc.plane == plane)
3524 intel_disable_fbc(dev);
3525
3526 hsw_disable_ips(intel_crtc);
3527
3528 intel_crtc_update_cursor(crtc, false);
3529 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003530 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003531}
3532
Paulo Zanonie4916942013-09-20 16:21:19 -03003533/*
3534 * This implements the workaround described in the "notes" section of the mode
3535 * set sequence documentation. When going from no pipes or single pipe to
3536 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3537 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3538 */
3539static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3540{
3541 struct drm_device *dev = crtc->base.dev;
3542 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3543
3544 /* We want to get the other_active_crtc only if there's only 1 other
3545 * active crtc. */
3546 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3547 if (!crtc_it->active || crtc_it == crtc)
3548 continue;
3549
3550 if (other_active_crtc)
3551 return;
3552
3553 other_active_crtc = crtc_it;
3554 }
3555 if (!other_active_crtc)
3556 return;
3557
3558 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3559 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3560}
3561
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003562static void haswell_crtc_enable(struct drm_crtc *crtc)
3563{
3564 struct drm_device *dev = crtc->dev;
3565 struct drm_i915_private *dev_priv = dev->dev_private;
3566 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3567 struct intel_encoder *encoder;
3568 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003569
3570 WARN_ON(!crtc->enabled);
3571
3572 if (intel_crtc->active)
3573 return;
3574
3575 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003576
3577 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3578 if (intel_crtc->config.has_pch_encoder)
3579 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3580
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003581 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003582 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003583
3584 for_each_encoder_on_crtc(dev, crtc, encoder)
3585 if (encoder->pre_enable)
3586 encoder->pre_enable(encoder);
3587
Paulo Zanoni1f544382012-10-24 11:32:00 -02003588 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003589
Jesse Barnesb074cec2013-04-25 12:55:02 -07003590 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003591
3592 /*
3593 * On ILK+ LUT must be loaded before the pipe is running but with
3594 * clocks enabled
3595 */
3596 intel_crtc_load_lut(crtc);
3597
Paulo Zanoni1f544382012-10-24 11:32:00 -02003598 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003599 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003600
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003601 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003602 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003603 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003604
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003605 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003606 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003607
Jani Nikula8807e552013-08-30 19:40:32 +03003608 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003609 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003610 intel_opregion_notify_encoder(encoder, true);
3611 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003612
Paulo Zanonie4916942013-09-20 16:21:19 -03003613 /* If we change the relative order between pipe/planes enabling, we need
3614 * to change the workaround. */
3615 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003616 haswell_crtc_enable_planes(crtc);
3617
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003618 /*
3619 * There seems to be a race in PCH platform hw (at least on some
3620 * outputs) where an enabled pipe still completes any pageflip right
3621 * away (as if the pipe is off) instead of waiting for vblank. As soon
3622 * as the first vblank happend, everything works as expected. Hence just
3623 * wait for one vblank before returning to avoid strange things
3624 * happening.
3625 */
3626 intel_wait_for_vblank(dev, intel_crtc->pipe);
3627}
3628
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003629static void ironlake_pfit_disable(struct intel_crtc *crtc)
3630{
3631 struct drm_device *dev = crtc->base.dev;
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 int pipe = crtc->pipe;
3634
3635 /* To avoid upsetting the power well on haswell only disable the pfit if
3636 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003637 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003638 I915_WRITE(PF_CTL(pipe), 0);
3639 I915_WRITE(PF_WIN_POS(pipe), 0);
3640 I915_WRITE(PF_WIN_SZ(pipe), 0);
3641 }
3642}
3643
Jesse Barnes6be4a602010-09-10 10:26:01 -07003644static void ironlake_crtc_disable(struct drm_crtc *crtc)
3645{
3646 struct drm_device *dev = crtc->dev;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003649 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003650 int pipe = intel_crtc->pipe;
3651 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003652 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003653
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003654
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003655 if (!intel_crtc->active)
3656 return;
3657
Daniel Vetterea9d7582012-07-10 10:42:52 +02003658 for_each_encoder_on_crtc(dev, crtc, encoder)
3659 encoder->disable(encoder);
3660
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003661 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003662 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003663
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003664 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003665 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003666
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003667 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003668 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003669 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003670
Daniel Vetterd925c592013-06-05 13:34:04 +02003671 if (intel_crtc->config.has_pch_encoder)
3672 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3673
Jesse Barnesb24e7172011-01-04 15:09:30 -08003674 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003675
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003676 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003677
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003678 for_each_encoder_on_crtc(dev, crtc, encoder)
3679 if (encoder->post_disable)
3680 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003681
Daniel Vetterd925c592013-06-05 13:34:04 +02003682 if (intel_crtc->config.has_pch_encoder) {
3683 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003684
Daniel Vetterd925c592013-06-05 13:34:04 +02003685 ironlake_disable_pch_transcoder(dev_priv, pipe);
3686 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003687
Daniel Vetterd925c592013-06-05 13:34:04 +02003688 if (HAS_PCH_CPT(dev)) {
3689 /* disable TRANS_DP_CTL */
3690 reg = TRANS_DP_CTL(pipe);
3691 temp = I915_READ(reg);
3692 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3693 TRANS_DP_PORT_SEL_MASK);
3694 temp |= TRANS_DP_PORT_SEL_NONE;
3695 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003696
Daniel Vetterd925c592013-06-05 13:34:04 +02003697 /* disable DPLL_SEL */
3698 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003699 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003700 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003701 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003702
3703 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003704 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003705
3706 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003707 }
3708
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003709 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003710 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003711
3712 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003713 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003714 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003715}
3716
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003717static void haswell_crtc_disable(struct drm_crtc *crtc)
3718{
3719 struct drm_device *dev = crtc->dev;
3720 struct drm_i915_private *dev_priv = dev->dev_private;
3721 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3722 struct intel_encoder *encoder;
3723 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003724 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003725
3726 if (!intel_crtc->active)
3727 return;
3728
Ville Syrjälädda9a662013-09-19 17:00:37 -03003729 haswell_crtc_disable_planes(crtc);
3730
Jani Nikula8807e552013-08-30 19:40:32 +03003731 for_each_encoder_on_crtc(dev, crtc, encoder) {
3732 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003733 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003734 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003735
Paulo Zanoni86642812013-04-12 17:57:57 -03003736 if (intel_crtc->config.has_pch_encoder)
3737 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003738 intel_disable_pipe(dev_priv, pipe);
3739
Paulo Zanoniad80a812012-10-24 16:06:19 -02003740 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003741
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003742 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003743
Paulo Zanoni1f544382012-10-24 11:32:00 -02003744 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003745
3746 for_each_encoder_on_crtc(dev, crtc, encoder)
3747 if (encoder->post_disable)
3748 encoder->post_disable(encoder);
3749
Daniel Vetter88adfff2013-03-28 10:42:01 +01003750 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003751 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003752 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003753 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003754 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003755
3756 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003757 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003758
3759 mutex_lock(&dev->struct_mutex);
3760 intel_update_fbc(dev);
3761 mutex_unlock(&dev->struct_mutex);
3762}
3763
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003764static void ironlake_crtc_off(struct drm_crtc *crtc)
3765{
3766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003767 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003768}
3769
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003770static void haswell_crtc_off(struct drm_crtc *crtc)
3771{
3772 intel_ddi_put_crtc_pll(crtc);
3773}
3774
Daniel Vetter02e792f2009-09-15 22:57:34 +02003775static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3776{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003777 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003778 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003779 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003780
Chris Wilson23f09ce2010-08-12 13:53:37 +01003781 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003782 dev_priv->mm.interruptible = false;
3783 (void) intel_overlay_switch_off(intel_crtc->overlay);
3784 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003785 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003786 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003787
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003788 /* Let userspace switch the overlay on again. In most cases userspace
3789 * has to recompute where to put it anyway.
3790 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003791}
3792
Egbert Eich61bc95c2013-03-04 09:24:38 -05003793/**
3794 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3795 * cursor plane briefly if not already running after enabling the display
3796 * plane.
3797 * This workaround avoids occasional blank screens when self refresh is
3798 * enabled.
3799 */
3800static void
3801g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3802{
3803 u32 cntl = I915_READ(CURCNTR(pipe));
3804
3805 if ((cntl & CURSOR_MODE) == 0) {
3806 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3807
3808 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3809 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3810 intel_wait_for_vblank(dev_priv->dev, pipe);
3811 I915_WRITE(CURCNTR(pipe), cntl);
3812 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3813 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3814 }
3815}
3816
Jesse Barnes2dd24552013-04-25 12:55:01 -07003817static void i9xx_pfit_enable(struct intel_crtc *crtc)
3818{
3819 struct drm_device *dev = crtc->base.dev;
3820 struct drm_i915_private *dev_priv = dev->dev_private;
3821 struct intel_crtc_config *pipe_config = &crtc->config;
3822
Daniel Vetter328d8e82013-05-08 10:36:31 +02003823 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003824 return;
3825
Daniel Vetterc0b03412013-05-28 12:05:54 +02003826 /*
3827 * The panel fitter should only be adjusted whilst the pipe is disabled,
3828 * according to register description and PRM.
3829 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003830 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3831 assert_pipe_disabled(dev_priv, crtc->pipe);
3832
Jesse Barnesb074cec2013-04-25 12:55:02 -07003833 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3834 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003835
3836 /* Border color in case we don't scale up to the full screen. Black by
3837 * default, change to something else for debugging. */
3838 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003839}
3840
Jesse Barnes89b667f2013-04-18 14:51:36 -07003841static void valleyview_crtc_enable(struct drm_crtc *crtc)
3842{
3843 struct drm_device *dev = crtc->dev;
3844 struct drm_i915_private *dev_priv = dev->dev_private;
3845 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3846 struct intel_encoder *encoder;
3847 int pipe = intel_crtc->pipe;
3848 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003849 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003850
3851 WARN_ON(!crtc->enabled);
3852
3853 if (intel_crtc->active)
3854 return;
3855
3856 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003857
Jesse Barnes89b667f2013-04-18 14:51:36 -07003858 for_each_encoder_on_crtc(dev, crtc, encoder)
3859 if (encoder->pre_pll_enable)
3860 encoder->pre_pll_enable(encoder);
3861
Jani Nikula23538ef2013-08-27 15:12:22 +03003862 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3863
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003864 if (!is_dsi)
3865 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003866
3867 for_each_encoder_on_crtc(dev, crtc, encoder)
3868 if (encoder->pre_enable)
3869 encoder->pre_enable(encoder);
3870
Jesse Barnes2dd24552013-04-25 12:55:01 -07003871 i9xx_pfit_enable(intel_crtc);
3872
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003873 intel_crtc_load_lut(crtc);
3874
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003875 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003876 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003877 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003878 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003879 intel_crtc_update_cursor(crtc, true);
3880
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003881 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003882
3883 for_each_encoder_on_crtc(dev, crtc, encoder)
3884 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003885}
3886
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003887static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003888{
3889 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003890 struct drm_i915_private *dev_priv = dev->dev_private;
3891 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003892 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003893 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003894 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003895
Daniel Vetter08a48462012-07-02 11:43:47 +02003896 WARN_ON(!crtc->enabled);
3897
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003898 if (intel_crtc->active)
3899 return;
3900
3901 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003902
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003903 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003904 if (encoder->pre_enable)
3905 encoder->pre_enable(encoder);
3906
Daniel Vetterf6736a12013-06-05 13:34:30 +02003907 i9xx_enable_pll(intel_crtc);
3908
Jesse Barnes2dd24552013-04-25 12:55:01 -07003909 i9xx_pfit_enable(intel_crtc);
3910
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003911 intel_crtc_load_lut(crtc);
3912
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003913 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003914 intel_enable_pipe(dev_priv, pipe, false, false);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003915 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003916 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003917 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003918 if (IS_G4X(dev))
3919 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003920 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003921
3922 /* Give the overlay scaler a chance to enable if it's on this pipe */
3923 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003924
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003925 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003926
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003927 for_each_encoder_on_crtc(dev, crtc, encoder)
3928 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003929}
3930
Daniel Vetter87476d62013-04-11 16:29:06 +02003931static void i9xx_pfit_disable(struct intel_crtc *crtc)
3932{
3933 struct drm_device *dev = crtc->base.dev;
3934 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003935
3936 if (!crtc->config.gmch_pfit.control)
3937 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003938
3939 assert_pipe_disabled(dev_priv, crtc->pipe);
3940
Daniel Vetter328d8e82013-05-08 10:36:31 +02003941 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3942 I915_READ(PFIT_CONTROL));
3943 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003944}
3945
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003946static void i9xx_crtc_disable(struct drm_crtc *crtc)
3947{
3948 struct drm_device *dev = crtc->dev;
3949 struct drm_i915_private *dev_priv = dev->dev_private;
3950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003951 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003952 int pipe = intel_crtc->pipe;
3953 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003954
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003955 if (!intel_crtc->active)
3956 return;
3957
Daniel Vetterea9d7582012-07-10 10:42:52 +02003958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->disable(encoder);
3960
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003961 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003962 intel_crtc_wait_for_pending_flips(crtc);
3963 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003964
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003965 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003966 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003967
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003968 intel_crtc_dpms_overlay(intel_crtc, false);
3969 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003970 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003971 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003972
Jesse Barnesb24e7172011-01-04 15:09:30 -08003973 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003974
Daniel Vetter87476d62013-04-11 16:29:06 +02003975 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003976
Jesse Barnes89b667f2013-04-18 14:51:36 -07003977 for_each_encoder_on_crtc(dev, crtc, encoder)
3978 if (encoder->post_disable)
3979 encoder->post_disable(encoder);
3980
Jesse Barnesf6071162013-10-01 10:41:38 -07003981 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3982 vlv_disable_pll(dev_priv, pipe);
3983 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003984 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003985
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003986 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003987 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003988
Chris Wilson6b383a72010-09-13 13:54:26 +01003989 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003990}
3991
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003992static void i9xx_crtc_off(struct drm_crtc *crtc)
3993{
3994}
3995
Daniel Vetter976f8a22012-07-08 22:34:21 +02003996static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3997 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003998{
3999 struct drm_device *dev = crtc->dev;
4000 struct drm_i915_master_private *master_priv;
4001 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4002 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004003
4004 if (!dev->primary->master)
4005 return;
4006
4007 master_priv = dev->primary->master->driver_priv;
4008 if (!master_priv->sarea_priv)
4009 return;
4010
Jesse Barnes79e53942008-11-07 14:24:08 -08004011 switch (pipe) {
4012 case 0:
4013 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4014 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4015 break;
4016 case 1:
4017 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4018 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4019 break;
4020 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004021 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004022 break;
4023 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004024}
4025
Daniel Vetter976f8a22012-07-08 22:34:21 +02004026/**
4027 * Sets the power management mode of the pipe and plane.
4028 */
4029void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004030{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004031 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004033 struct intel_encoder *intel_encoder;
4034 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004035
Daniel Vetter976f8a22012-07-08 22:34:21 +02004036 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4037 enable |= intel_encoder->connectors_active;
4038
4039 if (enable)
4040 dev_priv->display.crtc_enable(crtc);
4041 else
4042 dev_priv->display.crtc_disable(crtc);
4043
4044 intel_crtc_update_sarea(crtc, enable);
4045}
4046
Daniel Vetter976f8a22012-07-08 22:34:21 +02004047static void intel_crtc_disable(struct drm_crtc *crtc)
4048{
4049 struct drm_device *dev = crtc->dev;
4050 struct drm_connector *connector;
4051 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004053
4054 /* crtc should still be enabled when we disable it. */
4055 WARN_ON(!crtc->enabled);
4056
4057 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004058 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004059 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004060 dev_priv->display.off(crtc);
4061
Chris Wilson931872f2012-01-16 23:01:13 +00004062 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004063 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004064 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004065
4066 if (crtc->fb) {
4067 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004068 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004069 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004070 crtc->fb = NULL;
4071 }
4072
4073 /* Update computed state. */
4074 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4075 if (!connector->encoder || !connector->encoder->crtc)
4076 continue;
4077
4078 if (connector->encoder->crtc != crtc)
4079 continue;
4080
4081 connector->dpms = DRM_MODE_DPMS_OFF;
4082 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004083 }
4084}
4085
Chris Wilsonea5b2132010-08-04 13:50:23 +01004086void intel_encoder_destroy(struct drm_encoder *encoder)
4087{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004088 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004089
Chris Wilsonea5b2132010-08-04 13:50:23 +01004090 drm_encoder_cleanup(encoder);
4091 kfree(intel_encoder);
4092}
4093
Damien Lespiau92373292013-08-08 22:28:57 +01004094/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004095 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4096 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004097static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004098{
4099 if (mode == DRM_MODE_DPMS_ON) {
4100 encoder->connectors_active = true;
4101
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004102 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004103 } else {
4104 encoder->connectors_active = false;
4105
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004106 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004107 }
4108}
4109
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004110/* Cross check the actual hw state with our own modeset state tracking (and it's
4111 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004112static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004113{
4114 if (connector->get_hw_state(connector)) {
4115 struct intel_encoder *encoder = connector->encoder;
4116 struct drm_crtc *crtc;
4117 bool encoder_enabled;
4118 enum pipe pipe;
4119
4120 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4121 connector->base.base.id,
4122 drm_get_connector_name(&connector->base));
4123
4124 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4125 "wrong connector dpms state\n");
4126 WARN(connector->base.encoder != &encoder->base,
4127 "active connector not linked to encoder\n");
4128 WARN(!encoder->connectors_active,
4129 "encoder->connectors_active not set\n");
4130
4131 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4132 WARN(!encoder_enabled, "encoder not enabled\n");
4133 if (WARN_ON(!encoder->base.crtc))
4134 return;
4135
4136 crtc = encoder->base.crtc;
4137
4138 WARN(!crtc->enabled, "crtc not enabled\n");
4139 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4140 WARN(pipe != to_intel_crtc(crtc)->pipe,
4141 "encoder active on the wrong pipe\n");
4142 }
4143}
4144
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004145/* Even simpler default implementation, if there's really no special case to
4146 * consider. */
4147void intel_connector_dpms(struct drm_connector *connector, int mode)
4148{
4149 struct intel_encoder *encoder = intel_attached_encoder(connector);
4150
4151 /* All the simple cases only support two dpms states. */
4152 if (mode != DRM_MODE_DPMS_ON)
4153 mode = DRM_MODE_DPMS_OFF;
4154
4155 if (mode == connector->dpms)
4156 return;
4157
4158 connector->dpms = mode;
4159
4160 /* Only need to change hw state when actually enabled */
4161 if (encoder->base.crtc)
4162 intel_encoder_dpms(encoder, mode);
4163 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004164 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004165
Daniel Vetterb9805142012-08-31 17:37:33 +02004166 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004167}
4168
Daniel Vetterf0947c32012-07-02 13:10:34 +02004169/* Simple connector->get_hw_state implementation for encoders that support only
4170 * one connector and no cloning and hence the encoder state determines the state
4171 * of the connector. */
4172bool intel_connector_get_hw_state(struct intel_connector *connector)
4173{
Daniel Vetter24929352012-07-02 20:28:59 +02004174 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004175 struct intel_encoder *encoder = connector->encoder;
4176
4177 return encoder->get_hw_state(encoder, &pipe);
4178}
4179
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004180static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4181 struct intel_crtc_config *pipe_config)
4182{
4183 struct drm_i915_private *dev_priv = dev->dev_private;
4184 struct intel_crtc *pipe_B_crtc =
4185 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4186
4187 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4188 pipe_name(pipe), pipe_config->fdi_lanes);
4189 if (pipe_config->fdi_lanes > 4) {
4190 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4191 pipe_name(pipe), pipe_config->fdi_lanes);
4192 return false;
4193 }
4194
4195 if (IS_HASWELL(dev)) {
4196 if (pipe_config->fdi_lanes > 2) {
4197 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4198 pipe_config->fdi_lanes);
4199 return false;
4200 } else {
4201 return true;
4202 }
4203 }
4204
4205 if (INTEL_INFO(dev)->num_pipes == 2)
4206 return true;
4207
4208 /* Ivybridge 3 pipe is really complicated */
4209 switch (pipe) {
4210 case PIPE_A:
4211 return true;
4212 case PIPE_B:
4213 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4214 pipe_config->fdi_lanes > 2) {
4215 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4216 pipe_name(pipe), pipe_config->fdi_lanes);
4217 return false;
4218 }
4219 return true;
4220 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004221 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004222 pipe_B_crtc->config.fdi_lanes <= 2) {
4223 if (pipe_config->fdi_lanes > 2) {
4224 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4225 pipe_name(pipe), pipe_config->fdi_lanes);
4226 return false;
4227 }
4228 } else {
4229 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4230 return false;
4231 }
4232 return true;
4233 default:
4234 BUG();
4235 }
4236}
4237
Daniel Vettere29c22c2013-02-21 00:00:16 +01004238#define RETRY 1
4239static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4240 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004241{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004242 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004243 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004244 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004245 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004246
Daniel Vettere29c22c2013-02-21 00:00:16 +01004247retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004248 /* FDI is a binary signal running at ~2.7GHz, encoding
4249 * each output octet as 10 bits. The actual frequency
4250 * is stored as a divider into a 100MHz clock, and the
4251 * mode pixel clock is stored in units of 1KHz.
4252 * Hence the bw of each lane in terms of the mode signal
4253 * is:
4254 */
4255 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4256
Damien Lespiau241bfc32013-09-25 16:45:37 +01004257 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004258
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004259 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004260 pipe_config->pipe_bpp);
4261
4262 pipe_config->fdi_lanes = lane;
4263
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004264 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004265 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004266
Daniel Vettere29c22c2013-02-21 00:00:16 +01004267 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4268 intel_crtc->pipe, pipe_config);
4269 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4270 pipe_config->pipe_bpp -= 2*3;
4271 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4272 pipe_config->pipe_bpp);
4273 needs_recompute = true;
4274 pipe_config->bw_constrained = true;
4275
4276 goto retry;
4277 }
4278
4279 if (needs_recompute)
4280 return RETRY;
4281
4282 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004283}
4284
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004285static void hsw_compute_ips_config(struct intel_crtc *crtc,
4286 struct intel_crtc_config *pipe_config)
4287{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004288 pipe_config->ips_enabled = i915_enable_ips &&
4289 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004290 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004291}
4292
Daniel Vettera43f6e02013-06-07 23:10:32 +02004293static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004294 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004295{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004296 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004297 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004298
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004299 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004300 if (INTEL_INFO(dev)->gen < 4) {
4301 struct drm_i915_private *dev_priv = dev->dev_private;
4302 int clock_limit =
4303 dev_priv->display.get_display_clock_speed(dev);
4304
4305 /*
4306 * Enable pixel doubling when the dot clock
4307 * is > 90% of the (display) core speed.
4308 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004309 * GDG double wide on either pipe,
4310 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004311 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004312 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004313 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004314 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004315 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004316 }
4317
Damien Lespiau241bfc32013-09-25 16:45:37 +01004318 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004319 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004320 }
Chris Wilson89749352010-09-12 18:25:19 +01004321
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004322 /*
4323 * Pipe horizontal size must be even in:
4324 * - DVO ganged mode
4325 * - LVDS dual channel mode
4326 * - Double wide pipe
4327 */
4328 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4329 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4330 pipe_config->pipe_src_w &= ~1;
4331
Damien Lespiau8693a822013-05-03 18:48:11 +01004332 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4333 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004334 */
4335 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4336 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004337 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004338
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004339 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004340 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004341 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004342 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4343 * for lvds. */
4344 pipe_config->pipe_bpp = 8*3;
4345 }
4346
Damien Lespiauf5adf942013-06-24 18:29:34 +01004347 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004348 hsw_compute_ips_config(crtc, pipe_config);
4349
4350 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4351 * clock survives for now. */
4352 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4353 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004354
Daniel Vetter877d48d2013-04-19 11:24:43 +02004355 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004356 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004357
Daniel Vettere29c22c2013-02-21 00:00:16 +01004358 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004359}
4360
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004361static int valleyview_get_display_clock_speed(struct drm_device *dev)
4362{
4363 return 400000; /* FIXME */
4364}
4365
Jesse Barnese70236a2009-09-21 10:42:27 -07004366static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004367{
Jesse Barnese70236a2009-09-21 10:42:27 -07004368 return 400000;
4369}
Jesse Barnes79e53942008-11-07 14:24:08 -08004370
Jesse Barnese70236a2009-09-21 10:42:27 -07004371static int i915_get_display_clock_speed(struct drm_device *dev)
4372{
4373 return 333000;
4374}
Jesse Barnes79e53942008-11-07 14:24:08 -08004375
Jesse Barnese70236a2009-09-21 10:42:27 -07004376static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4377{
4378 return 200000;
4379}
Jesse Barnes79e53942008-11-07 14:24:08 -08004380
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004381static int pnv_get_display_clock_speed(struct drm_device *dev)
4382{
4383 u16 gcfgc = 0;
4384
4385 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4386
4387 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4388 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4389 return 267000;
4390 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4391 return 333000;
4392 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4393 return 444000;
4394 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4395 return 200000;
4396 default:
4397 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4398 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4399 return 133000;
4400 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4401 return 167000;
4402 }
4403}
4404
Jesse Barnese70236a2009-09-21 10:42:27 -07004405static int i915gm_get_display_clock_speed(struct drm_device *dev)
4406{
4407 u16 gcfgc = 0;
4408
4409 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4410
4411 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004412 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004413 else {
4414 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4415 case GC_DISPLAY_CLOCK_333_MHZ:
4416 return 333000;
4417 default:
4418 case GC_DISPLAY_CLOCK_190_200_MHZ:
4419 return 190000;
4420 }
4421 }
4422}
Jesse Barnes79e53942008-11-07 14:24:08 -08004423
Jesse Barnese70236a2009-09-21 10:42:27 -07004424static int i865_get_display_clock_speed(struct drm_device *dev)
4425{
4426 return 266000;
4427}
4428
4429static int i855_get_display_clock_speed(struct drm_device *dev)
4430{
4431 u16 hpllcc = 0;
4432 /* Assume that the hardware is in the high speed state. This
4433 * should be the default.
4434 */
4435 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4436 case GC_CLOCK_133_200:
4437 case GC_CLOCK_100_200:
4438 return 200000;
4439 case GC_CLOCK_166_250:
4440 return 250000;
4441 case GC_CLOCK_100_133:
4442 return 133000;
4443 }
4444
4445 /* Shouldn't happen */
4446 return 0;
4447}
4448
4449static int i830_get_display_clock_speed(struct drm_device *dev)
4450{
4451 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004452}
4453
Zhenyu Wang2c072452009-06-05 15:38:42 +08004454static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004455intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004456{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004457 while (*num > DATA_LINK_M_N_MASK ||
4458 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004459 *num >>= 1;
4460 *den >>= 1;
4461 }
4462}
4463
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004464static void compute_m_n(unsigned int m, unsigned int n,
4465 uint32_t *ret_m, uint32_t *ret_n)
4466{
4467 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4468 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4469 intel_reduce_m_n_ratio(ret_m, ret_n);
4470}
4471
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004472void
4473intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4474 int pixel_clock, int link_clock,
4475 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004476{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004477 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004478
4479 compute_m_n(bits_per_pixel * pixel_clock,
4480 link_clock * nlanes * 8,
4481 &m_n->gmch_m, &m_n->gmch_n);
4482
4483 compute_m_n(pixel_clock, link_clock,
4484 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004485}
4486
Chris Wilsona7615032011-01-12 17:04:08 +00004487static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4488{
Keith Packard72bbe582011-09-26 16:09:45 -07004489 if (i915_panel_use_ssc >= 0)
4490 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004491 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004492 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004493}
4494
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004495static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4496{
4497 struct drm_device *dev = crtc->dev;
4498 struct drm_i915_private *dev_priv = dev->dev_private;
4499 int refclk;
4500
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004501 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004502 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004503 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004504 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004505 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004506 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4507 refclk / 1000);
4508 } else if (!IS_GEN2(dev)) {
4509 refclk = 96000;
4510 } else {
4511 refclk = 48000;
4512 }
4513
4514 return refclk;
4515}
4516
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004517static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004518{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004519 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004520}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004521
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004522static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4523{
4524 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004525}
4526
Daniel Vetterf47709a2013-03-28 10:42:02 +01004527static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004528 intel_clock_t *reduced_clock)
4529{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004531 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004532 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004533 u32 fp, fp2 = 0;
4534
4535 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004536 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004537 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004538 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004539 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004540 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004541 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004542 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004543 }
4544
4545 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004546 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004547
Daniel Vetterf47709a2013-03-28 10:42:02 +01004548 crtc->lowfreq_avail = false;
4549 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004550 reduced_clock && i915_powersave) {
4551 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004552 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004553 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004554 } else {
4555 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004556 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004557 }
4558}
4559
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004560static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4561 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004562{
4563 u32 reg_val;
4564
4565 /*
4566 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4567 * and set it to a reasonable value instead.
4568 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004569 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004570 reg_val &= 0xffffff00;
4571 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004572 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004573
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004574 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004575 reg_val &= 0x8cffffff;
4576 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004577 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004578
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004579 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004580 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004581 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004582
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004583 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004584 reg_val &= 0x00ffffff;
4585 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004586 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004587}
4588
Daniel Vetterb5518422013-05-03 11:49:48 +02004589static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4590 struct intel_link_m_n *m_n)
4591{
4592 struct drm_device *dev = crtc->base.dev;
4593 struct drm_i915_private *dev_priv = dev->dev_private;
4594 int pipe = crtc->pipe;
4595
Daniel Vettere3b95f12013-05-03 11:49:49 +02004596 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4597 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4598 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4599 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004600}
4601
4602static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4603 struct intel_link_m_n *m_n)
4604{
4605 struct drm_device *dev = crtc->base.dev;
4606 struct drm_i915_private *dev_priv = dev->dev_private;
4607 int pipe = crtc->pipe;
4608 enum transcoder transcoder = crtc->config.cpu_transcoder;
4609
4610 if (INTEL_INFO(dev)->gen >= 5) {
4611 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4612 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4613 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4614 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4615 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004616 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4617 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4618 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4619 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004620 }
4621}
4622
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004623static void intel_dp_set_m_n(struct intel_crtc *crtc)
4624{
4625 if (crtc->config.has_pch_encoder)
4626 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4627 else
4628 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4629}
4630
Daniel Vetterf47709a2013-03-28 10:42:02 +01004631static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004632{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004633 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004634 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004635 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004636 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004637 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004638 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004639
Daniel Vetter09153002012-12-12 14:06:44 +01004640 mutex_lock(&dev_priv->dpio_lock);
4641
Daniel Vetterf47709a2013-03-28 10:42:02 +01004642 bestn = crtc->config.dpll.n;
4643 bestm1 = crtc->config.dpll.m1;
4644 bestm2 = crtc->config.dpll.m2;
4645 bestp1 = crtc->config.dpll.p1;
4646 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004647
Jesse Barnes89b667f2013-04-18 14:51:36 -07004648 /* See eDP HDMI DPIO driver vbios notes doc */
4649
4650 /* PLL B needs special handling */
4651 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004652 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004653
4654 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004655 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004656
4657 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004658 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004659 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004660 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004661
4662 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004663 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004664
4665 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004666 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4667 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4668 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004669 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004670
4671 /*
4672 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4673 * but we don't support that).
4674 * Note: don't use the DAC post divider as it seems unstable.
4675 */
4676 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004677 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004678
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004679 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004680 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004681
Jesse Barnes89b667f2013-04-18 14:51:36 -07004682 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004683 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004684 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004685 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004686 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004687 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004688 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004689 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004690 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004691
Jesse Barnes89b667f2013-04-18 14:51:36 -07004692 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4693 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4694 /* Use SSC source */
4695 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004696 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004697 0x0df40000);
4698 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004699 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004700 0x0df70000);
4701 } else { /* HDMI or VGA */
4702 /* Use bend source */
4703 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004704 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004705 0x0df70000);
4706 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004707 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004708 0x0df40000);
4709 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004710
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004711 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004712 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4713 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4714 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4715 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004716 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004717
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004718 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004719
Jesse Barnes89b667f2013-04-18 14:51:36 -07004720 /* Enable DPIO clock input */
4721 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4722 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004723 /* We should never disable this, set it here for state tracking */
4724 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004725 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004726 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004727 crtc->config.dpll_hw_state.dpll = dpll;
4728
Daniel Vetteref1b4602013-06-01 17:17:04 +02004729 dpll_md = (crtc->config.pixel_multiplier - 1)
4730 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004731 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4732
Daniel Vetterf47709a2013-03-28 10:42:02 +01004733 if (crtc->config.has_dp_encoder)
4734 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304735
Daniel Vetter09153002012-12-12 14:06:44 +01004736 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004737}
4738
Daniel Vetterf47709a2013-03-28 10:42:02 +01004739static void i9xx_update_pll(struct intel_crtc *crtc,
4740 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004741 int num_connectors)
4742{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004743 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004745 u32 dpll;
4746 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004747 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004748
Daniel Vetterf47709a2013-03-28 10:42:02 +01004749 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304750
Daniel Vetterf47709a2013-03-28 10:42:02 +01004751 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4752 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004753
4754 dpll = DPLL_VGA_MODE_DIS;
4755
Daniel Vetterf47709a2013-03-28 10:42:02 +01004756 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004757 dpll |= DPLLB_MODE_LVDS;
4758 else
4759 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004760
Daniel Vetteref1b4602013-06-01 17:17:04 +02004761 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004762 dpll |= (crtc->config.pixel_multiplier - 1)
4763 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004764 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004765
4766 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004767 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004768
Daniel Vetterf47709a2013-03-28 10:42:02 +01004769 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004770 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004771
4772 /* compute bitmask from p1 value */
4773 if (IS_PINEVIEW(dev))
4774 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4775 else {
4776 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4777 if (IS_G4X(dev) && reduced_clock)
4778 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4779 }
4780 switch (clock->p2) {
4781 case 5:
4782 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4783 break;
4784 case 7:
4785 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4786 break;
4787 case 10:
4788 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4789 break;
4790 case 14:
4791 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4792 break;
4793 }
4794 if (INTEL_INFO(dev)->gen >= 4)
4795 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4796
Daniel Vetter09ede542013-04-30 14:01:45 +02004797 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004798 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004799 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004800 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4801 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4802 else
4803 dpll |= PLL_REF_INPUT_DREFCLK;
4804
4805 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004806 crtc->config.dpll_hw_state.dpll = dpll;
4807
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004808 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004809 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4810 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004811 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004812 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004813
4814 if (crtc->config.has_dp_encoder)
4815 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004816}
4817
Daniel Vetterf47709a2013-03-28 10:42:02 +01004818static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004819 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004820 int num_connectors)
4821{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004822 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004823 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004824 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004825 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004826
Daniel Vetterf47709a2013-03-28 10:42:02 +01004827 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304828
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004829 dpll = DPLL_VGA_MODE_DIS;
4830
Daniel Vetterf47709a2013-03-28 10:42:02 +01004831 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004832 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4833 } else {
4834 if (clock->p1 == 2)
4835 dpll |= PLL_P1_DIVIDE_BY_TWO;
4836 else
4837 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4838 if (clock->p2 == 4)
4839 dpll |= PLL_P2_DIVIDE_BY_4;
4840 }
4841
Daniel Vetter4a33e482013-07-06 12:52:05 +02004842 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4843 dpll |= DPLL_DVO_2X_MODE;
4844
Daniel Vetterf47709a2013-03-28 10:42:02 +01004845 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004846 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4847 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4848 else
4849 dpll |= PLL_REF_INPUT_DREFCLK;
4850
4851 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004852 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004853}
4854
Daniel Vetter8a654f32013-06-01 17:16:22 +02004855static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004856{
4857 struct drm_device *dev = intel_crtc->base.dev;
4858 struct drm_i915_private *dev_priv = dev->dev_private;
4859 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004860 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004861 struct drm_display_mode *adjusted_mode =
4862 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004863 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4864
4865 /* We need to be careful not to changed the adjusted mode, for otherwise
4866 * the hw state checker will get angry at the mismatch. */
4867 crtc_vtotal = adjusted_mode->crtc_vtotal;
4868 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004869
4870 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4871 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004872 crtc_vtotal -= 1;
4873 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004874 vsyncshift = adjusted_mode->crtc_hsync_start
4875 - adjusted_mode->crtc_htotal / 2;
4876 } else {
4877 vsyncshift = 0;
4878 }
4879
4880 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004881 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004882
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004883 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004884 (adjusted_mode->crtc_hdisplay - 1) |
4885 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004886 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004887 (adjusted_mode->crtc_hblank_start - 1) |
4888 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004889 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004890 (adjusted_mode->crtc_hsync_start - 1) |
4891 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4892
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004893 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004894 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004895 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004896 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004897 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004898 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004899 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004900 (adjusted_mode->crtc_vsync_start - 1) |
4901 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4902
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004903 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4904 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4905 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4906 * bits. */
4907 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4908 (pipe == PIPE_B || pipe == PIPE_C))
4909 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4910
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004911 /* pipesrc controls the size that is scaled from, which should
4912 * always be the user's requested size.
4913 */
4914 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004915 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4916 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004917}
4918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004919static void intel_get_pipe_timings(struct intel_crtc *crtc,
4920 struct intel_crtc_config *pipe_config)
4921{
4922 struct drm_device *dev = crtc->base.dev;
4923 struct drm_i915_private *dev_priv = dev->dev_private;
4924 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4925 uint32_t tmp;
4926
4927 tmp = I915_READ(HTOTAL(cpu_transcoder));
4928 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4929 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4930 tmp = I915_READ(HBLANK(cpu_transcoder));
4931 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4932 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4933 tmp = I915_READ(HSYNC(cpu_transcoder));
4934 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4935 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4936
4937 tmp = I915_READ(VTOTAL(cpu_transcoder));
4938 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4939 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4940 tmp = I915_READ(VBLANK(cpu_transcoder));
4941 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4942 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4943 tmp = I915_READ(VSYNC(cpu_transcoder));
4944 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4945 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4946
4947 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4948 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4949 pipe_config->adjusted_mode.crtc_vtotal += 1;
4950 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4951 }
4952
4953 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004954 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4955 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4956
4957 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4958 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004959}
4960
Jesse Barnesbabea612013-06-26 18:57:38 +03004961static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4962 struct intel_crtc_config *pipe_config)
4963{
4964 struct drm_crtc *crtc = &intel_crtc->base;
4965
4966 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4967 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4968 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4969 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4970
4971 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4972 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4973 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4974 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4975
4976 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4977
Damien Lespiau241bfc32013-09-25 16:45:37 +01004978 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004979 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4980}
4981
Daniel Vetter84b046f2013-02-19 18:48:54 +01004982static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4983{
4984 struct drm_device *dev = intel_crtc->base.dev;
4985 struct drm_i915_private *dev_priv = dev->dev_private;
4986 uint32_t pipeconf;
4987
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004988 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004989
Daniel Vetter67c72a12013-09-24 11:46:14 +02004990 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4991 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4992 pipeconf |= PIPECONF_ENABLE;
4993
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004994 if (intel_crtc->config.double_wide)
4995 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004996
Daniel Vetterff9ce462013-04-24 14:57:17 +02004997 /* only g4x and later have fancy bpc/dither controls */
4998 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004999 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5000 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5001 pipeconf |= PIPECONF_DITHER_EN |
5002 PIPECONF_DITHER_TYPE_SP;
5003
5004 switch (intel_crtc->config.pipe_bpp) {
5005 case 18:
5006 pipeconf |= PIPECONF_6BPC;
5007 break;
5008 case 24:
5009 pipeconf |= PIPECONF_8BPC;
5010 break;
5011 case 30:
5012 pipeconf |= PIPECONF_10BPC;
5013 break;
5014 default:
5015 /* Case prevented by intel_choose_pipe_bpp_dither. */
5016 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005017 }
5018 }
5019
5020 if (HAS_PIPE_CXSR(dev)) {
5021 if (intel_crtc->lowfreq_avail) {
5022 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5023 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5024 } else {
5025 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005026 }
5027 }
5028
Daniel Vetter84b046f2013-02-19 18:48:54 +01005029 if (!IS_GEN2(dev) &&
5030 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5031 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5032 else
5033 pipeconf |= PIPECONF_PROGRESSIVE;
5034
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005035 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5036 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005037
Daniel Vetter84b046f2013-02-19 18:48:54 +01005038 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5039 POSTING_READ(PIPECONF(intel_crtc->pipe));
5040}
5041
Eric Anholtf564048e2011-03-30 13:01:02 -07005042static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005043 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005044 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005045{
5046 struct drm_device *dev = crtc->dev;
5047 struct drm_i915_private *dev_priv = dev->dev_private;
5048 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5049 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005050 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005051 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005052 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005053 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005054 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005055 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005056 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005057 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005058 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005059
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005060 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005061 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005062 case INTEL_OUTPUT_LVDS:
5063 is_lvds = true;
5064 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005065 case INTEL_OUTPUT_DSI:
5066 is_dsi = true;
5067 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005068 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005069
Eric Anholtc751ce42010-03-25 11:48:48 -07005070 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005071 }
5072
Jani Nikulaf2335332013-09-13 11:03:09 +03005073 if (is_dsi)
5074 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005075
Jani Nikulaf2335332013-09-13 11:03:09 +03005076 if (!intel_crtc->config.clock_set) {
5077 refclk = i9xx_get_refclk(crtc, num_connectors);
5078
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005079 /*
5080 * Returns a set of divisors for the desired target clock with
5081 * the given refclk, or FALSE. The returned values represent
5082 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5083 * 2) / p1 / p2.
5084 */
5085 limit = intel_limit(crtc, refclk);
5086 ok = dev_priv->display.find_dpll(limit, crtc,
5087 intel_crtc->config.port_clock,
5088 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005089 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005090 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5091 return -EINVAL;
5092 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005093
Jani Nikulaf2335332013-09-13 11:03:09 +03005094 if (is_lvds && dev_priv->lvds_downclock_avail) {
5095 /*
5096 * Ensure we match the reduced clock's P to the target
5097 * clock. If the clocks don't match, we can't switch
5098 * the display clock by using the FP0/FP1. In such case
5099 * we will disable the LVDS downclock feature.
5100 */
5101 has_reduced_clock =
5102 dev_priv->display.find_dpll(limit, crtc,
5103 dev_priv->lvds_downclock,
5104 refclk, &clock,
5105 &reduced_clock);
5106 }
5107 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005108 intel_crtc->config.dpll.n = clock.n;
5109 intel_crtc->config.dpll.m1 = clock.m1;
5110 intel_crtc->config.dpll.m2 = clock.m2;
5111 intel_crtc->config.dpll.p1 = clock.p1;
5112 intel_crtc->config.dpll.p2 = clock.p2;
5113 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005114
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005115 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005116 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305117 has_reduced_clock ? &reduced_clock : NULL,
5118 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005119 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005120 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005121 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005122 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005123 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005124 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005125 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005126
Jani Nikulaf2335332013-09-13 11:03:09 +03005127skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005128 /* Set up the display plane register */
5129 dspcntr = DISPPLANE_GAMMA_ENABLE;
5130
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005131 if (!IS_VALLEYVIEW(dev)) {
5132 if (pipe == 0)
5133 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5134 else
5135 dspcntr |= DISPPLANE_SEL_PIPE_B;
5136 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005137
Daniel Vetter8a654f32013-06-01 17:16:22 +02005138 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005139
5140 /* pipesrc and dspsize control the size that is scaled from,
5141 * which should always be the user's requested size.
5142 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005143 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005144 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5145 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005146 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005147
Daniel Vetter84b046f2013-02-19 18:48:54 +01005148 i9xx_set_pipeconf(intel_crtc);
5149
Eric Anholtf564048e2011-03-30 13:01:02 -07005150 I915_WRITE(DSPCNTR(plane), dspcntr);
5151 POSTING_READ(DSPCNTR(plane));
5152
Daniel Vetter94352cf2012-07-05 22:51:56 +02005153 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005154
Eric Anholtf564048e2011-03-30 13:01:02 -07005155 return ret;
5156}
5157
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005158static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5159 struct intel_crtc_config *pipe_config)
5160{
5161 struct drm_device *dev = crtc->base.dev;
5162 struct drm_i915_private *dev_priv = dev->dev_private;
5163 uint32_t tmp;
5164
5165 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005166 if (!(tmp & PFIT_ENABLE))
5167 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005168
Daniel Vetter06922822013-07-11 13:35:40 +02005169 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005170 if (INTEL_INFO(dev)->gen < 4) {
5171 if (crtc->pipe != PIPE_B)
5172 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005173 } else {
5174 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5175 return;
5176 }
5177
Daniel Vetter06922822013-07-11 13:35:40 +02005178 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005179 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5180 if (INTEL_INFO(dev)->gen < 5)
5181 pipe_config->gmch_pfit.lvds_border_bits =
5182 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5183}
5184
Jesse Barnesacbec812013-09-20 11:29:32 -07005185static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5186 struct intel_crtc_config *pipe_config)
5187{
5188 struct drm_device *dev = crtc->base.dev;
5189 struct drm_i915_private *dev_priv = dev->dev_private;
5190 int pipe = pipe_config->cpu_transcoder;
5191 intel_clock_t clock;
5192 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005193 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005194
5195 mutex_lock(&dev_priv->dpio_lock);
5196 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5197 mutex_unlock(&dev_priv->dpio_lock);
5198
5199 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5200 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5201 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5202 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5203 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5204
Chris Wilson662c6ec2013-09-25 14:24:01 -07005205 clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
5206 clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
Jesse Barnesacbec812013-09-20 11:29:32 -07005207
5208 pipe_config->port_clock = clock.dot / 10;
5209}
5210
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005211static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5212 struct intel_crtc_config *pipe_config)
5213{
5214 struct drm_device *dev = crtc->base.dev;
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216 uint32_t tmp;
5217
Daniel Vettere143a212013-07-04 12:01:15 +02005218 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005219 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005220
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005221 tmp = I915_READ(PIPECONF(crtc->pipe));
5222 if (!(tmp & PIPECONF_ENABLE))
5223 return false;
5224
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005225 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5226 switch (tmp & PIPECONF_BPC_MASK) {
5227 case PIPECONF_6BPC:
5228 pipe_config->pipe_bpp = 18;
5229 break;
5230 case PIPECONF_8BPC:
5231 pipe_config->pipe_bpp = 24;
5232 break;
5233 case PIPECONF_10BPC:
5234 pipe_config->pipe_bpp = 30;
5235 break;
5236 default:
5237 break;
5238 }
5239 }
5240
Ville Syrjälä282740f2013-09-04 18:30:03 +03005241 if (INTEL_INFO(dev)->gen < 4)
5242 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5243
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005244 intel_get_pipe_timings(crtc, pipe_config);
5245
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005246 i9xx_get_pfit_config(crtc, pipe_config);
5247
Daniel Vetter6c49f242013-06-06 12:45:25 +02005248 if (INTEL_INFO(dev)->gen >= 4) {
5249 tmp = I915_READ(DPLL_MD(crtc->pipe));
5250 pipe_config->pixel_multiplier =
5251 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5252 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005253 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005254 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5255 tmp = I915_READ(DPLL(crtc->pipe));
5256 pipe_config->pixel_multiplier =
5257 ((tmp & SDVO_MULTIPLIER_MASK)
5258 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5259 } else {
5260 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5261 * port and will be fixed up in the encoder->get_config
5262 * function. */
5263 pipe_config->pixel_multiplier = 1;
5264 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005265 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5266 if (!IS_VALLEYVIEW(dev)) {
5267 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5268 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005269 } else {
5270 /* Mask out read-only status bits. */
5271 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5272 DPLL_PORTC_READY_MASK |
5273 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005274 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005275
Jesse Barnesacbec812013-09-20 11:29:32 -07005276 if (IS_VALLEYVIEW(dev))
5277 vlv_crtc_clock_get(crtc, pipe_config);
5278 else
5279 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005280
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005281 return true;
5282}
5283
Paulo Zanonidde86e22012-12-01 12:04:25 -02005284static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005285{
5286 struct drm_i915_private *dev_priv = dev->dev_private;
5287 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005288 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005289 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005290 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005291 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005292 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005293 bool has_ck505 = false;
5294 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005295
5296 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005297 list_for_each_entry(encoder, &mode_config->encoder_list,
5298 base.head) {
5299 switch (encoder->type) {
5300 case INTEL_OUTPUT_LVDS:
5301 has_panel = true;
5302 has_lvds = true;
5303 break;
5304 case INTEL_OUTPUT_EDP:
5305 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005306 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005307 has_cpu_edp = true;
5308 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005309 }
5310 }
5311
Keith Packard99eb6a02011-09-26 14:29:12 -07005312 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005313 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005314 can_ssc = has_ck505;
5315 } else {
5316 has_ck505 = false;
5317 can_ssc = true;
5318 }
5319
Imre Deak2de69052013-05-08 13:14:04 +03005320 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5321 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005322
5323 /* Ironlake: try to setup display ref clock before DPLL
5324 * enabling. This is only under driver's control after
5325 * PCH B stepping, previous chipset stepping should be
5326 * ignoring this setting.
5327 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005328 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005329
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005330 /* As we must carefully and slowly disable/enable each source in turn,
5331 * compute the final state we want first and check if we need to
5332 * make any changes at all.
5333 */
5334 final = val;
5335 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005336 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005337 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005338 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005339 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5340
5341 final &= ~DREF_SSC_SOURCE_MASK;
5342 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5343 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005344
Keith Packard199e5d72011-09-22 12:01:57 -07005345 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005346 final |= DREF_SSC_SOURCE_ENABLE;
5347
5348 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5349 final |= DREF_SSC1_ENABLE;
5350
5351 if (has_cpu_edp) {
5352 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5353 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5354 else
5355 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5356 } else
5357 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5358 } else {
5359 final |= DREF_SSC_SOURCE_DISABLE;
5360 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5361 }
5362
5363 if (final == val)
5364 return;
5365
5366 /* Always enable nonspread source */
5367 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5368
5369 if (has_ck505)
5370 val |= DREF_NONSPREAD_CK505_ENABLE;
5371 else
5372 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5373
5374 if (has_panel) {
5375 val &= ~DREF_SSC_SOURCE_MASK;
5376 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005377
Keith Packard199e5d72011-09-22 12:01:57 -07005378 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005379 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005380 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005381 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005382 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005383 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005384
5385 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005386 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005387 POSTING_READ(PCH_DREF_CONTROL);
5388 udelay(200);
5389
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005390 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005391
5392 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005393 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005394 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005395 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005396 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005397 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005398 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005399 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005400 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005401 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005402
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005403 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005404 POSTING_READ(PCH_DREF_CONTROL);
5405 udelay(200);
5406 } else {
5407 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5408
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005409 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005410
5411 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005412 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005413
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005414 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005415 POSTING_READ(PCH_DREF_CONTROL);
5416 udelay(200);
5417
5418 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005419 val &= ~DREF_SSC_SOURCE_MASK;
5420 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005421
5422 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005423 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005424
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005425 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005426 POSTING_READ(PCH_DREF_CONTROL);
5427 udelay(200);
5428 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005429
5430 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005431}
5432
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005433static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005434{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005435 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005436
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005437 tmp = I915_READ(SOUTH_CHICKEN2);
5438 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5439 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005440
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005441 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5442 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5443 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005444
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005445 tmp = I915_READ(SOUTH_CHICKEN2);
5446 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5447 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005448
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005449 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5450 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5451 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005452}
5453
5454/* WaMPhyProgramming:hsw */
5455static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5456{
5457 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005458
5459 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5460 tmp &= ~(0xFF << 24);
5461 tmp |= (0x12 << 24);
5462 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5463
Paulo Zanonidde86e22012-12-01 12:04:25 -02005464 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5465 tmp |= (1 << 11);
5466 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5467
5468 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5469 tmp |= (1 << 11);
5470 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5471
Paulo Zanonidde86e22012-12-01 12:04:25 -02005472 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5473 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5474 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5475
5476 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5477 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5478 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5479
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005480 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5481 tmp &= ~(7 << 13);
5482 tmp |= (5 << 13);
5483 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005484
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005485 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5486 tmp &= ~(7 << 13);
5487 tmp |= (5 << 13);
5488 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005489
5490 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5491 tmp &= ~0xFF;
5492 tmp |= 0x1C;
5493 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5494
5495 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5496 tmp &= ~0xFF;
5497 tmp |= 0x1C;
5498 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5499
5500 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5501 tmp &= ~(0xFF << 16);
5502 tmp |= (0x1C << 16);
5503 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5504
5505 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5506 tmp &= ~(0xFF << 16);
5507 tmp |= (0x1C << 16);
5508 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5509
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005510 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5511 tmp |= (1 << 27);
5512 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005513
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005514 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5515 tmp |= (1 << 27);
5516 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005517
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005518 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5519 tmp &= ~(0xF << 28);
5520 tmp |= (4 << 28);
5521 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005522
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005523 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5524 tmp &= ~(0xF << 28);
5525 tmp |= (4 << 28);
5526 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005527}
5528
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005529/* Implements 3 different sequences from BSpec chapter "Display iCLK
5530 * Programming" based on the parameters passed:
5531 * - Sequence to enable CLKOUT_DP
5532 * - Sequence to enable CLKOUT_DP without spread
5533 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5534 */
5535static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5536 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005537{
5538 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005539 uint32_t reg, tmp;
5540
5541 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5542 with_spread = true;
5543 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5544 with_fdi, "LP PCH doesn't have FDI\n"))
5545 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005546
5547 mutex_lock(&dev_priv->dpio_lock);
5548
5549 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5550 tmp &= ~SBI_SSCCTL_DISABLE;
5551 tmp |= SBI_SSCCTL_PATHALT;
5552 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5553
5554 udelay(24);
5555
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005556 if (with_spread) {
5557 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5558 tmp &= ~SBI_SSCCTL_PATHALT;
5559 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005560
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005561 if (with_fdi) {
5562 lpt_reset_fdi_mphy(dev_priv);
5563 lpt_program_fdi_mphy(dev_priv);
5564 }
5565 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005566
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005567 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5568 SBI_GEN0 : SBI_DBUFF0;
5569 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5570 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5571 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005572
5573 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005574}
5575
Paulo Zanoni47701c32013-07-23 11:19:25 -03005576/* Sequence to disable CLKOUT_DP */
5577static void lpt_disable_clkout_dp(struct drm_device *dev)
5578{
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580 uint32_t reg, tmp;
5581
5582 mutex_lock(&dev_priv->dpio_lock);
5583
5584 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5585 SBI_GEN0 : SBI_DBUFF0;
5586 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5587 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5588 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5589
5590 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5591 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5592 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5593 tmp |= SBI_SSCCTL_PATHALT;
5594 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5595 udelay(32);
5596 }
5597 tmp |= SBI_SSCCTL_DISABLE;
5598 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5599 }
5600
5601 mutex_unlock(&dev_priv->dpio_lock);
5602}
5603
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005604static void lpt_init_pch_refclk(struct drm_device *dev)
5605{
5606 struct drm_mode_config *mode_config = &dev->mode_config;
5607 struct intel_encoder *encoder;
5608 bool has_vga = false;
5609
5610 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5611 switch (encoder->type) {
5612 case INTEL_OUTPUT_ANALOG:
5613 has_vga = true;
5614 break;
5615 }
5616 }
5617
Paulo Zanoni47701c32013-07-23 11:19:25 -03005618 if (has_vga)
5619 lpt_enable_clkout_dp(dev, true, true);
5620 else
5621 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005622}
5623
Paulo Zanonidde86e22012-12-01 12:04:25 -02005624/*
5625 * Initialize reference clocks when the driver loads
5626 */
5627void intel_init_pch_refclk(struct drm_device *dev)
5628{
5629 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5630 ironlake_init_pch_refclk(dev);
5631 else if (HAS_PCH_LPT(dev))
5632 lpt_init_pch_refclk(dev);
5633}
5634
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005635static int ironlake_get_refclk(struct drm_crtc *crtc)
5636{
5637 struct drm_device *dev = crtc->dev;
5638 struct drm_i915_private *dev_priv = dev->dev_private;
5639 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005640 int num_connectors = 0;
5641 bool is_lvds = false;
5642
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005643 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005644 switch (encoder->type) {
5645 case INTEL_OUTPUT_LVDS:
5646 is_lvds = true;
5647 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005648 }
5649 num_connectors++;
5650 }
5651
5652 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5653 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005654 dev_priv->vbt.lvds_ssc_freq);
5655 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005656 }
5657
5658 return 120000;
5659}
5660
Daniel Vetter6ff93602013-04-19 11:24:36 +02005661static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005662{
5663 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5664 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5665 int pipe = intel_crtc->pipe;
5666 uint32_t val;
5667
Daniel Vetter78114072013-06-13 00:54:57 +02005668 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005669
Daniel Vetter965e0c42013-03-27 00:44:57 +01005670 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005671 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005672 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005673 break;
5674 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005675 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005676 break;
5677 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005678 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005679 break;
5680 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005681 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005682 break;
5683 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005684 /* Case prevented by intel_choose_pipe_bpp_dither. */
5685 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005686 }
5687
Daniel Vetterd8b32242013-04-25 17:54:44 +02005688 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005689 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5690
Daniel Vetter6ff93602013-04-19 11:24:36 +02005691 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005692 val |= PIPECONF_INTERLACED_ILK;
5693 else
5694 val |= PIPECONF_PROGRESSIVE;
5695
Daniel Vetter50f3b012013-03-27 00:44:56 +01005696 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005697 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005698
Paulo Zanonic8203562012-09-12 10:06:29 -03005699 I915_WRITE(PIPECONF(pipe), val);
5700 POSTING_READ(PIPECONF(pipe));
5701}
5702
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005703/*
5704 * Set up the pipe CSC unit.
5705 *
5706 * Currently only full range RGB to limited range RGB conversion
5707 * is supported, but eventually this should handle various
5708 * RGB<->YCbCr scenarios as well.
5709 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005710static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005711{
5712 struct drm_device *dev = crtc->dev;
5713 struct drm_i915_private *dev_priv = dev->dev_private;
5714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5715 int pipe = intel_crtc->pipe;
5716 uint16_t coeff = 0x7800; /* 1.0 */
5717
5718 /*
5719 * TODO: Check what kind of values actually come out of the pipe
5720 * with these coeff/postoff values and adjust to get the best
5721 * accuracy. Perhaps we even need to take the bpc value into
5722 * consideration.
5723 */
5724
Daniel Vetter50f3b012013-03-27 00:44:56 +01005725 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005726 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5727
5728 /*
5729 * GY/GU and RY/RU should be the other way around according
5730 * to BSpec, but reality doesn't agree. Just set them up in
5731 * a way that results in the correct picture.
5732 */
5733 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5734 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5735
5736 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5737 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5738
5739 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5740 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5741
5742 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5743 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5744 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5745
5746 if (INTEL_INFO(dev)->gen > 6) {
5747 uint16_t postoff = 0;
5748
Daniel Vetter50f3b012013-03-27 00:44:56 +01005749 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005750 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5751
5752 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5753 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5754 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5755
5756 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5757 } else {
5758 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5759
Daniel Vetter50f3b012013-03-27 00:44:56 +01005760 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005761 mode |= CSC_BLACK_SCREEN_OFFSET;
5762
5763 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5764 }
5765}
5766
Daniel Vetter6ff93602013-04-19 11:24:36 +02005767static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005768{
5769 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5770 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005771 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005772 uint32_t val;
5773
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005774 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005775
Daniel Vetterd8b32242013-04-25 17:54:44 +02005776 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005777 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5778
Daniel Vetter6ff93602013-04-19 11:24:36 +02005779 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005780 val |= PIPECONF_INTERLACED_ILK;
5781 else
5782 val |= PIPECONF_PROGRESSIVE;
5783
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005784 I915_WRITE(PIPECONF(cpu_transcoder), val);
5785 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005786
5787 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5788 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005789}
5790
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005791static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005792 intel_clock_t *clock,
5793 bool *has_reduced_clock,
5794 intel_clock_t *reduced_clock)
5795{
5796 struct drm_device *dev = crtc->dev;
5797 struct drm_i915_private *dev_priv = dev->dev_private;
5798 struct intel_encoder *intel_encoder;
5799 int refclk;
5800 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005801 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005802
5803 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5804 switch (intel_encoder->type) {
5805 case INTEL_OUTPUT_LVDS:
5806 is_lvds = true;
5807 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005808 }
5809 }
5810
5811 refclk = ironlake_get_refclk(crtc);
5812
5813 /*
5814 * Returns a set of divisors for the desired target clock with the given
5815 * refclk, or FALSE. The returned values represent the clock equation:
5816 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5817 */
5818 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005819 ret = dev_priv->display.find_dpll(limit, crtc,
5820 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005821 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005822 if (!ret)
5823 return false;
5824
5825 if (is_lvds && dev_priv->lvds_downclock_avail) {
5826 /*
5827 * Ensure we match the reduced clock's P to the target clock.
5828 * If the clocks don't match, we can't switch the display clock
5829 * by using the FP0/FP1. In such case we will disable the LVDS
5830 * downclock feature.
5831 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005832 *has_reduced_clock =
5833 dev_priv->display.find_dpll(limit, crtc,
5834 dev_priv->lvds_downclock,
5835 refclk, clock,
5836 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005837 }
5838
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005839 return true;
5840}
5841
Daniel Vetter01a415f2012-10-27 15:58:40 +02005842static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5843{
5844 struct drm_i915_private *dev_priv = dev->dev_private;
5845 uint32_t temp;
5846
5847 temp = I915_READ(SOUTH_CHICKEN1);
5848 if (temp & FDI_BC_BIFURCATION_SELECT)
5849 return;
5850
5851 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5852 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5853
5854 temp |= FDI_BC_BIFURCATION_SELECT;
5855 DRM_DEBUG_KMS("enabling fdi C rx\n");
5856 I915_WRITE(SOUTH_CHICKEN1, temp);
5857 POSTING_READ(SOUTH_CHICKEN1);
5858}
5859
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005860static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005861{
5862 struct drm_device *dev = intel_crtc->base.dev;
5863 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005864
5865 switch (intel_crtc->pipe) {
5866 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005867 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005868 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005869 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005870 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5871 else
5872 cpt_enable_fdi_bc_bifurcation(dev);
5873
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005874 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005875 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005876 cpt_enable_fdi_bc_bifurcation(dev);
5877
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005878 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005879 default:
5880 BUG();
5881 }
5882}
5883
Paulo Zanonid4b19312012-11-29 11:29:32 -02005884int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5885{
5886 /*
5887 * Account for spread spectrum to avoid
5888 * oversubscribing the link. Max center spread
5889 * is 2.5%; use 5% for safety's sake.
5890 */
5891 u32 bps = target_clock * bpp * 21 / 20;
5892 return bps / (link_bw * 8) + 1;
5893}
5894
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005895static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005896{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005897 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005898}
5899
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005900static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005901 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005902 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005903{
5904 struct drm_crtc *crtc = &intel_crtc->base;
5905 struct drm_device *dev = crtc->dev;
5906 struct drm_i915_private *dev_priv = dev->dev_private;
5907 struct intel_encoder *intel_encoder;
5908 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005909 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005910 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005911
5912 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5913 switch (intel_encoder->type) {
5914 case INTEL_OUTPUT_LVDS:
5915 is_lvds = true;
5916 break;
5917 case INTEL_OUTPUT_SDVO:
5918 case INTEL_OUTPUT_HDMI:
5919 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005920 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005921 }
5922
5923 num_connectors++;
5924 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005925
Chris Wilsonc1858122010-12-03 21:35:48 +00005926 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005927 factor = 21;
5928 if (is_lvds) {
5929 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005930 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005931 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005932 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005933 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005934 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005935
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005936 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005937 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005938
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005939 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5940 *fp2 |= FP_CB_TUNE;
5941
Chris Wilson5eddb702010-09-11 13:48:45 +01005942 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005943
Eric Anholta07d6782011-03-30 13:01:08 -07005944 if (is_lvds)
5945 dpll |= DPLLB_MODE_LVDS;
5946 else
5947 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005948
Daniel Vetteref1b4602013-06-01 17:17:04 +02005949 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5950 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005951
5952 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005953 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005954 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005955 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005956
Eric Anholta07d6782011-03-30 13:01:08 -07005957 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005958 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005959 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005960 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005961
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005962 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005963 case 5:
5964 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5965 break;
5966 case 7:
5967 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5968 break;
5969 case 10:
5970 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5971 break;
5972 case 14:
5973 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5974 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005975 }
5976
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005977 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005978 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005979 else
5980 dpll |= PLL_REF_INPUT_DREFCLK;
5981
Daniel Vetter959e16d2013-06-05 13:34:21 +02005982 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005983}
5984
Jesse Barnes79e53942008-11-07 14:24:08 -08005985static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005986 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005987 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005988{
5989 struct drm_device *dev = crtc->dev;
5990 struct drm_i915_private *dev_priv = dev->dev_private;
5991 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5992 int pipe = intel_crtc->pipe;
5993 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005994 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005995 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005996 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005997 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005998 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005999 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006000 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006001 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006002
6003 for_each_encoder_on_crtc(dev, crtc, encoder) {
6004 switch (encoder->type) {
6005 case INTEL_OUTPUT_LVDS:
6006 is_lvds = true;
6007 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006008 }
6009
6010 num_connectors++;
6011 }
6012
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006013 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6014 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6015
Daniel Vetterff9a6752013-06-01 17:16:21 +02006016 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006017 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006018 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006019 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6020 return -EINVAL;
6021 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006022 /* Compat-code for transition, will disappear. */
6023 if (!intel_crtc->config.clock_set) {
6024 intel_crtc->config.dpll.n = clock.n;
6025 intel_crtc->config.dpll.m1 = clock.m1;
6026 intel_crtc->config.dpll.m2 = clock.m2;
6027 intel_crtc->config.dpll.p1 = clock.p1;
6028 intel_crtc->config.dpll.p2 = clock.p2;
6029 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006030
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006031 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006032 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006033 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006034 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006035 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006036
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006037 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006038 &fp, &reduced_clock,
6039 has_reduced_clock ? &fp2 : NULL);
6040
Daniel Vetter959e16d2013-06-05 13:34:21 +02006041 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006042 intel_crtc->config.dpll_hw_state.fp0 = fp;
6043 if (has_reduced_clock)
6044 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6045 else
6046 intel_crtc->config.dpll_hw_state.fp1 = fp;
6047
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006048 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006049 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006050 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6051 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006052 return -EINVAL;
6053 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006054 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006055 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006056
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006057 if (intel_crtc->config.has_dp_encoder)
6058 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006059
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006060 if (is_lvds && has_reduced_clock && i915_powersave)
6061 intel_crtc->lowfreq_avail = true;
6062 else
6063 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006064
6065 if (intel_crtc->config.has_pch_encoder) {
6066 pll = intel_crtc_to_shared_dpll(intel_crtc);
6067
Jesse Barnes79e53942008-11-07 14:24:08 -08006068 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Daniel Vetter8a654f32013-06-01 17:16:22 +02006070 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006071
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006072 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006073 intel_cpu_transcoder_set_m_n(intel_crtc,
6074 &intel_crtc->config.fdi_m_n);
6075 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006076
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006077 if (IS_IVYBRIDGE(dev))
6078 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006079
Daniel Vetter6ff93602013-04-19 11:24:36 +02006080 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006081
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006082 /* Set up the display plane register */
6083 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006084 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006085
Daniel Vetter94352cf2012-07-05 22:51:56 +02006086 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006087
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006088 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006089}
6090
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006091static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6092 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006093{
6094 struct drm_device *dev = crtc->base.dev;
6095 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006096 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006097
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006098 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6099 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6100 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6101 & ~TU_SIZE_MASK;
6102 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6103 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6104 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6105}
6106
6107static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6108 enum transcoder transcoder,
6109 struct intel_link_m_n *m_n)
6110{
6111 struct drm_device *dev = crtc->base.dev;
6112 struct drm_i915_private *dev_priv = dev->dev_private;
6113 enum pipe pipe = crtc->pipe;
6114
6115 if (INTEL_INFO(dev)->gen >= 5) {
6116 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6117 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6118 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6119 & ~TU_SIZE_MASK;
6120 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6121 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6122 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6123 } else {
6124 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6125 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6126 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6127 & ~TU_SIZE_MASK;
6128 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6129 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6130 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6131 }
6132}
6133
6134void intel_dp_get_m_n(struct intel_crtc *crtc,
6135 struct intel_crtc_config *pipe_config)
6136{
6137 if (crtc->config.has_pch_encoder)
6138 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6139 else
6140 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6141 &pipe_config->dp_m_n);
6142}
6143
Daniel Vetter72419202013-04-04 13:28:53 +02006144static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6145 struct intel_crtc_config *pipe_config)
6146{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006147 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6148 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006149}
6150
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006151static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6152 struct intel_crtc_config *pipe_config)
6153{
6154 struct drm_device *dev = crtc->base.dev;
6155 struct drm_i915_private *dev_priv = dev->dev_private;
6156 uint32_t tmp;
6157
6158 tmp = I915_READ(PF_CTL(crtc->pipe));
6159
6160 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006161 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006162 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6163 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006164
6165 /* We currently do not free assignements of panel fitters on
6166 * ivb/hsw (since we don't use the higher upscaling modes which
6167 * differentiates them) so just WARN about this case for now. */
6168 if (IS_GEN7(dev)) {
6169 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6170 PF_PIPE_SEL_IVB(crtc->pipe));
6171 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006172 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006173}
6174
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006175static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6176 struct intel_crtc_config *pipe_config)
6177{
6178 struct drm_device *dev = crtc->base.dev;
6179 struct drm_i915_private *dev_priv = dev->dev_private;
6180 uint32_t tmp;
6181
Daniel Vettere143a212013-07-04 12:01:15 +02006182 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006183 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006184
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006185 tmp = I915_READ(PIPECONF(crtc->pipe));
6186 if (!(tmp & PIPECONF_ENABLE))
6187 return false;
6188
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006189 switch (tmp & PIPECONF_BPC_MASK) {
6190 case PIPECONF_6BPC:
6191 pipe_config->pipe_bpp = 18;
6192 break;
6193 case PIPECONF_8BPC:
6194 pipe_config->pipe_bpp = 24;
6195 break;
6196 case PIPECONF_10BPC:
6197 pipe_config->pipe_bpp = 30;
6198 break;
6199 case PIPECONF_12BPC:
6200 pipe_config->pipe_bpp = 36;
6201 break;
6202 default:
6203 break;
6204 }
6205
Daniel Vetterab9412b2013-05-03 11:49:46 +02006206 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006207 struct intel_shared_dpll *pll;
6208
Daniel Vetter88adfff2013-03-28 10:42:01 +01006209 pipe_config->has_pch_encoder = true;
6210
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006211 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6212 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6213 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006214
6215 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006216
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006217 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006218 pipe_config->shared_dpll =
6219 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006220 } else {
6221 tmp = I915_READ(PCH_DPLL_SEL);
6222 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6223 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6224 else
6225 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6226 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006227
6228 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6229
6230 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6231 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006232
6233 tmp = pipe_config->dpll_hw_state.dpll;
6234 pipe_config->pixel_multiplier =
6235 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6236 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006237
6238 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006239 } else {
6240 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006241 }
6242
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006243 intel_get_pipe_timings(crtc, pipe_config);
6244
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006245 ironlake_get_pfit_config(crtc, pipe_config);
6246
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006247 return true;
6248}
6249
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006250static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6251{
6252 struct drm_device *dev = dev_priv->dev;
6253 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6254 struct intel_crtc *crtc;
6255 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006256 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006257
6258 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6259 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6260 pipe_name(crtc->pipe));
6261
6262 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6263 WARN(plls->spll_refcount, "SPLL enabled\n");
6264 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6265 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6266 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6267 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6268 "CPU PWM1 enabled\n");
6269 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6270 "CPU PWM2 enabled\n");
6271 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6272 "PCH PWM1 enabled\n");
6273 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6274 "Utility pin enabled\n");
6275 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6276
6277 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6278 val = I915_READ(DEIMR);
6279 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6280 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6281 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006282 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006283 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6284 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6285}
6286
6287/*
6288 * This function implements pieces of two sequences from BSpec:
6289 * - Sequence for display software to disable LCPLL
6290 * - Sequence for display software to allow package C8+
6291 * The steps implemented here are just the steps that actually touch the LCPLL
6292 * register. Callers should take care of disabling all the display engine
6293 * functions, doing the mode unset, fixing interrupts, etc.
6294 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006295static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6296 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006297{
6298 uint32_t val;
6299
6300 assert_can_disable_lcpll(dev_priv);
6301
6302 val = I915_READ(LCPLL_CTL);
6303
6304 if (switch_to_fclk) {
6305 val |= LCPLL_CD_SOURCE_FCLK;
6306 I915_WRITE(LCPLL_CTL, val);
6307
6308 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6309 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6310 DRM_ERROR("Switching to FCLK failed\n");
6311
6312 val = I915_READ(LCPLL_CTL);
6313 }
6314
6315 val |= LCPLL_PLL_DISABLE;
6316 I915_WRITE(LCPLL_CTL, val);
6317 POSTING_READ(LCPLL_CTL);
6318
6319 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6320 DRM_ERROR("LCPLL still locked\n");
6321
6322 val = I915_READ(D_COMP);
6323 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006324 mutex_lock(&dev_priv->rps.hw_lock);
6325 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6326 DRM_ERROR("Failed to disable D_COMP\n");
6327 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006328 POSTING_READ(D_COMP);
6329 ndelay(100);
6330
6331 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6332 DRM_ERROR("D_COMP RCOMP still in progress\n");
6333
6334 if (allow_power_down) {
6335 val = I915_READ(LCPLL_CTL);
6336 val |= LCPLL_POWER_DOWN_ALLOW;
6337 I915_WRITE(LCPLL_CTL, val);
6338 POSTING_READ(LCPLL_CTL);
6339 }
6340}
6341
6342/*
6343 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6344 * source.
6345 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006346static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006347{
6348 uint32_t val;
6349
6350 val = I915_READ(LCPLL_CTL);
6351
6352 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6353 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6354 return;
6355
Paulo Zanoni215733f2013-08-19 13:18:07 -03006356 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6357 * we'll hang the machine! */
6358 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6359
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006360 if (val & LCPLL_POWER_DOWN_ALLOW) {
6361 val &= ~LCPLL_POWER_DOWN_ALLOW;
6362 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006363 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006364 }
6365
6366 val = I915_READ(D_COMP);
6367 val |= D_COMP_COMP_FORCE;
6368 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006369 mutex_lock(&dev_priv->rps.hw_lock);
6370 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6371 DRM_ERROR("Failed to enable D_COMP\n");
6372 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006373 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006374
6375 val = I915_READ(LCPLL_CTL);
6376 val &= ~LCPLL_PLL_DISABLE;
6377 I915_WRITE(LCPLL_CTL, val);
6378
6379 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6380 DRM_ERROR("LCPLL not locked yet\n");
6381
6382 if (val & LCPLL_CD_SOURCE_FCLK) {
6383 val = I915_READ(LCPLL_CTL);
6384 val &= ~LCPLL_CD_SOURCE_FCLK;
6385 I915_WRITE(LCPLL_CTL, val);
6386
6387 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6388 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6389 DRM_ERROR("Switching back to LCPLL failed\n");
6390 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006391
6392 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006393}
6394
Paulo Zanonic67a4702013-08-19 13:18:09 -03006395void hsw_enable_pc8_work(struct work_struct *__work)
6396{
6397 struct drm_i915_private *dev_priv =
6398 container_of(to_delayed_work(__work), struct drm_i915_private,
6399 pc8.enable_work);
6400 struct drm_device *dev = dev_priv->dev;
6401 uint32_t val;
6402
6403 if (dev_priv->pc8.enabled)
6404 return;
6405
6406 DRM_DEBUG_KMS("Enabling package C8+\n");
6407
6408 dev_priv->pc8.enabled = true;
6409
6410 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6411 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6412 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6413 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6414 }
6415
6416 lpt_disable_clkout_dp(dev);
6417 hsw_pc8_disable_interrupts(dev);
6418 hsw_disable_lcpll(dev_priv, true, true);
6419}
6420
6421static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6422{
6423 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6424 WARN(dev_priv->pc8.disable_count < 1,
6425 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6426
6427 dev_priv->pc8.disable_count--;
6428 if (dev_priv->pc8.disable_count != 0)
6429 return;
6430
6431 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006432 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006433}
6434
6435static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6436{
6437 struct drm_device *dev = dev_priv->dev;
6438 uint32_t val;
6439
6440 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6441 WARN(dev_priv->pc8.disable_count < 0,
6442 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6443
6444 dev_priv->pc8.disable_count++;
6445 if (dev_priv->pc8.disable_count != 1)
6446 return;
6447
6448 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6449 if (!dev_priv->pc8.enabled)
6450 return;
6451
6452 DRM_DEBUG_KMS("Disabling package C8+\n");
6453
6454 hsw_restore_lcpll(dev_priv);
6455 hsw_pc8_restore_interrupts(dev);
6456 lpt_init_pch_refclk(dev);
6457
6458 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6459 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6460 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6461 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6462 }
6463
6464 intel_prepare_ddi(dev);
6465 i915_gem_init_swizzling(dev);
6466 mutex_lock(&dev_priv->rps.hw_lock);
6467 gen6_update_ring_freq(dev);
6468 mutex_unlock(&dev_priv->rps.hw_lock);
6469 dev_priv->pc8.enabled = false;
6470}
6471
6472void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6473{
6474 mutex_lock(&dev_priv->pc8.lock);
6475 __hsw_enable_package_c8(dev_priv);
6476 mutex_unlock(&dev_priv->pc8.lock);
6477}
6478
6479void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6480{
6481 mutex_lock(&dev_priv->pc8.lock);
6482 __hsw_disable_package_c8(dev_priv);
6483 mutex_unlock(&dev_priv->pc8.lock);
6484}
6485
6486static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6487{
6488 struct drm_device *dev = dev_priv->dev;
6489 struct intel_crtc *crtc;
6490 uint32_t val;
6491
6492 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6493 if (crtc->base.enabled)
6494 return false;
6495
6496 /* This case is still possible since we have the i915.disable_power_well
6497 * parameter and also the KVMr or something else might be requesting the
6498 * power well. */
6499 val = I915_READ(HSW_PWR_WELL_DRIVER);
6500 if (val != 0) {
6501 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6502 return false;
6503 }
6504
6505 return true;
6506}
6507
6508/* Since we're called from modeset_global_resources there's no way to
6509 * symmetrically increase and decrease the refcount, so we use
6510 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6511 * or not.
6512 */
6513static void hsw_update_package_c8(struct drm_device *dev)
6514{
6515 struct drm_i915_private *dev_priv = dev->dev_private;
6516 bool allow;
6517
6518 if (!i915_enable_pc8)
6519 return;
6520
6521 mutex_lock(&dev_priv->pc8.lock);
6522
6523 allow = hsw_can_enable_package_c8(dev_priv);
6524
6525 if (allow == dev_priv->pc8.requirements_met)
6526 goto done;
6527
6528 dev_priv->pc8.requirements_met = allow;
6529
6530 if (allow)
6531 __hsw_enable_package_c8(dev_priv);
6532 else
6533 __hsw_disable_package_c8(dev_priv);
6534
6535done:
6536 mutex_unlock(&dev_priv->pc8.lock);
6537}
6538
6539static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6540{
6541 if (!dev_priv->pc8.gpu_idle) {
6542 dev_priv->pc8.gpu_idle = true;
6543 hsw_enable_package_c8(dev_priv);
6544 }
6545}
6546
6547static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6548{
6549 if (dev_priv->pc8.gpu_idle) {
6550 dev_priv->pc8.gpu_idle = false;
6551 hsw_disable_package_c8(dev_priv);
6552 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006553}
Eric Anholtf564048e2011-03-30 13:01:02 -07006554
6555static void haswell_modeset_global_resources(struct drm_device *dev)
6556{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006557 bool enable = false;
6558 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006559
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006560 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6561 if (!crtc->base.enabled)
6562 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006563
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006564 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006565 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6566 enable = true;
6567 }
6568
6569 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006570
6571 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006572}
6573
6574static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6575 int x, int y,
6576 struct drm_framebuffer *fb)
6577{
6578 struct drm_device *dev = crtc->dev;
6579 struct drm_i915_private *dev_priv = dev->dev_private;
6580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6581 int plane = intel_crtc->plane;
6582 int ret;
6583
6584 if (!intel_ddi_pll_mode_set(crtc))
6585 return -EINVAL;
6586
Chris Wilson560b85b2010-08-07 11:01:38 +01006587 if (intel_crtc->config.has_dp_encoder)
6588 intel_dp_set_m_n(intel_crtc);
6589
6590 intel_crtc->lowfreq_avail = false;
6591
6592 intel_set_pipe_timings(intel_crtc);
6593
6594 if (intel_crtc->config.has_pch_encoder) {
6595 intel_cpu_transcoder_set_m_n(intel_crtc,
6596 &intel_crtc->config.fdi_m_n);
6597 }
6598
6599 haswell_set_pipeconf(crtc);
6600
6601 intel_set_pipe_csc(crtc);
6602
6603 /* Set up the display plane register */
6604 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6605 POSTING_READ(DSPCNTR(plane));
6606
6607 ret = intel_pipe_set_base(crtc, x, y, fb);
6608
Chris Wilson560b85b2010-08-07 11:01:38 +01006609 return ret;
6610}
6611
6612static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6613 struct intel_crtc_config *pipe_config)
6614{
6615 struct drm_device *dev = crtc->base.dev;
6616 struct drm_i915_private *dev_priv = dev->dev_private;
6617 enum intel_display_power_domain pfit_domain;
6618 uint32_t tmp;
6619
6620 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6621 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6622
6623 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6624 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6625 enum pipe trans_edp_pipe;
6626 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6627 default:
6628 WARN(1, "unknown pipe linked to edp transcoder\n");
6629 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6630 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006631 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006632 break;
6633 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006634 trans_edp_pipe = PIPE_B;
6635 break;
6636 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6637 trans_edp_pipe = PIPE_C;
6638 break;
6639 }
6640
Chris Wilson560b85b2010-08-07 11:01:38 +01006641 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006642 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6643 }
6644
6645 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006646 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006647 return false;
6648
6649 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6650 if (!(tmp & PIPECONF_ENABLE))
6651 return false;
6652
6653 /*
6654 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6655 * DDI E. So just check whether this pipe is wired to DDI E and whether
6656 * the PCH transcoder is on.
6657 */
6658 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6659 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6660 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6661 pipe_config->has_pch_encoder = true;
6662
6663 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6664 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6665 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6666
6667 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6668 }
6669
6670 intel_get_pipe_timings(crtc, pipe_config);
6671
6672 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6673 if (intel_display_power_enabled(dev, pfit_domain))
6674 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006675
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006676 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6677 (I915_READ(IPS_CTL) & IPS_ENABLE);
6678
Chris Wilson560b85b2010-08-07 11:01:38 +01006679 pipe_config->pixel_multiplier = 1;
6680
6681 return true;
6682}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006683
6684static int intel_crtc_mode_set(struct drm_crtc *crtc,
6685 int x, int y,
6686 struct drm_framebuffer *fb)
6687{
Jesse Barnes79e53942008-11-07 14:24:08 -08006688 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006689 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006690 struct intel_encoder *encoder;
6691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006692 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6693 int pipe = intel_crtc->pipe;
6694 int ret;
6695
Eric Anholt0b701d22011-03-30 13:01:03 -07006696 drm_vblank_pre_modeset(dev, pipe);
6697
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006698 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6699
Jesse Barnes79e53942008-11-07 14:24:08 -08006700 drm_vblank_post_modeset(dev, pipe);
6701
Daniel Vetter9256aa12012-10-31 19:26:13 +01006702 if (ret != 0)
6703 return ret;
6704
6705 for_each_encoder_on_crtc(dev, crtc, encoder) {
6706 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6707 encoder->base.base.id,
6708 drm_get_encoder_name(&encoder->base),
6709 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006710 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006711 }
6712
6713 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006714}
6715
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006716static bool intel_eld_uptodate(struct drm_connector *connector,
6717 int reg_eldv, uint32_t bits_eldv,
6718 int reg_elda, uint32_t bits_elda,
6719 int reg_edid)
6720{
6721 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6722 uint8_t *eld = connector->eld;
6723 uint32_t i;
6724
6725 i = I915_READ(reg_eldv);
6726 i &= bits_eldv;
6727
6728 if (!eld[0])
6729 return !i;
6730
6731 if (!i)
6732 return false;
6733
6734 i = I915_READ(reg_elda);
6735 i &= ~bits_elda;
6736 I915_WRITE(reg_elda, i);
6737
6738 for (i = 0; i < eld[2]; i++)
6739 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6740 return false;
6741
6742 return true;
6743}
6744
Wu Fengguange0dac652011-09-05 14:25:34 +08006745static void g4x_write_eld(struct drm_connector *connector,
6746 struct drm_crtc *crtc)
6747{
6748 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6749 uint8_t *eld = connector->eld;
6750 uint32_t eldv;
6751 uint32_t len;
6752 uint32_t i;
6753
6754 i = I915_READ(G4X_AUD_VID_DID);
6755
6756 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6757 eldv = G4X_ELDV_DEVCL_DEVBLC;
6758 else
6759 eldv = G4X_ELDV_DEVCTG;
6760
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006761 if (intel_eld_uptodate(connector,
6762 G4X_AUD_CNTL_ST, eldv,
6763 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6764 G4X_HDMIW_HDMIEDID))
6765 return;
6766
Wu Fengguange0dac652011-09-05 14:25:34 +08006767 i = I915_READ(G4X_AUD_CNTL_ST);
6768 i &= ~(eldv | G4X_ELD_ADDR);
6769 len = (i >> 9) & 0x1f; /* ELD buffer size */
6770 I915_WRITE(G4X_AUD_CNTL_ST, i);
6771
6772 if (!eld[0])
6773 return;
6774
6775 len = min_t(uint8_t, eld[2], len);
6776 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6777 for (i = 0; i < len; i++)
6778 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6779
6780 i = I915_READ(G4X_AUD_CNTL_ST);
6781 i |= eldv;
6782 I915_WRITE(G4X_AUD_CNTL_ST, i);
6783}
6784
Wang Xingchao83358c852012-08-16 22:43:37 +08006785static void haswell_write_eld(struct drm_connector *connector,
6786 struct drm_crtc *crtc)
6787{
6788 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6789 uint8_t *eld = connector->eld;
6790 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006791 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006792 uint32_t eldv;
6793 uint32_t i;
6794 int len;
6795 int pipe = to_intel_crtc(crtc)->pipe;
6796 int tmp;
6797
6798 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6799 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6800 int aud_config = HSW_AUD_CFG(pipe);
6801 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6802
6803
6804 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6805
6806 /* Audio output enable */
6807 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6808 tmp = I915_READ(aud_cntrl_st2);
6809 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6810 I915_WRITE(aud_cntrl_st2, tmp);
6811
6812 /* Wait for 1 vertical blank */
6813 intel_wait_for_vblank(dev, pipe);
6814
6815 /* Set ELD valid state */
6816 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006817 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006818 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6819 I915_WRITE(aud_cntrl_st2, tmp);
6820 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006821 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006822
6823 /* Enable HDMI mode */
6824 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006825 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006826 /* clear N_programing_enable and N_value_index */
6827 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6828 I915_WRITE(aud_config, tmp);
6829
6830 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6831
6832 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006833 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006834
6835 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6836 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6837 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6838 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6839 } else
6840 I915_WRITE(aud_config, 0);
6841
6842 if (intel_eld_uptodate(connector,
6843 aud_cntrl_st2, eldv,
6844 aud_cntl_st, IBX_ELD_ADDRESS,
6845 hdmiw_hdmiedid))
6846 return;
6847
6848 i = I915_READ(aud_cntrl_st2);
6849 i &= ~eldv;
6850 I915_WRITE(aud_cntrl_st2, i);
6851
6852 if (!eld[0])
6853 return;
6854
6855 i = I915_READ(aud_cntl_st);
6856 i &= ~IBX_ELD_ADDRESS;
6857 I915_WRITE(aud_cntl_st, i);
6858 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6859 DRM_DEBUG_DRIVER("port num:%d\n", i);
6860
6861 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6862 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6863 for (i = 0; i < len; i++)
6864 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6865
6866 i = I915_READ(aud_cntrl_st2);
6867 i |= eldv;
6868 I915_WRITE(aud_cntrl_st2, i);
6869
6870}
6871
Wu Fengguange0dac652011-09-05 14:25:34 +08006872static void ironlake_write_eld(struct drm_connector *connector,
6873 struct drm_crtc *crtc)
6874{
6875 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6876 uint8_t *eld = connector->eld;
6877 uint32_t eldv;
6878 uint32_t i;
6879 int len;
6880 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006881 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006882 int aud_cntl_st;
6883 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006884 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006885
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006886 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006887 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6888 aud_config = IBX_AUD_CFG(pipe);
6889 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006890 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006891 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006892 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6893 aud_config = CPT_AUD_CFG(pipe);
6894 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006895 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006896 }
6897
Wang Xingchao9b138a82012-08-09 16:52:18 +08006898 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006899
6900 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006901 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006902 if (!i) {
6903 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6904 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006905 eldv = IBX_ELD_VALIDB;
6906 eldv |= IBX_ELD_VALIDB << 4;
6907 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006908 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006909 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006910 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006911 }
6912
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006913 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6914 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6915 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006916 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6917 } else
6918 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006919
6920 if (intel_eld_uptodate(connector,
6921 aud_cntrl_st2, eldv,
6922 aud_cntl_st, IBX_ELD_ADDRESS,
6923 hdmiw_hdmiedid))
6924 return;
6925
Wu Fengguange0dac652011-09-05 14:25:34 +08006926 i = I915_READ(aud_cntrl_st2);
6927 i &= ~eldv;
6928 I915_WRITE(aud_cntrl_st2, i);
6929
6930 if (!eld[0])
6931 return;
6932
Wu Fengguange0dac652011-09-05 14:25:34 +08006933 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006934 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006935 I915_WRITE(aud_cntl_st, i);
6936
6937 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6938 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6939 for (i = 0; i < len; i++)
6940 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6941
6942 i = I915_READ(aud_cntrl_st2);
6943 i |= eldv;
6944 I915_WRITE(aud_cntrl_st2, i);
6945}
6946
6947void intel_write_eld(struct drm_encoder *encoder,
6948 struct drm_display_mode *mode)
6949{
6950 struct drm_crtc *crtc = encoder->crtc;
6951 struct drm_connector *connector;
6952 struct drm_device *dev = encoder->dev;
6953 struct drm_i915_private *dev_priv = dev->dev_private;
6954
6955 connector = drm_select_eld(encoder, mode);
6956 if (!connector)
6957 return;
6958
6959 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6960 connector->base.id,
6961 drm_get_connector_name(connector),
6962 connector->encoder->base.id,
6963 drm_get_encoder_name(connector->encoder));
6964
6965 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6966
6967 if (dev_priv->display.write_eld)
6968 dev_priv->display.write_eld(connector, crtc);
6969}
6970
Jesse Barnes79e53942008-11-07 14:24:08 -08006971static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6972{
6973 struct drm_device *dev = crtc->dev;
6974 struct drm_i915_private *dev_priv = dev->dev_private;
6975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6976 bool visible = base != 0;
6977 u32 cntl;
6978
6979 if (intel_crtc->cursor_visible == visible)
6980 return;
6981
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006982 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006983 if (visible) {
6984 /* On these chipsets we can only modify the base whilst
6985 * the cursor is disabled.
6986 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006987 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006988
6989 cntl &= ~(CURSOR_FORMAT_MASK);
6990 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6991 cntl |= CURSOR_ENABLE |
6992 CURSOR_GAMMA_ENABLE |
6993 CURSOR_FORMAT_ARGB;
6994 } else
6995 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006996 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006997
6998 intel_crtc->cursor_visible = visible;
6999}
7000
7001static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7002{
7003 struct drm_device *dev = crtc->dev;
7004 struct drm_i915_private *dev_priv = dev->dev_private;
7005 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7006 int pipe = intel_crtc->pipe;
7007 bool visible = base != 0;
7008
7009 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007010 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08007011 if (base) {
7012 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7013 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7014 cntl |= pipe << 28; /* Connect to correct pipe */
7015 } else {
7016 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7017 cntl |= CURSOR_MODE_DISABLE;
7018 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007019 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007020
7021 intel_crtc->cursor_visible = visible;
7022 }
7023 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007024 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007025}
7026
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007027static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7028{
7029 struct drm_device *dev = crtc->dev;
7030 struct drm_i915_private *dev_priv = dev->dev_private;
7031 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7032 int pipe = intel_crtc->pipe;
7033 bool visible = base != 0;
7034
7035 if (intel_crtc->cursor_visible != visible) {
7036 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7037 if (base) {
7038 cntl &= ~CURSOR_MODE;
7039 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7040 } else {
7041 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7042 cntl |= CURSOR_MODE_DISABLE;
7043 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007044 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007045 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007046 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7047 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007048 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7049
7050 intel_crtc->cursor_visible = visible;
7051 }
7052 /* and commit changes on next vblank */
7053 I915_WRITE(CURBASE_IVB(pipe), base);
7054}
7055
Jesse Barnes79e53942008-11-07 14:24:08 -08007056/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7057static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7058 bool on)
7059{
7060 struct drm_device *dev = crtc->dev;
7061 struct drm_i915_private *dev_priv = dev->dev_private;
7062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7063 int pipe = intel_crtc->pipe;
7064 int x = intel_crtc->cursor_x;
7065 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007066 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007067 bool visible;
7068
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007069 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007070 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007071
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007072 if (x >= intel_crtc->config.pipe_src_w)
7073 base = 0;
7074
7075 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007076 base = 0;
7077
7078 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007079 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007080 base = 0;
7081
7082 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7083 x = -x;
7084 }
7085 pos |= x << CURSOR_X_SHIFT;
7086
7087 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007088 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007089 base = 0;
7090
7091 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7092 y = -y;
7093 }
7094 pos |= y << CURSOR_Y_SHIFT;
7095
7096 visible = base != 0;
7097 if (!visible && !intel_crtc->cursor_visible)
7098 return;
7099
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007100 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007101 I915_WRITE(CURPOS_IVB(pipe), pos);
7102 ivb_update_cursor(crtc, base);
7103 } else {
7104 I915_WRITE(CURPOS(pipe), pos);
7105 if (IS_845G(dev) || IS_I865G(dev))
7106 i845_update_cursor(crtc, base);
7107 else
7108 i9xx_update_cursor(crtc, base);
7109 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007110}
7111
7112static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7113 struct drm_file *file,
7114 uint32_t handle,
7115 uint32_t width, uint32_t height)
7116{
7117 struct drm_device *dev = crtc->dev;
7118 struct drm_i915_private *dev_priv = dev->dev_private;
7119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007120 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007121 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007122 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007123
Jesse Barnes79e53942008-11-07 14:24:08 -08007124 /* if we want to turn off the cursor ignore width and height */
7125 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007126 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007127 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007128 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007129 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007130 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007131 }
7132
7133 /* Currently we only support 64x64 cursors */
7134 if (width != 64 || height != 64) {
7135 DRM_ERROR("we currently only support 64x64 cursors\n");
7136 return -EINVAL;
7137 }
7138
Chris Wilson05394f32010-11-08 19:18:58 +00007139 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007140 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007141 return -ENOENT;
7142
Chris Wilson05394f32010-11-08 19:18:58 +00007143 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007144 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007145 ret = -ENOMEM;
7146 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007147 }
7148
Dave Airlie71acb5e2008-12-30 20:31:46 +10007149 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007150 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007151 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007152 unsigned alignment;
7153
Chris Wilsond9e86c02010-11-10 16:40:20 +00007154 if (obj->tiling_mode) {
7155 DRM_ERROR("cursor cannot be tiled\n");
7156 ret = -EINVAL;
7157 goto fail_locked;
7158 }
7159
Chris Wilson693db182013-03-05 14:52:39 +00007160 /* Note that the w/a also requires 2 PTE of padding following
7161 * the bo. We currently fill all unused PTE with the shadow
7162 * page and so we should always have valid PTE following the
7163 * cursor preventing the VT-d warning.
7164 */
7165 alignment = 0;
7166 if (need_vtd_wa(dev))
7167 alignment = 64*1024;
7168
7169 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007170 if (ret) {
7171 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007172 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007173 }
7174
Chris Wilsond9e86c02010-11-10 16:40:20 +00007175 ret = i915_gem_object_put_fence(obj);
7176 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007177 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007178 goto fail_unpin;
7179 }
7180
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007181 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007182 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007183 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007184 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007185 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7186 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007187 if (ret) {
7188 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007189 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007190 }
Chris Wilson05394f32010-11-08 19:18:58 +00007191 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007192 }
7193
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007194 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007195 I915_WRITE(CURSIZE, (height << 12) | width);
7196
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007197 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007198 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007199 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007200 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007201 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7202 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007203 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007204 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007205 }
Jesse Barnes80824002009-09-10 15:28:06 -07007206
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007207 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007208
7209 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007210 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007211 intel_crtc->cursor_width = width;
7212 intel_crtc->cursor_height = height;
7213
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007214 if (intel_crtc->active)
7215 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007216
Jesse Barnes79e53942008-11-07 14:24:08 -08007217 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007218fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007219 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007220fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007221 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007222fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007223 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007224 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007225}
7226
7227static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7228{
Jesse Barnes79e53942008-11-07 14:24:08 -08007229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007230
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007231 intel_crtc->cursor_x = x;
7232 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007233
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007234 if (intel_crtc->active)
7235 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007236
7237 return 0;
7238}
7239
Jesse Barnes79e53942008-11-07 14:24:08 -08007240static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007241 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007242{
James Simmons72034252010-08-03 01:33:19 +01007243 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007245
James Simmons72034252010-08-03 01:33:19 +01007246 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007247 intel_crtc->lut_r[i] = red[i] >> 8;
7248 intel_crtc->lut_g[i] = green[i] >> 8;
7249 intel_crtc->lut_b[i] = blue[i] >> 8;
7250 }
7251
7252 intel_crtc_load_lut(crtc);
7253}
7254
Jesse Barnes79e53942008-11-07 14:24:08 -08007255/* VESA 640x480x72Hz mode to set on the pipe */
7256static struct drm_display_mode load_detect_mode = {
7257 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7258 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7259};
7260
Chris Wilsond2dff872011-04-19 08:36:26 +01007261static struct drm_framebuffer *
7262intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007263 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007264 struct drm_i915_gem_object *obj)
7265{
7266 struct intel_framebuffer *intel_fb;
7267 int ret;
7268
7269 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7270 if (!intel_fb) {
7271 drm_gem_object_unreference_unlocked(&obj->base);
7272 return ERR_PTR(-ENOMEM);
7273 }
7274
7275 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7276 if (ret) {
7277 drm_gem_object_unreference_unlocked(&obj->base);
7278 kfree(intel_fb);
7279 return ERR_PTR(ret);
7280 }
7281
7282 return &intel_fb->base;
7283}
7284
7285static u32
7286intel_framebuffer_pitch_for_width(int width, int bpp)
7287{
7288 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7289 return ALIGN(pitch, 64);
7290}
7291
7292static u32
7293intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7294{
7295 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7296 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7297}
7298
7299static struct drm_framebuffer *
7300intel_framebuffer_create_for_mode(struct drm_device *dev,
7301 struct drm_display_mode *mode,
7302 int depth, int bpp)
7303{
7304 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007305 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007306
7307 obj = i915_gem_alloc_object(dev,
7308 intel_framebuffer_size_for_mode(mode, bpp));
7309 if (obj == NULL)
7310 return ERR_PTR(-ENOMEM);
7311
7312 mode_cmd.width = mode->hdisplay;
7313 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007314 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7315 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007316 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007317
7318 return intel_framebuffer_create(dev, &mode_cmd, obj);
7319}
7320
7321static struct drm_framebuffer *
7322mode_fits_in_fbdev(struct drm_device *dev,
7323 struct drm_display_mode *mode)
7324{
7325 struct drm_i915_private *dev_priv = dev->dev_private;
7326 struct drm_i915_gem_object *obj;
7327 struct drm_framebuffer *fb;
7328
7329 if (dev_priv->fbdev == NULL)
7330 return NULL;
7331
7332 obj = dev_priv->fbdev->ifb.obj;
7333 if (obj == NULL)
7334 return NULL;
7335
7336 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007337 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7338 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007339 return NULL;
7340
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007341 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007342 return NULL;
7343
7344 return fb;
7345}
7346
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007347bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007348 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007349 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007350{
7351 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007352 struct intel_encoder *intel_encoder =
7353 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007354 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007355 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007356 struct drm_crtc *crtc = NULL;
7357 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007358 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007359 int i = -1;
7360
Chris Wilsond2dff872011-04-19 08:36:26 +01007361 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7362 connector->base.id, drm_get_connector_name(connector),
7363 encoder->base.id, drm_get_encoder_name(encoder));
7364
Jesse Barnes79e53942008-11-07 14:24:08 -08007365 /*
7366 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007367 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007368 * - if the connector already has an assigned crtc, use it (but make
7369 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007370 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007371 * - try to find the first unused crtc that can drive this connector,
7372 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007373 */
7374
7375 /* See if we already have a CRTC for this connector */
7376 if (encoder->crtc) {
7377 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007378
Daniel Vetter7b240562012-12-12 00:35:33 +01007379 mutex_lock(&crtc->mutex);
7380
Daniel Vetter24218aa2012-08-12 19:27:11 +02007381 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007382 old->load_detect_temp = false;
7383
7384 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007385 if (connector->dpms != DRM_MODE_DPMS_ON)
7386 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007387
Chris Wilson71731882011-04-19 23:10:58 +01007388 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007389 }
7390
7391 /* Find an unused one (if possible) */
7392 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7393 i++;
7394 if (!(encoder->possible_crtcs & (1 << i)))
7395 continue;
7396 if (!possible_crtc->enabled) {
7397 crtc = possible_crtc;
7398 break;
7399 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007400 }
7401
7402 /*
7403 * If we didn't find an unused CRTC, don't use any.
7404 */
7405 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007406 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7407 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007408 }
7409
Daniel Vetter7b240562012-12-12 00:35:33 +01007410 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007411 intel_encoder->new_crtc = to_intel_crtc(crtc);
7412 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007413
7414 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007415 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007416 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007417 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007418
Chris Wilson64927112011-04-20 07:25:26 +01007419 if (!mode)
7420 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007421
Chris Wilsond2dff872011-04-19 08:36:26 +01007422 /* We need a framebuffer large enough to accommodate all accesses
7423 * that the plane may generate whilst we perform load detection.
7424 * We can not rely on the fbcon either being present (we get called
7425 * during its initialisation to detect all boot displays, or it may
7426 * not even exist) or that it is large enough to satisfy the
7427 * requested mode.
7428 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007429 fb = mode_fits_in_fbdev(dev, mode);
7430 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007431 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007432 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7433 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007434 } else
7435 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007436 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007437 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007438 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007439 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007440 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007441
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007442 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007443 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007444 if (old->release_fb)
7445 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007446 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007447 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007448 }
Chris Wilson71731882011-04-19 23:10:58 +01007449
Jesse Barnes79e53942008-11-07 14:24:08 -08007450 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007451 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007452 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007453}
7454
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007455void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007456 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007457{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007458 struct intel_encoder *intel_encoder =
7459 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007460 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007461 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007462
Chris Wilsond2dff872011-04-19 08:36:26 +01007463 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7464 connector->base.id, drm_get_connector_name(connector),
7465 encoder->base.id, drm_get_encoder_name(encoder));
7466
Chris Wilson8261b192011-04-19 23:18:09 +01007467 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007468 to_intel_connector(connector)->new_encoder = NULL;
7469 intel_encoder->new_crtc = NULL;
7470 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007471
Daniel Vetter36206362012-12-10 20:42:17 +01007472 if (old->release_fb) {
7473 drm_framebuffer_unregister_private(old->release_fb);
7474 drm_framebuffer_unreference(old->release_fb);
7475 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007476
Daniel Vetter67c96402013-01-23 16:25:09 +00007477 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007478 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007479 }
7480
Eric Anholtc751ce42010-03-25 11:48:48 -07007481 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007482 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7483 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007484
7485 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007486}
7487
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007488static int i9xx_pll_refclk(struct drm_device *dev,
7489 const struct intel_crtc_config *pipe_config)
7490{
7491 struct drm_i915_private *dev_priv = dev->dev_private;
7492 u32 dpll = pipe_config->dpll_hw_state.dpll;
7493
7494 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7495 return dev_priv->vbt.lvds_ssc_freq * 1000;
7496 else if (HAS_PCH_SPLIT(dev))
7497 return 120000;
7498 else if (!IS_GEN2(dev))
7499 return 96000;
7500 else
7501 return 48000;
7502}
7503
Jesse Barnes79e53942008-11-07 14:24:08 -08007504/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007505static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7506 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007507{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007508 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007509 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007510 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007511 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007512 u32 fp;
7513 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007514 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007515
7516 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007517 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007518 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007519 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007520
7521 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007522 if (IS_PINEVIEW(dev)) {
7523 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7524 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007525 } else {
7526 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7527 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7528 }
7529
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007530 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007531 if (IS_PINEVIEW(dev))
7532 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7533 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007534 else
7535 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007536 DPLL_FPA01_P1_POST_DIV_SHIFT);
7537
7538 switch (dpll & DPLL_MODE_MASK) {
7539 case DPLLB_MODE_DAC_SERIAL:
7540 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7541 5 : 10;
7542 break;
7543 case DPLLB_MODE_LVDS:
7544 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7545 7 : 14;
7546 break;
7547 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007548 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007549 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007550 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007551 }
7552
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007553 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007554 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007555 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007556 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007557 } else {
7558 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7559
7560 if (is_lvds) {
7561 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7562 DPLL_FPA01_P1_POST_DIV_SHIFT);
7563 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007564 } else {
7565 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7566 clock.p1 = 2;
7567 else {
7568 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7569 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7570 }
7571 if (dpll & PLL_P2_DIVIDE_BY_4)
7572 clock.p2 = 4;
7573 else
7574 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007575 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007576
7577 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007578 }
7579
Ville Syrjälä18442d02013-09-13 16:00:08 +03007580 /*
7581 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007582 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007583 * encoder's get_config() function.
7584 */
7585 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007586}
7587
Ville Syrjälä6878da02013-09-13 15:59:11 +03007588int intel_dotclock_calculate(int link_freq,
7589 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007590{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007591 /*
7592 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007593 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007594 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007595 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007596 *
7597 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007598 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007599 */
7600
Ville Syrjälä6878da02013-09-13 15:59:11 +03007601 if (!m_n->link_n)
7602 return 0;
7603
7604 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7605}
7606
Ville Syrjälä18442d02013-09-13 16:00:08 +03007607static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7608 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007609{
7610 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007611
7612 /* read out port_clock from the DPLL */
7613 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007614
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007615 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007616 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007617 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007618 * agree once we know their relationship in the encoder's
7619 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007620 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007621 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007622 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7623 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007624}
7625
7626/** Returns the currently programmed mode of the given pipe. */
7627struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7628 struct drm_crtc *crtc)
7629{
Jesse Barnes548f2452011-02-17 10:40:53 -08007630 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007632 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007633 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007634 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007635 int htot = I915_READ(HTOTAL(cpu_transcoder));
7636 int hsync = I915_READ(HSYNC(cpu_transcoder));
7637 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7638 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007639 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007640
7641 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7642 if (!mode)
7643 return NULL;
7644
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007645 /*
7646 * Construct a pipe_config sufficient for getting the clock info
7647 * back out of crtc_clock_get.
7648 *
7649 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7650 * to use a real value here instead.
7651 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007652 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007653 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007654 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7655 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7656 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007657 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7658
Ville Syrjälä773ae032013-09-23 17:48:20 +03007659 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007660 mode->hdisplay = (htot & 0xffff) + 1;
7661 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7662 mode->hsync_start = (hsync & 0xffff) + 1;
7663 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7664 mode->vdisplay = (vtot & 0xffff) + 1;
7665 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7666 mode->vsync_start = (vsync & 0xffff) + 1;
7667 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7668
7669 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007670
7671 return mode;
7672}
7673
Daniel Vetter3dec0092010-08-20 21:40:52 +02007674static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007675{
7676 struct drm_device *dev = crtc->dev;
7677 drm_i915_private_t *dev_priv = dev->dev_private;
7678 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7679 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007680 int dpll_reg = DPLL(pipe);
7681 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007682
Eric Anholtbad720f2009-10-22 16:11:14 -07007683 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007684 return;
7685
7686 if (!dev_priv->lvds_downclock_avail)
7687 return;
7688
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007689 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007690 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007691 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007692
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007693 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007694
7695 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7696 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007697 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007698
Jesse Barnes652c3932009-08-17 13:31:43 -07007699 dpll = I915_READ(dpll_reg);
7700 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007701 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007702 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007703}
7704
7705static void intel_decrease_pllclock(struct drm_crtc *crtc)
7706{
7707 struct drm_device *dev = crtc->dev;
7708 drm_i915_private_t *dev_priv = dev->dev_private;
7709 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007710
Eric Anholtbad720f2009-10-22 16:11:14 -07007711 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007712 return;
7713
7714 if (!dev_priv->lvds_downclock_avail)
7715 return;
7716
7717 /*
7718 * Since this is called by a timer, we should never get here in
7719 * the manual case.
7720 */
7721 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007722 int pipe = intel_crtc->pipe;
7723 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007724 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007725
Zhao Yakui44d98a62009-10-09 11:39:40 +08007726 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007727
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007728 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007729
Chris Wilson074b5e12012-05-02 12:07:06 +01007730 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007731 dpll |= DISPLAY_RATE_SELECT_FPA1;
7732 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007733 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007734 dpll = I915_READ(dpll_reg);
7735 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007736 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007737 }
7738
7739}
7740
Chris Wilsonf047e392012-07-21 12:31:41 +01007741void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007742{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007743 struct drm_i915_private *dev_priv = dev->dev_private;
7744
7745 hsw_package_c8_gpu_busy(dev_priv);
7746 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007747}
7748
7749void intel_mark_idle(struct drm_device *dev)
7750{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007751 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007752 struct drm_crtc *crtc;
7753
Paulo Zanonic67a4702013-08-19 13:18:09 -03007754 hsw_package_c8_gpu_idle(dev_priv);
7755
Chris Wilson725a5b52013-01-08 11:02:57 +00007756 if (!i915_powersave)
7757 return;
7758
7759 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7760 if (!crtc->fb)
7761 continue;
7762
7763 intel_decrease_pllclock(crtc);
7764 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007765
7766 if (dev_priv->info->gen >= 6)
7767 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007768}
7769
Chris Wilsonc65355b2013-06-06 16:53:41 -03007770void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7771 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007772{
7773 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007774 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007775
7776 if (!i915_powersave)
7777 return;
7778
Jesse Barnes652c3932009-08-17 13:31:43 -07007779 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007780 if (!crtc->fb)
7781 continue;
7782
Chris Wilsonc65355b2013-06-06 16:53:41 -03007783 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7784 continue;
7785
7786 intel_increase_pllclock(crtc);
7787 if (ring && intel_fbc_enabled(dev))
7788 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007789 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007790}
7791
Jesse Barnes79e53942008-11-07 14:24:08 -08007792static void intel_crtc_destroy(struct drm_crtc *crtc)
7793{
7794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007795 struct drm_device *dev = crtc->dev;
7796 struct intel_unpin_work *work;
7797 unsigned long flags;
7798
7799 spin_lock_irqsave(&dev->event_lock, flags);
7800 work = intel_crtc->unpin_work;
7801 intel_crtc->unpin_work = NULL;
7802 spin_unlock_irqrestore(&dev->event_lock, flags);
7803
7804 if (work) {
7805 cancel_work_sync(&work->work);
7806 kfree(work);
7807 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007808
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007809 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7810
Jesse Barnes79e53942008-11-07 14:24:08 -08007811 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007812
Jesse Barnes79e53942008-11-07 14:24:08 -08007813 kfree(intel_crtc);
7814}
7815
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007816static void intel_unpin_work_fn(struct work_struct *__work)
7817{
7818 struct intel_unpin_work *work =
7819 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007820 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007821
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007822 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007823 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007824 drm_gem_object_unreference(&work->pending_flip_obj->base);
7825 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007826
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007827 intel_update_fbc(dev);
7828 mutex_unlock(&dev->struct_mutex);
7829
7830 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7831 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7832
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007833 kfree(work);
7834}
7835
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007836static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007837 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007838{
7839 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7841 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007842 unsigned long flags;
7843
7844 /* Ignore early vblank irqs */
7845 if (intel_crtc == NULL)
7846 return;
7847
7848 spin_lock_irqsave(&dev->event_lock, flags);
7849 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007850
7851 /* Ensure we don't miss a work->pending update ... */
7852 smp_rmb();
7853
7854 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007855 spin_unlock_irqrestore(&dev->event_lock, flags);
7856 return;
7857 }
7858
Chris Wilsone7d841c2012-12-03 11:36:30 +00007859 /* and that the unpin work is consistent wrt ->pending. */
7860 smp_rmb();
7861
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007862 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007863
Rob Clark45a066e2012-10-08 14:50:40 -05007864 if (work->event)
7865 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007866
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007867 drm_vblank_put(dev, intel_crtc->pipe);
7868
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007869 spin_unlock_irqrestore(&dev->event_lock, flags);
7870
Daniel Vetter2c10d572012-12-20 21:24:07 +01007871 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007872
7873 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007874
7875 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007876}
7877
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007878void intel_finish_page_flip(struct drm_device *dev, int pipe)
7879{
7880 drm_i915_private_t *dev_priv = dev->dev_private;
7881 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7882
Mario Kleiner49b14a52010-12-09 07:00:07 +01007883 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007884}
7885
7886void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7887{
7888 drm_i915_private_t *dev_priv = dev->dev_private;
7889 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7890
Mario Kleiner49b14a52010-12-09 07:00:07 +01007891 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007892}
7893
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007894void intel_prepare_page_flip(struct drm_device *dev, int plane)
7895{
7896 drm_i915_private_t *dev_priv = dev->dev_private;
7897 struct intel_crtc *intel_crtc =
7898 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7899 unsigned long flags;
7900
Chris Wilsone7d841c2012-12-03 11:36:30 +00007901 /* NB: An MMIO update of the plane base pointer will also
7902 * generate a page-flip completion irq, i.e. every modeset
7903 * is also accompanied by a spurious intel_prepare_page_flip().
7904 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007905 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007906 if (intel_crtc->unpin_work)
7907 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007908 spin_unlock_irqrestore(&dev->event_lock, flags);
7909}
7910
Chris Wilsone7d841c2012-12-03 11:36:30 +00007911inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7912{
7913 /* Ensure that the work item is consistent when activating it ... */
7914 smp_wmb();
7915 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7916 /* and that it is marked active as soon as the irq could fire. */
7917 smp_wmb();
7918}
7919
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007920static int intel_gen2_queue_flip(struct drm_device *dev,
7921 struct drm_crtc *crtc,
7922 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007923 struct drm_i915_gem_object *obj,
7924 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007925{
7926 struct drm_i915_private *dev_priv = dev->dev_private;
7927 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007928 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007929 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007930 int ret;
7931
Daniel Vetter6d90c952012-04-26 23:28:05 +02007932 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007933 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007934 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007935
Daniel Vetter6d90c952012-04-26 23:28:05 +02007936 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007937 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007938 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007939
7940 /* Can't queue multiple flips, so wait for the previous
7941 * one to finish before executing the next.
7942 */
7943 if (intel_crtc->plane)
7944 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7945 else
7946 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007947 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7948 intel_ring_emit(ring, MI_NOOP);
7949 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7950 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7951 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007952 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007953 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007954
7955 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007956 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007957 return 0;
7958
7959err_unpin:
7960 intel_unpin_fb_obj(obj);
7961err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007962 return ret;
7963}
7964
7965static int intel_gen3_queue_flip(struct drm_device *dev,
7966 struct drm_crtc *crtc,
7967 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007968 struct drm_i915_gem_object *obj,
7969 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007970{
7971 struct drm_i915_private *dev_priv = dev->dev_private;
7972 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007973 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007974 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007975 int ret;
7976
Daniel Vetter6d90c952012-04-26 23:28:05 +02007977 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007978 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007979 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007980
Daniel Vetter6d90c952012-04-26 23:28:05 +02007981 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007982 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007983 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007984
7985 if (intel_crtc->plane)
7986 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7987 else
7988 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007989 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7990 intel_ring_emit(ring, MI_NOOP);
7991 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7992 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7993 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007994 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007995 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007996
Chris Wilsone7d841c2012-12-03 11:36:30 +00007997 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007998 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007999 return 0;
8000
8001err_unpin:
8002 intel_unpin_fb_obj(obj);
8003err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008004 return ret;
8005}
8006
8007static int intel_gen4_queue_flip(struct drm_device *dev,
8008 struct drm_crtc *crtc,
8009 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008010 struct drm_i915_gem_object *obj,
8011 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008012{
8013 struct drm_i915_private *dev_priv = dev->dev_private;
8014 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8015 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008016 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008017 int ret;
8018
Daniel Vetter6d90c952012-04-26 23:28:05 +02008019 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008020 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008021 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008022
Daniel Vetter6d90c952012-04-26 23:28:05 +02008023 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008024 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008025 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008026
8027 /* i965+ uses the linear or tiled offsets from the
8028 * Display Registers (which do not change across a page-flip)
8029 * so we need only reprogram the base address.
8030 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008031 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8032 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8033 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008034 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008035 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008036 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008037
8038 /* XXX Enabling the panel-fitter across page-flip is so far
8039 * untested on non-native modes, so ignore it for now.
8040 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8041 */
8042 pf = 0;
8043 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008044 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008045
8046 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008047 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008048 return 0;
8049
8050err_unpin:
8051 intel_unpin_fb_obj(obj);
8052err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008053 return ret;
8054}
8055
8056static int intel_gen6_queue_flip(struct drm_device *dev,
8057 struct drm_crtc *crtc,
8058 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008059 struct drm_i915_gem_object *obj,
8060 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008061{
8062 struct drm_i915_private *dev_priv = dev->dev_private;
8063 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008064 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008065 uint32_t pf, pipesrc;
8066 int ret;
8067
Daniel Vetter6d90c952012-04-26 23:28:05 +02008068 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008069 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008070 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008071
Daniel Vetter6d90c952012-04-26 23:28:05 +02008072 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008073 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008074 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008075
Daniel Vetter6d90c952012-04-26 23:28:05 +02008076 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8077 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8078 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008079 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008080
Chris Wilson99d9acd2012-04-17 20:37:00 +01008081 /* Contrary to the suggestions in the documentation,
8082 * "Enable Panel Fitter" does not seem to be required when page
8083 * flipping with a non-native mode, and worse causes a normal
8084 * modeset to fail.
8085 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8086 */
8087 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008088 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008089 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008090
8091 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008092 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008093 return 0;
8094
8095err_unpin:
8096 intel_unpin_fb_obj(obj);
8097err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008098 return ret;
8099}
8100
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008101static int intel_gen7_queue_flip(struct drm_device *dev,
8102 struct drm_crtc *crtc,
8103 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008104 struct drm_i915_gem_object *obj,
8105 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008106{
8107 struct drm_i915_private *dev_priv = dev->dev_private;
8108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008109 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008110 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008111 int len, ret;
8112
8113 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008114 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008115 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008116
8117 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8118 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008119 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008120
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008121 switch(intel_crtc->plane) {
8122 case PLANE_A:
8123 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8124 break;
8125 case PLANE_B:
8126 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8127 break;
8128 case PLANE_C:
8129 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8130 break;
8131 default:
8132 WARN_ONCE(1, "unknown plane in flip command\n");
8133 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008134 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008135 }
8136
Chris Wilsonffe74d72013-08-26 20:58:12 +01008137 len = 4;
8138 if (ring->id == RCS)
8139 len += 6;
8140
8141 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008142 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008143 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008144
Chris Wilsonffe74d72013-08-26 20:58:12 +01008145 /* Unmask the flip-done completion message. Note that the bspec says that
8146 * we should do this for both the BCS and RCS, and that we must not unmask
8147 * more than one flip event at any time (or ensure that one flip message
8148 * can be sent by waiting for flip-done prior to queueing new flips).
8149 * Experimentation says that BCS works despite DERRMR masking all
8150 * flip-done completion events and that unmasking all planes at once
8151 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8152 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8153 */
8154 if (ring->id == RCS) {
8155 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8156 intel_ring_emit(ring, DERRMR);
8157 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8158 DERRMR_PIPEB_PRI_FLIP_DONE |
8159 DERRMR_PIPEC_PRI_FLIP_DONE));
8160 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8161 intel_ring_emit(ring, DERRMR);
8162 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8163 }
8164
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008165 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008166 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008167 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008168 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008169
8170 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008171 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008172 return 0;
8173
8174err_unpin:
8175 intel_unpin_fb_obj(obj);
8176err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008177 return ret;
8178}
8179
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008180static int intel_default_queue_flip(struct drm_device *dev,
8181 struct drm_crtc *crtc,
8182 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008183 struct drm_i915_gem_object *obj,
8184 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008185{
8186 return -ENODEV;
8187}
8188
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008189static int intel_crtc_page_flip(struct drm_crtc *crtc,
8190 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008191 struct drm_pending_vblank_event *event,
8192 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008193{
8194 struct drm_device *dev = crtc->dev;
8195 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008196 struct drm_framebuffer *old_fb = crtc->fb;
8197 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8199 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008200 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008201 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008202
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008203 /* Can't change pixel format via MI display flips. */
8204 if (fb->pixel_format != crtc->fb->pixel_format)
8205 return -EINVAL;
8206
8207 /*
8208 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8209 * Note that pitch changes could also affect these register.
8210 */
8211 if (INTEL_INFO(dev)->gen > 3 &&
8212 (fb->offsets[0] != crtc->fb->offsets[0] ||
8213 fb->pitches[0] != crtc->fb->pitches[0]))
8214 return -EINVAL;
8215
Daniel Vetterb14c5672013-09-19 12:18:32 +02008216 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008217 if (work == NULL)
8218 return -ENOMEM;
8219
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008220 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008221 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008222 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008223 INIT_WORK(&work->work, intel_unpin_work_fn);
8224
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008225 ret = drm_vblank_get(dev, intel_crtc->pipe);
8226 if (ret)
8227 goto free_work;
8228
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008229 /* We borrow the event spin lock for protecting unpin_work */
8230 spin_lock_irqsave(&dev->event_lock, flags);
8231 if (intel_crtc->unpin_work) {
8232 spin_unlock_irqrestore(&dev->event_lock, flags);
8233 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008234 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008235
8236 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008237 return -EBUSY;
8238 }
8239 intel_crtc->unpin_work = work;
8240 spin_unlock_irqrestore(&dev->event_lock, flags);
8241
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008242 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8243 flush_workqueue(dev_priv->wq);
8244
Chris Wilson79158102012-05-23 11:13:58 +01008245 ret = i915_mutex_lock_interruptible(dev);
8246 if (ret)
8247 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008248
Jesse Barnes75dfca82010-02-10 15:09:44 -08008249 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008250 drm_gem_object_reference(&work->old_fb_obj->base);
8251 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008252
8253 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008254
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008255 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008256
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008257 work->enable_stall_check = true;
8258
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008259 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008260 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008261
Keith Packarded8d1972013-07-22 18:49:58 -07008262 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008263 if (ret)
8264 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008265
Chris Wilson7782de32011-07-08 12:22:41 +01008266 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008267 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008268 mutex_unlock(&dev->struct_mutex);
8269
Jesse Barnese5510fa2010-07-01 16:48:37 -07008270 trace_i915_flip_request(intel_crtc->plane, obj);
8271
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008272 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008273
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008274cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008275 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008276 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008277 drm_gem_object_unreference(&work->old_fb_obj->base);
8278 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008279 mutex_unlock(&dev->struct_mutex);
8280
Chris Wilson79158102012-05-23 11:13:58 +01008281cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008282 spin_lock_irqsave(&dev->event_lock, flags);
8283 intel_crtc->unpin_work = NULL;
8284 spin_unlock_irqrestore(&dev->event_lock, flags);
8285
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008286 drm_vblank_put(dev, intel_crtc->pipe);
8287free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008288 kfree(work);
8289
8290 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008291}
8292
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008293static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008294 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8295 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008296};
8297
Daniel Vetter50f56112012-07-02 09:35:43 +02008298static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8299 struct drm_crtc *crtc)
8300{
8301 struct drm_device *dev;
8302 struct drm_crtc *tmp;
8303 int crtc_mask = 1;
8304
8305 WARN(!crtc, "checking null crtc?\n");
8306
8307 dev = crtc->dev;
8308
8309 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8310 if (tmp == crtc)
8311 break;
8312 crtc_mask <<= 1;
8313 }
8314
8315 if (encoder->possible_crtcs & crtc_mask)
8316 return true;
8317 return false;
8318}
8319
Daniel Vetter9a935852012-07-05 22:34:27 +02008320/**
8321 * intel_modeset_update_staged_output_state
8322 *
8323 * Updates the staged output configuration state, e.g. after we've read out the
8324 * current hw state.
8325 */
8326static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8327{
8328 struct intel_encoder *encoder;
8329 struct intel_connector *connector;
8330
8331 list_for_each_entry(connector, &dev->mode_config.connector_list,
8332 base.head) {
8333 connector->new_encoder =
8334 to_intel_encoder(connector->base.encoder);
8335 }
8336
8337 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8338 base.head) {
8339 encoder->new_crtc =
8340 to_intel_crtc(encoder->base.crtc);
8341 }
8342}
8343
8344/**
8345 * intel_modeset_commit_output_state
8346 *
8347 * This function copies the stage display pipe configuration to the real one.
8348 */
8349static void intel_modeset_commit_output_state(struct drm_device *dev)
8350{
8351 struct intel_encoder *encoder;
8352 struct intel_connector *connector;
8353
8354 list_for_each_entry(connector, &dev->mode_config.connector_list,
8355 base.head) {
8356 connector->base.encoder = &connector->new_encoder->base;
8357 }
8358
8359 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8360 base.head) {
8361 encoder->base.crtc = &encoder->new_crtc->base;
8362 }
8363}
8364
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008365static void
8366connected_sink_compute_bpp(struct intel_connector * connector,
8367 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008368{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008369 int bpp = pipe_config->pipe_bpp;
8370
8371 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8372 connector->base.base.id,
8373 drm_get_connector_name(&connector->base));
8374
8375 /* Don't use an invalid EDID bpc value */
8376 if (connector->base.display_info.bpc &&
8377 connector->base.display_info.bpc * 3 < bpp) {
8378 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8379 bpp, connector->base.display_info.bpc*3);
8380 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8381 }
8382
8383 /* Clamp bpp to 8 on screens without EDID 1.4 */
8384 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8385 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8386 bpp);
8387 pipe_config->pipe_bpp = 24;
8388 }
8389}
8390
8391static int
8392compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8393 struct drm_framebuffer *fb,
8394 struct intel_crtc_config *pipe_config)
8395{
8396 struct drm_device *dev = crtc->base.dev;
8397 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008398 int bpp;
8399
Daniel Vetterd42264b2013-03-28 16:38:08 +01008400 switch (fb->pixel_format) {
8401 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008402 bpp = 8*3; /* since we go through a colormap */
8403 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008404 case DRM_FORMAT_XRGB1555:
8405 case DRM_FORMAT_ARGB1555:
8406 /* checked in intel_framebuffer_init already */
8407 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8408 return -EINVAL;
8409 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008410 bpp = 6*3; /* min is 18bpp */
8411 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008412 case DRM_FORMAT_XBGR8888:
8413 case DRM_FORMAT_ABGR8888:
8414 /* checked in intel_framebuffer_init already */
8415 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8416 return -EINVAL;
8417 case DRM_FORMAT_XRGB8888:
8418 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008419 bpp = 8*3;
8420 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008421 case DRM_FORMAT_XRGB2101010:
8422 case DRM_FORMAT_ARGB2101010:
8423 case DRM_FORMAT_XBGR2101010:
8424 case DRM_FORMAT_ABGR2101010:
8425 /* checked in intel_framebuffer_init already */
8426 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008427 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008428 bpp = 10*3;
8429 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008430 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008431 default:
8432 DRM_DEBUG_KMS("unsupported depth\n");
8433 return -EINVAL;
8434 }
8435
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008436 pipe_config->pipe_bpp = bpp;
8437
8438 /* Clamp display bpp to EDID value */
8439 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008440 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008441 if (!connector->new_encoder ||
8442 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008443 continue;
8444
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008445 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008446 }
8447
8448 return bpp;
8449}
8450
Daniel Vetter644db712013-09-19 14:53:58 +02008451static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8452{
8453 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8454 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008455 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008456 mode->crtc_hdisplay, mode->crtc_hsync_start,
8457 mode->crtc_hsync_end, mode->crtc_htotal,
8458 mode->crtc_vdisplay, mode->crtc_vsync_start,
8459 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8460}
8461
Daniel Vetterc0b03412013-05-28 12:05:54 +02008462static void intel_dump_pipe_config(struct intel_crtc *crtc,
8463 struct intel_crtc_config *pipe_config,
8464 const char *context)
8465{
8466 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8467 context, pipe_name(crtc->pipe));
8468
8469 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8470 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8471 pipe_config->pipe_bpp, pipe_config->dither);
8472 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8473 pipe_config->has_pch_encoder,
8474 pipe_config->fdi_lanes,
8475 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8476 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8477 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008478 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8479 pipe_config->has_dp_encoder,
8480 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8481 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8482 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008483 DRM_DEBUG_KMS("requested mode:\n");
8484 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8485 DRM_DEBUG_KMS("adjusted mode:\n");
8486 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008487 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008488 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008489 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8490 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008491 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8492 pipe_config->gmch_pfit.control,
8493 pipe_config->gmch_pfit.pgm_ratios,
8494 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008495 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008496 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008497 pipe_config->pch_pfit.size,
8498 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008499 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008500 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008501}
8502
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008503static bool check_encoder_cloning(struct drm_crtc *crtc)
8504{
8505 int num_encoders = 0;
8506 bool uncloneable_encoders = false;
8507 struct intel_encoder *encoder;
8508
8509 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8510 base.head) {
8511 if (&encoder->new_crtc->base != crtc)
8512 continue;
8513
8514 num_encoders++;
8515 if (!encoder->cloneable)
8516 uncloneable_encoders = true;
8517 }
8518
8519 return !(num_encoders > 1 && uncloneable_encoders);
8520}
8521
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008522static struct intel_crtc_config *
8523intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008524 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008525 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008526{
8527 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008528 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008529 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008530 int plane_bpp, ret = -EINVAL;
8531 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008532
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008533 if (!check_encoder_cloning(crtc)) {
8534 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8535 return ERR_PTR(-EINVAL);
8536 }
8537
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008538 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8539 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008540 return ERR_PTR(-ENOMEM);
8541
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008542 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8543 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008544
Daniel Vettere143a212013-07-04 12:01:15 +02008545 pipe_config->cpu_transcoder =
8546 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008547 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008548
Imre Deak2960bc92013-07-30 13:36:32 +03008549 /*
8550 * Sanitize sync polarity flags based on requested ones. If neither
8551 * positive or negative polarity is requested, treat this as meaning
8552 * negative polarity.
8553 */
8554 if (!(pipe_config->adjusted_mode.flags &
8555 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8556 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8557
8558 if (!(pipe_config->adjusted_mode.flags &
8559 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8560 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8561
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008562 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8563 * plane pixel format and any sink constraints into account. Returns the
8564 * source plane bpp so that dithering can be selected on mismatches
8565 * after encoders and crtc also have had their say. */
8566 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8567 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008568 if (plane_bpp < 0)
8569 goto fail;
8570
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008571 /*
8572 * Determine the real pipe dimensions. Note that stereo modes can
8573 * increase the actual pipe size due to the frame doubling and
8574 * insertion of additional space for blanks between the frame. This
8575 * is stored in the crtc timings. We use the requested mode to do this
8576 * computation to clearly distinguish it from the adjusted mode, which
8577 * can be changed by the connectors in the below retry loop.
8578 */
8579 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8580 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8581 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8582
Daniel Vettere29c22c2013-02-21 00:00:16 +01008583encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008584 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008585 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008586 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008587
Daniel Vetter135c81b2013-07-21 21:37:09 +02008588 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008589 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008590
Daniel Vetter7758a112012-07-08 19:40:39 +02008591 /* Pass our mode to the connectors and the CRTC to give them a chance to
8592 * adjust it according to limitations or connector properties, and also
8593 * a chance to reject the mode entirely.
8594 */
8595 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8596 base.head) {
8597
8598 if (&encoder->new_crtc->base != crtc)
8599 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008600
Daniel Vetterefea6e82013-07-21 21:36:59 +02008601 if (!(encoder->compute_config(encoder, pipe_config))) {
8602 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008603 goto fail;
8604 }
8605 }
8606
Daniel Vetterff9a6752013-06-01 17:16:21 +02008607 /* Set default port clock if not overwritten by the encoder. Needs to be
8608 * done afterwards in case the encoder adjusts the mode. */
8609 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008610 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8611 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008612
Daniel Vettera43f6e02013-06-07 23:10:32 +02008613 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008614 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008615 DRM_DEBUG_KMS("CRTC fixup failed\n");
8616 goto fail;
8617 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008618
8619 if (ret == RETRY) {
8620 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8621 ret = -EINVAL;
8622 goto fail;
8623 }
8624
8625 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8626 retry = false;
8627 goto encoder_retry;
8628 }
8629
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008630 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8631 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8632 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8633
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008634 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008635fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008636 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008637 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008638}
8639
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008640/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8641 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8642static void
8643intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8644 unsigned *prepare_pipes, unsigned *disable_pipes)
8645{
8646 struct intel_crtc *intel_crtc;
8647 struct drm_device *dev = crtc->dev;
8648 struct intel_encoder *encoder;
8649 struct intel_connector *connector;
8650 struct drm_crtc *tmp_crtc;
8651
8652 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8653
8654 /* Check which crtcs have changed outputs connected to them, these need
8655 * to be part of the prepare_pipes mask. We don't (yet) support global
8656 * modeset across multiple crtcs, so modeset_pipes will only have one
8657 * bit set at most. */
8658 list_for_each_entry(connector, &dev->mode_config.connector_list,
8659 base.head) {
8660 if (connector->base.encoder == &connector->new_encoder->base)
8661 continue;
8662
8663 if (connector->base.encoder) {
8664 tmp_crtc = connector->base.encoder->crtc;
8665
8666 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8667 }
8668
8669 if (connector->new_encoder)
8670 *prepare_pipes |=
8671 1 << connector->new_encoder->new_crtc->pipe;
8672 }
8673
8674 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8675 base.head) {
8676 if (encoder->base.crtc == &encoder->new_crtc->base)
8677 continue;
8678
8679 if (encoder->base.crtc) {
8680 tmp_crtc = encoder->base.crtc;
8681
8682 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8683 }
8684
8685 if (encoder->new_crtc)
8686 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8687 }
8688
8689 /* Check for any pipes that will be fully disabled ... */
8690 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8691 base.head) {
8692 bool used = false;
8693
8694 /* Don't try to disable disabled crtcs. */
8695 if (!intel_crtc->base.enabled)
8696 continue;
8697
8698 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8699 base.head) {
8700 if (encoder->new_crtc == intel_crtc)
8701 used = true;
8702 }
8703
8704 if (!used)
8705 *disable_pipes |= 1 << intel_crtc->pipe;
8706 }
8707
8708
8709 /* set_mode is also used to update properties on life display pipes. */
8710 intel_crtc = to_intel_crtc(crtc);
8711 if (crtc->enabled)
8712 *prepare_pipes |= 1 << intel_crtc->pipe;
8713
Daniel Vetterb6c51642013-04-12 18:48:43 +02008714 /*
8715 * For simplicity do a full modeset on any pipe where the output routing
8716 * changed. We could be more clever, but that would require us to be
8717 * more careful with calling the relevant encoder->mode_set functions.
8718 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008719 if (*prepare_pipes)
8720 *modeset_pipes = *prepare_pipes;
8721
8722 /* ... and mask these out. */
8723 *modeset_pipes &= ~(*disable_pipes);
8724 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008725
8726 /*
8727 * HACK: We don't (yet) fully support global modesets. intel_set_config
8728 * obies this rule, but the modeset restore mode of
8729 * intel_modeset_setup_hw_state does not.
8730 */
8731 *modeset_pipes &= 1 << intel_crtc->pipe;
8732 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008733
8734 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8735 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008736}
8737
Daniel Vetterea9d7582012-07-10 10:42:52 +02008738static bool intel_crtc_in_use(struct drm_crtc *crtc)
8739{
8740 struct drm_encoder *encoder;
8741 struct drm_device *dev = crtc->dev;
8742
8743 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8744 if (encoder->crtc == crtc)
8745 return true;
8746
8747 return false;
8748}
8749
8750static void
8751intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8752{
8753 struct intel_encoder *intel_encoder;
8754 struct intel_crtc *intel_crtc;
8755 struct drm_connector *connector;
8756
8757 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8758 base.head) {
8759 if (!intel_encoder->base.crtc)
8760 continue;
8761
8762 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8763
8764 if (prepare_pipes & (1 << intel_crtc->pipe))
8765 intel_encoder->connectors_active = false;
8766 }
8767
8768 intel_modeset_commit_output_state(dev);
8769
8770 /* Update computed state. */
8771 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8772 base.head) {
8773 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8774 }
8775
8776 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8777 if (!connector->encoder || !connector->encoder->crtc)
8778 continue;
8779
8780 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8781
8782 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008783 struct drm_property *dpms_property =
8784 dev->mode_config.dpms_property;
8785
Daniel Vetterea9d7582012-07-10 10:42:52 +02008786 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008787 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008788 dpms_property,
8789 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008790
8791 intel_encoder = to_intel_encoder(connector->encoder);
8792 intel_encoder->connectors_active = true;
8793 }
8794 }
8795
8796}
8797
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008798static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008799{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008800 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008801
8802 if (clock1 == clock2)
8803 return true;
8804
8805 if (!clock1 || !clock2)
8806 return false;
8807
8808 diff = abs(clock1 - clock2);
8809
8810 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8811 return true;
8812
8813 return false;
8814}
8815
Daniel Vetter25c5b262012-07-08 22:08:04 +02008816#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8817 list_for_each_entry((intel_crtc), \
8818 &(dev)->mode_config.crtc_list, \
8819 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008820 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008822static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008823intel_pipe_config_compare(struct drm_device *dev,
8824 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008825 struct intel_crtc_config *pipe_config)
8826{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008827#define PIPE_CONF_CHECK_X(name) \
8828 if (current_config->name != pipe_config->name) { \
8829 DRM_ERROR("mismatch in " #name " " \
8830 "(expected 0x%08x, found 0x%08x)\n", \
8831 current_config->name, \
8832 pipe_config->name); \
8833 return false; \
8834 }
8835
Daniel Vetter08a24032013-04-19 11:25:34 +02008836#define PIPE_CONF_CHECK_I(name) \
8837 if (current_config->name != pipe_config->name) { \
8838 DRM_ERROR("mismatch in " #name " " \
8839 "(expected %i, found %i)\n", \
8840 current_config->name, \
8841 pipe_config->name); \
8842 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008843 }
8844
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008845#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8846 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008847 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008848 "(expected %i, found %i)\n", \
8849 current_config->name & (mask), \
8850 pipe_config->name & (mask)); \
8851 return false; \
8852 }
8853
Ville Syrjälä5e550652013-09-06 23:29:07 +03008854#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8855 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8856 DRM_ERROR("mismatch in " #name " " \
8857 "(expected %i, found %i)\n", \
8858 current_config->name, \
8859 pipe_config->name); \
8860 return false; \
8861 }
8862
Daniel Vetterbb760062013-06-06 14:55:52 +02008863#define PIPE_CONF_QUIRK(quirk) \
8864 ((current_config->quirks | pipe_config->quirks) & (quirk))
8865
Daniel Vettereccb1402013-05-22 00:50:22 +02008866 PIPE_CONF_CHECK_I(cpu_transcoder);
8867
Daniel Vetter08a24032013-04-19 11:25:34 +02008868 PIPE_CONF_CHECK_I(has_pch_encoder);
8869 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008870 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8871 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8872 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8873 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8874 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008875
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008876 PIPE_CONF_CHECK_I(has_dp_encoder);
8877 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8878 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8879 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8880 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8881 PIPE_CONF_CHECK_I(dp_m_n.tu);
8882
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008883 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8884 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8885 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8886 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8887 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8888 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8889
8890 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8891 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8892 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8893 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8894 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8895 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8896
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008897 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008898
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008899 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8900 DRM_MODE_FLAG_INTERLACE);
8901
Daniel Vetterbb760062013-06-06 14:55:52 +02008902 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8903 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8904 DRM_MODE_FLAG_PHSYNC);
8905 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8906 DRM_MODE_FLAG_NHSYNC);
8907 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8908 DRM_MODE_FLAG_PVSYNC);
8909 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8910 DRM_MODE_FLAG_NVSYNC);
8911 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008912
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008913 PIPE_CONF_CHECK_I(pipe_src_w);
8914 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008915
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008916 PIPE_CONF_CHECK_I(gmch_pfit.control);
8917 /* pfit ratios are autocomputed by the hw on gen4+ */
8918 if (INTEL_INFO(dev)->gen < 4)
8919 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8920 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008921 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8922 if (current_config->pch_pfit.enabled) {
8923 PIPE_CONF_CHECK_I(pch_pfit.pos);
8924 PIPE_CONF_CHECK_I(pch_pfit.size);
8925 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008926
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008927 PIPE_CONF_CHECK_I(ips_enabled);
8928
Ville Syrjälä282740f2013-09-04 18:30:03 +03008929 PIPE_CONF_CHECK_I(double_wide);
8930
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008931 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008932 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008933 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008934 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8935 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008936
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008937 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8938 PIPE_CONF_CHECK_I(pipe_bpp);
8939
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008940 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008941 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008942 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8943 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008944
Daniel Vetter66e985c2013-06-05 13:34:20 +02008945#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008946#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008947#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008948#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008949#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008950
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008951 return true;
8952}
8953
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008954static void
8955check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008956{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008957 struct intel_connector *connector;
8958
8959 list_for_each_entry(connector, &dev->mode_config.connector_list,
8960 base.head) {
8961 /* This also checks the encoder/connector hw state with the
8962 * ->get_hw_state callbacks. */
8963 intel_connector_check_state(connector);
8964
8965 WARN(&connector->new_encoder->base != connector->base.encoder,
8966 "connector's staged encoder doesn't match current encoder\n");
8967 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008968}
8969
8970static void
8971check_encoder_state(struct drm_device *dev)
8972{
8973 struct intel_encoder *encoder;
8974 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008975
8976 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8977 base.head) {
8978 bool enabled = false;
8979 bool active = false;
8980 enum pipe pipe, tracked_pipe;
8981
8982 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8983 encoder->base.base.id,
8984 drm_get_encoder_name(&encoder->base));
8985
8986 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8987 "encoder's stage crtc doesn't match current crtc\n");
8988 WARN(encoder->connectors_active && !encoder->base.crtc,
8989 "encoder's active_connectors set, but no crtc\n");
8990
8991 list_for_each_entry(connector, &dev->mode_config.connector_list,
8992 base.head) {
8993 if (connector->base.encoder != &encoder->base)
8994 continue;
8995 enabled = true;
8996 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8997 active = true;
8998 }
8999 WARN(!!encoder->base.crtc != enabled,
9000 "encoder's enabled state mismatch "
9001 "(expected %i, found %i)\n",
9002 !!encoder->base.crtc, enabled);
9003 WARN(active && !encoder->base.crtc,
9004 "active encoder with no crtc\n");
9005
9006 WARN(encoder->connectors_active != active,
9007 "encoder's computed active state doesn't match tracked active state "
9008 "(expected %i, found %i)\n", active, encoder->connectors_active);
9009
9010 active = encoder->get_hw_state(encoder, &pipe);
9011 WARN(active != encoder->connectors_active,
9012 "encoder's hw state doesn't match sw tracking "
9013 "(expected %i, found %i)\n",
9014 encoder->connectors_active, active);
9015
9016 if (!encoder->base.crtc)
9017 continue;
9018
9019 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9020 WARN(active && pipe != tracked_pipe,
9021 "active encoder's pipe doesn't match"
9022 "(expected %i, found %i)\n",
9023 tracked_pipe, pipe);
9024
9025 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009026}
9027
9028static void
9029check_crtc_state(struct drm_device *dev)
9030{
9031 drm_i915_private_t *dev_priv = dev->dev_private;
9032 struct intel_crtc *crtc;
9033 struct intel_encoder *encoder;
9034 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009035
9036 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9037 base.head) {
9038 bool enabled = false;
9039 bool active = false;
9040
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009041 memset(&pipe_config, 0, sizeof(pipe_config));
9042
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009043 DRM_DEBUG_KMS("[CRTC:%d]\n",
9044 crtc->base.base.id);
9045
9046 WARN(crtc->active && !crtc->base.enabled,
9047 "active crtc, but not enabled in sw tracking\n");
9048
9049 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9050 base.head) {
9051 if (encoder->base.crtc != &crtc->base)
9052 continue;
9053 enabled = true;
9054 if (encoder->connectors_active)
9055 active = true;
9056 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009057
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009058 WARN(active != crtc->active,
9059 "crtc's computed active state doesn't match tracked active state "
9060 "(expected %i, found %i)\n", active, crtc->active);
9061 WARN(enabled != crtc->base.enabled,
9062 "crtc's computed enabled state doesn't match tracked enabled state "
9063 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9064
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009065 active = dev_priv->display.get_pipe_config(crtc,
9066 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009067
9068 /* hw state is inconsistent with the pipe A quirk */
9069 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9070 active = crtc->active;
9071
Daniel Vetter6c49f242013-06-06 12:45:25 +02009072 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9073 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009074 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009075 if (encoder->base.crtc != &crtc->base)
9076 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009077 if (encoder->get_config &&
9078 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009079 encoder->get_config(encoder, &pipe_config);
9080 }
9081
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009082 WARN(crtc->active != active,
9083 "crtc active state doesn't match with hw state "
9084 "(expected %i, found %i)\n", crtc->active, active);
9085
Daniel Vetterc0b03412013-05-28 12:05:54 +02009086 if (active &&
9087 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9088 WARN(1, "pipe state doesn't match!\n");
9089 intel_dump_pipe_config(crtc, &pipe_config,
9090 "[hw state]");
9091 intel_dump_pipe_config(crtc, &crtc->config,
9092 "[sw state]");
9093 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009094 }
9095}
9096
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009097static void
9098check_shared_dpll_state(struct drm_device *dev)
9099{
9100 drm_i915_private_t *dev_priv = dev->dev_private;
9101 struct intel_crtc *crtc;
9102 struct intel_dpll_hw_state dpll_hw_state;
9103 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009104
9105 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9106 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9107 int enabled_crtcs = 0, active_crtcs = 0;
9108 bool active;
9109
9110 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9111
9112 DRM_DEBUG_KMS("%s\n", pll->name);
9113
9114 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9115
9116 WARN(pll->active > pll->refcount,
9117 "more active pll users than references: %i vs %i\n",
9118 pll->active, pll->refcount);
9119 WARN(pll->active && !pll->on,
9120 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009121 WARN(pll->on && !pll->active,
9122 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009123 WARN(pll->on != active,
9124 "pll on state mismatch (expected %i, found %i)\n",
9125 pll->on, active);
9126
9127 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9128 base.head) {
9129 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9130 enabled_crtcs++;
9131 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9132 active_crtcs++;
9133 }
9134 WARN(pll->active != active_crtcs,
9135 "pll active crtcs mismatch (expected %i, found %i)\n",
9136 pll->active, active_crtcs);
9137 WARN(pll->refcount != enabled_crtcs,
9138 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9139 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009140
9141 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9142 sizeof(dpll_hw_state)),
9143 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009144 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009145}
9146
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009147void
9148intel_modeset_check_state(struct drm_device *dev)
9149{
9150 check_connector_state(dev);
9151 check_encoder_state(dev);
9152 check_crtc_state(dev);
9153 check_shared_dpll_state(dev);
9154}
9155
Ville Syrjälä18442d02013-09-13 16:00:08 +03009156void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9157 int dotclock)
9158{
9159 /*
9160 * FDI already provided one idea for the dotclock.
9161 * Yell if the encoder disagrees.
9162 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009163 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009164 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009165 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009166}
9167
Daniel Vetterf30da182013-04-11 20:22:50 +02009168static int __intel_set_mode(struct drm_crtc *crtc,
9169 struct drm_display_mode *mode,
9170 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009171{
9172 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009173 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009174 struct drm_display_mode *saved_mode, *saved_hwmode;
9175 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009176 struct intel_crtc *intel_crtc;
9177 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009178 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009179
Daniel Vettera1e22652013-09-21 00:35:38 +02009180 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009181 if (!saved_mode)
9182 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009183 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009184
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009185 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009186 &prepare_pipes, &disable_pipes);
9187
Tim Gardner3ac18232012-12-07 07:54:26 -07009188 *saved_hwmode = crtc->hwmode;
9189 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009190
Daniel Vetter25c5b262012-07-08 22:08:04 +02009191 /* Hack: Because we don't (yet) support global modeset on multiple
9192 * crtcs, we don't keep track of the new mode for more than one crtc.
9193 * Hence simply check whether any bit is set in modeset_pipes in all the
9194 * pieces of code that are not yet converted to deal with mutliple crtcs
9195 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009196 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009197 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009198 if (IS_ERR(pipe_config)) {
9199 ret = PTR_ERR(pipe_config);
9200 pipe_config = NULL;
9201
Tim Gardner3ac18232012-12-07 07:54:26 -07009202 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009203 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009204 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9205 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009206 }
9207
Daniel Vetter460da9162013-03-27 00:44:51 +01009208 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9209 intel_crtc_disable(&intel_crtc->base);
9210
Daniel Vetterea9d7582012-07-10 10:42:52 +02009211 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9212 if (intel_crtc->base.enabled)
9213 dev_priv->display.crtc_disable(&intel_crtc->base);
9214 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009215
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009216 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9217 * to set it here already despite that we pass it down the callchain.
9218 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009219 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009220 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009221 /* mode_set/enable/disable functions rely on a correct pipe
9222 * config. */
9223 to_intel_crtc(crtc)->config = *pipe_config;
9224 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009225
Daniel Vetterea9d7582012-07-10 10:42:52 +02009226 /* Only after disabling all output pipelines that will be changed can we
9227 * update the the output configuration. */
9228 intel_modeset_update_state(dev, prepare_pipes);
9229
Daniel Vetter47fab732012-10-26 10:58:18 +02009230 if (dev_priv->display.modeset_global_resources)
9231 dev_priv->display.modeset_global_resources(dev);
9232
Daniel Vettera6778b32012-07-02 09:56:42 +02009233 /* Set up the DPLL and any encoders state that needs to adjust or depend
9234 * on the DPLL.
9235 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009236 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009237 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009238 x, y, fb);
9239 if (ret)
9240 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009241 }
9242
9243 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009244 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9245 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009246
Daniel Vetter25c5b262012-07-08 22:08:04 +02009247 if (modeset_pipes) {
9248 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009249 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009250
Daniel Vetter25c5b262012-07-08 22:08:04 +02009251 /* Calculate and store various constants which
9252 * are later needed by vblank and swap-completion
9253 * timestamping. They are derived from true hwmode.
9254 */
9255 drm_calc_timestamping_constants(crtc);
9256 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009257
9258 /* FIXME: add subpixel order */
9259done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009260 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009261 crtc->hwmode = *saved_hwmode;
9262 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009263 }
9264
Tim Gardner3ac18232012-12-07 07:54:26 -07009265out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009266 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009267 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009268 return ret;
9269}
9270
Damien Lespiaue7457a92013-08-08 22:28:59 +01009271static int intel_set_mode(struct drm_crtc *crtc,
9272 struct drm_display_mode *mode,
9273 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009274{
9275 int ret;
9276
9277 ret = __intel_set_mode(crtc, mode, x, y, fb);
9278
9279 if (ret == 0)
9280 intel_modeset_check_state(crtc->dev);
9281
9282 return ret;
9283}
9284
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009285void intel_crtc_restore_mode(struct drm_crtc *crtc)
9286{
9287 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9288}
9289
Daniel Vetter25c5b262012-07-08 22:08:04 +02009290#undef for_each_intel_crtc_masked
9291
Daniel Vetterd9e55602012-07-04 22:16:09 +02009292static void intel_set_config_free(struct intel_set_config *config)
9293{
9294 if (!config)
9295 return;
9296
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009297 kfree(config->save_connector_encoders);
9298 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009299 kfree(config);
9300}
9301
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009302static int intel_set_config_save_state(struct drm_device *dev,
9303 struct intel_set_config *config)
9304{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009305 struct drm_encoder *encoder;
9306 struct drm_connector *connector;
9307 int count;
9308
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009309 config->save_encoder_crtcs =
9310 kcalloc(dev->mode_config.num_encoder,
9311 sizeof(struct drm_crtc *), GFP_KERNEL);
9312 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009313 return -ENOMEM;
9314
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009315 config->save_connector_encoders =
9316 kcalloc(dev->mode_config.num_connector,
9317 sizeof(struct drm_encoder *), GFP_KERNEL);
9318 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009319 return -ENOMEM;
9320
9321 /* Copy data. Note that driver private data is not affected.
9322 * Should anything bad happen only the expected state is
9323 * restored, not the drivers personal bookkeeping.
9324 */
9325 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009326 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009327 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009328 }
9329
9330 count = 0;
9331 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009332 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009333 }
9334
9335 return 0;
9336}
9337
9338static void intel_set_config_restore_state(struct drm_device *dev,
9339 struct intel_set_config *config)
9340{
Daniel Vetter9a935852012-07-05 22:34:27 +02009341 struct intel_encoder *encoder;
9342 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009343 int count;
9344
9345 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009346 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9347 encoder->new_crtc =
9348 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009349 }
9350
9351 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009352 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9353 connector->new_encoder =
9354 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009355 }
9356}
9357
Imre Deake3de42b2013-05-03 19:44:07 +02009358static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009359is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009360{
9361 int i;
9362
Chris Wilson2e57f472013-07-17 12:14:40 +01009363 if (set->num_connectors == 0)
9364 return false;
9365
9366 if (WARN_ON(set->connectors == NULL))
9367 return false;
9368
9369 for (i = 0; i < set->num_connectors; i++)
9370 if (set->connectors[i]->encoder &&
9371 set->connectors[i]->encoder->crtc == set->crtc &&
9372 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009373 return true;
9374
9375 return false;
9376}
9377
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009378static void
9379intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9380 struct intel_set_config *config)
9381{
9382
9383 /* We should be able to check here if the fb has the same properties
9384 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009385 if (is_crtc_connector_off(set)) {
9386 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009387 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009388 /* If we have no fb then treat it as a full mode set */
9389 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009390 struct intel_crtc *intel_crtc =
9391 to_intel_crtc(set->crtc);
9392
9393 if (intel_crtc->active && i915_fastboot) {
9394 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9395 config->fb_changed = true;
9396 } else {
9397 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9398 config->mode_changed = true;
9399 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009400 } else if (set->fb == NULL) {
9401 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009402 } else if (set->fb->pixel_format !=
9403 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009404 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009405 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009406 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009407 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009408 }
9409
Daniel Vetter835c5872012-07-10 18:11:08 +02009410 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009411 config->fb_changed = true;
9412
9413 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9414 DRM_DEBUG_KMS("modes are different, full mode set\n");
9415 drm_mode_debug_printmodeline(&set->crtc->mode);
9416 drm_mode_debug_printmodeline(set->mode);
9417 config->mode_changed = true;
9418 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009419
9420 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9421 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009422}
9423
Daniel Vetter2e431052012-07-04 22:42:15 +02009424static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009425intel_modeset_stage_output_state(struct drm_device *dev,
9426 struct drm_mode_set *set,
9427 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009428{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009429 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009430 struct intel_connector *connector;
9431 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009432 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009433
Damien Lespiau9abdda72013-02-13 13:29:23 +00009434 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009435 * of connectors. For paranoia, double-check this. */
9436 WARN_ON(!set->fb && (set->num_connectors != 0));
9437 WARN_ON(set->fb && (set->num_connectors == 0));
9438
Daniel Vetter9a935852012-07-05 22:34:27 +02009439 list_for_each_entry(connector, &dev->mode_config.connector_list,
9440 base.head) {
9441 /* Otherwise traverse passed in connector list and get encoders
9442 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009443 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009444 if (set->connectors[ro] == &connector->base) {
9445 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009446 break;
9447 }
9448 }
9449
Daniel Vetter9a935852012-07-05 22:34:27 +02009450 /* If we disable the crtc, disable all its connectors. Also, if
9451 * the connector is on the changing crtc but not on the new
9452 * connector list, disable it. */
9453 if ((!set->fb || ro == set->num_connectors) &&
9454 connector->base.encoder &&
9455 connector->base.encoder->crtc == set->crtc) {
9456 connector->new_encoder = NULL;
9457
9458 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9459 connector->base.base.id,
9460 drm_get_connector_name(&connector->base));
9461 }
9462
9463
9464 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009465 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009466 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009467 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009468 }
9469 /* connector->new_encoder is now updated for all connectors. */
9470
9471 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009472 list_for_each_entry(connector, &dev->mode_config.connector_list,
9473 base.head) {
9474 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009475 continue;
9476
Daniel Vetter9a935852012-07-05 22:34:27 +02009477 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009478
9479 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009480 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009481 new_crtc = set->crtc;
9482 }
9483
9484 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009485 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9486 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009487 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009488 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009489 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9490
9491 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9492 connector->base.base.id,
9493 drm_get_connector_name(&connector->base),
9494 new_crtc->base.id);
9495 }
9496
9497 /* Check for any encoders that needs to be disabled. */
9498 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9499 base.head) {
9500 list_for_each_entry(connector,
9501 &dev->mode_config.connector_list,
9502 base.head) {
9503 if (connector->new_encoder == encoder) {
9504 WARN_ON(!connector->new_encoder->new_crtc);
9505
9506 goto next_encoder;
9507 }
9508 }
9509 encoder->new_crtc = NULL;
9510next_encoder:
9511 /* Only now check for crtc changes so we don't miss encoders
9512 * that will be disabled. */
9513 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009514 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009515 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009516 }
9517 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009518 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009519
Daniel Vetter2e431052012-07-04 22:42:15 +02009520 return 0;
9521}
9522
9523static int intel_crtc_set_config(struct drm_mode_set *set)
9524{
9525 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009526 struct drm_mode_set save_set;
9527 struct intel_set_config *config;
9528 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009529
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009530 BUG_ON(!set);
9531 BUG_ON(!set->crtc);
9532 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009533
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009534 /* Enforce sane interface api - has been abused by the fb helper. */
9535 BUG_ON(!set->mode && set->fb);
9536 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009537
Daniel Vetter2e431052012-07-04 22:42:15 +02009538 if (set->fb) {
9539 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9540 set->crtc->base.id, set->fb->base.id,
9541 (int)set->num_connectors, set->x, set->y);
9542 } else {
9543 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009544 }
9545
9546 dev = set->crtc->dev;
9547
9548 ret = -ENOMEM;
9549 config = kzalloc(sizeof(*config), GFP_KERNEL);
9550 if (!config)
9551 goto out_config;
9552
9553 ret = intel_set_config_save_state(dev, config);
9554 if (ret)
9555 goto out_config;
9556
9557 save_set.crtc = set->crtc;
9558 save_set.mode = &set->crtc->mode;
9559 save_set.x = set->crtc->x;
9560 save_set.y = set->crtc->y;
9561 save_set.fb = set->crtc->fb;
9562
9563 /* Compute whether we need a full modeset, only an fb base update or no
9564 * change at all. In the future we might also check whether only the
9565 * mode changed, e.g. for LVDS where we only change the panel fitter in
9566 * such cases. */
9567 intel_set_config_compute_mode_changes(set, config);
9568
Daniel Vetter9a935852012-07-05 22:34:27 +02009569 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009570 if (ret)
9571 goto fail;
9572
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009573 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009574 ret = intel_set_mode(set->crtc, set->mode,
9575 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009576 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009577 intel_crtc_wait_for_pending_flips(set->crtc);
9578
Daniel Vetter4f660f42012-07-02 09:47:37 +02009579 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009580 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009581 }
9582
Chris Wilson2d05eae2013-05-03 17:36:25 +01009583 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009584 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9585 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009586fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009587 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009588
Chris Wilson2d05eae2013-05-03 17:36:25 +01009589 /* Try to restore the config */
9590 if (config->mode_changed &&
9591 intel_set_mode(save_set.crtc, save_set.mode,
9592 save_set.x, save_set.y, save_set.fb))
9593 DRM_ERROR("failed to restore config after modeset failure\n");
9594 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009595
Daniel Vetterd9e55602012-07-04 22:16:09 +02009596out_config:
9597 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009598 return ret;
9599}
9600
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009601static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009602 .cursor_set = intel_crtc_cursor_set,
9603 .cursor_move = intel_crtc_cursor_move,
9604 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009605 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009606 .destroy = intel_crtc_destroy,
9607 .page_flip = intel_crtc_page_flip,
9608};
9609
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009610static void intel_cpu_pll_init(struct drm_device *dev)
9611{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009612 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009613 intel_ddi_pll_init(dev);
9614}
9615
Daniel Vetter53589012013-06-05 13:34:16 +02009616static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9617 struct intel_shared_dpll *pll,
9618 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009619{
Daniel Vetter53589012013-06-05 13:34:16 +02009620 uint32_t val;
9621
9622 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009623 hw_state->dpll = val;
9624 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9625 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009626
9627 return val & DPLL_VCO_ENABLE;
9628}
9629
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009630static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9631 struct intel_shared_dpll *pll)
9632{
9633 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9634 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9635}
9636
Daniel Vettere7b903d2013-06-05 13:34:14 +02009637static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9638 struct intel_shared_dpll *pll)
9639{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009640 /* PCH refclock must be enabled first */
9641 assert_pch_refclk_enabled(dev_priv);
9642
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009643 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9644
9645 /* Wait for the clocks to stabilize. */
9646 POSTING_READ(PCH_DPLL(pll->id));
9647 udelay(150);
9648
9649 /* The pixel multiplier can only be updated once the
9650 * DPLL is enabled and the clocks are stable.
9651 *
9652 * So write it again.
9653 */
9654 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9655 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009656 udelay(200);
9657}
9658
9659static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9660 struct intel_shared_dpll *pll)
9661{
9662 struct drm_device *dev = dev_priv->dev;
9663 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009664
9665 /* Make sure no transcoder isn't still depending on us. */
9666 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9667 if (intel_crtc_to_shared_dpll(crtc) == pll)
9668 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9669 }
9670
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009671 I915_WRITE(PCH_DPLL(pll->id), 0);
9672 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009673 udelay(200);
9674}
9675
Daniel Vetter46edb022013-06-05 13:34:12 +02009676static char *ibx_pch_dpll_names[] = {
9677 "PCH DPLL A",
9678 "PCH DPLL B",
9679};
9680
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009681static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009682{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009683 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009684 int i;
9685
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009686 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009687
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009688 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009689 dev_priv->shared_dplls[i].id = i;
9690 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009691 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009692 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9693 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009694 dev_priv->shared_dplls[i].get_hw_state =
9695 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009696 }
9697}
9698
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009699static void intel_shared_dpll_init(struct drm_device *dev)
9700{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009701 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009702
9703 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9704 ibx_pch_dpll_init(dev);
9705 else
9706 dev_priv->num_shared_dpll = 0;
9707
9708 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9709 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9710 dev_priv->num_shared_dpll);
9711}
9712
Hannes Ederb358d0a2008-12-18 21:18:47 +01009713static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009714{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009715 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009716 struct intel_crtc *intel_crtc;
9717 int i;
9718
Daniel Vetter955382f2013-09-19 14:05:45 +02009719 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009720 if (intel_crtc == NULL)
9721 return;
9722
9723 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9724
9725 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009726 for (i = 0; i < 256; i++) {
9727 intel_crtc->lut_r[i] = i;
9728 intel_crtc->lut_g[i] = i;
9729 intel_crtc->lut_b[i] = i;
9730 }
9731
Jesse Barnes80824002009-09-10 15:28:06 -07009732 /* Swap pipes & planes for FBC on pre-965 */
9733 intel_crtc->pipe = pipe;
9734 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009735 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009736 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009737 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009738 }
9739
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009740 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9741 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9742 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9743 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9744
Jesse Barnes79e53942008-11-07 14:24:08 -08009745 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009746}
9747
Carl Worth08d7b3d2009-04-29 14:43:54 -07009748int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009749 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009750{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009751 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009752 struct drm_mode_object *drmmode_obj;
9753 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009754
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009755 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9756 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009757
Daniel Vetterc05422d2009-08-11 16:05:30 +02009758 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9759 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009760
Daniel Vetterc05422d2009-08-11 16:05:30 +02009761 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009762 DRM_ERROR("no such CRTC id\n");
9763 return -EINVAL;
9764 }
9765
Daniel Vetterc05422d2009-08-11 16:05:30 +02009766 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9767 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009768
Daniel Vetterc05422d2009-08-11 16:05:30 +02009769 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009770}
9771
Daniel Vetter66a92782012-07-12 20:08:18 +02009772static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009773{
Daniel Vetter66a92782012-07-12 20:08:18 +02009774 struct drm_device *dev = encoder->base.dev;
9775 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009777 int entry = 0;
9778
Daniel Vetter66a92782012-07-12 20:08:18 +02009779 list_for_each_entry(source_encoder,
9780 &dev->mode_config.encoder_list, base.head) {
9781
9782 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009783 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009784
9785 /* Intel hw has only one MUX where enocoders could be cloned. */
9786 if (encoder->cloneable && source_encoder->cloneable)
9787 index_mask |= (1 << entry);
9788
Jesse Barnes79e53942008-11-07 14:24:08 -08009789 entry++;
9790 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009791
Jesse Barnes79e53942008-11-07 14:24:08 -08009792 return index_mask;
9793}
9794
Chris Wilson4d302442010-12-14 19:21:29 +00009795static bool has_edp_a(struct drm_device *dev)
9796{
9797 struct drm_i915_private *dev_priv = dev->dev_private;
9798
9799 if (!IS_MOBILE(dev))
9800 return false;
9801
9802 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9803 return false;
9804
9805 if (IS_GEN5(dev) &&
9806 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9807 return false;
9808
9809 return true;
9810}
9811
Jesse Barnes79e53942008-11-07 14:24:08 -08009812static void intel_setup_outputs(struct drm_device *dev)
9813{
Eric Anholt725e30a2009-01-22 13:01:02 -08009814 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009815 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009816 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009817
Daniel Vetterc9093352013-06-06 22:22:47 +02009818 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009819
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009820 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009821 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009822
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009823 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009824 int found;
9825
9826 /* Haswell uses DDI functions to detect digital outputs */
9827 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9828 /* DDI A only supports eDP */
9829 if (found)
9830 intel_ddi_init(dev, PORT_A);
9831
9832 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9833 * register */
9834 found = I915_READ(SFUSE_STRAP);
9835
9836 if (found & SFUSE_STRAP_DDIB_DETECTED)
9837 intel_ddi_init(dev, PORT_B);
9838 if (found & SFUSE_STRAP_DDIC_DETECTED)
9839 intel_ddi_init(dev, PORT_C);
9840 if (found & SFUSE_STRAP_DDID_DETECTED)
9841 intel_ddi_init(dev, PORT_D);
9842 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009843 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009844 dpd_is_edp = intel_dpd_is_edp(dev);
9845
9846 if (has_edp_a(dev))
9847 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009848
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009849 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009850 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009851 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009852 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009853 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009854 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009855 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009856 }
9857
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009858 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009859 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009860
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009861 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009862 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009863
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009864 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009865 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009866
Daniel Vetter270b3042012-10-27 15:52:05 +02009867 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009868 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009869 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309870 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009871 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9872 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9873 PORT_C);
9874 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9875 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9876 PORT_C);
9877 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309878
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009879 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009880 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9881 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009882 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9883 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009884 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009885
9886 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009887 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009888 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009889
Paulo Zanonie2debe92013-02-18 19:00:27 -03009890 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009891 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009892 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009893 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9894 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009895 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009896 }
Ma Ling27185ae2009-08-24 13:50:23 +08009897
Imre Deake7281ea2013-05-08 13:14:08 +03009898 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009899 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009900 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009901
9902 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009903
Paulo Zanonie2debe92013-02-18 19:00:27 -03009904 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009905 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009906 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009907 }
Ma Ling27185ae2009-08-24 13:50:23 +08009908
Paulo Zanonie2debe92013-02-18 19:00:27 -03009909 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009910
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009911 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9912 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009913 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009914 }
Imre Deake7281ea2013-05-08 13:14:08 +03009915 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009916 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009917 }
Ma Ling27185ae2009-08-24 13:50:23 +08009918
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009919 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009920 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009921 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009922 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009923 intel_dvo_init(dev);
9924
Zhenyu Wang103a1962009-11-27 11:44:36 +08009925 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009926 intel_tv_init(dev);
9927
Chris Wilson4ef69c72010-09-09 15:14:28 +01009928 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9929 encoder->base.possible_crtcs = encoder->crtc_mask;
9930 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009931 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009932 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009933
Paulo Zanonidde86e22012-12-01 12:04:25 -02009934 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009935
9936 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009937}
9938
Chris Wilsonddfe1562013-08-06 17:43:07 +01009939void intel_framebuffer_fini(struct intel_framebuffer *fb)
9940{
9941 drm_framebuffer_cleanup(&fb->base);
9942 drm_gem_object_unreference_unlocked(&fb->obj->base);
9943}
9944
Jesse Barnes79e53942008-11-07 14:24:08 -08009945static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9946{
9947 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009948
Chris Wilsonddfe1562013-08-06 17:43:07 +01009949 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009950 kfree(intel_fb);
9951}
9952
9953static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009954 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009955 unsigned int *handle)
9956{
9957 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009958 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009959
Chris Wilson05394f32010-11-08 19:18:58 +00009960 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009961}
9962
9963static const struct drm_framebuffer_funcs intel_fb_funcs = {
9964 .destroy = intel_user_framebuffer_destroy,
9965 .create_handle = intel_user_framebuffer_create_handle,
9966};
9967
Dave Airlie38651672010-03-30 05:34:13 +00009968int intel_framebuffer_init(struct drm_device *dev,
9969 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009970 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009971 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009972{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009973 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009974 int ret;
9975
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009976 if (obj->tiling_mode == I915_TILING_Y) {
9977 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009978 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009979 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009980
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009981 if (mode_cmd->pitches[0] & 63) {
9982 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9983 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009984 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009985 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009986
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009987 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9988 pitch_limit = 32*1024;
9989 } else if (INTEL_INFO(dev)->gen >= 4) {
9990 if (obj->tiling_mode)
9991 pitch_limit = 16*1024;
9992 else
9993 pitch_limit = 32*1024;
9994 } else if (INTEL_INFO(dev)->gen >= 3) {
9995 if (obj->tiling_mode)
9996 pitch_limit = 8*1024;
9997 else
9998 pitch_limit = 16*1024;
9999 } else
10000 /* XXX DSPC is limited to 4k tiled */
10001 pitch_limit = 8*1024;
10002
10003 if (mode_cmd->pitches[0] > pitch_limit) {
10004 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10005 obj->tiling_mode ? "tiled" : "linear",
10006 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010007 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010008 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010009
10010 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010011 mode_cmd->pitches[0] != obj->stride) {
10012 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10013 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010014 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010015 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010016
Ville Syrjälä57779d02012-10-31 17:50:14 +020010017 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010018 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010019 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010020 case DRM_FORMAT_RGB565:
10021 case DRM_FORMAT_XRGB8888:
10022 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010023 break;
10024 case DRM_FORMAT_XRGB1555:
10025 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010026 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010027 DRM_DEBUG("unsupported pixel format: %s\n",
10028 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010029 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010030 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010031 break;
10032 case DRM_FORMAT_XBGR8888:
10033 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010034 case DRM_FORMAT_XRGB2101010:
10035 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010036 case DRM_FORMAT_XBGR2101010:
10037 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010038 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010039 DRM_DEBUG("unsupported pixel format: %s\n",
10040 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010041 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010042 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010043 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010044 case DRM_FORMAT_YUYV:
10045 case DRM_FORMAT_UYVY:
10046 case DRM_FORMAT_YVYU:
10047 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010048 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010049 DRM_DEBUG("unsupported pixel format: %s\n",
10050 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010051 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010052 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010053 break;
10054 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010055 DRM_DEBUG("unsupported pixel format: %s\n",
10056 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010057 return -EINVAL;
10058 }
10059
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010060 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10061 if (mode_cmd->offsets[0] != 0)
10062 return -EINVAL;
10063
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010064 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10065 intel_fb->obj = obj;
10066
Jesse Barnes79e53942008-11-07 14:24:08 -080010067 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10068 if (ret) {
10069 DRM_ERROR("framebuffer init failed %d\n", ret);
10070 return ret;
10071 }
10072
Jesse Barnes79e53942008-11-07 14:24:08 -080010073 return 0;
10074}
10075
Jesse Barnes79e53942008-11-07 14:24:08 -080010076static struct drm_framebuffer *
10077intel_user_framebuffer_create(struct drm_device *dev,
10078 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010079 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010080{
Chris Wilson05394f32010-11-08 19:18:58 +000010081 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010082
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010083 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10084 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010085 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010086 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010087
Chris Wilsond2dff872011-04-19 08:36:26 +010010088 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010089}
10090
Jesse Barnes79e53942008-11-07 14:24:08 -080010091static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010092 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +000010093 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010094};
10095
Jesse Barnese70236a2009-09-21 10:42:27 -070010096/* Set up chip specific display functions */
10097static void intel_init_display(struct drm_device *dev)
10098{
10099 struct drm_i915_private *dev_priv = dev->dev_private;
10100
Daniel Vetteree9300b2013-06-03 22:40:22 +020010101 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10102 dev_priv->display.find_dpll = g4x_find_best_dpll;
10103 else if (IS_VALLEYVIEW(dev))
10104 dev_priv->display.find_dpll = vlv_find_best_dpll;
10105 else if (IS_PINEVIEW(dev))
10106 dev_priv->display.find_dpll = pnv_find_best_dpll;
10107 else
10108 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10109
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010110 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010111 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010112 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010113 dev_priv->display.crtc_enable = haswell_crtc_enable;
10114 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010115 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010116 dev_priv->display.update_plane = ironlake_update_plane;
10117 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010118 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010119 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010120 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10121 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010122 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010123 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010124 } else if (IS_VALLEYVIEW(dev)) {
10125 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10126 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10127 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10128 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10129 dev_priv->display.off = i9xx_crtc_off;
10130 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010131 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010132 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010133 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010134 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10135 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010136 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010137 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010138 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010139
Jesse Barnese70236a2009-09-21 10:42:27 -070010140 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010141 if (IS_VALLEYVIEW(dev))
10142 dev_priv->display.get_display_clock_speed =
10143 valleyview_get_display_clock_speed;
10144 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010145 dev_priv->display.get_display_clock_speed =
10146 i945_get_display_clock_speed;
10147 else if (IS_I915G(dev))
10148 dev_priv->display.get_display_clock_speed =
10149 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010150 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010151 dev_priv->display.get_display_clock_speed =
10152 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010153 else if (IS_PINEVIEW(dev))
10154 dev_priv->display.get_display_clock_speed =
10155 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010156 else if (IS_I915GM(dev))
10157 dev_priv->display.get_display_clock_speed =
10158 i915gm_get_display_clock_speed;
10159 else if (IS_I865G(dev))
10160 dev_priv->display.get_display_clock_speed =
10161 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010162 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010163 dev_priv->display.get_display_clock_speed =
10164 i855_get_display_clock_speed;
10165 else /* 852, 830 */
10166 dev_priv->display.get_display_clock_speed =
10167 i830_get_display_clock_speed;
10168
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010169 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010170 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010171 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010172 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010173 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010174 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010175 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010176 } else if (IS_IVYBRIDGE(dev)) {
10177 /* FIXME: detect B0+ stepping and use auto training */
10178 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010179 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010180 dev_priv->display.modeset_global_resources =
10181 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010182 } else if (IS_HASWELL(dev)) {
10183 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010184 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010185 dev_priv->display.modeset_global_resources =
10186 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010187 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010188 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010189 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010190 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010191
10192 /* Default just returns -ENODEV to indicate unsupported */
10193 dev_priv->display.queue_flip = intel_default_queue_flip;
10194
10195 switch (INTEL_INFO(dev)->gen) {
10196 case 2:
10197 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10198 break;
10199
10200 case 3:
10201 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10202 break;
10203
10204 case 4:
10205 case 5:
10206 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10207 break;
10208
10209 case 6:
10210 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10211 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010212 case 7:
10213 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10214 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010215 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010216}
10217
Jesse Barnesb690e962010-07-19 13:53:12 -070010218/*
10219 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10220 * resume, or other times. This quirk makes sure that's the case for
10221 * affected systems.
10222 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010223static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010224{
10225 struct drm_i915_private *dev_priv = dev->dev_private;
10226
10227 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010228 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010229}
10230
Keith Packard435793d2011-07-12 14:56:22 -070010231/*
10232 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10233 */
10234static void quirk_ssc_force_disable(struct drm_device *dev)
10235{
10236 struct drm_i915_private *dev_priv = dev->dev_private;
10237 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010238 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010239}
10240
Carsten Emde4dca20e2012-03-15 15:56:26 +010010241/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010242 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10243 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010244 */
10245static void quirk_invert_brightness(struct drm_device *dev)
10246{
10247 struct drm_i915_private *dev_priv = dev->dev_private;
10248 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010249 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010250}
10251
Kamal Mostafae85843b2013-07-19 15:02:01 -070010252/*
10253 * Some machines (Dell XPS13) suffer broken backlight controls if
10254 * BLM_PCH_PWM_ENABLE is set.
10255 */
10256static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10257{
10258 struct drm_i915_private *dev_priv = dev->dev_private;
10259 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10260 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10261}
10262
Jesse Barnesb690e962010-07-19 13:53:12 -070010263struct intel_quirk {
10264 int device;
10265 int subsystem_vendor;
10266 int subsystem_device;
10267 void (*hook)(struct drm_device *dev);
10268};
10269
Egbert Eich5f85f1762012-10-14 15:46:38 +020010270/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10271struct intel_dmi_quirk {
10272 void (*hook)(struct drm_device *dev);
10273 const struct dmi_system_id (*dmi_id_list)[];
10274};
10275
10276static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10277{
10278 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10279 return 1;
10280}
10281
10282static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10283 {
10284 .dmi_id_list = &(const struct dmi_system_id[]) {
10285 {
10286 .callback = intel_dmi_reverse_brightness,
10287 .ident = "NCR Corporation",
10288 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10289 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10290 },
10291 },
10292 { } /* terminating entry */
10293 },
10294 .hook = quirk_invert_brightness,
10295 },
10296};
10297
Ben Widawskyc43b5632012-04-16 14:07:40 -070010298static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010299 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010300 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010301
Jesse Barnesb690e962010-07-19 13:53:12 -070010302 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10303 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10304
Jesse Barnesb690e962010-07-19 13:53:12 -070010305 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10306 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10307
Daniel Vetterccd0d362012-10-10 23:13:59 +020010308 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010309 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010310 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010311
10312 /* Lenovo U160 cannot use SSC on LVDS */
10313 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010314
10315 /* Sony Vaio Y cannot use SSC on LVDS */
10316 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010317
Jani Nikulaee1452d2013-09-20 15:05:30 +030010318 /*
10319 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10320 * seem to use inverted backlight PWM.
10321 */
10322 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010323
10324 /* Dell XPS13 HD Sandy Bridge */
10325 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10326 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10327 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010328};
10329
10330static void intel_init_quirks(struct drm_device *dev)
10331{
10332 struct pci_dev *d = dev->pdev;
10333 int i;
10334
10335 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10336 struct intel_quirk *q = &intel_quirks[i];
10337
10338 if (d->device == q->device &&
10339 (d->subsystem_vendor == q->subsystem_vendor ||
10340 q->subsystem_vendor == PCI_ANY_ID) &&
10341 (d->subsystem_device == q->subsystem_device ||
10342 q->subsystem_device == PCI_ANY_ID))
10343 q->hook(dev);
10344 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010345 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10346 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10347 intel_dmi_quirks[i].hook(dev);
10348 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010349}
10350
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010351/* Disable the VGA plane that we never use */
10352static void i915_disable_vga(struct drm_device *dev)
10353{
10354 struct drm_i915_private *dev_priv = dev->dev_private;
10355 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010356 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010357
10358 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010359 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010360 sr1 = inb(VGA_SR_DATA);
10361 outb(sr1 | 1<<5, VGA_SR_DATA);
10362 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10363 udelay(300);
10364
10365 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10366 POSTING_READ(vga_reg);
10367}
10368
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010369static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010370{
10371 /* Enable VGA memory on Intel HD */
10372 if (HAS_PCH_SPLIT(dev)) {
10373 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10374 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10375 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10376 VGA_RSRC_LEGACY_MEM |
10377 VGA_RSRC_NORMAL_IO |
10378 VGA_RSRC_NORMAL_MEM);
10379 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10380 }
10381}
10382
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010383void i915_disable_vga_mem(struct drm_device *dev)
10384{
10385 /* Disable VGA memory on Intel HD */
10386 if (HAS_PCH_SPLIT(dev)) {
10387 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10388 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10389 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10390 VGA_RSRC_NORMAL_IO |
10391 VGA_RSRC_NORMAL_MEM);
10392 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10393 }
10394}
10395
Daniel Vetterf8175862012-04-10 15:50:11 +020010396void intel_modeset_init_hw(struct drm_device *dev)
10397{
Jesse Barnesf6071162013-10-01 10:41:38 -070010398 struct drm_i915_private *dev_priv = dev->dev_private;
10399
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010400 intel_prepare_ddi(dev);
10401
Daniel Vetterf8175862012-04-10 15:50:11 +020010402 intel_init_clock_gating(dev);
10403
Jesse Barnesf6071162013-10-01 10:41:38 -070010404 /* Enable the CRI clock source so we can get at the display */
10405 if (IS_VALLEYVIEW(dev))
10406 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10407 DPLL_INTEGRATED_CRI_CLK_VLV);
10408
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010409 intel_init_dpio(dev);
10410
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010411 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010412 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010413 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010414}
10415
Imre Deak7d708ee2013-04-17 14:04:50 +030010416void intel_modeset_suspend_hw(struct drm_device *dev)
10417{
10418 intel_suspend_hw(dev);
10419}
10420
Jesse Barnes79e53942008-11-07 14:24:08 -080010421void intel_modeset_init(struct drm_device *dev)
10422{
Jesse Barnes652c3932009-08-17 13:31:43 -070010423 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010424 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010425
10426 drm_mode_config_init(dev);
10427
10428 dev->mode_config.min_width = 0;
10429 dev->mode_config.min_height = 0;
10430
Dave Airlie019d96c2011-09-29 16:20:42 +010010431 dev->mode_config.preferred_depth = 24;
10432 dev->mode_config.prefer_shadow = 1;
10433
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010434 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010435
Jesse Barnesb690e962010-07-19 13:53:12 -070010436 intel_init_quirks(dev);
10437
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010438 intel_init_pm(dev);
10439
Ben Widawskye3c74752013-04-05 13:12:39 -070010440 if (INTEL_INFO(dev)->num_pipes == 0)
10441 return;
10442
Jesse Barnese70236a2009-09-21 10:42:27 -070010443 intel_init_display(dev);
10444
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010445 if (IS_GEN2(dev)) {
10446 dev->mode_config.max_width = 2048;
10447 dev->mode_config.max_height = 2048;
10448 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010449 dev->mode_config.max_width = 4096;
10450 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010451 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010452 dev->mode_config.max_width = 8192;
10453 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010454 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010455 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010456
Zhao Yakui28c97732009-10-09 11:39:41 +080010457 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010458 INTEL_INFO(dev)->num_pipes,
10459 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010460
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010461 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010462 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010463 for (j = 0; j < dev_priv->num_plane; j++) {
10464 ret = intel_plane_init(dev, i, j);
10465 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010466 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10467 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010468 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010469 }
10470
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010471 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010472 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010473
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010474 /* Just disable it once at startup */
10475 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010476 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010477
10478 /* Just in case the BIOS is doing something questionable. */
10479 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010480}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010481
Daniel Vetter24929352012-07-02 20:28:59 +020010482static void
10483intel_connector_break_all_links(struct intel_connector *connector)
10484{
10485 connector->base.dpms = DRM_MODE_DPMS_OFF;
10486 connector->base.encoder = NULL;
10487 connector->encoder->connectors_active = false;
10488 connector->encoder->base.crtc = NULL;
10489}
10490
Daniel Vetter7fad7982012-07-04 17:51:47 +020010491static void intel_enable_pipe_a(struct drm_device *dev)
10492{
10493 struct intel_connector *connector;
10494 struct drm_connector *crt = NULL;
10495 struct intel_load_detect_pipe load_detect_temp;
10496
10497 /* We can't just switch on the pipe A, we need to set things up with a
10498 * proper mode and output configuration. As a gross hack, enable pipe A
10499 * by enabling the load detect pipe once. */
10500 list_for_each_entry(connector,
10501 &dev->mode_config.connector_list,
10502 base.head) {
10503 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10504 crt = &connector->base;
10505 break;
10506 }
10507 }
10508
10509 if (!crt)
10510 return;
10511
10512 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10513 intel_release_load_detect_pipe(crt, &load_detect_temp);
10514
10515
10516}
10517
Daniel Vetterfa555832012-10-10 23:14:00 +020010518static bool
10519intel_check_plane_mapping(struct intel_crtc *crtc)
10520{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010521 struct drm_device *dev = crtc->base.dev;
10522 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010523 u32 reg, val;
10524
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010525 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010526 return true;
10527
10528 reg = DSPCNTR(!crtc->plane);
10529 val = I915_READ(reg);
10530
10531 if ((val & DISPLAY_PLANE_ENABLE) &&
10532 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10533 return false;
10534
10535 return true;
10536}
10537
Daniel Vetter24929352012-07-02 20:28:59 +020010538static void intel_sanitize_crtc(struct intel_crtc *crtc)
10539{
10540 struct drm_device *dev = crtc->base.dev;
10541 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010542 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010543
Daniel Vetter24929352012-07-02 20:28:59 +020010544 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010545 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010546 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10547
10548 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010549 * disable the crtc (and hence change the state) if it is wrong. Note
10550 * that gen4+ has a fixed plane -> pipe mapping. */
10551 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010552 struct intel_connector *connector;
10553 bool plane;
10554
Daniel Vetter24929352012-07-02 20:28:59 +020010555 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10556 crtc->base.base.id);
10557
10558 /* Pipe has the wrong plane attached and the plane is active.
10559 * Temporarily change the plane mapping and disable everything
10560 * ... */
10561 plane = crtc->plane;
10562 crtc->plane = !plane;
10563 dev_priv->display.crtc_disable(&crtc->base);
10564 crtc->plane = plane;
10565
10566 /* ... and break all links. */
10567 list_for_each_entry(connector, &dev->mode_config.connector_list,
10568 base.head) {
10569 if (connector->encoder->base.crtc != &crtc->base)
10570 continue;
10571
10572 intel_connector_break_all_links(connector);
10573 }
10574
10575 WARN_ON(crtc->active);
10576 crtc->base.enabled = false;
10577 }
Daniel Vetter24929352012-07-02 20:28:59 +020010578
Daniel Vetter7fad7982012-07-04 17:51:47 +020010579 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10580 crtc->pipe == PIPE_A && !crtc->active) {
10581 /* BIOS forgot to enable pipe A, this mostly happens after
10582 * resume. Force-enable the pipe to fix this, the update_dpms
10583 * call below we restore the pipe to the right state, but leave
10584 * the required bits on. */
10585 intel_enable_pipe_a(dev);
10586 }
10587
Daniel Vetter24929352012-07-02 20:28:59 +020010588 /* Adjust the state of the output pipe according to whether we
10589 * have active connectors/encoders. */
10590 intel_crtc_update_dpms(&crtc->base);
10591
10592 if (crtc->active != crtc->base.enabled) {
10593 struct intel_encoder *encoder;
10594
10595 /* This can happen either due to bugs in the get_hw_state
10596 * functions or because the pipe is force-enabled due to the
10597 * pipe A quirk. */
10598 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10599 crtc->base.base.id,
10600 crtc->base.enabled ? "enabled" : "disabled",
10601 crtc->active ? "enabled" : "disabled");
10602
10603 crtc->base.enabled = crtc->active;
10604
10605 /* Because we only establish the connector -> encoder ->
10606 * crtc links if something is active, this means the
10607 * crtc is now deactivated. Break the links. connector
10608 * -> encoder links are only establish when things are
10609 * actually up, hence no need to break them. */
10610 WARN_ON(crtc->active);
10611
10612 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10613 WARN_ON(encoder->connectors_active);
10614 encoder->base.crtc = NULL;
10615 }
10616 }
10617}
10618
10619static void intel_sanitize_encoder(struct intel_encoder *encoder)
10620{
10621 struct intel_connector *connector;
10622 struct drm_device *dev = encoder->base.dev;
10623
10624 /* We need to check both for a crtc link (meaning that the
10625 * encoder is active and trying to read from a pipe) and the
10626 * pipe itself being active. */
10627 bool has_active_crtc = encoder->base.crtc &&
10628 to_intel_crtc(encoder->base.crtc)->active;
10629
10630 if (encoder->connectors_active && !has_active_crtc) {
10631 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10632 encoder->base.base.id,
10633 drm_get_encoder_name(&encoder->base));
10634
10635 /* Connector is active, but has no active pipe. This is
10636 * fallout from our resume register restoring. Disable
10637 * the encoder manually again. */
10638 if (encoder->base.crtc) {
10639 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10640 encoder->base.base.id,
10641 drm_get_encoder_name(&encoder->base));
10642 encoder->disable(encoder);
10643 }
10644
10645 /* Inconsistent output/port/pipe state happens presumably due to
10646 * a bug in one of the get_hw_state functions. Or someplace else
10647 * in our code, like the register restore mess on resume. Clamp
10648 * things to off as a safer default. */
10649 list_for_each_entry(connector,
10650 &dev->mode_config.connector_list,
10651 base.head) {
10652 if (connector->encoder != encoder)
10653 continue;
10654
10655 intel_connector_break_all_links(connector);
10656 }
10657 }
10658 /* Enabled encoders without active connectors will be fixed in
10659 * the crtc fixup. */
10660}
10661
Daniel Vetter44cec742013-01-25 17:53:21 +010010662void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010663{
10664 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010665 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010666
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010667 /* This function can be called both from intel_modeset_setup_hw_state or
10668 * at a very early point in our resume sequence, where the power well
10669 * structures are not yet restored. Since this function is at a very
10670 * paranoid "someone might have enabled VGA while we were not looking"
10671 * level, just check if the power well is enabled instead of trying to
10672 * follow the "don't touch the power well if we don't need it" policy
10673 * the rest of the driver uses. */
10674 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010675 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010676 return;
10677
Ville Syrjäläe1553fa2013-10-04 20:32:25 +030010678 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010679 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010680 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010681 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010682 }
10683}
10684
Daniel Vetter30e984d2013-06-05 13:34:17 +020010685static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010686{
10687 struct drm_i915_private *dev_priv = dev->dev_private;
10688 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010689 struct intel_crtc *crtc;
10690 struct intel_encoder *encoder;
10691 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010692 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010693
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010694 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10695 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010696 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010697
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010698 crtc->active = dev_priv->display.get_pipe_config(crtc,
10699 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010700
10701 crtc->base.enabled = crtc->active;
10702
10703 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10704 crtc->base.base.id,
10705 crtc->active ? "enabled" : "disabled");
10706 }
10707
Daniel Vetter53589012013-06-05 13:34:16 +020010708 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010709 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010710 intel_ddi_setup_hw_pll_state(dev);
10711
Daniel Vetter53589012013-06-05 13:34:16 +020010712 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10713 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10714
10715 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10716 pll->active = 0;
10717 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10718 base.head) {
10719 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10720 pll->active++;
10721 }
10722 pll->refcount = pll->active;
10723
Daniel Vetter35c95372013-07-17 06:55:04 +020010724 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10725 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010726 }
10727
Daniel Vetter24929352012-07-02 20:28:59 +020010728 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10729 base.head) {
10730 pipe = 0;
10731
10732 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010733 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10734 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010735 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010736 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010737 } else {
10738 encoder->base.crtc = NULL;
10739 }
10740
10741 encoder->connectors_active = false;
10742 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10743 encoder->base.base.id,
10744 drm_get_encoder_name(&encoder->base),
10745 encoder->base.crtc ? "enabled" : "disabled",
10746 pipe);
10747 }
10748
10749 list_for_each_entry(connector, &dev->mode_config.connector_list,
10750 base.head) {
10751 if (connector->get_hw_state(connector)) {
10752 connector->base.dpms = DRM_MODE_DPMS_ON;
10753 connector->encoder->connectors_active = true;
10754 connector->base.encoder = &connector->encoder->base;
10755 } else {
10756 connector->base.dpms = DRM_MODE_DPMS_OFF;
10757 connector->base.encoder = NULL;
10758 }
10759 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10760 connector->base.base.id,
10761 drm_get_connector_name(&connector->base),
10762 connector->base.encoder ? "enabled" : "disabled");
10763 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010764}
10765
10766/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10767 * and i915 state tracking structures. */
10768void intel_modeset_setup_hw_state(struct drm_device *dev,
10769 bool force_restore)
10770{
10771 struct drm_i915_private *dev_priv = dev->dev_private;
10772 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010773 struct intel_crtc *crtc;
10774 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010775 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010776
10777 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010778
Jesse Barnesbabea612013-06-26 18:57:38 +030010779 /*
10780 * Now that we have the config, copy it to each CRTC struct
10781 * Note that this could go away if we move to using crtc_config
10782 * checking everywhere.
10783 */
10784 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10785 base.head) {
10786 if (crtc->active && i915_fastboot) {
10787 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10788
10789 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10790 crtc->base.base.id);
10791 drm_mode_debug_printmodeline(&crtc->base.mode);
10792 }
10793 }
10794
Daniel Vetter24929352012-07-02 20:28:59 +020010795 /* HW state is read out, now we need to sanitize this mess. */
10796 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10797 base.head) {
10798 intel_sanitize_encoder(encoder);
10799 }
10800
10801 for_each_pipe(pipe) {
10802 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10803 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010804 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010805 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010806
Daniel Vetter35c95372013-07-17 06:55:04 +020010807 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10808 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10809
10810 if (!pll->on || pll->active)
10811 continue;
10812
10813 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10814
10815 pll->disable(dev_priv, pll);
10816 pll->on = false;
10817 }
10818
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010819 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010820 i915_redisable_vga(dev);
10821
Daniel Vetterf30da182013-04-11 20:22:50 +020010822 /*
10823 * We need to use raw interfaces for restoring state to avoid
10824 * checking (bogus) intermediate states.
10825 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010826 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010827 struct drm_crtc *crtc =
10828 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010829
10830 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10831 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010832 }
10833 } else {
10834 intel_modeset_update_staged_output_state(dev);
10835 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010836
10837 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010838
10839 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010840}
10841
10842void intel_modeset_gem_init(struct drm_device *dev)
10843{
Chris Wilson1833b132012-05-09 11:56:28 +010010844 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010845
10846 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010847
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010848 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010849}
10850
10851void intel_modeset_cleanup(struct drm_device *dev)
10852{
Jesse Barnes652c3932009-08-17 13:31:43 -070010853 struct drm_i915_private *dev_priv = dev->dev_private;
10854 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010855 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010856
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010857 /*
10858 * Interrupts and polling as the first thing to avoid creating havoc.
10859 * Too much stuff here (turning of rps, connectors, ...) would
10860 * experience fancy races otherwise.
10861 */
10862 drm_irq_uninstall(dev);
10863 cancel_work_sync(&dev_priv->hotplug_work);
10864 /*
10865 * Due to the hpd irq storm handling the hotplug work can re-arm the
10866 * poll handlers. Hence disable polling after hpd handling is shut down.
10867 */
Keith Packardf87ea762010-10-03 19:36:26 -070010868 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010869
Jesse Barnes652c3932009-08-17 13:31:43 -070010870 mutex_lock(&dev->struct_mutex);
10871
Jesse Barnes723bfd72010-10-07 16:01:13 -070010872 intel_unregister_dsm_handler();
10873
Jesse Barnes652c3932009-08-17 13:31:43 -070010874 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10875 /* Skip inactive CRTCs */
10876 if (!crtc->fb)
10877 continue;
10878
Daniel Vetter3dec0092010-08-20 21:40:52 +020010879 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010880 }
10881
Chris Wilson973d04f2011-07-08 12:22:37 +010010882 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010883
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010884 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010885
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010886 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010887
Daniel Vetter930ebb42012-06-29 23:32:16 +020010888 ironlake_teardown_rc6(dev);
10889
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010890 mutex_unlock(&dev->struct_mutex);
10891
Chris Wilson1630fe72011-07-08 12:22:42 +010010892 /* flush any delayed tasks or pending work */
10893 flush_scheduled_work();
10894
Jani Nikuladc652f92013-04-12 15:18:38 +030010895 /* destroy backlight, if any, before the connectors */
10896 intel_panel_destroy_backlight(dev);
10897
Paulo Zanonid9255d52013-09-26 20:05:59 -030010898 /* destroy the sysfs files before encoders/connectors */
10899 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10900 drm_sysfs_connector_remove(connector);
10901
Jesse Barnes79e53942008-11-07 14:24:08 -080010902 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010903
10904 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010905}
10906
Dave Airlie28d52042009-09-21 14:33:58 +100010907/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010908 * Return which encoder is currently attached for connector.
10909 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010910struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010911{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010912 return &intel_attached_encoder(connector)->base;
10913}
Jesse Barnes79e53942008-11-07 14:24:08 -080010914
Chris Wilsondf0e9242010-09-09 16:20:55 +010010915void intel_connector_attach_encoder(struct intel_connector *connector,
10916 struct intel_encoder *encoder)
10917{
10918 connector->encoder = encoder;
10919 drm_mode_connector_attach_encoder(&connector->base,
10920 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010921}
Dave Airlie28d52042009-09-21 14:33:58 +100010922
10923/*
10924 * set vga decode state - true == enable VGA decode
10925 */
10926int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10927{
10928 struct drm_i915_private *dev_priv = dev->dev_private;
10929 u16 gmch_ctrl;
10930
10931 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10932 if (state)
10933 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10934 else
10935 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10936 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10937 return 0;
10938}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010939
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010940struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010941
10942 u32 power_well_driver;
10943
Chris Wilson63b66e52013-08-08 15:12:06 +020010944 int num_transcoders;
10945
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010946 struct intel_cursor_error_state {
10947 u32 control;
10948 u32 position;
10949 u32 base;
10950 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010951 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010952
10953 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010954 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010955 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010956
10957 struct intel_plane_error_state {
10958 u32 control;
10959 u32 stride;
10960 u32 size;
10961 u32 pos;
10962 u32 addr;
10963 u32 surface;
10964 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010965 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010966
10967 struct intel_transcoder_error_state {
10968 enum transcoder cpu_transcoder;
10969
10970 u32 conf;
10971
10972 u32 htotal;
10973 u32 hblank;
10974 u32 hsync;
10975 u32 vtotal;
10976 u32 vblank;
10977 u32 vsync;
10978 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010979};
10980
10981struct intel_display_error_state *
10982intel_display_capture_error_state(struct drm_device *dev)
10983{
Akshay Joshi0206e352011-08-16 15:34:10 -040010984 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010985 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010986 int transcoders[] = {
10987 TRANSCODER_A,
10988 TRANSCODER_B,
10989 TRANSCODER_C,
10990 TRANSCODER_EDP,
10991 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010992 int i;
10993
Chris Wilson63b66e52013-08-08 15:12:06 +020010994 if (INTEL_INFO(dev)->num_pipes == 0)
10995 return NULL;
10996
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010997 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10998 if (error == NULL)
10999 return NULL;
11000
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011001 if (HAS_POWER_WELL(dev))
11002 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11003
Damien Lespiau52331302012-08-15 19:23:25 +010011004 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011005 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11006 error->cursor[i].control = I915_READ(CURCNTR(i));
11007 error->cursor[i].position = I915_READ(CURPOS(i));
11008 error->cursor[i].base = I915_READ(CURBASE(i));
11009 } else {
11010 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11011 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11012 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11013 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011014
11015 error->plane[i].control = I915_READ(DSPCNTR(i));
11016 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011017 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011018 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011019 error->plane[i].pos = I915_READ(DSPPOS(i));
11020 }
Paulo Zanonica291362013-03-06 20:03:14 -030011021 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11022 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011023 if (INTEL_INFO(dev)->gen >= 4) {
11024 error->plane[i].surface = I915_READ(DSPSURF(i));
11025 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11026 }
11027
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011028 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011029 }
11030
11031 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11032 if (HAS_DDI(dev_priv->dev))
11033 error->num_transcoders++; /* Account for eDP. */
11034
11035 for (i = 0; i < error->num_transcoders; i++) {
11036 enum transcoder cpu_transcoder = transcoders[i];
11037
11038 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11039
11040 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11041 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11042 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11043 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11044 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11045 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11046 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011047 }
11048
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011049 /* In the code above we read the registers without checking if the power
11050 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11051 * prevent the next I915_WRITE from detecting it and printing an error
11052 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011053 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011054
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011055 return error;
11056}
11057
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011058#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11059
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011060void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011061intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011062 struct drm_device *dev,
11063 struct intel_display_error_state *error)
11064{
11065 int i;
11066
Chris Wilson63b66e52013-08-08 15:12:06 +020011067 if (!error)
11068 return;
11069
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011070 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011071 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011072 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011073 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011074 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011075 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011076 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011077
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011078 err_printf(m, "Plane [%d]:\n", i);
11079 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11080 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011081 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011082 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11083 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011084 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011085 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011086 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011087 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011088 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11089 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011090 }
11091
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011092 err_printf(m, "Cursor [%d]:\n", i);
11093 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11094 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11095 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011096 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011097
11098 for (i = 0; i < error->num_transcoders; i++) {
11099 err_printf(m, " CPU transcoder: %c\n",
11100 transcoder_name(error->transcoder[i].cpu_transcoder));
11101 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11102 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11103 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11104 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11105 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11106 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11107 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11108 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011109}