blob: 1986651ac054d74254d66c33953c9a2360c91c1e [file] [log] [blame]
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00001/*
Lennert Buytenhek076d3e12009-03-20 09:50:39 +00002 * net/dsa/mv88e6131.c - Marvell 88e6095/6095f/6131 switch chip support
3 * Copyright (c) 2008-2009 Marvell Semiconductor
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +00004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 */
10
Barry Grussling19b2f972013-01-08 16:05:54 +000011#include <linux/delay.h>
12#include <linux/jiffies.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000013#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000014#include <linux/module.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000015#include <linux/netdevice.h>
16#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000017#include <net/dsa.h>
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000018#include "mv88e6xxx.h"
19
Vivien Didelotf6271e62016-04-17 13:23:59 -040020static const struct mv88e6xxx_info mv88e6131_table[] = {
21 {
22 .prod_num = PORT_SWITCH_ID_PROD_NUM_6095,
Vivien Didelot22356472016-04-17 13:24:00 -040023 .family = MV88E6XXX_FAMILY_6095,
Vivien Didelotf6271e62016-04-17 13:23:59 -040024 .name = "Marvell 88E6095/88E6095F",
25 }, {
26 .prod_num = PORT_SWITCH_ID_PROD_NUM_6085,
Vivien Didelot22356472016-04-17 13:24:00 -040027 .family = MV88E6XXX_FAMILY_6097,
Vivien Didelotf6271e62016-04-17 13:23:59 -040028 .name = "Marvell 88E6085",
29 }, {
30 .prod_num = PORT_SWITCH_ID_PROD_NUM_6131,
Vivien Didelot22356472016-04-17 13:24:00 -040031 .family = MV88E6XXX_FAMILY_6185,
Vivien Didelotf6271e62016-04-17 13:23:59 -040032 .name = "Marvell 88E6131",
33 }, {
34 .prod_num = PORT_SWITCH_ID_PROD_NUM_6185,
Vivien Didelot22356472016-04-17 13:24:00 -040035 .family = MV88E6XXX_FAMILY_6185,
Vivien Didelotf6271e62016-04-17 13:23:59 -040036 .name = "Marvell 88E6185",
37 }
Vivien Didelotb9b37712015-10-30 19:39:48 -040038};
39
Vivien Didelot0209d142016-04-17 13:23:55 -040040static const char *mv88e6131_drv_probe(struct device *dsa_dev,
41 struct device *host_dev, int sw_addr,
42 void **priv)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000043{
Andrew Lunna77d43f2016-04-13 02:40:42 +020044 return mv88e6xxx_drv_probe(dsa_dev, host_dev, sw_addr, priv,
45 mv88e6131_table,
46 ARRAY_SIZE(mv88e6131_table));
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000047}
48
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000049static int mv88e6131_setup_global(struct dsa_switch *ds)
50{
Andrew Lunn15966a22015-05-06 01:09:49 +020051 u32 upstream_port = dsa_upstream_port(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000052 int ret;
Andrew Lunn15966a22015-05-06 01:09:49 +020053 u32 reg;
Andrew Lunn54d792f2015-05-06 01:09:47 +020054
55 ret = mv88e6xxx_setup_global(ds);
56 if (ret)
57 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000058
Barry Grussling3675c8d2013-01-08 16:05:53 +000059 /* Enable the PHY polling unit, don't discard packets with
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000060 * excessive collisions, use a weighted fair queueing scheme
61 * to arbitrate between packet queues, set the maximum frame
62 * size to 1632, and mask all interrupt sources.
63 */
Andrew Lunn48ace4e2016-04-14 23:47:12 +020064 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL,
65 GLOBAL_CONTROL_PPU_ENABLE |
66 GLOBAL_CONTROL_MAX_FRAME_1632);
67 if (ret)
68 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000069
Barry Grussling3675c8d2013-01-08 16:05:53 +000070 /* Set the VLAN ethertype to 0x8100. */
Andrew Lunn48ace4e2016-04-14 23:47:12 +020071 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CORE_TAG_TYPE, 0x8100);
72 if (ret)
73 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000074
Barry Grussling3675c8d2013-01-08 16:05:53 +000075 /* Disable ARP mirroring, and configure the upstream port as
Lennert Buytenheke84665c2009-03-20 09:52:09 +000076 * the port to which ingress and egress monitor frames are to
77 * be sent.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000078 */
Andrew Lunn15966a22015-05-06 01:09:49 +020079 reg = upstream_port << GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT |
80 upstream_port << GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT |
81 GLOBAL_MONITOR_CONTROL_ARP_DISABLED;
Andrew Lunn48ace4e2016-04-14 23:47:12 +020082 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_MONITOR_CONTROL, reg);
83 if (ret)
84 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000085
Barry Grussling3675c8d2013-01-08 16:05:53 +000086 /* Disable cascade port functionality unless this device
Barry Grussling81399ec2011-06-24 19:53:51 +000087 * is used in a cascade configuration, and set the switch's
Lennert Buytenheke84665c2009-03-20 09:52:09 +000088 * DSA device number.
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +000089 */
Barry Grussling81399ec2011-06-24 19:53:51 +000090 if (ds->dst->pd->nr_chips > 1)
Andrew Lunn48ace4e2016-04-14 23:47:12 +020091 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2,
92 GLOBAL_CONTROL_2_MULTIPLE_CASCADE |
93 (ds->index & 0x1f));
Barry Grussling81399ec2011-06-24 19:53:51 +000094 else
Andrew Lunn48ace4e2016-04-14 23:47:12 +020095 ret = mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_CONTROL_2,
96 GLOBAL_CONTROL_2_NO_CASCADE |
97 (ds->index & 0x1f));
98 if (ret)
99 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000100
Barry Grussling3675c8d2013-01-08 16:05:53 +0000101 /* Force the priority of IGMP/MLD snoop frames and ARP frames
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000102 * to the highest setting.
103 */
Andrew Lunn48ace4e2016-04-14 23:47:12 +0200104 return mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE,
105 GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP |
106 7 << GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT |
107 GLOBAL2_PRIO_OVERRIDE_FORCE_ARP |
108 7 << GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000109}
110
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000111static int mv88e6131_setup(struct dsa_switch *ds)
112{
Guenter Roeckd1988932015-04-02 04:06:31 +0200113 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000114 int ret;
115
Guenter Roeck0d65da42015-04-02 04:06:29 +0200116 ret = mv88e6xxx_setup_common(ds);
117 if (ret < 0)
118 return ret;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000119
Guenter Roeck0d65da42015-04-02 04:06:29 +0200120 mv88e6xxx_ppu_state_init(ds);
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000121
Guenter Roeckd1988932015-04-02 04:06:31 +0200122 switch (ps->id) {
Andrew Lunncca8b132015-04-02 04:06:39 +0200123 case PORT_SWITCH_ID_6085:
Andrew Lunn1441f4e2015-05-06 01:09:52 +0200124 case PORT_SWITCH_ID_6185:
Guenter Roeckd1988932015-04-02 04:06:31 +0200125 ps->num_ports = 10;
126 break;
Andrew Lunncca8b132015-04-02 04:06:39 +0200127 case PORT_SWITCH_ID_6095:
Guenter Roeckd1988932015-04-02 04:06:31 +0200128 ps->num_ports = 11;
129 break;
Andrew Lunncca8b132015-04-02 04:06:39 +0200130 case PORT_SWITCH_ID_6131:
Guenter Roeckd1988932015-04-02 04:06:31 +0200131 ps->num_ports = 8;
132 break;
133 default:
134 return -ENODEV;
135 }
136
Andrew Lunn143a8302015-04-02 04:06:34 +0200137 ret = mv88e6xxx_switch_reset(ds, false);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000138 if (ret < 0)
139 return ret;
140
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000141 ret = mv88e6131_setup_global(ds);
142 if (ret < 0)
143 return ret;
144
Andrew Lunndbde9e62015-05-06 01:09:48 +0200145 return mv88e6xxx_setup_ports(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000146}
147
Guenter Roeckd1988932015-04-02 04:06:31 +0200148static int mv88e6131_port_to_phy_addr(struct dsa_switch *ds, int port)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000149{
Guenter Roeckd1988932015-04-02 04:06:31 +0200150 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
151
152 if (port >= 0 && port < ps->num_ports)
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000153 return port;
Guenter Roeckd1988932015-04-02 04:06:31 +0200154
155 return -EINVAL;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000156}
157
158static int
159mv88e6131_phy_read(struct dsa_switch *ds, int port, int regnum)
160{
Guenter Roeckd1988932015-04-02 04:06:31 +0200161 int addr = mv88e6131_port_to_phy_addr(ds, port);
162
163 if (addr < 0)
164 return addr;
165
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000166 return mv88e6xxx_phy_read_ppu(ds, addr, regnum);
167}
168
169static int
170mv88e6131_phy_write(struct dsa_switch *ds,
171 int port, int regnum, u16 val)
172{
Guenter Roeckd1988932015-04-02 04:06:31 +0200173 int addr = mv88e6131_port_to_phy_addr(ds, port);
174
175 if (addr < 0)
176 return addr;
177
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000178 return mv88e6xxx_phy_write_ppu(ds, addr, regnum, val);
179}
180
Ben Hutchings98e67302011-11-25 14:36:19 +0000181struct dsa_switch_driver mv88e6131_switch_driver = {
Florian Fainelliac7a04c2014-09-11 21:18:09 -0700182 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunne49bad32016-04-13 02:40:43 +0200183 .probe = mv88e6131_drv_probe,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000184 .setup = mv88e6131_setup,
185 .set_addr = mv88e6xxx_set_addr_direct,
186 .phy_read = mv88e6131_phy_read,
187 .phy_write = mv88e6131_phy_write,
Andrew Lunne413e7e2015-04-02 04:06:38 +0200188 .get_strings = mv88e6xxx_get_strings,
189 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
190 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunndea87022015-08-31 15:56:47 +0200191 .adjust_link = mv88e6xxx_adjust_link,
Vivien Didelot26892ff2016-03-31 16:53:46 -0400192 .port_bridge_join = mv88e6xxx_port_bridge_join,
193 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
194 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
195 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
196 .port_vlan_add = mv88e6xxx_port_vlan_add,
197 .port_vlan_del = mv88e6xxx_port_vlan_del,
198 .port_vlan_dump = mv88e6xxx_port_vlan_dump,
199 .port_fdb_prepare = mv88e6xxx_port_fdb_prepare,
200 .port_fdb_add = mv88e6xxx_port_fdb_add,
201 .port_fdb_del = mv88e6xxx_port_fdb_del,
202 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000203};
Ben Hutchings3d825ed2011-11-25 14:37:16 +0000204
205MODULE_ALIAS("platform:mv88e6085");
206MODULE_ALIAS("platform:mv88e6095");
207MODULE_ALIAS("platform:mv88e6095f");
208MODULE_ALIAS("platform:mv88e6131");