blob: 42d2b893ea67fff1096ce4b7567a247ed194c9c0 [file] [log] [blame]
Hiroshi DOYU340a6142006-12-07 15:43:59 -08001/*
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07002 * Mailbox reservation modules for OMAP2/3
Hiroshi DOYU340a6142006-12-07 15:43:59 -08003 *
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07004 * Copyright (C) 2006-2009 Nokia Corporation
Hiroshi DOYU340a6142006-12-07 15:43:59 -08005 * Written by: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
Hiroshi DOYU733ecc52009-03-23 18:07:23 -07006 * and Paul Mundt
Hiroshi DOYU340a6142006-12-07 15:43:59 -08007 *
8 * This file is subject to the terms and conditions of the GNU General Public
9 * License. See the file "COPYING" in the main directory of this archive
10 * for more details.
11 */
12
Tony Lindgrena1bcc1d2011-11-07 12:27:10 -080013#include <linux/module.h>
Suman Annab8a7cf82013-01-28 17:21:58 -060014#include <linux/slab.h>
Hiroshi DOYU340a6142006-12-07 15:43:59 -080015#include <linux/clk.h>
16#include <linux/err.h>
17#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010018#include <linux/io.h>
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080019#include <linux/pm_runtime.h>
Suman Annab8a7cf82013-01-28 17:21:58 -060020#include <linux/platform_data/mailbox-omap.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070021
Suman Annac869c752013-03-12 17:55:29 -050022#include "omap-mbox.h"
Hiroshi DOYU340a6142006-12-07 15:43:59 -080023
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070024#define MAILBOX_REVISION 0x000
Hiroshi DOYU733ecc52009-03-23 18:07:23 -070025#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
26#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
27#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
28#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
29#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
30
Tony Lindgren256a4bd2012-05-08 16:31:13 -070031#define OMAP4_MAILBOX_IRQSTATUS(u) (0x104 + 0x10 * (u))
32#define OMAP4_MAILBOX_IRQENABLE(u) (0x108 + 0x10 * (u))
33#define OMAP4_MAILBOX_IRQENABLE_CLR(u) (0x10c + 0x10 * (u))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080034
35#define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
36#define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
Hiroshi DOYU340a6142006-12-07 15:43:59 -080037
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070038#define MBOX_REG_SIZE 0x120
C A Subramaniam5f00ec62009-11-22 10:11:22 -080039
40#define OMAP4_MBOX_REG_SIZE 0x130
41
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070042#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
C A Subramaniam5f00ec62009-11-22 10:11:22 -080043#define OMAP4_MBOX_NR_REGS (OMAP4_MBOX_REG_SIZE / sizeof(u32))
Hiroshi DOYUc75ee752009-03-23 18:07:26 -070044
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070045static void __iomem *mbox_base;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080046
Hiroshi DOYU340a6142006-12-07 15:43:59 -080047struct omap_mbox2_fifo {
48 unsigned long msg;
49 unsigned long fifo_stat;
50 unsigned long msg_stat;
51};
52
53struct omap_mbox2_priv {
54 struct omap_mbox2_fifo tx_fifo;
55 struct omap_mbox2_fifo rx_fifo;
56 unsigned long irqenable;
57 unsigned long irqstatus;
58 u32 newmsg_bit;
59 u32 notfull_bit;
C A Subramaniam5f00ec62009-11-22 10:11:22 -080060 u32 ctx[OMAP4_MBOX_NR_REGS];
61 unsigned long irqdisable;
Suman Annab8a7cf82013-01-28 17:21:58 -060062 u32 intr_type;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080063};
64
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070065static inline unsigned int mbox_read_reg(size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080066{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070067 return __raw_readl(mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080068}
69
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070070static inline void mbox_write_reg(u32 val, size_t ofs)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080071{
Hiroshi DOYU6c20a682009-03-23 18:07:23 -070072 __raw_writel(val, mbox_base + ofs);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080073}
74
75/* Mailbox H/W preparations */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030076static int omap2_mbox_startup(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080077{
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070078 u32 l;
Hiroshi DOYU340a6142006-12-07 15:43:59 -080079
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080080 pm_runtime_enable(mbox->dev->parent);
81 pm_runtime_get_sync(mbox->dev->parent);
Hiroshi DOYU1ffe6272009-09-24 16:23:09 -070082
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070083 l = mbox_read_reg(MAILBOX_REVISION);
Felipe Contreras909f9dc2010-06-11 15:51:37 +000084 pr_debug("omap mailbox rev %d.%d\n", (l & 0xf0) >> 4, (l & 0x0f));
Hiroshi DOYU94fc58c2009-03-23 18:07:24 -070085
Hiroshi DOYU340a6142006-12-07 15:43:59 -080086 return 0;
87}
88
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030089static void omap2_mbox_shutdown(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080090{
Omar Ramirez Luna82d2a5d2011-02-24 12:51:33 -080091 pm_runtime_put_sync(mbox->dev->parent);
92 pm_runtime_disable(mbox->dev->parent);
Hiroshi DOYU340a6142006-12-07 15:43:59 -080093}
94
95/* Mailbox FIFO handle functions */
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +030096static mbox_msg_t omap2_mbox_fifo_read(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -080097{
98 struct omap_mbox2_fifo *fifo =
99 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
100 return (mbox_msg_t) mbox_read_reg(fifo->msg);
101}
102
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300103static void omap2_mbox_fifo_write(struct omap_mbox *mbox, mbox_msg_t msg)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800104{
105 struct omap_mbox2_fifo *fifo =
106 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
107 mbox_write_reg(msg, fifo->msg);
108}
109
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300110static int omap2_mbox_fifo_empty(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800111{
112 struct omap_mbox2_fifo *fifo =
113 &((struct omap_mbox2_priv *)mbox->priv)->rx_fifo;
114 return (mbox_read_reg(fifo->msg_stat) == 0);
115}
116
Hiroshi DOYUbfbdcf82007-07-30 14:04:04 +0300117static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800118{
119 struct omap_mbox2_fifo *fifo =
120 &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800121 return mbox_read_reg(fifo->fifo_stat);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800122}
123
124/* Mailbox IRQ handle functions */
Suman Annaf91ca052013-06-07 16:27:45 -0500125static void omap2_mbox_enable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800126{
matt mooneyb45b5012010-09-27 19:04:32 -0700127 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800128 u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
129
130 l = mbox_read_reg(p->irqenable);
131 l |= bit;
132 mbox_write_reg(l, p->irqenable);
133}
134
Suman Annaf91ca052013-06-07 16:27:45 -0500135static void omap2_mbox_disable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800136{
matt mooneyb45b5012010-09-27 19:04:32 -0700137 struct omap_mbox2_priv *p = mbox->priv;
Hari Kanigeri525a1132011-03-02 22:14:18 +0000138 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
139
Suman Annab8a7cf82013-01-28 17:21:58 -0600140 /*
141 * Read and update the interrupt configuration register for pre-OMAP4.
142 * OMAP4 and later SoCs have a dedicated interrupt disabling register.
143 */
144 if (!p->intr_type)
Hari Kanigeri525a1132011-03-02 22:14:18 +0000145 bit = mbox_read_reg(p->irqdisable) & ~bit;
146
147 mbox_write_reg(bit, p->irqdisable);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800148}
149
Suman Annaf91ca052013-06-07 16:27:45 -0500150static void omap2_mbox_ack_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800151{
matt mooneyb45b5012010-09-27 19:04:32 -0700152 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800153 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
154
155 mbox_write_reg(bit, p->irqstatus);
Hiroshi DOYU88288802009-09-24 16:23:10 -0700156
157 /* Flush posted write for irq status to avoid spurious interrupts */
158 mbox_read_reg(p->irqstatus);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800159}
160
Suman Annaf91ca052013-06-07 16:27:45 -0500161static int omap2_mbox_is_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800162{
matt mooneyb45b5012010-09-27 19:04:32 -0700163 struct omap_mbox2_priv *p = mbox->priv;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800164 u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
165 u32 enable = mbox_read_reg(p->irqenable);
166 u32 status = mbox_read_reg(p->irqstatus);
167
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800168 return (int)(enable & status & bit);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800169}
170
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700171static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
172{
173 int i;
174 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800175 int nr_regs;
Suman Annab8a7cf82013-01-28 17:21:58 -0600176
177 if (p->intr_type)
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800178 nr_regs = OMAP4_MBOX_NR_REGS;
179 else
180 nr_regs = MBOX_NR_REGS;
181 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700182 p->ctx[i] = mbox_read_reg(i * sizeof(u32));
183
184 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
185 i, p->ctx[i]);
186 }
187}
188
189static void omap2_mbox_restore_ctx(struct omap_mbox *mbox)
190{
191 int i;
192 struct omap_mbox2_priv *p = mbox->priv;
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800193 int nr_regs;
Suman Annab8a7cf82013-01-28 17:21:58 -0600194
195 if (p->intr_type)
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800196 nr_regs = OMAP4_MBOX_NR_REGS;
197 else
198 nr_regs = MBOX_NR_REGS;
199 for (i = 0; i < nr_regs; i++) {
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700200 mbox_write_reg(p->ctx[i], i * sizeof(u32));
201
202 dev_dbg(mbox->dev, "%s: [%02x] %08x\n", __func__,
203 i, p->ctx[i]);
204 }
205}
206
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800207static struct omap_mbox_ops omap2_mbox_ops = {
208 .type = OMAP_MBOX_TYPE2,
209 .startup = omap2_mbox_startup,
210 .shutdown = omap2_mbox_shutdown,
211 .fifo_read = omap2_mbox_fifo_read,
212 .fifo_write = omap2_mbox_fifo_write,
213 .fifo_empty = omap2_mbox_fifo_empty,
214 .fifo_full = omap2_mbox_fifo_full,
215 .enable_irq = omap2_mbox_enable_irq,
216 .disable_irq = omap2_mbox_disable_irq,
217 .ack_irq = omap2_mbox_ack_irq,
218 .is_irq = omap2_mbox_is_irq,
Hiroshi DOYUc75ee752009-03-23 18:07:26 -0700219 .save_ctx = omap2_mbox_save_ctx,
220 .restore_ctx = omap2_mbox_restore_ctx,
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800221};
222
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800223static int omap2_mbox_probe(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800224{
Felipe Contreras898ee752010-06-11 15:51:45 +0000225 struct resource *mem;
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700226 int ret;
Suman Annab8a7cf82013-01-28 17:21:58 -0600227 struct omap_mbox **list, *mbox, *mboxblk;
228 struct omap_mbox2_priv *priv, *privblk;
229 struct omap_mbox_pdata *pdata = pdev->dev.platform_data;
230 struct omap_mbox_dev_info *info;
231 int i;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800232
Suman Annab8a7cf82013-01-28 17:21:58 -0600233 if (!pdata || !pdata->info_cnt || !pdata->info) {
Felipe Contreras898ee752010-06-11 15:51:45 +0000234 pr_err("%s: platform not supported\n", __func__);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800235 return -ENODEV;
236 }
Felipe Contreras898ee752010-06-11 15:51:45 +0000237
Suman Annab8a7cf82013-01-28 17:21:58 -0600238 /* allocate one extra for marking end of list */
239 list = kzalloc((pdata->info_cnt + 1) * sizeof(*list), GFP_KERNEL);
240 if (!list)
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700241 return -ENOMEM;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800242
Suman Annab8a7cf82013-01-28 17:21:58 -0600243 mboxblk = mbox = kzalloc(pdata->info_cnt * sizeof(*mbox), GFP_KERNEL);
244 if (!mboxblk) {
245 ret = -ENOMEM;
246 goto free_list;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800247 }
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800248
Suman Annab8a7cf82013-01-28 17:21:58 -0600249 privblk = priv = kzalloc(pdata->info_cnt * sizeof(*priv), GFP_KERNEL);
250 if (!privblk) {
251 ret = -ENOMEM;
252 goto free_mboxblk;
253 }
254
255 info = pdata->info;
256 for (i = 0; i < pdata->info_cnt; i++, info++, priv++) {
257 priv->tx_fifo.msg = MAILBOX_MESSAGE(info->tx_id);
258 priv->tx_fifo.fifo_stat = MAILBOX_FIFOSTATUS(info->tx_id);
259 priv->rx_fifo.msg = MAILBOX_MESSAGE(info->rx_id);
260 priv->rx_fifo.msg_stat = MAILBOX_MSGSTATUS(info->rx_id);
261 priv->notfull_bit = MAILBOX_IRQ_NOTFULL(info->tx_id);
262 priv->newmsg_bit = MAILBOX_IRQ_NEWMSG(info->rx_id);
263 if (pdata->intr_type) {
264 priv->irqenable = OMAP4_MAILBOX_IRQENABLE(info->usr_id);
265 priv->irqstatus = OMAP4_MAILBOX_IRQSTATUS(info->usr_id);
266 priv->irqdisable =
267 OMAP4_MAILBOX_IRQENABLE_CLR(info->usr_id);
268 } else {
269 priv->irqenable = MAILBOX_IRQENABLE(info->usr_id);
270 priv->irqstatus = MAILBOX_IRQSTATUS(info->usr_id);
271 priv->irqdisable = MAILBOX_IRQENABLE(info->usr_id);
272 }
273 priv->intr_type = pdata->intr_type;
274
275 mbox->priv = priv;
276 mbox->name = info->name;
277 mbox->ops = &omap2_mbox_ops;
278 mbox->irq = platform_get_irq(pdev, info->irq_id);
279 if (mbox->irq < 0) {
280 ret = mbox->irq;
281 goto free_privblk;
282 }
283 list[i] = mbox++;
284 }
285
286 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
287 if (!mem) {
288 ret = -ENOENT;
289 goto free_privblk;
290 }
291
292 mbox_base = ioremap(mem->start, resource_size(mem));
293 if (!mbox_base) {
294 ret = -ENOMEM;
295 goto free_privblk;
296 }
297
298 ret = omap_mbox_register(&pdev->dev, list);
299 if (ret)
300 goto unmap_mbox;
301 platform_set_drvdata(pdev, list);
302
Omar Ramirez Luna5d783732010-12-01 14:15:08 -0600303 return 0;
Suman Annab8a7cf82013-01-28 17:21:58 -0600304
305unmap_mbox:
306 iounmap(mbox_base);
307free_privblk:
308 kfree(privblk);
309free_mboxblk:
310 kfree(mboxblk);
311free_list:
312 kfree(list);
313 return ret;
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800314}
315
Greg Kroah-Hartman351a1022012-12-21 14:02:24 -0800316static int omap2_mbox_remove(struct platform_device *pdev)
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800317{
Suman Annab8a7cf82013-01-28 17:21:58 -0600318 struct omap_mbox2_priv *privblk;
319 struct omap_mbox **list = platform_get_drvdata(pdev);
320 struct omap_mbox *mboxblk = list[0];
321
322 privblk = mboxblk->priv;
Felipe Contreras9c80c8c2010-06-11 15:51:46 +0000323 omap_mbox_unregister();
Hiroshi DOYU6c20a682009-03-23 18:07:23 -0700324 iounmap(mbox_base);
Suman Annab8a7cf82013-01-28 17:21:58 -0600325 kfree(privblk);
326 kfree(mboxblk);
327 kfree(list);
Suman Annab8a7cf82013-01-28 17:21:58 -0600328
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800329 return 0;
330}
331
332static struct platform_driver omap2_mbox_driver = {
Suman Annac869c752013-03-12 17:55:29 -0500333 .probe = omap2_mbox_probe,
334 .remove = omap2_mbox_remove,
335 .driver = {
Felipe Contrerasd7427092010-06-11 15:51:48 +0000336 .name = "omap-mailbox",
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800337 },
338};
339
340static int __init omap2_mbox_init(void)
341{
342 return platform_driver_register(&omap2_mbox_driver);
343}
344
345static void __exit omap2_mbox_exit(void)
346{
347 platform_driver_unregister(&omap2_mbox_driver);
348}
349
Ohad Ben-Cohen134d12f2012-03-04 12:01:11 +0200350module_init(omap2_mbox_init);
Hiroshi DOYU340a6142006-12-07 15:43:59 -0800351module_exit(omap2_mbox_exit);
352
Hiroshi DOYU733ecc52009-03-23 18:07:23 -0700353MODULE_LICENSE("GPL v2");
C A Subramaniam5f00ec62009-11-22 10:11:22 -0800354MODULE_DESCRIPTION("omap mailbox: omap2/3/4 architecture specific functions");
Ohad Ben-Cohenf3753252010-05-05 15:33:07 +0000355MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>");
356MODULE_AUTHOR("Paul Mundt");
Felipe Contrerasd7427092010-06-11 15:51:48 +0000357MODULE_ALIAS("platform:omap2-mailbox");