blob: 333a2784cf0b3eafe062867fc3cd42b27e0f8929 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -08008 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Wey-Yi Guy4e318262011-12-27 11:21:32 -080033 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080063#include <linux/pci.h>
64#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070065#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070066#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020067#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070068#include <linux/bitops.h>
69#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070070
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030071#include "iwl-trans.h"
Johannes Bergc17d0682011-09-15 11:46:42 -070072#include "iwl-trans-pcie-int.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-csr.h"
74#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070075#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070077#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030078
Johannes Berg0439bb62012-03-05 11:24:45 -080079#define IWL_MASK(lo, hi) ((1 << (hi)) | ((1 << (hi)) - (1 << (lo))))
80
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -080081#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
82 (((1<<cfg(trans)->base_params->num_of_queues) - 1) &\
83 (~(1<<(trans_pcie)->cmd_queue)))
84
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070085static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030086{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070087 struct iwl_trans_pcie *trans_pcie =
88 IWL_TRANS_GET_PCIE_TRANS(trans);
89 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +020090 struct device *dev = trans->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030091
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070092 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030093
94 spin_lock_init(&rxq->lock);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095
96 if (WARN_ON(rxq->bd || rxq->rb_stts))
97 return -EINVAL;
98
99 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100100 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
101 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300102 if (!rxq->bd)
103 goto err_bd;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300104
105 /*Allocate the driver's pointer to receive buffer status */
Djalal Harouni84c816d2011-12-21 01:21:47 +0100106 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
107 &rxq->rb_stts_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300108 if (!rxq->rb_stts)
109 goto err_rb_stts;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300110
111 return 0;
112
113err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300114 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
115 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300116 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
117 rxq->bd = NULL;
118err_bd:
119 return -ENOMEM;
120}
121
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700122static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300123{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700124 struct iwl_trans_pcie *trans_pcie =
125 IWL_TRANS_GET_PCIE_TRANS(trans);
126 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300127 int i;
128
129 /* Fill the rx_used queue with _all_ of the Rx buffers */
130 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
131 /* In the reset function, these buffers may have been allocated
132 * to an SKB, so we need to unmap and free potential storage */
133 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200134 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700135 PAGE_SIZE << trans_pcie->rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300136 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700137 __free_pages(rxq->pool[i].page,
Johannes Bergb2cf4102012-04-09 17:46:51 -0700138 trans_pcie->rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300139 rxq->pool[i].page = NULL;
140 }
141 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
142 }
143}
144
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700145static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700146 struct iwl_rx_queue *rxq)
147{
Johannes Bergb2cf4102012-04-09 17:46:51 -0700148 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700149 u32 rb_size;
150 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
Johannes Bergc17d0682011-09-15 11:46:42 -0700151 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700152
Johannes Bergb2cf4102012-04-09 17:46:51 -0700153 if (trans_pcie->rx_buf_size_8k)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700154 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
155 else
156 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
157
158 /* Stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200159 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700160
161 /* Reset driver's Rx queue write index */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200162 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700163
164 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166 (u32)(rxq->bd_dma >> 8));
167
168 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200169 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700170 rxq->rb_stts_dma >> 4);
171
172 /* Enable Rx DMA
173 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
174 * the credit mechanism in 5000 HW RX FIFO
175 * Direct rx interrupts to hosts
176 * Rx buffer size 4 or 8k
177 * RB timeout 0x10
178 * 256 RBDs
179 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200180 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700181 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
182 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
183 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700184 rb_size|
185 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
186 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
187
188 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200189 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700190}
191
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700192static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300193{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700194 struct iwl_trans_pcie *trans_pcie =
195 IWL_TRANS_GET_PCIE_TRANS(trans);
196 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
197
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300198 int i, err;
199 unsigned long flags;
200
201 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700202 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300203 if (err)
204 return err;
205 }
206
207 spin_lock_irqsave(&rxq->lock, flags);
208 INIT_LIST_HEAD(&rxq->rx_free);
209 INIT_LIST_HEAD(&rxq->rx_used);
210
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700211 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300212
213 for (i = 0; i < RX_QUEUE_SIZE; i++)
214 rxq->queue[i] = NULL;
215
216 /* Set us so that we have processed and used all buffers, but have
217 * not restocked the Rx queue with fresh buffers */
218 rxq->read = rxq->write = 0;
219 rxq->write_actual = 0;
220 rxq->free_count = 0;
221 spin_unlock_irqrestore(&rxq->lock, flags);
222
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700223 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700224
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700225 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700226
Johannes Berg7b114882012-02-05 13:55:11 -0800227 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700229 iwl_rx_queue_update_write_ptr(trans, rxq);
Johannes Berg7b114882012-02-05 13:55:11 -0800230 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700231
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300232 return 0;
233}
234
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700235static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300236{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700237 struct iwl_trans_pcie *trans_pcie =
238 IWL_TRANS_GET_PCIE_TRANS(trans);
239 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
240
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300241 unsigned long flags;
242
243 /*if rxq->bd is NULL, it means that nothing has been allocated,
244 * exit now */
245 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700246 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300247 return;
248 }
249
250 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 spin_unlock_irqrestore(&rxq->lock, flags);
253
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200254 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300255 rxq->bd, rxq->bd_dma);
256 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
257 rxq->bd = NULL;
258
259 if (rxq->rb_stts)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200260 dma_free_coherent(trans->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300261 sizeof(struct iwl_rb_status),
262 rxq->rb_stts, rxq->rb_stts_dma);
263 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700264 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300265 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
266 rxq->rb_stts = NULL;
267}
268
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700269static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700270{
271
272 /* stop Rx DMA */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200273 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
274 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700275 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
276}
277
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700278static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700279 struct iwl_dma_ptr *ptr, size_t size)
280{
281 if (WARN_ON(ptr->addr))
282 return -EINVAL;
283
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200284 ptr->addr = dma_alloc_coherent(trans->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700285 &ptr->dma, GFP_KERNEL);
286 if (!ptr->addr)
287 return -ENOMEM;
288 ptr->size = size;
289 return 0;
290}
291
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700292static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700293 struct iwl_dma_ptr *ptr)
294{
295 if (unlikely(!ptr->addr))
296 return;
297
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200298 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700299 memset(ptr, 0, sizeof(*ptr));
300}
301
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700302static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
303{
304 struct iwl_tx_queue *txq = (void *)data;
305 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
306 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
307
308 spin_lock(&txq->lock);
309 /* check if triggered erroneously */
310 if (txq->q.read_ptr == txq->q.write_ptr) {
311 spin_unlock(&txq->lock);
312 return;
313 }
314 spin_unlock(&txq->lock);
315
316
317 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
318 jiffies_to_msecs(trans_pcie->wd_timeout));
319 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
320 txq->q.read_ptr, txq->q.write_ptr);
321 IWL_ERR(trans, "Current HW read_ptr %d write_ptr %d\n",
322 iwl_read_prph(trans, SCD_QUEUE_RDPTR(txq->q.id))
323 & (TFD_QUEUE_SIZE_MAX - 1),
324 iwl_read_prph(trans, SCD_QUEUE_WRPTR(txq->q.id)));
325
326 iwl_op_mode_nic_error(trans->op_mode);
327}
328
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700329static int iwl_trans_txq_alloc(struct iwl_trans *trans,
330 struct iwl_tx_queue *txq, int slots_num,
331 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700333 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700334 int i;
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800335 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700336
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700337 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700338 return -EINVAL;
339
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700340 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
341 (unsigned long)txq);
342 txq->trans_pcie = trans_pcie;
343
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700344 txq->q.n_window = slots_num;
345
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700346 txq->meta = kcalloc(slots_num, sizeof(txq->meta[0]), GFP_KERNEL);
347 txq->cmd = kcalloc(slots_num, sizeof(txq->cmd[0]), GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348
349 if (!txq->meta || !txq->cmd)
350 goto error;
351
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800352 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700353 for (i = 0; i < slots_num; i++) {
354 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
355 GFP_KERNEL);
356 if (!txq->cmd[i])
357 goto error;
358 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700359
360 /* Alloc driver data array and TFD circular buffer */
361 /* Driver private data, only for Tx (not command) queues,
362 * not shared with device. */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800363 if (txq_id != trans_pcie->cmd_queue) {
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700364 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(txq->skbs[0]),
365 GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700366 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700367 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700368 "structures failed\n");
369 goto error;
370 }
371 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700372 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700373 }
374
375 /* Circular buffer of transmit frame descriptors (TFDs),
376 * shared with device */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200377 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700378 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700379 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700380 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700381 goto error;
382 }
383 txq->q.id = txq_id;
384
385 return 0;
386error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700387 kfree(txq->skbs);
388 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700389 /* since txq->cmd has been zeroed,
390 * all non allocated cmd[i] will be NULL */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800391 if (txq->cmd && txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700392 for (i = 0; i < slots_num; i++)
393 kfree(txq->cmd[i]);
394 kfree(txq->meta);
395 kfree(txq->cmd);
396 txq->meta = NULL;
397 txq->cmd = NULL;
398
399 return -ENOMEM;
400
401}
402
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700403static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Johannes Berg9eae88f2012-03-15 13:26:52 -0700404 int slots_num, u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700405{
406 int ret;
407
408 txq->need_update = 0;
409 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
410
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700411 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
412 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
413 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
414
415 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700416 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700417 txq_id);
418 if (ret)
419 return ret;
420
Johannes Berg015c15e2012-03-05 11:24:24 -0800421 spin_lock_init(&txq->lock);
422
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700423 /*
424 * Tell nic where to find circular buffer of Tx Frame Descriptors for
425 * given Tx queue, and enable the DMA channel used for that queue.
426 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200427 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700428 txq->q.dma_addr >> 8);
429
430 return 0;
431}
432
433/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700434 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
435 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700436static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700437{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700438 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
439 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700440 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700441 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700442
443 if (!q->n_bd)
444 return;
445
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700446 /* In the command queue, all the TBs are mapped as BIDI
447 * so unmap them as such.
448 */
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800449 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700450 dma_dir = DMA_BIDIRECTIONAL;
Johannes Berg015c15e2012-03-05 11:24:24 -0800451 else
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700452 dma_dir = DMA_TO_DEVICE;
453
Johannes Berg015c15e2012-03-05 11:24:24 -0800454 spin_lock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700455 while (q->write_ptr != q->read_ptr) {
456 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700457 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
458 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700459 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
460 }
Johannes Berg015c15e2012-03-05 11:24:24 -0800461 spin_unlock_bh(&txq->lock);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700462}
463
464/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700465 * iwl_tx_queue_free - Deallocate DMA queue.
466 * @txq: Transmit queue to deallocate.
467 *
468 * Empty queue by removing and destroying all BD's.
469 * Free all buffers.
470 * 0-fill, but do not free "txq" descriptor structure.
471 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700472static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700473{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700474 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
475 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200476 struct device *dev = trans->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700477 int i;
478 if (WARN_ON(!txq))
479 return;
480
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700481 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700482
483 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700484
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -0800485 if (txq_id == trans_pcie->cmd_queue)
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700486 for (i = 0; i < txq->q.n_window; i++)
487 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700488
489 /* De-alloc circular buffer of TFDs */
490 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700491 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700492 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
493 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
494 }
495
496 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700497 kfree(txq->skbs);
498 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700499
500 /* deallocate arrays */
501 kfree(txq->cmd);
502 kfree(txq->meta);
503 txq->cmd = NULL;
504 txq->meta = NULL;
505
Johannes Berg7c5ba4a2012-04-09 17:46:54 -0700506 del_timer_sync(&txq->stuck_timer);
507
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700508 /* 0-fill queue descriptor structure */
509 memset(txq, 0, sizeof(*txq));
510}
511
512/**
513 * iwl_trans_tx_free - Free TXQ Context
514 *
515 * Destroy all TX DMA queues and structures
516 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700517static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700518{
519 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700520 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700521
522 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700523 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700524 for (txq_id = 0;
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800525 txq_id < cfg(trans)->base_params->num_of_queues; txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700526 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700527 }
528
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700529 kfree(trans_pcie->txq);
530 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700531
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700532 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700533
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700534 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700535}
536
537/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700538 * iwl_trans_tx_alloc - allocate TX context
539 * Allocate all Tx DMA structures and initialize them
540 *
541 * @param priv
542 * @return error code
543 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700544static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700545{
546 int ret;
547 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700548 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700549
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800550 u16 scd_bc_tbls_size = cfg(trans)->base_params->num_of_queues *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700551 sizeof(struct iwlagn_scd_bc_tbl);
552
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700553 /*It is not allowed to alloc twice, so warn when this happens.
554 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700555 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700556 ret = -EINVAL;
557 goto error;
558 }
559
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700560 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700561 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700562 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700563 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700564 goto error;
565 }
566
567 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700568 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700569 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700570 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700571 goto error;
572 }
573
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800574 trans_pcie->txq = kcalloc(cfg(trans)->base_params->num_of_queues,
Emmanuel Grumbach7f90dce2011-09-22 15:14:53 -0700575 sizeof(struct iwl_tx_queue), GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700576 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700577 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700578 ret = ENOMEM;
579 goto error;
580 }
581
582 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800583 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
584 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800585 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700586 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700587 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
588 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700589 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700590 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700591 goto error;
592 }
593 }
594
595 return 0;
596
597error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700598 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700599
600 return ret;
601}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700602static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700603{
604 int ret;
605 int txq_id, slots_num;
606 unsigned long flags;
607 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700608 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700609
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700610 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700611 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700612 if (ret)
613 goto error;
614 alloc = true;
615 }
616
Johannes Berg7b114882012-02-05 13:55:11 -0800617 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700618
619 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200620 iwl_write_prph(trans, SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700621
622 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200623 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700624 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700625
Johannes Berg7b114882012-02-05 13:55:11 -0800626 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700627
628 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Wey-Yi Guy1745e442012-03-09 11:13:40 -0800629 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
630 txq_id++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -0800631 slots_num = (txq_id == trans_pcie->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700632 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700633 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
634 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700635 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700636 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700637 goto error;
638 }
639 }
640
641 return 0;
642error:
643 /*Upon error, free only if we allocated something */
644 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700645 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700646 return ret;
647}
648
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700649static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300650{
651/*
652 * (for documentation purposes)
653 * to set power to V_AUX, do:
654
655 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200656 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300657 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
658 ~APMG_PS_CTRL_MSK_PWR_SRC);
659 */
660
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200661 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300662 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
663 ~APMG_PS_CTRL_MSK_PWR_SRC);
664}
665
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200666/* PCI registers */
667#define PCI_CFG_RETRY_TIMEOUT 0x041
668#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
669#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
670
671static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
672{
673 int pos;
674 u16 pci_lnk_ctl;
675 struct iwl_trans_pcie *trans_pcie =
676 IWL_TRANS_GET_PCIE_TRANS(trans);
677
678 struct pci_dev *pci_dev = trans_pcie->pci_dev;
679
680 pos = pci_pcie_cap(pci_dev);
681 pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
682 return pci_lnk_ctl;
683}
684
685static void iwl_apm_config(struct iwl_trans *trans)
686{
687 /*
688 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
689 * Check if BIOS (or OS) enabled L1-ASPM on this device.
690 * If so (likely), disable L0S, so device moves directly L0->L1;
691 * costs negligible amount of power savings.
692 * If not (unlikely), enable L0S, so there is at least some
693 * power savings, even without L1.
694 */
695 u16 lctl = iwl_pciexp_link_ctrl(trans);
696
697 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
698 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
699 /* L1-ASPM enabled; disable(!) L0S */
700 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
701 dev_printk(KERN_INFO, trans->dev,
702 "L1 Enabled; Disabling L0S\n");
703 } else {
704 /* L1-ASPM disabled; enable(!) L0S */
705 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
706 dev_printk(KERN_INFO, trans->dev,
707 "L1 Disabled; Enabling L0S\n");
708 }
Emmanuel Grumbachf6d0e9b2012-01-08 21:19:45 +0200709 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200710}
711
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200712/*
713 * Start up NIC's basic functionality after it has been reset
714 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
715 * NOTE: This does not load uCode nor start the embedded processor
716 */
717static int iwl_apm_init(struct iwl_trans *trans)
718{
Don Fry83626402012-03-07 09:52:37 -0800719 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200720 int ret = 0;
721 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
722
723 /*
724 * Use "set_bit" below rather than "write", to preserve any hardware
725 * bits already set by default after reset.
726 */
727
728 /* Disable L0S exit timer (platform NMI Work/Around) */
729 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
730 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
731
732 /*
733 * Disable L0s without affecting L1;
734 * don't wait for ICH L0s (ICH bug W/A)
735 */
736 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
737 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
738
739 /* Set FH wait threshold to maximum (HW error during stress W/A) */
740 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
741
742 /*
743 * Enable HAP INTA (interrupt from management bus) to
744 * wake device's PCI Express link L1a -> L0s
745 */
746 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
747 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
748
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200749 iwl_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200750
751 /* Configure analog phase-lock-loop before activating to D0A */
752 if (cfg(trans)->base_params->pll_cfg_val)
753 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
754 cfg(trans)->base_params->pll_cfg_val);
755
756 /*
757 * Set "initialization complete" bit to move adapter from
758 * D0U* --> D0A* (powered-up active) state.
759 */
760 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
761
762 /*
763 * Wait for clock stabilization; once stabilized, access to
764 * device-internal resources is supported, e.g. iwl_write_prph()
765 * and accesses to uCode SRAM.
766 */
767 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
768 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
769 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
770 if (ret < 0) {
771 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
772 goto out;
773 }
774
775 /*
776 * Enable DMA clock and wait for it to stabilize.
777 *
778 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
779 * do not disable clocks. This preserves any hardware bits already
780 * set by default in "CLK_CTRL_REG" after reset.
781 */
782 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
783 udelay(20);
784
785 /* Disable L1-Active */
786 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
787 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
788
Don Fry83626402012-03-07 09:52:37 -0800789 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200790
791out:
792 return ret;
793}
794
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200795static int iwl_apm_stop_master(struct iwl_trans *trans)
796{
797 int ret = 0;
798
799 /* stop device's busmaster DMA activity */
800 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
801
802 ret = iwl_poll_bit(trans, CSR_RESET,
803 CSR_RESET_REG_FLAG_MASTER_DISABLED,
804 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
805 if (ret)
806 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
807
808 IWL_DEBUG_INFO(trans, "stop master\n");
809
810 return ret;
811}
812
813static void iwl_apm_stop(struct iwl_trans *trans)
814{
Don Fry83626402012-03-07 09:52:37 -0800815 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200816 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
817
Don Fry83626402012-03-07 09:52:37 -0800818 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200819
820 /* Stop device's DMA activity */
821 iwl_apm_stop_master(trans);
822
823 /* Reset the entire device */
824 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
825
826 udelay(10);
827
828 /*
829 * Clear "initialization complete" bit to move adapter from
830 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
831 */
832 iwl_clear_bit(trans, CSR_GP_CNTRL,
833 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
834}
835
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700836static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300837{
Johannes Berg7b114882012-02-05 13:55:11 -0800838 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300839 unsigned long flags;
840
841 /* nic_init */
Johannes Berg7b114882012-02-05 13:55:11 -0800842 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200843 iwl_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300844
845 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200846 iwl_write8(trans, CSR_INT_COALESCING,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700847 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300848
Johannes Berg7b114882012-02-05 13:55:11 -0800849 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300850
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700851 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300852
Johannes Bergecdb9752012-03-06 13:31:03 -0800853 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300854
Gregory Greenmana5916972012-01-10 19:22:56 +0200855#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300856 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700857 iwl_rx_init(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +0200858#endif
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300859
860 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700861 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300862 return -ENOMEM;
863
Johannes Berg0dde86b2012-03-06 13:30:46 -0800864 if (cfg(trans)->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300865 /* enable shadow regs in HW */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200866 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300867 0x800FFFFF);
868 }
869
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300870 return 0;
871}
872
873#define HW_READY_TIMEOUT (50)
874
875/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700876static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300877{
878 int ret;
879
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200880 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300881 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
882
883 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200884 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300885 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
886 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
887 HW_READY_TIMEOUT);
888
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700889 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300890 return ret;
891}
892
893/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200894static int iwl_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300895{
896 int ret;
897
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700898 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300899
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700900 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200901 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300902 if (ret >= 0)
903 return 0;
904
905 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200906 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300907 CSR_HW_IF_CONFIG_REG_PREPARE);
908
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200909 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300910 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
911 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
912
913 if (ret < 0)
914 return ret;
915
916 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700917 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300918 if (ret >= 0)
919 return 0;
920 return ret;
921}
922
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200923/*
924 * ucode
925 */
David Spinadel6dfa8d02012-03-10 13:00:14 -0800926static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
927 const struct fw_desc *section)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200928{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800929 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
David Spinadel6dfa8d02012-03-10 13:00:14 -0800930 dma_addr_t phy_addr = section->p_addr;
931 u32 byte_cnt = section->len;
932 u32 dst_addr = section->offset;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200933 int ret;
934
Johannes Berg13df1aa2012-03-06 13:31:00 -0800935 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200936
937 iwl_write_direct32(trans,
938 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
939 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
940
941 iwl_write_direct32(trans,
942 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
943
944 iwl_write_direct32(trans,
945 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
946 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
947
948 iwl_write_direct32(trans,
949 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
950 (iwl_get_dma_hi_addr(phy_addr)
951 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
952
953 iwl_write_direct32(trans,
954 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
955 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
956 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
957 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
958
959 iwl_write_direct32(trans,
960 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
961 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
962 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
963 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
964
David Spinadel6dfa8d02012-03-10 13:00:14 -0800965 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
966 section_num);
Johannes Berg13df1aa2012-03-06 13:31:00 -0800967 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
968 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200969 if (!ret) {
David Spinadel6dfa8d02012-03-10 13:00:14 -0800970 IWL_ERR(trans, "Could not load the [%d] uCode section\n",
971 section_num);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200972 return -ETIMEDOUT;
973 }
974
975 return 0;
976}
977
Johannes Berg0692fe42012-03-06 13:30:37 -0800978static int iwl_load_given_ucode(struct iwl_trans *trans,
979 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200980{
981 int ret = 0;
David Spinadel6dfa8d02012-03-10 13:00:14 -0800982 int i;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200983
David Spinadel6dfa8d02012-03-10 13:00:14 -0800984 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
985 if (!image->sec[i].p_addr)
986 break;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200987
David Spinadel6dfa8d02012-03-10 13:00:14 -0800988 ret = iwl_load_section(trans, i, &image->sec[i]);
989 if (ret)
990 return ret;
991 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200992
993 /* Remove all resets to allow NIC to operate */
994 iwl_write32(trans, CSR_RESET, 0);
995
996 return 0;
997}
998
Johannes Berg0692fe42012-03-06 13:30:37 -0800999static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1000 const struct fw_img *fw)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001001{
1002 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -08001003 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001004
Johannes Berg496bab32012-03-06 13:30:45 -08001005 /* This may fail if AMT took ownership of the device */
1006 if (iwl_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001007 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001008 return -EIO;
1009 }
1010
1011 /* If platform's RF_KILL switch is NOT set to KILL */
Johannes Bergc9eec952012-03-06 13:30:43 -08001012 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1013 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1014 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001015
Johannes Bergc9eec952012-03-06 13:30:43 -08001016 if (hw_rfkill) {
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001017 iwl_enable_rfkill_int(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001018 return -ERFKILL;
1019 }
1020
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001021 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001022
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001023 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001024 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001025 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001026 return ret;
1027 }
1028
1029 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001030 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1031 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001032 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1033
1034 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001035 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001036 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001037
1038 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001039 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1040 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001041
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001042 /* Load the given image to the HW */
Johannes Berg9441b85d2012-03-07 09:52:22 -08001043 return iwl_load_given_ucode(trans, fw);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001044}
1045
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001046/*
1047 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Johannes Berg7b114882012-02-05 13:55:11 -08001048 * must be called under the irq lock and with MAC access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001049 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001050static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001051{
Johannes Berg7b114882012-02-05 13:55:11 -08001052 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1053 IWL_TRANS_GET_PCIE_TRANS(trans);
1054
1055 lockdep_assert_held(&trans_pcie->irq_lock);
1056
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001057 iwl_write_prph(trans, SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001058}
1059
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001060static void iwl_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001061{
Johannes Berg9eae88f2012-03-15 13:26:52 -07001062 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001063 u32 a;
1064 unsigned long flags;
1065 int i, chan;
1066 u32 reg_val;
1067
Johannes Berg7b114882012-02-05 13:55:11 -08001068 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001069
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001070 trans_pcie->scd_base_addr =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001071 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001072 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001073 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001074 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001075 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001076 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001077 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001078 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001079 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001080 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001081 for (; a < trans_pcie->scd_base_addr +
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001082 SCD_TRANS_TBL_OFFSET_QUEUE(
1083 cfg(trans)->base_params->num_of_queues);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -07001084 a += 4)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001085 iwl_write_targ_mem(trans, a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001086
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001087 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -07001088 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001089
1090 /* Enable DMA channel */
1091 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001092 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001093 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1094 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
1095
1096 /* Update FH chicken bits */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001097 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1098 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001099 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1100
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001101 iwl_write_prph(trans, SCD_QUEUECHAIN_SEL,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001102 SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie));
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001103 iwl_write_prph(trans, SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001104
1105 /* initiate the queues */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001106 for (i = 0; i < cfg(trans)->base_params->num_of_queues; i++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001107 iwl_write_prph(trans, SCD_QUEUE_RDPTR(i), 0);
1108 iwl_write_direct32(trans, HBUS_TARG_WRPTR, 0 | (i << 8));
1109 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001110 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001111 iwl_write_targ_mem(trans, trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001112 SCD_CONTEXT_QUEUE_OFFSET(i) +
1113 sizeof(u32),
1114 ((SCD_WIN_SIZE <<
1115 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1116 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1117 ((SCD_FRAME_LIMIT <<
1118 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1119 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1120 }
1121
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001122 iwl_write_prph(trans, SCD_INTERRUPT_MASK,
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001123 IWL_MASK(0, cfg(trans)->base_params->num_of_queues));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001124
1125 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001126 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001127
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001128 iwl_trans_set_wr_ptrs(trans, trans_pcie->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001129
Johannes Berg9eae88f2012-03-15 13:26:52 -07001130 /* make sure all queue are not stopped/used */
1131 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1132 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001133
Johannes Berg9eae88f2012-03-15 13:26:52 -07001134 for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
1135 int fifo = trans_pcie->setup_q_to_fifo[i];
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001136
Johannes Berg9eae88f2012-03-15 13:26:52 -07001137 set_bit(i, trans_pcie->queue_used);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001138
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001139 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
Johannes Berg9eae88f2012-03-15 13:26:52 -07001140 fifo, true);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001141 }
1142
Johannes Berg7b114882012-02-05 13:55:11 -08001143 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001144
1145 /* Enable L1-Active */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001146 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001147 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
1148}
1149
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001150static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
1151{
1152 iwl_reset_ict(trans);
1153 iwl_tx_start(trans);
1154}
1155
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001156/**
1157 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1158 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001159static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001160{
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001161 int ch, txq_id, ret;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001162 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001163 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001164
1165 /* Turn off all Tx DMA fifos */
Johannes Berg7b114882012-02-05 13:55:11 -08001166 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001167
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001168 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001169
1170 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -07001171 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001172 iwl_write_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001173 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001174 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001175 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
Stanislaw Gruszkac2945f32012-03-07 09:52:27 -08001176 1000);
1177 if (ret < 0)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001178 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001179 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001180 iwl_read_direct32(trans,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001181 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001182 }
Johannes Berg7b114882012-02-05 13:55:11 -08001183 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001184
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001185 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001186 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001187 return 0;
1188 }
1189
1190 /* Unmap DMA from host system and free skb's */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001191 for (txq_id = 0; txq_id < cfg(trans)->base_params->num_of_queues;
1192 txq_id++)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001193 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001194
1195 return 0;
1196}
1197
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001198static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001199{
1200 unsigned long flags;
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001201 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001202
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001203 /* tell the device to stop sending interrupts */
Johannes Berg7b114882012-02-05 13:55:11 -08001204 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001205 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001206 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001207
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001208 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001209 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001210
1211 /*
1212 * If a HW restart happens during firmware loading,
1213 * then the firmware loading might call this function
1214 * and later it might be called again due to the
1215 * restart. So don't process again if the device is
1216 * already dead.
1217 */
Don Fry83626402012-03-07 09:52:37 -08001218 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001219 iwl_trans_tx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001220#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001221 iwl_trans_rx_stop(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001222#endif
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001223 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001224 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001225 APMG_CLK_VAL_DMA_CLK_RQT);
1226 udelay(5);
1227 }
1228
1229 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001230 iwl_clear_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001231 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001232
1233 /* Stop the device, and put it in low power state */
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001234 iwl_apm_stop(trans);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001235
1236 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1237 * Clean again the interrupt here
1238 */
Johannes Berg7b114882012-02-05 13:55:11 -08001239 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001240 iwl_disable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001241 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001242
1243 /* wait to make sure we flush pending tasklet*/
Johannes Berg75595532012-03-06 13:31:01 -08001244 synchronize_irq(trans_pcie->irq);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001245 tasklet_kill(&trans_pcie->irq_tasklet);
1246
Johannes Berg1ee158d2012-02-17 10:07:44 -08001247 cancel_work_sync(&trans_pcie->rx_replenish);
1248
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001249 /* stop and reset the on-board processor */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001250 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Don Fry74fda972012-03-20 16:36:54 -07001251
1252 /* clear all status bits */
1253 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1254 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1255 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
Don Fry01d651d2012-03-23 08:34:31 -07001256 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001257}
1258
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001259static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1260{
1261 /* let the ucode operate on its own */
1262 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1263 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1264
1265 iwl_disable_interrupts(trans);
1266 iwl_clear_bit(trans, CSR_GP_CNTRL,
1267 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1268}
1269
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001270static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001271 struct iwl_device_cmd *dev_cmd, int txq_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001272{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001273 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1274 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Emmanuel Grumbach132f98c2011-09-20 15:37:24 -07001275 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001276 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001277 struct iwl_tx_queue *txq;
1278 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001279 dma_addr_t phys_addr = 0;
1280 dma_addr_t txcmd_phys;
1281 dma_addr_t scratch_phys;
1282 u16 len, firstlen, secondlen;
1283 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001284 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001285 u8 hdr_len = ieee80211_hdrlen(fc);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001286 u16 __maybe_unused wifi_seq;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001287
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001288 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001289 q = &txq->q;
1290
Johannes Berg9eae88f2012-03-15 13:26:52 -07001291 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1292 WARN_ON_ONCE(1);
1293 return -EINVAL;
1294 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001295
Johannes Berg9eae88f2012-03-15 13:26:52 -07001296 spin_lock(&txq->lock);
Emmanuel Grumbach631b84c2011-12-07 09:30:21 +02001297
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001298 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001299 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001300 txq->cmd[q->write_ptr] = dev_cmd;
1301
1302 dev_cmd->hdr.cmd = REPLY_TX;
1303 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1304 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001305
1306 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1307 out_meta = &txq->meta[q->write_ptr];
1308
1309 /*
1310 * Use the first empty entry in this queue's command buffer array
1311 * to contain the Tx command and MAC header concatenated together
1312 * (payload data will be in another buffer).
1313 * Size of this varies, due to varying MAC header length.
1314 * If end is not dword aligned, we'll have 2 extra bytes at the end
1315 * of the MAC header (device reads on dword boundaries).
1316 * We'll tell device about this padding later.
1317 */
1318 len = sizeof(struct iwl_tx_cmd) +
1319 sizeof(struct iwl_cmd_header) + hdr_len;
1320 firstlen = (len + 3) & ~3;
1321
1322 /* Tell NIC about any 2-byte padding after MAC header */
1323 if (firstlen != len)
1324 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1325
1326 /* Physical address of this Tx command's header (not MAC header!),
1327 * within command buffer array. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001328 txcmd_phys = dma_map_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001329 &dev_cmd->hdr, firstlen,
1330 DMA_BIDIRECTIONAL);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001331 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
Johannes Berg015c15e2012-03-05 11:24:24 -08001332 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001333 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1334 dma_unmap_len_set(out_meta, len, firstlen);
1335
1336 if (!ieee80211_has_morefrags(fc)) {
1337 txq->need_update = 1;
1338 } else {
1339 wait_write_ptr = 1;
1340 txq->need_update = 0;
1341 }
1342
1343 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1344 * if any (802.11 null frames have no payload). */
1345 secondlen = skb->len - hdr_len;
1346 if (secondlen > 0) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001347 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001348 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001349 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1350 dma_unmap_single(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001351 dma_unmap_addr(out_meta, mapping),
1352 dma_unmap_len(out_meta, len),
1353 DMA_BIDIRECTIONAL);
Johannes Berg015c15e2012-03-05 11:24:24 -08001354 goto out_err;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001355 }
1356 }
1357
1358 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001359 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001360 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001361 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001362 secondlen, 0);
1363
1364 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1365 offsetof(struct iwl_tx_cmd, scratch);
1366
1367 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001368 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001369 DMA_BIDIRECTIONAL);
1370 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1371 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1372
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001373 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001374 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001375 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001376
1377 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbach96f1f052011-12-16 07:53:18 -08001378 iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001379
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001380 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001381 DMA_BIDIRECTIONAL);
1382
Johannes Berg6c1011e2012-03-06 13:30:48 -08001383 trace_iwlwifi_dev_tx(trans->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001384 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1385 sizeof(struct iwl_tfd),
1386 &dev_cmd->hdr, firstlen,
1387 skb->data + hdr_len, secondlen);
1388
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001389 /* start timer if queue currently empty */
1390 if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
1391 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1392
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001393 /* Tell device the write index *just past* this latest filled TFD */
1394 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001395 iwl_txq_update_write_ptr(trans, txq);
1396
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001397 /*
1398 * At this point the frame is "transmitted" successfully
1399 * and we will get a TX status notification eventually,
1400 * regardless of the value of ret. "ret" only indicates
1401 * whether or not we should update the write pointer.
1402 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001403 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001404 if (wait_write_ptr) {
1405 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001406 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001407 } else {
Johannes Bergbada9912012-03-07 09:52:39 -08001408 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001409 }
1410 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001411 spin_unlock(&txq->lock);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001412 return 0;
Johannes Berg015c15e2012-03-05 11:24:24 -08001413 out_err:
1414 spin_unlock(&txq->lock);
1415 return -1;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001416}
1417
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001418static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001419{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001420 struct iwl_trans_pcie *trans_pcie =
1421 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001422 int err;
Johannes Bergc9eec952012-03-06 13:30:43 -08001423 bool hw_rfkill;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001424
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001425 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001426
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001427 if (!trans_pcie->irq_requested) {
1428 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1429 iwl_irq_tasklet, (unsigned long)trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001430
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001431 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001432
Johannes Berg75595532012-03-06 13:31:01 -08001433 err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001434 DRV_NAME, trans);
1435 if (err) {
1436 IWL_ERR(trans, "Error allocating IRQ %d\n",
Johannes Berg75595532012-03-06 13:31:01 -08001437 trans_pcie->irq);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001438 goto error;
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001439 }
1440
1441 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
1442 trans_pcie->irq_requested = true;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001443 }
1444
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001445 err = iwl_prepare_card_hw(trans);
1446 if (err) {
1447 IWL_ERR(trans, "Error while preparing HW: %d", err);
Johannes Bergf057ac42012-01-29 18:36:01 -08001448 goto err_free_irq;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001449 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001450
1451 iwl_apm_init(trans);
1452
Johannes Bergc9eec952012-03-06 13:30:43 -08001453 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1454 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
1455 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001456
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001457 return err;
1458
Johannes Bergf057ac42012-01-29 18:36:01 -08001459err_free_irq:
Johannes Berg75595532012-03-06 13:31:01 -08001460 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001461error:
1462 iwl_free_isr_ict(trans);
1463 tasklet_kill(&trans_pcie->irq_tasklet);
1464 return err;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001465}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001466
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001467static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans)
1468{
1469 iwl_apm_stop(trans);
1470
Emmanuel Grumbach1df06bd2012-01-09 16:35:08 +02001471 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
1472
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001473 /* Even if we stop the HW, we still want the RF kill interrupt */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001474 iwl_enable_rfkill_int(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001475}
1476
Johannes Berg9eae88f2012-03-15 13:26:52 -07001477static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1478 struct sk_buff_head *skbs)
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001479{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001480 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1481 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001482 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1483 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001484 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001485
Johannes Berg015c15e2012-03-05 11:24:24 -08001486 spin_lock(&txq->lock);
1487
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001488 if (txq->q.read_ptr != tfd_num) {
Johannes Berg9eae88f2012-03-15 13:26:52 -07001489 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1490 txq_id, txq->q.read_ptr, tfd_num, ssn);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001491 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Johannes Berge755f882012-03-07 09:52:16 -08001492 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
Johannes Bergbada9912012-03-07 09:52:39 -08001493 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001494 }
Johannes Berg015c15e2012-03-05 11:24:24 -08001495
1496 spin_unlock(&txq->lock);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001497}
1498
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001499static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1500{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001501 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001502}
1503
1504static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1505{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001506 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001507}
1508
1509static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1510{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001511 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001512}
1513
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001514static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001515 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001516{
1517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1518
1519 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Johannes Bergd663ee72012-03-10 13:00:07 -08001520 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1521 trans_pcie->n_no_reclaim_cmds = 0;
1522 else
1523 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1524 if (trans_pcie->n_no_reclaim_cmds)
1525 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1526 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001527
1528 trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
1529
1530 if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
1531 trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
1532
1533 /* at least the command queue must be mapped */
1534 WARN_ON(!trans_pcie->n_q_to_fifo);
1535
1536 memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
1537 trans_pcie->n_q_to_fifo * sizeof(u8));
Johannes Bergb2cf4102012-04-09 17:46:51 -07001538
1539 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1540 if (trans_pcie->rx_buf_size_8k)
1541 trans_pcie->rx_page_order = get_order(8 * 1024);
1542 else
1543 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001544
1545 trans_pcie->wd_timeout =
1546 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001547}
1548
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001549static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001550{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001551 struct iwl_trans_pcie *trans_pcie =
1552 IWL_TRANS_GET_PCIE_TRANS(trans);
1553
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001554 iwl_trans_pcie_tx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001555#ifndef CONFIG_IWLWIFI_IDI
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001556 iwl_trans_pcie_rx_free(trans);
Gregory Greenmana5916972012-01-10 19:22:56 +02001557#endif
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001558 if (trans_pcie->irq_requested == true) {
Johannes Berg75595532012-03-06 13:31:01 -08001559 free_irq(trans_pcie->irq, trans);
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001560 iwl_free_isr_ict(trans);
1561 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001562
1563 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001564 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001565 pci_release_regions(trans_pcie->pci_dev);
1566 pci_disable_device(trans_pcie->pci_dev);
1567
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001568 trans->shrd->trans = NULL;
1569 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001570}
1571
Don Fry47107e82012-03-15 13:27:06 -07001572static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1573{
1574 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1575
1576 if (state)
Don Fry01d651d2012-03-23 08:34:31 -07001577 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001578 else
Don Fry01d651d2012-03-23 08:34:31 -07001579 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
Don Fry47107e82012-03-15 13:27:06 -07001580}
1581
Johannes Bergc01a4042011-09-15 11:46:45 -07001582#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001583static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1584{
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001585 return 0;
1586}
1587
1588static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1589{
Johannes Bergc9eec952012-03-06 13:30:43 -08001590 bool hw_rfkill;
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001591
Johannes Bergc9eec952012-03-06 13:30:43 -08001592 hw_rfkill = !(iwl_read32(trans, CSR_GP_CNTRL) &
1593 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW);
Stanislaw Gruszka8722c892012-03-07 09:52:28 -08001594
1595 if (hw_rfkill)
1596 iwl_enable_rfkill_int(trans);
1597 else
1598 iwl_enable_interrupts(trans);
1599
Emmanuel Grumbach7120d982012-02-09 16:08:15 +02001600 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001601
1602 return 0;
1603}
Johannes Bergc01a4042011-09-15 11:46:45 -07001604#endif /* CONFIG_PM_SLEEP */
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001605
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001606#define IWL_FLUSH_WAIT_MS 2000
1607
1608static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1609{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001610 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001611 struct iwl_tx_queue *txq;
1612 struct iwl_queue *q;
1613 int cnt;
1614 unsigned long now = jiffies;
1615 int ret = 0;
1616
1617 /* waiting for all the tx frames complete might take a while */
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001618 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001619 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001620 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001621 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001622 q = &txq->q;
1623 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1624 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1625 msleep(1);
1626
1627 if (q->read_ptr != q->write_ptr) {
1628 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1629 ret = -ETIMEDOUT;
1630 break;
1631 }
1632 }
1633 return ret;
1634}
1635
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001636static const char *get_fh_string(int cmd)
1637{
1638 switch (cmd) {
1639 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1640 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1641 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1642 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1643 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1644 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1645 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1646 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1647 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1648 default:
1649 return "UNKNOWN";
1650 }
1651}
1652
1653int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1654{
1655 int i;
1656#ifdef CONFIG_IWLWIFI_DEBUG
1657 int pos = 0;
1658 size_t bufsz = 0;
1659#endif
1660 static const u32 fh_tbl[] = {
1661 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1662 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1663 FH_RSCSR_CHNL0_WPTR,
1664 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1665 FH_MEM_RSSR_SHARED_CTRL_REG,
1666 FH_MEM_RSSR_RX_STATUS_REG,
1667 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1668 FH_TSSR_TX_STATUS_REG,
1669 FH_TSSR_TX_ERROR_REG
1670 };
1671#ifdef CONFIG_IWLWIFI_DEBUG
1672 if (display) {
1673 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1674 *buf = kmalloc(bufsz, GFP_KERNEL);
1675 if (!*buf)
1676 return -ENOMEM;
1677 pos += scnprintf(*buf + pos, bufsz - pos,
1678 "FH register values:\n");
1679 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1680 pos += scnprintf(*buf + pos, bufsz - pos,
1681 " %34s: 0X%08x\n",
1682 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001683 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001684 }
1685 return pos;
1686 }
1687#endif
1688 IWL_ERR(trans, "FH register values:\n");
1689 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1690 IWL_ERR(trans, " %34s: 0X%08x\n",
1691 get_fh_string(fh_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001692 iwl_read_direct32(trans, fh_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001693 }
1694 return 0;
1695}
1696
1697static const char *get_csr_string(int cmd)
1698{
1699 switch (cmd) {
1700 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1701 IWL_CMD(CSR_INT_COALESCING);
1702 IWL_CMD(CSR_INT);
1703 IWL_CMD(CSR_INT_MASK);
1704 IWL_CMD(CSR_FH_INT_STATUS);
1705 IWL_CMD(CSR_GPIO_IN);
1706 IWL_CMD(CSR_RESET);
1707 IWL_CMD(CSR_GP_CNTRL);
1708 IWL_CMD(CSR_HW_REV);
1709 IWL_CMD(CSR_EEPROM_REG);
1710 IWL_CMD(CSR_EEPROM_GP);
1711 IWL_CMD(CSR_OTP_GP_REG);
1712 IWL_CMD(CSR_GIO_REG);
1713 IWL_CMD(CSR_GP_UCODE_REG);
1714 IWL_CMD(CSR_GP_DRIVER_REG);
1715 IWL_CMD(CSR_UCODE_DRV_GP1);
1716 IWL_CMD(CSR_UCODE_DRV_GP2);
1717 IWL_CMD(CSR_LED_REG);
1718 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1719 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1720 IWL_CMD(CSR_ANA_PLL_CFG);
1721 IWL_CMD(CSR_HW_REV_WA_REG);
1722 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1723 default:
1724 return "UNKNOWN";
1725 }
1726}
1727
1728void iwl_dump_csr(struct iwl_trans *trans)
1729{
1730 int i;
1731 static const u32 csr_tbl[] = {
1732 CSR_HW_IF_CONFIG_REG,
1733 CSR_INT_COALESCING,
1734 CSR_INT,
1735 CSR_INT_MASK,
1736 CSR_FH_INT_STATUS,
1737 CSR_GPIO_IN,
1738 CSR_RESET,
1739 CSR_GP_CNTRL,
1740 CSR_HW_REV,
1741 CSR_EEPROM_REG,
1742 CSR_EEPROM_GP,
1743 CSR_OTP_GP_REG,
1744 CSR_GIO_REG,
1745 CSR_GP_UCODE_REG,
1746 CSR_GP_DRIVER_REG,
1747 CSR_UCODE_DRV_GP1,
1748 CSR_UCODE_DRV_GP2,
1749 CSR_LED_REG,
1750 CSR_DRAM_INT_TBL_REG,
1751 CSR_GIO_CHICKEN_BITS,
1752 CSR_ANA_PLL_CFG,
1753 CSR_HW_REV_WA_REG,
1754 CSR_DBG_HPET_MEM_REG
1755 };
1756 IWL_ERR(trans, "CSR values:\n");
1757 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1758 "CSR_INT_PERIODIC_REG)\n");
1759 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1760 IWL_ERR(trans, " %25s: 0X%08x\n",
1761 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001762 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001763 }
1764}
1765
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001766#ifdef CONFIG_IWLWIFI_DEBUGFS
1767/* create and remove of files */
1768#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001769 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001770 &iwl_dbgfs_##name##_ops)) \
1771 return -ENOMEM; \
1772} while (0)
1773
1774/* file operation */
1775#define DEBUGFS_READ_FUNC(name) \
1776static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1777 char __user *user_buf, \
1778 size_t count, loff_t *ppos);
1779
1780#define DEBUGFS_WRITE_FUNC(name) \
1781static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1782 const char __user *user_buf, \
1783 size_t count, loff_t *ppos);
1784
1785
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001786#define DEBUGFS_READ_FILE_OPS(name) \
1787 DEBUGFS_READ_FUNC(name); \
1788static const struct file_operations iwl_dbgfs_##name##_ops = { \
1789 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001790 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001791 .llseek = generic_file_llseek, \
1792};
1793
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001794#define DEBUGFS_WRITE_FILE_OPS(name) \
1795 DEBUGFS_WRITE_FUNC(name); \
1796static const struct file_operations iwl_dbgfs_##name##_ops = { \
1797 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001798 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001799 .llseek = generic_file_llseek, \
1800};
1801
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001802#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1803 DEBUGFS_READ_FUNC(name); \
1804 DEBUGFS_WRITE_FUNC(name); \
1805static const struct file_operations iwl_dbgfs_##name##_ops = { \
1806 .write = iwl_dbgfs_##name##_write, \
1807 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001808 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001809 .llseek = generic_file_llseek, \
1810};
1811
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001812static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1813 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001814 size_t count, loff_t *ppos)
1815{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001816 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001817 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001818 struct iwl_tx_queue *txq;
1819 struct iwl_queue *q;
1820 char *buf;
1821 int pos = 0;
1822 int cnt;
1823 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001824 size_t bufsz;
1825
1826 bufsz = sizeof(char) * 64 * cfg(trans)->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001827
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001828 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001829 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001830 return -EAGAIN;
1831 }
1832 buf = kzalloc(bufsz, GFP_KERNEL);
1833 if (!buf)
1834 return -ENOMEM;
1835
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001836 for (cnt = 0; cnt < cfg(trans)->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001837 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001838 q = &txq->q;
1839 pos += scnprintf(buf + pos, bufsz - pos,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001840 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001841 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001842 !!test_bit(cnt, trans_pcie->queue_used),
1843 !!test_bit(cnt, trans_pcie->queue_stopped));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001844 }
1845 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1846 kfree(buf);
1847 return ret;
1848}
1849
1850static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1851 char __user *user_buf,
1852 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001853 struct iwl_trans *trans = file->private_data;
1854 struct iwl_trans_pcie *trans_pcie =
1855 IWL_TRANS_GET_PCIE_TRANS(trans);
1856 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001857 char buf[256];
1858 int pos = 0;
1859 const size_t bufsz = sizeof(buf);
1860
1861 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1862 rxq->read);
1863 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1864 rxq->write);
1865 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1866 rxq->free_count);
1867 if (rxq->rb_stts) {
1868 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1869 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1870 } else {
1871 pos += scnprintf(buf + pos, bufsz - pos,
1872 "closed_rb_num: Not Allocated\n");
1873 }
1874 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1875}
1876
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001877static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1878 char __user *user_buf,
1879 size_t count, loff_t *ppos) {
1880
1881 struct iwl_trans *trans = file->private_data;
1882 struct iwl_trans_pcie *trans_pcie =
1883 IWL_TRANS_GET_PCIE_TRANS(trans);
1884 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1885
1886 int pos = 0;
1887 char *buf;
1888 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1889 ssize_t ret;
1890
1891 buf = kzalloc(bufsz, GFP_KERNEL);
1892 if (!buf) {
1893 IWL_ERR(trans, "Can not allocate Buffer\n");
1894 return -ENOMEM;
1895 }
1896
1897 pos += scnprintf(buf + pos, bufsz - pos,
1898 "Interrupt Statistics Report:\n");
1899
1900 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1901 isr_stats->hw);
1902 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1903 isr_stats->sw);
1904 if (isr_stats->sw || isr_stats->hw) {
1905 pos += scnprintf(buf + pos, bufsz - pos,
1906 "\tLast Restarting Code: 0x%X\n",
1907 isr_stats->err_code);
1908 }
1909#ifdef CONFIG_IWLWIFI_DEBUG
1910 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1911 isr_stats->sch);
1912 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1913 isr_stats->alive);
1914#endif
1915 pos += scnprintf(buf + pos, bufsz - pos,
1916 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1917
1918 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1919 isr_stats->ctkill);
1920
1921 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1922 isr_stats->wakeup);
1923
1924 pos += scnprintf(buf + pos, bufsz - pos,
1925 "Rx command responses:\t\t %u\n", isr_stats->rx);
1926
1927 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1928 isr_stats->tx);
1929
1930 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1931 isr_stats->unhandled);
1932
1933 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1934 kfree(buf);
1935 return ret;
1936}
1937
1938static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1939 const char __user *user_buf,
1940 size_t count, loff_t *ppos)
1941{
1942 struct iwl_trans *trans = file->private_data;
1943 struct iwl_trans_pcie *trans_pcie =
1944 IWL_TRANS_GET_PCIE_TRANS(trans);
1945 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1946
1947 char buf[8];
1948 int buf_size;
1949 u32 reset_flag;
1950
1951 memset(buf, 0, sizeof(buf));
1952 buf_size = min(count, sizeof(buf) - 1);
1953 if (copy_from_user(buf, user_buf, buf_size))
1954 return -EFAULT;
1955 if (sscanf(buf, "%x", &reset_flag) != 1)
1956 return -EFAULT;
1957 if (reset_flag == 0)
1958 memset(isr_stats, 0, sizeof(*isr_stats));
1959
1960 return count;
1961}
1962
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001963static ssize_t iwl_dbgfs_csr_write(struct file *file,
1964 const char __user *user_buf,
1965 size_t count, loff_t *ppos)
1966{
1967 struct iwl_trans *trans = file->private_data;
1968 char buf[8];
1969 int buf_size;
1970 int csr;
1971
1972 memset(buf, 0, sizeof(buf));
1973 buf_size = min(count, sizeof(buf) - 1);
1974 if (copy_from_user(buf, user_buf, buf_size))
1975 return -EFAULT;
1976 if (sscanf(buf, "%d", &csr) != 1)
1977 return -EFAULT;
1978
1979 iwl_dump_csr(trans);
1980
1981 return count;
1982}
1983
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001984static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1985 char __user *user_buf,
1986 size_t count, loff_t *ppos)
1987{
1988 struct iwl_trans *trans = file->private_data;
1989 char *buf;
1990 int pos = 0;
1991 ssize_t ret = -EFAULT;
1992
1993 ret = pos = iwl_dump_fh(trans, &buf, true);
1994 if (buf) {
1995 ret = simple_read_from_buffer(user_buf,
1996 count, ppos, buf, pos);
1997 kfree(buf);
1998 }
1999
2000 return ret;
2001}
2002
Johannes Berg48dffd32012-04-09 17:46:57 -07002003static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2004 const char __user *user_buf,
2005 size_t count, loff_t *ppos)
2006{
2007 struct iwl_trans *trans = file->private_data;
2008
2009 if (!trans->op_mode)
2010 return -EAGAIN;
2011
2012 iwl_op_mode_nic_error(trans->op_mode);
2013
2014 return count;
2015}
2016
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002017DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002018DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002019DEBUGFS_READ_FILE_OPS(rx_queue);
2020DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002021DEBUGFS_WRITE_FILE_OPS(csr);
Johannes Berg48dffd32012-04-09 17:46:57 -07002022DEBUGFS_WRITE_FILE_OPS(fw_restart);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002023
2024/*
2025 * Create the debugfs files and directories
2026 *
2027 */
2028static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2029 struct dentry *dir)
2030{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002031 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2032 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07002033 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07002034 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2035 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Johannes Berg48dffd32012-04-09 17:46:57 -07002036 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002037 return 0;
2038}
2039#else
2040static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
2041 struct dentry *dir)
2042{ return 0; }
2043
2044#endif /*CONFIG_IWLWIFI_DEBUGFS */
2045
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002046const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002047 .start_hw = iwl_trans_pcie_start_hw,
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02002048 .stop_hw = iwl_trans_pcie_stop_hw,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002049 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002050 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002051 .stop_device = iwl_trans_pcie_stop_device,
2052
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002053 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2054
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002055 .send_cmd = iwl_trans_pcie_send_cmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002056
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002057 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002058 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002059
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07002060 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07002061 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002062
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002063 .free = iwl_trans_pcie_free,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002064
2065 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002066
2067 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
2068
Johannes Bergc01a4042011-09-15 11:46:45 -07002069#ifdef CONFIG_PM_SLEEP
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07002070 .suspend = iwl_trans_pcie_suspend,
2071 .resume = iwl_trans_pcie_resume,
Johannes Bergc01a4042011-09-15 11:46:45 -07002072#endif
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002073 .write8 = iwl_trans_pcie_write8,
2074 .write32 = iwl_trans_pcie_write32,
2075 .read32 = iwl_trans_pcie_read32,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002076 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002077 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002078};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002079
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002080struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd,
2081 struct pci_dev *pdev,
2082 const struct pci_device_id *ent)
2083{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002084 struct iwl_trans_pcie *trans_pcie;
2085 struct iwl_trans *trans;
2086 u16 pci_cmd;
2087 int err;
2088
2089 trans = kzalloc(sizeof(struct iwl_trans) +
2090 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
2091
2092 if (WARN_ON(!trans))
2093 return NULL;
2094
2095 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2096
2097 trans->ops = &trans_ops_pcie;
2098 trans->shrd = shrd;
2099 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002100 spin_lock_init(&trans_pcie->irq_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002101 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002102
2103 /* W/A - seems to solve weird behavior. We need to remove this if we
2104 * don't want to stay in L1 all the time. This wastes a lot of power */
2105 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2106 PCIE_LINK_STATE_CLKPM);
2107
2108 if (pci_enable_device(pdev)) {
2109 err = -ENODEV;
2110 goto out_no_pci;
2111 }
2112
2113 pci_set_master(pdev);
2114
2115 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2116 if (!err)
2117 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2118 if (err) {
2119 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2120 if (!err)
2121 err = pci_set_consistent_dma_mask(pdev,
2122 DMA_BIT_MASK(32));
2123 /* both attempts failed: */
2124 if (err) {
2125 dev_printk(KERN_ERR, &pdev->dev,
2126 "No suitable DMA available.\n");
2127 goto out_pci_disable_device;
2128 }
2129 }
2130
2131 err = pci_request_regions(pdev, DRV_NAME);
2132 if (err) {
2133 dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
2134 goto out_pci_disable_device;
2135 }
2136
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002137 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002138 if (!trans_pcie->hw_base) {
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002139 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002140 err = -ENODEV;
2141 goto out_pci_release_regions;
2142 }
2143
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002144 dev_printk(KERN_INFO, &pdev->dev,
2145 "pci_resource_len = 0x%08llx\n",
2146 (unsigned long long) pci_resource_len(pdev, 0));
2147 dev_printk(KERN_INFO, &pdev->dev,
2148 "pci_resource_base = %p\n", trans_pcie->hw_base);
2149
2150 dev_printk(KERN_INFO, &pdev->dev,
2151 "HW Revision ID = 0x%X\n", pdev->revision);
2152
2153 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2154 * PCI Tx retries from interfering with C3 CPU state */
2155 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2156
2157 err = pci_enable_msi(pdev);
2158 if (err)
2159 dev_printk(KERN_ERR, &pdev->dev,
2160 "pci_enable_msi failed(0X%x)", err);
2161
2162 trans->dev = &pdev->dev;
Johannes Berg75595532012-03-06 13:31:01 -08002163 trans_pcie->irq = pdev->irq;
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002164 trans_pcie->pci_dev = pdev;
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002165 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002166 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002167 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2168 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002169
2170 /* TODO: Move this away, not needed if not MSI */
2171 /* enable rfkill interrupt: hw bug w/a */
2172 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2173 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2174 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2175 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2176 }
2177
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002178 /* Initialize the wait queue for commands */
2179 init_waitqueue_head(&trans->wait_command_queue);
2180
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002181 return trans;
2182
2183out_pci_release_regions:
2184 pci_release_regions(pdev);
2185out_pci_disable_device:
2186 pci_disable_device(pdev);
2187out_no_pci:
2188 kfree(trans);
2189 return NULL;
2190}
2191