blob: e2c54912cf11c46cfa90f1a258b5b4b3e9312730 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020090static const int chv_rates[] = { 162000, 202500, 210000, 216000,
91 243000, 270000, 324000, 405000,
92 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020093static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070095/**
96 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 * @intel_dp: DP struct
98 *
99 * If a CPU or PCH DP output is attached to an eDP panel, this function
100 * will return true, and false otherwise.
101 */
102static bool is_edp(struct intel_dp *intel_dp)
103{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
105
106 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107}
108
Imre Deak68b4d822013-05-08 13:14:06 +0300109static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110{
Imre Deak68b4d822013-05-08 13:14:06 +0300111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200118 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119}
120
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300122static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100123static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300124static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300125static void vlv_steal_power_sequencer(struct drm_device *dev,
126 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200128static int
129intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700131 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
133 switch (max_link_bw) {
134 case DP_LINK_BW_1_62:
135 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200136 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Ville Syrjälä50fec212015-03-12 17:10:34 +0200212 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000242static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Jani Nikula9d1a1032014-03-14 16:51:15 +0200945 txbuf[0] = msg->request << 4;
946 txbuf[1] = msg->address >> 8;
947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 /* Return payload size. */
966 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 break;
969
970 case DP_AUX_NATIVE_READ:
971 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 rxsize = msg->size + 1;
974
975 if (WARN_ON(rxsize > 20))
976 return -E2BIG;
977
978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
981 /*
982 * Assume happy day, and copy the data. The caller is
983 * expected to check msg->reply before touching it.
984 *
985 * Return payload size.
986 */
987 ret--;
988 memcpy(msg->buffer, rxbuf + 1, ret);
989 }
990 break;
991
992 default:
993 ret = -EINVAL;
994 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998}
999
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000static void
1001intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1005 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001006 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001007 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 switch (port) {
1010 case PORT_A:
1011 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 case PORT_B:
1015 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 break;
1018 case PORT_C:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_D:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 break;
1026 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 }
1029
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001030 /*
1031 * The AUX_CTL register is usually DP_CTL + 0x10.
1032 *
1033 * On Haswell and Broadwell though:
1034 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1035 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1036 *
1037 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1038 */
1039 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001041
Jani Nikula0b998362014-03-14 16:51:17 +02001042 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001043 intel_dp->aux.dev = dev->dev;
1044 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1047 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001049 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001050 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001051 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001052 name, ret);
1053 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
David Flynn8316f332010-12-08 16:10:21 +00001055
Jani Nikula0b998362014-03-14 16:51:17 +02001056 ret = sysfs_create_link(&connector->base.kdev->kobj,
1057 &intel_dp->aux.ddc.dev.kobj,
1058 intel_dp->aux.ddc.dev.kobj.name);
1059 if (ret < 0) {
1060 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001061 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062 }
1063}
1064
Imre Deak80f65de2014-02-11 17:12:49 +02001065static void
1066intel_dp_connector_unregister(struct intel_connector *intel_connector)
1067{
1068 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1069
Dave Airlie0e32b392014-05-02 14:02:48 +10001070 if (!intel_connector->mst_port)
1071 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1072 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001073 intel_connector_unregister(intel_connector);
1074}
1075
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001076static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301077skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001078{
1079 u32 ctrl1;
1080
1081 pipe_config->ddi_pll_sel = SKL_DPLL0;
1082 pipe_config->dpll_hw_state.cfgcr1 = 0;
1083 pipe_config->dpll_hw_state.cfgcr2 = 0;
1084
1085 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301086 switch (link_clock / 2) {
1087 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001088 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1089 SKL_DPLL0);
1090 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301091 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001092 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1093 SKL_DPLL0);
1094 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301095 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001096 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1097 SKL_DPLL0);
1098 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301099 case 162000:
1100 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1101 SKL_DPLL0);
1102 break;
1103 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1104 results in CDCLK change. Need to handle the change of CDCLK by
1105 disabling pipes and re-enabling them */
1106 case 108000:
1107 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1108 SKL_DPLL0);
1109 break;
1110 case 216000:
1111 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1112 SKL_DPLL0);
1113 break;
1114
Damien Lespiau5416d872014-11-14 17:24:33 +00001115 }
1116 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1117}
1118
1119static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001120hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001121{
1122 switch (link_bw) {
1123 case DP_LINK_BW_1_62:
1124 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1125 break;
1126 case DP_LINK_BW_2_7:
1127 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1128 break;
1129 case DP_LINK_BW_5_4:
1130 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1131 break;
1132 }
1133}
1134
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301135static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001136intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301137{
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001138 if (intel_dp->num_supported_rates) {
1139 *sink_rates = intel_dp->supported_rates;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02001140 return intel_dp->num_supported_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301141 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001142
1143 *sink_rates = default_rates;
1144
1145 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301146}
1147
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301148static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001149intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301150{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001151 if (INTEL_INFO(dev)->gen >= 9) {
1152 *source_rates = gen9_rates;
1153 return ARRAY_SIZE(gen9_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001154 } else if (IS_CHERRYVIEW(dev)) {
1155 *source_rates = chv_rates;
1156 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301157 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001158
1159 *source_rates = default_rates;
1160
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001161 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1162 /* WaDisableHBR2:skl */
1163 return (DP_LINK_BW_2_7 >> 3) + 1;
1164 else if (INTEL_INFO(dev)->gen >= 8 ||
1165 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1166 return (DP_LINK_BW_5_4 >> 3) + 1;
1167 else
1168 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301169}
1170
Daniel Vetter0e503382014-07-04 11:26:04 -03001171static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001172intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001173 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001174{
1175 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001176 const struct dp_link_dpll *divisor = NULL;
1177 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001178
1179 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001180 divisor = gen4_dpll;
1181 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001182 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001183 divisor = pch_dpll;
1184 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001185 } else if (IS_CHERRYVIEW(dev)) {
1186 divisor = chv_dpll;
1187 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001188 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001189 divisor = vlv_dpll;
1190 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001192
1193 if (divisor && count) {
1194 for (i = 0; i < count; i++) {
1195 if (link_bw == divisor[i].link_bw) {
1196 pipe_config->dpll = divisor[i].dpll;
1197 pipe_config->clock_set = true;
1198 break;
1199 }
1200 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 }
1202}
1203
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001204static int intersect_rates(const int *source_rates, int source_len,
1205 const int *sink_rates, int sink_len,
1206 int *supported_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301207{
1208 int i = 0, j = 0, k = 0;
1209
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301210 while (i < source_len && j < sink_len) {
1211 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001212 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1213 return k;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301214 supported_rates[k] = source_rates[i];
1215 ++k;
1216 ++i;
1217 ++j;
1218 } else if (source_rates[i] < sink_rates[j]) {
1219 ++i;
1220 } else {
1221 ++j;
1222 }
1223 }
1224 return k;
1225}
1226
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001227static int intel_supported_rates(struct intel_dp *intel_dp,
1228 int *supported_rates)
1229{
1230 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1231 const int *source_rates, *sink_rates;
1232 int source_len, sink_len;
1233
1234 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1235 source_len = intel_dp_source_rates(dev, &source_rates);
1236
1237 return intersect_rates(source_rates, source_len,
1238 sink_rates, sink_len,
1239 supported_rates);
1240}
1241
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001242static void snprintf_int_array(char *str, size_t len,
1243 const int *array, int nelem)
1244{
1245 int i;
1246
1247 str[0] = '\0';
1248
1249 for (i = 0; i < nelem; i++) {
1250 int r = snprintf(str, len, "%d,", array[i]);
1251 if (r >= len)
1252 return;
1253 str += r;
1254 len -= r;
1255 }
1256}
1257
1258static void intel_dp_print_rates(struct intel_dp *intel_dp)
1259{
1260 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1261 const int *source_rates, *sink_rates;
1262 int source_len, sink_len, supported_len;
1263 int supported_rates[DP_MAX_SUPPORTED_RATES];
1264 char str[128]; /* FIXME: too big for stack? */
1265
1266 if ((drm_debug & DRM_UT_KMS) == 0)
1267 return;
1268
1269 source_len = intel_dp_source_rates(dev, &source_rates);
1270 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1271 DRM_DEBUG_KMS("source rates: %s\n", str);
1272
1273 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1274 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1275 DRM_DEBUG_KMS("sink rates: %s\n", str);
1276
1277 supported_len = intel_supported_rates(intel_dp, supported_rates);
1278 snprintf_int_array(str, sizeof(str), supported_rates, supported_len);
1279 DRM_DEBUG_KMS("supported rates: %s\n", str);
1280}
1281
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001282static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301283{
1284 int i = 0;
1285
1286 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1287 if (find == rates[i])
1288 break;
1289
1290 return i;
1291}
1292
Ville Syrjälä50fec212015-03-12 17:10:34 +02001293int
1294intel_dp_max_link_rate(struct intel_dp *intel_dp)
1295{
1296 int rates[DP_MAX_SUPPORTED_RATES] = {};
1297 int len;
1298
1299 len = intel_supported_rates(intel_dp, rates);
1300 if (WARN_ON(len <= 0))
1301 return 162000;
1302
1303 return rates[rate_to_index(0, rates) - 1];
1304}
1305
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001306int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1307{
1308 return rate_to_index(rate, intel_dp->supported_rates);
1309}
1310
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001311bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001312intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001313 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001314{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001315 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001316 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001317 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001318 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001319 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001320 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001321 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001322 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001323 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001324 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001325 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001326 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301327 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001328 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001329 int link_avail, link_clock;
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001330 int supported_rates[DP_MAX_SUPPORTED_RATES] = {};
1331 int supported_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301332
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001333 supported_len = intel_supported_rates(intel_dp, supported_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301334
1335 /* No common link rates between source and sink */
1336 WARN_ON(supported_len <= 0);
1337
1338 max_clock = supported_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001339
Imre Deakbc7d38a2013-05-16 14:40:36 +03001340 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001341 pipe_config->has_pch_encoder = true;
1342
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001343 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001344 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001345 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001346
Jani Nikuladd06f902012-10-19 14:51:50 +03001347 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1348 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1349 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001350 if (!HAS_PCH_SPLIT(dev))
1351 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1352 intel_connector->panel.fitting_mode);
1353 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001354 intel_pch_panel_fitting(intel_crtc, pipe_config,
1355 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001356 }
1357
Daniel Vettercb1793c2012-06-04 18:39:21 +02001358 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001359 return false;
1360
Daniel Vetter083f9562012-04-20 20:23:49 +02001361 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301362 "max bw %d pixel clock %iKHz\n",
1363 max_lane_count, supported_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001364 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001365
Daniel Vetter36008362013-03-27 00:44:59 +01001366 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1367 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001368 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001369 if (is_edp(intel_dp)) {
1370 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1371 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1372 dev_priv->vbt.edp_bpp);
1373 bpp = dev_priv->vbt.edp_bpp;
1374 }
1375
Jani Nikula344c5bb2014-09-09 11:25:13 +03001376 /*
1377 * Use the maximum clock and number of lanes the eDP panel
1378 * advertizes being capable of. The panels are generally
1379 * designed to support only a single clock and lane
1380 * configuration, and typically these values correspond to the
1381 * native resolution of the panel.
1382 */
1383 min_lane_count = max_lane_count;
1384 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001385 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001386
Daniel Vetter36008362013-03-27 00:44:59 +01001387 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001388 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1389 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001390
Dave Airliec6930992014-07-14 11:04:39 +10001391 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301392 for (lane_count = min_lane_count;
1393 lane_count <= max_lane_count;
1394 lane_count <<= 1) {
1395
1396 link_clock = supported_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001397 link_avail = intel_dp_max_data_rate(link_clock,
1398 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001399
Daniel Vetter36008362013-03-27 00:44:59 +01001400 if (mode_rate <= link_avail) {
1401 goto found;
1402 }
1403 }
1404 }
1405 }
1406
1407 return false;
1408
1409found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001410 if (intel_dp->color_range_auto) {
1411 /*
1412 * See:
1413 * CEA-861-E - 5.1 Default Encoding Parameters
1414 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1415 */
Thierry Reding18316c82012-12-20 15:41:44 +01001416 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001417 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1418 else
1419 intel_dp->color_range = 0;
1420 }
1421
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001422 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001423 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001424
Daniel Vetter36008362013-03-27 00:44:59 +01001425 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301426
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001427 if (intel_dp->num_supported_rates) {
1428 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301429 intel_dp->rate_select =
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001430 intel_dp_rate_select(intel_dp, supported_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001431 } else {
1432 intel_dp->link_bw =
1433 drm_dp_link_rate_to_bw_code(supported_rates[clock]);
1434 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301435 }
1436
Daniel Vetter657445f2013-05-04 10:09:18 +02001437 pipe_config->pipe_bpp = bpp;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301438 pipe_config->port_clock = supported_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001439
Daniel Vetter36008362013-03-27 00:44:59 +01001440 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1441 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001442 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001443 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1444 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001445
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001446 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001447 adjusted_mode->crtc_clock,
1448 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001449 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001450
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301451 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301452 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001453 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301454 intel_link_compute_m_n(bpp, lane_count,
1455 intel_connector->panel.downclock_mode->clock,
1456 pipe_config->port_clock,
1457 &pipe_config->dp_m2_n2);
1458 }
1459
Damien Lespiau5416d872014-11-14 17:24:33 +00001460 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301461 skl_edp_set_pll_config(pipe_config, supported_rates[clock]);
Damien Lespiau5416d872014-11-14 17:24:33 +00001462 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001463 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1464 else
1465 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001466
Daniel Vetter36008362013-03-27 00:44:59 +01001467 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001468}
1469
Daniel Vetter7c62a162013-06-01 17:16:20 +02001470static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001471{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001472 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1473 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1474 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001475 struct drm_i915_private *dev_priv = dev->dev_private;
1476 u32 dpa_ctl;
1477
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001478 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1479 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001480 dpa_ctl = I915_READ(DP_A);
1481 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1482
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001483 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001484 /* For a long time we've carried around a ILK-DevA w/a for the
1485 * 160MHz clock. If we're really unlucky, it's still required.
1486 */
1487 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001488 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001489 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001490 } else {
1491 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001492 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001493 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001494
Daniel Vetterea9b6002012-11-29 15:59:31 +01001495 I915_WRITE(DP_A, dpa_ctl);
1496
1497 POSTING_READ(DP_A);
1498 udelay(500);
1499}
1500
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001501static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001502{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001503 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001505 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001506 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001507 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001508 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509
Keith Packard417e8222011-11-01 19:54:11 -07001510 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001511 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001512 *
1513 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001514 * SNB CPU
1515 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001516 * CPT PCH
1517 *
1518 * IBX PCH and CPU are the same for almost everything,
1519 * except that the CPU DP PLL is configured in this
1520 * register
1521 *
1522 * CPT PCH is quite different, having many bits moved
1523 * to the TRANS_DP_CTL register instead. That
1524 * configuration happens (oddly) in ironlake_pch_enable
1525 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001526
Keith Packard417e8222011-11-01 19:54:11 -07001527 /* Preserve the BIOS-computed detected bit. This is
1528 * supposed to be read-only.
1529 */
1530 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001531
Keith Packard417e8222011-11-01 19:54:11 -07001532 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001533 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001534 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001536 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001537 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001538
Keith Packard417e8222011-11-01 19:54:11 -07001539 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001540
Imre Deakbc7d38a2013-05-16 14:40:36 +03001541 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001542 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1543 intel_dp->DP |= DP_SYNC_HS_HIGH;
1544 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1545 intel_dp->DP |= DP_SYNC_VS_HIGH;
1546 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1547
Jani Nikula6aba5b62013-10-04 15:08:10 +03001548 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001549 intel_dp->DP |= DP_ENHANCED_FRAMING;
1550
Daniel Vetter7c62a162013-06-01 17:16:20 +02001551 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001552 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001553 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001554 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001555
1556 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1557 intel_dp->DP |= DP_SYNC_HS_HIGH;
1558 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1559 intel_dp->DP |= DP_SYNC_VS_HIGH;
1560 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1561
Jani Nikula6aba5b62013-10-04 15:08:10 +03001562 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001563 intel_dp->DP |= DP_ENHANCED_FRAMING;
1564
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001565 if (!IS_CHERRYVIEW(dev)) {
1566 if (crtc->pipe == 1)
1567 intel_dp->DP |= DP_PIPEB_SELECT;
1568 } else {
1569 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1570 }
Keith Packard417e8222011-11-01 19:54:11 -07001571 } else {
1572 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001573 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001574}
1575
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001576#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1577#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001578
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001579#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1580#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001581
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001582#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1583#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001584
Daniel Vetter4be73782014-01-17 14:39:48 +01001585static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001586 u32 mask,
1587 u32 value)
1588{
Paulo Zanoni30add222012-10-26 19:05:45 -02001589 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001590 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001591 u32 pp_stat_reg, pp_ctrl_reg;
1592
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001593 lockdep_assert_held(&dev_priv->pps_mutex);
1594
Jani Nikulabf13e812013-09-06 07:40:05 +03001595 pp_stat_reg = _pp_stat_reg(intel_dp);
1596 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001597
1598 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001599 mask, value,
1600 I915_READ(pp_stat_reg),
1601 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001602
Jesse Barnes453c5422013-03-28 09:55:41 -07001603 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001604 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001605 I915_READ(pp_stat_reg),
1606 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001607 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001608
1609 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001610}
1611
Daniel Vetter4be73782014-01-17 14:39:48 +01001612static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001613{
1614 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001615 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001616}
1617
Daniel Vetter4be73782014-01-17 14:39:48 +01001618static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001619{
Keith Packardbd943152011-09-18 23:09:52 -07001620 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001621 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001622}
Keith Packardbd943152011-09-18 23:09:52 -07001623
Daniel Vetter4be73782014-01-17 14:39:48 +01001624static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001625{
1626 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001627
1628 /* When we disable the VDD override bit last we have to do the manual
1629 * wait. */
1630 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1631 intel_dp->panel_power_cycle_delay);
1632
Daniel Vetter4be73782014-01-17 14:39:48 +01001633 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001634}
Keith Packardbd943152011-09-18 23:09:52 -07001635
Daniel Vetter4be73782014-01-17 14:39:48 +01001636static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001637{
1638 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1639 intel_dp->backlight_on_delay);
1640}
1641
Daniel Vetter4be73782014-01-17 14:39:48 +01001642static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001643{
1644 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1645 intel_dp->backlight_off_delay);
1646}
Keith Packard99ea7122011-11-01 19:57:50 -07001647
Keith Packard832dd3c2011-11-01 19:34:06 -07001648/* Read the current pp_control value, unlocking the register if it
1649 * is locked
1650 */
1651
Jesse Barnes453c5422013-03-28 09:55:41 -07001652static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001653{
Jesse Barnes453c5422013-03-28 09:55:41 -07001654 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1655 struct drm_i915_private *dev_priv = dev->dev_private;
1656 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001657
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001658 lockdep_assert_held(&dev_priv->pps_mutex);
1659
Jani Nikulabf13e812013-09-06 07:40:05 +03001660 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001661 control &= ~PANEL_UNLOCK_MASK;
1662 control |= PANEL_UNLOCK_REGS;
1663 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001664}
1665
Ville Syrjälä951468f2014-09-04 14:55:31 +03001666/*
1667 * Must be paired with edp_panel_vdd_off().
1668 * Must hold pps_mutex around the whole on/off sequence.
1669 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1670 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001671static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001672{
Paulo Zanoni30add222012-10-26 19:05:45 -02001673 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001674 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1675 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001676 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001677 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001678 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001679 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001680 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001681
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001682 lockdep_assert_held(&dev_priv->pps_mutex);
1683
Keith Packard97af61f572011-09-28 16:23:51 -07001684 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001685 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001686
Egbert Eich2c623c12014-11-25 12:54:57 +01001687 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001688 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001689
Daniel Vetter4be73782014-01-17 14:39:48 +01001690 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001691 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001692
Imre Deak4e6e1a52014-03-27 17:45:11 +02001693 power_domain = intel_display_port_power_domain(intel_encoder);
1694 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001695
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001696 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1697 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001698
Daniel Vetter4be73782014-01-17 14:39:48 +01001699 if (!edp_have_panel_power(intel_dp))
1700 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001701
Jesse Barnes453c5422013-03-28 09:55:41 -07001702 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001703 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001704
Jani Nikulabf13e812013-09-06 07:40:05 +03001705 pp_stat_reg = _pp_stat_reg(intel_dp);
1706 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001707
1708 I915_WRITE(pp_ctrl_reg, pp);
1709 POSTING_READ(pp_ctrl_reg);
1710 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1711 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001712 /*
1713 * If the panel wasn't on, delay before accessing aux channel
1714 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001715 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001716 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1717 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001718 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001719 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001720
1721 return need_to_disable;
1722}
1723
Ville Syrjälä951468f2014-09-04 14:55:31 +03001724/*
1725 * Must be paired with intel_edp_panel_vdd_off() or
1726 * intel_edp_panel_off().
1727 * Nested calls to these functions are not allowed since
1728 * we drop the lock. Caller must use some higher level
1729 * locking to prevent nested calls from other threads.
1730 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001731void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001732{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001733 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001734
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001735 if (!is_edp(intel_dp))
1736 return;
1737
Ville Syrjälä773538e82014-09-04 14:54:56 +03001738 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001739 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001740 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001741
Rob Clarke2c719b2014-12-15 13:56:32 -05001742 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001743 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001744}
1745
Daniel Vetter4be73782014-01-17 14:39:48 +01001746static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001747{
Paulo Zanoni30add222012-10-26 19:05:45 -02001748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001749 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001750 struct intel_digital_port *intel_dig_port =
1751 dp_to_dig_port(intel_dp);
1752 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1753 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001754 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001755 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001756
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001757 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001758
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001759 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001760
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001761 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001762 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001763
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001764 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1765 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001766
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001767 pp = ironlake_get_pp_control(intel_dp);
1768 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001769
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001770 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1771 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001772
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001773 I915_WRITE(pp_ctrl_reg, pp);
1774 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001775
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001776 /* Make sure sequencer is idle before allowing subsequent activity */
1777 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1778 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001779
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001780 if ((pp & POWER_TARGET_ON) == 0)
1781 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001782
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001783 power_domain = intel_display_port_power_domain(intel_encoder);
1784 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001785}
1786
Daniel Vetter4be73782014-01-17 14:39:48 +01001787static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001788{
1789 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1790 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001791
Ville Syrjälä773538e82014-09-04 14:54:56 +03001792 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001793 if (!intel_dp->want_panel_vdd)
1794 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001795 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001796}
1797
Imre Deakaba86892014-07-30 15:57:31 +03001798static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1799{
1800 unsigned long delay;
1801
1802 /*
1803 * Queue the timer to fire a long time from now (relative to the power
1804 * down delay) to keep the panel power up across a sequence of
1805 * operations.
1806 */
1807 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1808 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1809}
1810
Ville Syrjälä951468f2014-09-04 14:55:31 +03001811/*
1812 * Must be paired with edp_panel_vdd_on().
1813 * Must hold pps_mutex around the whole on/off sequence.
1814 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1815 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001816static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001817{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001818 struct drm_i915_private *dev_priv =
1819 intel_dp_to_dev(intel_dp)->dev_private;
1820
1821 lockdep_assert_held(&dev_priv->pps_mutex);
1822
Keith Packard97af61f572011-09-28 16:23:51 -07001823 if (!is_edp(intel_dp))
1824 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001825
Rob Clarke2c719b2014-12-15 13:56:32 -05001826 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001827 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001828
Keith Packardbd943152011-09-18 23:09:52 -07001829 intel_dp->want_panel_vdd = false;
1830
Imre Deakaba86892014-07-30 15:57:31 +03001831 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001832 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001833 else
1834 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001835}
1836
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001837static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001838{
Paulo Zanoni30add222012-10-26 19:05:45 -02001839 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001840 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001841 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001842 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001843
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001844 lockdep_assert_held(&dev_priv->pps_mutex);
1845
Keith Packard97af61f572011-09-28 16:23:51 -07001846 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001847 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001848
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001849 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1850 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001851
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001852 if (WARN(edp_have_panel_power(intel_dp),
1853 "eDP port %c panel power already on\n",
1854 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001855 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001856
Daniel Vetter4be73782014-01-17 14:39:48 +01001857 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001858
Jani Nikulabf13e812013-09-06 07:40:05 +03001859 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001860 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001861 if (IS_GEN5(dev)) {
1862 /* ILK workaround: disable reset around power sequence */
1863 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001864 I915_WRITE(pp_ctrl_reg, pp);
1865 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001866 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001867
Keith Packard1c0ae802011-09-19 13:59:29 -07001868 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001869 if (!IS_GEN5(dev))
1870 pp |= PANEL_POWER_RESET;
1871
Jesse Barnes453c5422013-03-28 09:55:41 -07001872 I915_WRITE(pp_ctrl_reg, pp);
1873 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001874
Daniel Vetter4be73782014-01-17 14:39:48 +01001875 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001876 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001877
Keith Packard05ce1a42011-09-29 16:33:01 -07001878 if (IS_GEN5(dev)) {
1879 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001880 I915_WRITE(pp_ctrl_reg, pp);
1881 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001882 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001883}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001884
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001885void intel_edp_panel_on(struct intel_dp *intel_dp)
1886{
1887 if (!is_edp(intel_dp))
1888 return;
1889
1890 pps_lock(intel_dp);
1891 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001892 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001893}
1894
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001895
1896static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001897{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001898 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1899 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001900 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001901 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001902 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001903 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001904 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001905
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001906 lockdep_assert_held(&dev_priv->pps_mutex);
1907
Keith Packard97af61f572011-09-28 16:23:51 -07001908 if (!is_edp(intel_dp))
1909 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001910
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001911 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1912 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001913
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001914 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1915 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001916
Jesse Barnes453c5422013-03-28 09:55:41 -07001917 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001918 /* We need to switch off panel power _and_ force vdd, for otherwise some
1919 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001920 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1921 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001922
Jani Nikulabf13e812013-09-06 07:40:05 +03001923 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001924
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001925 intel_dp->want_panel_vdd = false;
1926
Jesse Barnes453c5422013-03-28 09:55:41 -07001927 I915_WRITE(pp_ctrl_reg, pp);
1928 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001929
Paulo Zanonidce56b32013-12-19 14:29:40 -02001930 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001931 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001932
1933 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001934 power_domain = intel_display_port_power_domain(intel_encoder);
1935 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001936}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001937
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001938void intel_edp_panel_off(struct intel_dp *intel_dp)
1939{
1940 if (!is_edp(intel_dp))
1941 return;
1942
1943 pps_lock(intel_dp);
1944 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001945 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001946}
1947
Jani Nikula1250d102014-08-12 17:11:39 +03001948/* Enable backlight in the panel power control. */
1949static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001950{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001951 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1952 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001953 struct drm_i915_private *dev_priv = dev->dev_private;
1954 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001955 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001956
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001957 /*
1958 * If we enable the backlight right away following a panel power
1959 * on, we may see slight flicker as the panel syncs with the eDP
1960 * link. So delay a bit to make sure the image is solid before
1961 * allowing it to appear.
1962 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001963 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001964
Ville Syrjälä773538e82014-09-04 14:54:56 +03001965 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001966
Jesse Barnes453c5422013-03-28 09:55:41 -07001967 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001968 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001969
Jani Nikulabf13e812013-09-06 07:40:05 +03001970 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001971
1972 I915_WRITE(pp_ctrl_reg, pp);
1973 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001974
Ville Syrjälä773538e82014-09-04 14:54:56 +03001975 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001976}
1977
Jani Nikula1250d102014-08-12 17:11:39 +03001978/* Enable backlight PWM and backlight PP control. */
1979void intel_edp_backlight_on(struct intel_dp *intel_dp)
1980{
1981 if (!is_edp(intel_dp))
1982 return;
1983
1984 DRM_DEBUG_KMS("\n");
1985
1986 intel_panel_enable_backlight(intel_dp->attached_connector);
1987 _intel_edp_backlight_on(intel_dp);
1988}
1989
1990/* Disable backlight in the panel power control. */
1991static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001992{
Paulo Zanoni30add222012-10-26 19:05:45 -02001993 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001994 struct drm_i915_private *dev_priv = dev->dev_private;
1995 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001996 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001997
Keith Packardf01eca22011-09-28 16:48:10 -07001998 if (!is_edp(intel_dp))
1999 return;
2000
Ville Syrjälä773538e82014-09-04 14:54:56 +03002001 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002002
Jesse Barnes453c5422013-03-28 09:55:41 -07002003 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002004 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002005
Jani Nikulabf13e812013-09-06 07:40:05 +03002006 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002007
2008 I915_WRITE(pp_ctrl_reg, pp);
2009 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002010
Ville Syrjälä773538e82014-09-04 14:54:56 +03002011 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002012
Paulo Zanonidce56b32013-12-19 14:29:40 -02002013 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002014 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002015}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002016
Jani Nikula1250d102014-08-12 17:11:39 +03002017/* Disable backlight PP control and backlight PWM. */
2018void intel_edp_backlight_off(struct intel_dp *intel_dp)
2019{
2020 if (!is_edp(intel_dp))
2021 return;
2022
2023 DRM_DEBUG_KMS("\n");
2024
2025 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002026 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002027}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002028
Jani Nikula73580fb72014-08-12 17:11:41 +03002029/*
2030 * Hook for controlling the panel power control backlight through the bl_power
2031 * sysfs attribute. Take care to handle multiple calls.
2032 */
2033static void intel_edp_backlight_power(struct intel_connector *connector,
2034 bool enable)
2035{
2036 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002037 bool is_enabled;
2038
Ville Syrjälä773538e82014-09-04 14:54:56 +03002039 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002040 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002041 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002042
2043 if (is_enabled == enable)
2044 return;
2045
Jani Nikula23ba9372014-08-27 14:08:43 +03002046 DRM_DEBUG_KMS("panel power control backlight %s\n",
2047 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002048
2049 if (enable)
2050 _intel_edp_backlight_on(intel_dp);
2051 else
2052 _intel_edp_backlight_off(intel_dp);
2053}
2054
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002055static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002056{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002057 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2058 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2059 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002060 struct drm_i915_private *dev_priv = dev->dev_private;
2061 u32 dpa_ctl;
2062
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002063 assert_pipe_disabled(dev_priv,
2064 to_intel_crtc(crtc)->pipe);
2065
Jesse Barnesd240f202010-08-13 15:43:26 -07002066 DRM_DEBUG_KMS("\n");
2067 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002068 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2069 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2070
2071 /* We don't adjust intel_dp->DP while tearing down the link, to
2072 * facilitate link retraining (e.g. after hotplug). Hence clear all
2073 * enable bits here to ensure that we don't enable too much. */
2074 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2075 intel_dp->DP |= DP_PLL_ENABLE;
2076 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002077 POSTING_READ(DP_A);
2078 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002079}
2080
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002081static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002082{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2084 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2085 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002086 struct drm_i915_private *dev_priv = dev->dev_private;
2087 u32 dpa_ctl;
2088
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002089 assert_pipe_disabled(dev_priv,
2090 to_intel_crtc(crtc)->pipe);
2091
Jesse Barnesd240f202010-08-13 15:43:26 -07002092 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002093 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2094 "dp pll off, should be on\n");
2095 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2096
2097 /* We can't rely on the value tracked for the DP register in
2098 * intel_dp->DP because link_down must not change that (otherwise link
2099 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002100 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002101 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002102 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002103 udelay(200);
2104}
2105
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002106/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002107void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002108{
2109 int ret, i;
2110
2111 /* Should have a valid DPCD by this point */
2112 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2113 return;
2114
2115 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002116 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2117 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002118 } else {
2119 /*
2120 * When turning on, we need to retry for 1ms to give the sink
2121 * time to wake up.
2122 */
2123 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002124 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2125 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002126 if (ret == 1)
2127 break;
2128 msleep(1);
2129 }
2130 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002131
2132 if (ret != 1)
2133 DRM_DEBUG_KMS("failed to %s sink power state\n",
2134 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002135}
2136
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002137static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2138 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002139{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002140 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002141 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002142 struct drm_device *dev = encoder->base.dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002144 enum intel_display_power_domain power_domain;
2145 u32 tmp;
2146
2147 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002148 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002149 return false;
2150
2151 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002152
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002153 if (!(tmp & DP_PORT_EN))
2154 return false;
2155
Imre Deakbc7d38a2013-05-16 14:40:36 +03002156 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002157 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002158 } else if (IS_CHERRYVIEW(dev)) {
2159 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002160 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002161 *pipe = PORT_TO_PIPE(tmp);
2162 } else {
2163 u32 trans_sel;
2164 u32 trans_dp;
2165 int i;
2166
2167 switch (intel_dp->output_reg) {
2168 case PCH_DP_B:
2169 trans_sel = TRANS_DP_PORT_SEL_B;
2170 break;
2171 case PCH_DP_C:
2172 trans_sel = TRANS_DP_PORT_SEL_C;
2173 break;
2174 case PCH_DP_D:
2175 trans_sel = TRANS_DP_PORT_SEL_D;
2176 break;
2177 default:
2178 return true;
2179 }
2180
Damien Lespiau055e3932014-08-18 13:49:10 +01002181 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002182 trans_dp = I915_READ(TRANS_DP_CTL(i));
2183 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2184 *pipe = i;
2185 return true;
2186 }
2187 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002188
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002189 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2190 intel_dp->output_reg);
2191 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002192
2193 return true;
2194}
2195
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002196static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002197 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002198{
2199 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002200 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002201 struct drm_device *dev = encoder->base.dev;
2202 struct drm_i915_private *dev_priv = dev->dev_private;
2203 enum port port = dp_to_dig_port(intel_dp)->port;
2204 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002205 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002206
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002207 tmp = I915_READ(intel_dp->output_reg);
2208 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2209 pipe_config->has_audio = true;
2210
Xiong Zhang63000ef2013-06-28 12:59:06 +08002211 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002212 if (tmp & DP_SYNC_HS_HIGH)
2213 flags |= DRM_MODE_FLAG_PHSYNC;
2214 else
2215 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002216
Xiong Zhang63000ef2013-06-28 12:59:06 +08002217 if (tmp & DP_SYNC_VS_HIGH)
2218 flags |= DRM_MODE_FLAG_PVSYNC;
2219 else
2220 flags |= DRM_MODE_FLAG_NVSYNC;
2221 } else {
2222 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2223 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2224 flags |= DRM_MODE_FLAG_PHSYNC;
2225 else
2226 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002227
Xiong Zhang63000ef2013-06-28 12:59:06 +08002228 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2229 flags |= DRM_MODE_FLAG_PVSYNC;
2230 else
2231 flags |= DRM_MODE_FLAG_NVSYNC;
2232 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002233
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002234 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002235
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002236 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2237 tmp & DP_COLOR_RANGE_16_235)
2238 pipe_config->limited_color_range = true;
2239
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002240 pipe_config->has_dp_encoder = true;
2241
2242 intel_dp_get_m_n(crtc, pipe_config);
2243
Ville Syrjälä18442d02013-09-13 16:00:08 +03002244 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002245 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2246 pipe_config->port_clock = 162000;
2247 else
2248 pipe_config->port_clock = 270000;
2249 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002250
2251 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2252 &pipe_config->dp_m_n);
2253
2254 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2255 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2256
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002257 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002258
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002259 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2260 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2261 /*
2262 * This is a big fat ugly hack.
2263 *
2264 * Some machines in UEFI boot mode provide us a VBT that has 18
2265 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2266 * unknown we fail to light up. Yet the same BIOS boots up with
2267 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2268 * max, not what it tells us to use.
2269 *
2270 * Note: This will still be broken if the eDP panel is not lit
2271 * up by the BIOS, and thus we can't get the mode at module
2272 * load.
2273 */
2274 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2275 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2276 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2277 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002278}
2279
Daniel Vettere8cb4552012-07-01 13:05:48 +02002280static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002281{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002282 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002283 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002284 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2285
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002286 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002287 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002288
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002289 if (HAS_PSR(dev) && !HAS_DDI(dev))
2290 intel_psr_disable(intel_dp);
2291
Daniel Vetter6cb49832012-05-20 17:14:50 +02002292 /* Make sure the panel is off before trying to change the mode. But also
2293 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002294 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002295 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002296 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002297 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002298
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002299 /* disable the port before the pipe on g4x */
2300 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002301 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002302}
2303
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002304static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002305{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002306 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002307 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002308
Ville Syrjälä49277c32014-03-31 18:21:26 +03002309 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002310 if (port == PORT_A)
2311 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002312}
2313
2314static void vlv_post_disable_dp(struct intel_encoder *encoder)
2315{
2316 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2317
2318 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002319}
2320
Ville Syrjälä580d3812014-04-09 13:29:00 +03002321static void chv_post_disable_dp(struct intel_encoder *encoder)
2322{
2323 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2324 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2325 struct drm_device *dev = encoder->base.dev;
2326 struct drm_i915_private *dev_priv = dev->dev_private;
2327 struct intel_crtc *intel_crtc =
2328 to_intel_crtc(encoder->base.crtc);
2329 enum dpio_channel ch = vlv_dport_to_channel(dport);
2330 enum pipe pipe = intel_crtc->pipe;
2331 u32 val;
2332
2333 intel_dp_link_down(intel_dp);
2334
2335 mutex_lock(&dev_priv->dpio_lock);
2336
2337 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002338 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002339 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002340 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002341
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002342 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2343 val |= CHV_PCS_REQ_SOFTRESET_EN;
2344 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2345
2346 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002347 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002348 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2349
2350 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2351 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2352 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002353
2354 mutex_unlock(&dev_priv->dpio_lock);
2355}
2356
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002357static void
2358_intel_dp_set_link_train(struct intel_dp *intel_dp,
2359 uint32_t *DP,
2360 uint8_t dp_train_pat)
2361{
2362 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2363 struct drm_device *dev = intel_dig_port->base.base.dev;
2364 struct drm_i915_private *dev_priv = dev->dev_private;
2365 enum port port = intel_dig_port->port;
2366
2367 if (HAS_DDI(dev)) {
2368 uint32_t temp = I915_READ(DP_TP_CTL(port));
2369
2370 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2371 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2372 else
2373 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2374
2375 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2376 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2377 case DP_TRAINING_PATTERN_DISABLE:
2378 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2379
2380 break;
2381 case DP_TRAINING_PATTERN_1:
2382 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2383 break;
2384 case DP_TRAINING_PATTERN_2:
2385 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2386 break;
2387 case DP_TRAINING_PATTERN_3:
2388 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2389 break;
2390 }
2391 I915_WRITE(DP_TP_CTL(port), temp);
2392
2393 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2394 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2395
2396 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2397 case DP_TRAINING_PATTERN_DISABLE:
2398 *DP |= DP_LINK_TRAIN_OFF_CPT;
2399 break;
2400 case DP_TRAINING_PATTERN_1:
2401 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2402 break;
2403 case DP_TRAINING_PATTERN_2:
2404 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2405 break;
2406 case DP_TRAINING_PATTERN_3:
2407 DRM_ERROR("DP training pattern 3 not supported\n");
2408 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2409 break;
2410 }
2411
2412 } else {
2413 if (IS_CHERRYVIEW(dev))
2414 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2415 else
2416 *DP &= ~DP_LINK_TRAIN_MASK;
2417
2418 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2419 case DP_TRAINING_PATTERN_DISABLE:
2420 *DP |= DP_LINK_TRAIN_OFF;
2421 break;
2422 case DP_TRAINING_PATTERN_1:
2423 *DP |= DP_LINK_TRAIN_PAT_1;
2424 break;
2425 case DP_TRAINING_PATTERN_2:
2426 *DP |= DP_LINK_TRAIN_PAT_2;
2427 break;
2428 case DP_TRAINING_PATTERN_3:
2429 if (IS_CHERRYVIEW(dev)) {
2430 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2431 } else {
2432 DRM_ERROR("DP training pattern 3 not supported\n");
2433 *DP |= DP_LINK_TRAIN_PAT_2;
2434 }
2435 break;
2436 }
2437 }
2438}
2439
2440static void intel_dp_enable_port(struct intel_dp *intel_dp)
2441{
2442 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2443 struct drm_i915_private *dev_priv = dev->dev_private;
2444
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002445 /* enable with pattern 1 (as per spec) */
2446 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2447 DP_TRAINING_PATTERN_1);
2448
2449 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2450 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002451
2452 /*
2453 * Magic for VLV/CHV. We _must_ first set up the register
2454 * without actually enabling the port, and then do another
2455 * write to enable the port. Otherwise link training will
2456 * fail when the power sequencer is freshly used for this port.
2457 */
2458 intel_dp->DP |= DP_PORT_EN;
2459
2460 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2461 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002462}
2463
Daniel Vettere8cb4552012-07-01 13:05:48 +02002464static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002465{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002466 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2467 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002468 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002469 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002470 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002471
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002472 if (WARN_ON(dp_reg & DP_PORT_EN))
2473 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002474
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002475 pps_lock(intel_dp);
2476
2477 if (IS_VALLEYVIEW(dev))
2478 vlv_init_panel_power_sequencer(intel_dp);
2479
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002480 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002481
2482 edp_panel_vdd_on(intel_dp);
2483 edp_panel_on(intel_dp);
2484 edp_panel_vdd_off(intel_dp, true);
2485
2486 pps_unlock(intel_dp);
2487
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002488 if (IS_VALLEYVIEW(dev))
2489 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2490
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002491 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2492 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002493 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002494 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002495
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002496 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002497 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2498 pipe_name(crtc->pipe));
2499 intel_audio_codec_enable(encoder);
2500 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002501}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002502
Jani Nikulaecff4f32013-09-06 07:38:29 +03002503static void g4x_enable_dp(struct intel_encoder *encoder)
2504{
Jani Nikula828f5c62013-09-05 16:44:45 +03002505 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2506
Jani Nikulaecff4f32013-09-06 07:38:29 +03002507 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002508 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002509}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002510
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002511static void vlv_enable_dp(struct intel_encoder *encoder)
2512{
Jani Nikula828f5c62013-09-05 16:44:45 +03002513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2514
Daniel Vetter4be73782014-01-17 14:39:48 +01002515 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002516 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517}
2518
Jani Nikulaecff4f32013-09-06 07:38:29 +03002519static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002520{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002521 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002522 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002523
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002524 intel_dp_prepare(encoder);
2525
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002526 /* Only ilk+ has port A */
2527 if (dport->port == PORT_A) {
2528 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002529 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002530 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002531}
2532
Ville Syrjälä83b84592014-10-16 21:29:51 +03002533static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2534{
2535 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2536 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2537 enum pipe pipe = intel_dp->pps_pipe;
2538 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2539
2540 edp_panel_vdd_off_sync(intel_dp);
2541
2542 /*
2543 * VLV seems to get confused when multiple power seqeuencers
2544 * have the same port selected (even if only one has power/vdd
2545 * enabled). The failure manifests as vlv_wait_port_ready() failing
2546 * CHV on the other hand doesn't seem to mind having the same port
2547 * selected in multiple power seqeuencers, but let's clear the
2548 * port select always when logically disconnecting a power sequencer
2549 * from a port.
2550 */
2551 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2552 pipe_name(pipe), port_name(intel_dig_port->port));
2553 I915_WRITE(pp_on_reg, 0);
2554 POSTING_READ(pp_on_reg);
2555
2556 intel_dp->pps_pipe = INVALID_PIPE;
2557}
2558
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002559static void vlv_steal_power_sequencer(struct drm_device *dev,
2560 enum pipe pipe)
2561{
2562 struct drm_i915_private *dev_priv = dev->dev_private;
2563 struct intel_encoder *encoder;
2564
2565 lockdep_assert_held(&dev_priv->pps_mutex);
2566
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002567 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2568 return;
2569
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002570 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2571 base.head) {
2572 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002573 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002574
2575 if (encoder->type != INTEL_OUTPUT_EDP)
2576 continue;
2577
2578 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002579 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002580
2581 if (intel_dp->pps_pipe != pipe)
2582 continue;
2583
2584 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002585 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002586
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002587 WARN(encoder->connectors_active,
2588 "stealing pipe %c power sequencer from active eDP port %c\n",
2589 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002590
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002591 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002592 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002593 }
2594}
2595
2596static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2597{
2598 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2599 struct intel_encoder *encoder = &intel_dig_port->base;
2600 struct drm_device *dev = encoder->base.dev;
2601 struct drm_i915_private *dev_priv = dev->dev_private;
2602 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002603
2604 lockdep_assert_held(&dev_priv->pps_mutex);
2605
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002606 if (!is_edp(intel_dp))
2607 return;
2608
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609 if (intel_dp->pps_pipe == crtc->pipe)
2610 return;
2611
2612 /*
2613 * If another power sequencer was being used on this
2614 * port previously make sure to turn off vdd there while
2615 * we still have control of it.
2616 */
2617 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002618 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002619
2620 /*
2621 * We may be stealing the power
2622 * sequencer from another port.
2623 */
2624 vlv_steal_power_sequencer(dev, crtc->pipe);
2625
2626 /* now it's all ours */
2627 intel_dp->pps_pipe = crtc->pipe;
2628
2629 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2630 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2631
2632 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002633 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2634 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002635}
2636
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002637static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2638{
2639 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2640 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002641 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002642 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002643 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002644 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002645 int pipe = intel_crtc->pipe;
2646 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002648 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002649
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002650 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002651 val = 0;
2652 if (pipe)
2653 val |= (1<<21);
2654 else
2655 val &= ~(1<<21);
2656 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002657 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2658 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2659 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002660
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002661 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002662
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002663 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002664}
2665
Jani Nikulaecff4f32013-09-06 07:38:29 +03002666static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002667{
2668 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2669 struct drm_device *dev = encoder->base.dev;
2670 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002671 struct intel_crtc *intel_crtc =
2672 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002673 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002674 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002675
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002676 intel_dp_prepare(encoder);
2677
Jesse Barnes89b667f2013-04-18 14:51:36 -07002678 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002679 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002680 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002681 DPIO_PCS_TX_LANE2_RESET |
2682 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002683 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002684 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2685 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2686 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2687 DPIO_PCS_CLK_SOFT_RESET);
2688
2689 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002690 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2691 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2692 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002693 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002694}
2695
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002696static void chv_pre_enable_dp(struct intel_encoder *encoder)
2697{
2698 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2699 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2700 struct drm_device *dev = encoder->base.dev;
2701 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002702 struct intel_crtc *intel_crtc =
2703 to_intel_crtc(encoder->base.crtc);
2704 enum dpio_channel ch = vlv_dport_to_channel(dport);
2705 int pipe = intel_crtc->pipe;
2706 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002707 u32 val;
2708
2709 mutex_lock(&dev_priv->dpio_lock);
2710
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002711 /* allow hardware to manage TX FIFO reset source */
2712 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2713 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2714 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2715
2716 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2717 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2718 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2719
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002720 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002721 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002722 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002723 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002724
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002725 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2726 val |= CHV_PCS_REQ_SOFTRESET_EN;
2727 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2728
2729 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002730 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002731 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2732
2733 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2734 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2735 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002736
2737 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002738 for (i = 0; i < 4; i++) {
2739 /* Set the latency optimal bit */
2740 data = (i == 1) ? 0x0 : 0x6;
2741 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2742 data << DPIO_FRC_LATENCY_SHFIT);
2743
2744 /* Set the upar bit */
2745 data = (i == 1) ? 0x0 : 0x1;
2746 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2747 data << DPIO_UPAR_SHIFT);
2748 }
2749
2750 /* Data lane stagger programming */
2751 /* FIXME: Fix up value only after power analysis */
2752
2753 mutex_unlock(&dev_priv->dpio_lock);
2754
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002755 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002756}
2757
Ville Syrjälä9197c882014-04-09 13:29:05 +03002758static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2759{
2760 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2761 struct drm_device *dev = encoder->base.dev;
2762 struct drm_i915_private *dev_priv = dev->dev_private;
2763 struct intel_crtc *intel_crtc =
2764 to_intel_crtc(encoder->base.crtc);
2765 enum dpio_channel ch = vlv_dport_to_channel(dport);
2766 enum pipe pipe = intel_crtc->pipe;
2767 u32 val;
2768
Ville Syrjälä625695f2014-06-28 02:04:02 +03002769 intel_dp_prepare(encoder);
2770
Ville Syrjälä9197c882014-04-09 13:29:05 +03002771 mutex_lock(&dev_priv->dpio_lock);
2772
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002773 /* program left/right clock distribution */
2774 if (pipe != PIPE_B) {
2775 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2776 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2777 if (ch == DPIO_CH0)
2778 val |= CHV_BUFLEFTENA1_FORCE;
2779 if (ch == DPIO_CH1)
2780 val |= CHV_BUFRIGHTENA1_FORCE;
2781 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2782 } else {
2783 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2784 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2785 if (ch == DPIO_CH0)
2786 val |= CHV_BUFLEFTENA2_FORCE;
2787 if (ch == DPIO_CH1)
2788 val |= CHV_BUFRIGHTENA2_FORCE;
2789 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2790 }
2791
Ville Syrjälä9197c882014-04-09 13:29:05 +03002792 /* program clock channel usage */
2793 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2794 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2795 if (pipe != PIPE_B)
2796 val &= ~CHV_PCS_USEDCLKCHANNEL;
2797 else
2798 val |= CHV_PCS_USEDCLKCHANNEL;
2799 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2800
2801 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2802 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2803 if (pipe != PIPE_B)
2804 val &= ~CHV_PCS_USEDCLKCHANNEL;
2805 else
2806 val |= CHV_PCS_USEDCLKCHANNEL;
2807 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2808
2809 /*
2810 * This a a bit weird since generally CL
2811 * matches the pipe, but here we need to
2812 * pick the CL based on the port.
2813 */
2814 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2815 if (pipe != PIPE_B)
2816 val &= ~CHV_CMN_USEDCLKCHANNEL;
2817 else
2818 val |= CHV_CMN_USEDCLKCHANNEL;
2819 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2820
2821 mutex_unlock(&dev_priv->dpio_lock);
2822}
2823
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002825 * Native read with retry for link status and receiver capability reads for
2826 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002827 *
2828 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2829 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002830 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002831static ssize_t
2832intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2833 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002834{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002835 ssize_t ret;
2836 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002837
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002838 /*
2839 * Sometime we just get the same incorrect byte repeated
2840 * over the entire buffer. Doing just one throw away read
2841 * initially seems to "solve" it.
2842 */
2843 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2844
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002845 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002846 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2847 if (ret == size)
2848 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002849 msleep(1);
2850 }
2851
Jani Nikula9d1a1032014-03-14 16:51:15 +02002852 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002853}
2854
2855/*
2856 * Fetch AUX CH registers 0x202 - 0x207 which contain
2857 * link status information
2858 */
2859static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002860intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002861{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002862 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2863 DP_LANE0_1_STATUS,
2864 link_status,
2865 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002866}
2867
Paulo Zanoni11002442014-06-13 18:45:41 -03002868/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002869static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002870intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871{
Paulo Zanoni30add222012-10-26 19:05:45 -02002872 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302873 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002874 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002875
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302876 if (INTEL_INFO(dev)->gen >= 9) {
2877 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2878 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002879 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302880 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302881 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002882 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002884 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002886 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002888}
2889
2890static uint8_t
2891intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2892{
Paulo Zanoni30add222012-10-26 19:05:45 -02002893 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002894 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002895
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002896 if (INTEL_INFO(dev)->gen >= 9) {
2897 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2898 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2899 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2900 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2901 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002906 default:
2907 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2908 }
2909 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002910 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302911 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2912 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2913 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2914 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002918 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302919 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002920 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002921 } else if (IS_VALLEYVIEW(dev)) {
2922 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302923 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2924 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2926 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302931 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002932 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002933 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002934 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2938 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2939 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002940 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002942 }
2943 } else {
2944 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2946 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2948 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002952 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302953 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002954 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002955 }
2956}
2957
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002958static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2959{
2960 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002963 struct intel_crtc *intel_crtc =
2964 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 unsigned long demph_reg_value, preemph_reg_value,
2966 uniqtranscale_reg_value;
2967 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002968 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002969 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002970
2971 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302972 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002973 preemph_reg_value = 0x0004000;
2974 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302975 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002976 demph_reg_value = 0x2B405555;
2977 uniqtranscale_reg_value = 0x552AB83A;
2978 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302979 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002980 demph_reg_value = 0x2B404040;
2981 uniqtranscale_reg_value = 0x5548B83A;
2982 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302983 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002984 demph_reg_value = 0x2B245555;
2985 uniqtranscale_reg_value = 0x5560B83A;
2986 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302987 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002988 demph_reg_value = 0x2B405555;
2989 uniqtranscale_reg_value = 0x5598DA3A;
2990 break;
2991 default:
2992 return 0;
2993 }
2994 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 preemph_reg_value = 0x0002000;
2997 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002999 demph_reg_value = 0x2B404040;
3000 uniqtranscale_reg_value = 0x5552B83A;
3001 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303002 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003003 demph_reg_value = 0x2B404848;
3004 uniqtranscale_reg_value = 0x5580B83A;
3005 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303006 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003007 demph_reg_value = 0x2B404040;
3008 uniqtranscale_reg_value = 0x55ADDA3A;
3009 break;
3010 default:
3011 return 0;
3012 }
3013 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303014 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003015 preemph_reg_value = 0x0000000;
3016 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303017 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003018 demph_reg_value = 0x2B305555;
3019 uniqtranscale_reg_value = 0x5570B83A;
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003022 demph_reg_value = 0x2B2B4040;
3023 uniqtranscale_reg_value = 0x55ADDA3A;
3024 break;
3025 default:
3026 return 0;
3027 }
3028 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303029 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003030 preemph_reg_value = 0x0006000;
3031 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303032 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003033 demph_reg_value = 0x1B405555;
3034 uniqtranscale_reg_value = 0x55ADDA3A;
3035 break;
3036 default:
3037 return 0;
3038 }
3039 break;
3040 default:
3041 return 0;
3042 }
3043
Chris Wilson0980a602013-07-26 19:57:35 +01003044 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003045 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3046 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3047 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003048 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003049 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3050 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3051 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3052 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003053 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003054
3055 return 0;
3056}
3057
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003058static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
3059{
3060 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3061 struct drm_i915_private *dev_priv = dev->dev_private;
3062 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3063 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003064 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003065 uint8_t train_set = intel_dp->train_set[0];
3066 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003067 enum pipe pipe = intel_crtc->pipe;
3068 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003069
3070 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303071 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003072 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303073 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074 deemph_reg_value = 128;
3075 margin_reg_value = 52;
3076 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303077 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003078 deemph_reg_value = 128;
3079 margin_reg_value = 77;
3080 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003082 deemph_reg_value = 128;
3083 margin_reg_value = 102;
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 deemph_reg_value = 128;
3087 margin_reg_value = 154;
3088 /* FIXME extra to set for 1200 */
3089 break;
3090 default:
3091 return 0;
3092 }
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003095 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303096 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003097 deemph_reg_value = 85;
3098 margin_reg_value = 78;
3099 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303100 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003101 deemph_reg_value = 85;
3102 margin_reg_value = 116;
3103 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105 deemph_reg_value = 85;
3106 margin_reg_value = 154;
3107 break;
3108 default:
3109 return 0;
3110 }
3111 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303112 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003113 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115 deemph_reg_value = 64;
3116 margin_reg_value = 104;
3117 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303118 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003119 deemph_reg_value = 64;
3120 margin_reg_value = 154;
3121 break;
3122 default:
3123 return 0;
3124 }
3125 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003129 deemph_reg_value = 43;
3130 margin_reg_value = 154;
3131 break;
3132 default:
3133 return 0;
3134 }
3135 break;
3136 default:
3137 return 0;
3138 }
3139
3140 mutex_lock(&dev_priv->dpio_lock);
3141
3142 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003143 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3144 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003145 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3146 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003147 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3148
3149 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3150 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003151 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3152 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003153 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003154
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003155 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3156 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3157 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3158 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3159
3160 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3161 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3162 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3163 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3164
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003165 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003166 for (i = 0; i < 4; i++) {
3167 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3168 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3169 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3170 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3171 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003172
3173 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003174 for (i = 0; i < 4; i++) {
3175 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003176 val &= ~DPIO_SWING_MARGIN000_MASK;
3177 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003178 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3179 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003180
3181 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003182 for (i = 0; i < 4; i++) {
3183 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3184 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3185 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3186 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003187
3188 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303189 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003190 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003192
3193 /*
3194 * The document said it needs to set bit 27 for ch0 and bit 26
3195 * for ch1. Might be a typo in the doc.
3196 * For now, for this unique transition scale selection, set bit
3197 * 27 for ch0 and ch1.
3198 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003199 for (i = 0; i < 4; i++) {
3200 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3201 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3202 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3203 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003204
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003205 for (i = 0; i < 4; i++) {
3206 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3207 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3208 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3209 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3210 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003211 }
3212
3213 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003214 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3215 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3216 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3217
3218 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3219 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3220 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003221
3222 /* LRC Bypass */
3223 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3224 val |= DPIO_LRC_BYPASS;
3225 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3226
3227 mutex_unlock(&dev_priv->dpio_lock);
3228
3229 return 0;
3230}
3231
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003232static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003233intel_get_adjust_train(struct intel_dp *intel_dp,
3234 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003235{
3236 uint8_t v = 0;
3237 uint8_t p = 0;
3238 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003239 uint8_t voltage_max;
3240 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241
Jesse Barnes33a34e42010-09-08 12:42:02 -07003242 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003243 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3244 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003245
3246 if (this_v > v)
3247 v = this_v;
3248 if (this_p > p)
3249 p = this_p;
3250 }
3251
Keith Packard1a2eb462011-11-16 16:26:07 -08003252 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003253 if (v >= voltage_max)
3254 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255
Keith Packard1a2eb462011-11-16 16:26:07 -08003256 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3257 if (p >= preemph_max)
3258 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003259
3260 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003261 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003262}
3263
3264static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003265intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003266{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003267 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003268
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003269 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303270 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003271 default:
3272 signal_levels |= DP_VOLTAGE_0_4;
3273 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303274 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275 signal_levels |= DP_VOLTAGE_0_6;
3276 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303277 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003278 signal_levels |= DP_VOLTAGE_0_8;
3279 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303280 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003281 signal_levels |= DP_VOLTAGE_1_2;
3282 break;
3283 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003284 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286 default:
3287 signal_levels |= DP_PRE_EMPHASIS_0;
3288 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303289 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003290 signal_levels |= DP_PRE_EMPHASIS_3_5;
3291 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003293 signal_levels |= DP_PRE_EMPHASIS_6;
3294 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303295 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296 signal_levels |= DP_PRE_EMPHASIS_9_5;
3297 break;
3298 }
3299 return signal_levels;
3300}
3301
Zhenyu Wange3421a12010-04-08 09:43:27 +08003302/* Gen6's DP voltage swing and pre-emphasis control */
3303static uint32_t
3304intel_gen6_edp_signal_levels(uint8_t train_set)
3305{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003306 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3307 DP_TRAIN_PRE_EMPHASIS_MASK);
3308 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3310 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003311 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003313 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303314 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3315 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003316 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303317 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3318 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003319 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303320 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3321 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003322 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003323 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003324 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3325 "0x%x\n", signal_levels);
3326 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003327 }
3328}
3329
Keith Packard1a2eb462011-11-16 16:26:07 -08003330/* Gen7's DP voltage swing and pre-emphasis control */
3331static uint32_t
3332intel_gen7_edp_signal_levels(uint8_t train_set)
3333{
3334 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3335 DP_TRAIN_PRE_EMPHASIS_MASK);
3336 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003338 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303339 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003340 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003342 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3343
Sonika Jindalbd600182014-08-08 16:23:41 +05303344 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003345 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303346 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003347 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3348
Sonika Jindalbd600182014-08-08 16:23:41 +05303349 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003350 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303351 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003352 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3353
3354 default:
3355 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3356 "0x%x\n", signal_levels);
3357 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3358 }
3359}
3360
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003361/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3362static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003363intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003365 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3366 DP_TRAIN_PRE_EMPHASIS_MASK);
3367 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303368 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303369 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303370 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303371 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303372 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303373 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303374 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303375 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003376
Sonika Jindalbd600182014-08-08 16:23:41 +05303377 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303378 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303379 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303380 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303381 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303382 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383
Sonika Jindalbd600182014-08-08 16:23:41 +05303384 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303385 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303386 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303387 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303388
3389 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3390 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003391 default:
3392 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3393 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303394 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003395 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396}
3397
Paulo Zanonif0a34242012-12-06 16:51:50 -02003398/* Properly updates "DP" with the correct signal levels. */
3399static void
3400intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3401{
3402 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003403 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003404 struct drm_device *dev = intel_dig_port->base.base.dev;
3405 uint32_t signal_levels, mask;
3406 uint8_t train_set = intel_dp->train_set[0];
3407
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003408 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003409 signal_levels = intel_hsw_signal_levels(train_set);
3410 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003411 } else if (IS_CHERRYVIEW(dev)) {
3412 signal_levels = intel_chv_signal_levels(intel_dp);
3413 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003414 } else if (IS_VALLEYVIEW(dev)) {
3415 signal_levels = intel_vlv_signal_levels(intel_dp);
3416 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003417 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003418 signal_levels = intel_gen7_edp_signal_levels(train_set);
3419 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003420 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003421 signal_levels = intel_gen6_edp_signal_levels(train_set);
3422 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3423 } else {
3424 signal_levels = intel_gen4_signal_levels(train_set);
3425 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3426 }
3427
3428 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3429
3430 *DP = (*DP & ~mask) | signal_levels;
3431}
3432
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003433static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003434intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003435 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003436 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003437{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003438 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3439 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003441 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3442 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003444 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003445
Jani Nikula70aff662013-09-27 15:10:44 +03003446 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003447 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003449 buf[0] = dp_train_pat;
3450 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003451 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003452 /* don't write DP_TRAINING_LANEx_SET on disable */
3453 len = 1;
3454 } else {
3455 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3456 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3457 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003458 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003459
Jani Nikula9d1a1032014-03-14 16:51:15 +02003460 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3461 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003462
3463 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003464}
3465
Jani Nikula70aff662013-09-27 15:10:44 +03003466static bool
3467intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3468 uint8_t dp_train_pat)
3469{
Jani Nikula953d22e2013-10-04 15:08:47 +03003470 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003471 intel_dp_set_signal_levels(intel_dp, DP);
3472 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3473}
3474
3475static bool
3476intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003477 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003478{
3479 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3480 struct drm_device *dev = intel_dig_port->base.base.dev;
3481 struct drm_i915_private *dev_priv = dev->dev_private;
3482 int ret;
3483
3484 intel_get_adjust_train(intel_dp, link_status);
3485 intel_dp_set_signal_levels(intel_dp, DP);
3486
3487 I915_WRITE(intel_dp->output_reg, *DP);
3488 POSTING_READ(intel_dp->output_reg);
3489
Jani Nikula9d1a1032014-03-14 16:51:15 +02003490 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3491 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003492
3493 return ret == intel_dp->lane_count;
3494}
3495
Imre Deak3ab9c632013-05-03 12:57:41 +03003496static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3497{
3498 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3499 struct drm_device *dev = intel_dig_port->base.base.dev;
3500 struct drm_i915_private *dev_priv = dev->dev_private;
3501 enum port port = intel_dig_port->port;
3502 uint32_t val;
3503
3504 if (!HAS_DDI(dev))
3505 return;
3506
3507 val = I915_READ(DP_TP_CTL(port));
3508 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3509 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3510 I915_WRITE(DP_TP_CTL(port), val);
3511
3512 /*
3513 * On PORT_A we can have only eDP in SST mode. There the only reason
3514 * we need to set idle transmission mode is to work around a HW issue
3515 * where we enable the pipe while not in idle link-training mode.
3516 * In this case there is requirement to wait for a minimum number of
3517 * idle patterns to be sent.
3518 */
3519 if (port == PORT_A)
3520 return;
3521
3522 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3523 1))
3524 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3525}
3526
Jesse Barnes33a34e42010-09-08 12:42:02 -07003527/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003528void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003529intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003530{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003531 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003532 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003533 int i;
3534 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003535 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003536 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003537 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003538
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003539 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003540 intel_ddi_prepare_link_retrain(encoder);
3541
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003542 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003543 link_config[0] = intel_dp->link_bw;
3544 link_config[1] = intel_dp->lane_count;
3545 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3546 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003547 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02003548 if (intel_dp->num_supported_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303549 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3550 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003551
3552 link_config[0] = 0;
3553 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003554 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003555
3556 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003557
Jani Nikula70aff662013-09-27 15:10:44 +03003558 /* clock recovery */
3559 if (!intel_dp_reset_link_train(intel_dp, &DP,
3560 DP_TRAINING_PATTERN_1 |
3561 DP_LINK_SCRAMBLING_DISABLE)) {
3562 DRM_ERROR("failed to enable link training\n");
3563 return;
3564 }
3565
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003566 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003567 voltage_tries = 0;
3568 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003569 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003570 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003571
Daniel Vettera7c96552012-10-18 10:15:30 +02003572 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003573 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3574 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003575 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003576 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003577
Daniel Vetter01916272012-10-18 10:15:25 +02003578 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003579 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003580 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003581 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003582
3583 /* Check to see if we've tried the max voltage */
3584 for (i = 0; i < intel_dp->lane_count; i++)
3585 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3586 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003587 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003588 ++loop_tries;
3589 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003590 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003591 break;
3592 }
Jani Nikula70aff662013-09-27 15:10:44 +03003593 intel_dp_reset_link_train(intel_dp, &DP,
3594 DP_TRAINING_PATTERN_1 |
3595 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003596 voltage_tries = 0;
3597 continue;
3598 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003599
3600 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003601 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003602 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003603 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003604 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003605 break;
3606 }
3607 } else
3608 voltage_tries = 0;
3609 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003610
Jani Nikula70aff662013-09-27 15:10:44 +03003611 /* Update training set as requested by target */
3612 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3613 DRM_ERROR("failed to update link training\n");
3614 break;
3615 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003616 }
3617
Jesse Barnes33a34e42010-09-08 12:42:02 -07003618 intel_dp->DP = DP;
3619}
3620
Paulo Zanonic19b0662012-10-15 15:51:41 -03003621void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003622intel_dp_complete_link_train(struct intel_dp *intel_dp)
3623{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003624 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003625 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003626 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003627 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3628
3629 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3630 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3631 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003632
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003633 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003634 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003635 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003636 DP_LINK_SCRAMBLING_DISABLE)) {
3637 DRM_ERROR("failed to start channel equalization\n");
3638 return;
3639 }
3640
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003641 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003642 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643 channel_eq = false;
3644 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003645 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003646
Jesse Barnes37f80972011-01-05 14:45:24 -08003647 if (cr_tries > 5) {
3648 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003649 break;
3650 }
3651
Daniel Vettera7c96552012-10-18 10:15:30 +02003652 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003653 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3654 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003656 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003657
Jesse Barnes37f80972011-01-05 14:45:24 -08003658 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003659 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003660 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003661 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003662 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003663 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003664 cr_tries++;
3665 continue;
3666 }
3667
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003668 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003669 channel_eq = true;
3670 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003671 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003672
Jesse Barnes37f80972011-01-05 14:45:24 -08003673 /* Try 5 times, then try clock recovery if that fails */
3674 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003675 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003676 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003677 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003678 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003679 tries = 0;
3680 cr_tries++;
3681 continue;
3682 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003683
Jani Nikula70aff662013-09-27 15:10:44 +03003684 /* Update training set as requested by target */
3685 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3686 DRM_ERROR("failed to update link training\n");
3687 break;
3688 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003689 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003690 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003691
Imre Deak3ab9c632013-05-03 12:57:41 +03003692 intel_dp_set_idle_link_train(intel_dp);
3693
3694 intel_dp->DP = DP;
3695
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003696 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003697 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003698
Imre Deak3ab9c632013-05-03 12:57:41 +03003699}
3700
3701void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3702{
Jani Nikula70aff662013-09-27 15:10:44 +03003703 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003704 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003705}
3706
3707static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003708intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003709{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003710 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003711 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003712 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003714 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003715
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003716 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003717 return;
3718
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003719 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003720 return;
3721
Zhao Yakui28c97732009-10-09 11:39:41 +08003722 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003723
Imre Deakbc7d38a2013-05-16 14:40:36 +03003724 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003725 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003726 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003727 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003728 if (IS_CHERRYVIEW(dev))
3729 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3730 else
3731 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003732 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003733 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003734 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003735
Daniel Vetter493a7082012-05-30 12:31:56 +02003736 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003737 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003738 /* Hardware workaround: leaving our transcoder select
3739 * set to transcoder B while it's off will prevent the
3740 * corresponding HDMI output on transcoder A.
3741 *
3742 * Combine this with another hardware workaround:
3743 * transcoder select bit can only be cleared while the
3744 * port is enabled.
3745 */
3746 DP &= ~DP_PIPEB_SELECT;
3747 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003748 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003749 }
3750
Wu Fengguang832afda2011-12-09 20:42:21 +08003751 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003752 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3753 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003754 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003755}
3756
Keith Packard26d61aa2011-07-25 20:01:09 -07003757static bool
3758intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003759{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003760 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3761 struct drm_device *dev = dig_port->base.base.dev;
3762 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303763 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003764
Jani Nikula9d1a1032014-03-14 16:51:15 +02003765 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3766 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003767 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003768
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003769 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003770
Adam Jacksonedb39242012-09-18 10:58:49 -04003771 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3772 return false; /* DPCD not present */
3773
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003774 /* Check if the panel supports PSR */
3775 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003776 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003777 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3778 intel_dp->psr_dpcd,
3779 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003780 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3781 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003782 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003783 }
Jani Nikula50003932013-09-20 16:42:17 +03003784 }
3785
Jani Nikula7809a612014-10-29 11:03:26 +02003786 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003787 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003788 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3789 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003790 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003791 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003792 } else
3793 intel_dp->use_tps3 = false;
3794
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303795 /* Intermediate frequency support */
3796 if (is_edp(intel_dp) &&
3797 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3798 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3799 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003800 __le16 supported_rates[DP_MAX_SUPPORTED_RATES];
3801 int i;
3802
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303803 intel_dp_dpcd_read_wake(&intel_dp->aux,
3804 DP_SUPPORTED_LINK_RATES,
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003805 supported_rates,
3806 sizeof(supported_rates));
3807
3808 for (i = 0; i < ARRAY_SIZE(supported_rates); i++) {
3809 int val = le16_to_cpu(supported_rates[i]);
3810
3811 if (val == 0)
3812 break;
3813
3814 intel_dp->supported_rates[i] = val * 200;
3815 }
3816 intel_dp->num_supported_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303817 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003818
3819 intel_dp_print_rates(intel_dp);
3820
Adam Jacksonedb39242012-09-18 10:58:49 -04003821 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3822 DP_DWN_STRM_PORT_PRESENT))
3823 return true; /* native DP sink */
3824
3825 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3826 return true; /* no per-port downstream info */
3827
Jani Nikula9d1a1032014-03-14 16:51:15 +02003828 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3829 intel_dp->downstream_ports,
3830 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003831 return false; /* downstream port status fetch failed */
3832
3833 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003834}
3835
Adam Jackson0d198322012-05-14 16:05:47 -04003836static void
3837intel_dp_probe_oui(struct intel_dp *intel_dp)
3838{
3839 u8 buf[3];
3840
3841 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3842 return;
3843
Jani Nikula9d1a1032014-03-14 16:51:15 +02003844 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003845 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3846 buf[0], buf[1], buf[2]);
3847
Jani Nikula9d1a1032014-03-14 16:51:15 +02003848 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003849 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3850 buf[0], buf[1], buf[2]);
3851}
3852
Dave Airlie0e32b392014-05-02 14:02:48 +10003853static bool
3854intel_dp_probe_mst(struct intel_dp *intel_dp)
3855{
3856 u8 buf[1];
3857
3858 if (!intel_dp->can_mst)
3859 return false;
3860
3861 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3862 return false;
3863
Dave Airlie0e32b392014-05-02 14:02:48 +10003864 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3865 if (buf[0] & DP_MST_CAP) {
3866 DRM_DEBUG_KMS("Sink is MST capable\n");
3867 intel_dp->is_mst = true;
3868 } else {
3869 DRM_DEBUG_KMS("Sink is not MST capable\n");
3870 intel_dp->is_mst = false;
3871 }
3872 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003873
3874 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3875 return intel_dp->is_mst;
3876}
3877
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003878int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3879{
3880 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3881 struct drm_device *dev = intel_dig_port->base.base.dev;
3882 struct intel_crtc *intel_crtc =
3883 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003884 u8 buf;
3885 int test_crc_count;
3886 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003887
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003888 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003889 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003890
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003891 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003892 return -ENOTTY;
3893
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003894 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003895 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003896
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003897 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003898 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003899 return -EIO;
3900
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003901 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3902 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003903 test_crc_count = buf & DP_TEST_COUNT_MASK;
3904
3905 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003906 if (drm_dp_dpcd_readb(&intel_dp->aux,
3907 DP_TEST_SINK_MISC, &buf) < 0)
3908 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003909 intel_wait_for_vblank(dev, intel_crtc->pipe);
3910 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3911
3912 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003913 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3914 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003915 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003916
Jani Nikula9d1a1032014-03-14 16:51:15 +02003917 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003918 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003919
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003920 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3921 return -EIO;
3922 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3923 buf & ~DP_TEST_SINK_START) < 0)
3924 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003925
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003926 return 0;
3927}
3928
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003929static bool
3930intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3931{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003932 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3933 DP_DEVICE_SERVICE_IRQ_VECTOR,
3934 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003935}
3936
Dave Airlie0e32b392014-05-02 14:02:48 +10003937static bool
3938intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3939{
3940 int ret;
3941
3942 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3943 DP_SINK_COUNT_ESI,
3944 sink_irq_vector, 14);
3945 if (ret != 14)
3946 return false;
3947
3948 return true;
3949}
3950
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003951static void
3952intel_dp_handle_test_request(struct intel_dp *intel_dp)
3953{
3954 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003955 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003956}
3957
Dave Airlie0e32b392014-05-02 14:02:48 +10003958static int
3959intel_dp_check_mst_status(struct intel_dp *intel_dp)
3960{
3961 bool bret;
3962
3963 if (intel_dp->is_mst) {
3964 u8 esi[16] = { 0 };
3965 int ret = 0;
3966 int retry;
3967 bool handled;
3968 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3969go_again:
3970 if (bret == true) {
3971
3972 /* check link status - esi[10] = 0x200c */
3973 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3974 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3975 intel_dp_start_link_train(intel_dp);
3976 intel_dp_complete_link_train(intel_dp);
3977 intel_dp_stop_link_train(intel_dp);
3978 }
3979
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003980 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003981 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3982
3983 if (handled) {
3984 for (retry = 0; retry < 3; retry++) {
3985 int wret;
3986 wret = drm_dp_dpcd_write(&intel_dp->aux,
3987 DP_SINK_COUNT_ESI+1,
3988 &esi[1], 3);
3989 if (wret == 3) {
3990 break;
3991 }
3992 }
3993
3994 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3995 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003996 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003997 goto go_again;
3998 }
3999 } else
4000 ret = 0;
4001
4002 return ret;
4003 } else {
4004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4005 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4006 intel_dp->is_mst = false;
4007 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4008 /* send a hotplug event */
4009 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4010 }
4011 }
4012 return -EINVAL;
4013}
4014
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004015/*
4016 * According to DP spec
4017 * 5.1.2:
4018 * 1. Read DPCD
4019 * 2. Configure link according to Receiver Capabilities
4020 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4021 * 4. Check link status on receipt of hot-plug interrupt
4022 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004023static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004024intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004025{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004026 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004027 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004028 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004029 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004030
Dave Airlie5b215bc2014-08-05 10:40:20 +10004031 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4032
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004033 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004034 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004035
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004036 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004037 return;
4038
Imre Deak1a125d82014-08-18 14:42:46 +03004039 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4040 return;
4041
Keith Packard92fd8fd2011-07-25 19:50:10 -07004042 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004043 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004044 return;
4045 }
4046
Keith Packard92fd8fd2011-07-25 19:50:10 -07004047 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004048 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004049 return;
4050 }
4051
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004052 /* Try to read the source of the interrupt */
4053 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4054 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4055 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004056 drm_dp_dpcd_writeb(&intel_dp->aux,
4057 DP_DEVICE_SERVICE_IRQ_VECTOR,
4058 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004059
4060 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4061 intel_dp_handle_test_request(intel_dp);
4062 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4063 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4064 }
4065
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004066 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004067 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004068 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004069 intel_dp_start_link_train(intel_dp);
4070 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004071 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004072 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004073}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004074
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004075/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004076static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004077intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004078{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004079 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004080 uint8_t type;
4081
4082 if (!intel_dp_get_dpcd(intel_dp))
4083 return connector_status_disconnected;
4084
4085 /* if there's no downstream port, we're done */
4086 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004087 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004088
4089 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004090 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4091 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004092 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004093
4094 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4095 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004096 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004097
Adam Jackson23235172012-09-20 16:42:45 -04004098 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4099 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004100 }
4101
4102 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004103 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004104 return connector_status_connected;
4105
4106 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004107 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4108 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4109 if (type == DP_DS_PORT_TYPE_VGA ||
4110 type == DP_DS_PORT_TYPE_NON_EDID)
4111 return connector_status_unknown;
4112 } else {
4113 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4114 DP_DWN_STRM_PORT_TYPE_MASK;
4115 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4116 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4117 return connector_status_unknown;
4118 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004119
4120 /* Anything else is out of spec, warn and ignore */
4121 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004122 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004123}
4124
4125static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004126edp_detect(struct intel_dp *intel_dp)
4127{
4128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4129 enum drm_connector_status status;
4130
4131 status = intel_panel_detect(dev);
4132 if (status == connector_status_unknown)
4133 status = connector_status_connected;
4134
4135 return status;
4136}
4137
4138static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004139ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004140{
Paulo Zanoni30add222012-10-26 19:05:45 -02004141 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004142 struct drm_i915_private *dev_priv = dev->dev_private;
4143 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004144
Damien Lespiau1b469632012-12-13 16:09:01 +00004145 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4146 return connector_status_disconnected;
4147
Keith Packard26d61aa2011-07-25 20:01:09 -07004148 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004149}
4150
Dave Airlie2a592be2014-09-01 16:58:12 +10004151static int g4x_digital_port_connected(struct drm_device *dev,
4152 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004153{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004154 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004155 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004156
Todd Previte232a6ee2014-01-23 00:13:41 -07004157 if (IS_VALLEYVIEW(dev)) {
4158 switch (intel_dig_port->port) {
4159 case PORT_B:
4160 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4161 break;
4162 case PORT_C:
4163 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4164 break;
4165 case PORT_D:
4166 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4167 break;
4168 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004169 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004170 }
4171 } else {
4172 switch (intel_dig_port->port) {
4173 case PORT_B:
4174 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4175 break;
4176 case PORT_C:
4177 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4178 break;
4179 case PORT_D:
4180 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4181 break;
4182 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004183 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004184 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004185 }
4186
Chris Wilson10f76a32012-05-11 18:01:32 +01004187 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004188 return 0;
4189 return 1;
4190}
4191
4192static enum drm_connector_status
4193g4x_dp_detect(struct intel_dp *intel_dp)
4194{
4195 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4196 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4197 int ret;
4198
4199 /* Can't disconnect eDP, but you can close the lid... */
4200 if (is_edp(intel_dp)) {
4201 enum drm_connector_status status;
4202
4203 status = intel_panel_detect(dev);
4204 if (status == connector_status_unknown)
4205 status = connector_status_connected;
4206 return status;
4207 }
4208
4209 ret = g4x_digital_port_connected(dev, intel_dig_port);
4210 if (ret == -EINVAL)
4211 return connector_status_unknown;
4212 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004213 return connector_status_disconnected;
4214
Keith Packard26d61aa2011-07-25 20:01:09 -07004215 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004216}
4217
Keith Packard8c241fe2011-09-28 16:38:44 -07004218static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004219intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004220{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004222
Jani Nikula9cd300e2012-10-19 14:51:52 +03004223 /* use cached edid if we have one */
4224 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004225 /* invalid edid */
4226 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004227 return NULL;
4228
Jani Nikula55e9ede2013-10-01 10:38:54 +03004229 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004230 } else
4231 return drm_get_edid(&intel_connector->base,
4232 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004233}
4234
Chris Wilsonbeb60602014-09-02 20:04:00 +01004235static void
4236intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004237{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004238 struct intel_connector *intel_connector = intel_dp->attached_connector;
4239 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004240
Chris Wilsonbeb60602014-09-02 20:04:00 +01004241 edid = intel_dp_get_edid(intel_dp);
4242 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004243
Chris Wilsonbeb60602014-09-02 20:04:00 +01004244 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4245 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4246 else
4247 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4248}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004249
Chris Wilsonbeb60602014-09-02 20:04:00 +01004250static void
4251intel_dp_unset_edid(struct intel_dp *intel_dp)
4252{
4253 struct intel_connector *intel_connector = intel_dp->attached_connector;
4254
4255 kfree(intel_connector->detect_edid);
4256 intel_connector->detect_edid = NULL;
4257
4258 intel_dp->has_audio = false;
4259}
4260
4261static enum intel_display_power_domain
4262intel_dp_power_get(struct intel_dp *dp)
4263{
4264 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4265 enum intel_display_power_domain power_domain;
4266
4267 power_domain = intel_display_port_power_domain(encoder);
4268 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4269
4270 return power_domain;
4271}
4272
4273static void
4274intel_dp_power_put(struct intel_dp *dp,
4275 enum intel_display_power_domain power_domain)
4276{
4277 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4278 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004279}
4280
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004281static enum drm_connector_status
4282intel_dp_detect(struct drm_connector *connector, bool force)
4283{
4284 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004285 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4286 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004287 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004288 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004289 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004290 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004291
Chris Wilson164c8592013-07-20 20:27:08 +01004292 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004293 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004294 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004295
Dave Airlie0e32b392014-05-02 14:02:48 +10004296 if (intel_dp->is_mst) {
4297 /* MST devices are disconnected from a monitor POV */
4298 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4299 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004300 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004301 }
4302
Chris Wilsonbeb60602014-09-02 20:04:00 +01004303 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004304
Chris Wilsond410b562014-09-02 20:03:59 +01004305 /* Can't disconnect eDP, but you can close the lid... */
4306 if (is_edp(intel_dp))
4307 status = edp_detect(intel_dp);
4308 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004309 status = ironlake_dp_detect(intel_dp);
4310 else
4311 status = g4x_dp_detect(intel_dp);
4312 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004313 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004314
Adam Jackson0d198322012-05-14 16:05:47 -04004315 intel_dp_probe_oui(intel_dp);
4316
Dave Airlie0e32b392014-05-02 14:02:48 +10004317 ret = intel_dp_probe_mst(intel_dp);
4318 if (ret) {
4319 /* if we are in MST mode then this connector
4320 won't appear connected or have anything with EDID on it */
4321 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4322 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4323 status = connector_status_disconnected;
4324 goto out;
4325 }
4326
Chris Wilsonbeb60602014-09-02 20:04:00 +01004327 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004328
Paulo Zanonid63885d2012-10-26 19:05:49 -02004329 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4330 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004331 status = connector_status_connected;
4332
4333out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004334 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004335 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004336}
4337
Chris Wilsonbeb60602014-09-02 20:04:00 +01004338static void
4339intel_dp_force(struct drm_connector *connector)
4340{
4341 struct intel_dp *intel_dp = intel_attached_dp(connector);
4342 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4343 enum intel_display_power_domain power_domain;
4344
4345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4346 connector->base.id, connector->name);
4347 intel_dp_unset_edid(intel_dp);
4348
4349 if (connector->status != connector_status_connected)
4350 return;
4351
4352 power_domain = intel_dp_power_get(intel_dp);
4353
4354 intel_dp_set_edid(intel_dp);
4355
4356 intel_dp_power_put(intel_dp, power_domain);
4357
4358 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4359 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4360}
4361
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004362static int intel_dp_get_modes(struct drm_connector *connector)
4363{
Jani Nikuladd06f902012-10-19 14:51:50 +03004364 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004365 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004366
Chris Wilsonbeb60602014-09-02 20:04:00 +01004367 edid = intel_connector->detect_edid;
4368 if (edid) {
4369 int ret = intel_connector_update_modes(connector, edid);
4370 if (ret)
4371 return ret;
4372 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004373
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004374 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004375 if (is_edp(intel_attached_dp(connector)) &&
4376 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004377 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004378
4379 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004380 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004381 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004382 drm_mode_probed_add(connector, mode);
4383 return 1;
4384 }
4385 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004386
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004387 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004388}
4389
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004390static bool
4391intel_dp_detect_audio(struct drm_connector *connector)
4392{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004393 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004394 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004395
Chris Wilsonbeb60602014-09-02 20:04:00 +01004396 edid = to_intel_connector(connector)->detect_edid;
4397 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004398 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004399
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004400 return has_audio;
4401}
4402
Chris Wilsonf6849602010-09-19 09:29:33 +01004403static int
4404intel_dp_set_property(struct drm_connector *connector,
4405 struct drm_property *property,
4406 uint64_t val)
4407{
Chris Wilsone953fd72011-02-21 22:23:52 +00004408 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004409 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004410 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4411 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004412 int ret;
4413
Rob Clark662595d2012-10-11 20:36:04 -05004414 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004415 if (ret)
4416 return ret;
4417
Chris Wilson3f43c482011-05-12 22:17:24 +01004418 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004419 int i = val;
4420 bool has_audio;
4421
4422 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004423 return 0;
4424
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004425 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004426
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004427 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004428 has_audio = intel_dp_detect_audio(connector);
4429 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004430 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004431
4432 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004433 return 0;
4434
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004435 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004436 goto done;
4437 }
4438
Chris Wilsone953fd72011-02-21 22:23:52 +00004439 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004440 bool old_auto = intel_dp->color_range_auto;
4441 uint32_t old_range = intel_dp->color_range;
4442
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004443 switch (val) {
4444 case INTEL_BROADCAST_RGB_AUTO:
4445 intel_dp->color_range_auto = true;
4446 break;
4447 case INTEL_BROADCAST_RGB_FULL:
4448 intel_dp->color_range_auto = false;
4449 intel_dp->color_range = 0;
4450 break;
4451 case INTEL_BROADCAST_RGB_LIMITED:
4452 intel_dp->color_range_auto = false;
4453 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4454 break;
4455 default:
4456 return -EINVAL;
4457 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004458
4459 if (old_auto == intel_dp->color_range_auto &&
4460 old_range == intel_dp->color_range)
4461 return 0;
4462
Chris Wilsone953fd72011-02-21 22:23:52 +00004463 goto done;
4464 }
4465
Yuly Novikov53b41832012-10-26 12:04:00 +03004466 if (is_edp(intel_dp) &&
4467 property == connector->dev->mode_config.scaling_mode_property) {
4468 if (val == DRM_MODE_SCALE_NONE) {
4469 DRM_DEBUG_KMS("no scaling not supported\n");
4470 return -EINVAL;
4471 }
4472
4473 if (intel_connector->panel.fitting_mode == val) {
4474 /* the eDP scaling property is not changed */
4475 return 0;
4476 }
4477 intel_connector->panel.fitting_mode = val;
4478
4479 goto done;
4480 }
4481
Chris Wilsonf6849602010-09-19 09:29:33 +01004482 return -EINVAL;
4483
4484done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004485 if (intel_encoder->base.crtc)
4486 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004487
4488 return 0;
4489}
4490
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004491static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004492intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004493{
Jani Nikula1d508702012-10-19 14:51:49 +03004494 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004495
Chris Wilson10e972d2014-09-04 21:43:45 +01004496 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004497
Jani Nikula9cd300e2012-10-19 14:51:52 +03004498 if (!IS_ERR_OR_NULL(intel_connector->edid))
4499 kfree(intel_connector->edid);
4500
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004501 /* Can't call is_edp() since the encoder may have been destroyed
4502 * already. */
4503 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004504 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004505
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004506 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004507 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004508}
4509
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004510void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004511{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004512 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4513 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004514
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004515 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004516 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004517 if (is_edp(intel_dp)) {
4518 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004519 /*
4520 * vdd might still be enabled do to the delayed vdd off.
4521 * Make sure vdd is actually turned off here.
4522 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004523 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004524 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004525 pps_unlock(intel_dp);
4526
Clint Taylor01527b32014-07-07 13:01:46 -07004527 if (intel_dp->edp_notifier.notifier_call) {
4528 unregister_reboot_notifier(&intel_dp->edp_notifier);
4529 intel_dp->edp_notifier.notifier_call = NULL;
4530 }
Keith Packardbd943152011-09-18 23:09:52 -07004531 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004532 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004533 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004534}
4535
Imre Deak07f9cd02014-08-18 14:42:45 +03004536static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4537{
4538 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4539
4540 if (!is_edp(intel_dp))
4541 return;
4542
Ville Syrjälä951468f2014-09-04 14:55:31 +03004543 /*
4544 * vdd might still be enabled do to the delayed vdd off.
4545 * Make sure vdd is actually turned off here.
4546 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004547 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004548 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004549 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004550 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004551}
4552
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004553static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4554{
4555 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4556 struct drm_device *dev = intel_dig_port->base.base.dev;
4557 struct drm_i915_private *dev_priv = dev->dev_private;
4558 enum intel_display_power_domain power_domain;
4559
4560 lockdep_assert_held(&dev_priv->pps_mutex);
4561
4562 if (!edp_have_panel_vdd(intel_dp))
4563 return;
4564
4565 /*
4566 * The VDD bit needs a power domain reference, so if the bit is
4567 * already enabled when we boot or resume, grab this reference and
4568 * schedule a vdd off, so we don't hold on to the reference
4569 * indefinitely.
4570 */
4571 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4572 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4573 intel_display_power_get(dev_priv, power_domain);
4574
4575 edp_panel_vdd_schedule_off(intel_dp);
4576}
4577
Imre Deak6d93c0c2014-07-31 14:03:36 +03004578static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4579{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004580 struct intel_dp *intel_dp;
4581
4582 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4583 return;
4584
4585 intel_dp = enc_to_intel_dp(encoder);
4586
4587 pps_lock(intel_dp);
4588
4589 /*
4590 * Read out the current power sequencer assignment,
4591 * in case the BIOS did something with it.
4592 */
4593 if (IS_VALLEYVIEW(encoder->dev))
4594 vlv_initial_power_sequencer_setup(intel_dp);
4595
4596 intel_edp_panel_vdd_sanitize(intel_dp);
4597
4598 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004599}
4600
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004601static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004602 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004603 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004604 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004605 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004606 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004607 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004608 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004609 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004610};
4611
4612static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4613 .get_modes = intel_dp_get_modes,
4614 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004615 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004616};
4617
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004618static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004619 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004620 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004621};
4622
Dave Airlie0e32b392014-05-02 14:02:48 +10004623void
Eric Anholt21d40d32010-03-25 11:11:14 -07004624intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004625{
Dave Airlie0e32b392014-05-02 14:02:48 +10004626 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004627}
4628
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004629enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004630intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4631{
4632 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004633 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004634 struct drm_device *dev = intel_dig_port->base.base.dev;
4635 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004636 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004637 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004638
Dave Airlie0e32b392014-05-02 14:02:48 +10004639 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4640 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004641
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004642 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4643 /*
4644 * vdd off can generate a long pulse on eDP which
4645 * would require vdd on to handle it, and thus we
4646 * would end up in an endless cycle of
4647 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4648 */
4649 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4650 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004651 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004652 }
4653
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004654 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4655 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004656 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004657
Imre Deak1c767b32014-08-18 14:42:42 +03004658 power_domain = intel_display_port_power_domain(intel_encoder);
4659 intel_display_power_get(dev_priv, power_domain);
4660
Dave Airlie0e32b392014-05-02 14:02:48 +10004661 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004662
4663 if (HAS_PCH_SPLIT(dev)) {
4664 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4665 goto mst_fail;
4666 } else {
4667 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4668 goto mst_fail;
4669 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004670
4671 if (!intel_dp_get_dpcd(intel_dp)) {
4672 goto mst_fail;
4673 }
4674
4675 intel_dp_probe_oui(intel_dp);
4676
4677 if (!intel_dp_probe_mst(intel_dp))
4678 goto mst_fail;
4679
4680 } else {
4681 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004682 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004683 goto mst_fail;
4684 }
4685
4686 if (!intel_dp->is_mst) {
4687 /*
4688 * we'll check the link status via the normal hot plug path later -
4689 * but for short hpds we should check it now
4690 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004691 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004692 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004693 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004694 }
4695 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004696
4697 ret = IRQ_HANDLED;
4698
Imre Deak1c767b32014-08-18 14:42:42 +03004699 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004700mst_fail:
4701 /* if we were in MST mode, and device is not there get out of MST mode */
4702 if (intel_dp->is_mst) {
4703 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4704 intel_dp->is_mst = false;
4705 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4706 }
Imre Deak1c767b32014-08-18 14:42:42 +03004707put_power:
4708 intel_display_power_put(dev_priv, power_domain);
4709
4710 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004711}
4712
Zhenyu Wange3421a12010-04-08 09:43:27 +08004713/* Return which DP Port should be selected for Transcoder DP control */
4714int
Akshay Joshi0206e352011-08-16 15:34:10 -04004715intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004716{
4717 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004718 struct intel_encoder *intel_encoder;
4719 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004720
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004721 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4722 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004723
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004724 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4725 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004726 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004727 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004728
Zhenyu Wange3421a12010-04-08 09:43:27 +08004729 return -1;
4730}
4731
Zhao Yakui36e83a12010-06-12 14:32:21 +08004732/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004733bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004734{
4735 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004736 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004737 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004738 static const short port_mapping[] = {
4739 [PORT_B] = PORT_IDPB,
4740 [PORT_C] = PORT_IDPC,
4741 [PORT_D] = PORT_IDPD,
4742 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004743
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004744 if (port == PORT_A)
4745 return true;
4746
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004747 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004748 return false;
4749
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004750 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4751 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004752
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004753 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004754 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4755 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004756 return true;
4757 }
4758 return false;
4759}
4760
Dave Airlie0e32b392014-05-02 14:02:48 +10004761void
Chris Wilsonf6849602010-09-19 09:29:33 +01004762intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4763{
Yuly Novikov53b41832012-10-26 12:04:00 +03004764 struct intel_connector *intel_connector = to_intel_connector(connector);
4765
Chris Wilson3f43c482011-05-12 22:17:24 +01004766 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004767 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004768 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004769
4770 if (is_edp(intel_dp)) {
4771 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004772 drm_object_attach_property(
4773 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004774 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004775 DRM_MODE_SCALE_ASPECT);
4776 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004777 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004778}
4779
Imre Deakdada1a92014-01-29 13:25:41 +02004780static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4781{
4782 intel_dp->last_power_cycle = jiffies;
4783 intel_dp->last_power_on = jiffies;
4784 intel_dp->last_backlight_off = jiffies;
4785}
4786
Daniel Vetter67a54562012-10-20 20:57:45 +02004787static void
4788intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004789 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004790{
4791 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004792 struct edp_power_seq cur, vbt, spec,
4793 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004794 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004795 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004796
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004797 lockdep_assert_held(&dev_priv->pps_mutex);
4798
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004799 /* already initialized? */
4800 if (final->t11_t12 != 0)
4801 return;
4802
Jesse Barnes453c5422013-03-28 09:55:41 -07004803 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004804 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004805 pp_on_reg = PCH_PP_ON_DELAYS;
4806 pp_off_reg = PCH_PP_OFF_DELAYS;
4807 pp_div_reg = PCH_PP_DIVISOR;
4808 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004809 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4810
4811 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4812 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4813 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4814 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004815 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004816
4817 /* Workaround: Need to write PP_CONTROL with the unlock key as
4818 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004819 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004820 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004821
Jesse Barnes453c5422013-03-28 09:55:41 -07004822 pp_on = I915_READ(pp_on_reg);
4823 pp_off = I915_READ(pp_off_reg);
4824 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004825
4826 /* Pull timing values out of registers */
4827 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4828 PANEL_POWER_UP_DELAY_SHIFT;
4829
4830 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4831 PANEL_LIGHT_ON_DELAY_SHIFT;
4832
4833 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4834 PANEL_LIGHT_OFF_DELAY_SHIFT;
4835
4836 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4837 PANEL_POWER_DOWN_DELAY_SHIFT;
4838
4839 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4840 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4841
4842 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4843 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4844
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004845 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004846
4847 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4848 * our hw here, which are all in 100usec. */
4849 spec.t1_t3 = 210 * 10;
4850 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4851 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4852 spec.t10 = 500 * 10;
4853 /* This one is special and actually in units of 100ms, but zero
4854 * based in the hw (so we need to add 100 ms). But the sw vbt
4855 * table multiplies it with 1000 to make it in units of 100usec,
4856 * too. */
4857 spec.t11_t12 = (510 + 100) * 10;
4858
4859 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4860 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4861
4862 /* Use the max of the register settings and vbt. If both are
4863 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004864#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004865 spec.field : \
4866 max(cur.field, vbt.field))
4867 assign_final(t1_t3);
4868 assign_final(t8);
4869 assign_final(t9);
4870 assign_final(t10);
4871 assign_final(t11_t12);
4872#undef assign_final
4873
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004874#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004875 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4876 intel_dp->backlight_on_delay = get_delay(t8);
4877 intel_dp->backlight_off_delay = get_delay(t9);
4878 intel_dp->panel_power_down_delay = get_delay(t10);
4879 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4880#undef get_delay
4881
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004882 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4883 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4884 intel_dp->panel_power_cycle_delay);
4885
4886 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4887 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004888}
4889
4890static void
4891intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004892 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004893{
4894 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004895 u32 pp_on, pp_off, pp_div, port_sel = 0;
4896 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4897 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004898 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004899 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004900
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004901 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004902
4903 if (HAS_PCH_SPLIT(dev)) {
4904 pp_on_reg = PCH_PP_ON_DELAYS;
4905 pp_off_reg = PCH_PP_OFF_DELAYS;
4906 pp_div_reg = PCH_PP_DIVISOR;
4907 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004908 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4909
4910 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4911 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4912 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004913 }
4914
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004915 /*
4916 * And finally store the new values in the power sequencer. The
4917 * backlight delays are set to 1 because we do manual waits on them. For
4918 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4919 * we'll end up waiting for the backlight off delay twice: once when we
4920 * do the manual sleep, and once when we disable the panel and wait for
4921 * the PP_STATUS bit to become zero.
4922 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004923 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004924 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4925 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004926 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004927 /* Compute the divisor for the pp clock, simply match the Bspec
4928 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004929 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004930 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004931 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4932
4933 /* Haswell doesn't have any port selection bits for the panel
4934 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004935 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004936 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004937 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004938 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004939 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004940 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004941 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004942 }
4943
Jesse Barnes453c5422013-03-28 09:55:41 -07004944 pp_on |= port_sel;
4945
4946 I915_WRITE(pp_on_reg, pp_on);
4947 I915_WRITE(pp_off_reg, pp_off);
4948 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004949
Daniel Vetter67a54562012-10-20 20:57:45 +02004950 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004951 I915_READ(pp_on_reg),
4952 I915_READ(pp_off_reg),
4953 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004954}
4955
Vandana Kannanb33a2812015-02-13 15:33:03 +05304956/**
4957 * intel_dp_set_drrs_state - program registers for RR switch to take effect
4958 * @dev: DRM device
4959 * @refresh_rate: RR to be programmed
4960 *
4961 * This function gets called when refresh rate (RR) has to be changed from
4962 * one frequency to another. Switches can be between high and low RR
4963 * supported by the panel or to any other RR based on media playback (in
4964 * this case, RR value needs to be passed from user space).
4965 *
4966 * The caller of this function needs to take a lock on dev_priv->drrs.
4967 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05304968static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304969{
4970 struct drm_i915_private *dev_priv = dev->dev_private;
4971 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304972 struct intel_digital_port *dig_port = NULL;
4973 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004974 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304975 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304976 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304977 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304978
4979 if (refresh_rate <= 0) {
4980 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4981 return;
4982 }
4983
Vandana Kannan96178ee2015-01-10 02:25:56 +05304984 if (intel_dp == NULL) {
4985 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304986 return;
4987 }
4988
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004989 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004990 * FIXME: This needs proper synchronization with psr state for some
4991 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004992 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304993
Vandana Kannan96178ee2015-01-10 02:25:56 +05304994 dig_port = dp_to_dig_port(intel_dp);
4995 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304996 intel_crtc = encoder->new_crtc;
4997
4998 if (!intel_crtc) {
4999 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5000 return;
5001 }
5002
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005003 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305004
Vandana Kannan96178ee2015-01-10 02:25:56 +05305005 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305006 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5007 return;
5008 }
5009
Vandana Kannan96178ee2015-01-10 02:25:56 +05305010 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5011 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305012 index = DRRS_LOW_RR;
5013
Vandana Kannan96178ee2015-01-10 02:25:56 +05305014 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305015 DRM_DEBUG_KMS(
5016 "DRRS requested for previously set RR...ignoring\n");
5017 return;
5018 }
5019
5020 if (!intel_crtc->active) {
5021 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5022 return;
5023 }
5024
Durgadoss R44395bf2015-02-13 15:33:02 +05305025 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305026 switch (index) {
5027 case DRRS_HIGH_RR:
5028 intel_dp_set_m_n(intel_crtc, M1_N1);
5029 break;
5030 case DRRS_LOW_RR:
5031 intel_dp_set_m_n(intel_crtc, M2_N2);
5032 break;
5033 case DRRS_MAX_RR:
5034 default:
5035 DRM_ERROR("Unsupported refreshrate type\n");
5036 }
5037 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005038 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305039 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305040
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305041 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305042 if (IS_VALLEYVIEW(dev))
5043 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5044 else
5045 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305046 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305047 if (IS_VALLEYVIEW(dev))
5048 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5049 else
5050 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305051 }
5052 I915_WRITE(reg, val);
5053 }
5054
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305055 dev_priv->drrs.refresh_rate_type = index;
5056
5057 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5058}
5059
Vandana Kannanb33a2812015-02-13 15:33:03 +05305060/**
5061 * intel_edp_drrs_enable - init drrs struct if supported
5062 * @intel_dp: DP struct
5063 *
5064 * Initializes frontbuffer_bits and drrs.dp
5065 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305066void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5067{
5068 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5069 struct drm_i915_private *dev_priv = dev->dev_private;
5070 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5071 struct drm_crtc *crtc = dig_port->base.base.crtc;
5072 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5073
5074 if (!intel_crtc->config->has_drrs) {
5075 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5076 return;
5077 }
5078
5079 mutex_lock(&dev_priv->drrs.mutex);
5080 if (WARN_ON(dev_priv->drrs.dp)) {
5081 DRM_ERROR("DRRS already enabled\n");
5082 goto unlock;
5083 }
5084
5085 dev_priv->drrs.busy_frontbuffer_bits = 0;
5086
5087 dev_priv->drrs.dp = intel_dp;
5088
5089unlock:
5090 mutex_unlock(&dev_priv->drrs.mutex);
5091}
5092
Vandana Kannanb33a2812015-02-13 15:33:03 +05305093/**
5094 * intel_edp_drrs_disable - Disable DRRS
5095 * @intel_dp: DP struct
5096 *
5097 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305098void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5099{
5100 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5101 struct drm_i915_private *dev_priv = dev->dev_private;
5102 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5103 struct drm_crtc *crtc = dig_port->base.base.crtc;
5104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5105
5106 if (!intel_crtc->config->has_drrs)
5107 return;
5108
5109 mutex_lock(&dev_priv->drrs.mutex);
5110 if (!dev_priv->drrs.dp) {
5111 mutex_unlock(&dev_priv->drrs.mutex);
5112 return;
5113 }
5114
5115 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5116 intel_dp_set_drrs_state(dev_priv->dev,
5117 intel_dp->attached_connector->panel.
5118 fixed_mode->vrefresh);
5119
5120 dev_priv->drrs.dp = NULL;
5121 mutex_unlock(&dev_priv->drrs.mutex);
5122
5123 cancel_delayed_work_sync(&dev_priv->drrs.work);
5124}
5125
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305126static void intel_edp_drrs_downclock_work(struct work_struct *work)
5127{
5128 struct drm_i915_private *dev_priv =
5129 container_of(work, typeof(*dev_priv), drrs.work.work);
5130 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305131
Vandana Kannan96178ee2015-01-10 02:25:56 +05305132 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305133
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305134 intel_dp = dev_priv->drrs.dp;
5135
5136 if (!intel_dp)
5137 goto unlock;
5138
5139 /*
5140 * The delayed work can race with an invalidate hence we need to
5141 * recheck.
5142 */
5143
5144 if (dev_priv->drrs.busy_frontbuffer_bits)
5145 goto unlock;
5146
5147 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5148 intel_dp_set_drrs_state(dev_priv->dev,
5149 intel_dp->attached_connector->panel.
5150 downclock_mode->vrefresh);
5151
5152unlock:
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305153
Vandana Kannan96178ee2015-01-10 02:25:56 +05305154 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305155}
5156
Vandana Kannanb33a2812015-02-13 15:33:03 +05305157/**
5158 * intel_edp_drrs_invalidate - Invalidate DRRS
5159 * @dev: DRM device
5160 * @frontbuffer_bits: frontbuffer plane tracking bits
5161 *
5162 * When there is a disturbance on screen (due to cursor movement/time
5163 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5164 * high RR.
5165 *
5166 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5167 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305168void intel_edp_drrs_invalidate(struct drm_device *dev,
5169 unsigned frontbuffer_bits)
5170{
5171 struct drm_i915_private *dev_priv = dev->dev_private;
5172 struct drm_crtc *crtc;
5173 enum pipe pipe;
5174
5175 if (!dev_priv->drrs.dp)
5176 return;
5177
Ramalingam C3954e732015-03-03 12:11:46 +05305178 cancel_delayed_work_sync(&dev_priv->drrs.work);
5179
Vandana Kannana93fad02015-01-10 02:25:59 +05305180 mutex_lock(&dev_priv->drrs.mutex);
5181 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5182 pipe = to_intel_crtc(crtc)->pipe;
5183
5184 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305185 intel_dp_set_drrs_state(dev_priv->dev,
5186 dev_priv->drrs.dp->attached_connector->panel.
5187 fixed_mode->vrefresh);
5188 }
5189
5190 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5191
5192 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5193 mutex_unlock(&dev_priv->drrs.mutex);
5194}
5195
Vandana Kannanb33a2812015-02-13 15:33:03 +05305196/**
5197 * intel_edp_drrs_flush - Flush DRRS
5198 * @dev: DRM device
5199 * @frontbuffer_bits: frontbuffer plane tracking bits
5200 *
5201 * When there is no movement on screen, DRRS work can be scheduled.
5202 * This DRRS work is responsible for setting relevant registers after a
5203 * timeout of 1 second.
5204 *
5205 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5206 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305207void intel_edp_drrs_flush(struct drm_device *dev,
5208 unsigned frontbuffer_bits)
5209{
5210 struct drm_i915_private *dev_priv = dev->dev_private;
5211 struct drm_crtc *crtc;
5212 enum pipe pipe;
5213
5214 if (!dev_priv->drrs.dp)
5215 return;
5216
Ramalingam C3954e732015-03-03 12:11:46 +05305217 cancel_delayed_work_sync(&dev_priv->drrs.work);
5218
Vandana Kannana93fad02015-01-10 02:25:59 +05305219 mutex_lock(&dev_priv->drrs.mutex);
5220 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5221 pipe = to_intel_crtc(crtc)->pipe;
5222 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5223
Vandana Kannana93fad02015-01-10 02:25:59 +05305224 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5225 !dev_priv->drrs.busy_frontbuffer_bits)
5226 schedule_delayed_work(&dev_priv->drrs.work,
5227 msecs_to_jiffies(1000));
5228 mutex_unlock(&dev_priv->drrs.mutex);
5229}
5230
Vandana Kannanb33a2812015-02-13 15:33:03 +05305231/**
5232 * DOC: Display Refresh Rate Switching (DRRS)
5233 *
5234 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5235 * which enables swtching between low and high refresh rates,
5236 * dynamically, based on the usage scenario. This feature is applicable
5237 * for internal panels.
5238 *
5239 * Indication that the panel supports DRRS is given by the panel EDID, which
5240 * would list multiple refresh rates for one resolution.
5241 *
5242 * DRRS is of 2 types - static and seamless.
5243 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5244 * (may appear as a blink on screen) and is used in dock-undock scenario.
5245 * Seamless DRRS involves changing RR without any visual effect to the user
5246 * and can be used during normal system usage. This is done by programming
5247 * certain registers.
5248 *
5249 * Support for static/seamless DRRS may be indicated in the VBT based on
5250 * inputs from the panel spec.
5251 *
5252 * DRRS saves power by switching to low RR based on usage scenarios.
5253 *
5254 * eDP DRRS:-
5255 * The implementation is based on frontbuffer tracking implementation.
5256 * When there is a disturbance on the screen triggered by user activity or a
5257 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5258 * When there is no movement on screen, after a timeout of 1 second, a switch
5259 * to low RR is made.
5260 * For integration with frontbuffer tracking code,
5261 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5262 *
5263 * DRRS can be further extended to support other internal panels and also
5264 * the scenario of video playback wherein RR is set based on the rate
5265 * requested by userspace.
5266 */
5267
5268/**
5269 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5270 * @intel_connector: eDP connector
5271 * @fixed_mode: preferred mode of panel
5272 *
5273 * This function is called only once at driver load to initialize basic
5274 * DRRS stuff.
5275 *
5276 * Returns:
5277 * Downclock mode if panel supports it, else return NULL.
5278 * DRRS support is determined by the presence of downclock mode (apart
5279 * from VBT setting).
5280 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305281static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305282intel_dp_drrs_init(struct intel_connector *intel_connector,
5283 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305284{
5285 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305286 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305287 struct drm_i915_private *dev_priv = dev->dev_private;
5288 struct drm_display_mode *downclock_mode = NULL;
5289
5290 if (INTEL_INFO(dev)->gen <= 6) {
5291 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5292 return NULL;
5293 }
5294
5295 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005296 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305297 return NULL;
5298 }
5299
5300 downclock_mode = intel_find_panel_downclock
5301 (dev, fixed_mode, connector);
5302
5303 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305304 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305305 return NULL;
5306 }
5307
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305308 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5309
Vandana Kannan96178ee2015-01-10 02:25:56 +05305310 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311
Vandana Kannan96178ee2015-01-10 02:25:56 +05305312 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305313
Vandana Kannan96178ee2015-01-10 02:25:56 +05305314 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005315 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305316 return downclock_mode;
5317}
5318
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005319static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005320 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005321{
5322 struct drm_connector *connector = &intel_connector->base;
5323 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005324 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5325 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005326 struct drm_i915_private *dev_priv = dev->dev_private;
5327 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305328 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005329 bool has_dpcd;
5330 struct drm_display_mode *scan;
5331 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005332 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005333
Vandana Kannan96178ee2015-01-10 02:25:56 +05305334 dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305335
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005336 if (!is_edp(intel_dp))
5337 return true;
5338
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005339 pps_lock(intel_dp);
5340 intel_edp_panel_vdd_sanitize(intel_dp);
5341 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005342
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005343 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005344 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005345
5346 if (has_dpcd) {
5347 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5348 dev_priv->no_aux_handshake =
5349 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5350 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5351 } else {
5352 /* if this fails, presume the device is a ghost */
5353 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005354 return false;
5355 }
5356
5357 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005358 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005359 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005360 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005361
Daniel Vetter060c8772014-03-21 23:22:35 +01005362 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005363 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005364 if (edid) {
5365 if (drm_add_edid_modes(connector, edid)) {
5366 drm_mode_connector_update_edid_property(connector,
5367 edid);
5368 drm_edid_to_eld(connector, edid);
5369 } else {
5370 kfree(edid);
5371 edid = ERR_PTR(-EINVAL);
5372 }
5373 } else {
5374 edid = ERR_PTR(-ENOENT);
5375 }
5376 intel_connector->edid = edid;
5377
5378 /* prefer fixed mode from EDID if available */
5379 list_for_each_entry(scan, &connector->probed_modes, head) {
5380 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5381 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305382 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305383 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005384 break;
5385 }
5386 }
5387
5388 /* fallback to VBT if available for eDP */
5389 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5390 fixed_mode = drm_mode_duplicate(dev,
5391 dev_priv->vbt.lfp_lvds_vbt_mode);
5392 if (fixed_mode)
5393 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5394 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005395 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005396
Clint Taylor01527b32014-07-07 13:01:46 -07005397 if (IS_VALLEYVIEW(dev)) {
5398 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5399 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005400
5401 /*
5402 * Figure out the current pipe for the initial backlight setup.
5403 * If the current pipe isn't valid, try the PPS pipe, and if that
5404 * fails just assume pipe A.
5405 */
5406 if (IS_CHERRYVIEW(dev))
5407 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5408 else
5409 pipe = PORT_TO_PIPE(intel_dp->DP);
5410
5411 if (pipe != PIPE_A && pipe != PIPE_B)
5412 pipe = intel_dp->pps_pipe;
5413
5414 if (pipe != PIPE_A && pipe != PIPE_B)
5415 pipe = PIPE_A;
5416
5417 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5418 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005419 }
5420
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305421 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005422 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005423 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005424
5425 return true;
5426}
5427
Paulo Zanoni16c25532013-06-12 17:27:25 -03005428bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005429intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5430 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005431{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005432 struct drm_connector *connector = &intel_connector->base;
5433 struct intel_dp *intel_dp = &intel_dig_port->dp;
5434 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5435 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005436 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005437 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005438 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005439
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005440 intel_dp->pps_pipe = INVALID_PIPE;
5441
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005442 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005443 if (INTEL_INFO(dev)->gen >= 9)
5444 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5445 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005446 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5447 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5448 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5449 else if (HAS_PCH_SPLIT(dev))
5450 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5451 else
5452 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5453
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005454 if (INTEL_INFO(dev)->gen >= 9)
5455 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5456 else
5457 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005458
Daniel Vetter07679352012-09-06 22:15:42 +02005459 /* Preserve the current hw state. */
5460 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005461 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005462
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005463 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305464 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005465 else
5466 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005467
Imre Deakf7d24902013-05-08 13:14:05 +03005468 /*
5469 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5470 * for DP the encoder type can be set by the caller to
5471 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5472 */
5473 if (type == DRM_MODE_CONNECTOR_eDP)
5474 intel_encoder->type = INTEL_OUTPUT_EDP;
5475
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005476 /* eDP only on port B and/or C on vlv/chv */
5477 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5478 port != PORT_B && port != PORT_C))
5479 return false;
5480
Imre Deake7281ea2013-05-08 13:14:08 +03005481 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5482 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5483 port_name(port));
5484
Adam Jacksonb3295302010-07-16 14:46:28 -04005485 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005486 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5487
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005488 connector->interlace_allowed = true;
5489 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005490
Daniel Vetter66a92782012-07-12 20:08:18 +02005491 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005492 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005493
Chris Wilsondf0e9242010-09-09 16:20:55 +01005494 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005495 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005496
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005497 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005498 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5499 else
5500 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005501 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005502
Jani Nikula0b998362014-03-14 16:51:17 +02005503 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005504 switch (port) {
5505 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005506 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005507 break;
5508 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005509 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005510 break;
5511 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005512 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005513 break;
5514 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005515 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005516 break;
5517 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005518 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005519 }
5520
Imre Deakdada1a92014-01-29 13:25:41 +02005521 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005522 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005523 intel_dp_init_panel_power_timestamps(intel_dp);
5524 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005525 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005526 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005527 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005528 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005529 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005530
Jani Nikula9d1a1032014-03-14 16:51:15 +02005531 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005532
Dave Airlie0e32b392014-05-02 14:02:48 +10005533 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005534 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005535 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005536 intel_dp_mst_encoder_init(intel_dig_port,
5537 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005538 }
5539 }
5540
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005541 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005542 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005543 if (is_edp(intel_dp)) {
5544 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005545 /*
5546 * vdd might still be enabled do to the delayed vdd off.
5547 * Make sure vdd is actually turned off here.
5548 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005549 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005550 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005551 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005552 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005553 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005554 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005555 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005556 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005557
Chris Wilsonf6849602010-09-19 09:29:33 +01005558 intel_dp_add_properties(intel_dp, connector);
5559
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005560 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5561 * 0xd. Failure to do so will result in spurious interrupts being
5562 * generated on the port when a cable is not attached.
5563 */
5564 if (IS_G4X(dev) && !IS_GM45(dev)) {
5565 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5566 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5567 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005568
5569 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005570}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005571
5572void
5573intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5574{
Dave Airlie13cf5502014-06-18 11:29:35 +10005575 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005576 struct intel_digital_port *intel_dig_port;
5577 struct intel_encoder *intel_encoder;
5578 struct drm_encoder *encoder;
5579 struct intel_connector *intel_connector;
5580
Daniel Vetterb14c5672013-09-19 12:18:32 +02005581 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005582 if (!intel_dig_port)
5583 return;
5584
Daniel Vetterb14c5672013-09-19 12:18:32 +02005585 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005586 if (!intel_connector) {
5587 kfree(intel_dig_port);
5588 return;
5589 }
5590
5591 intel_encoder = &intel_dig_port->base;
5592 encoder = &intel_encoder->base;
5593
5594 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5595 DRM_MODE_ENCODER_TMDS);
5596
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005597 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005598 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005599 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005600 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005601 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005602 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005603 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005604 intel_encoder->pre_enable = chv_pre_enable_dp;
5605 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005606 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005607 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005608 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005609 intel_encoder->pre_enable = vlv_pre_enable_dp;
5610 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005611 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005612 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005613 intel_encoder->pre_enable = g4x_pre_enable_dp;
5614 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005615 if (INTEL_INFO(dev)->gen >= 5)
5616 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005617 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005618
Paulo Zanoni174edf12012-10-26 19:05:50 -02005619 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005620 intel_dig_port->dp.output_reg = output_reg;
5621
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005622 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005623 if (IS_CHERRYVIEW(dev)) {
5624 if (port == PORT_D)
5625 intel_encoder->crtc_mask = 1 << 2;
5626 else
5627 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5628 } else {
5629 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5630 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005631 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005632 intel_encoder->hot_plug = intel_dp_hot_plug;
5633
Dave Airlie13cf5502014-06-18 11:29:35 +10005634 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5635 dev_priv->hpd_irq_port[port] = intel_dig_port;
5636
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005637 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5638 drm_encoder_cleanup(encoder);
5639 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005640 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005641 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005642}
Dave Airlie0e32b392014-05-02 14:02:48 +10005643
5644void intel_dp_mst_suspend(struct drm_device *dev)
5645{
5646 struct drm_i915_private *dev_priv = dev->dev_private;
5647 int i;
5648
5649 /* disable MST */
5650 for (i = 0; i < I915_MAX_PORTS; i++) {
5651 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5652 if (!intel_dig_port)
5653 continue;
5654
5655 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5656 if (!intel_dig_port->dp.can_mst)
5657 continue;
5658 if (intel_dig_port->dp.is_mst)
5659 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5660 }
5661 }
5662}
5663
5664void intel_dp_mst_resume(struct drm_device *dev)
5665{
5666 struct drm_i915_private *dev_priv = dev->dev_private;
5667 int i;
5668
5669 for (i = 0; i < I915_MAX_PORTS; i++) {
5670 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5671 if (!intel_dig_port)
5672 continue;
5673 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5674 int ret;
5675
5676 if (!intel_dig_port->dp.can_mst)
5677 continue;
5678
5679 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5680 if (ret != 0) {
5681 intel_dp_check_mst_status(&intel_dig_port->dp);
5682 }
5683 }
5684 }
5685}