blob: 70507081141b134fb14136d3bcdfcb4540be24a2 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
180static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181intel_dp_mode_valid(struct drm_connector *connector,
182 struct drm_display_mode *mode)
183{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100184 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300185 struct intel_connector *intel_connector = to_intel_connector(connector);
186 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100187 int target_clock = mode->clock;
188 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700189
Jani Nikuladd06f902012-10-19 14:51:50 +0300190 if (is_edp(intel_dp) && fixed_mode) {
191 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100192 return MODE_PANEL;
193
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100195 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200196
197 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100198 }
199
Daniel Vetter36008362013-03-27 00:44:59 +0100200 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
201 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
202
203 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
204 mode_rate = intel_dp_link_required(target_clock, 18);
205
206 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200207 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700208
209 if (mode->clock < 10000)
210 return MODE_CLOCK_LOW;
211
Daniel Vetter0af78a22012-05-23 11:30:55 +0200212 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
213 return MODE_H_ILLEGAL;
214
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215 return MODE_OK;
216}
217
218static uint32_t
219pack_aux(uint8_t *src, int src_bytes)
220{
221 int i;
222 uint32_t v = 0;
223
224 if (src_bytes > 4)
225 src_bytes = 4;
226 for (i = 0; i < src_bytes; i++)
227 v |= ((uint32_t) src[i]) << ((3-i) * 8);
228 return v;
229}
230
231static void
232unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
233{
234 int i;
235 if (dst_bytes > 4)
236 dst_bytes = 4;
237 for (i = 0; i < dst_bytes; i++)
238 dst[i] = src >> ((3-i) * 8);
239}
240
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700241/* hrawclock is 1/4 the FSB frequency */
242static int
243intel_hrawclk(struct drm_device *dev)
244{
245 struct drm_i915_private *dev_priv = dev->dev_private;
246 uint32_t clkcfg;
247
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530248 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
249 if (IS_VALLEYVIEW(dev))
250 return 200;
251
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700252 clkcfg = I915_READ(CLKCFG);
253 switch (clkcfg & CLKCFG_FSB_MASK) {
254 case CLKCFG_FSB_400:
255 return 100;
256 case CLKCFG_FSB_533:
257 return 133;
258 case CLKCFG_FSB_667:
259 return 166;
260 case CLKCFG_FSB_800:
261 return 200;
262 case CLKCFG_FSB_1067:
263 return 266;
264 case CLKCFG_FSB_1333:
265 return 333;
266 /* these two are just a guess; one of them might be right */
267 case CLKCFG_FSB_1600:
268 case CLKCFG_FSB_1600_ALT:
269 return 400;
270 default:
271 return 133;
272 }
273}
274
Keith Packardebf33b12011-09-29 15:53:27 -0700275static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
276{
Paulo Zanoni30add222012-10-26 19:05:45 -0200277 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700278 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700279 u32 pp_stat_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700280
Jesse Barnes453c5422013-03-28 09:55:41 -0700281 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
282 return (I915_READ(pp_stat_reg) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700283}
284
285static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
286{
Paulo Zanoni30add222012-10-26 19:05:45 -0200287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700288 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700289 u32 pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700290
Jesse Barnes453c5422013-03-28 09:55:41 -0700291 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
292 return (I915_READ(pp_ctrl_reg) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700293}
294
Keith Packard9b984da2011-09-19 13:54:47 -0700295static void
296intel_dp_check_edp(struct intel_dp *intel_dp)
297{
Paulo Zanoni30add222012-10-26 19:05:45 -0200298 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700299 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700300 u32 pp_stat_reg, pp_ctrl_reg;
Keith Packardebf33b12011-09-29 15:53:27 -0700301
Keith Packard9b984da2011-09-19 13:54:47 -0700302 if (!is_edp(intel_dp))
303 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700304
305 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
306 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
307
Keith Packardebf33b12011-09-29 15:53:27 -0700308 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700309 WARN(1, "eDP powered off while attempting aux channel communication.\n");
310 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700311 I915_READ(pp_stat_reg),
312 I915_READ(pp_ctrl_reg));
Keith Packard9b984da2011-09-19 13:54:47 -0700313 }
314}
315
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100316static uint32_t
317intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
318{
319 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
320 struct drm_device *dev = intel_dig_port->base.base.dev;
321 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300322 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100323 uint32_t status;
324 bool done;
325
Daniel Vetteref04f002012-12-01 21:03:59 +0100326#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100327 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300328 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
329 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330 else
331 done = wait_for_atomic(C, 10) == 0;
332 if (!done)
333 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
334 has_aux_irq);
335#undef C
336
337 return status;
338}
339
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700340static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100341intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700342 uint8_t *send, int send_bytes,
343 uint8_t *recv, int recv_size)
344{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200345 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
346 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700347 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300348 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700349 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100350 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700351 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700352 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200353 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100354 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
355
356 /* dp aux is extremely sensitive to irq latency, hence request the
357 * lowest possible wakeup latency and so prevent the cpu from going into
358 * deep sleep states.
359 */
360 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700361
Keith Packard9b984da2011-09-19 13:54:47 -0700362 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700363 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700364 * and would like to run at 2MHz. So, take the
365 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700366 *
367 * Note that PCH attached eDP panels should use a 125MHz input
368 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 */
Adam Jackson1c958222011-10-14 17:22:25 -0400370 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200371 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200372 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
373 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530374 aux_clock_divider = 100;
375 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800376 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800377 else
378 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
379 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200380 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800381 else
382 aux_clock_divider = intel_hrawclk(dev) / 2;
383
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200384 if (IS_GEN6(dev))
385 precharge = 3;
386 else
387 precharge = 5;
388
Jesse Barnes11bee432011-08-01 15:02:20 -0700389 /* Try to wait for any previous AUX channel activity */
390 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100391 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700392 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
393 break;
394 msleep(1);
395 }
396
397 if (try == 3) {
398 WARN(1, "dp_aux_ch not started status 0x%08x\n",
399 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100400 ret = -EBUSY;
401 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100402 }
403
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700404 /* Must try at least 3 times according to DP spec */
405 for (try = 0; try < 5; try++) {
406 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100407 for (i = 0; i < send_bytes; i += 4)
408 I915_WRITE(ch_data + i,
409 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400410
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700411 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100412 I915_WRITE(ch_ctl,
413 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100414 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100415 DP_AUX_CH_CTL_TIME_OUT_400us |
416 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
417 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
418 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
419 DP_AUX_CH_CTL_DONE |
420 DP_AUX_CH_CTL_TIME_OUT_ERROR |
421 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100422
423 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400424
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700425 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100426 I915_WRITE(ch_ctl,
427 status |
428 DP_AUX_CH_CTL_DONE |
429 DP_AUX_CH_CTL_TIME_OUT_ERROR |
430 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400431
432 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
433 DP_AUX_CH_CTL_RECEIVE_ERROR))
434 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100435 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700436 break;
437 }
438
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700439 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700440 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100441 ret = -EBUSY;
442 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700443 }
444
445 /* Check for timeout or receive error.
446 * Timeouts occur when the sink is not connected
447 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700448 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700449 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100450 ret = -EIO;
451 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700452 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700453
454 /* Timeouts occur when the device isn't connected, so they're
455 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700456 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800457 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100458 ret = -ETIMEDOUT;
459 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700460 }
461
462 /* Unload any bytes sent back from the other side */
463 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
464 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700465 if (recv_bytes > recv_size)
466 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400467
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100468 for (i = 0; i < recv_bytes; i += 4)
469 unpack_aux(I915_READ(ch_data + i),
470 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700471
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100472 ret = recv_bytes;
473out:
474 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
475
476 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700477}
478
479/* Write data to the aux channel in native mode */
480static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100481intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700482 uint16_t address, uint8_t *send, int send_bytes)
483{
484 int ret;
485 uint8_t msg[20];
486 int msg_bytes;
487 uint8_t ack;
488
Keith Packard9b984da2011-09-19 13:54:47 -0700489 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if (send_bytes > 16)
491 return -1;
492 msg[0] = AUX_NATIVE_WRITE << 4;
493 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800494 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 msg[3] = send_bytes - 1;
496 memcpy(&msg[4], send, send_bytes);
497 msg_bytes = send_bytes + 4;
498 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100499 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 if (ret < 0)
501 return ret;
502 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
503 break;
504 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
505 udelay(100);
506 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700508 }
509 return send_bytes;
510}
511
512/* Write a single byte to the aux channel in native mode */
513static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100514intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700515 uint16_t address, uint8_t byte)
516{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100517 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700518}
519
520/* read bytes from a native aux channel */
521static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100522intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 uint16_t address, uint8_t *recv, int recv_bytes)
524{
525 uint8_t msg[4];
526 int msg_bytes;
527 uint8_t reply[20];
528 int reply_bytes;
529 uint8_t ack;
530 int ret;
531
Keith Packard9b984da2011-09-19 13:54:47 -0700532 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 msg[0] = AUX_NATIVE_READ << 4;
534 msg[1] = address >> 8;
535 msg[2] = address & 0xff;
536 msg[3] = recv_bytes - 1;
537
538 msg_bytes = 4;
539 reply_bytes = recv_bytes + 1;
540
541 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100542 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700543 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700544 if (ret == 0)
545 return -EPROTO;
546 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 return ret;
548 ack = reply[0];
549 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
550 memcpy(recv, reply + 1, ret - 1);
551 return ret - 1;
552 }
553 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
554 udelay(100);
555 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700556 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700557 }
558}
559
560static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000561intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
562 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700563{
Dave Airlieab2c0672009-12-04 10:55:24 +1000564 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100565 struct intel_dp *intel_dp = container_of(adapter,
566 struct intel_dp,
567 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000568 uint16_t address = algo_data->address;
569 uint8_t msg[5];
570 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000571 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000572 int msg_bytes;
573 int reply_bytes;
574 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575
Keith Packard9b984da2011-09-19 13:54:47 -0700576 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000577 /* Set up the command byte */
578 if (mode & MODE_I2C_READ)
579 msg[0] = AUX_I2C_READ << 4;
580 else
581 msg[0] = AUX_I2C_WRITE << 4;
582
583 if (!(mode & MODE_I2C_STOP))
584 msg[0] |= AUX_I2C_MOT << 4;
585
586 msg[1] = address >> 8;
587 msg[2] = address;
588
589 switch (mode) {
590 case MODE_I2C_WRITE:
591 msg[3] = 0;
592 msg[4] = write_byte;
593 msg_bytes = 5;
594 reply_bytes = 1;
595 break;
596 case MODE_I2C_READ:
597 msg[3] = 0;
598 msg_bytes = 4;
599 reply_bytes = 2;
600 break;
601 default:
602 msg_bytes = 3;
603 reply_bytes = 1;
604 break;
605 }
606
David Flynn8316f332010-12-08 16:10:21 +0000607 for (retry = 0; retry < 5; retry++) {
608 ret = intel_dp_aux_ch(intel_dp,
609 msg, msg_bytes,
610 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000611 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000612 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000613 return ret;
614 }
David Flynn8316f332010-12-08 16:10:21 +0000615
616 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
617 case AUX_NATIVE_REPLY_ACK:
618 /* I2C-over-AUX Reply field is only valid
619 * when paired with AUX ACK.
620 */
621 break;
622 case AUX_NATIVE_REPLY_NACK:
623 DRM_DEBUG_KMS("aux_ch native nack\n");
624 return -EREMOTEIO;
625 case AUX_NATIVE_REPLY_DEFER:
626 udelay(100);
627 continue;
628 default:
629 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
630 reply[0]);
631 return -EREMOTEIO;
632 }
633
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 switch (reply[0] & AUX_I2C_REPLY_MASK) {
635 case AUX_I2C_REPLY_ACK:
636 if (mode == MODE_I2C_READ) {
637 *read_byte = reply[1];
638 }
639 return reply_bytes - 1;
640 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000641 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000642 return -EREMOTEIO;
643 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000644 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000645 udelay(100);
646 break;
647 default:
David Flynn8316f332010-12-08 16:10:21 +0000648 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000649 return -EREMOTEIO;
650 }
651 }
David Flynn8316f332010-12-08 16:10:21 +0000652
653 DRM_ERROR("too many retries, giving up\n");
654 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700655}
656
657static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800659 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700660{
Keith Packard0b5c5412011-09-28 16:41:05 -0700661 int ret;
662
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800663 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100664 intel_dp->algo.running = false;
665 intel_dp->algo.address = 0;
666 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700667
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100669 intel_dp->adapter.owner = THIS_MODULE;
670 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400671 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100672 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
673 intel_dp->adapter.algo_data = &intel_dp->algo;
674 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
675
Keith Packard0b5c5412011-09-28 16:41:05 -0700676 ironlake_edp_panel_vdd_on(intel_dp);
677 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700678 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200682bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100683intel_dp_compute_config(struct intel_encoder *encoder,
684 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700685{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100686 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100687 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100688 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
689 struct drm_display_mode *mode = &pipe_config->requested_mode;
690 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300691 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700692 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200693 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100694 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200695 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700696 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetter36008362013-03-27 00:44:59 +0100697 int target_clock, link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700698
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100699 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
700 pipe_config->has_pch_encoder = true;
701
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200702 pipe_config->has_dp_encoder = true;
703
Jani Nikuladd06f902012-10-19 14:51:50 +0300704 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
705 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
706 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300707 intel_pch_panel_fitting(dev,
708 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100709 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100710 }
Daniel Vetter36008362013-03-27 00:44:59 +0100711 /* We need to take the panel's fixed mode into account. */
712 target_clock = adjusted_mode->clock;
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100713
Daniel Vettercb1793c2012-06-04 18:39:21 +0200714 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200715 return false;
716
Daniel Vetter083f9562012-04-20 20:23:49 +0200717 DRM_DEBUG_KMS("DP link computation with max lane count %i "
718 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200719 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200720
Daniel Vetter36008362013-03-27 00:44:59 +0100721 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
722 * bpc in between. */
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200723 bpp = min_t(int, 8*3, pipe_config->pipe_bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100724 if (is_edp(intel_dp) && dev_priv->edp.bpp)
725 bpp = min_t(int, bpp, dev_priv->edp.bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200726
Daniel Vetter36008362013-03-27 00:44:59 +0100727 for (; bpp >= 6*3; bpp -= 2*3) {
728 mode_rate = intel_dp_link_required(target_clock, bpp);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200729
Daniel Vetter36008362013-03-27 00:44:59 +0100730 for (clock = 0; clock <= max_clock; clock++) {
731 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
732 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
733 link_avail = intel_dp_max_data_rate(link_clock,
734 lane_count);
735
736 if (mode_rate <= link_avail) {
737 goto found;
738 }
739 }
740 }
741 }
742
743 return false;
744
745found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200746 if (intel_dp->color_range_auto) {
747 /*
748 * See:
749 * CEA-861-E - 5.1 Default Encoding Parameters
750 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
751 */
Thierry Reding18316c82012-12-20 15:41:44 +0100752 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200753 intel_dp->color_range = DP_COLOR_RANGE_16_235;
754 else
755 intel_dp->color_range = 0;
756 }
757
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200758 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100759 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200760
Daniel Vetter36008362013-03-27 00:44:59 +0100761 intel_dp->link_bw = bws[clock];
762 intel_dp->lane_count = lane_count;
763 adjusted_mode->clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
764 pipe_config->pipe_bpp = bpp;
Daniel Vetterc4867932012-04-10 10:42:36 +0200765
Daniel Vetter36008362013-03-27 00:44:59 +0100766 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
767 intel_dp->link_bw, intel_dp->lane_count,
768 adjusted_mode->clock, bpp);
769 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
770 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200772 intel_link_compute_m_n(bpp, lane_count,
773 target_clock, adjusted_mode->clock,
774 &pipe_config->dp_m_n);
775
Daniel Vetter36008362013-03-27 00:44:59 +0100776 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700777}
778
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300779void intel_dp_init_link_config(struct intel_dp *intel_dp)
780{
781 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
782 intel_dp->link_configuration[0] = intel_dp->link_bw;
783 intel_dp->link_configuration[1] = intel_dp->lane_count;
784 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
785 /*
786 * Check for DPCD version > 1.1 and enhanced framing support
787 */
788 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
789 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
790 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
791 }
792}
793
Daniel Vetterea9b6002012-11-29 15:59:31 +0100794static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
795{
796 struct drm_device *dev = crtc->dev;
797 struct drm_i915_private *dev_priv = dev->dev_private;
798 u32 dpa_ctl;
799
800 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
801 dpa_ctl = I915_READ(DP_A);
802 dpa_ctl &= ~DP_PLL_FREQ_MASK;
803
804 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100805 /* For a long time we've carried around a ILK-DevA w/a for the
806 * 160MHz clock. If we're really unlucky, it's still required.
807 */
808 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100809 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100810 } else {
811 dpa_ctl |= DP_PLL_FREQ_270MHZ;
812 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100813
Daniel Vetterea9b6002012-11-29 15:59:31 +0100814 I915_WRITE(DP_A, dpa_ctl);
815
816 POSTING_READ(DP_A);
817 udelay(500);
818}
819
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700820static void
821intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
822 struct drm_display_mode *adjusted_mode)
823{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800824 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700825 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100826 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200827 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
829
Keith Packard417e8222011-11-01 19:54:11 -0700830 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800831 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700832 *
833 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800834 * SNB CPU
835 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700836 * CPT PCH
837 *
838 * IBX PCH and CPU are the same for almost everything,
839 * except that the CPU DP PLL is configured in this
840 * register
841 *
842 * CPT PCH is quite different, having many bits moved
843 * to the TRANS_DP_CTL register instead. That
844 * configuration happens (oddly) in ironlake_pch_enable
845 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400846
Keith Packard417e8222011-11-01 19:54:11 -0700847 /* Preserve the BIOS-computed detected bit. This is
848 * supposed to be read-only.
849 */
850 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700851
Keith Packard417e8222011-11-01 19:54:11 -0700852 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700853 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700854
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100857 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858 break;
859 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100860 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700861 break;
862 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100863 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700864 break;
865 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800866 if (intel_dp->has_audio) {
867 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
868 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100869 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800870 intel_write_eld(encoder, adjusted_mode);
871 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300872
873 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700874
Keith Packard417e8222011-11-01 19:54:11 -0700875 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800876
Gajanan Bhat19c03922012-09-27 19:13:07 +0530877 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800878 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
879 intel_dp->DP |= DP_SYNC_HS_HIGH;
880 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
881 intel_dp->DP |= DP_SYNC_VS_HIGH;
882 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
883
884 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
885 intel_dp->DP |= DP_ENHANCED_FRAMING;
886
887 intel_dp->DP |= intel_crtc->pipe << 29;
888
889 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800890 if (adjusted_mode->clock < 200000)
891 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
892 else
893 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
894 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700895 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200896 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700897
898 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
899 intel_dp->DP |= DP_SYNC_HS_HIGH;
900 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
901 intel_dp->DP |= DP_SYNC_VS_HIGH;
902 intel_dp->DP |= DP_LINK_TRAIN_OFF;
903
904 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
905 intel_dp->DP |= DP_ENHANCED_FRAMING;
906
907 if (intel_crtc->pipe == 1)
908 intel_dp->DP |= DP_PIPEB_SELECT;
909
Jesse Barnesb2634012013-03-28 09:55:40 -0700910 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard417e8222011-11-01 19:54:11 -0700911 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700912 if (adjusted_mode->clock < 200000)
913 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
914 else
915 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
916 }
917 } else {
918 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800919 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100920
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800921 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100922 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700923}
924
Keith Packard99ea7122011-11-01 19:57:50 -0700925#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
926#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
927
928#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
929#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
930
931#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
932#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
933
934static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
935 u32 mask,
936 u32 value)
937{
Paulo Zanoni30add222012-10-26 19:05:45 -0200938 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700939 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700940 u32 pp_stat_reg, pp_ctrl_reg;
941
942 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
943 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
Keith Packard99ea7122011-11-01 19:57:50 -0700944
945 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700946 mask, value,
947 I915_READ(pp_stat_reg),
948 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700949
Jesse Barnes453c5422013-03-28 09:55:41 -0700950 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700951 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700952 I915_READ(pp_stat_reg),
953 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700954 }
955}
956
957static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
958{
959 DRM_DEBUG_KMS("Wait for panel power on\n");
960 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
961}
962
Keith Packardbd943152011-09-18 23:09:52 -0700963static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
964{
Keith Packardbd943152011-09-18 23:09:52 -0700965 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700966 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700967}
Keith Packardbd943152011-09-18 23:09:52 -0700968
Keith Packard99ea7122011-11-01 19:57:50 -0700969static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
970{
971 DRM_DEBUG_KMS("Wait for panel power cycle\n");
972 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
973}
Keith Packardbd943152011-09-18 23:09:52 -0700974
Keith Packard99ea7122011-11-01 19:57:50 -0700975
Keith Packard832dd3c2011-11-01 19:34:06 -0700976/* Read the current pp_control value, unlocking the register if it
977 * is locked
978 */
979
Jesse Barnes453c5422013-03-28 09:55:41 -0700980static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -0700981{
Jesse Barnes453c5422013-03-28 09:55:41 -0700982 struct drm_device *dev = intel_dp_to_dev(intel_dp);
983 struct drm_i915_private *dev_priv = dev->dev_private;
984 u32 control;
985 u32 pp_ctrl_reg;
986
987 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
988 control = I915_READ(pp_ctrl_reg);
Keith Packard832dd3c2011-11-01 19:34:06 -0700989
990 control &= ~PANEL_UNLOCK_MASK;
991 control |= PANEL_UNLOCK_REGS;
992 return control;
Keith Packardbd943152011-09-18 23:09:52 -0700993}
994
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -0200995void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -0800996{
Paulo Zanoni30add222012-10-26 19:05:45 -0200997 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -0800998 struct drm_i915_private *dev_priv = dev->dev_private;
999 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001000 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001001
Keith Packard97af61f572011-09-28 16:23:51 -07001002 if (!is_edp(intel_dp))
1003 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001004 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001005
Keith Packardbd943152011-09-18 23:09:52 -07001006 WARN(intel_dp->want_panel_vdd,
1007 "eDP VDD already requested on\n");
1008
1009 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001010
Keith Packardbd943152011-09-18 23:09:52 -07001011 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1012 DRM_DEBUG_KMS("eDP VDD already on\n");
1013 return;
1014 }
1015
Keith Packard99ea7122011-11-01 19:57:50 -07001016 if (!ironlake_edp_have_panel_power(intel_dp))
1017 ironlake_wait_panel_power_cycle(intel_dp);
1018
Jesse Barnes453c5422013-03-28 09:55:41 -07001019 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001020 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001021
Jesse Barnes453c5422013-03-28 09:55:41 -07001022 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1023 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1024
1025 I915_WRITE(pp_ctrl_reg, pp);
1026 POSTING_READ(pp_ctrl_reg);
1027 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1028 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001029 /*
1030 * If the panel wasn't on, delay before accessing aux channel
1031 */
1032 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001033 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001034 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001035 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001036}
1037
Keith Packardbd943152011-09-18 23:09:52 -07001038static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001039{
Paulo Zanoni30add222012-10-26 19:05:45 -02001040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001041 struct drm_i915_private *dev_priv = dev->dev_private;
1042 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001043 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001044
Daniel Vettera0e99e62012-12-02 01:05:46 +01001045 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1046
Keith Packardbd943152011-09-18 23:09:52 -07001047 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Jesse Barnes453c5422013-03-28 09:55:41 -07001048 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001049 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001050
1051 pp_stat_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_STATUS : PCH_PP_STATUS;
1052 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1053
1054 I915_WRITE(pp_ctrl_reg, pp);
1055 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001056
Keith Packardbd943152011-09-18 23:09:52 -07001057 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001058 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1059 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001060 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001061 }
1062}
1063
1064static void ironlake_panel_vdd_work(struct work_struct *__work)
1065{
1066 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1067 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001068 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001069
Keith Packard627f7672011-10-31 11:30:10 -07001070 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001071 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001072 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001073}
1074
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001075void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001076{
Keith Packard97af61f572011-09-28 16:23:51 -07001077 if (!is_edp(intel_dp))
1078 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001079
Keith Packardbd943152011-09-18 23:09:52 -07001080 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1081 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001082
Keith Packardbd943152011-09-18 23:09:52 -07001083 intel_dp->want_panel_vdd = false;
1084
1085 if (sync) {
1086 ironlake_panel_vdd_off_sync(intel_dp);
1087 } else {
1088 /*
1089 * Queue the timer to fire a long
1090 * time from now (relative to the power down delay)
1091 * to keep the panel power up across a sequence of operations
1092 */
1093 schedule_delayed_work(&intel_dp->panel_vdd_work,
1094 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1095 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001096}
1097
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001098void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001099{
Paulo Zanoni30add222012-10-26 19:05:45 -02001100 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001101 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001102 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001103 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001104
Keith Packard97af61f572011-09-28 16:23:51 -07001105 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001106 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001107
1108 DRM_DEBUG_KMS("Turn eDP power on\n");
1109
1110 if (ironlake_edp_have_panel_power(intel_dp)) {
1111 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001112 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001113 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001114
Keith Packard99ea7122011-11-01 19:57:50 -07001115 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001116
Jesse Barnes453c5422013-03-28 09:55:41 -07001117 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001118 if (IS_GEN5(dev)) {
1119 /* ILK workaround: disable reset around power sequence */
1120 pp &= ~PANEL_POWER_RESET;
1121 I915_WRITE(PCH_PP_CONTROL, pp);
1122 POSTING_READ(PCH_PP_CONTROL);
1123 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001124
Keith Packard1c0ae802011-09-19 13:59:29 -07001125 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001126 if (!IS_GEN5(dev))
1127 pp |= PANEL_POWER_RESET;
1128
Jesse Barnes453c5422013-03-28 09:55:41 -07001129 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1130
1131 I915_WRITE(pp_ctrl_reg, pp);
1132 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001133
Keith Packard99ea7122011-11-01 19:57:50 -07001134 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001135
Keith Packard05ce1a42011-09-29 16:33:01 -07001136 if (IS_GEN5(dev)) {
1137 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1138 I915_WRITE(PCH_PP_CONTROL, pp);
1139 POSTING_READ(PCH_PP_CONTROL);
1140 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001141}
1142
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001143void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001144{
Paulo Zanoni30add222012-10-26 19:05:45 -02001145 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001146 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001147 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001148 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001149
Keith Packard97af61f572011-09-28 16:23:51 -07001150 if (!is_edp(intel_dp))
1151 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001152
Keith Packard99ea7122011-11-01 19:57:50 -07001153 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001154
Daniel Vetter6cb49832012-05-20 17:14:50 +02001155 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001156
Jesse Barnes453c5422013-03-28 09:55:41 -07001157 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001158 /* We need to switch off panel power _and_ force vdd, for otherwise some
1159 * panels get very unhappy and cease to work. */
1160 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001161
1162 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1163
1164 I915_WRITE(pp_ctrl_reg, pp);
1165 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001166
Daniel Vetter35a38552012-08-12 22:17:14 +02001167 intel_dp->want_panel_vdd = false;
1168
Keith Packard99ea7122011-11-01 19:57:50 -07001169 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001170}
1171
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001172void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001173{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001174 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1175 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001176 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001177 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001178 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001179 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001180
Keith Packardf01eca22011-09-28 16:48:10 -07001181 if (!is_edp(intel_dp))
1182 return;
1183
Zhao Yakui28c97732009-10-09 11:39:41 +08001184 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001185 /*
1186 * If we enable the backlight right away following a panel power
1187 * on, we may see slight flicker as the panel syncs with the eDP
1188 * link. So delay a bit to make sure the image is solid before
1189 * allowing it to appear.
1190 */
Keith Packardf01eca22011-09-28 16:48:10 -07001191 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001192 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001193 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001194
1195 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1196
1197 I915_WRITE(pp_ctrl_reg, pp);
1198 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001199
1200 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001201}
1202
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001203void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001204{
Paulo Zanoni30add222012-10-26 19:05:45 -02001205 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 struct drm_i915_private *dev_priv = dev->dev_private;
1207 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001208 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001209
Keith Packardf01eca22011-09-28 16:48:10 -07001210 if (!is_edp(intel_dp))
1211 return;
1212
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001213 intel_panel_disable_backlight(dev);
1214
Zhao Yakui28c97732009-10-09 11:39:41 +08001215 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001216 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001217 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001218
1219 pp_ctrl_reg = IS_VALLEYVIEW(dev) ? PIPEA_PP_CONTROL : PCH_PP_CONTROL;
1220
1221 I915_WRITE(pp_ctrl_reg, pp);
1222 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001223 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001224}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001225
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001226static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001227{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001228 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1229 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1230 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001231 struct drm_i915_private *dev_priv = dev->dev_private;
1232 u32 dpa_ctl;
1233
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001234 assert_pipe_disabled(dev_priv,
1235 to_intel_crtc(crtc)->pipe);
1236
Jesse Barnesd240f202010-08-13 15:43:26 -07001237 DRM_DEBUG_KMS("\n");
1238 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001239 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1240 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1241
1242 /* We don't adjust intel_dp->DP while tearing down the link, to
1243 * facilitate link retraining (e.g. after hotplug). Hence clear all
1244 * enable bits here to ensure that we don't enable too much. */
1245 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1246 intel_dp->DP |= DP_PLL_ENABLE;
1247 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001248 POSTING_READ(DP_A);
1249 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001250}
1251
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001252static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001253{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001254 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1255 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1256 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001257 struct drm_i915_private *dev_priv = dev->dev_private;
1258 u32 dpa_ctl;
1259
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001260 assert_pipe_disabled(dev_priv,
1261 to_intel_crtc(crtc)->pipe);
1262
Jesse Barnesd240f202010-08-13 15:43:26 -07001263 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001264 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1265 "dp pll off, should be on\n");
1266 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1267
1268 /* We can't rely on the value tracked for the DP register in
1269 * intel_dp->DP because link_down must not change that (otherwise link
1270 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001271 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001272 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001273 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001274 udelay(200);
1275}
1276
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001277/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001278void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001279{
1280 int ret, i;
1281
1282 /* Should have a valid DPCD by this point */
1283 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1284 return;
1285
1286 if (mode != DRM_MODE_DPMS_ON) {
1287 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1288 DP_SET_POWER_D3);
1289 if (ret != 1)
1290 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1291 } else {
1292 /*
1293 * When turning on, we need to retry for 1ms to give the sink
1294 * time to wake up.
1295 */
1296 for (i = 0; i < 3; i++) {
1297 ret = intel_dp_aux_native_write_1(intel_dp,
1298 DP_SET_POWER,
1299 DP_SET_POWER_D0);
1300 if (ret == 1)
1301 break;
1302 msleep(1);
1303 }
1304 }
1305}
1306
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001307static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1308 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001309{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001310 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1311 struct drm_device *dev = encoder->base.dev;
1312 struct drm_i915_private *dev_priv = dev->dev_private;
1313 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001314
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001315 if (!(tmp & DP_PORT_EN))
1316 return false;
1317
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001318 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001319 *pipe = PORT_TO_PIPE_CPT(tmp);
1320 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1321 *pipe = PORT_TO_PIPE(tmp);
1322 } else {
1323 u32 trans_sel;
1324 u32 trans_dp;
1325 int i;
1326
1327 switch (intel_dp->output_reg) {
1328 case PCH_DP_B:
1329 trans_sel = TRANS_DP_PORT_SEL_B;
1330 break;
1331 case PCH_DP_C:
1332 trans_sel = TRANS_DP_PORT_SEL_C;
1333 break;
1334 case PCH_DP_D:
1335 trans_sel = TRANS_DP_PORT_SEL_D;
1336 break;
1337 default:
1338 return true;
1339 }
1340
1341 for_each_pipe(i) {
1342 trans_dp = I915_READ(TRANS_DP_CTL(i));
1343 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1344 *pipe = i;
1345 return true;
1346 }
1347 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001348
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001349 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1350 intel_dp->output_reg);
1351 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001352
Jesse Barnesdeb18212013-04-02 10:03:56 -07001353 return false;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001354}
1355
Daniel Vettere8cb4552012-07-01 13:05:48 +02001356static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001357{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001358 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001359
1360 /* Make sure the panel is off before trying to change the mode. But also
1361 * ensure that we have vdd while we switch off the panel. */
1362 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001363 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001364 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001365 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001366
1367 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1368 if (!is_cpu_edp(intel_dp))
1369 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001370}
1371
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001372static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001373{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001374 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001375 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001376
Daniel Vetter37398502012-09-06 22:15:44 +02001377 if (is_cpu_edp(intel_dp)) {
1378 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001379 if (!IS_VALLEYVIEW(dev))
1380 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001381 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001382}
1383
Daniel Vettere8cb4552012-07-01 13:05:48 +02001384static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001385{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001386 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1387 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001388 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001389 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001390
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001391 if (WARN_ON(dp_reg & DP_PORT_EN))
1392 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393
1394 ironlake_edp_panel_vdd_on(intel_dp);
1395 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1396 intel_dp_start_link_train(intel_dp);
1397 ironlake_edp_panel_on(intel_dp);
1398 ironlake_edp_panel_vdd_off(intel_dp, true);
1399 intel_dp_complete_link_train(intel_dp);
1400 ironlake_edp_backlight_on(intel_dp);
1401}
1402
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001403static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001404{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001405 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnesb2634012013-03-28 09:55:40 -07001406 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001407
Jesse Barnesb2634012013-03-28 09:55:40 -07001408 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001409 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001410}
1411
1412/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001413 * Native read with retry for link status and receiver capability reads for
1414 * cases where the sink may still be asleep.
1415 */
1416static bool
1417intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1418 uint8_t *recv, int recv_bytes)
1419{
1420 int ret, i;
1421
1422 /*
1423 * Sinks are *supposed* to come up within 1ms from an off state,
1424 * but we're also supposed to retry 3 times per the spec.
1425 */
1426 for (i = 0; i < 3; i++) {
1427 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1428 recv_bytes);
1429 if (ret == recv_bytes)
1430 return true;
1431 msleep(1);
1432 }
1433
1434 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435}
1436
1437/*
1438 * Fetch AUX CH registers 0x202 - 0x207 which contain
1439 * link status information
1440 */
1441static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001442intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001443{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001444 return intel_dp_aux_native_read_retry(intel_dp,
1445 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001446 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001447 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448}
1449
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001450#if 0
1451static char *voltage_names[] = {
1452 "0.4V", "0.6V", "0.8V", "1.2V"
1453};
1454static char *pre_emph_names[] = {
1455 "0dB", "3.5dB", "6dB", "9.5dB"
1456};
1457static char *link_train_names[] = {
1458 "pattern 1", "pattern 2", "idle", "off"
1459};
1460#endif
1461
1462/*
1463 * These are source-specific values; current Intel hardware supports
1464 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1465 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001466
1467static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001468intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001469{
Paulo Zanoni30add222012-10-26 19:05:45 -02001470 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001471
1472 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1473 return DP_TRAIN_VOLTAGE_SWING_800;
1474 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1475 return DP_TRAIN_VOLTAGE_SWING_1200;
1476 else
1477 return DP_TRAIN_VOLTAGE_SWING_800;
1478}
1479
1480static uint8_t
1481intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1482{
Paulo Zanoni30add222012-10-26 19:05:45 -02001483 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001484
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001485 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001486 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1487 case DP_TRAIN_VOLTAGE_SWING_400:
1488 return DP_TRAIN_PRE_EMPHASIS_9_5;
1489 case DP_TRAIN_VOLTAGE_SWING_600:
1490 return DP_TRAIN_PRE_EMPHASIS_6;
1491 case DP_TRAIN_VOLTAGE_SWING_800:
1492 return DP_TRAIN_PRE_EMPHASIS_3_5;
1493 case DP_TRAIN_VOLTAGE_SWING_1200:
1494 default:
1495 return DP_TRAIN_PRE_EMPHASIS_0;
1496 }
1497 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001498 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1499 case DP_TRAIN_VOLTAGE_SWING_400:
1500 return DP_TRAIN_PRE_EMPHASIS_6;
1501 case DP_TRAIN_VOLTAGE_SWING_600:
1502 case DP_TRAIN_VOLTAGE_SWING_800:
1503 return DP_TRAIN_PRE_EMPHASIS_3_5;
1504 default:
1505 return DP_TRAIN_PRE_EMPHASIS_0;
1506 }
1507 } else {
1508 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1509 case DP_TRAIN_VOLTAGE_SWING_400:
1510 return DP_TRAIN_PRE_EMPHASIS_6;
1511 case DP_TRAIN_VOLTAGE_SWING_600:
1512 return DP_TRAIN_PRE_EMPHASIS_6;
1513 case DP_TRAIN_VOLTAGE_SWING_800:
1514 return DP_TRAIN_PRE_EMPHASIS_3_5;
1515 case DP_TRAIN_VOLTAGE_SWING_1200:
1516 default:
1517 return DP_TRAIN_PRE_EMPHASIS_0;
1518 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001519 }
1520}
1521
1522static void
Keith Packard93f62da2011-11-01 19:45:03 -07001523intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001524{
1525 uint8_t v = 0;
1526 uint8_t p = 0;
1527 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001528 uint8_t voltage_max;
1529 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001530
Jesse Barnes33a34e42010-09-08 12:42:02 -07001531 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001532 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1533 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001534
1535 if (this_v > v)
1536 v = this_v;
1537 if (this_p > p)
1538 p = this_p;
1539 }
1540
Keith Packard1a2eb462011-11-16 16:26:07 -08001541 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001542 if (v >= voltage_max)
1543 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001544
Keith Packard1a2eb462011-11-16 16:26:07 -08001545 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1546 if (p >= preemph_max)
1547 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001548
1549 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001550 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551}
1552
1553static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001554intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001555{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001556 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001557
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001558 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001559 case DP_TRAIN_VOLTAGE_SWING_400:
1560 default:
1561 signal_levels |= DP_VOLTAGE_0_4;
1562 break;
1563 case DP_TRAIN_VOLTAGE_SWING_600:
1564 signal_levels |= DP_VOLTAGE_0_6;
1565 break;
1566 case DP_TRAIN_VOLTAGE_SWING_800:
1567 signal_levels |= DP_VOLTAGE_0_8;
1568 break;
1569 case DP_TRAIN_VOLTAGE_SWING_1200:
1570 signal_levels |= DP_VOLTAGE_1_2;
1571 break;
1572 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001573 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001574 case DP_TRAIN_PRE_EMPHASIS_0:
1575 default:
1576 signal_levels |= DP_PRE_EMPHASIS_0;
1577 break;
1578 case DP_TRAIN_PRE_EMPHASIS_3_5:
1579 signal_levels |= DP_PRE_EMPHASIS_3_5;
1580 break;
1581 case DP_TRAIN_PRE_EMPHASIS_6:
1582 signal_levels |= DP_PRE_EMPHASIS_6;
1583 break;
1584 case DP_TRAIN_PRE_EMPHASIS_9_5:
1585 signal_levels |= DP_PRE_EMPHASIS_9_5;
1586 break;
1587 }
1588 return signal_levels;
1589}
1590
Zhenyu Wange3421a12010-04-08 09:43:27 +08001591/* Gen6's DP voltage swing and pre-emphasis control */
1592static uint32_t
1593intel_gen6_edp_signal_levels(uint8_t train_set)
1594{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001595 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1596 DP_TRAIN_PRE_EMPHASIS_MASK);
1597 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001598 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001599 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1600 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1601 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1602 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001603 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001604 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1605 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001606 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001607 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1608 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001609 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001610 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1611 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001612 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001613 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1614 "0x%x\n", signal_levels);
1615 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001616 }
1617}
1618
Keith Packard1a2eb462011-11-16 16:26:07 -08001619/* Gen7's DP voltage swing and pre-emphasis control */
1620static uint32_t
1621intel_gen7_edp_signal_levels(uint8_t train_set)
1622{
1623 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1624 DP_TRAIN_PRE_EMPHASIS_MASK);
1625 switch (signal_levels) {
1626 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1627 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1628 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1629 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1630 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1631 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1632
1633 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1634 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1635 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1636 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1637
1638 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1639 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1640 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1641 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1642
1643 default:
1644 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1645 "0x%x\n", signal_levels);
1646 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1647 }
1648}
1649
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001650/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1651static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001652intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001653{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001654 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1655 DP_TRAIN_PRE_EMPHASIS_MASK);
1656 switch (signal_levels) {
1657 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1658 return DDI_BUF_EMP_400MV_0DB_HSW;
1659 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1660 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1661 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1662 return DDI_BUF_EMP_400MV_6DB_HSW;
1663 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1664 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001665
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001666 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1667 return DDI_BUF_EMP_600MV_0DB_HSW;
1668 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1669 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1670 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1671 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001672
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001673 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1674 return DDI_BUF_EMP_800MV_0DB_HSW;
1675 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1676 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1677 default:
1678 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1679 "0x%x\n", signal_levels);
1680 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001681 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682}
1683
Paulo Zanonif0a34242012-12-06 16:51:50 -02001684/* Properly updates "DP" with the correct signal levels. */
1685static void
1686intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1687{
1688 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1689 struct drm_device *dev = intel_dig_port->base.base.dev;
1690 uint32_t signal_levels, mask;
1691 uint8_t train_set = intel_dp->train_set[0];
1692
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001693 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001694 signal_levels = intel_hsw_signal_levels(train_set);
1695 mask = DDI_BUF_EMP_MASK;
1696 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1697 signal_levels = intel_gen7_edp_signal_levels(train_set);
1698 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1699 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1700 signal_levels = intel_gen6_edp_signal_levels(train_set);
1701 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1702 } else {
1703 signal_levels = intel_gen4_signal_levels(train_set);
1704 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1705 }
1706
1707 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1708
1709 *DP = (*DP & ~mask) | signal_levels;
1710}
1711
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001712static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001713intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001714 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001715 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001716{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1718 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001720 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001721 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001722 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001723
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001724 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001725 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001726
1727 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1728 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1729 else
1730 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1731
1732 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1733 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1734 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001735
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001736 if (port != PORT_A) {
1737 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1738 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001739
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001740 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1741 DP_TP_STATUS_IDLE_DONE), 1))
1742 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1743
1744 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1745 }
1746
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001747 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1748
1749 break;
1750 case DP_TRAINING_PATTERN_1:
1751 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1752 break;
1753 case DP_TRAINING_PATTERN_2:
1754 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1755 break;
1756 case DP_TRAINING_PATTERN_3:
1757 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1758 break;
1759 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001760 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001761
1762 } else if (HAS_PCH_CPT(dev) &&
1763 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001764 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1765
1766 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1767 case DP_TRAINING_PATTERN_DISABLE:
1768 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1769 break;
1770 case DP_TRAINING_PATTERN_1:
1771 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1772 break;
1773 case DP_TRAINING_PATTERN_2:
1774 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1775 break;
1776 case DP_TRAINING_PATTERN_3:
1777 DRM_ERROR("DP training pattern 3 not supported\n");
1778 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1779 break;
1780 }
1781
1782 } else {
1783 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1784
1785 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1786 case DP_TRAINING_PATTERN_DISABLE:
1787 dp_reg_value |= DP_LINK_TRAIN_OFF;
1788 break;
1789 case DP_TRAINING_PATTERN_1:
1790 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1791 break;
1792 case DP_TRAINING_PATTERN_2:
1793 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1794 break;
1795 case DP_TRAINING_PATTERN_3:
1796 DRM_ERROR("DP training pattern 3 not supported\n");
1797 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1798 break;
1799 }
1800 }
1801
Chris Wilsonea5b2132010-08-04 13:50:23 +01001802 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1803 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001804
Chris Wilsonea5b2132010-08-04 13:50:23 +01001805 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001806 DP_TRAINING_PATTERN_SET,
1807 dp_train_pat);
1808
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001809 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1810 DP_TRAINING_PATTERN_DISABLE) {
1811 ret = intel_dp_aux_native_write(intel_dp,
1812 DP_TRAINING_LANE0_SET,
1813 intel_dp->train_set,
1814 intel_dp->lane_count);
1815 if (ret != intel_dp->lane_count)
1816 return false;
1817 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001818
1819 return true;
1820}
1821
Jesse Barnes33a34e42010-09-08 12:42:02 -07001822/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001823void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001824intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001826 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001827 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001828 int i;
1829 uint8_t voltage;
1830 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001831 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001832 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001833
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001834 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001835 intel_ddi_prepare_link_retrain(encoder);
1836
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001837 /* Write the link configuration data */
1838 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1839 intel_dp->link_configuration,
1840 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001841
1842 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001843
Jesse Barnes33a34e42010-09-08 12:42:02 -07001844 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001846 voltage_tries = 0;
1847 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001848 clock_recovery = false;
1849 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001850 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001851 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001852
Paulo Zanonif0a34242012-12-06 16:51:50 -02001853 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001854
Daniel Vettera7c96552012-10-18 10:15:30 +02001855 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001856 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001857 DP_TRAINING_PATTERN_1 |
1858 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001859 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001860
Daniel Vettera7c96552012-10-18 10:15:30 +02001861 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001862 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1863 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001864 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001865 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001866
Daniel Vetter01916272012-10-18 10:15:25 +02001867 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001868 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001869 clock_recovery = true;
1870 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001872
1873 /* Check to see if we've tried the max voltage */
1874 for (i = 0; i < intel_dp->lane_count; i++)
1875 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1876 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001877 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001878 ++loop_tries;
1879 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001880 DRM_DEBUG_KMS("too many full retries, give up\n");
1881 break;
1882 }
1883 memset(intel_dp->train_set, 0, 4);
1884 voltage_tries = 0;
1885 continue;
1886 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001887
1888 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001889 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001890 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001891 if (voltage_tries == 5) {
1892 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1893 break;
1894 }
1895 } else
1896 voltage_tries = 0;
1897 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001898
1899 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001900 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901 }
1902
Jesse Barnes33a34e42010-09-08 12:42:02 -07001903 intel_dp->DP = DP;
1904}
1905
Paulo Zanonic19b0662012-10-15 15:51:41 -03001906void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001907intel_dp_complete_link_train(struct intel_dp *intel_dp)
1908{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001909 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001910 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001911 uint32_t DP = intel_dp->DP;
1912
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001913 /* channel equalization */
1914 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001915 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001916 channel_eq = false;
1917 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001918 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001919
Jesse Barnes37f80972011-01-05 14:45:24 -08001920 if (cr_tries > 5) {
1921 DRM_ERROR("failed to train DP, aborting\n");
1922 intel_dp_link_down(intel_dp);
1923 break;
1924 }
1925
Paulo Zanonif0a34242012-12-06 16:51:50 -02001926 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001927
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001928 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001929 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001930 DP_TRAINING_PATTERN_2 |
1931 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932 break;
1933
Daniel Vettera7c96552012-10-18 10:15:30 +02001934 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001935 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001936 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001937
Jesse Barnes37f80972011-01-05 14:45:24 -08001938 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001939 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001940 intel_dp_start_link_train(intel_dp);
1941 cr_tries++;
1942 continue;
1943 }
1944
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001945 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001946 channel_eq = true;
1947 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001949
Jesse Barnes37f80972011-01-05 14:45:24 -08001950 /* Try 5 times, then try clock recovery if that fails */
1951 if (tries > 5) {
1952 intel_dp_link_down(intel_dp);
1953 intel_dp_start_link_train(intel_dp);
1954 tries = 0;
1955 cr_tries++;
1956 continue;
1957 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001958
1959 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001960 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001961 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001962 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001963
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001964 if (channel_eq)
1965 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1966
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001967 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001968}
1969
1970static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001971intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001972{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001973 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1974 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001975 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001976 struct intel_crtc *intel_crtc =
1977 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001978 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001979
Paulo Zanonic19b0662012-10-15 15:51:41 -03001980 /*
1981 * DDI code has a strict mode set sequence and we should try to respect
1982 * it, otherwise we might hang the machine in many different ways. So we
1983 * really should be disabling the port only on a complete crtc_disable
1984 * sequence. This function is just called under two conditions on DDI
1985 * code:
1986 * - Link train failed while doing crtc_enable, and on this case we
1987 * really should respect the mode set sequence and wait for a
1988 * crtc_disable.
1989 * - Someone turned the monitor off and intel_dp_check_link_status
1990 * called us. We don't need to disable the whole port on this case, so
1991 * when someone turns the monitor on again,
1992 * intel_ddi_prepare_link_retrain will take care of redoing the link
1993 * train.
1994 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001995 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001996 return;
1997
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001998 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001999 return;
2000
Zhao Yakui28c97732009-10-09 11:39:41 +08002001 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002002
Keith Packard1a2eb462011-11-16 16:26:07 -08002003 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002004 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002005 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002006 } else {
2007 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002008 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002009 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002010 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002011
Daniel Vetterab527ef2012-11-29 15:59:33 +01002012 /* We don't really know why we're doing this */
2013 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002014
Daniel Vetter493a7082012-05-30 12:31:56 +02002015 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002016 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002017 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002018
Eric Anholt5bddd172010-11-18 09:32:59 +08002019 /* Hardware workaround: leaving our transcoder select
2020 * set to transcoder B while it's off will prevent the
2021 * corresponding HDMI output on transcoder A.
2022 *
2023 * Combine this with another hardware workaround:
2024 * transcoder select bit can only be cleared while the
2025 * port is enabled.
2026 */
2027 DP &= ~DP_PIPEB_SELECT;
2028 I915_WRITE(intel_dp->output_reg, DP);
2029
2030 /* Changes to enable or select take place the vblank
2031 * after being written.
2032 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002033 if (WARN_ON(crtc == NULL)) {
2034 /* We should never try to disable a port without a crtc
2035 * attached. For paranoia keep the code around for a
2036 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002037 POSTING_READ(intel_dp->output_reg);
2038 msleep(50);
2039 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002040 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002041 }
2042
Wu Fengguang832afda2011-12-09 20:42:21 +08002043 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002044 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2045 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002046 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002047}
2048
Keith Packard26d61aa2011-07-25 20:01:09 -07002049static bool
2050intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002051{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002052 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2053
Keith Packard92fd8fd2011-07-25 19:50:10 -07002054 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002055 sizeof(intel_dp->dpcd)) == 0)
2056 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002057
Damien Lespiau577c7a52012-12-13 16:09:02 +00002058 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2059 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2060 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2061
Adam Jacksonedb39242012-09-18 10:58:49 -04002062 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2063 return false; /* DPCD not present */
2064
2065 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2066 DP_DWN_STRM_PORT_PRESENT))
2067 return true; /* native DP sink */
2068
2069 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2070 return true; /* no per-port downstream info */
2071
2072 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2073 intel_dp->downstream_ports,
2074 DP_MAX_DOWNSTREAM_PORTS) == 0)
2075 return false; /* downstream port status fetch failed */
2076
2077 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002078}
2079
Adam Jackson0d198322012-05-14 16:05:47 -04002080static void
2081intel_dp_probe_oui(struct intel_dp *intel_dp)
2082{
2083 u8 buf[3];
2084
2085 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2086 return;
2087
Daniel Vetter351cfc32012-06-12 13:20:47 +02002088 ironlake_edp_panel_vdd_on(intel_dp);
2089
Adam Jackson0d198322012-05-14 16:05:47 -04002090 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2091 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2092 buf[0], buf[1], buf[2]);
2093
2094 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2095 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2096 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002097
2098 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002099}
2100
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002101static bool
2102intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2103{
2104 int ret;
2105
2106 ret = intel_dp_aux_native_read_retry(intel_dp,
2107 DP_DEVICE_SERVICE_IRQ_VECTOR,
2108 sink_irq_vector, 1);
2109 if (!ret)
2110 return false;
2111
2112 return true;
2113}
2114
2115static void
2116intel_dp_handle_test_request(struct intel_dp *intel_dp)
2117{
2118 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002119 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002120}
2121
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002122/*
2123 * According to DP spec
2124 * 5.1.2:
2125 * 1. Read DPCD
2126 * 2. Configure link according to Receiver Capabilities
2127 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2128 * 4. Check link status on receipt of hot-plug interrupt
2129 */
2130
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002131void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002132intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002133{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002134 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002135 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002136 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002137
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002138 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002139 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002140
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002141 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142 return;
2143
Keith Packard92fd8fd2011-07-25 19:50:10 -07002144 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002145 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002146 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147 return;
2148 }
2149
Keith Packard92fd8fd2011-07-25 19:50:10 -07002150 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002151 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002152 intel_dp_link_down(intel_dp);
2153 return;
2154 }
2155
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002156 /* Try to read the source of the interrupt */
2157 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2158 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2159 /* Clear interrupt source */
2160 intel_dp_aux_native_write_1(intel_dp,
2161 DP_DEVICE_SERVICE_IRQ_VECTOR,
2162 sink_irq_vector);
2163
2164 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2165 intel_dp_handle_test_request(intel_dp);
2166 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2167 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2168 }
2169
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002170 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002171 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002172 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002173 intel_dp_start_link_train(intel_dp);
2174 intel_dp_complete_link_train(intel_dp);
2175 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002176}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002178/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002179static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002180intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002181{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002182 uint8_t *dpcd = intel_dp->dpcd;
2183 bool hpd;
2184 uint8_t type;
2185
2186 if (!intel_dp_get_dpcd(intel_dp))
2187 return connector_status_disconnected;
2188
2189 /* if there's no downstream port, we're done */
2190 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002191 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002192
2193 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2194 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2195 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002196 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002197 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002198 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002199 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002200 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2201 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002202 }
2203
2204 /* If no HPD, poke DDC gently */
2205 if (drm_probe_ddc(&intel_dp->adapter))
2206 return connector_status_connected;
2207
2208 /* Well we tried, say unknown for unreliable port types */
2209 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2210 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2211 return connector_status_unknown;
2212
2213 /* Anything else is out of spec, warn and ignore */
2214 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002215 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002216}
2217
2218static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002219ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002220{
Paulo Zanoni30add222012-10-26 19:05:45 -02002221 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002222 struct drm_i915_private *dev_priv = dev->dev_private;
2223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002224 enum drm_connector_status status;
2225
Chris Wilsonfe16d942011-02-12 10:29:38 +00002226 /* Can't disconnect eDP, but you can close the lid... */
2227 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002228 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002229 if (status == connector_status_unknown)
2230 status = connector_status_connected;
2231 return status;
2232 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002233
Damien Lespiau1b469632012-12-13 16:09:01 +00002234 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2235 return connector_status_disconnected;
2236
Keith Packard26d61aa2011-07-25 20:01:09 -07002237 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002238}
2239
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002240static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002241g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002242{
Paulo Zanoni30add222012-10-26 19:05:45 -02002243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002244 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002245 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002246 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002247
Jesse Barnes35aad752013-03-01 13:14:31 -08002248 /* Can't disconnect eDP, but you can close the lid... */
2249 if (is_edp(intel_dp)) {
2250 enum drm_connector_status status;
2251
2252 status = intel_panel_detect(dev);
2253 if (status == connector_status_unknown)
2254 status = connector_status_connected;
2255 return status;
2256 }
2257
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002258 switch (intel_dig_port->port) {
2259 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002260 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002262 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002263 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002264 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002265 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002266 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002267 break;
2268 default:
2269 return connector_status_unknown;
2270 }
2271
Chris Wilson10f76a32012-05-11 18:01:32 +01002272 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002273 return connector_status_disconnected;
2274
Keith Packard26d61aa2011-07-25 20:01:09 -07002275 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002276}
2277
Keith Packard8c241fe2011-09-28 16:38:44 -07002278static struct edid *
2279intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2280{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002281 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002282
Jani Nikula9cd300e2012-10-19 14:51:52 +03002283 /* use cached edid if we have one */
2284 if (intel_connector->edid) {
2285 struct edid *edid;
2286 int size;
2287
2288 /* invalid edid */
2289 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002290 return NULL;
2291
Jani Nikula9cd300e2012-10-19 14:51:52 +03002292 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002293 edid = kmalloc(size, GFP_KERNEL);
2294 if (!edid)
2295 return NULL;
2296
Jani Nikula9cd300e2012-10-19 14:51:52 +03002297 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002298 return edid;
2299 }
2300
Jani Nikula9cd300e2012-10-19 14:51:52 +03002301 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002302}
2303
2304static int
2305intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2306{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002307 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002308
Jani Nikula9cd300e2012-10-19 14:51:52 +03002309 /* use cached edid if we have one */
2310 if (intel_connector->edid) {
2311 /* invalid edid */
2312 if (IS_ERR(intel_connector->edid))
2313 return 0;
2314
2315 return intel_connector_update_modes(connector,
2316 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002317 }
2318
Jani Nikula9cd300e2012-10-19 14:51:52 +03002319 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002320}
2321
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002322static enum drm_connector_status
2323intel_dp_detect(struct drm_connector *connector, bool force)
2324{
2325 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002326 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2327 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002328 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002329 enum drm_connector_status status;
2330 struct edid *edid = NULL;
2331
2332 intel_dp->has_audio = false;
2333
2334 if (HAS_PCH_SPLIT(dev))
2335 status = ironlake_dp_detect(intel_dp);
2336 else
2337 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002338
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002339 if (status != connector_status_connected)
2340 return status;
2341
Adam Jackson0d198322012-05-14 16:05:47 -04002342 intel_dp_probe_oui(intel_dp);
2343
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002344 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2345 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002346 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002347 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002348 if (edid) {
2349 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002350 kfree(edid);
2351 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002352 }
2353
Paulo Zanonid63885d2012-10-26 19:05:49 -02002354 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2355 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002356 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002357}
2358
2359static int intel_dp_get_modes(struct drm_connector *connector)
2360{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002361 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002362 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002363 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002364 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002365
2366 /* We should parse the EDID data and find out if it has an audio sink
2367 */
2368
Keith Packard8c241fe2011-09-28 16:38:44 -07002369 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002370 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002371 return ret;
2372
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002373 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002374 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002375 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002376 mode = drm_mode_duplicate(dev,
2377 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002378 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002379 drm_mode_probed_add(connector, mode);
2380 return 1;
2381 }
2382 }
2383 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002384}
2385
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002386static bool
2387intel_dp_detect_audio(struct drm_connector *connector)
2388{
2389 struct intel_dp *intel_dp = intel_attached_dp(connector);
2390 struct edid *edid;
2391 bool has_audio = false;
2392
Keith Packard8c241fe2011-09-28 16:38:44 -07002393 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002394 if (edid) {
2395 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002396 kfree(edid);
2397 }
2398
2399 return has_audio;
2400}
2401
Chris Wilsonf6849602010-09-19 09:29:33 +01002402static int
2403intel_dp_set_property(struct drm_connector *connector,
2404 struct drm_property *property,
2405 uint64_t val)
2406{
Chris Wilsone953fd72011-02-21 22:23:52 +00002407 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002408 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002409 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2410 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002411 int ret;
2412
Rob Clark662595d2012-10-11 20:36:04 -05002413 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002414 if (ret)
2415 return ret;
2416
Chris Wilson3f43c482011-05-12 22:17:24 +01002417 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002418 int i = val;
2419 bool has_audio;
2420
2421 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002422 return 0;
2423
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002424 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002425
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002426 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002427 has_audio = intel_dp_detect_audio(connector);
2428 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002429 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002430
2431 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002432 return 0;
2433
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002434 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002435 goto done;
2436 }
2437
Chris Wilsone953fd72011-02-21 22:23:52 +00002438 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002439 switch (val) {
2440 case INTEL_BROADCAST_RGB_AUTO:
2441 intel_dp->color_range_auto = true;
2442 break;
2443 case INTEL_BROADCAST_RGB_FULL:
2444 intel_dp->color_range_auto = false;
2445 intel_dp->color_range = 0;
2446 break;
2447 case INTEL_BROADCAST_RGB_LIMITED:
2448 intel_dp->color_range_auto = false;
2449 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2450 break;
2451 default:
2452 return -EINVAL;
2453 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002454 goto done;
2455 }
2456
Yuly Novikov53b41832012-10-26 12:04:00 +03002457 if (is_edp(intel_dp) &&
2458 property == connector->dev->mode_config.scaling_mode_property) {
2459 if (val == DRM_MODE_SCALE_NONE) {
2460 DRM_DEBUG_KMS("no scaling not supported\n");
2461 return -EINVAL;
2462 }
2463
2464 if (intel_connector->panel.fitting_mode == val) {
2465 /* the eDP scaling property is not changed */
2466 return 0;
2467 }
2468 intel_connector->panel.fitting_mode = val;
2469
2470 goto done;
2471 }
2472
Chris Wilsonf6849602010-09-19 09:29:33 +01002473 return -EINVAL;
2474
2475done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002476 if (intel_encoder->base.crtc)
2477 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002478
2479 return 0;
2480}
2481
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002483intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002484{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002485 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002486 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002487 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002488
Jani Nikula9cd300e2012-10-19 14:51:52 +03002489 if (!IS_ERR_OR_NULL(intel_connector->edid))
2490 kfree(intel_connector->edid);
2491
Jani Nikula1d508702012-10-19 14:51:49 +03002492 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002493 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002494 intel_panel_fini(&intel_connector->panel);
2495 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002496
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497 drm_sysfs_connector_remove(connector);
2498 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002499 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002500}
2501
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002502void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002503{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002504 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2505 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002506
2507 i2c_del_adapter(&intel_dp->adapter);
2508 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002509 if (is_edp(intel_dp)) {
2510 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2511 ironlake_panel_vdd_off_sync(intel_dp);
2512 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002513 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002514}
2515
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002518};
2519
2520static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002521 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002522 .detect = intel_dp_detect,
2523 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002524 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002525 .destroy = intel_dp_destroy,
2526};
2527
2528static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2529 .get_modes = intel_dp_get_modes,
2530 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002531 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002532};
2533
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002535 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002536};
2537
Chris Wilson995b6762010-08-20 13:23:26 +01002538static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002539intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002540{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002541 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002542
Jesse Barnes885a5012011-07-07 11:11:01 -07002543 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002544}
2545
Zhenyu Wange3421a12010-04-08 09:43:27 +08002546/* Return which DP Port should be selected for Transcoder DP control */
2547int
Akshay Joshi0206e352011-08-16 15:34:10 -04002548intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002549{
2550 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002551 struct intel_encoder *intel_encoder;
2552 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002553
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002554 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2555 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002556
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002557 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2558 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002559 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002560 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002561
Zhenyu Wange3421a12010-04-08 09:43:27 +08002562 return -1;
2563}
2564
Zhao Yakui36e83a12010-06-12 14:32:21 +08002565/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002566bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002567{
2568 struct drm_i915_private *dev_priv = dev->dev_private;
2569 struct child_device_config *p_child;
2570 int i;
2571
2572 if (!dev_priv->child_dev_num)
2573 return false;
2574
2575 for (i = 0; i < dev_priv->child_dev_num; i++) {
2576 p_child = dev_priv->child_dev + i;
2577
2578 if (p_child->dvo_port == PORT_IDPD &&
2579 p_child->device_type == DEVICE_TYPE_eDP)
2580 return true;
2581 }
2582 return false;
2583}
2584
Chris Wilsonf6849602010-09-19 09:29:33 +01002585static void
2586intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2587{
Yuly Novikov53b41832012-10-26 12:04:00 +03002588 struct intel_connector *intel_connector = to_intel_connector(connector);
2589
Chris Wilson3f43c482011-05-12 22:17:24 +01002590 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002591 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002592 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002593
2594 if (is_edp(intel_dp)) {
2595 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002596 drm_object_attach_property(
2597 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002598 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002599 DRM_MODE_SCALE_ASPECT);
2600 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002601 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002602}
2603
Daniel Vetter67a54562012-10-20 20:57:45 +02002604static void
2605intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002606 struct intel_dp *intel_dp,
2607 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002608{
2609 struct drm_i915_private *dev_priv = dev->dev_private;
2610 struct edp_power_seq cur, vbt, spec, final;
2611 u32 pp_on, pp_off, pp_div, pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002612 int pp_control_reg, pp_on_reg, pp_off_reg, pp_div_reg;
2613
2614 if (HAS_PCH_SPLIT(dev)) {
2615 pp_control_reg = PCH_PP_CONTROL;
2616 pp_on_reg = PCH_PP_ON_DELAYS;
2617 pp_off_reg = PCH_PP_OFF_DELAYS;
2618 pp_div_reg = PCH_PP_DIVISOR;
2619 } else {
2620 pp_control_reg = PIPEA_PP_CONTROL;
2621 pp_on_reg = PIPEA_PP_ON_DELAYS;
2622 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2623 pp_div_reg = PIPEA_PP_DIVISOR;
2624 }
Daniel Vetter67a54562012-10-20 20:57:45 +02002625
2626 /* Workaround: Need to write PP_CONTROL with the unlock key as
2627 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002628 pp = ironlake_get_pp_control(intel_dp);
2629 I915_WRITE(pp_control_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02002630
Jesse Barnes453c5422013-03-28 09:55:41 -07002631 pp_on = I915_READ(pp_on_reg);
2632 pp_off = I915_READ(pp_off_reg);
2633 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02002634
2635 /* Pull timing values out of registers */
2636 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2637 PANEL_POWER_UP_DELAY_SHIFT;
2638
2639 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2640 PANEL_LIGHT_ON_DELAY_SHIFT;
2641
2642 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2643 PANEL_LIGHT_OFF_DELAY_SHIFT;
2644
2645 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2646 PANEL_POWER_DOWN_DELAY_SHIFT;
2647
2648 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2649 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2650
2651 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2652 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2653
2654 vbt = dev_priv->edp.pps;
2655
2656 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2657 * our hw here, which are all in 100usec. */
2658 spec.t1_t3 = 210 * 10;
2659 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2660 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2661 spec.t10 = 500 * 10;
2662 /* This one is special and actually in units of 100ms, but zero
2663 * based in the hw (so we need to add 100 ms). But the sw vbt
2664 * table multiplies it with 1000 to make it in units of 100usec,
2665 * too. */
2666 spec.t11_t12 = (510 + 100) * 10;
2667
2668 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2669 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2670
2671 /* Use the max of the register settings and vbt. If both are
2672 * unset, fall back to the spec limits. */
2673#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2674 spec.field : \
2675 max(cur.field, vbt.field))
2676 assign_final(t1_t3);
2677 assign_final(t8);
2678 assign_final(t9);
2679 assign_final(t10);
2680 assign_final(t11_t12);
2681#undef assign_final
2682
2683#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2684 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2685 intel_dp->backlight_on_delay = get_delay(t8);
2686 intel_dp->backlight_off_delay = get_delay(t9);
2687 intel_dp->panel_power_down_delay = get_delay(t10);
2688 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2689#undef get_delay
2690
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002691 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2692 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2693 intel_dp->panel_power_cycle_delay);
2694
2695 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2696 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2697
2698 if (out)
2699 *out = final;
2700}
2701
2702static void
2703intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2704 struct intel_dp *intel_dp,
2705 struct edp_power_seq *seq)
2706{
2707 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07002708 u32 pp_on, pp_off, pp_div, port_sel = 0;
2709 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
2710 int pp_on_reg, pp_off_reg, pp_div_reg;
2711
2712 if (HAS_PCH_SPLIT(dev)) {
2713 pp_on_reg = PCH_PP_ON_DELAYS;
2714 pp_off_reg = PCH_PP_OFF_DELAYS;
2715 pp_div_reg = PCH_PP_DIVISOR;
2716 } else {
2717 pp_on_reg = PIPEA_PP_ON_DELAYS;
2718 pp_off_reg = PIPEA_PP_OFF_DELAYS;
2719 pp_div_reg = PIPEA_PP_DIVISOR;
2720 }
2721
2722 if (IS_VALLEYVIEW(dev))
2723 port_sel = I915_READ(pp_on_reg) & 0xc0000000;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002724
Daniel Vetter67a54562012-10-20 20:57:45 +02002725 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002726 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2727 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2728 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2729 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002730 /* Compute the divisor for the pp clock, simply match the Bspec
2731 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07002732 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002733 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002734 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2735
2736 /* Haswell doesn't have any port selection bits for the panel
2737 * power sequencer any more. */
2738 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2739 if (is_cpu_edp(intel_dp))
Jesse Barnes453c5422013-03-28 09:55:41 -07002740 port_sel = PANEL_POWER_PORT_DP_A;
Daniel Vetter67a54562012-10-20 20:57:45 +02002741 else
Jesse Barnes453c5422013-03-28 09:55:41 -07002742 port_sel = PANEL_POWER_PORT_DP_D;
Daniel Vetter67a54562012-10-20 20:57:45 +02002743 }
2744
Jesse Barnes453c5422013-03-28 09:55:41 -07002745 pp_on |= port_sel;
2746
2747 I915_WRITE(pp_on_reg, pp_on);
2748 I915_WRITE(pp_off_reg, pp_off);
2749 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02002750
Daniel Vetter67a54562012-10-20 20:57:45 +02002751 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07002752 I915_READ(pp_on_reg),
2753 I915_READ(pp_off_reg),
2754 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07002755}
2756
2757void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002758intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2759 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002761 struct drm_connector *connector = &intel_connector->base;
2762 struct intel_dp *intel_dp = &intel_dig_port->dp;
2763 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2764 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002765 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002766 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002767 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002768 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002769 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002770 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002771
Daniel Vetter07679352012-09-06 22:15:42 +02002772 /* Preserve the current hw state. */
2773 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002774 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002775
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002776 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002777 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002778 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002779
Gajanan Bhat19c03922012-09-27 19:13:07 +05302780 /*
2781 * FIXME : We need to initialize built-in panels before external panels.
2782 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2783 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002784 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302785 type = DRM_MODE_CONNECTOR_eDP;
2786 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002787 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002788 type = DRM_MODE_CONNECTOR_eDP;
2789 intel_encoder->type = INTEL_OUTPUT_EDP;
2790 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002791 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2792 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2793 * rewrite it.
2794 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002795 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002796 }
2797
Adam Jacksonb3295302010-07-16 14:46:28 -04002798 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2800
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002801 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002802 connector->interlace_allowed = true;
2803 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002804
Daniel Vetter66a92782012-07-12 20:08:18 +02002805 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2806 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002807
Chris Wilsondf0e9242010-09-09 16:20:55 +01002808 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002809 drm_sysfs_connector_add(connector);
2810
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002811 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002812 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2813 else
2814 intel_connector->get_hw_state = intel_connector_get_hw_state;
2815
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002816 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2817 if (HAS_DDI(dev)) {
2818 switch (intel_dig_port->port) {
2819 case PORT_A:
2820 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2821 break;
2822 case PORT_B:
2823 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2824 break;
2825 case PORT_C:
2826 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2827 break;
2828 case PORT_D:
2829 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2830 break;
2831 default:
2832 BUG();
2833 }
2834 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002835
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002836 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002837 switch (port) {
2838 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002839 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002840 name = "DPDDC-A";
2841 break;
2842 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002843 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002844 name = "DPDDC-B";
2845 break;
2846 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002847 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002848 name = "DPDDC-C";
2849 break;
2850 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002851 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002852 name = "DPDDC-D";
2853 break;
2854 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002855 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002856 }
2857
Daniel Vetter67a54562012-10-20 20:57:45 +02002858 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002859 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002860
2861 intel_dp_i2c_init(intel_dp, intel_connector, name);
2862
Daniel Vetter67a54562012-10-20 20:57:45 +02002863 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002864 if (is_edp(intel_dp)) {
2865 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002866 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002867 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002868
2869 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002870 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002871 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002872
Keith Packard59f3e272011-07-25 20:01:56 -07002873 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002874 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2875 dev_priv->no_aux_handshake =
2876 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002877 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2878 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002879 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002880 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002881 intel_dp_encoder_destroy(&intel_encoder->base);
2882 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002883 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002884 }
Jesse Barnes89667382010-10-07 16:01:21 -07002885
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002886 /* We now know it's not a ghost, init power sequence regs. */
2887 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2888 &power_seq);
2889
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002890 ironlake_edp_panel_vdd_on(intel_dp);
2891 edid = drm_get_edid(connector, &intel_dp->adapter);
2892 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002893 if (drm_add_edid_modes(connector, edid)) {
2894 drm_mode_connector_update_edid_property(connector, edid);
2895 drm_edid_to_eld(connector, edid);
2896 } else {
2897 kfree(edid);
2898 edid = ERR_PTR(-EINVAL);
2899 }
2900 } else {
2901 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002902 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002903 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002904
2905 /* prefer fixed mode from EDID if available */
2906 list_for_each_entry(scan, &connector->probed_modes, head) {
2907 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2908 fixed_mode = drm_mode_duplicate(dev, scan);
2909 break;
2910 }
2911 }
2912
2913 /* fallback to VBT if available for eDP */
2914 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2915 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2916 if (fixed_mode)
2917 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2918 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002919
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002920 ironlake_edp_panel_vdd_off(intel_dp, false);
2921 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002922
Jesse Barnes4d926462010-10-07 16:01:07 -07002923 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002924 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002925 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002926 }
2927
Chris Wilsonf6849602010-09-19 09:29:33 +01002928 intel_dp_add_properties(intel_dp, connector);
2929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002930 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2931 * 0xd. Failure to do so will result in spurious interrupts being
2932 * generated on the port when a cable is not attached.
2933 */
2934 if (IS_G4X(dev) && !IS_GM45(dev)) {
2935 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2936 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2937 }
2938}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002939
2940void
2941intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2942{
2943 struct intel_digital_port *intel_dig_port;
2944 struct intel_encoder *intel_encoder;
2945 struct drm_encoder *encoder;
2946 struct intel_connector *intel_connector;
2947
2948 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2949 if (!intel_dig_port)
2950 return;
2951
2952 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2953 if (!intel_connector) {
2954 kfree(intel_dig_port);
2955 return;
2956 }
2957
2958 intel_encoder = &intel_dig_port->base;
2959 encoder = &intel_encoder->base;
2960
2961 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2962 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002963 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002964
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002965 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002966 intel_encoder->enable = intel_enable_dp;
2967 intel_encoder->pre_enable = intel_pre_enable_dp;
2968 intel_encoder->disable = intel_disable_dp;
2969 intel_encoder->post_disable = intel_post_disable_dp;
2970 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002971
Paulo Zanoni174edf12012-10-26 19:05:50 -02002972 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002973 intel_dig_port->dp.output_reg = output_reg;
2974
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002975 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002976 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2977 intel_encoder->cloneable = false;
2978 intel_encoder->hot_plug = intel_dp_hot_plug;
2979
2980 intel_dp_init_connector(intel_dig_port, intel_connector);
2981}