blob: cdd5cc13cbeb59ca8fdb445424acc59b465bc697 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000048 * @pf: The pf pointer
49 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000168 /* set the timestamp */
169 tx_buf->time_stamp = jiffies;
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000172 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173 */
174 wmb();
175
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000176 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000177 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000178
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179 writel(tx_ring->next_to_use, tx_ring->tail);
180 return 0;
181
182dma_fail:
183 return -1;
184}
185
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000186#define IP_HEADER_OFFSET 14
187#define I40E_UDPIP_DUMMY_PACKET_LEN 42
188/**
189 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
190 * @vsi: pointer to the targeted VSI
191 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000192 * @add: true adds a filter, false removes it
193 *
194 * Returns 0 if the filters were successfully added or removed
195 **/
196static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
197 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000198 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000199{
200 struct i40e_pf *pf = vsi->back;
201 struct udphdr *udp;
202 struct iphdr *ip;
203 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000204 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000205 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000206 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
207 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
208 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
209
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000210 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
211 if (!raw_packet)
212 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
214
215 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
216 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
217 + sizeof(struct iphdr));
218
219 ip->daddr = fd_data->dst_ip[0];
220 udp->dest = fd_data->dst_port;
221 ip->saddr = fd_data->src_ip[0];
222 udp->source = fd_data->src_port;
223
Kevin Scottb2d36c02014-04-09 05:58:59 +0000224 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
225 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
226 if (ret) {
227 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000228 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
229 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000230 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000231 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000232 if (add)
233 dev_info(&pf->pdev->dev,
234 "Filter OK for PCTYPE %d loc = %d\n",
235 fd_data->pctype, fd_data->fd_id);
236 else
237 dev_info(&pf->pdev->dev,
238 "Filter deleted for PCTYPE %d loc = %d\n",
239 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000240 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
286 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
287 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
288 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000289 } else {
290 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
291 (pf->fd_tcp_rule - 1) : 0;
292 if (pf->fd_tcp_rule == 0) {
293 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
294 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
295 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000296 }
297
Kevin Scottb2d36c02014-04-09 05:58:59 +0000298 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000299 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
300
301 if (ret) {
302 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000303 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
304 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000305 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000306 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000307 if (add)
308 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
309 fd_data->pctype, fd_data->fd_id);
310 else
311 dev_info(&pf->pdev->dev,
312 "Filter deleted for PCTYPE %d loc = %d\n",
313 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000314 }
315
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 return err ? -EOPNOTSUPP : 0;
317}
318
319/**
320 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
321 * a specific flow spec
322 * @vsi: pointer to the targeted VSI
323 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000324 * @add: true adds a filter, false removes it
325 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000326 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000327 **/
328static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
329 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000330 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000331{
332 return -EOPNOTSUPP;
333}
334
335#define I40E_IP_DUMMY_PACKET_LEN 34
336/**
337 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
338 * a specific flow spec
339 * @vsi: pointer to the targeted VSI
340 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000341 * @add: true adds a filter, false removes it
342 *
343 * Returns 0 if the filters were successfully added or removed
344 **/
345static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
346 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000347 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000348{
349 struct i40e_pf *pf = vsi->back;
350 struct iphdr *ip;
351 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353 int ret;
354 int i;
355 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
356 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
357 0, 0, 0, 0};
358
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000359 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
360 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000361 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
362 if (!raw_packet)
363 return -ENOMEM;
364 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
365 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
366
367 ip->saddr = fd_data->src_ip[0];
368 ip->daddr = fd_data->dst_ip[0];
369 ip->protocol = 0;
370
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000371 fd_data->pctype = i;
372 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
373
374 if (ret) {
375 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000376 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
377 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000378 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000379 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000380 if (add)
381 dev_info(&pf->pdev->dev,
382 "Filter OK for PCTYPE %d loc = %d\n",
383 fd_data->pctype, fd_data->fd_id);
384 else
385 dev_info(&pf->pdev->dev,
386 "Filter deleted for PCTYPE %d loc = %d\n",
387 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000388 }
389 }
390
391 return err ? -EOPNOTSUPP : 0;
392}
393
394/**
395 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
396 * @vsi: pointer to the targeted VSI
397 * @cmd: command to get or set RX flow classification rules
398 * @add: true adds a filter, false removes it
399 *
400 **/
401int i40e_add_del_fdir(struct i40e_vsi *vsi,
402 struct i40e_fdir_filter *input, bool add)
403{
404 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000405 int ret;
406
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000407 switch (input->flow_type & ~FLOW_EXT) {
408 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000409 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000410 break;
411 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000412 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 break;
414 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000415 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000416 break;
417 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000418 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000419 break;
420 case IP_USER_FLOW:
421 switch (input->ip4_proto) {
422 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000429 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000430 break;
431 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000432 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000433 break;
434 }
435 break;
436 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000437 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 input->flow_type);
439 ret = -EINVAL;
440 }
441
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000442 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000443 return ret;
444}
445
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000446/**
447 * i40e_fd_handle_status - check the Programming Status for FD
448 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000449 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000450 * @prog_id: the id originally used for programming
451 *
452 * This is used to verify if the FD programming or invalidation
453 * requested by SW to the HW is successful or not and take actions accordingly.
454 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000455static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
456 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000457{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000458 struct i40e_pf *pf = rx_ring->vsi->back;
459 struct pci_dev *pdev = pf->pdev;
460 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000461 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000462 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000463
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000464 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
466 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
467
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000468 if (error == (0x1 << I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
472 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000474 /* Check if the programming error is for ATR.
475 * If so, auto disable ATR and set a state for
476 * flush in progress. Next time we come here if flush is in
477 * progress do nothing, once flush is complete the state will
478 * be cleared.
479 */
480 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
481 return;
482
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000483 pf->fd_add_err++;
484 /* store the current atr filter count */
485 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
486
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000487 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
488 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
489 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
490 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
491 }
492
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000493 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000494 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000495 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* If ATR is running fcnt_prog can quickly change,
497 * if we are very close to full, it makes sense to disable
498 * FD ATR/SB and then re-enable it when there is room.
499 */
500 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000501 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000503 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000504 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
505 pf->auto_disable_flags |=
506 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000507 }
508 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000509 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000510 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000511 }
512 } else if (error ==
513 (0x1 << I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
604/**
Jesse Brandeburga68de582015-02-24 05:26:03 +0000605 * i40e_get_head - Retrieve head from head writeback
606 * @tx_ring: tx ring to fetch head of
607 *
608 * Returns value of Tx ring head based on value stored
609 * in head write-back location
610 **/
611static inline u32 i40e_get_head(struct i40e_ring *tx_ring)
612{
613 void *head = (struct i40e_tx_desc *)tx_ring->desc + tx_ring->count;
614
615 return le32_to_cpu(*(volatile __le32 *)head);
616}
617
618/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619 * i40e_get_tx_pending - how many tx descriptors not processed
620 * @tx_ring: the ring of descriptors
621 *
622 * Since there is no access to the ring head register
623 * in XL710, we need to use our local copies
624 **/
625static u32 i40e_get_tx_pending(struct i40e_ring *ring)
626{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000627 u32 head, tail;
628
629 head = i40e_get_head(ring);
630 tail = readl(ring->tail);
631
632 if (head != tail)
633 return (head < tail) ?
634 tail - head : (tail + ring->count - head);
635
636 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000637}
638
639/**
640 * i40e_check_tx_hang - Is there a hang in the Tx queue
641 * @tx_ring: the ring of descriptors
642 **/
643static bool i40e_check_tx_hang(struct i40e_ring *tx_ring)
644{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000645 u32 tx_done = tx_ring->stats.packets;
646 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000647 u32 tx_pending = i40e_get_tx_pending(tx_ring);
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000648 struct i40e_pf *pf = tx_ring->vsi->back;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000649 bool ret = false;
650
651 clear_check_for_tx_hang(tx_ring);
652
653 /* Check for a hung queue, but be thorough. This verifies
654 * that a transmit has been completed since the previous
655 * check AND there is at least one packet pending. The
656 * ARMED bit is set to indicate a potential hang. The
657 * bit is cleared if a pause frame is received to remove
658 * false hang detection due to PFC or 802.3x frames. By
659 * requiring this to fail twice we avoid races with
660 * PFC clearing the ARMED bit and conditions where we
661 * run the check_tx_hang logic with a transmit completion
662 * pending but without time to complete it yet.
663 */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000664 if ((tx_done_old == tx_done) && tx_pending) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665 /* make sure it is true for two checks in a row */
666 ret = test_and_set_bit(__I40E_HANG_CHECK_ARMED,
667 &tx_ring->state);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000668 } else if (tx_done_old == tx_done &&
669 (tx_pending < I40E_MIN_DESC_PENDING) && (tx_pending > 0)) {
Anjali Singhai Jain810b3ae2014-07-10 07:58:25 +0000670 if (I40E_DEBUG_FLOW & pf->hw.debug_mask)
671 dev_info(tx_ring->dev, "HW needs some more descs to do a cacheline flush. tx_pending %d, queue %d",
672 tx_pending, tx_ring->queue_index);
673 pf->tx_sluggish_count++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674 } else {
675 /* update completed stats and disarm the hang check */
Jesse Brandeburga68de582015-02-24 05:26:03 +0000676 tx_ring->tx_stats.tx_done_old = tx_done;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000677 clear_bit(__I40E_HANG_CHECK_ARMED, &tx_ring->state);
678 }
679
680 return ret;
681}
682
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000683#define WB_STRIDE 0x3
684
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000685/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000686 * i40e_clean_tx_irq - Reclaim resources after transmit completes
687 * @tx_ring: tx ring to clean
688 * @budget: how many cleans we're allowed
689 *
690 * Returns true if there's any budget left (e.g. the clean is finished)
691 **/
692static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
693{
694 u16 i = tx_ring->next_to_clean;
695 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000696 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000697 struct i40e_tx_desc *tx_desc;
698 unsigned int total_packets = 0;
699 unsigned int total_bytes = 0;
700
701 tx_buf = &tx_ring->tx_bi[i];
702 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000703 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000704
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000705 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
706
Alexander Duycka5e9c572013-09-28 06:00:27 +0000707 do {
708 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000709
710 /* if next_to_watch is not set then there is no work pending */
711 if (!eop_desc)
712 break;
713
Alexander Duycka5e9c572013-09-28 06:00:27 +0000714 /* prevent any other reads prior to eop_desc */
715 read_barrier_depends();
716
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000717 /* we have caught up to head, no work left to do */
718 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000719 break;
720
Alexander Duyckc304fda2013-09-28 06:00:12 +0000721 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000723
Alexander Duycka5e9c572013-09-28 06:00:27 +0000724 /* update the statistics for this packet */
725 total_bytes += tx_buf->bytecount;
726 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727
Alexander Duycka5e9c572013-09-28 06:00:27 +0000728 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000729 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000730
Alexander Duycka5e9c572013-09-28 06:00:27 +0000731 /* unmap skb header data */
732 dma_unmap_single(tx_ring->dev,
733 dma_unmap_addr(tx_buf, dma),
734 dma_unmap_len(tx_buf, len),
735 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000736
Alexander Duycka5e9c572013-09-28 06:00:27 +0000737 /* clear tx_buffer data */
738 tx_buf->skb = NULL;
739 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000740
Alexander Duycka5e9c572013-09-28 06:00:27 +0000741 /* unmap remaining buffers */
742 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000743
744 tx_buf++;
745 tx_desc++;
746 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000747 if (unlikely(!i)) {
748 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000749 tx_buf = tx_ring->tx_bi;
750 tx_desc = I40E_TX_DESC(tx_ring, 0);
751 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000752
Alexander Duycka5e9c572013-09-28 06:00:27 +0000753 /* unmap any remaining paged data */
754 if (dma_unmap_len(tx_buf, len)) {
755 dma_unmap_page(tx_ring->dev,
756 dma_unmap_addr(tx_buf, dma),
757 dma_unmap_len(tx_buf, len),
758 DMA_TO_DEVICE);
759 dma_unmap_len_set(tx_buf, len, 0);
760 }
761 }
762
763 /* move us one more past the eop_desc for start of next pkt */
764 tx_buf++;
765 tx_desc++;
766 i++;
767 if (unlikely(!i)) {
768 i -= tx_ring->count;
769 tx_buf = tx_ring->tx_bi;
770 tx_desc = I40E_TX_DESC(tx_ring, 0);
771 }
772
773 /* update budget accounting */
774 budget--;
775 } while (likely(budget));
776
777 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000778 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000779 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000780 tx_ring->stats.bytes += total_bytes;
781 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000782 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000783 tx_ring->q_vector->tx.total_bytes += total_bytes;
784 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000785
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000786 /* check to see if there are any non-cache aligned descriptors
787 * waiting to be written back, and kick the hardware to force
788 * them to be written back in case of napi polling
789 */
790 if (budget &&
791 !((i & WB_STRIDE) == WB_STRIDE) &&
792 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
793 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
794 tx_ring->arm_wb = true;
795 else
796 tx_ring->arm_wb = false;
797
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000798 if (check_for_tx_hang(tx_ring) && i40e_check_tx_hang(tx_ring)) {
799 /* schedule immediate reset if we believe we hung */
800 dev_info(tx_ring->dev, "Detected Tx Unit Hang\n"
801 " VSI <%d>\n"
802 " Tx Queue <%d>\n"
803 " next_to_use <%x>\n"
804 " next_to_clean <%x>\n",
805 tx_ring->vsi->seid,
806 tx_ring->queue_index,
807 tx_ring->next_to_use, i);
808 dev_info(tx_ring->dev, "tx_bi[next_to_clean]\n"
809 " time_stamp <%lx>\n"
810 " jiffies <%lx>\n",
811 tx_ring->tx_bi[i].time_stamp, jiffies);
812
813 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
814
815 dev_info(tx_ring->dev,
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000816 "tx hang detected on queue %d, reset requested\n",
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000817 tx_ring->queue_index);
818
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000819 /* do not fire the reset immediately, wait for the stack to
820 * decide we are truly stuck, also prevents every queue from
821 * simultaneously requesting a reset
822 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000823
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000824 /* the adapter is about to reset, no point in enabling polling */
825 budget = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000826 }
827
Alexander Duyck7070ce02013-09-28 06:00:37 +0000828 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
829 tx_ring->queue_index),
830 total_packets, total_bytes);
831
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000832#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
833 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
834 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
835 /* Make sure that anybody stopping the queue after this
836 * sees the new next_to_clean.
837 */
838 smp_mb();
839 if (__netif_subqueue_stopped(tx_ring->netdev,
840 tx_ring->queue_index) &&
841 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
842 netif_wake_subqueue(tx_ring->netdev,
843 tx_ring->queue_index);
844 ++tx_ring->tx_stats.restart_queue;
845 }
846 }
847
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000848 return !!budget;
849}
850
851/**
852 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
853 * @vsi: the VSI we care about
854 * @q_vector: the vector on which to force writeback
855 *
856 **/
857static void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
858{
859 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
860 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
Anjali Singhai Jainc29af372015-01-10 01:07:19 +0000861 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
862 /* allow 00 to be written to the index */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000863
864 wr32(&vsi->back->hw,
865 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
866 val);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000867}
868
869/**
870 * i40e_set_new_dynamic_itr - Find new ITR level
871 * @rc: structure containing ring performance data
872 *
873 * Stores a new ITR value based on packets and byte counts during
874 * the last interrupt. The advantage of per interrupt computation
875 * is faster updates and more accurate ITR for the current traffic
876 * pattern. Constants in this function were computed based on
877 * theoretical maximum wire speed and thresholds were set based on
878 * testing data as well as attempting to minimize response time
879 * while increasing bulk throughput.
880 **/
881static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
882{
883 enum i40e_latency_range new_latency_range = rc->latency_range;
884 u32 new_itr = rc->itr;
885 int bytes_per_int;
886
887 if (rc->total_packets == 0 || !rc->itr)
888 return;
889
890 /* simple throttlerate management
891 * 0-10MB/s lowest (100000 ints/s)
892 * 10-20MB/s low (20000 ints/s)
893 * 20-1249MB/s bulk (8000 ints/s)
894 */
895 bytes_per_int = rc->total_bytes / rc->itr;
896 switch (rc->itr) {
897 case I40E_LOWEST_LATENCY:
898 if (bytes_per_int > 10)
899 new_latency_range = I40E_LOW_LATENCY;
900 break;
901 case I40E_LOW_LATENCY:
902 if (bytes_per_int > 20)
903 new_latency_range = I40E_BULK_LATENCY;
904 else if (bytes_per_int <= 10)
905 new_latency_range = I40E_LOWEST_LATENCY;
906 break;
907 case I40E_BULK_LATENCY:
908 if (bytes_per_int <= 20)
909 rc->latency_range = I40E_LOW_LATENCY;
910 break;
911 }
912
913 switch (new_latency_range) {
914 case I40E_LOWEST_LATENCY:
915 new_itr = I40E_ITR_100K;
916 break;
917 case I40E_LOW_LATENCY:
918 new_itr = I40E_ITR_20K;
919 break;
920 case I40E_BULK_LATENCY:
921 new_itr = I40E_ITR_8K;
922 break;
923 default:
924 break;
925 }
926
927 if (new_itr != rc->itr) {
928 /* do an exponential smoothing */
929 new_itr = (10 * new_itr * rc->itr) /
930 ((9 * new_itr) + rc->itr);
931 rc->itr = new_itr & I40E_MAX_ITR;
932 }
933
934 rc->total_bytes = 0;
935 rc->total_packets = 0;
936}
937
938/**
939 * i40e_update_dynamic_itr - Adjust ITR based on bytes per int
940 * @q_vector: the vector to adjust
941 **/
942static void i40e_update_dynamic_itr(struct i40e_q_vector *q_vector)
943{
944 u16 vector = q_vector->vsi->base_vector + q_vector->v_idx;
945 struct i40e_hw *hw = &q_vector->vsi->back->hw;
946 u32 reg_addr;
947 u16 old_itr;
948
949 reg_addr = I40E_PFINT_ITRN(I40E_RX_ITR, vector - 1);
950 old_itr = q_vector->rx.itr;
951 i40e_set_new_dynamic_itr(&q_vector->rx);
952 if (old_itr != q_vector->rx.itr)
953 wr32(hw, reg_addr, q_vector->rx.itr);
954
955 reg_addr = I40E_PFINT_ITRN(I40E_TX_ITR, vector - 1);
956 old_itr = q_vector->tx.itr;
957 i40e_set_new_dynamic_itr(&q_vector->tx);
958 if (old_itr != q_vector->tx.itr)
959 wr32(hw, reg_addr, q_vector->tx.itr);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000960}
961
962/**
963 * i40e_clean_programming_status - clean the programming status descriptor
964 * @rx_ring: the rx ring that has this descriptor
965 * @rx_desc: the rx descriptor written back by HW
966 *
967 * Flow director should handle FD_FILTER_STATUS to check its filter programming
968 * status being successful or not and take actions accordingly. FCoE should
969 * handle its context/filter programming/invalidation status and take actions.
970 *
971 **/
972static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
973 union i40e_rx_desc *rx_desc)
974{
975 u64 qw;
976 u8 id;
977
978 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
979 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
980 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
981
982 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000983 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700984#ifdef I40E_FCOE
985 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
986 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
987 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
988#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000989}
990
991/**
992 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
993 * @tx_ring: the tx ring to set up
994 *
995 * Return 0 on success, negative on error
996 **/
997int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
998{
999 struct device *dev = tx_ring->dev;
1000 int bi_size;
1001
1002 if (!dev)
1003 return -ENOMEM;
1004
1005 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1006 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1007 if (!tx_ring->tx_bi)
1008 goto err;
1009
1010 /* round up to nearest 4K */
1011 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001012 /* add u32 for head writeback, align after this takes care of
1013 * guaranteeing this is at least one cache line in size
1014 */
1015 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001016 tx_ring->size = ALIGN(tx_ring->size, 4096);
1017 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1018 &tx_ring->dma, GFP_KERNEL);
1019 if (!tx_ring->desc) {
1020 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1021 tx_ring->size);
1022 goto err;
1023 }
1024
1025 tx_ring->next_to_use = 0;
1026 tx_ring->next_to_clean = 0;
1027 return 0;
1028
1029err:
1030 kfree(tx_ring->tx_bi);
1031 tx_ring->tx_bi = NULL;
1032 return -ENOMEM;
1033}
1034
1035/**
1036 * i40e_clean_rx_ring - Free Rx buffers
1037 * @rx_ring: ring to be cleaned
1038 **/
1039void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1040{
1041 struct device *dev = rx_ring->dev;
1042 struct i40e_rx_buffer *rx_bi;
1043 unsigned long bi_size;
1044 u16 i;
1045
1046 /* ring already cleared, nothing to do */
1047 if (!rx_ring->rx_bi)
1048 return;
1049
Mitch Williamsa132af22015-01-24 09:58:35 +00001050 if (ring_is_ps_enabled(rx_ring)) {
1051 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1052
1053 rx_bi = &rx_ring->rx_bi[0];
1054 if (rx_bi->hdr_buf) {
1055 dma_free_coherent(dev,
1056 bufsz,
1057 rx_bi->hdr_buf,
1058 rx_bi->dma);
1059 for (i = 0; i < rx_ring->count; i++) {
1060 rx_bi = &rx_ring->rx_bi[i];
1061 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001062 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001063 }
1064 }
1065 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001066 /* Free all the Rx ring sk_buffs */
1067 for (i = 0; i < rx_ring->count; i++) {
1068 rx_bi = &rx_ring->rx_bi[i];
1069 if (rx_bi->dma) {
1070 dma_unmap_single(dev,
1071 rx_bi->dma,
1072 rx_ring->rx_buf_len,
1073 DMA_FROM_DEVICE);
1074 rx_bi->dma = 0;
1075 }
1076 if (rx_bi->skb) {
1077 dev_kfree_skb(rx_bi->skb);
1078 rx_bi->skb = NULL;
1079 }
1080 if (rx_bi->page) {
1081 if (rx_bi->page_dma) {
1082 dma_unmap_page(dev,
1083 rx_bi->page_dma,
1084 PAGE_SIZE / 2,
1085 DMA_FROM_DEVICE);
1086 rx_bi->page_dma = 0;
1087 }
1088 __free_page(rx_bi->page);
1089 rx_bi->page = NULL;
1090 rx_bi->page_offset = 0;
1091 }
1092 }
1093
1094 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1095 memset(rx_ring->rx_bi, 0, bi_size);
1096
1097 /* Zero out the descriptor ring */
1098 memset(rx_ring->desc, 0, rx_ring->size);
1099
1100 rx_ring->next_to_clean = 0;
1101 rx_ring->next_to_use = 0;
1102}
1103
1104/**
1105 * i40e_free_rx_resources - Free Rx resources
1106 * @rx_ring: ring to clean the resources from
1107 *
1108 * Free all receive software resources
1109 **/
1110void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1111{
1112 i40e_clean_rx_ring(rx_ring);
1113 kfree(rx_ring->rx_bi);
1114 rx_ring->rx_bi = NULL;
1115
1116 if (rx_ring->desc) {
1117 dma_free_coherent(rx_ring->dev, rx_ring->size,
1118 rx_ring->desc, rx_ring->dma);
1119 rx_ring->desc = NULL;
1120 }
1121}
1122
1123/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001124 * i40e_alloc_rx_headers - allocate rx header buffers
1125 * @rx_ring: ring to alloc buffers
1126 *
1127 * Allocate rx header buffers for the entire ring. As these are static,
1128 * this is only called when setting up a new ring.
1129 **/
1130void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1131{
1132 struct device *dev = rx_ring->dev;
1133 struct i40e_rx_buffer *rx_bi;
1134 dma_addr_t dma;
1135 void *buffer;
1136 int buf_size;
1137 int i;
1138
1139 if (rx_ring->rx_bi[0].hdr_buf)
1140 return;
1141 /* Make sure the buffers don't cross cache line boundaries. */
1142 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1143 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1144 &dma, GFP_KERNEL);
1145 if (!buffer)
1146 return;
1147 for (i = 0; i < rx_ring->count; i++) {
1148 rx_bi = &rx_ring->rx_bi[i];
1149 rx_bi->dma = dma + (i * buf_size);
1150 rx_bi->hdr_buf = buffer + (i * buf_size);
1151 }
1152}
1153
1154/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001155 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1156 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1157 *
1158 * Returns 0 on success, negative on failure
1159 **/
1160int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1161{
1162 struct device *dev = rx_ring->dev;
1163 int bi_size;
1164
1165 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1166 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1167 if (!rx_ring->rx_bi)
1168 goto err;
1169
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001170 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001171
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001172 /* Round up to nearest 4K */
1173 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1174 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1175 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1176 rx_ring->size = ALIGN(rx_ring->size, 4096);
1177 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1178 &rx_ring->dma, GFP_KERNEL);
1179
1180 if (!rx_ring->desc) {
1181 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1182 rx_ring->size);
1183 goto err;
1184 }
1185
1186 rx_ring->next_to_clean = 0;
1187 rx_ring->next_to_use = 0;
1188
1189 return 0;
1190err:
1191 kfree(rx_ring->rx_bi);
1192 rx_ring->rx_bi = NULL;
1193 return -ENOMEM;
1194}
1195
1196/**
1197 * i40e_release_rx_desc - Store the new tail and head values
1198 * @rx_ring: ring to bump
1199 * @val: new head index
1200 **/
1201static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1202{
1203 rx_ring->next_to_use = val;
1204 /* Force memory writes to complete before letting h/w
1205 * know there are new descriptors to fetch. (Only
1206 * applicable for weak-ordered memory model archs,
1207 * such as IA-64).
1208 */
1209 wmb();
1210 writel(val, rx_ring->tail);
1211}
1212
1213/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001214 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001215 * @rx_ring: ring to place buffers on
1216 * @cleaned_count: number of buffers to replace
1217 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001218void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1219{
1220 u16 i = rx_ring->next_to_use;
1221 union i40e_rx_desc *rx_desc;
1222 struct i40e_rx_buffer *bi;
1223
1224 /* do nothing if no valid netdev defined */
1225 if (!rx_ring->netdev || !cleaned_count)
1226 return;
1227
1228 while (cleaned_count--) {
1229 rx_desc = I40E_RX_DESC(rx_ring, i);
1230 bi = &rx_ring->rx_bi[i];
1231
1232 if (bi->skb) /* desc is in use */
1233 goto no_buffers;
1234 if (!bi->page) {
1235 bi->page = alloc_page(GFP_ATOMIC);
1236 if (!bi->page) {
1237 rx_ring->rx_stats.alloc_page_failed++;
1238 goto no_buffers;
1239 }
1240 }
1241
1242 if (!bi->page_dma) {
1243 /* use a half page if we're re-using */
1244 bi->page_offset ^= PAGE_SIZE / 2;
1245 bi->page_dma = dma_map_page(rx_ring->dev,
1246 bi->page,
1247 bi->page_offset,
1248 PAGE_SIZE / 2,
1249 DMA_FROM_DEVICE);
1250 if (dma_mapping_error(rx_ring->dev,
1251 bi->page_dma)) {
1252 rx_ring->rx_stats.alloc_page_failed++;
1253 bi->page_dma = 0;
1254 goto no_buffers;
1255 }
1256 }
1257
1258 dma_sync_single_range_for_device(rx_ring->dev,
1259 bi->dma,
1260 0,
1261 rx_ring->rx_hdr_len,
1262 DMA_FROM_DEVICE);
1263 /* Refresh the desc even if buffer_addrs didn't change
1264 * because each write-back erases this info.
1265 */
1266 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1267 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1268 i++;
1269 if (i == rx_ring->count)
1270 i = 0;
1271 }
1272
1273no_buffers:
1274 if (rx_ring->next_to_use != i)
1275 i40e_release_rx_desc(rx_ring, i);
1276}
1277
1278/**
1279 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1280 * @rx_ring: ring to place buffers on
1281 * @cleaned_count: number of buffers to replace
1282 **/
1283void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001284{
1285 u16 i = rx_ring->next_to_use;
1286 union i40e_rx_desc *rx_desc;
1287 struct i40e_rx_buffer *bi;
1288 struct sk_buff *skb;
1289
1290 /* do nothing if no valid netdev defined */
1291 if (!rx_ring->netdev || !cleaned_count)
1292 return;
1293
1294 while (cleaned_count--) {
1295 rx_desc = I40E_RX_DESC(rx_ring, i);
1296 bi = &rx_ring->rx_bi[i];
1297 skb = bi->skb;
1298
1299 if (!skb) {
1300 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1301 rx_ring->rx_buf_len);
1302 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001303 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001304 goto no_buffers;
1305 }
1306 /* initialize queue mapping */
1307 skb_record_rx_queue(skb, rx_ring->queue_index);
1308 bi->skb = skb;
1309 }
1310
1311 if (!bi->dma) {
1312 bi->dma = dma_map_single(rx_ring->dev,
1313 skb->data,
1314 rx_ring->rx_buf_len,
1315 DMA_FROM_DEVICE);
1316 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001317 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001318 bi->dma = 0;
1319 goto no_buffers;
1320 }
1321 }
1322
Mitch Williamsa132af22015-01-24 09:58:35 +00001323 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1324 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001325 i++;
1326 if (i == rx_ring->count)
1327 i = 0;
1328 }
1329
1330no_buffers:
1331 if (rx_ring->next_to_use != i)
1332 i40e_release_rx_desc(rx_ring, i);
1333}
1334
1335/**
1336 * i40e_receive_skb - Send a completed packet up the stack
1337 * @rx_ring: rx ring in play
1338 * @skb: packet to send up
1339 * @vlan_tag: vlan tag for packet
1340 **/
1341static void i40e_receive_skb(struct i40e_ring *rx_ring,
1342 struct sk_buff *skb, u16 vlan_tag)
1343{
1344 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1345 struct i40e_vsi *vsi = rx_ring->vsi;
1346 u64 flags = vsi->back->flags;
1347
1348 if (vlan_tag & VLAN_VID_MASK)
1349 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1350
1351 if (flags & I40E_FLAG_IN_NETPOLL)
1352 netif_rx(skb);
1353 else
1354 napi_gro_receive(&q_vector->napi, skb);
1355}
1356
1357/**
1358 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1359 * @vsi: the VSI we care about
1360 * @skb: skb currently being received and modified
1361 * @rx_status: status value of last descriptor in packet
1362 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001363 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001364 **/
1365static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1366 struct sk_buff *skb,
1367 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001368 u32 rx_error,
1369 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001370{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001371 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1372 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001373 bool ipv4_tunnel, ipv6_tunnel;
1374 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001375 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001376 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001377
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001378 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1379 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1380 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1381 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001382
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001383 skb->ip_summed = CHECKSUM_NONE;
1384
1385 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001386 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001387 return;
1388
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001389 /* did the hardware decode the packet and checksum? */
1390 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
1391 return;
1392
1393 /* both known and outer_ip must be set for the below code to work */
1394 if (!(decoded.known && decoded.outer_ip))
1395 return;
1396
1397 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1398 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1399 ipv4 = true;
1400 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1401 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1402 ipv6 = true;
1403
1404 if (ipv4 &&
1405 (rx_error & ((1 << I40E_RX_DESC_ERROR_IPE_SHIFT) |
1406 (1 << I40E_RX_DESC_ERROR_EIPE_SHIFT))))
1407 goto checksum_fail;
1408
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001409 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001410 if (ipv6 &&
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001411 rx_status & (1 << I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
1412 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001413 return;
1414
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001415 /* there was some L4 error, count error and punt packet to the stack */
1416 if (rx_error & (1 << I40E_RX_DESC_ERROR_L4E_SHIFT))
1417 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001418
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001419 /* handle packets that were not able to be checksummed due
1420 * to arrival speed, in this case the stack can compute
1421 * the csum.
1422 */
1423 if (rx_error & (1 << I40E_RX_DESC_ERROR_PPRS_SHIFT))
1424 return;
1425
1426 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1427 * it in the driver, hardware does not do it for us.
1428 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1429 * so the total length of IPv4 header is IHL*4 bytes
1430 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1431 */
Anjali Singhaif6385972014-12-19 02:58:11 +00001432 if (ipv4_tunnel) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001433 skb->transport_header = skb->mac_header +
1434 sizeof(struct ethhdr) +
1435 (ip_hdr(skb)->ihl * 4);
1436
1437 /* Add 4 bytes for VLAN tagged packets */
1438 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1439 skb->protocol == htons(ETH_P_8021AD))
1440 ? VLAN_HLEN : 0;
1441
Anjali Singhaif6385972014-12-19 02:58:11 +00001442 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1443 (udp_hdr(skb)->check != 0)) {
1444 rx_udp_csum = udp_csum(skb);
1445 iph = ip_hdr(skb);
1446 csum = csum_tcpudp_magic(
1447 iph->saddr, iph->daddr,
1448 (skb->len - skb_transport_offset(skb)),
1449 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001450
Anjali Singhaif6385972014-12-19 02:58:11 +00001451 if (udp_hdr(skb)->check != csum)
1452 goto checksum_fail;
1453
1454 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001455 }
1456
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001457 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001458 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001459
1460 return;
1461
1462checksum_fail:
1463 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001464}
1465
1466/**
1467 * i40e_rx_hash - returns the hash value from the Rx descriptor
1468 * @ring: descriptor ring
1469 * @rx_desc: specific descriptor
1470 **/
1471static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1472 union i40e_rx_desc *rx_desc)
1473{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001474 const __le64 rss_mask =
1475 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1476 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1477
1478 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1479 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1480 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1481 else
1482 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001483}
1484
1485/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001486 * i40e_ptype_to_hash - get a hash type
1487 * @ptype: the ptype value from the descriptor
1488 *
1489 * Returns a hash type to be used by skb_set_hash
1490 **/
1491static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1492{
1493 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1494
1495 if (!decoded.known)
1496 return PKT_HASH_TYPE_NONE;
1497
1498 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1499 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1500 return PKT_HASH_TYPE_L4;
1501 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1502 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1503 return PKT_HASH_TYPE_L3;
1504 else
1505 return PKT_HASH_TYPE_L2;
1506}
1507
1508/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001509 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001510 * @rx_ring: rx ring to clean
1511 * @budget: how many cleans we're allowed
1512 *
1513 * Returns true if there's any budget left (e.g. the clean is finished)
1514 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001515static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001516{
1517 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1518 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1519 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1520 const int current_node = numa_node_id();
1521 struct i40e_vsi *vsi = rx_ring->vsi;
1522 u16 i = rx_ring->next_to_clean;
1523 union i40e_rx_desc *rx_desc;
1524 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001525 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001526 u64 qword;
1527
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001528 if (budget <= 0)
1529 return 0;
1530
Mitch Williamsa132af22015-01-24 09:58:35 +00001531 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001532 struct i40e_rx_buffer *rx_bi;
1533 struct sk_buff *skb;
1534 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001535 /* return some buffers to hardware, one at a time is too slow */
1536 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1537 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1538 cleaned_count = 0;
1539 }
1540
1541 i = rx_ring->next_to_clean;
1542 rx_desc = I40E_RX_DESC(rx_ring, i);
1543 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1544 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1545 I40E_RXD_QW1_STATUS_SHIFT;
1546
1547 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1548 break;
1549
1550 /* This memory barrier is needed to keep us from reading
1551 * any other fields out of the rx_desc until we know the
1552 * DD bit is set.
1553 */
1554 rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001555 if (i40e_rx_is_programming_status(qword)) {
1556 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001557 I40E_RX_INCREMENT(rx_ring, i);
1558 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001559 }
1560 rx_bi = &rx_ring->rx_bi[i];
1561 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001562 if (likely(!skb)) {
1563 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1564 rx_ring->rx_hdr_len);
1565 if (!skb)
1566 rx_ring->rx_stats.alloc_buff_failed++;
1567 /* initialize queue mapping */
1568 skb_record_rx_queue(skb, rx_ring->queue_index);
1569 /* we are reusing so sync this buffer for CPU use */
1570 dma_sync_single_range_for_cpu(rx_ring->dev,
1571 rx_bi->dma,
1572 0,
1573 rx_ring->rx_hdr_len,
1574 DMA_FROM_DEVICE);
1575 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001576 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1577 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1578 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1579 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1580 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1581 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001582
Mitch Williams829af3a2013-12-18 13:46:00 +00001583 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1584 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001585 rx_hbo = rx_error & (1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1586 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1587
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001588 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1589 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001590 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001591 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001592 cleaned_count++;
1593 if (rx_hbo || rx_sph) {
1594 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001595 if (rx_hbo)
1596 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001597 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001598 len = rx_header_len;
1599 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1600 } else if (skb->len == 0) {
1601 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001602
Mitch Williamsa132af22015-01-24 09:58:35 +00001603 len = (rx_packet_len > skb_headlen(skb) ?
1604 skb_headlen(skb) : rx_packet_len);
1605 memcpy(__skb_put(skb, len),
1606 rx_bi->page + rx_bi->page_offset,
1607 len);
1608 rx_bi->page_offset += len;
1609 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001610 }
1611
1612 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001613 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001614 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1615 rx_bi->page,
1616 rx_bi->page_offset,
1617 rx_packet_len);
1618
1619 skb->len += rx_packet_len;
1620 skb->data_len += rx_packet_len;
1621 skb->truesize += rx_packet_len;
1622
1623 if ((page_count(rx_bi->page) == 1) &&
1624 (page_to_nid(rx_bi->page) == current_node))
1625 get_page(rx_bi->page);
1626 else
1627 rx_bi->page = NULL;
1628
1629 dma_unmap_page(rx_ring->dev,
1630 rx_bi->page_dma,
1631 PAGE_SIZE / 2,
1632 DMA_FROM_DEVICE);
1633 rx_bi->page_dma = 0;
1634 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001635 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001636
1637 if (unlikely(
1638 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1639 struct i40e_rx_buffer *next_buffer;
1640
1641 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001642 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001643 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001644 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001645 }
1646
1647 /* ERR_MASK will only have valid bits if EOP set */
1648 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1649 dev_kfree_skb_any(skb);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001650 /* TODO: shouldn't we increment a counter indicating the
1651 * drop?
1652 */
Mitch Williamsa132af22015-01-24 09:58:35 +00001653 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001654 }
1655
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001656 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1657 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001658 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1659 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1660 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1661 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1662 rx_ring->last_rx_timestamp = jiffies;
1663 }
1664
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001665 /* probably a little skewed due to removing CRC */
1666 total_rx_bytes += skb->len;
1667 total_rx_packets++;
1668
1669 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001670
1671 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1672
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001673 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1674 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1675 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001676#ifdef I40E_FCOE
1677 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1678 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001679 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001680 }
1681#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001682 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001683 i40e_receive_skb(rx_ring, skb, vlan_tag);
1684
1685 rx_ring->netdev->last_rx = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001686 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001687
Mitch Williamsa132af22015-01-24 09:58:35 +00001688 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001689
Alexander Duyck980e9b12013-09-28 06:01:03 +00001690 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001691 rx_ring->stats.packets += total_rx_packets;
1692 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001693 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001694 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1695 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1696
Mitch Williamsa132af22015-01-24 09:58:35 +00001697 return total_rx_packets;
1698}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001699
Mitch Williamsa132af22015-01-24 09:58:35 +00001700/**
1701 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1702 * @rx_ring: rx ring to clean
1703 * @budget: how many cleans we're allowed
1704 *
1705 * Returns number of packets cleaned
1706 **/
1707static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1708{
1709 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1710 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1711 struct i40e_vsi *vsi = rx_ring->vsi;
1712 union i40e_rx_desc *rx_desc;
1713 u32 rx_error, rx_status;
1714 u16 rx_packet_len;
1715 u8 rx_ptype;
1716 u64 qword;
1717 u16 i;
1718
1719 do {
1720 struct i40e_rx_buffer *rx_bi;
1721 struct sk_buff *skb;
1722 u16 vlan_tag;
1723 /* return some buffers to hardware, one at a time is too slow */
1724 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1725 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1726 cleaned_count = 0;
1727 }
1728
1729 i = rx_ring->next_to_clean;
1730 rx_desc = I40E_RX_DESC(rx_ring, i);
1731 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1732 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1733 I40E_RXD_QW1_STATUS_SHIFT;
1734
1735 if (!(rx_status & (1 << I40E_RX_DESC_STATUS_DD_SHIFT)))
1736 break;
1737
1738 /* This memory barrier is needed to keep us from reading
1739 * any other fields out of the rx_desc until we know the
1740 * DD bit is set.
1741 */
1742 rmb();
1743
1744 if (i40e_rx_is_programming_status(qword)) {
1745 i40e_clean_programming_status(rx_ring, rx_desc);
1746 I40E_RX_INCREMENT(rx_ring, i);
1747 continue;
1748 }
1749 rx_bi = &rx_ring->rx_bi[i];
1750 skb = rx_bi->skb;
1751 prefetch(skb->data);
1752
1753 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1754 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1755
1756 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1757 I40E_RXD_QW1_ERROR_SHIFT;
1758 rx_error &= ~(1 << I40E_RX_DESC_ERROR_HBO_SHIFT);
1759
1760 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1761 I40E_RXD_QW1_PTYPE_SHIFT;
1762 rx_bi->skb = NULL;
1763 cleaned_count++;
1764
1765 /* Get the header and possibly the whole packet
1766 * If this is an skb from previous receive dma will be 0
1767 */
1768 skb_put(skb, rx_packet_len);
1769 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1770 DMA_FROM_DEVICE);
1771 rx_bi->dma = 0;
1772
1773 I40E_RX_INCREMENT(rx_ring, i);
1774
1775 if (unlikely(
1776 !(rx_status & (1 << I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
1777 rx_ring->rx_stats.non_eop_descs++;
1778 continue;
1779 }
1780
1781 /* ERR_MASK will only have valid bits if EOP set */
1782 if (unlikely(rx_error & (1 << I40E_RX_DESC_ERROR_RXE_SHIFT))) {
1783 dev_kfree_skb_any(skb);
1784 /* TODO: shouldn't we increment a counter indicating the
1785 * drop?
1786 */
1787 continue;
1788 }
1789
1790 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1791 i40e_ptype_to_hash(rx_ptype));
1792 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1793 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1794 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1795 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1796 rx_ring->last_rx_timestamp = jiffies;
1797 }
1798
1799 /* probably a little skewed due to removing CRC */
1800 total_rx_bytes += skb->len;
1801 total_rx_packets++;
1802
1803 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1804
1805 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1806
1807 vlan_tag = rx_status & (1 << I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
1808 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1809 : 0;
1810#ifdef I40E_FCOE
1811 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1812 dev_kfree_skb_any(skb);
1813 continue;
1814 }
1815#endif
1816 i40e_receive_skb(rx_ring, skb, vlan_tag);
1817
1818 rx_ring->netdev->last_rx = jiffies;
1819 rx_desc->wb.qword1.status_error_len = 0;
1820 } while (likely(total_rx_packets < budget));
1821
1822 u64_stats_update_begin(&rx_ring->syncp);
1823 rx_ring->stats.packets += total_rx_packets;
1824 rx_ring->stats.bytes += total_rx_bytes;
1825 u64_stats_update_end(&rx_ring->syncp);
1826 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1827 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1828
1829 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001830}
1831
1832/**
1833 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1834 * @napi: napi struct with our devices info in it
1835 * @budget: amount of work driver is allowed to do this pass, in packets
1836 *
1837 * This function will clean all queues associated with a q_vector.
1838 *
1839 * Returns the amount of work done
1840 **/
1841int i40e_napi_poll(struct napi_struct *napi, int budget)
1842{
1843 struct i40e_q_vector *q_vector =
1844 container_of(napi, struct i40e_q_vector, napi);
1845 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001846 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001847 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001848 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001849 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001850 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001851
1852 if (test_bit(__I40E_DOWN, &vsi->state)) {
1853 napi_complete(napi);
1854 return 0;
1855 }
1856
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001857 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001858 * budget and be more aggressive about cleaning up the Tx descriptors.
1859 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001860 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001861 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001862 arm_wb |= ring->arm_wb;
1863 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001864
1865 /* We attempt to distribute budget to each Rx queue fairly, but don't
1866 * allow the budget to go below 1 because that would exit polling early.
1867 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001868 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001869
Mitch Williamsa132af22015-01-24 09:58:35 +00001870 i40e_for_each_ring(ring, q_vector->rx) {
1871 if (ring_is_ps_enabled(ring))
1872 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1873 else
1874 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1875 /* if we didn't clean as many as budgeted, we must be done */
1876 clean_complete &= (budget_per_ring != cleaned);
1877 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001878
1879 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001880 if (!clean_complete) {
1881 if (arm_wb)
1882 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001883 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001884 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001885
1886 /* Work is done so exit the polling mode and re-enable the interrupt */
1887 napi_complete(napi);
1888 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting) ||
1889 ITR_IS_DYNAMIC(vsi->tx_itr_setting))
1890 i40e_update_dynamic_itr(q_vector);
1891
1892 if (!test_bit(__I40E_DOWN, &vsi->state)) {
1893 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1894 i40e_irq_dynamic_enable(vsi,
1895 q_vector->v_idx + vsi->base_vector);
1896 } else {
1897 struct i40e_hw *hw = &vsi->back->hw;
1898 /* We re-enable the queue 0 cause, but
1899 * don't worry about dynamic_enable
1900 * because we left it on for the other
1901 * possible interrupts during napi
1902 */
1903 u32 qval = rd32(hw, I40E_QINT_RQCTL(0));
1904 qval |= I40E_QINT_RQCTL_CAUSE_ENA_MASK;
1905 wr32(hw, I40E_QINT_RQCTL(0), qval);
1906
1907 qval = rd32(hw, I40E_QINT_TQCTL(0));
1908 qval |= I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1909 wr32(hw, I40E_QINT_TQCTL(0), qval);
Shannon Nelson116a57d2013-09-28 07:13:59 +00001910
1911 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001912 }
1913 }
1914
1915 return 0;
1916}
1917
1918/**
1919 * i40e_atr - Add a Flow Director ATR filter
1920 * @tx_ring: ring to add programming descriptor to
1921 * @skb: send buffer
1922 * @flags: send flags
1923 * @protocol: wire protocol
1924 **/
1925static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
1926 u32 flags, __be16 protocol)
1927{
1928 struct i40e_filter_program_desc *fdir_desc;
1929 struct i40e_pf *pf = tx_ring->vsi->back;
1930 union {
1931 unsigned char *network;
1932 struct iphdr *ipv4;
1933 struct ipv6hdr *ipv6;
1934 } hdr;
1935 struct tcphdr *th;
1936 unsigned int hlen;
1937 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001938 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001939
1940 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001941 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001942 return;
1943
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001944 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1945 return;
1946
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001947 /* if sampling is disabled do nothing */
1948 if (!tx_ring->atr_sample_rate)
1949 return;
1950
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001951 /* snag network header to get L4 type and address */
1952 hdr.network = skb_network_header(skb);
1953
1954 /* Currently only IPv4/IPv6 with TCP is supported */
1955 if (protocol == htons(ETH_P_IP)) {
1956 if (hdr.ipv4->protocol != IPPROTO_TCP)
1957 return;
1958
1959 /* access ihl as a u8 to avoid unaligned access on ia64 */
1960 hlen = (hdr.network[0] & 0x0F) << 2;
1961 } else if (protocol == htons(ETH_P_IPV6)) {
1962 if (hdr.ipv6->nexthdr != IPPROTO_TCP)
1963 return;
1964
1965 hlen = sizeof(struct ipv6hdr);
1966 } else {
1967 return;
1968 }
1969
1970 th = (struct tcphdr *)(hdr.network + hlen);
1971
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001972 /* Due to lack of space, no more new filters can be programmed */
1973 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1974 return;
1975
1976 tx_ring->atr_count++;
1977
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001978 /* sample on all syn/fin/rst packets or once every atr sample rate */
1979 if (!th->fin &&
1980 !th->syn &&
1981 !th->rst &&
1982 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001983 return;
1984
1985 tx_ring->atr_count = 0;
1986
1987 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001988 i = tx_ring->next_to_use;
1989 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1990
1991 i++;
1992 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001993
1994 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1995 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1996 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1997 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1998 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1999 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2000 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2001
2002 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2003
2004 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2005
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002006 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002007 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2008 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2009 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2010 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2011
2012 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2013 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2014
2015 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2016 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2017
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002018 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
2019 dtype_cmd |=
2020 ((u32)pf->fd_atr_cnt_idx << I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2021 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2022
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002023 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002024 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002025 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002026 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027}
2028
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002029/**
2030 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2031 * @skb: send buffer
2032 * @tx_ring: ring to send buffer on
2033 * @flags: the tx flags to be set
2034 *
2035 * Checks the skb and set up correspondingly several generic transmit flags
2036 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2037 *
2038 * Returns error code indicate the frame should be dropped upon error and the
2039 * otherwise returns 0 to indicate the flags has been set properly.
2040 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002041#ifdef I40E_FCOE
2042int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2043 struct i40e_ring *tx_ring,
2044 u32 *flags)
2045#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002046static int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2047 struct i40e_ring *tx_ring,
2048 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002049#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002050{
2051 __be16 protocol = skb->protocol;
2052 u32 tx_flags = 0;
2053
2054 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002055 if (skb_vlan_tag_present(skb)) {
2056 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002057 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2058 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002059 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060 struct vlan_hdr *vhdr, _vhdr;
2061 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2062 if (!vhdr)
2063 return -EINVAL;
2064
2065 protocol = vhdr->h_vlan_encapsulated_proto;
2066 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2067 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2068 }
2069
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002070 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2071 goto out;
2072
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002073 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002074 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2075 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002076 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2077 tx_flags |= (skb->priority & 0x7) <<
2078 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2079 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2080 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002081 int rc;
2082
2083 rc = skb_cow_head(skb, 0);
2084 if (rc < 0)
2085 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002086 vhdr = (struct vlan_ethhdr *)skb->data;
2087 vhdr->h_vlan_TCI = htons(tx_flags >>
2088 I40E_TX_FLAGS_VLAN_SHIFT);
2089 } else {
2090 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2091 }
2092 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002093
2094out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002095 *flags = tx_flags;
2096 return 0;
2097}
2098
2099/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002100 * i40e_tso - set up the tso context descriptor
2101 * @tx_ring: ptr to the ring to send
2102 * @skb: ptr to the skb we're sending
2103 * @tx_flags: the collected send information
2104 * @protocol: the send protocol
2105 * @hdr_len: ptr to the size of the packet header
2106 * @cd_tunneling: ptr to context descriptor bits
2107 *
2108 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2109 **/
2110static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
2111 u32 tx_flags, __be16 protocol, u8 *hdr_len,
2112 u64 *cd_type_cmd_tso_mss, u32 *cd_tunneling)
2113{
2114 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002115 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002116 struct tcphdr *tcph;
2117 struct iphdr *iph;
2118 u32 l4len;
2119 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002120
2121 if (!skb_is_gso(skb))
2122 return 0;
2123
Francois Romieudd225bc2014-03-30 03:14:48 +00002124 err = skb_cow_head(skb, 0);
2125 if (err < 0)
2126 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002127
Anjali Singhaidf230752014-12-19 02:58:16 +00002128 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2129 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2130
2131 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002132 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2133 iph->tot_len = 0;
2134 iph->check = 0;
2135 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2136 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002137 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002138 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2139 ipv6h->payload_len = 0;
2140 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2141 0, IPPROTO_TCP, 0);
2142 }
2143
2144 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2145 *hdr_len = (skb->encapsulation
2146 ? (skb_inner_transport_header(skb) - skb->data)
2147 : skb_transport_offset(skb)) + l4len;
2148
2149 /* find the field values */
2150 cd_cmd = I40E_TX_CTX_DESC_TSO;
2151 cd_tso_len = skb->len - *hdr_len;
2152 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002153 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2154 ((u64)cd_tso_len <<
2155 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2156 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002157 return 1;
2158}
2159
2160/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002161 * i40e_tsyn - set up the tsyn context descriptor
2162 * @tx_ring: ptr to the ring to send
2163 * @skb: ptr to the skb we're sending
2164 * @tx_flags: the collected send information
2165 *
2166 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2167 **/
2168static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2169 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2170{
2171 struct i40e_pf *pf;
2172
2173 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2174 return 0;
2175
2176 /* Tx timestamps cannot be sampled when doing TSO */
2177 if (tx_flags & I40E_TX_FLAGS_TSO)
2178 return 0;
2179
2180 /* only timestamp the outbound packet if the user has requested it and
2181 * we are not already transmitting a packet to be timestamped
2182 */
2183 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002184 if (!(pf->flags & I40E_FLAG_PTP))
2185 return 0;
2186
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002187 if (pf->ptp_tx &&
2188 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002189 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2190 pf->ptp_tx_skb = skb_get(skb);
2191 } else {
2192 return 0;
2193 }
2194
2195 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2196 I40E_TXD_CTX_QW1_CMD_SHIFT;
2197
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002198 return 1;
2199}
2200
2201/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002202 * i40e_tx_enable_csum - Enable Tx checksum offloads
2203 * @skb: send buffer
2204 * @tx_flags: Tx flags currently set
2205 * @td_cmd: Tx descriptor command bits to set
2206 * @td_offset: Tx descriptor header offsets to set
2207 * @cd_tunneling: ptr to context desc bits
2208 **/
2209static void i40e_tx_enable_csum(struct sk_buff *skb, u32 tx_flags,
2210 u32 *td_cmd, u32 *td_offset,
2211 struct i40e_ring *tx_ring,
2212 u32 *cd_tunneling)
2213{
2214 struct ipv6hdr *this_ipv6_hdr;
2215 unsigned int this_tcp_hdrlen;
2216 struct iphdr *this_ip_hdr;
2217 u32 network_hdr_len;
2218 u8 l4_hdr = 0;
2219
2220 if (skb->encapsulation) {
2221 network_hdr_len = skb_inner_network_header_len(skb);
2222 this_ip_hdr = inner_ip_hdr(skb);
2223 this_ipv6_hdr = inner_ipv6_hdr(skb);
2224 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2225
2226 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2227
2228 if (tx_flags & I40E_TX_FLAGS_TSO) {
2229 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2230 ip_hdr(skb)->check = 0;
2231 } else {
2232 *cd_tunneling |=
2233 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2234 }
2235 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002236 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
2237 if (tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002238 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002239 }
2240
2241 /* Now set the ctx descriptor fields */
2242 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
2243 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2244 I40E_TXD_CTX_UDP_TUNNELING |
2245 ((skb_inner_network_offset(skb) -
2246 skb_transport_offset(skb)) >> 1) <<
2247 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002248 if (this_ip_hdr->version == 6) {
2249 tx_flags &= ~I40E_TX_FLAGS_IPV4;
2250 tx_flags |= I40E_TX_FLAGS_IPV6;
2251 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002252 } else {
2253 network_hdr_len = skb_network_header_len(skb);
2254 this_ip_hdr = ip_hdr(skb);
2255 this_ipv6_hdr = ipv6_hdr(skb);
2256 this_tcp_hdrlen = tcp_hdrlen(skb);
2257 }
2258
2259 /* Enable IP checksum offloads */
2260 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2261 l4_hdr = this_ip_hdr->protocol;
2262 /* the stack computes the IP header already, the only time we
2263 * need the hardware to recompute it is in the case of TSO.
2264 */
2265 if (tx_flags & I40E_TX_FLAGS_TSO) {
2266 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2267 this_ip_hdr->check = 0;
2268 } else {
2269 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2270 }
2271 /* Now set the td_offset for IP header length */
2272 *td_offset = (network_hdr_len >> 2) <<
2273 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2274 } else if (tx_flags & I40E_TX_FLAGS_IPV6) {
2275 l4_hdr = this_ipv6_hdr->nexthdr;
2276 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2277 /* Now set the td_offset for IP header length */
2278 *td_offset = (network_hdr_len >> 2) <<
2279 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2280 }
2281 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2282 *td_offset |= (skb_network_offset(skb) >> 1) <<
2283 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2284
2285 /* Enable L4 checksum offloads */
2286 switch (l4_hdr) {
2287 case IPPROTO_TCP:
2288 /* enable checksum offloads */
2289 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2290 *td_offset |= (this_tcp_hdrlen >> 2) <<
2291 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2292 break;
2293 case IPPROTO_SCTP:
2294 /* enable SCTP checksum offload */
2295 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2296 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2297 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2298 break;
2299 case IPPROTO_UDP:
2300 /* enable UDP checksum offload */
2301 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2302 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2303 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2304 break;
2305 default:
2306 break;
2307 }
2308}
2309
2310/**
2311 * i40e_create_tx_ctx Build the Tx context descriptor
2312 * @tx_ring: ring to create the descriptor on
2313 * @cd_type_cmd_tso_mss: Quad Word 1
2314 * @cd_tunneling: Quad Word 0 - bits 0-31
2315 * @cd_l2tag2: Quad Word 0 - bits 32-63
2316 **/
2317static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2318 const u64 cd_type_cmd_tso_mss,
2319 const u32 cd_tunneling, const u32 cd_l2tag2)
2320{
2321 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002322 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002323
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002324 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2325 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002326 return;
2327
2328 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002329 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2330
2331 i++;
2332 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002333
2334 /* cpu_to_le32 and assign to struct fields */
2335 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2336 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002337 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002338 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2339}
2340
2341/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002342 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2343 * @tx_ring: the ring to be checked
2344 * @size: the size buffer we want to assure is available
2345 *
2346 * Returns -EBUSY if a stop is needed, else 0
2347 **/
2348static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2349{
2350 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2351 /* Memory barrier before checking head and tail */
2352 smp_mb();
2353
2354 /* Check again in a case another CPU has just made room available. */
2355 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2356 return -EBUSY;
2357
2358 /* A reprieve! - use start_queue because it doesn't call schedule */
2359 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2360 ++tx_ring->tx_stats.restart_queue;
2361 return 0;
2362}
2363
2364/**
2365 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2366 * @tx_ring: the ring to be checked
2367 * @size: the size buffer we want to assure is available
2368 *
2369 * Returns 0 if stop is not needed
2370 **/
2371#ifdef I40E_FCOE
2372int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2373#else
2374static int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2375#endif
2376{
2377 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2378 return 0;
2379 return __i40e_maybe_stop_tx(tx_ring, size);
2380}
2381
2382/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002383 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2384 * @skb: send buffer
2385 * @tx_flags: collected send information
2386 * @hdr_len: size of the packet header
2387 *
2388 * Note: Our HW can't scatter-gather more than 8 fragments to build
2389 * a packet on the wire and so we need to figure out the cases where we
2390 * need to linearize the skb.
2391 **/
2392static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags,
2393 const u8 hdr_len)
2394{
2395 struct skb_frag_struct *frag;
2396 bool linearize = false;
2397 unsigned int size = 0;
2398 u16 num_frags;
2399 u16 gso_segs;
2400
2401 num_frags = skb_shinfo(skb)->nr_frags;
2402 gso_segs = skb_shinfo(skb)->gso_segs;
2403
2404 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
2405 u16 j = 1;
2406
2407 if (num_frags < (I40E_MAX_BUFFER_TXD))
2408 goto linearize_chk_done;
2409 /* try the simple math, if we have too many frags per segment */
2410 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2411 I40E_MAX_BUFFER_TXD) {
2412 linearize = true;
2413 goto linearize_chk_done;
2414 }
2415 frag = &skb_shinfo(skb)->frags[0];
2416 size = hdr_len;
2417 /* we might still have more fragments per segment */
2418 do {
2419 size += skb_frag_size(frag);
2420 frag++; j++;
2421 if (j == I40E_MAX_BUFFER_TXD) {
2422 if (size < skb_shinfo(skb)->gso_size) {
2423 linearize = true;
2424 break;
2425 }
2426 j = 1;
2427 size -= skb_shinfo(skb)->gso_size;
2428 if (size)
2429 j++;
2430 size += hdr_len;
2431 }
2432 num_frags--;
2433 } while (num_frags);
2434 } else {
2435 if (num_frags >= I40E_MAX_BUFFER_TXD)
2436 linearize = true;
2437 }
2438
2439linearize_chk_done:
2440 return linearize;
2441}
2442
2443/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002444 * i40e_tx_map - Build the Tx descriptor
2445 * @tx_ring: ring to send buffer on
2446 * @skb: send buffer
2447 * @first: first buffer info buffer to use
2448 * @tx_flags: collected send information
2449 * @hdr_len: size of the packet header
2450 * @td_cmd: the command field in the descriptor
2451 * @td_offset: offset for checksum or crc
2452 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002453#ifdef I40E_FCOE
2454void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2455 struct i40e_tx_buffer *first, u32 tx_flags,
2456 const u8 hdr_len, u32 td_cmd, u32 td_offset)
2457#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002458static void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2459 struct i40e_tx_buffer *first, u32 tx_flags,
2460 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002461#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002462{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002463 unsigned int data_len = skb->data_len;
2464 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002465 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002466 struct i40e_tx_buffer *tx_bi;
2467 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002468 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002469 u32 td_tag = 0;
2470 dma_addr_t dma;
2471 u16 gso_segs;
2472
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002473 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2474 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2475 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2476 I40E_TX_FLAGS_VLAN_SHIFT;
2477 }
2478
Alexander Duycka5e9c572013-09-28 06:00:27 +00002479 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2480 gso_segs = skb_shinfo(skb)->gso_segs;
2481 else
2482 gso_segs = 1;
2483
2484 /* multiply data chunks by size of headers */
2485 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2486 first->gso_segs = gso_segs;
2487 first->skb = skb;
2488 first->tx_flags = tx_flags;
2489
2490 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2491
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002492 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002493 tx_bi = first;
2494
2495 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2496 if (dma_mapping_error(tx_ring->dev, dma))
2497 goto dma_error;
2498
2499 /* record length, and DMA address */
2500 dma_unmap_len_set(tx_bi, len, size);
2501 dma_unmap_addr_set(tx_bi, dma, dma);
2502
2503 tx_desc->buffer_addr = cpu_to_le64(dma);
2504
2505 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002506 tx_desc->cmd_type_offset_bsz =
2507 build_ctob(td_cmd, td_offset,
2508 I40E_MAX_DATA_PER_TXD, td_tag);
2509
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002510 tx_desc++;
2511 i++;
2512 if (i == tx_ring->count) {
2513 tx_desc = I40E_TX_DESC(tx_ring, 0);
2514 i = 0;
2515 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002516
2517 dma += I40E_MAX_DATA_PER_TXD;
2518 size -= I40E_MAX_DATA_PER_TXD;
2519
2520 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002521 }
2522
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002523 if (likely(!data_len))
2524 break;
2525
Alexander Duycka5e9c572013-09-28 06:00:27 +00002526 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2527 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002528
2529 tx_desc++;
2530 i++;
2531 if (i == tx_ring->count) {
2532 tx_desc = I40E_TX_DESC(tx_ring, 0);
2533 i = 0;
2534 }
2535
Alexander Duycka5e9c572013-09-28 06:00:27 +00002536 size = skb_frag_size(frag);
2537 data_len -= size;
2538
2539 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2540 DMA_TO_DEVICE);
2541
2542 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002543 }
2544
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002545 /* Place RS bit on last descriptor of any packet that spans across the
2546 * 4th descriptor (WB_STRIDE aka 0x3) in a 64B cacheline.
2547 */
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00002548 if (((i & WB_STRIDE) != WB_STRIDE) &&
2549 (first <= &tx_ring->tx_bi[i]) &&
2550 (first >= &tx_ring->tx_bi[i & ~WB_STRIDE])) {
2551 tx_desc->cmd_type_offset_bsz =
2552 build_ctob(td_cmd, td_offset, size, td_tag) |
2553 cpu_to_le64((u64)I40E_TX_DESC_CMD_EOP <<
2554 I40E_TXD_QW1_CMD_SHIFT);
2555 } else {
2556 tx_desc->cmd_type_offset_bsz =
2557 build_ctob(td_cmd, td_offset, size, td_tag) |
2558 cpu_to_le64((u64)I40E_TXD_CMD <<
2559 I40E_TXD_QW1_CMD_SHIFT);
2560 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002561
Alexander Duyck7070ce02013-09-28 06:00:37 +00002562 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2563 tx_ring->queue_index),
2564 first->bytecount);
2565
Alexander Duycka5e9c572013-09-28 06:00:27 +00002566 /* set the timestamp */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002567 first->time_stamp = jiffies;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002568
2569 /* Force memory writes to complete before letting h/w
2570 * know there are new descriptors to fetch. (Only
2571 * applicable for weak-ordered memory model archs,
2572 * such as IA-64).
2573 */
2574 wmb();
2575
Alexander Duycka5e9c572013-09-28 06:00:27 +00002576 /* set next_to_watch value indicating a packet is present */
2577 first->next_to_watch = tx_desc;
2578
2579 i++;
2580 if (i == tx_ring->count)
2581 i = 0;
2582
2583 tx_ring->next_to_use = i;
2584
Eric Dumazet4567dc12014-10-07 13:30:23 -07002585 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002586 /* notify HW of packet */
Eric Dumazet4567dc12014-10-07 13:30:23 -07002587 if (!skb->xmit_more ||
2588 netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2589 tx_ring->queue_index)))
2590 writel(i, tx_ring->tail);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002591
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002592 return;
2593
2594dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002595 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002596
2597 /* clear dma mappings for failed tx_bi map */
2598 for (;;) {
2599 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002600 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002601 if (tx_bi == first)
2602 break;
2603 if (i == 0)
2604 i = tx_ring->count;
2605 i--;
2606 }
2607
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002608 tx_ring->next_to_use = i;
2609}
2610
2611/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002612 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2613 * @skb: send buffer
2614 * @tx_ring: ring to send buffer on
2615 *
2616 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2617 * there is not enough descriptors available in this ring since we need at least
2618 * one descriptor.
2619 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002620#ifdef I40E_FCOE
2621int i40e_xmit_descriptor_count(struct sk_buff *skb,
2622 struct i40e_ring *tx_ring)
2623#else
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002624static int i40e_xmit_descriptor_count(struct sk_buff *skb,
2625 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002626#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002627{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002628 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002629 int count = 0;
2630
2631 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2632 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002633 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002634 * + 1 desc for context descriptor,
2635 * otherwise try next time
2636 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002637 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2638 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002639
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002640 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002641 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002642 tx_ring->tx_stats.tx_busy++;
2643 return 0;
2644 }
2645 return count;
2646}
2647
2648/**
2649 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2650 * @skb: send buffer
2651 * @tx_ring: ring to send buffer on
2652 *
2653 * Returns NETDEV_TX_OK if sent, else an error code
2654 **/
2655static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2656 struct i40e_ring *tx_ring)
2657{
2658 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2659 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2660 struct i40e_tx_buffer *first;
2661 u32 td_offset = 0;
2662 u32 tx_flags = 0;
2663 __be16 protocol;
2664 u32 td_cmd = 0;
2665 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002666 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 int tso;
2668 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2669 return NETDEV_TX_BUSY;
2670
2671 /* prepare the xmit flags */
2672 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2673 goto out_drop;
2674
2675 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002676 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002677
2678 /* record the location of the first descriptor for this packet */
2679 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2680
2681 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002682 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002683 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002684 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002685 tx_flags |= I40E_TX_FLAGS_IPV6;
2686
2687 tso = i40e_tso(tx_ring, skb, tx_flags, protocol, &hdr_len,
2688 &cd_type_cmd_tso_mss, &cd_tunneling);
2689
2690 if (tso < 0)
2691 goto out_drop;
2692 else if (tso)
2693 tx_flags |= I40E_TX_FLAGS_TSO;
2694
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002695 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2696
2697 if (tsyn)
2698 tx_flags |= I40E_TX_FLAGS_TSYN;
2699
Anjali Singhai71da6192015-02-21 06:42:35 +00002700 if (i40e_chk_linearize(skb, tx_flags, hdr_len))
2701 if (skb_linearize(skb))
2702 goto out_drop;
2703
Jakub Kicinski259afec2014-03-15 14:55:37 +00002704 skb_tx_timestamp(skb);
2705
Alexander Duyckb1941302013-09-28 06:00:32 +00002706 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2708
Alexander Duyckb1941302013-09-28 06:00:32 +00002709 /* Always offload the checksum, since it's in the data descriptor */
2710 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2711 tx_flags |= I40E_TX_FLAGS_CSUM;
2712
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002713 i40e_tx_enable_csum(skb, tx_flags, &td_cmd, &td_offset,
2714 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002715 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002716
2717 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2718 cd_tunneling, cd_l2tag2);
2719
2720 /* Add Flow Director ATR if it's enabled.
2721 *
2722 * NOTE: this must always be directly before the data descriptor.
2723 */
2724 i40e_atr(tx_ring, skb, tx_flags, protocol);
2725
2726 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2727 td_cmd, td_offset);
2728
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002729 return NETDEV_TX_OK;
2730
2731out_drop:
2732 dev_kfree_skb_any(skb);
2733 return NETDEV_TX_OK;
2734}
2735
2736/**
2737 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2738 * @skb: send buffer
2739 * @netdev: network interface device structure
2740 *
2741 * Returns NETDEV_TX_OK if sent, else an error code
2742 **/
2743netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2744{
2745 struct i40e_netdev_priv *np = netdev_priv(netdev);
2746 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002747 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002748
2749 /* hardware can't handle really short frames, hardware padding works
2750 * beyond this point
2751 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002752 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2753 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002754
2755 return i40e_xmit_frame_ring(skb, tx_ring);
2756}