blob: 12c663e86ca18e14f9af5ea2e17a2e0704c38953 [file] [log] [blame]
Rafał Miłecki74338742009-11-03 00:53:02 +01001/*
2 * Permission is hereby granted, free of charge, to any person obtaining a
3 * copy of this software and associated documentation files (the "Software"),
4 * to deal in the Software without restriction, including without limitation
5 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
6 * and/or sell copies of the Software, and to permit persons to whom the
7 * Software is furnished to do so, subject to the following conditions:
8 *
9 * The above copyright notice and this permission notice shall be included in
10 * all copies or substantial portions of the Software.
11 *
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
16 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
17 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
18 * OTHER DEALINGS IN THE SOFTWARE.
19 *
20 * Authors: Rafał Miłecki <zajec5@gmail.com>
Alex Deucher56278a82009-12-28 13:58:44 -050021 * Alex Deucher <alexdeucher@gmail.com>
Rafał Miłecki74338742009-11-03 00:53:02 +010022 */
David Howells760285e2012-10-02 18:01:07 +010023#include <drm/drmP.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010024#include "radeon.h"
Dave Airlief7352612010-02-18 15:58:36 +100025#include "avivod.h"
Alex Deucher8a83ec52011-04-12 14:49:23 -040026#include "atom.h"
Alex Deucherce8f5372010-05-07 15:10:16 -040027#include <linux/power_supply.h>
Alex Deucher21a81222010-07-02 12:58:16 -040028#include <linux/hwmon.h>
29#include <linux/hwmon-sysfs.h>
Rafał Miłecki74338742009-11-03 00:53:02 +010030
Rafał Miłeckic913e232009-12-22 23:02:16 +010031#define RADEON_IDLE_LOOP_MS 100
32#define RADEON_RECLOCK_DELAY_MS 200
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +010033#define RADEON_WAIT_VBLANK_TIMEOUT 200
Rafał Miłeckic913e232009-12-22 23:02:16 +010034
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040035static const char *radeon_pm_state_type_name[5] = {
Alex Deuchereb2c27a2012-10-01 18:28:09 -040036 "",
Rafał Miłeckif712d0c2010-06-07 18:29:44 -040037 "Powersave",
38 "Battery",
39 "Balanced",
40 "Performance",
41};
42
Alex Deucherce8f5372010-05-07 15:10:16 -040043static void radeon_dynpm_idle_work_handler(struct work_struct *work);
Rafał Miłeckic913e232009-12-22 23:02:16 +010044static int radeon_debugfs_pm_init(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -040045static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47static void radeon_pm_update_profile(struct radeon_device *rdev);
48static void radeon_pm_set_clocks(struct radeon_device *rdev);
49
Alex Deuchera4c9e2e2011-11-04 10:09:41 -040050int radeon_pm_get_type_index(struct radeon_device *rdev,
51 enum radeon_pm_state_type ps_type,
52 int instance)
53{
54 int i;
55 int found_instance = -1;
56
57 for (i = 0; i < rdev->pm.num_power_states; i++) {
58 if (rdev->pm.power_state[i].type == ps_type) {
59 found_instance++;
60 if (found_instance == instance)
61 return i;
62 }
63 }
64 /* return default if no match */
65 return rdev->pm.default_power_state_index;
66}
67
Alex Deucherc4917072012-07-31 17:14:35 -040068void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
Alex Deucherce8f5372010-05-07 15:10:16 -040069{
Alex Deucher1c71bda2013-09-09 19:11:52 -040070 if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
71 mutex_lock(&rdev->pm.mutex);
72 if (power_supply_is_system_supplied() > 0)
73 rdev->pm.dpm.ac_power = true;
74 else
75 rdev->pm.dpm.ac_power = false;
76 if (rdev->asic->dpm.enable_bapm)
77 radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
78 mutex_unlock(&rdev->pm.mutex);
79 } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
Alex Deucherc4917072012-07-31 17:14:35 -040080 if (rdev->pm.profile == PM_PROFILE_AUTO) {
81 mutex_lock(&rdev->pm.mutex);
82 radeon_pm_update_profile(rdev);
83 radeon_pm_set_clocks(rdev);
84 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -040085 }
86 }
Alex Deucherce8f5372010-05-07 15:10:16 -040087}
Alex Deucherce8f5372010-05-07 15:10:16 -040088
89static void radeon_pm_update_profile(struct radeon_device *rdev)
90{
91 switch (rdev->pm.profile) {
92 case PM_PROFILE_DEFAULT:
93 rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
94 break;
95 case PM_PROFILE_AUTO:
96 if (power_supply_is_system_supplied() > 0) {
97 if (rdev->pm.active_crtc_count > 1)
98 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
99 else
100 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
101 } else {
102 if (rdev->pm.active_crtc_count > 1)
Alex Deucherc9e75b22010-06-02 17:56:01 -0400103 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400104 else
Alex Deucherc9e75b22010-06-02 17:56:01 -0400105 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
Alex Deucherce8f5372010-05-07 15:10:16 -0400106 }
107 break;
108 case PM_PROFILE_LOW:
109 if (rdev->pm.active_crtc_count > 1)
110 rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
111 else
112 rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
113 break;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400114 case PM_PROFILE_MID:
115 if (rdev->pm.active_crtc_count > 1)
116 rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117 else
118 rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400120 case PM_PROFILE_HIGH:
121 if (rdev->pm.active_crtc_count > 1)
122 rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
123 else
124 rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
125 break;
126 }
127
128 if (rdev->pm.active_crtc_count == 0) {
129 rdev->pm.requested_power_state_index =
130 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
131 rdev->pm.requested_clock_mode_index =
132 rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
133 } else {
134 rdev->pm.requested_power_state_index =
135 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
136 rdev->pm.requested_clock_mode_index =
137 rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
138 }
139}
Rafał Miłeckic913e232009-12-22 23:02:16 +0100140
Matthew Garrett5876dd22010-04-26 15:52:20 -0400141static void radeon_unmap_vram_bos(struct radeon_device *rdev)
142{
143 struct radeon_bo *bo, *n;
144
145 if (list_empty(&rdev->gem.objects))
146 return;
147
148 list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
149 if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
150 ttm_bo_unmap_virtual(&bo->tbo);
151 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400152}
153
Alex Deucherce8f5372010-05-07 15:10:16 -0400154static void radeon_sync_with_vblank(struct radeon_device *rdev)
155{
156 if (rdev->pm.active_crtcs) {
157 rdev->pm.vblank_sync = false;
158 wait_event_timeout(
159 rdev->irq.vblank_queue, rdev->pm.vblank_sync,
160 msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
161 }
162}
163
164static void radeon_set_power_state(struct radeon_device *rdev)
165{
166 u32 sclk, mclk;
Alex Deucher92645872010-05-27 17:01:41 -0400167 bool misc_after = false;
Alex Deucherce8f5372010-05-07 15:10:16 -0400168
169 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
170 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
171 return;
172
173 if (radeon_gui_idle(rdev)) {
174 sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
175 clock_info[rdev->pm.requested_clock_mode_index].sclk;
Alex Deucher9ace9f72011-01-06 21:19:26 -0500176 if (sclk > rdev->pm.default_sclk)
177 sclk = rdev->pm.default_sclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178
Alex Deucher27810fb2012-10-01 19:25:11 -0400179 /* starting with BTC, there is one state that is used for both
180 * MH and SH. Difference is that we always use the high clock index for
Alex Deucher7ae764b2013-02-11 08:44:48 -0500181 * mclk and vddci.
Alex Deucher27810fb2012-10-01 19:25:11 -0400182 */
183 if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
184 (rdev->family >= CHIP_BARTS) &&
185 rdev->pm.active_crtc_count &&
186 ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
187 (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
188 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
189 clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
190 else
191 mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
192 clock_info[rdev->pm.requested_clock_mode_index].mclk;
193
Alex Deucher9ace9f72011-01-06 21:19:26 -0500194 if (mclk > rdev->pm.default_mclk)
195 mclk = rdev->pm.default_mclk;
Alex Deucherce8f5372010-05-07 15:10:16 -0400196
Alex Deucher92645872010-05-27 17:01:41 -0400197 /* upvolt before raising clocks, downvolt after lowering clocks */
198 if (sclk < rdev->pm.current_sclk)
199 misc_after = true;
200
201 radeon_sync_with_vblank(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400202
203 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 if (!radeon_pm_in_vbl(rdev))
205 return;
Alex Deucherce8f5372010-05-07 15:10:16 -0400206 }
207
Alex Deucher92645872010-05-27 17:01:41 -0400208 radeon_pm_prepare(rdev);
209
210 if (!misc_after)
211 /* voltage, pcie lanes, etc.*/
212 radeon_pm_misc(rdev);
213
214 /* set engine clock */
215 if (sclk != rdev->pm.current_sclk) {
216 radeon_pm_debug_check_in_vbl(rdev, false);
217 radeon_set_engine_clock(rdev, sclk);
218 radeon_pm_debug_check_in_vbl(rdev, true);
219 rdev->pm.current_sclk = sclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000220 DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
Alex Deucher92645872010-05-27 17:01:41 -0400221 }
222
223 /* set memory clock */
Alex Deucher798bcf72012-02-23 17:53:48 -0500224 if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
Alex Deucher92645872010-05-27 17:01:41 -0400225 radeon_pm_debug_check_in_vbl(rdev, false);
226 radeon_set_memory_clock(rdev, mclk);
227 radeon_pm_debug_check_in_vbl(rdev, true);
228 rdev->pm.current_mclk = mclk;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000229 DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
Alex Deucher92645872010-05-27 17:01:41 -0400230 }
231
232 if (misc_after)
233 /* voltage, pcie lanes, etc.*/
234 radeon_pm_misc(rdev);
235
236 radeon_pm_finish(rdev);
237
Alex Deucherce8f5372010-05-07 15:10:16 -0400238 rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239 rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240 } else
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000241 DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
Alex Deucherce8f5372010-05-07 15:10:16 -0400242}
243
244static void radeon_pm_set_clocks(struct radeon_device *rdev)
Alex Deuchera4248162010-04-24 14:50:23 -0400245{
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500246 int i, r;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400247
Alex Deucher4e186b22010-08-13 10:53:35 -0400248 /* no need to take locks, etc. if nothing's going to change */
249 if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
250 (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
251 return;
252
Matthew Garrett612e06c2010-04-27 17:16:58 -0400253 mutex_lock(&rdev->ddev->struct_mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200254 down_write(&rdev->pm.mclk_lock);
Christian Königd6999bc2012-05-09 15:34:45 +0200255 mutex_lock(&rdev->ring_lock);
Alex Deucher4f3218c2010-04-29 16:14:02 -0400256
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400257 /* wait for the rings to drain */
258 for (i = 0; i < RADEON_NUM_RINGS; i++) {
259 struct radeon_ring *ring = &rdev->ring[i];
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500260 if (!ring->ready) {
261 continue;
262 }
Christian König37615522014-02-18 15:58:31 +0100263 r = radeon_fence_wait_empty(rdev, i);
Jerome Glisse5f8f6352012-12-17 11:04:32 -0500264 if (r) {
265 /* needs a GPU reset dont reset here */
266 mutex_unlock(&rdev->ring_lock);
267 up_write(&rdev->pm.mclk_lock);
268 mutex_unlock(&rdev->ddev->struct_mutex);
269 return;
270 }
Alex Deucher4f3218c2010-04-29 16:14:02 -0400271 }
Alex Deucher95f5a3a2012-08-10 13:12:08 -0400272
Matthew Garrett5876dd22010-04-26 15:52:20 -0400273 radeon_unmap_vram_bos(rdev);
274
Alex Deucherce8f5372010-05-07 15:10:16 -0400275 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400276 for (i = 0; i < rdev->num_crtc; i++) {
277 if (rdev->pm.active_crtcs & (1 << i)) {
278 rdev->pm.req_vblank |= (1 << i);
279 drm_vblank_get(rdev->ddev, i);
280 }
281 }
282 }
Alex Deucher539d2412010-04-29 00:22:43 -0400283
Alex Deucherce8f5372010-05-07 15:10:16 -0400284 radeon_set_power_state(rdev);
Alex Deuchera4248162010-04-24 14:50:23 -0400285
Alex Deucherce8f5372010-05-07 15:10:16 -0400286 if (rdev->irq.installed) {
Matthew Garrett2aba6312010-04-26 15:45:23 -0400287 for (i = 0; i < rdev->num_crtc; i++) {
288 if (rdev->pm.req_vblank & (1 << i)) {
289 rdev->pm.req_vblank &= ~(1 << i);
290 drm_vblank_put(rdev->ddev, i);
291 }
292 }
293 }
Matthew Garrett5876dd22010-04-26 15:52:20 -0400294
Alex Deuchera4248162010-04-24 14:50:23 -0400295 /* update display watermarks based on new power state */
296 radeon_update_bandwidth_info(rdev);
297 if (rdev->pm.active_crtc_count)
298 radeon_bandwidth_update(rdev);
299
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Matthew Garrett2aba6312010-04-26 15:45:23 -0400301
Christian Königd6999bc2012-05-09 15:34:45 +0200302 mutex_unlock(&rdev->ring_lock);
Christian Königdb7fce32012-05-11 14:57:18 +0200303 up_write(&rdev->pm.mclk_lock);
Matthew Garrett612e06c2010-04-27 17:16:58 -0400304 mutex_unlock(&rdev->ddev->struct_mutex);
Alex Deuchera4248162010-04-24 14:50:23 -0400305}
306
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400307static void radeon_pm_print_states(struct radeon_device *rdev)
308{
309 int i, j;
310 struct radeon_power_state *power_state;
311 struct radeon_pm_clock_info *clock_info;
312
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000313 DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400314 for (i = 0; i < rdev->pm.num_power_states; i++) {
315 power_state = &rdev->pm.power_state[i];
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000316 DRM_DEBUG_DRIVER("State %d: %s\n", i,
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400317 radeon_pm_state_type_name[power_state->type]);
318 if (i == rdev->pm.default_power_state_index)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000319 DRM_DEBUG_DRIVER("\tDefault");
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400320 if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000321 DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400322 if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000323 DRM_DEBUG_DRIVER("\tSingle display only\n");
324 DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400325 for (j = 0; j < power_state->num_clock_modes; j++) {
326 clock_info = &(power_state->clock_info[j]);
327 if (rdev->flags & RADEON_IS_IGP)
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400328 DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
329 j,
330 clock_info->sclk * 10);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400331 else
Alex Deuchereb2c27a2012-10-01 18:28:09 -0400332 DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
333 j,
334 clock_info->sclk * 10,
335 clock_info->mclk * 10,
336 clock_info->voltage.voltage);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -0400337 }
338 }
339}
340
Alex Deucherce8f5372010-05-07 15:10:16 -0400341static ssize_t radeon_get_pm_profile(struct device *dev,
342 struct device_attribute *attr,
343 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400344{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200345 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400346 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400347 int cp = rdev->pm.profile;
Alex Deuchera4248162010-04-24 14:50:23 -0400348
Alex Deucherce8f5372010-05-07 15:10:16 -0400349 return snprintf(buf, PAGE_SIZE, "%s\n",
350 (cp == PM_PROFILE_AUTO) ? "auto" :
351 (cp == PM_PROFILE_LOW) ? "low" :
Daniel J Blueman12e27be2010-07-28 12:25:58 +0100352 (cp == PM_PROFILE_MID) ? "mid" :
Alex Deucherce8f5372010-05-07 15:10:16 -0400353 (cp == PM_PROFILE_HIGH) ? "high" : "default");
Alex Deuchera4248162010-04-24 14:50:23 -0400354}
355
Alex Deucherce8f5372010-05-07 15:10:16 -0400356static ssize_t radeon_set_pm_profile(struct device *dev,
357 struct device_attribute *attr,
358 const char *buf,
359 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400360{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200361 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400362 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400363
Alex Deucher4f2f2032014-05-19 19:21:29 -0400364 /* Can't set profile when the card is off */
365 if ((rdev->flags & RADEON_IS_PX) &&
366 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
367 return -EINVAL;
368
Alex Deuchera4248162010-04-24 14:50:23 -0400369 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400370 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
371 if (strncmp("default", buf, strlen("default")) == 0)
372 rdev->pm.profile = PM_PROFILE_DEFAULT;
373 else if (strncmp("auto", buf, strlen("auto")) == 0)
374 rdev->pm.profile = PM_PROFILE_AUTO;
375 else if (strncmp("low", buf, strlen("low")) == 0)
376 rdev->pm.profile = PM_PROFILE_LOW;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 else if (strncmp("mid", buf, strlen("mid")) == 0)
378 rdev->pm.profile = PM_PROFILE_MID;
Alex Deucherce8f5372010-05-07 15:10:16 -0400379 else if (strncmp("high", buf, strlen("high")) == 0)
380 rdev->pm.profile = PM_PROFILE_HIGH;
381 else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000382 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400383 goto fail;
Alex Deuchera4248162010-04-24 14:50:23 -0400384 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400385 radeon_pm_update_profile(rdev);
386 radeon_pm_set_clocks(rdev);
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000387 } else
388 count = -EINVAL;
389
Alex Deucherce8f5372010-05-07 15:10:16 -0400390fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400391 mutex_unlock(&rdev->pm.mutex);
392
393 return count;
394}
395
Alex Deucherce8f5372010-05-07 15:10:16 -0400396static ssize_t radeon_get_pm_method(struct device *dev,
397 struct device_attribute *attr,
398 char *buf)
Alex Deuchera4248162010-04-24 14:50:23 -0400399{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200400 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400401 struct radeon_device *rdev = ddev->dev_private;
Alex Deucherce8f5372010-05-07 15:10:16 -0400402 int pm = rdev->pm.pm_method;
Alex Deuchera4248162010-04-24 14:50:23 -0400403
404 return snprintf(buf, PAGE_SIZE, "%s\n",
Alex Deucherda321c82013-04-12 13:55:22 -0400405 (pm == PM_METHOD_DYNPM) ? "dynpm" :
406 (pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
Alex Deuchera4248162010-04-24 14:50:23 -0400407}
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409static ssize_t radeon_set_pm_method(struct device *dev,
410 struct device_attribute *attr,
411 const char *buf,
412 size_t count)
Alex Deuchera4248162010-04-24 14:50:23 -0400413{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200414 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deuchera4248162010-04-24 14:50:23 -0400415 struct radeon_device *rdev = ddev->dev_private;
Alex Deuchera4248162010-04-24 14:50:23 -0400416
Alex Deucher4f2f2032014-05-19 19:21:29 -0400417 /* Can't set method when the card is off */
418 if ((rdev->flags & RADEON_IS_PX) &&
419 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
420 count = -EINVAL;
421 goto fail;
422 }
423
Alex Deucherda321c82013-04-12 13:55:22 -0400424 /* we don't support the legacy modes with dpm */
425 if (rdev->pm.pm_method == PM_METHOD_DPM) {
426 count = -EINVAL;
427 goto fail;
428 }
Alex Deucherce8f5372010-05-07 15:10:16 -0400429
430 if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
Alex Deuchera4248162010-04-24 14:50:23 -0400431 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400432 rdev->pm.pm_method = PM_METHOD_DYNPM;
433 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
434 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
Alex Deuchera4248162010-04-24 14:50:23 -0400435 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400436 } else if (strncmp("profile", buf, strlen("profile")) == 0) {
437 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -0400438 /* disable dynpm */
439 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
440 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +0000441 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucherce8f5372010-05-07 15:10:16 -0400442 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +0100443 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucherce8f5372010-05-07 15:10:16 -0400444 } else {
Thomas Renninger1783e4b2011-03-23 15:14:09 +0000445 count = -EINVAL;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 goto fail;
447 }
448 radeon_pm_compute_clocks(rdev);
449fail:
Alex Deuchera4248162010-04-24 14:50:23 -0400450 return count;
451}
452
Alex Deucherda321c82013-04-12 13:55:22 -0400453static ssize_t radeon_get_dpm_state(struct device *dev,
454 struct device_attribute *attr,
455 char *buf)
456{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200457 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400458 struct radeon_device *rdev = ddev->dev_private;
459 enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
460
Alex Deucher4f2f2032014-05-19 19:21:29 -0400461 if ((rdev->flags & RADEON_IS_PX) &&
462 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
463 return snprintf(buf, PAGE_SIZE, "off\n");
464
Alex Deucherda321c82013-04-12 13:55:22 -0400465 return snprintf(buf, PAGE_SIZE, "%s\n",
466 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
467 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
468}
469
470static ssize_t radeon_set_dpm_state(struct device *dev,
471 struct device_attribute *attr,
472 const char *buf,
473 size_t count)
474{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200475 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucherda321c82013-04-12 13:55:22 -0400476 struct radeon_device *rdev = ddev->dev_private;
477
Alex Deucher4f2f2032014-05-19 19:21:29 -0400478 /* Can't set dpm state when the card is off */
479 if ((rdev->flags & RADEON_IS_PX) &&
480 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
481 return -EINVAL;
482
Alex Deucherda321c82013-04-12 13:55:22 -0400483 mutex_lock(&rdev->pm.mutex);
484 if (strncmp("battery", buf, strlen("battery")) == 0)
485 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
486 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
487 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
488 else if (strncmp("performance", buf, strlen("performance")) == 0)
489 rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
490 else {
491 mutex_unlock(&rdev->pm.mutex);
492 count = -EINVAL;
493 goto fail;
494 }
495 mutex_unlock(&rdev->pm.mutex);
496 radeon_pm_compute_clocks(rdev);
497fail:
498 return count;
499}
500
Alex Deucher70d01a52013-07-02 18:38:02 -0400501static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
502 struct device_attribute *attr,
503 char *buf)
504{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200505 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400506 struct radeon_device *rdev = ddev->dev_private;
507 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
508
Alex Deucher4f2f2032014-05-19 19:21:29 -0400509 if ((rdev->flags & RADEON_IS_PX) &&
510 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
511 return snprintf(buf, PAGE_SIZE, "off\n");
512
Alex Deucher70d01a52013-07-02 18:38:02 -0400513 return snprintf(buf, PAGE_SIZE, "%s\n",
514 (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
515 (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
516}
517
518static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
519 struct device_attribute *attr,
520 const char *buf,
521 size_t count)
522{
Jean Delvare3e4e2122013-09-10 10:30:44 +0200523 struct drm_device *ddev = dev_get_drvdata(dev);
Alex Deucher70d01a52013-07-02 18:38:02 -0400524 struct radeon_device *rdev = ddev->dev_private;
525 enum radeon_dpm_forced_level level;
526 int ret = 0;
527
Alex Deucher4f2f2032014-05-19 19:21:29 -0400528 /* Can't force performance level when the card is off */
529 if ((rdev->flags & RADEON_IS_PX) &&
530 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
531 return -EINVAL;
532
Alex Deucher70d01a52013-07-02 18:38:02 -0400533 mutex_lock(&rdev->pm.mutex);
534 if (strncmp("low", buf, strlen("low")) == 0) {
535 level = RADEON_DPM_FORCED_LEVEL_LOW;
536 } else if (strncmp("high", buf, strlen("high")) == 0) {
537 level = RADEON_DPM_FORCED_LEVEL_HIGH;
538 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
539 level = RADEON_DPM_FORCED_LEVEL_AUTO;
540 } else {
Alex Deucher70d01a52013-07-02 18:38:02 -0400541 count = -EINVAL;
542 goto fail;
543 }
544 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher0a17af372013-10-23 17:22:29 -0400545 if (rdev->pm.dpm.thermal_active) {
546 count = -EINVAL;
547 goto fail;
548 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400549 ret = radeon_dpm_force_performance_level(rdev, level);
550 if (ret)
551 count = -EINVAL;
552 }
Alex Deucher70d01a52013-07-02 18:38:02 -0400553fail:
Alex Deucher0a17af372013-10-23 17:22:29 -0400554 mutex_unlock(&rdev->pm.mutex);
555
Alex Deucher70d01a52013-07-02 18:38:02 -0400556 return count;
557}
558
Alex Deucherce8f5372010-05-07 15:10:16 -0400559static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
560static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
Alex Deucherda321c82013-04-12 13:55:22 -0400561static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -0400562static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
563 radeon_get_dpm_forced_performance_level,
564 radeon_set_dpm_forced_performance_level);
Alex Deuchera4248162010-04-24 14:50:23 -0400565
Alex Deucher21a81222010-07-02 12:58:16 -0400566static ssize_t radeon_hwmon_show_temp(struct device *dev,
567 struct device_attribute *attr,
568 char *buf)
569{
Guenter Roeckec39f642013-11-22 21:52:00 -0800570 struct radeon_device *rdev = dev_get_drvdata(dev);
Alex Deucher4f2f2032014-05-19 19:21:29 -0400571 struct drm_device *ddev = rdev->ddev;
Alex Deucher20d391d2011-02-01 16:12:34 -0500572 int temp;
Alex Deucher21a81222010-07-02 12:58:16 -0400573
Alex Deucher4f2f2032014-05-19 19:21:29 -0400574 /* Can't get temperature when the card is off */
575 if ((rdev->flags & RADEON_IS_PX) &&
576 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
577 return -EINVAL;
578
Alex Deucher6bd1c382013-06-21 14:38:03 -0400579 if (rdev->asic->pm.get_temperature)
580 temp = radeon_get_temperature(rdev);
581 else
Alex Deucher21a81222010-07-02 12:58:16 -0400582 temp = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400583
584 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
585}
586
Jean Delvare6ea4e842013-09-10 10:32:41 +0200587static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
588 struct device_attribute *attr,
589 char *buf)
590{
Sergey Senozhatskye4158f12013-12-13 02:25:57 +0300591 struct radeon_device *rdev = dev_get_drvdata(dev);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200592 int hyst = to_sensor_dev_attr(attr)->index;
593 int temp;
594
595 if (hyst)
596 temp = rdev->pm.dpm.thermal.min_temp;
597 else
598 temp = rdev->pm.dpm.thermal.max_temp;
599
600 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
601}
602
Alex Deucher21a81222010-07-02 12:58:16 -0400603static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200604static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
605static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
Alex Deucher21a81222010-07-02 12:58:16 -0400606
607static struct attribute *hwmon_attributes[] = {
608 &sensor_dev_attr_temp1_input.dev_attr.attr,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200609 &sensor_dev_attr_temp1_crit.dev_attr.attr,
610 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
Alex Deucher21a81222010-07-02 12:58:16 -0400611 NULL
612};
613
Jean Delvare6ea4e842013-09-10 10:32:41 +0200614static umode_t hwmon_attributes_visible(struct kobject *kobj,
615 struct attribute *attr, int index)
616{
617 struct device *dev = container_of(kobj, struct device, kobj);
Sergey Senozhatskye4158f12013-12-13 02:25:57 +0300618 struct radeon_device *rdev = dev_get_drvdata(dev);
Jean Delvare6ea4e842013-09-10 10:32:41 +0200619
620 /* Skip limit attributes if DPM is not enabled */
621 if (rdev->pm.pm_method != PM_METHOD_DPM &&
622 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
623 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
624 return 0;
625
626 return attr->mode;
627}
628
Alex Deucher21a81222010-07-02 12:58:16 -0400629static const struct attribute_group hwmon_attrgroup = {
630 .attrs = hwmon_attributes,
Jean Delvare6ea4e842013-09-10 10:32:41 +0200631 .is_visible = hwmon_attributes_visible,
Alex Deucher21a81222010-07-02 12:58:16 -0400632};
633
Guenter Roeckec39f642013-11-22 21:52:00 -0800634static const struct attribute_group *hwmon_groups[] = {
635 &hwmon_attrgroup,
636 NULL
637};
638
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200639static int radeon_hwmon_init(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400640{
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200641 int err = 0;
Alex Deucher21a81222010-07-02 12:58:16 -0400642
643 switch (rdev->pm.int_thermal_type) {
644 case THERMAL_TYPE_RV6XX:
645 case THERMAL_TYPE_RV770:
646 case THERMAL_TYPE_EVERGREEN:
Alex Deucher457558e2011-05-25 17:49:54 -0400647 case THERMAL_TYPE_NI:
Alex Deuchere33df252010-11-22 17:56:32 -0500648 case THERMAL_TYPE_SUMO:
Alex Deucher1bd47d22012-03-20 17:18:10 -0400649 case THERMAL_TYPE_SI:
Alex Deucher286d9cc2013-06-21 15:50:47 -0400650 case THERMAL_TYPE_CI:
651 case THERMAL_TYPE_KV:
Alex Deucher6bd1c382013-06-21 14:38:03 -0400652 if (rdev->asic->pm.get_temperature == NULL)
Alex Deucher5d7486c2012-03-20 17:18:29 -0400653 return err;
Alex Deuchercb3e4e72014-04-15 12:44:32 -0400654 rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
655 "radeon", rdev,
656 hwmon_groups);
657 if (IS_ERR(rdev->pm.int_hwmon_dev)) {
658 err = PTR_ERR(rdev->pm.int_hwmon_dev);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200659 dev_err(rdev->dev,
660 "Unable to register hwmon device: %d\n", err);
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200661 }
Alex Deucher21a81222010-07-02 12:58:16 -0400662 break;
663 default:
664 break;
665 }
Dan Carpenter0d18abe2010-08-09 21:59:42 +0200666
667 return err;
Alex Deucher21a81222010-07-02 12:58:16 -0400668}
669
Alex Deuchercb3e4e72014-04-15 12:44:32 -0400670static void radeon_hwmon_fini(struct radeon_device *rdev)
671{
672 if (rdev->pm.int_hwmon_dev)
673 hwmon_device_unregister(rdev->pm.int_hwmon_dev);
674}
675
Alex Deucherda321c82013-04-12 13:55:22 -0400676static void radeon_dpm_thermal_work_handler(struct work_struct *work)
677{
678 struct radeon_device *rdev =
679 container_of(work, struct radeon_device,
680 pm.dpm.thermal.work);
681 /* switch to the thermal state */
682 enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
683
684 if (!rdev->pm.dpm_enabled)
685 return;
686
687 if (rdev->asic->pm.get_temperature) {
688 int temp = radeon_get_temperature(rdev);
689
690 if (temp < rdev->pm.dpm.thermal.min_temp)
691 /* switch back the user state */
692 dpm_state = rdev->pm.dpm.user_state;
693 } else {
694 if (rdev->pm.dpm.thermal.high_to_low)
695 /* switch back the user state */
696 dpm_state = rdev->pm.dpm.user_state;
697 }
Alex Deucher60320342013-07-24 14:59:48 -0400698 mutex_lock(&rdev->pm.mutex);
699 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
700 rdev->pm.dpm.thermal_active = true;
701 else
702 rdev->pm.dpm.thermal_active = false;
703 rdev->pm.dpm.state = dpm_state;
704 mutex_unlock(&rdev->pm.mutex);
705
706 radeon_pm_compute_clocks(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -0400707}
708
709static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
710 enum radeon_pm_state_type dpm_state)
711{
712 int i;
713 struct radeon_ps *ps;
714 u32 ui_class;
Alex Deucher48783062013-07-08 11:35:06 -0400715 bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
716 true : false;
717
718 /* check if the vblank period is too short to adjust the mclk */
719 if (single_display && rdev->asic->dpm.vblank_too_short) {
720 if (radeon_dpm_vblank_too_short(rdev))
721 single_display = false;
722 }
Alex Deucherda321c82013-04-12 13:55:22 -0400723
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400724 /* certain older asics have a separare 3D performance state,
725 * so try that first if the user selected performance
726 */
727 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
728 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
Alex Deucherda321c82013-04-12 13:55:22 -0400729 /* balanced states don't exist at the moment */
730 if (dpm_state == POWER_STATE_TYPE_BALANCED)
731 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
732
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400733restart_search:
Alex Deucherda321c82013-04-12 13:55:22 -0400734 /* Pick the best power state based on current conditions */
735 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
736 ps = &rdev->pm.dpm.ps[i];
737 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
738 switch (dpm_state) {
739 /* user states */
740 case POWER_STATE_TYPE_BATTERY:
741 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
742 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400743 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400744 return ps;
745 } else
746 return ps;
747 }
748 break;
749 case POWER_STATE_TYPE_BALANCED:
750 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
751 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400752 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400753 return ps;
754 } else
755 return ps;
756 }
757 break;
758 case POWER_STATE_TYPE_PERFORMANCE:
759 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
760 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
Alex Deucher48783062013-07-08 11:35:06 -0400761 if (single_display)
Alex Deucherda321c82013-04-12 13:55:22 -0400762 return ps;
763 } else
764 return ps;
765 }
766 break;
767 /* internal states */
768 case POWER_STATE_TYPE_INTERNAL_UVD:
Alex Deucherd4d32782013-06-11 17:55:39 -0400769 if (rdev->pm.dpm.uvd_ps)
770 return rdev->pm.dpm.uvd_ps;
771 else
772 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400773 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
774 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
775 return ps;
776 break;
777 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
778 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
779 return ps;
780 break;
781 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
782 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
783 return ps;
784 break;
785 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
786 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
787 return ps;
788 break;
789 case POWER_STATE_TYPE_INTERNAL_BOOT:
790 return rdev->pm.dpm.boot_ps;
791 case POWER_STATE_TYPE_INTERNAL_THERMAL:
792 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
793 return ps;
794 break;
795 case POWER_STATE_TYPE_INTERNAL_ACPI:
796 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
797 return ps;
798 break;
799 case POWER_STATE_TYPE_INTERNAL_ULV:
800 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
801 return ps;
802 break;
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400803 case POWER_STATE_TYPE_INTERNAL_3DPERF:
804 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
805 return ps;
806 break;
Alex Deucherda321c82013-04-12 13:55:22 -0400807 default:
808 break;
809 }
810 }
811 /* use a fallback state if we didn't match */
812 switch (dpm_state) {
813 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
Alex Deucherce3537d2013-07-24 12:12:49 -0400814 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
815 goto restart_search;
Alex Deucherda321c82013-04-12 13:55:22 -0400816 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
817 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
818 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
Alex Deucherd4d32782013-06-11 17:55:39 -0400819 if (rdev->pm.dpm.uvd_ps) {
820 return rdev->pm.dpm.uvd_ps;
821 } else {
822 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
823 goto restart_search;
824 }
Alex Deucherda321c82013-04-12 13:55:22 -0400825 case POWER_STATE_TYPE_INTERNAL_THERMAL:
826 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
827 goto restart_search;
828 case POWER_STATE_TYPE_INTERNAL_ACPI:
829 dpm_state = POWER_STATE_TYPE_BATTERY;
830 goto restart_search;
831 case POWER_STATE_TYPE_BATTERY:
Alex Deucheredcaa5b2013-07-05 11:48:31 -0400832 case POWER_STATE_TYPE_BALANCED:
833 case POWER_STATE_TYPE_INTERNAL_3DPERF:
Alex Deucherda321c82013-04-12 13:55:22 -0400834 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
835 goto restart_search;
836 default:
837 break;
838 }
839
840 return NULL;
841}
842
843static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
844{
845 int i;
846 struct radeon_ps *ps;
847 enum radeon_pm_state_type dpm_state;
Alex Deucher84dd1922013-01-16 12:52:04 -0500848 int ret;
Alex Deucherda321c82013-04-12 13:55:22 -0400849
850 /* if dpm init failed */
851 if (!rdev->pm.dpm_enabled)
852 return;
853
854 if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
855 /* add other state override checks here */
Alex Deucher8a227552013-06-21 15:12:57 -0400856 if ((!rdev->pm.dpm.thermal_active) &&
857 (!rdev->pm.dpm.uvd_active))
Alex Deucherda321c82013-04-12 13:55:22 -0400858 rdev->pm.dpm.state = rdev->pm.dpm.user_state;
859 }
860 dpm_state = rdev->pm.dpm.state;
861
862 ps = radeon_dpm_pick_power_state(rdev, dpm_state);
863 if (ps)
Alex Deucher89c9bc52013-01-16 14:40:26 -0500864 rdev->pm.dpm.requested_ps = ps;
Alex Deucherda321c82013-04-12 13:55:22 -0400865 else
866 return;
867
Alex Deucherd22b7e42012-11-29 19:27:56 -0500868 /* no need to reprogram if nothing changed unless we are on BTC+ */
Alex Deucherda321c82013-04-12 13:55:22 -0400869 if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
Alex Deucherb62d6282013-08-20 20:29:05 -0400870 /* vce just modifies an existing state so force a change */
871 if (ps->vce_active != rdev->pm.dpm.vce_active)
872 goto force;
Alex Deucherd22b7e42012-11-29 19:27:56 -0500873 if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
874 /* for pre-BTC and APUs if the num crtcs changed but state is the same,
875 * all we need to do is update the display configuration.
876 */
877 if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
878 /* update display watermarks based on new power state */
879 radeon_bandwidth_update(rdev);
880 /* update displays */
881 radeon_dpm_display_configuration_changed(rdev);
882 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
883 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
884 }
885 return;
886 } else {
887 /* for BTC+ if the num crtcs hasn't changed and state is the same,
888 * nothing to do, if the num crtcs is > 1 and state is the same,
889 * update display configuration.
890 */
891 if (rdev->pm.dpm.new_active_crtcs ==
892 rdev->pm.dpm.current_active_crtcs) {
893 return;
894 } else {
895 if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
896 (rdev->pm.dpm.new_active_crtc_count > 1)) {
897 /* update display watermarks based on new power state */
898 radeon_bandwidth_update(rdev);
899 /* update displays */
900 radeon_dpm_display_configuration_changed(rdev);
901 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
902 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
903 return;
904 }
905 }
Alex Deucherda321c82013-04-12 13:55:22 -0400906 }
Alex Deucherda321c82013-04-12 13:55:22 -0400907 }
908
Alex Deucherb62d6282013-08-20 20:29:05 -0400909force:
Alex Deucher033a37d2013-10-23 18:35:43 -0400910 if (radeon_dpm == 1) {
911 printk("switching from power state:\n");
912 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
913 printk("switching to power state:\n");
914 radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
915 }
Alex Deucherb62d6282013-08-20 20:29:05 -0400916
Alex Deucherda321c82013-04-12 13:55:22 -0400917 mutex_lock(&rdev->ddev->struct_mutex);
918 down_write(&rdev->pm.mclk_lock);
919 mutex_lock(&rdev->ring_lock);
920
Alex Deucherb62d6282013-08-20 20:29:05 -0400921 /* update whether vce is active */
922 ps->vce_active = rdev->pm.dpm.vce_active;
923
Alex Deucher89c9bc52013-01-16 14:40:26 -0500924 ret = radeon_dpm_pre_set_power_state(rdev);
925 if (ret)
926 goto done;
Alex Deucher84dd1922013-01-16 12:52:04 -0500927
Alex Deucherda321c82013-04-12 13:55:22 -0400928 /* update display watermarks based on new power state */
929 radeon_bandwidth_update(rdev);
930 /* update displays */
931 radeon_dpm_display_configuration_changed(rdev);
932
933 rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
934 rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
935
936 /* wait for the rings to drain */
937 for (i = 0; i < RADEON_NUM_RINGS; i++) {
938 struct radeon_ring *ring = &rdev->ring[i];
939 if (ring->ready)
Christian König37615522014-02-18 15:58:31 +0100940 radeon_fence_wait_empty(rdev, i);
Alex Deucherda321c82013-04-12 13:55:22 -0400941 }
942
943 /* program the new power state */
944 radeon_dpm_set_power_state(rdev);
945
946 /* update current power state */
947 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
948
Alex Deucher89c9bc52013-01-16 14:40:26 -0500949 radeon_dpm_post_set_power_state(rdev);
Alex Deucher84dd1922013-01-16 12:52:04 -0500950
Alex Deucher1cd8b212013-09-13 14:07:03 -0400951 if (rdev->asic->dpm.force_performance_level) {
Alex Deucher14ac88a2013-10-23 17:31:42 -0400952 if (rdev->pm.dpm.thermal_active) {
953 enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
Alex Deucher1cd8b212013-09-13 14:07:03 -0400954 /* force low perf level for thermal */
955 radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
Alex Deucher14ac88a2013-10-23 17:31:42 -0400956 /* save the user's level */
957 rdev->pm.dpm.forced_level = level;
958 } else {
959 /* otherwise, user selected level */
960 radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
961 }
Alex Deucher60320342013-07-24 14:59:48 -0400962 }
963
Alex Deucher84dd1922013-01-16 12:52:04 -0500964done:
Alex Deucherda321c82013-04-12 13:55:22 -0400965 mutex_unlock(&rdev->ring_lock);
966 up_write(&rdev->pm.mclk_lock);
967 mutex_unlock(&rdev->ddev->struct_mutex);
968}
969
Alex Deucherce3537d2013-07-24 12:12:49 -0400970void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
971{
972 enum radeon_pm_state_type dpm_state;
973
Alex Deucher9e9d9762013-07-31 18:13:23 -0400974 if (rdev->asic->dpm.powergate_uvd) {
Alex Deucherce3537d2013-07-24 12:12:49 -0400975 mutex_lock(&rdev->pm.mutex);
Christian König8158eb92014-01-10 16:05:05 +0100976 /* don't powergate anything if we
977 have active but pause streams */
978 enable |= rdev->pm.dpm.sd > 0;
979 enable |= rdev->pm.dpm.hd > 0;
Alex Deucher9e9d9762013-07-31 18:13:23 -0400980 /* enable/disable UVD */
981 radeon_dpm_powergate_uvd(rdev, !enable);
Alex Deucherce3537d2013-07-24 12:12:49 -0400982 mutex_unlock(&rdev->pm.mutex);
983 } else {
Alex Deucher9e9d9762013-07-31 18:13:23 -0400984 if (enable) {
985 mutex_lock(&rdev->pm.mutex);
986 rdev->pm.dpm.uvd_active = true;
Alex Deucher0690a222014-06-07 11:31:25 -0400987 /* disable this for now */
988#if 0
Alex Deucher9e9d9762013-07-31 18:13:23 -0400989 if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
990 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
991 else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
992 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
993 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
994 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
995 else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
996 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
997 else
Alex Deucher0690a222014-06-07 11:31:25 -0400998#endif
Alex Deucher9e9d9762013-07-31 18:13:23 -0400999 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1000 rdev->pm.dpm.state = dpm_state;
1001 mutex_unlock(&rdev->pm.mutex);
1002 } else {
1003 mutex_lock(&rdev->pm.mutex);
1004 rdev->pm.dpm.uvd_active = false;
1005 mutex_unlock(&rdev->pm.mutex);
1006 }
Alex Deucherce3537d2013-07-24 12:12:49 -04001007
Alex Deucher9e9d9762013-07-31 18:13:23 -04001008 radeon_pm_compute_clocks(rdev);
1009 }
Alex Deucherce3537d2013-07-24 12:12:49 -04001010}
1011
Alex Deucher03afe6f2013-08-23 11:56:26 -04001012void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
1013{
1014 if (enable) {
1015 mutex_lock(&rdev->pm.mutex);
1016 rdev->pm.dpm.vce_active = true;
1017 /* XXX select vce level based on ring/task */
1018 rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
1019 mutex_unlock(&rdev->pm.mutex);
1020 } else {
1021 mutex_lock(&rdev->pm.mutex);
1022 rdev->pm.dpm.vce_active = false;
1023 mutex_unlock(&rdev->pm.mutex);
1024 }
1025
1026 radeon_pm_compute_clocks(rdev);
1027}
1028
Alex Deucherda321c82013-04-12 13:55:22 -04001029static void radeon_pm_suspend_old(struct radeon_device *rdev)
Alex Deucher56278a82009-12-28 13:58:44 -05001030{
Alex Deucherce8f5372010-05-07 15:10:16 -04001031 mutex_lock(&rdev->pm.mutex);
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001032 if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001033 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
1034 rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001035 }
Alex Deucherce8f5372010-05-07 15:10:16 -04001036 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001037
1038 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher56278a82009-12-28 13:58:44 -05001039}
1040
Alex Deucherda321c82013-04-12 13:55:22 -04001041static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1042{
1043 mutex_lock(&rdev->pm.mutex);
1044 /* disable dpm */
1045 radeon_dpm_disable(rdev);
1046 /* reset the power state */
1047 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1048 rdev->pm.dpm_enabled = false;
1049 mutex_unlock(&rdev->pm.mutex);
1050}
1051
1052void radeon_pm_suspend(struct radeon_device *rdev)
1053{
1054 if (rdev->pm.pm_method == PM_METHOD_DPM)
1055 radeon_pm_suspend_dpm(rdev);
1056 else
1057 radeon_pm_suspend_old(rdev);
1058}
1059
1060static void radeon_pm_resume_old(struct radeon_device *rdev)
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001061{
Alex Deuchered18a362011-01-06 21:19:32 -05001062 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001063 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001064 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001065 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001066 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001067 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1068 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher2feea492011-04-12 14:49:24 -04001069 if (rdev->pm.default_vddci)
1070 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1071 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001072 if (rdev->pm.default_sclk)
1073 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1074 if (rdev->pm.default_mclk)
1075 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1076 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001077 /* asic init will reset the default power state */
1078 mutex_lock(&rdev->pm.mutex);
1079 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1080 rdev->pm.current_clock_mode_index = 0;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001081 rdev->pm.current_sclk = rdev->pm.default_sclk;
1082 rdev->pm.current_mclk = rdev->pm.default_mclk;
Michel Dänzer37016952014-01-08 11:40:20 +09001083 if (rdev->pm.power_state) {
1084 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
1085 rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
1086 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001087 if (rdev->pm.pm_method == PM_METHOD_DYNPM
1088 && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
1089 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001090 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1091 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001092 }
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001093 mutex_unlock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001094 radeon_pm_compute_clocks(rdev);
Rafał Miłeckid0d6cb82010-03-02 22:06:52 +01001095}
1096
Alex Deucherda321c82013-04-12 13:55:22 -04001097static void radeon_pm_resume_dpm(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001098{
Dave Airlie26481fb2010-05-18 19:00:14 +10001099 int ret;
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001100
Alex Deucherda321c82013-04-12 13:55:22 -04001101 /* asic init will reset to the boot state */
1102 mutex_lock(&rdev->pm.mutex);
1103 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1104 radeon_dpm_setup_asic(rdev);
1105 ret = radeon_dpm_enable(rdev);
1106 mutex_unlock(&rdev->pm.mutex);
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001107 if (ret)
1108 goto dpm_resume_fail;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001109 rdev->pm.dpm_enabled = true;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001110 return;
1111
1112dpm_resume_fail:
1113 DRM_ERROR("radeon: dpm resume failed\n");
1114 if ((rdev->family >= CHIP_BARTS) &&
1115 (rdev->family <= CHIP_CAYMAN) &&
1116 rdev->mc_fw) {
1117 if (rdev->pm.default_vddc)
1118 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1119 SET_VOLTAGE_TYPE_ASIC_VDDC);
1120 if (rdev->pm.default_vddci)
1121 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1122 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1123 if (rdev->pm.default_sclk)
1124 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1125 if (rdev->pm.default_mclk)
1126 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
Alex Deucherda321c82013-04-12 13:55:22 -04001127 }
1128}
1129
1130void radeon_pm_resume(struct radeon_device *rdev)
1131{
1132 if (rdev->pm.pm_method == PM_METHOD_DPM)
1133 radeon_pm_resume_dpm(rdev);
1134 else
1135 radeon_pm_resume_old(rdev);
1136}
1137
1138static int radeon_pm_init_old(struct radeon_device *rdev)
1139{
1140 int ret;
1141
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001142 rdev->pm.profile = PM_PROFILE_DEFAULT;
Alex Deucherce8f5372010-05-07 15:10:16 -04001143 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1144 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1145 rdev->pm.dynpm_can_upclock = true;
1146 rdev->pm.dynpm_can_downclock = true;
Alex Deucher9ace9f72011-01-06 21:19:26 -05001147 rdev->pm.default_sclk = rdev->clock.default_sclk;
1148 rdev->pm.default_mclk = rdev->clock.default_mclk;
Alex Deucherf8ed8b42010-06-07 17:49:51 -04001149 rdev->pm.current_sclk = rdev->clock.default_sclk;
1150 rdev->pm.current_mclk = rdev->clock.default_mclk;
Alex Deucher21a81222010-07-02 12:58:16 -04001151 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001152
Alex Deucher56278a82009-12-28 13:58:44 -05001153 if (rdev->bios) {
1154 if (rdev->is_atom_bios)
1155 radeon_atombios_get_power_modes(rdev);
1156 else
1157 radeon_combios_get_power_modes(rdev);
Rafał Miłeckif712d0c2010-06-07 18:29:44 -04001158 radeon_pm_print_states(rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -04001159 radeon_pm_init_profile(rdev);
Alex Deuchered18a362011-01-06 21:19:32 -05001160 /* set up the default clocks if the MC ucode is loaded */
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001161 if ((rdev->family >= CHIP_BARTS) &&
Alex Deucher36099182013-09-21 14:37:49 -04001162 (rdev->family <= CHIP_CAYMAN) &&
Alex Deucher2e3b3b12012-09-14 10:59:26 -04001163 rdev->mc_fw) {
Alex Deuchered18a362011-01-06 21:19:32 -05001164 if (rdev->pm.default_vddc)
Alex Deucher8a83ec52011-04-12 14:49:23 -04001165 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1166 SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4639dd22011-07-25 18:50:08 -04001167 if (rdev->pm.default_vddci)
1168 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1169 SET_VOLTAGE_TYPE_ASIC_VDDCI);
Alex Deuchered18a362011-01-06 21:19:32 -05001170 if (rdev->pm.default_sclk)
1171 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1172 if (rdev->pm.default_mclk)
1173 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1174 }
Alex Deucher56278a82009-12-28 13:58:44 -05001175 }
1176
Alex Deucher21a81222010-07-02 12:58:16 -04001177 /* set up the internal thermal sensor if applicable */
Dan Carpenter0d18abe2010-08-09 21:59:42 +02001178 ret = radeon_hwmon_init(rdev);
1179 if (ret)
1180 return ret;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001181
1182 INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
1183
Alex Deucherce8f5372010-05-07 15:10:16 -04001184 if (rdev->pm.num_power_states > 1) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001185 /* where's the best place to put these? */
Dave Airlie26481fb2010-05-18 19:00:14 +10001186 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1187 if (ret)
1188 DRM_ERROR("failed to create device file for power profile\n");
1189 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1190 if (ret)
1191 DRM_ERROR("failed to create device file for power method\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001192
Alex Deucherce8f5372010-05-07 15:10:16 -04001193 if (radeon_debugfs_pm_init(rdev)) {
1194 DRM_ERROR("Failed to register debugfs file for PM!\n");
1195 }
1196
1197 DRM_INFO("radeon: power management initialized\n");
Rafał Miłecki74338742009-11-03 00:53:02 +01001198 }
1199
1200 return 0;
1201}
1202
Alex Deucherda321c82013-04-12 13:55:22 -04001203static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1204{
1205 int i;
1206
1207 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1208 printk("== power state %d ==\n", i);
1209 radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1210 }
1211}
1212
1213static int radeon_pm_init_dpm(struct radeon_device *rdev)
1214{
1215 int ret;
1216
Alex Deucher1cd8b212013-09-13 14:07:03 -04001217 /* default to balanced state */
Alex Deucheredcaa5b2013-07-05 11:48:31 -04001218 rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1219 rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
Alex Deucher1cd8b212013-09-13 14:07:03 -04001220 rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
Alex Deucherda321c82013-04-12 13:55:22 -04001221 rdev->pm.default_sclk = rdev->clock.default_sclk;
1222 rdev->pm.default_mclk = rdev->clock.default_mclk;
1223 rdev->pm.current_sclk = rdev->clock.default_sclk;
1224 rdev->pm.current_mclk = rdev->clock.default_mclk;
1225 rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1226
1227 if (rdev->bios && rdev->is_atom_bios)
1228 radeon_atombios_get_power_modes(rdev);
1229 else
1230 return -EINVAL;
1231
1232 /* set up the internal thermal sensor if applicable */
1233 ret = radeon_hwmon_init(rdev);
1234 if (ret)
1235 return ret;
1236
1237 INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1238 mutex_lock(&rdev->pm.mutex);
1239 radeon_dpm_init(rdev);
1240 rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
Alex Deucher033a37d2013-10-23 18:35:43 -04001241 if (radeon_dpm == 1)
1242 radeon_dpm_print_power_states(rdev);
Alex Deucherda321c82013-04-12 13:55:22 -04001243 radeon_dpm_setup_asic(rdev);
1244 ret = radeon_dpm_enable(rdev);
1245 mutex_unlock(&rdev->pm.mutex);
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001246 if (ret)
1247 goto dpm_failed;
Alex Deucherda321c82013-04-12 13:55:22 -04001248 rdev->pm.dpm_enabled = true;
Alex Deucherda321c82013-04-12 13:55:22 -04001249
Alex Deucherbb5abf92013-12-18 13:39:58 -05001250 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1251 if (ret)
1252 DRM_ERROR("failed to create device file for dpm state\n");
1253 ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1254 if (ret)
1255 DRM_ERROR("failed to create device file for dpm state\n");
1256 /* XXX: these are noops for dpm but are here for backwards compat */
1257 ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1258 if (ret)
1259 DRM_ERROR("failed to create device file for power profile\n");
1260 ret = device_create_file(rdev->dev, &dev_attr_power_method);
1261 if (ret)
1262 DRM_ERROR("failed to create device file for power method\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001263
Alex Deucherbb5abf92013-12-18 13:39:58 -05001264 if (radeon_debugfs_pm_init(rdev)) {
1265 DRM_ERROR("Failed to register debugfs file for dpm!\n");
Alex Deucherda321c82013-04-12 13:55:22 -04001266 }
1267
Alex Deucherbb5abf92013-12-18 13:39:58 -05001268 DRM_INFO("radeon: dpm initialized\n");
1269
Alex Deucherda321c82013-04-12 13:55:22 -04001270 return 0;
Alex Deuchere14cd2b2013-12-19 16:17:47 -05001271
1272dpm_failed:
1273 rdev->pm.dpm_enabled = false;
1274 if ((rdev->family >= CHIP_BARTS) &&
1275 (rdev->family <= CHIP_CAYMAN) &&
1276 rdev->mc_fw) {
1277 if (rdev->pm.default_vddc)
1278 radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1279 SET_VOLTAGE_TYPE_ASIC_VDDC);
1280 if (rdev->pm.default_vddci)
1281 radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1282 SET_VOLTAGE_TYPE_ASIC_VDDCI);
1283 if (rdev->pm.default_sclk)
1284 radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1285 if (rdev->pm.default_mclk)
1286 radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1287 }
1288 DRM_ERROR("radeon: dpm initialization failed\n");
1289 return ret;
Alex Deucherda321c82013-04-12 13:55:22 -04001290}
1291
1292int radeon_pm_init(struct radeon_device *rdev)
1293{
1294 /* enable dpm on rv6xx+ */
1295 switch (rdev->family) {
Alex Deucher4a6369e2013-04-12 14:04:10 -04001296 case CHIP_RV610:
1297 case CHIP_RV630:
1298 case CHIP_RV620:
1299 case CHIP_RV635:
1300 case CHIP_RV670:
Alex Deucher9d670062013-04-12 13:59:22 -04001301 case CHIP_RS780:
1302 case CHIP_RS880:
Alex Deucher76e6dce2014-04-18 09:08:11 -04001303 case CHIP_RV770:
Alex Deucher919cf552014-01-11 10:55:55 -05001304 case CHIP_BARTS:
1305 case CHIP_TURKS:
1306 case CHIP_CAICOS:
Alex Deucher69e0b572013-04-12 16:42:42 -04001307 case CHIP_CAYMAN:
Alex Deucher8a53fa22013-08-07 16:09:08 -04001308 /* DPM requires the RLC, RV770+ dGPU requires SMC */
Alex Deucher761bfb92013-08-06 13:34:00 -04001309 if (!rdev->rlc_fw)
1310 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher8a53fa22013-08-07 16:09:08 -04001311 else if ((rdev->family >= CHIP_RV770) &&
1312 (!(rdev->flags & RADEON_IS_IGP)) &&
1313 (!rdev->smc_fw))
1314 rdev->pm.pm_method = PM_METHOD_PROFILE;
Alex Deucher761bfb92013-08-06 13:34:00 -04001315 else if (radeon_dpm == 1)
Alex Deucher9d670062013-04-12 13:59:22 -04001316 rdev->pm.pm_method = PM_METHOD_DPM;
1317 else
1318 rdev->pm.pm_method = PM_METHOD_PROFILE;
1319 break;
Alex Deucherab70b1d2013-11-01 15:16:02 -04001320 case CHIP_RV730:
1321 case CHIP_RV710:
1322 case CHIP_RV740:
Alex Deucher59f7a2f2013-11-01 15:11:34 -04001323 case CHIP_CEDAR:
1324 case CHIP_REDWOOD:
1325 case CHIP_JUNIPER:
1326 case CHIP_CYPRESS:
1327 case CHIP_HEMLOCK:
Alex Deucher5a16f762013-10-23 17:11:06 -04001328 case CHIP_PALM:
1329 case CHIP_SUMO:
1330 case CHIP_SUMO2:
Alex Deucher3a118982013-11-14 10:21:29 -05001331 case CHIP_ARUBA:
Alex Deucher68bc7782013-10-23 17:14:06 -04001332 case CHIP_TAHITI:
1333 case CHIP_PITCAIRN:
1334 case CHIP_VERDE:
1335 case CHIP_OLAND:
1336 case CHIP_HAINAN:
Alex Deucher4f22dde2013-12-19 17:37:33 -05001337 case CHIP_BONAIRE:
Alex Deuchere308b1d2013-12-19 17:39:17 -05001338 case CHIP_KABINI:
1339 case CHIP_KAVERI:
Alex Deucher4f22dde2013-12-19 17:37:33 -05001340 case CHIP_HAWAII:
Samuel Li7d032a42014-04-30 18:40:51 -04001341 case CHIP_MULLINS:
Alex Deucher5a16f762013-10-23 17:11:06 -04001342 /* DPM requires the RLC, RV770+ dGPU requires SMC */
1343 if (!rdev->rlc_fw)
1344 rdev->pm.pm_method = PM_METHOD_PROFILE;
1345 else if ((rdev->family >= CHIP_RV770) &&
1346 (!(rdev->flags & RADEON_IS_IGP)) &&
1347 (!rdev->smc_fw))
1348 rdev->pm.pm_method = PM_METHOD_PROFILE;
1349 else if (radeon_dpm == 0)
1350 rdev->pm.pm_method = PM_METHOD_PROFILE;
1351 else
1352 rdev->pm.pm_method = PM_METHOD_DPM;
1353 break;
Alex Deucherda321c82013-04-12 13:55:22 -04001354 default:
1355 /* default to profile method */
1356 rdev->pm.pm_method = PM_METHOD_PROFILE;
1357 break;
1358 }
1359
1360 if (rdev->pm.pm_method == PM_METHOD_DPM)
1361 return radeon_pm_init_dpm(rdev);
1362 else
1363 return radeon_pm_init_old(rdev);
1364}
1365
Alex Deucher914a8982013-12-19 11:37:22 -05001366int radeon_pm_late_init(struct radeon_device *rdev)
1367{
1368 int ret = 0;
1369
1370 if (rdev->pm.pm_method == PM_METHOD_DPM) {
1371 mutex_lock(&rdev->pm.mutex);
1372 ret = radeon_dpm_late_enable(rdev);
1373 mutex_unlock(&rdev->pm.mutex);
1374 }
1375 return ret;
1376}
1377
Alex Deucherda321c82013-04-12 13:55:22 -04001378static void radeon_pm_fini_old(struct radeon_device *rdev)
Alex Deucher29fb52c2010-03-11 10:01:17 -05001379{
Alex Deucherce8f5372010-05-07 15:10:16 -04001380 if (rdev->pm.num_power_states > 1) {
Alex Deuchera4248162010-04-24 14:50:23 -04001381 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001382 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1383 rdev->pm.profile = PM_PROFILE_DEFAULT;
1384 radeon_pm_update_profile(rdev);
1385 radeon_pm_set_clocks(rdev);
1386 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
Alex Deucherce8f5372010-05-07 15:10:16 -04001387 /* reset default clocks */
1388 rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1389 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1390 radeon_pm_set_clocks(rdev);
1391 }
Alex Deuchera4248162010-04-24 14:50:23 -04001392 mutex_unlock(&rdev->pm.mutex);
Tejun Heo32c87fc2011-01-03 14:49:32 +01001393
1394 cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
Alex Deucher58e21df2010-03-22 13:31:08 -04001395
Alex Deucherce8f5372010-05-07 15:10:16 -04001396 device_remove_file(rdev->dev, &dev_attr_power_profile);
1397 device_remove_file(rdev->dev, &dev_attr_power_method);
Alex Deucherce8f5372010-05-07 15:10:16 -04001398 }
Alex Deuchera4248162010-04-24 14:50:23 -04001399
Alex Deuchercb3e4e72014-04-15 12:44:32 -04001400 radeon_hwmon_fini(rdev);
1401
Alex Deucher0975b162011-02-02 18:42:03 -05001402 if (rdev->pm.power_state)
1403 kfree(rdev->pm.power_state);
Alex Deucher29fb52c2010-03-11 10:01:17 -05001404}
1405
Alex Deucherda321c82013-04-12 13:55:22 -04001406static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1407{
1408 if (rdev->pm.num_power_states > 1) {
1409 mutex_lock(&rdev->pm.mutex);
1410 radeon_dpm_disable(rdev);
1411 mutex_unlock(&rdev->pm.mutex);
1412
1413 device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
Alex Deucher70d01a52013-07-02 18:38:02 -04001414 device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
Alex Deucherda321c82013-04-12 13:55:22 -04001415 /* XXX backwards compat */
1416 device_remove_file(rdev->dev, &dev_attr_power_profile);
1417 device_remove_file(rdev->dev, &dev_attr_power_method);
1418 }
1419 radeon_dpm_fini(rdev);
1420
Alex Deuchercb3e4e72014-04-15 12:44:32 -04001421 radeon_hwmon_fini(rdev);
1422
Alex Deucherda321c82013-04-12 13:55:22 -04001423 if (rdev->pm.power_state)
1424 kfree(rdev->pm.power_state);
Alex Deucherda321c82013-04-12 13:55:22 -04001425}
1426
1427void radeon_pm_fini(struct radeon_device *rdev)
1428{
1429 if (rdev->pm.pm_method == PM_METHOD_DPM)
1430 radeon_pm_fini_dpm(rdev);
1431 else
1432 radeon_pm_fini_old(rdev);
1433}
1434
1435static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001436{
1437 struct drm_device *ddev = rdev->ddev;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001438 struct drm_crtc *crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001439 struct radeon_crtc *radeon_crtc;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001440
Alex Deucherce8f5372010-05-07 15:10:16 -04001441 if (rdev->pm.num_power_states < 2)
1442 return;
1443
Rafał Miłeckic913e232009-12-22 23:02:16 +01001444 mutex_lock(&rdev->pm.mutex);
1445
1446 rdev->pm.active_crtcs = 0;
Alex Deuchera48b9b42010-04-22 14:03:55 -04001447 rdev->pm.active_crtc_count = 0;
Alex Deucher3ed9a332014-04-15 12:44:33 -04001448 if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1449 list_for_each_entry(crtc,
1450 &ddev->mode_config.crtc_list, head) {
1451 radeon_crtc = to_radeon_crtc(crtc);
1452 if (radeon_crtc->enabled) {
1453 rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1454 rdev->pm.active_crtc_count++;
1455 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001456 }
1457 }
1458
Alex Deucherce8f5372010-05-07 15:10:16 -04001459 if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1460 radeon_pm_update_profile(rdev);
1461 radeon_pm_set_clocks(rdev);
1462 } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1463 if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1464 if (rdev->pm.active_crtc_count > 1) {
1465 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1466 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Alex Deucherd7311172010-05-03 01:13:14 -04001467
Alex Deucherce8f5372010-05-07 15:10:16 -04001468 rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1469 rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1470 radeon_pm_get_dynpm_state(rdev);
1471 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001472
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001473 DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001474 }
1475 } else if (rdev->pm.active_crtc_count == 1) {
1476 /* TODO: Increase clocks if needed for current mode */
Rafał Miłeckic913e232009-12-22 23:02:16 +01001477
Alex Deucherce8f5372010-05-07 15:10:16 -04001478 if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1479 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1480 rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1481 radeon_pm_get_dynpm_state(rdev);
1482 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001483
Tejun Heo32c87fc2011-01-03 14:49:32 +01001484 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1485 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Alex Deucherce8f5372010-05-07 15:10:16 -04001486 } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1487 rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
Tejun Heo32c87fc2011-01-03 14:49:32 +01001488 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1489 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001490 DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
Alex Deucherce8f5372010-05-07 15:10:16 -04001491 }
1492 } else { /* count == 0 */
1493 if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1494 cancel_delayed_work(&rdev->pm.dynpm_idle_work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001495
Alex Deucherce8f5372010-05-07 15:10:16 -04001496 rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1497 rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1498 radeon_pm_get_dynpm_state(rdev);
1499 radeon_pm_set_clocks(rdev);
1500 }
1501 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001502 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001503 }
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +01001504
1505 mutex_unlock(&rdev->pm.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001506}
1507
Alex Deucherda321c82013-04-12 13:55:22 -04001508static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1509{
1510 struct drm_device *ddev = rdev->ddev;
1511 struct drm_crtc *crtc;
1512 struct radeon_crtc *radeon_crtc;
1513
Alex Deucher6c7bcce2013-12-18 14:07:14 -05001514 if (!rdev->pm.dpm_enabled)
1515 return;
1516
Alex Deucherda321c82013-04-12 13:55:22 -04001517 mutex_lock(&rdev->pm.mutex);
1518
Alex Deucher5ca302f2012-11-30 10:56:57 -05001519 /* update active crtc counts */
Alex Deucherda321c82013-04-12 13:55:22 -04001520 rdev->pm.dpm.new_active_crtcs = 0;
1521 rdev->pm.dpm.new_active_crtc_count = 0;
Alex Deucher3ed9a332014-04-15 12:44:33 -04001522 if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1523 list_for_each_entry(crtc,
1524 &ddev->mode_config.crtc_list, head) {
1525 radeon_crtc = to_radeon_crtc(crtc);
1526 if (crtc->enabled) {
1527 rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1528 rdev->pm.dpm.new_active_crtc_count++;
1529 }
Alex Deucherda321c82013-04-12 13:55:22 -04001530 }
1531 }
1532
Alex Deucher5ca302f2012-11-30 10:56:57 -05001533 /* update battery/ac status */
1534 if (power_supply_is_system_supplied() > 0)
1535 rdev->pm.dpm.ac_power = true;
1536 else
1537 rdev->pm.dpm.ac_power = false;
1538
Alex Deucherda321c82013-04-12 13:55:22 -04001539 radeon_dpm_change_power_state_locked(rdev);
1540
1541 mutex_unlock(&rdev->pm.mutex);
Alex Deucher8a227552013-06-21 15:12:57 -04001542
Alex Deucherda321c82013-04-12 13:55:22 -04001543}
1544
1545void radeon_pm_compute_clocks(struct radeon_device *rdev)
1546{
1547 if (rdev->pm.pm_method == PM_METHOD_DPM)
1548 radeon_pm_compute_clocks_dpm(rdev);
1549 else
1550 radeon_pm_compute_clocks_old(rdev);
1551}
1552
Alex Deucherce8f5372010-05-07 15:10:16 -04001553static bool radeon_pm_in_vbl(struct radeon_device *rdev)
Dave Airlief7352612010-02-18 15:58:36 +10001554{
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001555 int crtc, vpos, hpos, vbl_status;
Dave Airlief7352612010-02-18 15:58:36 +10001556 bool in_vbl = true;
1557
Mario Kleiner75fa0b02010-10-05 19:57:37 -04001558 /* Iterate over all active crtc's. All crtc's must be in vblank,
1559 * otherwise return in_vbl == false.
1560 */
1561 for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
1562 if (rdev->pm.active_crtcs & (1 << crtc)) {
Ville Syrjäläabca9e42013-10-28 20:50:48 +02001563 vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL);
Mario Kleinerf5a80202010-10-23 04:42:17 +02001564 if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1565 !(vbl_status & DRM_SCANOUTPOS_INVBL))
Dave Airlief7352612010-02-18 15:58:36 +10001566 in_vbl = false;
1567 }
1568 }
Matthew Garrettf81f2022010-04-28 12:13:06 -04001569
1570 return in_vbl;
1571}
1572
Alex Deucherce8f5372010-05-07 15:10:16 -04001573static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
Matthew Garrettf81f2022010-04-28 12:13:06 -04001574{
1575 u32 stat_crtc = 0;
1576 bool in_vbl = radeon_pm_in_vbl(rdev);
1577
Dave Airlief7352612010-02-18 15:58:36 +10001578 if (in_vbl == false)
Dave Airlied9fdaaf2010-08-02 10:42:55 +10001579 DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
Alex Deucherbae6b5622010-04-22 13:38:05 -04001580 finish ? "exit" : "entry");
Dave Airlief7352612010-02-18 15:58:36 +10001581 return in_vbl;
1582}
Rafał Miłeckic913e232009-12-22 23:02:16 +01001583
Alex Deucherce8f5372010-05-07 15:10:16 -04001584static void radeon_dynpm_idle_work_handler(struct work_struct *work)
Rafał Miłeckic913e232009-12-22 23:02:16 +01001585{
1586 struct radeon_device *rdev;
Matthew Garrettd9932a32010-04-26 16:02:26 -04001587 int resched;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001588 rdev = container_of(work, struct radeon_device,
Alex Deucherce8f5372010-05-07 15:10:16 -04001589 pm.dynpm_idle_work.work);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001590
Matthew Garrettd9932a32010-04-26 16:02:26 -04001591 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001592 mutex_lock(&rdev->pm.mutex);
Alex Deucherce8f5372010-05-07 15:10:16 -04001593 if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
Rafał Miłeckic913e232009-12-22 23:02:16 +01001594 int not_processed = 0;
Alex Deucher74652802011-08-25 13:39:48 -04001595 int i;
Rafał Miłeckic913e232009-12-22 23:02:16 +01001596
Alex Deucher74652802011-08-25 13:39:48 -04001597 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
Alex Deucher0ec06122012-06-14 15:54:57 -04001598 struct radeon_ring *ring = &rdev->ring[i];
1599
1600 if (ring->ready) {
1601 not_processed += radeon_fence_count_emitted(rdev, i);
1602 if (not_processed >= 3)
1603 break;
1604 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001605 }
Rafał Miłeckic913e232009-12-22 23:02:16 +01001606
1607 if (not_processed >= 3) { /* should upclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001608 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1609 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1610 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1611 rdev->pm.dynpm_can_upclock) {
1612 rdev->pm.dynpm_planned_action =
1613 DYNPM_ACTION_UPCLOCK;
1614 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001615 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1616 }
1617 } else if (not_processed == 0) { /* should downclock */
Alex Deucherce8f5372010-05-07 15:10:16 -04001618 if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1619 rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1620 } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1621 rdev->pm.dynpm_can_downclock) {
1622 rdev->pm.dynpm_planned_action =
1623 DYNPM_ACTION_DOWNCLOCK;
1624 rdev->pm.dynpm_action_timeout = jiffies +
Rafał Miłeckic913e232009-12-22 23:02:16 +01001625 msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1626 }
1627 }
1628
Alex Deucherd7311172010-05-03 01:13:14 -04001629 /* Note, radeon_pm_set_clocks is called with static_switch set
1630 * to false since we want to wait for vbl to avoid flicker.
1631 */
Alex Deucherce8f5372010-05-07 15:10:16 -04001632 if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1633 jiffies > rdev->pm.dynpm_action_timeout) {
1634 radeon_pm_get_dynpm_state(rdev);
1635 radeon_pm_set_clocks(rdev);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001636 }
Rafael J. Wysocki3f53eb62010-06-17 23:02:27 +00001637
Tejun Heo32c87fc2011-01-03 14:49:32 +01001638 schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1639 msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
Rafał Miłeckic913e232009-12-22 23:02:16 +01001640 }
1641 mutex_unlock(&rdev->pm.mutex);
Matthew Garrettd9932a32010-04-26 16:02:26 -04001642 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Rafał Miłeckic913e232009-12-22 23:02:16 +01001643}
1644
Rafał Miłecki74338742009-11-03 00:53:02 +01001645/*
1646 * Debugfs info
1647 */
1648#if defined(CONFIG_DEBUG_FS)
1649
1650static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
1651{
1652 struct drm_info_node *node = (struct drm_info_node *) m->private;
1653 struct drm_device *dev = node->minor->dev;
1654 struct radeon_device *rdev = dev->dev_private;
Alex Deucher4f2f2032014-05-19 19:21:29 -04001655 struct drm_device *ddev = rdev->ddev;
Rafał Miłecki74338742009-11-03 00:53:02 +01001656
Alex Deucher4f2f2032014-05-19 19:21:29 -04001657 if ((rdev->flags & RADEON_IS_PX) &&
1658 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
1659 seq_printf(m, "PX asic powered off\n");
1660 } else if (rdev->pm.dpm_enabled) {
Alex Deucher1316b792013-06-28 09:28:39 -04001661 mutex_lock(&rdev->pm.mutex);
1662 if (rdev->asic->dpm.debugfs_print_current_performance_level)
1663 radeon_dpm_debugfs_print_current_performance_level(rdev, m);
1664 else
Alex Deucher71375922013-07-02 09:11:39 -04001665 seq_printf(m, "Debugfs support not implemented for this asic\n");
Alex Deucher1316b792013-06-28 09:28:39 -04001666 mutex_unlock(&rdev->pm.mutex);
1667 } else {
1668 seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1669 /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1670 if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1671 seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1672 else
1673 seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
1674 seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1675 if (rdev->asic->pm.get_memory_clock)
1676 seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
1677 if (rdev->pm.current_vddc)
1678 seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1679 if (rdev->asic->pm.get_pcie_lanes)
1680 seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
1681 }
Rafał Miłecki74338742009-11-03 00:53:02 +01001682
1683 return 0;
1684}
1685
1686static struct drm_info_list radeon_pm_info_list[] = {
1687 {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
1688};
1689#endif
1690
Rafał Miłeckic913e232009-12-22 23:02:16 +01001691static int radeon_debugfs_pm_init(struct radeon_device *rdev)
Rafał Miłecki74338742009-11-03 00:53:02 +01001692{
1693#if defined(CONFIG_DEBUG_FS)
1694 return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
1695#else
1696 return 0;
1697#endif
1698}