blob: 8942f393b791f3f273a954828aabb2566a90b3d3 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000744 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300745 * properly reconstruct framebuffers.
746 */
Matt Roperf4510a22014-04-01 15:22:40 -0700747 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700768 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
Paulo Zanonid9d82082014-02-27 16:30:56 -03001098 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001099 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001100 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001101 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001102 else
1103 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001169 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001198 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001205 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001211 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001370 /*
1371 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1372 * CHV x1 PHY (DP/HDMI D)
1373 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1374 */
1375 if (IS_CHERRYVIEW(dev)) {
1376 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1377 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1378 } else {
1379 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1380 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001381}
1382
1383static void intel_reset_dpio(struct drm_device *dev)
1384{
1385 struct drm_i915_private *dev_priv = dev->dev_private;
1386
1387 if (!IS_VALLEYVIEW(dev))
1388 return;
1389
Imre Deake5cbfbf2014-01-09 17:08:16 +02001390 /*
1391 * Enable the CRI clock source so we can get at the display and the
1392 * reference clock for VGA hotplug / manual detection.
1393 */
Imre Deak404faab2014-01-09 17:08:15 +02001394 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001395 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001396 DPLL_INTEGRATED_CRI_CLK_VLV);
1397
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001398 if (IS_CHERRYVIEW(dev)) {
1399 enum dpio_phy phy;
1400 u32 val;
1401
1402 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1403 /* Poll for phypwrgood signal */
1404 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1405 PHY_POWERGOOD(phy), 1))
1406 DRM_ERROR("Display PHY %d is not power up\n", phy);
1407
1408 /*
1409 * Deassert common lane reset for PHY.
1410 *
1411 * This should only be done on init and resume from S3
1412 * with both PLLs disabled, or we risk losing DPIO and
1413 * PLL synchronization.
1414 */
1415 val = I915_READ(DISPLAY_PHY_CONTROL);
1416 I915_WRITE(DISPLAY_PHY_CONTROL,
1417 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1418 }
1419
1420 } else {
1421 /*
1422 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1423 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1424 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1425 * b. The other bits such as sfr settings / modesel may all
1426 * be set to 0.
1427 *
1428 * This should only be done on init and resume from S3 with
1429 * both PLLs disabled, or we risk losing DPIO and PLL
1430 * synchronization.
1431 */
1432 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1433 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001434}
1435
Daniel Vetter426115c2013-07-11 22:13:42 +02001436static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001437{
Daniel Vetter426115c2013-07-11 22:13:42 +02001438 struct drm_device *dev = crtc->base.dev;
1439 struct drm_i915_private *dev_priv = dev->dev_private;
1440 int reg = DPLL(crtc->pipe);
1441 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001442
Daniel Vetter426115c2013-07-11 22:13:42 +02001443 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001444
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001445 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001446 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1447
1448 /* PLL is protected by panel, make sure we can write it */
1449 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001450 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001451
Daniel Vetter426115c2013-07-11 22:13:42 +02001452 I915_WRITE(reg, dpll);
1453 POSTING_READ(reg);
1454 udelay(150);
1455
1456 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1457 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1458
1459 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1460 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001461
1462 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001463 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001464 POSTING_READ(reg);
1465 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001466 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001467 POSTING_READ(reg);
1468 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001469 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001470 POSTING_READ(reg);
1471 udelay(150); /* wait for warmup */
1472}
1473
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001475{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001476 struct drm_device *dev = crtc->base.dev;
1477 struct drm_i915_private *dev_priv = dev->dev_private;
1478 int reg = DPLL(crtc->pipe);
1479 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001480
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001481 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001482
1483 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001484 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001485
1486 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001487 if (IS_MOBILE(dev) && !IS_I830(dev))
1488 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001489
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001490 I915_WRITE(reg, dpll);
1491
1492 /* Wait for the clocks to stabilize. */
1493 POSTING_READ(reg);
1494 udelay(150);
1495
1496 if (INTEL_INFO(dev)->gen >= 4) {
1497 I915_WRITE(DPLL_MD(crtc->pipe),
1498 crtc->config.dpll_hw_state.dpll_md);
1499 } else {
1500 /* The pixel multiplier can only be updated once the
1501 * DPLL is enabled and the clocks are stable.
1502 *
1503 * So write it again.
1504 */
1505 I915_WRITE(reg, dpll);
1506 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001507
1508 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001509 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001510 POSTING_READ(reg);
1511 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001512 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001513 POSTING_READ(reg);
1514 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001515 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001516 POSTING_READ(reg);
1517 udelay(150); /* wait for warmup */
1518}
1519
1520/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001521 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001522 * @dev_priv: i915 private structure
1523 * @pipe: pipe PLL to disable
1524 *
1525 * Disable the PLL for @pipe, making sure the pipe is off first.
1526 *
1527 * Note! This is for pre-ILK only.
1528 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001529static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001530{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001531 /* Don't disable pipe A or pipe A PLLs if needed */
1532 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1533 return;
1534
1535 /* Make sure the pipe isn't still relying on us */
1536 assert_pipe_disabled(dev_priv, pipe);
1537
Daniel Vetter50b44a42013-06-05 13:34:33 +02001538 I915_WRITE(DPLL(pipe), 0);
1539 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001540}
1541
Jesse Barnesf6071162013-10-01 10:41:38 -07001542static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1543{
1544 u32 val = 0;
1545
1546 /* Make sure the pipe isn't still relying on us */
1547 assert_pipe_disabled(dev_priv, pipe);
1548
Imre Deake5cbfbf2014-01-09 17:08:16 +02001549 /*
1550 * Leave integrated clock source and reference clock enabled for pipe B.
1551 * The latter is needed for VGA hotplug / manual detection.
1552 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001553 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001554 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001555 I915_WRITE(DPLL(pipe), val);
1556 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001557
1558}
1559
1560static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1561{
1562 int dpll = DPLL(pipe);
1563 u32 val;
1564
1565 /* Set PLL en = 0 */
1566 val = I915_READ(dpll);
1567 val &= ~DPLL_VCO_ENABLE;
1568 I915_WRITE(dpll, val);
1569
Jesse Barnesf6071162013-10-01 10:41:38 -07001570}
1571
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001572void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1573 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001574{
1575 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001576 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001577
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001578 switch (dport->port) {
1579 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001580 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001581 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001582 break;
1583 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001584 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001585 dpll_reg = DPLL(0);
1586 break;
1587 case PORT_D:
1588 port_mask = DPLL_PORTD_READY_MASK;
1589 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001590 break;
1591 default:
1592 BUG();
1593 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001594
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001595 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001596 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001597 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001598}
1599
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001600/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001601 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001602 * @dev_priv: i915 private structure
1603 * @pipe: pipe PLL to enable
1604 *
1605 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1606 * drives the transcoder clock.
1607 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001608static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001609{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001610 struct drm_device *dev = crtc->base.dev;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001612 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001613
Chris Wilson48da64a2012-05-13 20:16:12 +01001614 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001615 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001616 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001617 return;
1618
1619 if (WARN_ON(pll->refcount == 0))
1620 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001621
Daniel Vetter46edb022013-06-05 13:34:12 +02001622 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1623 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001624 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001625
Daniel Vettercdbd2312013-06-05 13:34:03 +02001626 if (pll->active++) {
1627 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001628 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629 return;
1630 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001631 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001632
Daniel Vetter46edb022013-06-05 13:34:12 +02001633 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001634 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001635 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001636}
1637
Daniel Vettere2b78262013-06-07 23:10:03 +02001638static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001639{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001640 struct drm_device *dev = crtc->base.dev;
1641 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001642 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001643
Jesse Barnes92f25842011-01-04 15:09:34 -08001644 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001645 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001646 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001647 return;
1648
Chris Wilson48da64a2012-05-13 20:16:12 +01001649 if (WARN_ON(pll->refcount == 0))
1650 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001651
Daniel Vetter46edb022013-06-05 13:34:12 +02001652 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1653 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001654 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655
Chris Wilson48da64a2012-05-13 20:16:12 +01001656 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001657 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001658 return;
1659 }
1660
Daniel Vettere9d69442013-06-05 13:34:15 +02001661 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001662 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001663 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001664 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001665
Daniel Vetter46edb022013-06-05 13:34:12 +02001666 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001667 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001668 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001669}
1670
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001671static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1672 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001673{
Daniel Vetter23670b322012-11-01 09:15:30 +01001674 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001675 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001677 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001680 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001681
1682 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001683 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001684 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001685
1686 /* FDI must be feeding us bits for PCH ports */
1687 assert_fdi_tx_enabled(dev_priv, pipe);
1688 assert_fdi_rx_enabled(dev_priv, pipe);
1689
Daniel Vetter23670b322012-11-01 09:15:30 +01001690 if (HAS_PCH_CPT(dev)) {
1691 /* Workaround: Set the timing override bit before enabling the
1692 * pch transcoder. */
1693 reg = TRANS_CHICKEN2(pipe);
1694 val = I915_READ(reg);
1695 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1696 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001697 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001698
Daniel Vetterab9412b2013-05-03 11:49:46 +02001699 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001700 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001701 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001702
1703 if (HAS_PCH_IBX(dev_priv->dev)) {
1704 /*
1705 * make the BPC in transcoder be consistent with
1706 * that in pipeconf reg.
1707 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001708 val &= ~PIPECONF_BPC_MASK;
1709 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001710 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001711
1712 val &= ~TRANS_INTERLACE_MASK;
1713 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001714 if (HAS_PCH_IBX(dev_priv->dev) &&
1715 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1716 val |= TRANS_LEGACY_INTERLACED_ILK;
1717 else
1718 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001719 else
1720 val |= TRANS_PROGRESSIVE;
1721
Jesse Barnes040484a2011-01-03 12:14:26 -08001722 I915_WRITE(reg, val | TRANS_ENABLE);
1723 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001724 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001725}
1726
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001727static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001728 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001729{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001730 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001731
1732 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001733 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001736 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001737 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001739 /* Workaround: set timing override bit. */
1740 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001741 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001742 I915_WRITE(_TRANSA_CHICKEN2, val);
1743
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001744 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001745 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001746
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001747 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1748 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001749 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001750 else
1751 val |= TRANS_PROGRESSIVE;
1752
Daniel Vetterab9412b2013-05-03 11:49:46 +02001753 I915_WRITE(LPT_TRANSCONF, val);
1754 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001755 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
Daniel Vetter23670b322012-11-01 09:15:30 +01001761 struct drm_device *dev = dev_priv->dev;
1762 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Daniel Vetterab9412b2013-05-03 11:49:46 +02001771 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
1776 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001777 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001778
1779 if (!HAS_PCH_IBX(dev)) {
1780 /* Workaround: Clear the timing override chicken bit again. */
1781 reg = TRANS_CHICKEN2(pipe);
1782 val = I915_READ(reg);
1783 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1784 I915_WRITE(reg, val);
1785 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001786}
1787
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001788static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001789{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001790 u32 val;
1791
Daniel Vetterab9412b2013-05-03 11:49:46 +02001792 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001793 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001794 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001795 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001796 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001797 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001798
1799 /* Workaround: clear timing override bit. */
1800 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001801 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001802 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001803}
1804
1805/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001806 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001807 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001809 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001810 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001811 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001812static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001813{
Paulo Zanoni03722642014-01-17 13:51:09 -02001814 struct drm_device *dev = crtc->base.dev;
1815 struct drm_i915_private *dev_priv = dev->dev_private;
1816 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001817 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1818 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001819 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001820 int reg;
1821 u32 val;
1822
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001823 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001824 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001825 assert_sprites_disabled(dev_priv, pipe);
1826
Paulo Zanoni681e5812012-12-06 11:12:38 -02001827 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001828 pch_transcoder = TRANSCODER_A;
1829 else
1830 pch_transcoder = pipe;
1831
Jesse Barnesb24e7172011-01-04 15:09:30 -08001832 /*
1833 * A pipe without a PLL won't actually be able to drive bits from
1834 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1835 * need the check.
1836 */
1837 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001838 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001839 assert_dsi_pll_enabled(dev_priv);
1840 else
1841 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001842 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001843 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001844 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001845 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001846 assert_fdi_tx_pll_enabled(dev_priv,
1847 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001848 }
1849 /* FIXME: assert CPU port conditions for SNB+ */
1850 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001852 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001853 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001854 if (val & PIPECONF_ENABLE) {
1855 WARN_ON(!(pipe == PIPE_A &&
1856 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001857 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001858 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001859
1860 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001861 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862}
1863
1864/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001865 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 * @dev_priv: i915 private structure
1867 * @pipe: pipe to disable
1868 *
1869 * Disable @pipe, making sure that various hardware specific requirements
1870 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1871 *
1872 * @pipe should be %PIPE_A or %PIPE_B.
1873 *
1874 * Will wait until the pipe has shut down before returning.
1875 */
1876static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1877 enum pipe pipe)
1878{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001879 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1880 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001881 int reg;
1882 u32 val;
1883
1884 /*
1885 * Make sure planes won't keep trying to pump pixels to us,
1886 * or we might hang the display.
1887 */
1888 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001889 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001890 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001891
1892 /* Don't disable pipe A or pipe A PLLs if needed */
1893 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1894 return;
1895
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001896 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001898 if ((val & PIPECONF_ENABLE) == 0)
1899 return;
1900
1901 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001902 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1903}
1904
Keith Packardd74362c2011-07-28 14:47:14 -07001905/*
1906 * Plane regs are double buffered, going from enabled->disabled needs a
1907 * trigger in order to latch. The display address reg provides this.
1908 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001909void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1910 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001911{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001912 struct drm_device *dev = dev_priv->dev;
1913 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001914
1915 I915_WRITE(reg, I915_READ(reg));
1916 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001917}
1918
Jesse Barnesb24e7172011-01-04 15:09:30 -08001919/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001920 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001921 * @dev_priv: i915 private structure
1922 * @plane: plane to enable
1923 * @pipe: pipe being fed
1924 *
1925 * Enable @plane on @pipe, making sure that @pipe is running first.
1926 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001927static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
1928 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001929{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001930 struct intel_crtc *intel_crtc =
1931 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001932 int reg;
1933 u32 val;
1934
1935 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1936 assert_pipe_enabled(dev_priv, pipe);
1937
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001938 if (intel_crtc->primary_enabled)
1939 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001940
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001941 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001942
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 reg = DSPCNTR(plane);
1944 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001945 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00001946
1947 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001948 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001949 intel_wait_for_vblank(dev_priv->dev, pipe);
1950}
1951
Jesse Barnesb24e7172011-01-04 15:09:30 -08001952/**
Matt Roper262ca2b2014-03-18 17:22:55 -07001953 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001954 * @dev_priv: i915 private structure
1955 * @plane: plane to disable
1956 * @pipe: pipe consuming the data
1957 *
1958 * Disable @plane; should be an independent operation.
1959 */
Matt Roper262ca2b2014-03-18 17:22:55 -07001960static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
1961 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001962{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001963 struct intel_crtc *intel_crtc =
1964 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 int reg;
1966 u32 val;
1967
Ville Syrjälä98ec7732014-04-30 17:43:01 +03001968 if (!intel_crtc->primary_enabled)
1969 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03001970
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001971 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001972
Jesse Barnesb24e7172011-01-04 15:09:30 -08001973 reg = DSPCNTR(plane);
1974 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03001975 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00001976
1977 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001978 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001979 intel_wait_for_vblank(dev_priv->dev, pipe);
1980}
1981
Chris Wilson693db182013-03-05 14:52:39 +00001982static bool need_vtd_wa(struct drm_device *dev)
1983{
1984#ifdef CONFIG_INTEL_IOMMU
1985 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1986 return true;
1987#endif
1988 return false;
1989}
1990
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001991static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1992{
1993 int tile_height;
1994
1995 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1996 return ALIGN(height, tile_height);
1997}
1998
Chris Wilson127bd2a2010-07-23 23:32:05 +01001999int
Chris Wilson48b956c2010-09-14 12:50:34 +01002000intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002002 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003{
Chris Wilsonce453d82011-02-21 14:43:56 +00002004 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002005 u32 alignment;
2006 int ret;
2007
Chris Wilson05394f32010-11-08 19:18:58 +00002008 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002009 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002010 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2011 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002012 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002013 alignment = 4 * 1024;
2014 else
2015 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002016 break;
2017 case I915_TILING_X:
2018 /* pin() will align the object as required by fence */
2019 alignment = 0;
2020 break;
2021 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002022 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002023 return -EINVAL;
2024 default:
2025 BUG();
2026 }
2027
Chris Wilson693db182013-03-05 14:52:39 +00002028 /* Note that the w/a also requires 64 PTE of padding following the
2029 * bo. We currently fill all unused PTE with the shadow page and so
2030 * we should always have valid PTE following the scanout preventing
2031 * the VT-d warning.
2032 */
2033 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2034 alignment = 256 * 1024;
2035
Chris Wilsonce453d82011-02-21 14:43:56 +00002036 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002037 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002038 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002039 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002040
2041 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2042 * fence, whereas 965+ only requires a fence if using
2043 * framebuffer compression. For simplicity, we always install
2044 * a fence as the cost is not that onerous.
2045 */
Chris Wilson06d98132012-04-17 15:31:24 +01002046 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002047 if (ret)
2048 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002049
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002050 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002051
Chris Wilsonce453d82011-02-21 14:43:56 +00002052 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002053 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002054
2055err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002056 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002057err_interruptible:
2058 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002059 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002060}
2061
Chris Wilson1690e1e2011-12-14 13:57:08 +01002062void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2063{
2064 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002065 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002066}
2067
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2069 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002070unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2071 unsigned int tiling_mode,
2072 unsigned int cpp,
2073 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002074{
Chris Wilsonbc752862013-02-21 20:04:31 +00002075 if (tiling_mode != I915_TILING_NONE) {
2076 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002077
Chris Wilsonbc752862013-02-21 20:04:31 +00002078 tile_rows = *y / 8;
2079 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002080
Chris Wilsonbc752862013-02-21 20:04:31 +00002081 tiles = *x / (512/cpp);
2082 *x %= 512/cpp;
2083
2084 return tile_rows * pitch * 8 + tiles * 4096;
2085 } else {
2086 unsigned int offset;
2087
2088 offset = *y * pitch + *x * cpp;
2089 *y = 0;
2090 *x = (offset & 4095) / cpp;
2091 return offset & -4096;
2092 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002093}
2094
Jesse Barnes46f297f2014-03-07 08:57:48 -08002095int intel_format_to_fourcc(int format)
2096{
2097 switch (format) {
2098 case DISPPLANE_8BPP:
2099 return DRM_FORMAT_C8;
2100 case DISPPLANE_BGRX555:
2101 return DRM_FORMAT_XRGB1555;
2102 case DISPPLANE_BGRX565:
2103 return DRM_FORMAT_RGB565;
2104 default:
2105 case DISPPLANE_BGRX888:
2106 return DRM_FORMAT_XRGB8888;
2107 case DISPPLANE_RGBX888:
2108 return DRM_FORMAT_XBGR8888;
2109 case DISPPLANE_BGRX101010:
2110 return DRM_FORMAT_XRGB2101010;
2111 case DISPPLANE_RGBX101010:
2112 return DRM_FORMAT_XBGR2101010;
2113 }
2114}
2115
Jesse Barnes484b41d2014-03-07 08:57:55 -08002116static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002117 struct intel_plane_config *plane_config)
2118{
2119 struct drm_device *dev = crtc->base.dev;
2120 struct drm_i915_gem_object *obj = NULL;
2121 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2122 u32 base = plane_config->base;
2123
Chris Wilsonff2652e2014-03-10 08:07:02 +00002124 if (plane_config->size == 0)
2125 return false;
2126
Jesse Barnes46f297f2014-03-07 08:57:48 -08002127 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2128 plane_config->size);
2129 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002130 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002131
2132 if (plane_config->tiled) {
2133 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002134 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002135 }
2136
Dave Airlie66e514c2014-04-03 07:51:54 +10002137 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2138 mode_cmd.width = crtc->base.primary->fb->width;
2139 mode_cmd.height = crtc->base.primary->fb->height;
2140 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002141
2142 mutex_lock(&dev->struct_mutex);
2143
Dave Airlie66e514c2014-04-03 07:51:54 +10002144 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002145 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002146 DRM_DEBUG_KMS("intel fb init failed\n");
2147 goto out_unref_obj;
2148 }
2149
2150 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002151
2152 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2153 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002154
2155out_unref_obj:
2156 drm_gem_object_unreference(&obj->base);
2157 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002158 return false;
2159}
2160
2161static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2162 struct intel_plane_config *plane_config)
2163{
2164 struct drm_device *dev = intel_crtc->base.dev;
2165 struct drm_crtc *c;
2166 struct intel_crtc *i;
2167 struct intel_framebuffer *fb;
2168
Dave Airlie66e514c2014-04-03 07:51:54 +10002169 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002170 return;
2171
2172 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2173 return;
2174
Dave Airlie66e514c2014-04-03 07:51:54 +10002175 kfree(intel_crtc->base.primary->fb);
2176 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002177
2178 /*
2179 * Failed to alloc the obj, check to see if we should share
2180 * an fb with another CRTC instead
2181 */
2182 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2183 i = to_intel_crtc(c);
2184
2185 if (c == &intel_crtc->base)
2186 continue;
2187
Dave Airlie66e514c2014-04-03 07:51:54 +10002188 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002189 continue;
2190
Dave Airlie66e514c2014-04-03 07:51:54 +10002191 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002192 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002193 drm_framebuffer_reference(c->primary->fb);
2194 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002195 break;
2196 }
2197 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002198}
2199
Matt Roper262ca2b2014-03-18 17:22:55 -07002200static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2201 struct drm_framebuffer *fb,
2202 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002203{
2204 struct drm_device *dev = crtc->dev;
2205 struct drm_i915_private *dev_priv = dev->dev_private;
2206 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2207 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002208 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002209 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002210 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002211 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002212 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002213
Jesse Barnes81255562010-08-02 12:07:50 -07002214 intel_fb = to_intel_framebuffer(fb);
2215 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002216
Chris Wilson5eddb702010-09-11 13:48:45 +01002217 reg = DSPCNTR(plane);
2218 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002219 /* Mask out pixel format bits in case we change it */
2220 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002221 switch (fb->pixel_format) {
2222 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002223 dspcntr |= DISPPLANE_8BPP;
2224 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002225 case DRM_FORMAT_XRGB1555:
2226 case DRM_FORMAT_ARGB1555:
2227 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002228 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002229 case DRM_FORMAT_RGB565:
2230 dspcntr |= DISPPLANE_BGRX565;
2231 break;
2232 case DRM_FORMAT_XRGB8888:
2233 case DRM_FORMAT_ARGB8888:
2234 dspcntr |= DISPPLANE_BGRX888;
2235 break;
2236 case DRM_FORMAT_XBGR8888:
2237 case DRM_FORMAT_ABGR8888:
2238 dspcntr |= DISPPLANE_RGBX888;
2239 break;
2240 case DRM_FORMAT_XRGB2101010:
2241 case DRM_FORMAT_ARGB2101010:
2242 dspcntr |= DISPPLANE_BGRX101010;
2243 break;
2244 case DRM_FORMAT_XBGR2101010:
2245 case DRM_FORMAT_ABGR2101010:
2246 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002247 break;
2248 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002249 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002250 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002251
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002252 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002253 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002254 dspcntr |= DISPPLANE_TILED;
2255 else
2256 dspcntr &= ~DISPPLANE_TILED;
2257 }
2258
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002259 if (IS_G4X(dev))
2260 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2261
Chris Wilson5eddb702010-09-11 13:48:45 +01002262 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002263
Daniel Vettere506a0c2012-07-05 12:17:29 +02002264 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002265
Daniel Vetterc2c75132012-07-05 12:17:30 +02002266 if (INTEL_INFO(dev)->gen >= 4) {
2267 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002268 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2269 fb->bits_per_pixel / 8,
2270 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002271 linear_offset -= intel_crtc->dspaddr_offset;
2272 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002273 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002274 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002275
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002276 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2277 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2278 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002279 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002280 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002281 I915_WRITE(DSPSURF(plane),
2282 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002283 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002284 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002285 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002286 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002287 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002288
Jesse Barnes17638cd2011-06-24 12:19:23 -07002289 return 0;
2290}
2291
Matt Roper262ca2b2014-03-18 17:22:55 -07002292static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2293 struct drm_framebuffer *fb,
2294 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002295{
2296 struct drm_device *dev = crtc->dev;
2297 struct drm_i915_private *dev_priv = dev->dev_private;
2298 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2299 struct intel_framebuffer *intel_fb;
2300 struct drm_i915_gem_object *obj;
2301 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002302 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002303 u32 dspcntr;
2304 u32 reg;
2305
Jesse Barnes17638cd2011-06-24 12:19:23 -07002306 intel_fb = to_intel_framebuffer(fb);
2307 obj = intel_fb->obj;
2308
2309 reg = DSPCNTR(plane);
2310 dspcntr = I915_READ(reg);
2311 /* Mask out pixel format bits in case we change it */
2312 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002313 switch (fb->pixel_format) {
2314 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002315 dspcntr |= DISPPLANE_8BPP;
2316 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002317 case DRM_FORMAT_RGB565:
2318 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002319 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002320 case DRM_FORMAT_XRGB8888:
2321 case DRM_FORMAT_ARGB8888:
2322 dspcntr |= DISPPLANE_BGRX888;
2323 break;
2324 case DRM_FORMAT_XBGR8888:
2325 case DRM_FORMAT_ABGR8888:
2326 dspcntr |= DISPPLANE_RGBX888;
2327 break;
2328 case DRM_FORMAT_XRGB2101010:
2329 case DRM_FORMAT_ARGB2101010:
2330 dspcntr |= DISPPLANE_BGRX101010;
2331 break;
2332 case DRM_FORMAT_XBGR2101010:
2333 case DRM_FORMAT_ABGR2101010:
2334 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002335 break;
2336 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002337 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002338 }
2339
2340 if (obj->tiling_mode != I915_TILING_NONE)
2341 dspcntr |= DISPPLANE_TILED;
2342 else
2343 dspcntr &= ~DISPPLANE_TILED;
2344
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002345 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002346 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2347 else
2348 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002349
2350 I915_WRITE(reg, dspcntr);
2351
Daniel Vettere506a0c2012-07-05 12:17:29 +02002352 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002353 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002354 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2355 fb->bits_per_pixel / 8,
2356 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002357 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002358
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002359 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2360 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2361 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002362 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002363 I915_WRITE(DSPSURF(plane),
2364 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002365 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002366 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2367 } else {
2368 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2369 I915_WRITE(DSPLINOFF(plane), linear_offset);
2370 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002371 POSTING_READ(reg);
2372
2373 return 0;
2374}
2375
2376/* Assume fb object is pinned & idle & fenced and just update base pointers */
2377static int
2378intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2379 int x, int y, enum mode_set_atomic state)
2380{
2381 struct drm_device *dev = crtc->dev;
2382 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002383
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002384 if (dev_priv->display.disable_fbc)
2385 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002386 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002387
Matt Roper262ca2b2014-03-18 17:22:55 -07002388 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002389}
2390
Ville Syrjälä96a02912013-02-18 19:08:49 +02002391void intel_display_handle_reset(struct drm_device *dev)
2392{
2393 struct drm_i915_private *dev_priv = dev->dev_private;
2394 struct drm_crtc *crtc;
2395
2396 /*
2397 * Flips in the rings have been nuked by the reset,
2398 * so complete all pending flips so that user space
2399 * will get its events and not get stuck.
2400 *
2401 * Also update the base address of all primary
2402 * planes to the the last fb to make sure we're
2403 * showing the correct fb after a reset.
2404 *
2405 * Need to make two loops over the crtcs so that we
2406 * don't try to grab a crtc mutex before the
2407 * pending_flip_queue really got woken up.
2408 */
2409
2410 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2411 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2412 enum plane plane = intel_crtc->plane;
2413
2414 intel_prepare_page_flip(dev, plane);
2415 intel_finish_page_flip_plane(dev, plane);
2416 }
2417
2418 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2420
2421 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002422 /*
2423 * FIXME: Once we have proper support for primary planes (and
2424 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002425 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002426 */
Matt Roperf4510a22014-04-01 15:22:40 -07002427 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002428 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002429 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002430 crtc->x,
2431 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002432 mutex_unlock(&crtc->mutex);
2433 }
2434}
2435
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002436static int
Chris Wilson14667a42012-04-03 17:58:35 +01002437intel_finish_fb(struct drm_framebuffer *old_fb)
2438{
2439 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2440 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2441 bool was_interruptible = dev_priv->mm.interruptible;
2442 int ret;
2443
Chris Wilson14667a42012-04-03 17:58:35 +01002444 /* Big Hammer, we also need to ensure that any pending
2445 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2446 * current scanout is retired before unpinning the old
2447 * framebuffer.
2448 *
2449 * This should only fail upon a hung GPU, in which case we
2450 * can safely continue.
2451 */
2452 dev_priv->mm.interruptible = false;
2453 ret = i915_gem_object_finish_gpu(obj);
2454 dev_priv->mm.interruptible = was_interruptible;
2455
2456 return ret;
2457}
2458
Chris Wilson7d5e3792014-03-04 13:15:08 +00002459static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2460{
2461 struct drm_device *dev = crtc->dev;
2462 struct drm_i915_private *dev_priv = dev->dev_private;
2463 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2464 unsigned long flags;
2465 bool pending;
2466
2467 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2468 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2469 return false;
2470
2471 spin_lock_irqsave(&dev->event_lock, flags);
2472 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2473 spin_unlock_irqrestore(&dev->event_lock, flags);
2474
2475 return pending;
2476}
2477
Chris Wilson14667a42012-04-03 17:58:35 +01002478static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002479intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002480 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002481{
2482 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002483 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002485 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002486 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002487
Chris Wilson7d5e3792014-03-04 13:15:08 +00002488 if (intel_crtc_has_pending_flip(crtc)) {
2489 DRM_ERROR("pipe is still busy with an old pageflip\n");
2490 return -EBUSY;
2491 }
2492
Jesse Barnes79e53942008-11-07 14:24:08 -08002493 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002494 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002495 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002496 return 0;
2497 }
2498
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002499 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002500 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2501 plane_name(intel_crtc->plane),
2502 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002503 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002504 }
2505
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002506 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002507 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002508 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002509 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002510 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002511 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002512 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002513 return ret;
2514 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002515
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002516 /*
2517 * Update pipe size and adjust fitter if needed: the reason for this is
2518 * that in compute_mode_changes we check the native mode (not the pfit
2519 * mode) to see if we can flip rather than do a full mode set. In the
2520 * fastboot case, we'll flip, but if we don't update the pipesrc and
2521 * pfit state, we'll end up with a big fb scanned out into the wrong
2522 * sized surface.
2523 *
2524 * To fix this properly, we need to hoist the checks up into
2525 * compute_mode_changes (or above), check the actual pfit state and
2526 * whether the platform allows pfit disable with pipe active, and only
2527 * then update the pipesrc and pfit state, even on the flip path.
2528 */
Jani Nikulad330a952014-01-21 11:24:25 +02002529 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002530 const struct drm_display_mode *adjusted_mode =
2531 &intel_crtc->config.adjusted_mode;
2532
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002533 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002534 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2535 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002536 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002537 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2538 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2539 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2540 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2541 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2542 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002543 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2544 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002545 }
2546
Matt Roper262ca2b2014-03-18 17:22:55 -07002547 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002548 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002549 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002550 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002551 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002552 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002553 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002554 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002555
Matt Roperf4510a22014-04-01 15:22:40 -07002556 old_fb = crtc->primary->fb;
2557 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002558 crtc->x = x;
2559 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002560
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002561 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002562 if (intel_crtc->active && old_fb != fb)
2563 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002564 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002565 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002566 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002567 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002568
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002569 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002570 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002571 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002572 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002573
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002574 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002575}
2576
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002577static void intel_fdi_normal_train(struct drm_crtc *crtc)
2578{
2579 struct drm_device *dev = crtc->dev;
2580 struct drm_i915_private *dev_priv = dev->dev_private;
2581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2582 int pipe = intel_crtc->pipe;
2583 u32 reg, temp;
2584
2585 /* enable normal train */
2586 reg = FDI_TX_CTL(pipe);
2587 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002588 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002589 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2590 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002591 } else {
2592 temp &= ~FDI_LINK_TRAIN_NONE;
2593 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002594 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002595 I915_WRITE(reg, temp);
2596
2597 reg = FDI_RX_CTL(pipe);
2598 temp = I915_READ(reg);
2599 if (HAS_PCH_CPT(dev)) {
2600 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2601 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2602 } else {
2603 temp &= ~FDI_LINK_TRAIN_NONE;
2604 temp |= FDI_LINK_TRAIN_NONE;
2605 }
2606 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2607
2608 /* wait one idle pattern time */
2609 POSTING_READ(reg);
2610 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002611
2612 /* IVB wants error correction enabled */
2613 if (IS_IVYBRIDGE(dev))
2614 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2615 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002616}
2617
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002618static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002619{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002620 return crtc->base.enabled && crtc->active &&
2621 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002622}
2623
Daniel Vetter01a415f2012-10-27 15:58:40 +02002624static void ivb_modeset_global_resources(struct drm_device *dev)
2625{
2626 struct drm_i915_private *dev_priv = dev->dev_private;
2627 struct intel_crtc *pipe_B_crtc =
2628 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2629 struct intel_crtc *pipe_C_crtc =
2630 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2631 uint32_t temp;
2632
Daniel Vetter1e833f42013-02-19 22:31:57 +01002633 /*
2634 * When everything is off disable fdi C so that we could enable fdi B
2635 * with all lanes. Note that we don't care about enabled pipes without
2636 * an enabled pch encoder.
2637 */
2638 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2639 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002640 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2641 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2642
2643 temp = I915_READ(SOUTH_CHICKEN1);
2644 temp &= ~FDI_BC_BIFURCATION_SELECT;
2645 DRM_DEBUG_KMS("disabling fdi C rx\n");
2646 I915_WRITE(SOUTH_CHICKEN1, temp);
2647 }
2648}
2649
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650/* The FDI link training functions for ILK/Ibexpeak. */
2651static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2652{
2653 struct drm_device *dev = crtc->dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
2655 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2656 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002658
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002659 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002660 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002661
Adam Jacksone1a44742010-06-25 15:32:14 -04002662 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2663 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 reg = FDI_RX_IMR(pipe);
2665 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002666 temp &= ~FDI_RX_SYMBOL_LOCK;
2667 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002668 I915_WRITE(reg, temp);
2669 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002670 udelay(150);
2671
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002672 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002673 reg = FDI_TX_CTL(pipe);
2674 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002675 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2676 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002677 temp &= ~FDI_LINK_TRAIN_NONE;
2678 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002679 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002680
Chris Wilson5eddb702010-09-11 13:48:45 +01002681 reg = FDI_RX_CTL(pipe);
2682 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002683 temp &= ~FDI_LINK_TRAIN_NONE;
2684 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002685 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2686
2687 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002688 udelay(150);
2689
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002690 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002691 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2692 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2693 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002694
Chris Wilson5eddb702010-09-11 13:48:45 +01002695 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002696 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002697 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002698 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2699
2700 if ((temp & FDI_RX_BIT_LOCK)) {
2701 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002702 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002703 break;
2704 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002705 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002706 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708
2709 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002710 reg = FDI_TX_CTL(pipe);
2711 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002712 temp &= ~FDI_LINK_TRAIN_NONE;
2713 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002714 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002715
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 reg = FDI_RX_CTL(pipe);
2717 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002718 temp &= ~FDI_LINK_TRAIN_NONE;
2719 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 I915_WRITE(reg, temp);
2721
2722 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002723 udelay(150);
2724
Chris Wilson5eddb702010-09-11 13:48:45 +01002725 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002726 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002728 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2729
2730 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002732 DRM_DEBUG_KMS("FDI train 2 done.\n");
2733 break;
2734 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002735 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002736 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002737 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002738
2739 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002740
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002741}
2742
Akshay Joshi0206e352011-08-16 15:34:10 -04002743static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002744 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2745 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2746 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2747 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2748};
2749
2750/* The FDI link training functions for SNB/Cougarpoint. */
2751static void gen6_fdi_link_train(struct drm_crtc *crtc)
2752{
2753 struct drm_device *dev = crtc->dev;
2754 struct drm_i915_private *dev_priv = dev->dev_private;
2755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2756 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002757 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002758
Adam Jacksone1a44742010-06-25 15:32:14 -04002759 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2760 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002761 reg = FDI_RX_IMR(pipe);
2762 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002763 temp &= ~FDI_RX_SYMBOL_LOCK;
2764 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 I915_WRITE(reg, temp);
2766
2767 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002768 udelay(150);
2769
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002770 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002771 reg = FDI_TX_CTL(pipe);
2772 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002773 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2774 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002775 temp &= ~FDI_LINK_TRAIN_NONE;
2776 temp |= FDI_LINK_TRAIN_PATTERN_1;
2777 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2778 /* SNB-B */
2779 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002781
Daniel Vetterd74cf322012-10-26 10:58:13 +02002782 I915_WRITE(FDI_RX_MISC(pipe),
2783 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2784
Chris Wilson5eddb702010-09-11 13:48:45 +01002785 reg = FDI_RX_CTL(pipe);
2786 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787 if (HAS_PCH_CPT(dev)) {
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2790 } else {
2791 temp &= ~FDI_LINK_TRAIN_NONE;
2792 temp |= FDI_LINK_TRAIN_PATTERN_1;
2793 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002794 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2795
2796 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002797 udelay(150);
2798
Akshay Joshi0206e352011-08-16 15:34:10 -04002799 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002800 reg = FDI_TX_CTL(pipe);
2801 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002802 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2803 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp);
2805
2806 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002807 udelay(500);
2808
Sean Paulfa37d392012-03-02 12:53:39 -05002809 for (retry = 0; retry < 5; retry++) {
2810 reg = FDI_RX_IIR(pipe);
2811 temp = I915_READ(reg);
2812 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2813 if (temp & FDI_RX_BIT_LOCK) {
2814 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2815 DRM_DEBUG_KMS("FDI train 1 done.\n");
2816 break;
2817 }
2818 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002819 }
Sean Paulfa37d392012-03-02 12:53:39 -05002820 if (retry < 5)
2821 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002822 }
2823 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002824 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002825
2826 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002827 reg = FDI_TX_CTL(pipe);
2828 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002829 temp &= ~FDI_LINK_TRAIN_NONE;
2830 temp |= FDI_LINK_TRAIN_PATTERN_2;
2831 if (IS_GEN6(dev)) {
2832 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2833 /* SNB-B */
2834 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2835 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002836 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002837
Chris Wilson5eddb702010-09-11 13:48:45 +01002838 reg = FDI_RX_CTL(pipe);
2839 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002840 if (HAS_PCH_CPT(dev)) {
2841 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2842 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2843 } else {
2844 temp &= ~FDI_LINK_TRAIN_NONE;
2845 temp |= FDI_LINK_TRAIN_PATTERN_2;
2846 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
2848
2849 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002850 udelay(150);
2851
Akshay Joshi0206e352011-08-16 15:34:10 -04002852 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 reg = FDI_TX_CTL(pipe);
2854 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002855 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2856 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002857 I915_WRITE(reg, temp);
2858
2859 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002860 udelay(500);
2861
Sean Paulfa37d392012-03-02 12:53:39 -05002862 for (retry = 0; retry < 5; retry++) {
2863 reg = FDI_RX_IIR(pipe);
2864 temp = I915_READ(reg);
2865 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2866 if (temp & FDI_RX_SYMBOL_LOCK) {
2867 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2868 DRM_DEBUG_KMS("FDI train 2 done.\n");
2869 break;
2870 }
2871 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002872 }
Sean Paulfa37d392012-03-02 12:53:39 -05002873 if (retry < 5)
2874 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002875 }
2876 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002877 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002878
2879 DRM_DEBUG_KMS("FDI train done.\n");
2880}
2881
Jesse Barnes357555c2011-04-28 15:09:55 -07002882/* Manual link training for Ivy Bridge A0 parts */
2883static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2884{
2885 struct drm_device *dev = crtc->dev;
2886 struct drm_i915_private *dev_priv = dev->dev_private;
2887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2888 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002889 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002890
2891 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2892 for train result */
2893 reg = FDI_RX_IMR(pipe);
2894 temp = I915_READ(reg);
2895 temp &= ~FDI_RX_SYMBOL_LOCK;
2896 temp &= ~FDI_RX_BIT_LOCK;
2897 I915_WRITE(reg, temp);
2898
2899 POSTING_READ(reg);
2900 udelay(150);
2901
Daniel Vetter01a415f2012-10-27 15:58:40 +02002902 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2903 I915_READ(FDI_RX_IIR(pipe)));
2904
Jesse Barnes139ccd32013-08-19 11:04:55 -07002905 /* Try each vswing and preemphasis setting twice before moving on */
2906 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2907 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002908 reg = FDI_TX_CTL(pipe);
2909 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002910 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2911 temp &= ~FDI_TX_ENABLE;
2912 I915_WRITE(reg, temp);
2913
2914 reg = FDI_RX_CTL(pipe);
2915 temp = I915_READ(reg);
2916 temp &= ~FDI_LINK_TRAIN_AUTO;
2917 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2918 temp &= ~FDI_RX_ENABLE;
2919 I915_WRITE(reg, temp);
2920
2921 /* enable CPU FDI TX and PCH FDI RX */
2922 reg = FDI_TX_CTL(pipe);
2923 temp = I915_READ(reg);
2924 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2925 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2926 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002927 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002928 temp |= snb_b_fdi_train_param[j/2];
2929 temp |= FDI_COMPOSITE_SYNC;
2930 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2931
2932 I915_WRITE(FDI_RX_MISC(pipe),
2933 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2934
2935 reg = FDI_RX_CTL(pipe);
2936 temp = I915_READ(reg);
2937 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2938 temp |= FDI_COMPOSITE_SYNC;
2939 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2940
2941 POSTING_READ(reg);
2942 udelay(1); /* should be 0.5us */
2943
2944 for (i = 0; i < 4; i++) {
2945 reg = FDI_RX_IIR(pipe);
2946 temp = I915_READ(reg);
2947 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2948
2949 if (temp & FDI_RX_BIT_LOCK ||
2950 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2951 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2952 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2953 i);
2954 break;
2955 }
2956 udelay(1); /* should be 0.5us */
2957 }
2958 if (i == 4) {
2959 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2960 continue;
2961 }
2962
2963 /* Train 2 */
2964 reg = FDI_TX_CTL(pipe);
2965 temp = I915_READ(reg);
2966 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2967 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2968 I915_WRITE(reg, temp);
2969
2970 reg = FDI_RX_CTL(pipe);
2971 temp = I915_READ(reg);
2972 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2973 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002974 I915_WRITE(reg, temp);
2975
2976 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002977 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002978
Jesse Barnes139ccd32013-08-19 11:04:55 -07002979 for (i = 0; i < 4; i++) {
2980 reg = FDI_RX_IIR(pipe);
2981 temp = I915_READ(reg);
2982 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002983
Jesse Barnes139ccd32013-08-19 11:04:55 -07002984 if (temp & FDI_RX_SYMBOL_LOCK ||
2985 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2986 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2987 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2988 i);
2989 goto train_done;
2990 }
2991 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002992 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002993 if (i == 4)
2994 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002995 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002996
Jesse Barnes139ccd32013-08-19 11:04:55 -07002997train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002998 DRM_DEBUG_KMS("FDI train done.\n");
2999}
3000
Daniel Vetter88cefb62012-08-12 19:27:14 +02003001static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003002{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003003 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003004 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003005 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003007
Jesse Barnesc64e3112010-09-10 11:27:03 -07003008
Jesse Barnes0e23b992010-09-10 11:10:00 -07003009 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 reg = FDI_RX_CTL(pipe);
3011 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003012 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3013 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003014 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003015 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3016
3017 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003018 udelay(200);
3019
3020 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 temp = I915_READ(reg);
3022 I915_WRITE(reg, temp | FDI_PCDCLK);
3023
3024 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003025 udelay(200);
3026
Paulo Zanoni20749732012-11-23 15:30:38 -02003027 /* Enable CPU FDI TX PLL, always on for Ironlake */
3028 reg = FDI_TX_CTL(pipe);
3029 temp = I915_READ(reg);
3030 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3031 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003032
Paulo Zanoni20749732012-11-23 15:30:38 -02003033 POSTING_READ(reg);
3034 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003035 }
3036}
3037
Daniel Vetter88cefb62012-08-12 19:27:14 +02003038static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3039{
3040 struct drm_device *dev = intel_crtc->base.dev;
3041 struct drm_i915_private *dev_priv = dev->dev_private;
3042 int pipe = intel_crtc->pipe;
3043 u32 reg, temp;
3044
3045 /* Switch from PCDclk to Rawclk */
3046 reg = FDI_RX_CTL(pipe);
3047 temp = I915_READ(reg);
3048 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3049
3050 /* Disable CPU FDI TX PLL */
3051 reg = FDI_TX_CTL(pipe);
3052 temp = I915_READ(reg);
3053 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3054
3055 POSTING_READ(reg);
3056 udelay(100);
3057
3058 reg = FDI_RX_CTL(pipe);
3059 temp = I915_READ(reg);
3060 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3061
3062 /* Wait for the clocks to turn off. */
3063 POSTING_READ(reg);
3064 udelay(100);
3065}
3066
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003067static void ironlake_fdi_disable(struct drm_crtc *crtc)
3068{
3069 struct drm_device *dev = crtc->dev;
3070 struct drm_i915_private *dev_priv = dev->dev_private;
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3072 int pipe = intel_crtc->pipe;
3073 u32 reg, temp;
3074
3075 /* disable CPU FDI tx and PCH FDI rx */
3076 reg = FDI_TX_CTL(pipe);
3077 temp = I915_READ(reg);
3078 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3079 POSTING_READ(reg);
3080
3081 reg = FDI_RX_CTL(pipe);
3082 temp = I915_READ(reg);
3083 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003084 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003085 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3086
3087 POSTING_READ(reg);
3088 udelay(100);
3089
3090 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003091 if (HAS_PCH_IBX(dev)) {
3092 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003093 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003094
3095 /* still set train pattern 1 */
3096 reg = FDI_TX_CTL(pipe);
3097 temp = I915_READ(reg);
3098 temp &= ~FDI_LINK_TRAIN_NONE;
3099 temp |= FDI_LINK_TRAIN_PATTERN_1;
3100 I915_WRITE(reg, temp);
3101
3102 reg = FDI_RX_CTL(pipe);
3103 temp = I915_READ(reg);
3104 if (HAS_PCH_CPT(dev)) {
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3107 } else {
3108 temp &= ~FDI_LINK_TRAIN_NONE;
3109 temp |= FDI_LINK_TRAIN_PATTERN_1;
3110 }
3111 /* BPC in FDI rx is consistent with that in PIPECONF */
3112 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003113 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003114 I915_WRITE(reg, temp);
3115
3116 POSTING_READ(reg);
3117 udelay(100);
3118}
3119
Chris Wilson5dce5b932014-01-20 10:17:36 +00003120bool intel_has_pending_fb_unpin(struct drm_device *dev)
3121{
3122 struct intel_crtc *crtc;
3123
3124 /* Note that we don't need to be called with mode_config.lock here
3125 * as our list of CRTC objects is static for the lifetime of the
3126 * device and so cannot disappear as we iterate. Similarly, we can
3127 * happily treat the predicates as racy, atomic checks as userspace
3128 * cannot claim and pin a new fb without at least acquring the
3129 * struct_mutex and so serialising with us.
3130 */
3131 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3132 if (atomic_read(&crtc->unpin_work_count) == 0)
3133 continue;
3134
3135 if (crtc->unpin_work)
3136 intel_wait_for_vblank(dev, crtc->pipe);
3137
3138 return true;
3139 }
3140
3141 return false;
3142}
3143
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003144static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3145{
Chris Wilson0f911282012-04-17 10:05:38 +01003146 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003147 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003148
Matt Roperf4510a22014-04-01 15:22:40 -07003149 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003150 return;
3151
Daniel Vetter2c10d572012-12-20 21:24:07 +01003152 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3153
Chris Wilson5bb61642012-09-27 21:25:58 +01003154 wait_event(dev_priv->pending_flip_queue,
3155 !intel_crtc_has_pending_flip(crtc));
3156
Chris Wilson0f911282012-04-17 10:05:38 +01003157 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003158 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003159 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003160}
3161
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003162/* Program iCLKIP clock to the desired frequency */
3163static void lpt_program_iclkip(struct drm_crtc *crtc)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003167 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003168 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3169 u32 temp;
3170
Daniel Vetter09153002012-12-12 14:06:44 +01003171 mutex_lock(&dev_priv->dpio_lock);
3172
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003173 /* It is necessary to ungate the pixclk gate prior to programming
3174 * the divisors, and gate it back when it is done.
3175 */
3176 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3177
3178 /* Disable SSCCTL */
3179 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003180 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3181 SBI_SSCCTL_DISABLE,
3182 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003183
3184 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003185 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003186 auxdiv = 1;
3187 divsel = 0x41;
3188 phaseinc = 0x20;
3189 } else {
3190 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003191 * but the adjusted_mode->crtc_clock in in KHz. To get the
3192 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003193 * convert the virtual clock precision to KHz here for higher
3194 * precision.
3195 */
3196 u32 iclk_virtual_root_freq = 172800 * 1000;
3197 u32 iclk_pi_range = 64;
3198 u32 desired_divisor, msb_divisor_value, pi_value;
3199
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003200 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003201 msb_divisor_value = desired_divisor / iclk_pi_range;
3202 pi_value = desired_divisor % iclk_pi_range;
3203
3204 auxdiv = 0;
3205 divsel = msb_divisor_value - 2;
3206 phaseinc = pi_value;
3207 }
3208
3209 /* This should not happen with any sane values */
3210 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3211 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3212 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3213 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3214
3215 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003216 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003217 auxdiv,
3218 divsel,
3219 phasedir,
3220 phaseinc);
3221
3222 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003223 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003224 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3225 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3226 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3227 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3228 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3229 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003230 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003231
3232 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003233 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003234 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3235 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003236 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003237
3238 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003239 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003240 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003241 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003242
3243 /* Wait for initialization time */
3244 udelay(24);
3245
3246 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003247
3248 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003249}
3250
Daniel Vetter275f01b22013-05-03 11:49:47 +02003251static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3252 enum pipe pch_transcoder)
3253{
3254 struct drm_device *dev = crtc->base.dev;
3255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3257
3258 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3259 I915_READ(HTOTAL(cpu_transcoder)));
3260 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3261 I915_READ(HBLANK(cpu_transcoder)));
3262 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3263 I915_READ(HSYNC(cpu_transcoder)));
3264
3265 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3266 I915_READ(VTOTAL(cpu_transcoder)));
3267 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3268 I915_READ(VBLANK(cpu_transcoder)));
3269 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3270 I915_READ(VSYNC(cpu_transcoder)));
3271 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3272 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3273}
3274
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003275static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3276{
3277 struct drm_i915_private *dev_priv = dev->dev_private;
3278 uint32_t temp;
3279
3280 temp = I915_READ(SOUTH_CHICKEN1);
3281 if (temp & FDI_BC_BIFURCATION_SELECT)
3282 return;
3283
3284 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3285 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3286
3287 temp |= FDI_BC_BIFURCATION_SELECT;
3288 DRM_DEBUG_KMS("enabling fdi C rx\n");
3289 I915_WRITE(SOUTH_CHICKEN1, temp);
3290 POSTING_READ(SOUTH_CHICKEN1);
3291}
3292
3293static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3294{
3295 struct drm_device *dev = intel_crtc->base.dev;
3296 struct drm_i915_private *dev_priv = dev->dev_private;
3297
3298 switch (intel_crtc->pipe) {
3299 case PIPE_A:
3300 break;
3301 case PIPE_B:
3302 if (intel_crtc->config.fdi_lanes > 2)
3303 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3304 else
3305 cpt_enable_fdi_bc_bifurcation(dev);
3306
3307 break;
3308 case PIPE_C:
3309 cpt_enable_fdi_bc_bifurcation(dev);
3310
3311 break;
3312 default:
3313 BUG();
3314 }
3315}
3316
Jesse Barnesf67a5592011-01-05 10:31:48 -08003317/*
3318 * Enable PCH resources required for PCH ports:
3319 * - PCH PLLs
3320 * - FDI training & RX/TX
3321 * - update transcoder timings
3322 * - DP transcoding bits
3323 * - transcoder
3324 */
3325static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003326{
3327 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003328 struct drm_i915_private *dev_priv = dev->dev_private;
3329 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3330 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003331 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003332
Daniel Vetterab9412b2013-05-03 11:49:46 +02003333 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003334
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003335 if (IS_IVYBRIDGE(dev))
3336 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3337
Daniel Vettercd986ab2012-10-26 10:58:12 +02003338 /* Write the TU size bits before fdi link training, so that error
3339 * detection works. */
3340 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3341 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3342
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003343 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003344 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003345
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003346 /* We need to program the right clock selection before writing the pixel
3347 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003348 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003349 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003350
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003351 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003352 temp |= TRANS_DPLL_ENABLE(pipe);
3353 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003354 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003355 temp |= sel;
3356 else
3357 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003358 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003359 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003360
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003361 /* XXX: pch pll's can be enabled any time before we enable the PCH
3362 * transcoder, and we actually should do this to not upset any PCH
3363 * transcoder that already use the clock when we share it.
3364 *
3365 * Note that enable_shared_dpll tries to do the right thing, but
3366 * get_shared_dpll unconditionally resets the pll - we need that to have
3367 * the right LVDS enable sequence. */
3368 ironlake_enable_shared_dpll(intel_crtc);
3369
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003370 /* set transcoder timing, panel must allow it */
3371 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003372 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003373
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003374 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003375
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003376 /* For PCH DP, enable TRANS_DP_CTL */
3377 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003378 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3379 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003380 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 reg = TRANS_DP_CTL(pipe);
3382 temp = I915_READ(reg);
3383 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003384 TRANS_DP_SYNC_MASK |
3385 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003386 temp |= (TRANS_DP_OUTPUT_ENABLE |
3387 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003388 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003389
3390 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003392 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003393 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003394
3395 switch (intel_trans_dp_port_sel(crtc)) {
3396 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003398 break;
3399 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003400 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003401 break;
3402 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003404 break;
3405 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003406 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003407 }
3408
Chris Wilson5eddb702010-09-11 13:48:45 +01003409 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003410 }
3411
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003412 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003413}
3414
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003415static void lpt_pch_enable(struct drm_crtc *crtc)
3416{
3417 struct drm_device *dev = crtc->dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003420 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003421
Daniel Vetterab9412b2013-05-03 11:49:46 +02003422 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003423
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003424 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003425
Paulo Zanoni0540e482012-10-31 18:12:40 -02003426 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003427 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003428
Paulo Zanoni937bb612012-10-31 18:12:47 -02003429 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003430}
3431
Daniel Vettere2b78262013-06-07 23:10:03 +02003432static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003433{
Daniel Vettere2b78262013-06-07 23:10:03 +02003434 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003435
3436 if (pll == NULL)
3437 return;
3438
3439 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003440 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003441 return;
3442 }
3443
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003444 if (--pll->refcount == 0) {
3445 WARN_ON(pll->on);
3446 WARN_ON(pll->active);
3447 }
3448
Daniel Vettera43f6e02013-06-07 23:10:32 +02003449 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003450}
3451
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003452static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003453{
Daniel Vettere2b78262013-06-07 23:10:03 +02003454 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3455 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3456 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003457
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003458 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003459 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3460 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003461 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003462 }
3463
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003464 if (HAS_PCH_IBX(dev_priv->dev)) {
3465 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003466 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003467 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003468
Daniel Vetter46edb022013-06-05 13:34:12 +02003469 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3470 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003471
3472 goto found;
3473 }
3474
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003475 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3476 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003477
3478 /* Only want to check enabled timings first */
3479 if (pll->refcount == 0)
3480 continue;
3481
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003482 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3483 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003484 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003485 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003486 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003487
3488 goto found;
3489 }
3490 }
3491
3492 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003493 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3494 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003495 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003496 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3497 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003498 goto found;
3499 }
3500 }
3501
3502 return NULL;
3503
3504found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003505 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003506 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3507 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003508
Daniel Vettercdbd2312013-06-05 13:34:03 +02003509 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003510 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3511 sizeof(pll->hw_state));
3512
Daniel Vetter46edb022013-06-05 13:34:12 +02003513 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003514 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003515 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003516
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003517 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003518 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003519 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003520
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003521 return pll;
3522}
3523
Daniel Vettera1520312013-05-03 11:49:50 +02003524static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003525{
3526 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003527 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003528 u32 temp;
3529
3530 temp = I915_READ(dslreg);
3531 udelay(500);
3532 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003533 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003534 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003535 }
3536}
3537
Jesse Barnesb074cec2013-04-25 12:55:02 -07003538static void ironlake_pfit_enable(struct intel_crtc *crtc)
3539{
3540 struct drm_device *dev = crtc->base.dev;
3541 struct drm_i915_private *dev_priv = dev->dev_private;
3542 int pipe = crtc->pipe;
3543
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003544 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003545 /* Force use of hard-coded filter coefficients
3546 * as some pre-programmed values are broken,
3547 * e.g. x201.
3548 */
3549 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3550 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3551 PF_PIPE_SEL_IVB(pipe));
3552 else
3553 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3554 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3555 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003556 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003557}
3558
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003559static void intel_enable_planes(struct drm_crtc *crtc)
3560{
3561 struct drm_device *dev = crtc->dev;
3562 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003563 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003564 struct intel_plane *intel_plane;
3565
Matt Roperaf2b6532014-04-01 15:22:32 -07003566 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3567 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003568 if (intel_plane->pipe == pipe)
3569 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003570 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003571}
3572
3573static void intel_disable_planes(struct drm_crtc *crtc)
3574{
3575 struct drm_device *dev = crtc->dev;
3576 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003577 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003578 struct intel_plane *intel_plane;
3579
Matt Roperaf2b6532014-04-01 15:22:32 -07003580 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3581 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003582 if (intel_plane->pipe == pipe)
3583 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003584 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003585}
3586
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003587void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003588{
3589 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3590
3591 if (!crtc->config.ips_enabled)
3592 return;
3593
3594 /* We can only enable IPS after we enable a plane and wait for a vblank.
3595 * We guarantee that the plane is enabled by calling intel_enable_ips
3596 * only after intel_enable_plane. And intel_enable_plane already waits
3597 * for a vblank, so all we need to do here is to enable the IPS bit. */
3598 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003599 if (IS_BROADWELL(crtc->base.dev)) {
3600 mutex_lock(&dev_priv->rps.hw_lock);
3601 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3602 mutex_unlock(&dev_priv->rps.hw_lock);
3603 /* Quoting Art Runyan: "its not safe to expect any particular
3604 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003605 * mailbox." Moreover, the mailbox may return a bogus state,
3606 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003607 */
3608 } else {
3609 I915_WRITE(IPS_CTL, IPS_ENABLE);
3610 /* The bit only becomes 1 in the next vblank, so this wait here
3611 * is essentially intel_wait_for_vblank. If we don't have this
3612 * and don't wait for vblanks until the end of crtc_enable, then
3613 * the HW state readout code will complain that the expected
3614 * IPS_CTL value is not the one we read. */
3615 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3616 DRM_ERROR("Timed out waiting for IPS enable\n");
3617 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003618}
3619
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003620void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003621{
3622 struct drm_device *dev = crtc->base.dev;
3623 struct drm_i915_private *dev_priv = dev->dev_private;
3624
3625 if (!crtc->config.ips_enabled)
3626 return;
3627
3628 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003629 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003630 mutex_lock(&dev_priv->rps.hw_lock);
3631 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3632 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003633 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3634 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3635 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003636 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003637 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003638 POSTING_READ(IPS_CTL);
3639 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003640
3641 /* We need to wait for a vblank before we can disable the plane. */
3642 intel_wait_for_vblank(dev, crtc->pipe);
3643}
3644
3645/** Loads the palette/gamma unit for the CRTC with the prepared values */
3646static void intel_crtc_load_lut(struct drm_crtc *crtc)
3647{
3648 struct drm_device *dev = crtc->dev;
3649 struct drm_i915_private *dev_priv = dev->dev_private;
3650 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3651 enum pipe pipe = intel_crtc->pipe;
3652 int palreg = PALETTE(pipe);
3653 int i;
3654 bool reenable_ips = false;
3655
3656 /* The clocks have to be on to load the palette. */
3657 if (!crtc->enabled || !intel_crtc->active)
3658 return;
3659
3660 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3661 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3662 assert_dsi_pll_enabled(dev_priv);
3663 else
3664 assert_pll_enabled(dev_priv, pipe);
3665 }
3666
3667 /* use legacy palette for Ironlake */
3668 if (HAS_PCH_SPLIT(dev))
3669 palreg = LGC_PALETTE(pipe);
3670
3671 /* Workaround : Do not read or write the pipe palette/gamma data while
3672 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3673 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003674 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003675 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3676 GAMMA_MODE_MODE_SPLIT)) {
3677 hsw_disable_ips(intel_crtc);
3678 reenable_ips = true;
3679 }
3680
3681 for (i = 0; i < 256; i++) {
3682 I915_WRITE(palreg + 4 * i,
3683 (intel_crtc->lut_r[i] << 16) |
3684 (intel_crtc->lut_g[i] << 8) |
3685 intel_crtc->lut_b[i]);
3686 }
3687
3688 if (reenable_ips)
3689 hsw_enable_ips(intel_crtc);
3690}
3691
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003692static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3693{
3694 if (!enable && intel_crtc->overlay) {
3695 struct drm_device *dev = intel_crtc->base.dev;
3696 struct drm_i915_private *dev_priv = dev->dev_private;
3697
3698 mutex_lock(&dev->struct_mutex);
3699 dev_priv->mm.interruptible = false;
3700 (void) intel_overlay_switch_off(intel_crtc->overlay);
3701 dev_priv->mm.interruptible = true;
3702 mutex_unlock(&dev->struct_mutex);
3703 }
3704
3705 /* Let userspace switch the overlay on again. In most cases userspace
3706 * has to recompute where to put it anyway.
3707 */
3708}
3709
3710/**
3711 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3712 * cursor plane briefly if not already running after enabling the display
3713 * plane.
3714 * This workaround avoids occasional blank screens when self refresh is
3715 * enabled.
3716 */
3717static void
3718g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3719{
3720 u32 cntl = I915_READ(CURCNTR(pipe));
3721
3722 if ((cntl & CURSOR_MODE) == 0) {
3723 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3724
3725 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3726 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3727 intel_wait_for_vblank(dev_priv->dev, pipe);
3728 I915_WRITE(CURCNTR(pipe), cntl);
3729 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3730 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3731 }
3732}
3733
3734static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003735{
3736 struct drm_device *dev = crtc->dev;
3737 struct drm_i915_private *dev_priv = dev->dev_private;
3738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3739 int pipe = intel_crtc->pipe;
3740 int plane = intel_crtc->plane;
3741
3742 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3743 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003744 /* The fixup needs to happen before cursor is enabled */
3745 if (IS_G4X(dev))
3746 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003747 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003748 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003749
3750 hsw_enable_ips(intel_crtc);
3751
3752 mutex_lock(&dev->struct_mutex);
3753 intel_update_fbc(dev);
3754 mutex_unlock(&dev->struct_mutex);
3755}
3756
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003757static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 int pipe = intel_crtc->pipe;
3763 int plane = intel_crtc->plane;
3764
3765 intel_crtc_wait_for_pending_flips(crtc);
3766 drm_vblank_off(dev, pipe);
3767
3768 if (dev_priv->fbc.plane == plane)
3769 intel_disable_fbc(dev);
3770
3771 hsw_disable_ips(intel_crtc);
3772
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003773 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003774 intel_crtc_update_cursor(crtc, false);
3775 intel_disable_planes(crtc);
3776 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3777}
3778
Jesse Barnesf67a5592011-01-05 10:31:48 -08003779static void ironlake_crtc_enable(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003784 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003785 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003786
Daniel Vetter08a48462012-07-02 11:43:47 +02003787 WARN_ON(!crtc->enabled);
3788
Jesse Barnesf67a5592011-01-05 10:31:48 -08003789 if (intel_crtc->active)
3790 return;
3791
3792 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003793
3794 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3795 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3796
Daniel Vetterf6736a12013-06-05 13:34:30 +02003797 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003798 if (encoder->pre_enable)
3799 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003800
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003801 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003802 /* Note: FDI PLL enabling _must_ be done before we enable the
3803 * cpu pipes, hence this is separate from all the other fdi/pch
3804 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003805 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003806 } else {
3807 assert_fdi_tx_disabled(dev_priv, pipe);
3808 assert_fdi_rx_disabled(dev_priv, pipe);
3809 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003810
Jesse Barnesb074cec2013-04-25 12:55:02 -07003811 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003812
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003813 /*
3814 * On ILK+ LUT must be loaded before the pipe is running but with
3815 * clocks enabled
3816 */
3817 intel_crtc_load_lut(crtc);
3818
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003819 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003820 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003821
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003822 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003823 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003824
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003825 for_each_encoder_on_crtc(dev, crtc, encoder)
3826 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003827
3828 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003829 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003830
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003831 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003832
Daniel Vetter6ce94102012-10-04 19:20:03 +02003833 /*
3834 * There seems to be a race in PCH platform hw (at least on some
3835 * outputs) where an enabled pipe still completes any pageflip right
3836 * away (as if the pipe is off) instead of waiting for vblank. As soon
3837 * as the first vblank happend, everything works as expected. Hence just
3838 * wait for one vblank before returning to avoid strange things
3839 * happening.
3840 */
3841 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003842}
3843
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003844/* IPS only exists on ULT machines and is tied to pipe A. */
3845static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3846{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003847 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003848}
3849
Paulo Zanonie4916942013-09-20 16:21:19 -03003850/*
3851 * This implements the workaround described in the "notes" section of the mode
3852 * set sequence documentation. When going from no pipes or single pipe to
3853 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3854 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3855 */
3856static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3857{
3858 struct drm_device *dev = crtc->base.dev;
3859 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3860
3861 /* We want to get the other_active_crtc only if there's only 1 other
3862 * active crtc. */
3863 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3864 if (!crtc_it->active || crtc_it == crtc)
3865 continue;
3866
3867 if (other_active_crtc)
3868 return;
3869
3870 other_active_crtc = crtc_it;
3871 }
3872 if (!other_active_crtc)
3873 return;
3874
3875 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3876 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3877}
3878
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003879static void haswell_crtc_enable(struct drm_crtc *crtc)
3880{
3881 struct drm_device *dev = crtc->dev;
3882 struct drm_i915_private *dev_priv = dev->dev_private;
3883 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3884 struct intel_encoder *encoder;
3885 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003886
3887 WARN_ON(!crtc->enabled);
3888
3889 if (intel_crtc->active)
3890 return;
3891
3892 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003893
3894 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3895 if (intel_crtc->config.has_pch_encoder)
3896 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3897
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003898 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003899 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003900
3901 for_each_encoder_on_crtc(dev, crtc, encoder)
3902 if (encoder->pre_enable)
3903 encoder->pre_enable(encoder);
3904
Paulo Zanoni1f544382012-10-24 11:32:00 -02003905 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003906
Jesse Barnesb074cec2013-04-25 12:55:02 -07003907 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003908
3909 /*
3910 * On ILK+ LUT must be loaded before the pipe is running but with
3911 * clocks enabled
3912 */
3913 intel_crtc_load_lut(crtc);
3914
Paulo Zanoni1f544382012-10-24 11:32:00 -02003915 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003916 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003917
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003918 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003919 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003920
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003921 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003922 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003923
Jani Nikula8807e552013-08-30 19:40:32 +03003924 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003925 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003926 intel_opregion_notify_encoder(encoder, true);
3927 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003928
Paulo Zanonie4916942013-09-20 16:21:19 -03003929 /* If we change the relative order between pipe/planes enabling, we need
3930 * to change the workaround. */
3931 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003932 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003933}
3934
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003935static void ironlake_pfit_disable(struct intel_crtc *crtc)
3936{
3937 struct drm_device *dev = crtc->base.dev;
3938 struct drm_i915_private *dev_priv = dev->dev_private;
3939 int pipe = crtc->pipe;
3940
3941 /* To avoid upsetting the power well on haswell only disable the pfit if
3942 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003943 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003944 I915_WRITE(PF_CTL(pipe), 0);
3945 I915_WRITE(PF_WIN_POS(pipe), 0);
3946 I915_WRITE(PF_WIN_SZ(pipe), 0);
3947 }
3948}
3949
Jesse Barnes6be4a602010-09-10 10:26:01 -07003950static void ironlake_crtc_disable(struct drm_crtc *crtc)
3951{
3952 struct drm_device *dev = crtc->dev;
3953 struct drm_i915_private *dev_priv = dev->dev_private;
3954 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003955 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003956 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003957 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003958
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003959 if (!intel_crtc->active)
3960 return;
3961
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003962 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003963
Daniel Vetterea9d7582012-07-10 10:42:52 +02003964 for_each_encoder_on_crtc(dev, crtc, encoder)
3965 encoder->disable(encoder);
3966
Daniel Vetterd925c592013-06-05 13:34:04 +02003967 if (intel_crtc->config.has_pch_encoder)
3968 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3969
Jesse Barnesb24e7172011-01-04 15:09:30 -08003970 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003971
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003972 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003973
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003974 for_each_encoder_on_crtc(dev, crtc, encoder)
3975 if (encoder->post_disable)
3976 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003977
Daniel Vetterd925c592013-06-05 13:34:04 +02003978 if (intel_crtc->config.has_pch_encoder) {
3979 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003980
Daniel Vetterd925c592013-06-05 13:34:04 +02003981 ironlake_disable_pch_transcoder(dev_priv, pipe);
3982 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003983
Daniel Vetterd925c592013-06-05 13:34:04 +02003984 if (HAS_PCH_CPT(dev)) {
3985 /* disable TRANS_DP_CTL */
3986 reg = TRANS_DP_CTL(pipe);
3987 temp = I915_READ(reg);
3988 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3989 TRANS_DP_PORT_SEL_MASK);
3990 temp |= TRANS_DP_PORT_SEL_NONE;
3991 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003992
Daniel Vetterd925c592013-06-05 13:34:04 +02003993 /* disable DPLL_SEL */
3994 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003995 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003996 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003997 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003998
3999 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004000 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004001
4002 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004003 }
4004
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004005 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004006 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004007
4008 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004009 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004010 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004011}
4012
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004013static void haswell_crtc_disable(struct drm_crtc *crtc)
4014{
4015 struct drm_device *dev = crtc->dev;
4016 struct drm_i915_private *dev_priv = dev->dev_private;
4017 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4018 struct intel_encoder *encoder;
4019 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004020 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004021
4022 if (!intel_crtc->active)
4023 return;
4024
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004025 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004026
Jani Nikula8807e552013-08-30 19:40:32 +03004027 for_each_encoder_on_crtc(dev, crtc, encoder) {
4028 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004029 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004030 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004031
Paulo Zanoni86642812013-04-12 17:57:57 -03004032 if (intel_crtc->config.has_pch_encoder)
4033 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004034 intel_disable_pipe(dev_priv, pipe);
4035
Paulo Zanoniad80a812012-10-24 16:06:19 -02004036 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004037
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004038 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004039
Paulo Zanoni1f544382012-10-24 11:32:00 -02004040 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004041
4042 for_each_encoder_on_crtc(dev, crtc, encoder)
4043 if (encoder->post_disable)
4044 encoder->post_disable(encoder);
4045
Daniel Vetter88adfff2013-03-28 10:42:01 +01004046 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004047 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004048 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004049 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004050 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004051
4052 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004053 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004054
4055 mutex_lock(&dev->struct_mutex);
4056 intel_update_fbc(dev);
4057 mutex_unlock(&dev->struct_mutex);
4058}
4059
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004060static void ironlake_crtc_off(struct drm_crtc *crtc)
4061{
4062 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004063 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004064}
4065
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004066static void haswell_crtc_off(struct drm_crtc *crtc)
4067{
4068 intel_ddi_put_crtc_pll(crtc);
4069}
4070
Jesse Barnes2dd24552013-04-25 12:55:01 -07004071static void i9xx_pfit_enable(struct intel_crtc *crtc)
4072{
4073 struct drm_device *dev = crtc->base.dev;
4074 struct drm_i915_private *dev_priv = dev->dev_private;
4075 struct intel_crtc_config *pipe_config = &crtc->config;
4076
Daniel Vetter328d8e82013-05-08 10:36:31 +02004077 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004078 return;
4079
Daniel Vetterc0b03412013-05-28 12:05:54 +02004080 /*
4081 * The panel fitter should only be adjusted whilst the pipe is disabled,
4082 * according to register description and PRM.
4083 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004084 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4085 assert_pipe_disabled(dev_priv, crtc->pipe);
4086
Jesse Barnesb074cec2013-04-25 12:55:02 -07004087 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4088 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004089
4090 /* Border color in case we don't scale up to the full screen. Black by
4091 * default, change to something else for debugging. */
4092 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004093}
4094
Imre Deak77d22dc2014-03-05 16:20:52 +02004095#define for_each_power_domain(domain, mask) \
4096 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4097 if ((1 << (domain)) & (mask))
4098
Imre Deak319be8a2014-03-04 19:22:57 +02004099enum intel_display_power_domain
4100intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004101{
Imre Deak319be8a2014-03-04 19:22:57 +02004102 struct drm_device *dev = intel_encoder->base.dev;
4103 struct intel_digital_port *intel_dig_port;
4104
4105 switch (intel_encoder->type) {
4106 case INTEL_OUTPUT_UNKNOWN:
4107 /* Only DDI platforms should ever use this output type */
4108 WARN_ON_ONCE(!HAS_DDI(dev));
4109 case INTEL_OUTPUT_DISPLAYPORT:
4110 case INTEL_OUTPUT_HDMI:
4111 case INTEL_OUTPUT_EDP:
4112 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4113 switch (intel_dig_port->port) {
4114 case PORT_A:
4115 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4116 case PORT_B:
4117 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4118 case PORT_C:
4119 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4120 case PORT_D:
4121 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4122 default:
4123 WARN_ON_ONCE(1);
4124 return POWER_DOMAIN_PORT_OTHER;
4125 }
4126 case INTEL_OUTPUT_ANALOG:
4127 return POWER_DOMAIN_PORT_CRT;
4128 case INTEL_OUTPUT_DSI:
4129 return POWER_DOMAIN_PORT_DSI;
4130 default:
4131 return POWER_DOMAIN_PORT_OTHER;
4132 }
4133}
4134
4135static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4136{
4137 struct drm_device *dev = crtc->dev;
4138 struct intel_encoder *intel_encoder;
4139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4140 enum pipe pipe = intel_crtc->pipe;
4141 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004142 unsigned long mask;
4143 enum transcoder transcoder;
4144
4145 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4146
4147 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4148 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4149 if (pfit_enabled)
4150 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4151
Imre Deak319be8a2014-03-04 19:22:57 +02004152 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4153 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4154
Imre Deak77d22dc2014-03-05 16:20:52 +02004155 return mask;
4156}
4157
4158void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4159 bool enable)
4160{
4161 if (dev_priv->power_domains.init_power_on == enable)
4162 return;
4163
4164 if (enable)
4165 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4166 else
4167 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4168
4169 dev_priv->power_domains.init_power_on = enable;
4170}
4171
4172static void modeset_update_crtc_power_domains(struct drm_device *dev)
4173{
4174 struct drm_i915_private *dev_priv = dev->dev_private;
4175 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4176 struct intel_crtc *crtc;
4177
4178 /*
4179 * First get all needed power domains, then put all unneeded, to avoid
4180 * any unnecessary toggling of the power wells.
4181 */
4182 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4183 enum intel_display_power_domain domain;
4184
4185 if (!crtc->base.enabled)
4186 continue;
4187
Imre Deak319be8a2014-03-04 19:22:57 +02004188 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004189
4190 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4191 intel_display_power_get(dev_priv, domain);
4192 }
4193
4194 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4195 enum intel_display_power_domain domain;
4196
4197 for_each_power_domain(domain, crtc->enabled_power_domains)
4198 intel_display_power_put(dev_priv, domain);
4199
4200 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4201 }
4202
4203 intel_display_set_init_power(dev_priv, false);
4204}
4205
Jesse Barnes586f49d2013-11-04 16:06:59 -08004206int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004207{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004208 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004209
Jesse Barnes586f49d2013-11-04 16:06:59 -08004210 /* Obtain SKU information */
4211 mutex_lock(&dev_priv->dpio_lock);
4212 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4213 CCK_FUSE_HPLL_FREQ_MASK;
4214 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004215
Jesse Barnes586f49d2013-11-04 16:06:59 -08004216 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004217}
4218
4219/* Adjust CDclk dividers to allow high res or save power if possible */
4220static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4221{
4222 struct drm_i915_private *dev_priv = dev->dev_private;
4223 u32 val, cmd;
4224
Imre Deakd60c4472014-03-27 17:45:10 +02004225 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4226 dev_priv->vlv_cdclk_freq = cdclk;
4227
Jesse Barnes30a970c2013-11-04 13:48:12 -08004228 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4229 cmd = 2;
4230 else if (cdclk == 266)
4231 cmd = 1;
4232 else
4233 cmd = 0;
4234
4235 mutex_lock(&dev_priv->rps.hw_lock);
4236 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4237 val &= ~DSPFREQGUAR_MASK;
4238 val |= (cmd << DSPFREQGUAR_SHIFT);
4239 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4240 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4241 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4242 50)) {
4243 DRM_ERROR("timed out waiting for CDclk change\n");
4244 }
4245 mutex_unlock(&dev_priv->rps.hw_lock);
4246
4247 if (cdclk == 400) {
4248 u32 divider, vco;
4249
4250 vco = valleyview_get_vco(dev_priv);
4251 divider = ((vco << 1) / cdclk) - 1;
4252
4253 mutex_lock(&dev_priv->dpio_lock);
4254 /* adjust cdclk divider */
4255 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4256 val &= ~0xf;
4257 val |= divider;
4258 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4259 mutex_unlock(&dev_priv->dpio_lock);
4260 }
4261
4262 mutex_lock(&dev_priv->dpio_lock);
4263 /* adjust self-refresh exit latency value */
4264 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4265 val &= ~0x7f;
4266
4267 /*
4268 * For high bandwidth configs, we set a higher latency in the bunit
4269 * so that the core display fetch happens in time to avoid underruns.
4270 */
4271 if (cdclk == 400)
4272 val |= 4500 / 250; /* 4.5 usec */
4273 else
4274 val |= 3000 / 250; /* 3.0 usec */
4275 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4276 mutex_unlock(&dev_priv->dpio_lock);
4277
4278 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4279 intel_i2c_reset(dev);
4280}
4281
Imre Deakd60c4472014-03-27 17:45:10 +02004282int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004283{
4284 int cur_cdclk, vco;
4285 int divider;
4286
4287 vco = valleyview_get_vco(dev_priv);
4288
4289 mutex_lock(&dev_priv->dpio_lock);
4290 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4291 mutex_unlock(&dev_priv->dpio_lock);
4292
4293 divider &= 0xf;
4294
4295 cur_cdclk = (vco << 1) / (divider + 1);
4296
4297 return cur_cdclk;
4298}
4299
4300static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4301 int max_pixclk)
4302{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004303 /*
4304 * Really only a few cases to deal with, as only 4 CDclks are supported:
4305 * 200MHz
4306 * 267MHz
4307 * 320MHz
4308 * 400MHz
4309 * So we check to see whether we're above 90% of the lower bin and
4310 * adjust if needed.
4311 */
4312 if (max_pixclk > 288000) {
4313 return 400;
4314 } else if (max_pixclk > 240000) {
4315 return 320;
4316 } else
4317 return 266;
4318 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4319}
4320
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004321/* compute the max pixel clock for new configuration */
4322static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004323{
4324 struct drm_device *dev = dev_priv->dev;
4325 struct intel_crtc *intel_crtc;
4326 int max_pixclk = 0;
4327
4328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4329 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004330 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004331 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004332 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004333 }
4334
4335 return max_pixclk;
4336}
4337
4338static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004339 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340{
4341 struct drm_i915_private *dev_priv = dev->dev_private;
4342 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004343 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004344
Imre Deakd60c4472014-03-27 17:45:10 +02004345 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4346 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004347 return;
4348
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004349 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004350 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4351 base.head)
4352 if (intel_crtc->base.enabled)
4353 *prepare_pipes |= (1 << intel_crtc->pipe);
4354}
4355
4356static void valleyview_modeset_global_resources(struct drm_device *dev)
4357{
4358 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004359 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004360 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4361
Imre Deakd60c4472014-03-27 17:45:10 +02004362 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004363 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004364 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004365}
4366
Jesse Barnes89b667f2013-04-18 14:51:36 -07004367static void valleyview_crtc_enable(struct drm_crtc *crtc)
4368{
4369 struct drm_device *dev = crtc->dev;
4370 struct drm_i915_private *dev_priv = dev->dev_private;
4371 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4372 struct intel_encoder *encoder;
4373 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004374 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004375
4376 WARN_ON(!crtc->enabled);
4377
4378 if (intel_crtc->active)
4379 return;
4380
4381 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004382
Jesse Barnes89b667f2013-04-18 14:51:36 -07004383 for_each_encoder_on_crtc(dev, crtc, encoder)
4384 if (encoder->pre_pll_enable)
4385 encoder->pre_pll_enable(encoder);
4386
Jani Nikula23538ef2013-08-27 15:12:22 +03004387 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4388
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004389 if (!is_dsi)
4390 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391
4392 for_each_encoder_on_crtc(dev, crtc, encoder)
4393 if (encoder->pre_enable)
4394 encoder->pre_enable(encoder);
4395
Jesse Barnes2dd24552013-04-25 12:55:01 -07004396 i9xx_pfit_enable(intel_crtc);
4397
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004398 intel_crtc_load_lut(crtc);
4399
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004400 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004401 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004402 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004403 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004404
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004405 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004406
4407 for_each_encoder_on_crtc(dev, crtc, encoder)
4408 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004409}
4410
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004411static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004412{
4413 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004414 struct drm_i915_private *dev_priv = dev->dev_private;
4415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004416 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004417 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004418
Daniel Vetter08a48462012-07-02 11:43:47 +02004419 WARN_ON(!crtc->enabled);
4420
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004421 if (intel_crtc->active)
4422 return;
4423
4424 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004425
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004426 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004427 if (encoder->pre_enable)
4428 encoder->pre_enable(encoder);
4429
Daniel Vetterf6736a12013-06-05 13:34:30 +02004430 i9xx_enable_pll(intel_crtc);
4431
Jesse Barnes2dd24552013-04-25 12:55:01 -07004432 i9xx_pfit_enable(intel_crtc);
4433
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004434 intel_crtc_load_lut(crtc);
4435
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004436 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004437 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004438 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004439 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004440
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004441 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004442
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004443 for_each_encoder_on_crtc(dev, crtc, encoder)
4444 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004445}
4446
Daniel Vetter87476d62013-04-11 16:29:06 +02004447static void i9xx_pfit_disable(struct intel_crtc *crtc)
4448{
4449 struct drm_device *dev = crtc->base.dev;
4450 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004451
4452 if (!crtc->config.gmch_pfit.control)
4453 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004454
4455 assert_pipe_disabled(dev_priv, crtc->pipe);
4456
Daniel Vetter328d8e82013-05-08 10:36:31 +02004457 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4458 I915_READ(PFIT_CONTROL));
4459 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004460}
4461
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004462static void i9xx_crtc_disable(struct drm_crtc *crtc)
4463{
4464 struct drm_device *dev = crtc->dev;
4465 struct drm_i915_private *dev_priv = dev->dev_private;
4466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004467 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004468 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004469
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004470 if (!intel_crtc->active)
4471 return;
4472
Daniel Vetterea9d7582012-07-10 10:42:52 +02004473 for_each_encoder_on_crtc(dev, crtc, encoder)
4474 encoder->disable(encoder);
4475
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004476 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004477
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004478 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004479 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004480
Daniel Vetter87476d62013-04-11 16:29:06 +02004481 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004482
Jesse Barnes89b667f2013-04-18 14:51:36 -07004483 for_each_encoder_on_crtc(dev, crtc, encoder)
4484 if (encoder->post_disable)
4485 encoder->post_disable(encoder);
4486
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004487 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4488 if (IS_CHERRYVIEW(dev))
4489 chv_disable_pll(dev_priv, pipe);
4490 else if (IS_VALLEYVIEW(dev))
4491 vlv_disable_pll(dev_priv, pipe);
4492 else
4493 i9xx_disable_pll(dev_priv, pipe);
4494 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004495
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004496 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004497 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004498
Chris Wilson6b383a72010-09-13 13:54:26 +01004499 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004500}
4501
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004502static void i9xx_crtc_off(struct drm_crtc *crtc)
4503{
4504}
4505
Daniel Vetter976f8a22012-07-08 22:34:21 +02004506static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4507 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004508{
4509 struct drm_device *dev = crtc->dev;
4510 struct drm_i915_master_private *master_priv;
4511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4512 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004513
4514 if (!dev->primary->master)
4515 return;
4516
4517 master_priv = dev->primary->master->driver_priv;
4518 if (!master_priv->sarea_priv)
4519 return;
4520
Jesse Barnes79e53942008-11-07 14:24:08 -08004521 switch (pipe) {
4522 case 0:
4523 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4524 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4525 break;
4526 case 1:
4527 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4528 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4529 break;
4530 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004531 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004532 break;
4533 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004534}
4535
Daniel Vetter976f8a22012-07-08 22:34:21 +02004536/**
4537 * Sets the power management mode of the pipe and plane.
4538 */
4539void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004540{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004541 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004542 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004543 struct intel_encoder *intel_encoder;
4544 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004545
Daniel Vetter976f8a22012-07-08 22:34:21 +02004546 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4547 enable |= intel_encoder->connectors_active;
4548
4549 if (enable)
4550 dev_priv->display.crtc_enable(crtc);
4551 else
4552 dev_priv->display.crtc_disable(crtc);
4553
4554 intel_crtc_update_sarea(crtc, enable);
4555}
4556
Daniel Vetter976f8a22012-07-08 22:34:21 +02004557static void intel_crtc_disable(struct drm_crtc *crtc)
4558{
4559 struct drm_device *dev = crtc->dev;
4560 struct drm_connector *connector;
4561 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004562 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004563
4564 /* crtc should still be enabled when we disable it. */
4565 WARN_ON(!crtc->enabled);
4566
4567 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004568 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004569 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004570 dev_priv->display.off(crtc);
4571
Chris Wilson931872f2012-01-16 23:01:13 +00004572 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004573 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004574 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004575
Matt Roperf4510a22014-04-01 15:22:40 -07004576 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004577 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004578 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004579 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004580 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004581 }
4582
4583 /* Update computed state. */
4584 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4585 if (!connector->encoder || !connector->encoder->crtc)
4586 continue;
4587
4588 if (connector->encoder->crtc != crtc)
4589 continue;
4590
4591 connector->dpms = DRM_MODE_DPMS_OFF;
4592 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004593 }
4594}
4595
Chris Wilsonea5b2132010-08-04 13:50:23 +01004596void intel_encoder_destroy(struct drm_encoder *encoder)
4597{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004598 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004599
Chris Wilsonea5b2132010-08-04 13:50:23 +01004600 drm_encoder_cleanup(encoder);
4601 kfree(intel_encoder);
4602}
4603
Damien Lespiau92373292013-08-08 22:28:57 +01004604/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004605 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4606 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004607static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004608{
4609 if (mode == DRM_MODE_DPMS_ON) {
4610 encoder->connectors_active = true;
4611
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004612 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004613 } else {
4614 encoder->connectors_active = false;
4615
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004616 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004617 }
4618}
4619
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004620/* Cross check the actual hw state with our own modeset state tracking (and it's
4621 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004622static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004623{
4624 if (connector->get_hw_state(connector)) {
4625 struct intel_encoder *encoder = connector->encoder;
4626 struct drm_crtc *crtc;
4627 bool encoder_enabled;
4628 enum pipe pipe;
4629
4630 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4631 connector->base.base.id,
4632 drm_get_connector_name(&connector->base));
4633
4634 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4635 "wrong connector dpms state\n");
4636 WARN(connector->base.encoder != &encoder->base,
4637 "active connector not linked to encoder\n");
4638 WARN(!encoder->connectors_active,
4639 "encoder->connectors_active not set\n");
4640
4641 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4642 WARN(!encoder_enabled, "encoder not enabled\n");
4643 if (WARN_ON(!encoder->base.crtc))
4644 return;
4645
4646 crtc = encoder->base.crtc;
4647
4648 WARN(!crtc->enabled, "crtc not enabled\n");
4649 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4650 WARN(pipe != to_intel_crtc(crtc)->pipe,
4651 "encoder active on the wrong pipe\n");
4652 }
4653}
4654
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004655/* Even simpler default implementation, if there's really no special case to
4656 * consider. */
4657void intel_connector_dpms(struct drm_connector *connector, int mode)
4658{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004659 /* All the simple cases only support two dpms states. */
4660 if (mode != DRM_MODE_DPMS_ON)
4661 mode = DRM_MODE_DPMS_OFF;
4662
4663 if (mode == connector->dpms)
4664 return;
4665
4666 connector->dpms = mode;
4667
4668 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004669 if (connector->encoder)
4670 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004671
Daniel Vetterb9805142012-08-31 17:37:33 +02004672 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004673}
4674
Daniel Vetterf0947c32012-07-02 13:10:34 +02004675/* Simple connector->get_hw_state implementation for encoders that support only
4676 * one connector and no cloning and hence the encoder state determines the state
4677 * of the connector. */
4678bool intel_connector_get_hw_state(struct intel_connector *connector)
4679{
Daniel Vetter24929352012-07-02 20:28:59 +02004680 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004681 struct intel_encoder *encoder = connector->encoder;
4682
4683 return encoder->get_hw_state(encoder, &pipe);
4684}
4685
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004686static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4687 struct intel_crtc_config *pipe_config)
4688{
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 struct intel_crtc *pipe_B_crtc =
4691 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4692
4693 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4694 pipe_name(pipe), pipe_config->fdi_lanes);
4695 if (pipe_config->fdi_lanes > 4) {
4696 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4697 pipe_name(pipe), pipe_config->fdi_lanes);
4698 return false;
4699 }
4700
Paulo Zanonibafb6552013-11-02 21:07:44 -07004701 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004702 if (pipe_config->fdi_lanes > 2) {
4703 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4704 pipe_config->fdi_lanes);
4705 return false;
4706 } else {
4707 return true;
4708 }
4709 }
4710
4711 if (INTEL_INFO(dev)->num_pipes == 2)
4712 return true;
4713
4714 /* Ivybridge 3 pipe is really complicated */
4715 switch (pipe) {
4716 case PIPE_A:
4717 return true;
4718 case PIPE_B:
4719 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4720 pipe_config->fdi_lanes > 2) {
4721 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4722 pipe_name(pipe), pipe_config->fdi_lanes);
4723 return false;
4724 }
4725 return true;
4726 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004727 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004728 pipe_B_crtc->config.fdi_lanes <= 2) {
4729 if (pipe_config->fdi_lanes > 2) {
4730 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4731 pipe_name(pipe), pipe_config->fdi_lanes);
4732 return false;
4733 }
4734 } else {
4735 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4736 return false;
4737 }
4738 return true;
4739 default:
4740 BUG();
4741 }
4742}
4743
Daniel Vettere29c22c2013-02-21 00:00:16 +01004744#define RETRY 1
4745static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4746 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004747{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004748 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004749 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004750 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004751 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004752
Daniel Vettere29c22c2013-02-21 00:00:16 +01004753retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004754 /* FDI is a binary signal running at ~2.7GHz, encoding
4755 * each output octet as 10 bits. The actual frequency
4756 * is stored as a divider into a 100MHz clock, and the
4757 * mode pixel clock is stored in units of 1KHz.
4758 * Hence the bw of each lane in terms of the mode signal
4759 * is:
4760 */
4761 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4762
Damien Lespiau241bfc32013-09-25 16:45:37 +01004763 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004764
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004765 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004766 pipe_config->pipe_bpp);
4767
4768 pipe_config->fdi_lanes = lane;
4769
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004770 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004771 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004772
Daniel Vettere29c22c2013-02-21 00:00:16 +01004773 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4774 intel_crtc->pipe, pipe_config);
4775 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4776 pipe_config->pipe_bpp -= 2*3;
4777 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4778 pipe_config->pipe_bpp);
4779 needs_recompute = true;
4780 pipe_config->bw_constrained = true;
4781
4782 goto retry;
4783 }
4784
4785 if (needs_recompute)
4786 return RETRY;
4787
4788 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004789}
4790
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004791static void hsw_compute_ips_config(struct intel_crtc *crtc,
4792 struct intel_crtc_config *pipe_config)
4793{
Jani Nikulad330a952014-01-21 11:24:25 +02004794 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004795 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004796 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004797}
4798
Daniel Vettera43f6e02013-06-07 23:10:32 +02004799static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004800 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004801{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004802 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004803 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004804
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004805 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004806 if (INTEL_INFO(dev)->gen < 4) {
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 int clock_limit =
4809 dev_priv->display.get_display_clock_speed(dev);
4810
4811 /*
4812 * Enable pixel doubling when the dot clock
4813 * is > 90% of the (display) core speed.
4814 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004815 * GDG double wide on either pipe,
4816 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004817 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004818 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004819 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004820 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004821 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004822 }
4823
Damien Lespiau241bfc32013-09-25 16:45:37 +01004824 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004825 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004826 }
Chris Wilson89749352010-09-12 18:25:19 +01004827
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004828 /*
4829 * Pipe horizontal size must be even in:
4830 * - DVO ganged mode
4831 * - LVDS dual channel mode
4832 * - Double wide pipe
4833 */
4834 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4835 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4836 pipe_config->pipe_src_w &= ~1;
4837
Damien Lespiau8693a822013-05-03 18:48:11 +01004838 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4839 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004840 */
4841 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4842 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004843 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004844
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004845 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004846 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004847 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004848 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4849 * for lvds. */
4850 pipe_config->pipe_bpp = 8*3;
4851 }
4852
Damien Lespiauf5adf942013-06-24 18:29:34 +01004853 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004854 hsw_compute_ips_config(crtc, pipe_config);
4855
4856 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4857 * clock survives for now. */
4858 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4859 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004860
Daniel Vetter877d48d2013-04-19 11:24:43 +02004861 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004862 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004863
Daniel Vettere29c22c2013-02-21 00:00:16 +01004864 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004865}
4866
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004867static int valleyview_get_display_clock_speed(struct drm_device *dev)
4868{
4869 return 400000; /* FIXME */
4870}
4871
Jesse Barnese70236a2009-09-21 10:42:27 -07004872static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004873{
Jesse Barnese70236a2009-09-21 10:42:27 -07004874 return 400000;
4875}
Jesse Barnes79e53942008-11-07 14:24:08 -08004876
Jesse Barnese70236a2009-09-21 10:42:27 -07004877static int i915_get_display_clock_speed(struct drm_device *dev)
4878{
4879 return 333000;
4880}
Jesse Barnes79e53942008-11-07 14:24:08 -08004881
Jesse Barnese70236a2009-09-21 10:42:27 -07004882static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4883{
4884 return 200000;
4885}
Jesse Barnes79e53942008-11-07 14:24:08 -08004886
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004887static int pnv_get_display_clock_speed(struct drm_device *dev)
4888{
4889 u16 gcfgc = 0;
4890
4891 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4892
4893 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4894 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4895 return 267000;
4896 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4897 return 333000;
4898 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4899 return 444000;
4900 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4901 return 200000;
4902 default:
4903 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4904 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4905 return 133000;
4906 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4907 return 167000;
4908 }
4909}
4910
Jesse Barnese70236a2009-09-21 10:42:27 -07004911static int i915gm_get_display_clock_speed(struct drm_device *dev)
4912{
4913 u16 gcfgc = 0;
4914
4915 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4916
4917 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004918 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004919 else {
4920 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4921 case GC_DISPLAY_CLOCK_333_MHZ:
4922 return 333000;
4923 default:
4924 case GC_DISPLAY_CLOCK_190_200_MHZ:
4925 return 190000;
4926 }
4927 }
4928}
Jesse Barnes79e53942008-11-07 14:24:08 -08004929
Jesse Barnese70236a2009-09-21 10:42:27 -07004930static int i865_get_display_clock_speed(struct drm_device *dev)
4931{
4932 return 266000;
4933}
4934
4935static int i855_get_display_clock_speed(struct drm_device *dev)
4936{
4937 u16 hpllcc = 0;
4938 /* Assume that the hardware is in the high speed state. This
4939 * should be the default.
4940 */
4941 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4942 case GC_CLOCK_133_200:
4943 case GC_CLOCK_100_200:
4944 return 200000;
4945 case GC_CLOCK_166_250:
4946 return 250000;
4947 case GC_CLOCK_100_133:
4948 return 133000;
4949 }
4950
4951 /* Shouldn't happen */
4952 return 0;
4953}
4954
4955static int i830_get_display_clock_speed(struct drm_device *dev)
4956{
4957 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004958}
4959
Zhenyu Wang2c072452009-06-05 15:38:42 +08004960static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004961intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004962{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004963 while (*num > DATA_LINK_M_N_MASK ||
4964 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004965 *num >>= 1;
4966 *den >>= 1;
4967 }
4968}
4969
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004970static void compute_m_n(unsigned int m, unsigned int n,
4971 uint32_t *ret_m, uint32_t *ret_n)
4972{
4973 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4974 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4975 intel_reduce_m_n_ratio(ret_m, ret_n);
4976}
4977
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004978void
4979intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4980 int pixel_clock, int link_clock,
4981 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004982{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004983 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004984
4985 compute_m_n(bits_per_pixel * pixel_clock,
4986 link_clock * nlanes * 8,
4987 &m_n->gmch_m, &m_n->gmch_n);
4988
4989 compute_m_n(pixel_clock, link_clock,
4990 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004991}
4992
Chris Wilsona7615032011-01-12 17:04:08 +00004993static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4994{
Jani Nikulad330a952014-01-21 11:24:25 +02004995 if (i915.panel_use_ssc >= 0)
4996 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004997 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004998 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004999}
5000
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005001static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5002{
5003 struct drm_device *dev = crtc->dev;
5004 struct drm_i915_private *dev_priv = dev->dev_private;
5005 int refclk;
5006
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005007 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005008 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005009 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005010 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005011 refclk = dev_priv->vbt.lvds_ssc_freq;
5012 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005013 } else if (!IS_GEN2(dev)) {
5014 refclk = 96000;
5015 } else {
5016 refclk = 48000;
5017 }
5018
5019 return refclk;
5020}
5021
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005022static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005023{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005024 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005025}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005026
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005027static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5028{
5029 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005030}
5031
Daniel Vetterf47709a2013-03-28 10:42:02 +01005032static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005033 intel_clock_t *reduced_clock)
5034{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005035 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005036 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005037 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005038 u32 fp, fp2 = 0;
5039
5040 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005041 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005042 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005043 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005044 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005045 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005046 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005047 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005048 }
5049
5050 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005051 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005052
Daniel Vetterf47709a2013-03-28 10:42:02 +01005053 crtc->lowfreq_avail = false;
5054 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005055 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005056 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005057 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005058 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005059 } else {
5060 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005061 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005062 }
5063}
5064
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005065static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5066 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067{
5068 u32 reg_val;
5069
5070 /*
5071 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5072 * and set it to a reasonable value instead.
5073 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005074 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005075 reg_val &= 0xffffff00;
5076 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005077 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005078
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005079 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005080 reg_val &= 0x8cffffff;
5081 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005082 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005083
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005084 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005085 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005086 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005087
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005088 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005089 reg_val &= 0x00ffffff;
5090 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005091 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092}
5093
Daniel Vetterb5518422013-05-03 11:49:48 +02005094static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5095 struct intel_link_m_n *m_n)
5096{
5097 struct drm_device *dev = crtc->base.dev;
5098 struct drm_i915_private *dev_priv = dev->dev_private;
5099 int pipe = crtc->pipe;
5100
Daniel Vettere3b95f12013-05-03 11:49:49 +02005101 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5102 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5103 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5104 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005105}
5106
5107static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5108 struct intel_link_m_n *m_n)
5109{
5110 struct drm_device *dev = crtc->base.dev;
5111 struct drm_i915_private *dev_priv = dev->dev_private;
5112 int pipe = crtc->pipe;
5113 enum transcoder transcoder = crtc->config.cpu_transcoder;
5114
5115 if (INTEL_INFO(dev)->gen >= 5) {
5116 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5117 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5118 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5119 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5120 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005121 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5122 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5123 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5124 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005125 }
5126}
5127
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005128static void intel_dp_set_m_n(struct intel_crtc *crtc)
5129{
5130 if (crtc->config.has_pch_encoder)
5131 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5132 else
5133 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5134}
5135
Daniel Vetterf47709a2013-03-28 10:42:02 +01005136static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005137{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005138 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005139 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005140 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005142 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005143 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005144
Daniel Vetter09153002012-12-12 14:06:44 +01005145 mutex_lock(&dev_priv->dpio_lock);
5146
Daniel Vetterf47709a2013-03-28 10:42:02 +01005147 bestn = crtc->config.dpll.n;
5148 bestm1 = crtc->config.dpll.m1;
5149 bestm2 = crtc->config.dpll.m2;
5150 bestp1 = crtc->config.dpll.p1;
5151 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005152
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 /* See eDP HDMI DPIO driver vbios notes doc */
5154
5155 /* PLL B needs special handling */
5156 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005157 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005158
5159 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161
5162 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005163 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005164 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005166
5167 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005168 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005169
5170 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005171 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5172 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5173 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005174 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005175
5176 /*
5177 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5178 * but we don't support that).
5179 * Note: don't use the DAC post divider as it seems unstable.
5180 */
5181 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005182 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005183
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005184 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005185 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005186
Jesse Barnes89b667f2013-04-18 14:51:36 -07005187 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005188 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005189 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005192 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005194 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005195 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005196
Jesse Barnes89b667f2013-04-18 14:51:36 -07005197 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5198 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5199 /* Use SSC source */
5200 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005201 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005202 0x0df40000);
5203 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005204 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005205 0x0df70000);
5206 } else { /* HDMI or VGA */
5207 /* Use bend source */
5208 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005209 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005210 0x0df70000);
5211 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005212 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005213 0x0df40000);
5214 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005216 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005217 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5218 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5219 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5220 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005221 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005224
Imre Deake5cbfbf2014-01-09 17:08:16 +02005225 /*
5226 * Enable DPIO clock input. We should never disable the reference
5227 * clock for pipe B, since VGA hotplug / manual detection depends
5228 * on it.
5229 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005230 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5231 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005232 /* We should never disable this, set it here for state tracking */
5233 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005234 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005235 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005236 crtc->config.dpll_hw_state.dpll = dpll;
5237
Daniel Vetteref1b4602013-06-01 17:17:04 +02005238 dpll_md = (crtc->config.pixel_multiplier - 1)
5239 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005240 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5241
Daniel Vetter09153002012-12-12 14:06:44 +01005242 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005243}
5244
Daniel Vetterf47709a2013-03-28 10:42:02 +01005245static void i9xx_update_pll(struct intel_crtc *crtc,
5246 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005247 int num_connectors)
5248{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005249 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005250 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005251 u32 dpll;
5252 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005253 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005254
Daniel Vetterf47709a2013-03-28 10:42:02 +01005255 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305256
Daniel Vetterf47709a2013-03-28 10:42:02 +01005257 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5258 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005259
5260 dpll = DPLL_VGA_MODE_DIS;
5261
Daniel Vetterf47709a2013-03-28 10:42:02 +01005262 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005263 dpll |= DPLLB_MODE_LVDS;
5264 else
5265 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005266
Daniel Vetteref1b4602013-06-01 17:17:04 +02005267 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005268 dpll |= (crtc->config.pixel_multiplier - 1)
5269 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005270 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005271
5272 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005273 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005274
Daniel Vetterf47709a2013-03-28 10:42:02 +01005275 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005276 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005277
5278 /* compute bitmask from p1 value */
5279 if (IS_PINEVIEW(dev))
5280 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5281 else {
5282 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5283 if (IS_G4X(dev) && reduced_clock)
5284 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5285 }
5286 switch (clock->p2) {
5287 case 5:
5288 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5289 break;
5290 case 7:
5291 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5292 break;
5293 case 10:
5294 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5295 break;
5296 case 14:
5297 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5298 break;
5299 }
5300 if (INTEL_INFO(dev)->gen >= 4)
5301 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5302
Daniel Vetter09ede542013-04-30 14:01:45 +02005303 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005304 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005305 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005306 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5307 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5308 else
5309 dpll |= PLL_REF_INPUT_DREFCLK;
5310
5311 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005312 crtc->config.dpll_hw_state.dpll = dpll;
5313
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005314 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005315 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5316 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005317 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005318 }
5319}
5320
Daniel Vetterf47709a2013-03-28 10:42:02 +01005321static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005322 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005323 int num_connectors)
5324{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005325 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005326 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005327 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005328 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005329
Daniel Vetterf47709a2013-03-28 10:42:02 +01005330 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305331
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005332 dpll = DPLL_VGA_MODE_DIS;
5333
Daniel Vetterf47709a2013-03-28 10:42:02 +01005334 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005335 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5336 } else {
5337 if (clock->p1 == 2)
5338 dpll |= PLL_P1_DIVIDE_BY_TWO;
5339 else
5340 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5341 if (clock->p2 == 4)
5342 dpll |= PLL_P2_DIVIDE_BY_4;
5343 }
5344
Daniel Vetter4a33e482013-07-06 12:52:05 +02005345 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5346 dpll |= DPLL_DVO_2X_MODE;
5347
Daniel Vetterf47709a2013-03-28 10:42:02 +01005348 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005349 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5350 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5351 else
5352 dpll |= PLL_REF_INPUT_DREFCLK;
5353
5354 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005355 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005356}
5357
Daniel Vetter8a654f32013-06-01 17:16:22 +02005358static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005359{
5360 struct drm_device *dev = intel_crtc->base.dev;
5361 struct drm_i915_private *dev_priv = dev->dev_private;
5362 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005363 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005364 struct drm_display_mode *adjusted_mode =
5365 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005366 uint32_t crtc_vtotal, crtc_vblank_end;
5367 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005368
5369 /* We need to be careful not to changed the adjusted mode, for otherwise
5370 * the hw state checker will get angry at the mismatch. */
5371 crtc_vtotal = adjusted_mode->crtc_vtotal;
5372 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005373
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005374 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005375 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005376 crtc_vtotal -= 1;
5377 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005378
5379 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5380 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5381 else
5382 vsyncshift = adjusted_mode->crtc_hsync_start -
5383 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005384 if (vsyncshift < 0)
5385 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005386 }
5387
5388 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005389 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005390
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005391 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005392 (adjusted_mode->crtc_hdisplay - 1) |
5393 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005394 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005395 (adjusted_mode->crtc_hblank_start - 1) |
5396 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005397 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005398 (adjusted_mode->crtc_hsync_start - 1) |
5399 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5400
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005401 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005402 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005403 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005404 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005405 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005406 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005407 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005408 (adjusted_mode->crtc_vsync_start - 1) |
5409 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5410
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005411 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5412 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5413 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5414 * bits. */
5415 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5416 (pipe == PIPE_B || pipe == PIPE_C))
5417 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5418
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005419 /* pipesrc controls the size that is scaled from, which should
5420 * always be the user's requested size.
5421 */
5422 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005423 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5424 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005425}
5426
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005427static void intel_get_pipe_timings(struct intel_crtc *crtc,
5428 struct intel_crtc_config *pipe_config)
5429{
5430 struct drm_device *dev = crtc->base.dev;
5431 struct drm_i915_private *dev_priv = dev->dev_private;
5432 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5433 uint32_t tmp;
5434
5435 tmp = I915_READ(HTOTAL(cpu_transcoder));
5436 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5437 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5438 tmp = I915_READ(HBLANK(cpu_transcoder));
5439 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5440 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5441 tmp = I915_READ(HSYNC(cpu_transcoder));
5442 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5443 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5444
5445 tmp = I915_READ(VTOTAL(cpu_transcoder));
5446 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5447 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5448 tmp = I915_READ(VBLANK(cpu_transcoder));
5449 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5450 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5451 tmp = I915_READ(VSYNC(cpu_transcoder));
5452 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5453 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5454
5455 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5456 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5457 pipe_config->adjusted_mode.crtc_vtotal += 1;
5458 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5459 }
5460
5461 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005462 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5463 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5464
5465 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5466 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005467}
5468
Daniel Vetterf6a83282014-02-11 15:28:57 -08005469void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5470 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005471{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005472 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5473 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5474 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5475 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005476
Daniel Vetterf6a83282014-02-11 15:28:57 -08005477 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5478 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5479 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5480 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005481
Daniel Vetterf6a83282014-02-11 15:28:57 -08005482 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005483
Daniel Vetterf6a83282014-02-11 15:28:57 -08005484 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5485 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005486}
5487
Daniel Vetter84b046f2013-02-19 18:48:54 +01005488static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5489{
5490 struct drm_device *dev = intel_crtc->base.dev;
5491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 uint32_t pipeconf;
5493
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005494 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005495
Daniel Vetter67c72a12013-09-24 11:46:14 +02005496 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5497 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5498 pipeconf |= PIPECONF_ENABLE;
5499
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005500 if (intel_crtc->config.double_wide)
5501 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005502
Daniel Vetterff9ce462013-04-24 14:57:17 +02005503 /* only g4x and later have fancy bpc/dither controls */
5504 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005505 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5506 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5507 pipeconf |= PIPECONF_DITHER_EN |
5508 PIPECONF_DITHER_TYPE_SP;
5509
5510 switch (intel_crtc->config.pipe_bpp) {
5511 case 18:
5512 pipeconf |= PIPECONF_6BPC;
5513 break;
5514 case 24:
5515 pipeconf |= PIPECONF_8BPC;
5516 break;
5517 case 30:
5518 pipeconf |= PIPECONF_10BPC;
5519 break;
5520 default:
5521 /* Case prevented by intel_choose_pipe_bpp_dither. */
5522 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005523 }
5524 }
5525
5526 if (HAS_PIPE_CXSR(dev)) {
5527 if (intel_crtc->lowfreq_avail) {
5528 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5529 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5530 } else {
5531 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005532 }
5533 }
5534
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005535 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5536 if (INTEL_INFO(dev)->gen < 4 ||
5537 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5538 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5539 else
5540 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5541 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005542 pipeconf |= PIPECONF_PROGRESSIVE;
5543
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005544 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5545 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005546
Daniel Vetter84b046f2013-02-19 18:48:54 +01005547 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5548 POSTING_READ(PIPECONF(intel_crtc->pipe));
5549}
5550
Eric Anholtf564048e2011-03-30 13:01:02 -07005551static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005552 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005553 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005554{
5555 struct drm_device *dev = crtc->dev;
5556 struct drm_i915_private *dev_priv = dev->dev_private;
5557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5558 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005559 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005560 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005561 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005562 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005563 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005564 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005565 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005566 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005567 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005568
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005569 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005570 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005571 case INTEL_OUTPUT_LVDS:
5572 is_lvds = true;
5573 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005574 case INTEL_OUTPUT_DSI:
5575 is_dsi = true;
5576 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005577 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005578
Eric Anholtc751ce42010-03-25 11:48:48 -07005579 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005580 }
5581
Jani Nikulaf2335332013-09-13 11:03:09 +03005582 if (is_dsi)
5583 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005584
Jani Nikulaf2335332013-09-13 11:03:09 +03005585 if (!intel_crtc->config.clock_set) {
5586 refclk = i9xx_get_refclk(crtc, num_connectors);
5587
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005588 /*
5589 * Returns a set of divisors for the desired target clock with
5590 * the given refclk, or FALSE. The returned values represent
5591 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5592 * 2) / p1 / p2.
5593 */
5594 limit = intel_limit(crtc, refclk);
5595 ok = dev_priv->display.find_dpll(limit, crtc,
5596 intel_crtc->config.port_clock,
5597 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005598 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005599 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5600 return -EINVAL;
5601 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005602
Jani Nikulaf2335332013-09-13 11:03:09 +03005603 if (is_lvds && dev_priv->lvds_downclock_avail) {
5604 /*
5605 * Ensure we match the reduced clock's P to the target
5606 * clock. If the clocks don't match, we can't switch
5607 * the display clock by using the FP0/FP1. In such case
5608 * we will disable the LVDS downclock feature.
5609 */
5610 has_reduced_clock =
5611 dev_priv->display.find_dpll(limit, crtc,
5612 dev_priv->lvds_downclock,
5613 refclk, &clock,
5614 &reduced_clock);
5615 }
5616 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005617 intel_crtc->config.dpll.n = clock.n;
5618 intel_crtc->config.dpll.m1 = clock.m1;
5619 intel_crtc->config.dpll.m2 = clock.m2;
5620 intel_crtc->config.dpll.p1 = clock.p1;
5621 intel_crtc->config.dpll.p2 = clock.p2;
5622 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005623
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005624 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005625 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305626 has_reduced_clock ? &reduced_clock : NULL,
5627 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005628 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005629 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005630 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005631 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005632 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005633 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005634 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005635
Jani Nikulaf2335332013-09-13 11:03:09 +03005636skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005637 /* Set up the display plane register */
5638 dspcntr = DISPPLANE_GAMMA_ENABLE;
5639
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005640 if (!IS_VALLEYVIEW(dev)) {
5641 if (pipe == 0)
5642 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5643 else
5644 dspcntr |= DISPPLANE_SEL_PIPE_B;
5645 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005646
Ville Syrjälä2070f002014-03-31 18:21:25 +03005647 if (intel_crtc->config.has_dp_encoder)
5648 intel_dp_set_m_n(intel_crtc);
5649
Daniel Vetter8a654f32013-06-01 17:16:22 +02005650 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005651
5652 /* pipesrc and dspsize control the size that is scaled from,
5653 * which should always be the user's requested size.
5654 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005655 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005656 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5657 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005658 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005659
Daniel Vetter84b046f2013-02-19 18:48:54 +01005660 i9xx_set_pipeconf(intel_crtc);
5661
Eric Anholtf564048e2011-03-30 13:01:02 -07005662 I915_WRITE(DSPCNTR(plane), dspcntr);
5663 POSTING_READ(DSPCNTR(plane));
5664
Daniel Vetter94352cf2012-07-05 22:51:56 +02005665 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005666
Eric Anholtf564048e2011-03-30 13:01:02 -07005667 return ret;
5668}
5669
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005670static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5671 struct intel_crtc_config *pipe_config)
5672{
5673 struct drm_device *dev = crtc->base.dev;
5674 struct drm_i915_private *dev_priv = dev->dev_private;
5675 uint32_t tmp;
5676
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005677 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5678 return;
5679
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005680 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005681 if (!(tmp & PFIT_ENABLE))
5682 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005683
Daniel Vetter06922822013-07-11 13:35:40 +02005684 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005685 if (INTEL_INFO(dev)->gen < 4) {
5686 if (crtc->pipe != PIPE_B)
5687 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005688 } else {
5689 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5690 return;
5691 }
5692
Daniel Vetter06922822013-07-11 13:35:40 +02005693 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005694 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5695 if (INTEL_INFO(dev)->gen < 5)
5696 pipe_config->gmch_pfit.lvds_border_bits =
5697 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5698}
5699
Jesse Barnesacbec812013-09-20 11:29:32 -07005700static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5701 struct intel_crtc_config *pipe_config)
5702{
5703 struct drm_device *dev = crtc->base.dev;
5704 struct drm_i915_private *dev_priv = dev->dev_private;
5705 int pipe = pipe_config->cpu_transcoder;
5706 intel_clock_t clock;
5707 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005708 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005709
5710 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005711 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005712 mutex_unlock(&dev_priv->dpio_lock);
5713
5714 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5715 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5716 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5717 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5718 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5719
Ville Syrjäläf6466282013-10-14 14:50:31 +03005720 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005721
Ville Syrjäläf6466282013-10-14 14:50:31 +03005722 /* clock.dot is the fast clock */
5723 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005724}
5725
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005726static void i9xx_get_plane_config(struct intel_crtc *crtc,
5727 struct intel_plane_config *plane_config)
5728{
5729 struct drm_device *dev = crtc->base.dev;
5730 struct drm_i915_private *dev_priv = dev->dev_private;
5731 u32 val, base, offset;
5732 int pipe = crtc->pipe, plane = crtc->plane;
5733 int fourcc, pixel_format;
5734 int aligned_height;
5735
Dave Airlie66e514c2014-04-03 07:51:54 +10005736 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5737 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005738 DRM_DEBUG_KMS("failed to alloc fb\n");
5739 return;
5740 }
5741
5742 val = I915_READ(DSPCNTR(plane));
5743
5744 if (INTEL_INFO(dev)->gen >= 4)
5745 if (val & DISPPLANE_TILED)
5746 plane_config->tiled = true;
5747
5748 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5749 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005750 crtc->base.primary->fb->pixel_format = fourcc;
5751 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005752 drm_format_plane_cpp(fourcc, 0) * 8;
5753
5754 if (INTEL_INFO(dev)->gen >= 4) {
5755 if (plane_config->tiled)
5756 offset = I915_READ(DSPTILEOFF(plane));
5757 else
5758 offset = I915_READ(DSPLINOFF(plane));
5759 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5760 } else {
5761 base = I915_READ(DSPADDR(plane));
5762 }
5763 plane_config->base = base;
5764
5765 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005766 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5767 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005768
5769 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005770 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005771
Dave Airlie66e514c2014-04-03 07:51:54 +10005772 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005773 plane_config->tiled);
5774
Dave Airlie66e514c2014-04-03 07:51:54 +10005775 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005776 aligned_height, PAGE_SIZE);
5777
5778 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005779 pipe, plane, crtc->base.primary->fb->width,
5780 crtc->base.primary->fb->height,
5781 crtc->base.primary->fb->bits_per_pixel, base,
5782 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005783 plane_config->size);
5784
5785}
5786
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005787static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5788 struct intel_crtc_config *pipe_config)
5789{
5790 struct drm_device *dev = crtc->base.dev;
5791 struct drm_i915_private *dev_priv = dev->dev_private;
5792 uint32_t tmp;
5793
Imre Deakb5482bd2014-03-05 16:20:55 +02005794 if (!intel_display_power_enabled(dev_priv,
5795 POWER_DOMAIN_PIPE(crtc->pipe)))
5796 return false;
5797
Daniel Vettere143a212013-07-04 12:01:15 +02005798 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005799 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005800
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005801 tmp = I915_READ(PIPECONF(crtc->pipe));
5802 if (!(tmp & PIPECONF_ENABLE))
5803 return false;
5804
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005805 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5806 switch (tmp & PIPECONF_BPC_MASK) {
5807 case PIPECONF_6BPC:
5808 pipe_config->pipe_bpp = 18;
5809 break;
5810 case PIPECONF_8BPC:
5811 pipe_config->pipe_bpp = 24;
5812 break;
5813 case PIPECONF_10BPC:
5814 pipe_config->pipe_bpp = 30;
5815 break;
5816 default:
5817 break;
5818 }
5819 }
5820
Ville Syrjälä282740f2013-09-04 18:30:03 +03005821 if (INTEL_INFO(dev)->gen < 4)
5822 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5823
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005824 intel_get_pipe_timings(crtc, pipe_config);
5825
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005826 i9xx_get_pfit_config(crtc, pipe_config);
5827
Daniel Vetter6c49f242013-06-06 12:45:25 +02005828 if (INTEL_INFO(dev)->gen >= 4) {
5829 tmp = I915_READ(DPLL_MD(crtc->pipe));
5830 pipe_config->pixel_multiplier =
5831 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5832 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005833 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005834 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5835 tmp = I915_READ(DPLL(crtc->pipe));
5836 pipe_config->pixel_multiplier =
5837 ((tmp & SDVO_MULTIPLIER_MASK)
5838 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5839 } else {
5840 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5841 * port and will be fixed up in the encoder->get_config
5842 * function. */
5843 pipe_config->pixel_multiplier = 1;
5844 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005845 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5846 if (!IS_VALLEYVIEW(dev)) {
5847 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5848 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005849 } else {
5850 /* Mask out read-only status bits. */
5851 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5852 DPLL_PORTC_READY_MASK |
5853 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005854 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005855
Jesse Barnesacbec812013-09-20 11:29:32 -07005856 if (IS_VALLEYVIEW(dev))
5857 vlv_crtc_clock_get(crtc, pipe_config);
5858 else
5859 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005861 return true;
5862}
5863
Paulo Zanonidde86e22012-12-01 12:04:25 -02005864static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005865{
5866 struct drm_i915_private *dev_priv = dev->dev_private;
5867 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005868 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005869 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005870 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005871 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005872 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005873 bool has_ck505 = false;
5874 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005875
5876 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005877 list_for_each_entry(encoder, &mode_config->encoder_list,
5878 base.head) {
5879 switch (encoder->type) {
5880 case INTEL_OUTPUT_LVDS:
5881 has_panel = true;
5882 has_lvds = true;
5883 break;
5884 case INTEL_OUTPUT_EDP:
5885 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005886 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005887 has_cpu_edp = true;
5888 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005889 }
5890 }
5891
Keith Packard99eb6a02011-09-26 14:29:12 -07005892 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005893 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005894 can_ssc = has_ck505;
5895 } else {
5896 has_ck505 = false;
5897 can_ssc = true;
5898 }
5899
Imre Deak2de69052013-05-08 13:14:04 +03005900 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5901 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005902
5903 /* Ironlake: try to setup display ref clock before DPLL
5904 * enabling. This is only under driver's control after
5905 * PCH B stepping, previous chipset stepping should be
5906 * ignoring this setting.
5907 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005908 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005909
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005910 /* As we must carefully and slowly disable/enable each source in turn,
5911 * compute the final state we want first and check if we need to
5912 * make any changes at all.
5913 */
5914 final = val;
5915 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005916 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005917 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005918 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005919 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5920
5921 final &= ~DREF_SSC_SOURCE_MASK;
5922 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5923 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005924
Keith Packard199e5d72011-09-22 12:01:57 -07005925 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005926 final |= DREF_SSC_SOURCE_ENABLE;
5927
5928 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5929 final |= DREF_SSC1_ENABLE;
5930
5931 if (has_cpu_edp) {
5932 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5933 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5934 else
5935 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5936 } else
5937 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5938 } else {
5939 final |= DREF_SSC_SOURCE_DISABLE;
5940 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5941 }
5942
5943 if (final == val)
5944 return;
5945
5946 /* Always enable nonspread source */
5947 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5948
5949 if (has_ck505)
5950 val |= DREF_NONSPREAD_CK505_ENABLE;
5951 else
5952 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5953
5954 if (has_panel) {
5955 val &= ~DREF_SSC_SOURCE_MASK;
5956 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005957
Keith Packard199e5d72011-09-22 12:01:57 -07005958 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005959 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005960 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005961 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005962 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005963 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005964
5965 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005966 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005967 POSTING_READ(PCH_DREF_CONTROL);
5968 udelay(200);
5969
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005970 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005971
5972 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005973 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005974 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005975 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005976 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005977 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005978 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005979 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005980 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005981 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005982
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005983 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005984 POSTING_READ(PCH_DREF_CONTROL);
5985 udelay(200);
5986 } else {
5987 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5988
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005989 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005990
5991 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005992 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005993
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005994 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005995 POSTING_READ(PCH_DREF_CONTROL);
5996 udelay(200);
5997
5998 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005999 val &= ~DREF_SSC_SOURCE_MASK;
6000 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006001
6002 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006003 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006004
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006005 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006006 POSTING_READ(PCH_DREF_CONTROL);
6007 udelay(200);
6008 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006009
6010 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006011}
6012
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006013static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006014{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006015 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006016
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006017 tmp = I915_READ(SOUTH_CHICKEN2);
6018 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6019 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006020
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006021 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6022 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6023 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006024
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006025 tmp = I915_READ(SOUTH_CHICKEN2);
6026 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6027 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006028
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006029 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6030 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6031 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006032}
6033
6034/* WaMPhyProgramming:hsw */
6035static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6036{
6037 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006038
6039 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6040 tmp &= ~(0xFF << 24);
6041 tmp |= (0x12 << 24);
6042 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6043
Paulo Zanonidde86e22012-12-01 12:04:25 -02006044 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6045 tmp |= (1 << 11);
6046 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6047
6048 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6049 tmp |= (1 << 11);
6050 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6051
Paulo Zanonidde86e22012-12-01 12:04:25 -02006052 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6053 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6054 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6055
6056 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6057 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6058 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6059
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006060 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6061 tmp &= ~(7 << 13);
6062 tmp |= (5 << 13);
6063 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006064
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006065 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6066 tmp &= ~(7 << 13);
6067 tmp |= (5 << 13);
6068 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006069
6070 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6071 tmp &= ~0xFF;
6072 tmp |= 0x1C;
6073 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6074
6075 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6076 tmp &= ~0xFF;
6077 tmp |= 0x1C;
6078 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6079
6080 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6081 tmp &= ~(0xFF << 16);
6082 tmp |= (0x1C << 16);
6083 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6084
6085 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6086 tmp &= ~(0xFF << 16);
6087 tmp |= (0x1C << 16);
6088 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6089
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006090 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6091 tmp |= (1 << 27);
6092 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006093
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006094 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6095 tmp |= (1 << 27);
6096 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006097
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006098 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6099 tmp &= ~(0xF << 28);
6100 tmp |= (4 << 28);
6101 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006102
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006103 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6104 tmp &= ~(0xF << 28);
6105 tmp |= (4 << 28);
6106 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006107}
6108
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006109/* Implements 3 different sequences from BSpec chapter "Display iCLK
6110 * Programming" based on the parameters passed:
6111 * - Sequence to enable CLKOUT_DP
6112 * - Sequence to enable CLKOUT_DP without spread
6113 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6114 */
6115static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6116 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006117{
6118 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006119 uint32_t reg, tmp;
6120
6121 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6122 with_spread = true;
6123 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6124 with_fdi, "LP PCH doesn't have FDI\n"))
6125 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006126
6127 mutex_lock(&dev_priv->dpio_lock);
6128
6129 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6130 tmp &= ~SBI_SSCCTL_DISABLE;
6131 tmp |= SBI_SSCCTL_PATHALT;
6132 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6133
6134 udelay(24);
6135
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006136 if (with_spread) {
6137 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6138 tmp &= ~SBI_SSCCTL_PATHALT;
6139 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006140
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006141 if (with_fdi) {
6142 lpt_reset_fdi_mphy(dev_priv);
6143 lpt_program_fdi_mphy(dev_priv);
6144 }
6145 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006146
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006147 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6148 SBI_GEN0 : SBI_DBUFF0;
6149 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6150 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6151 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006152
6153 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006154}
6155
Paulo Zanoni47701c32013-07-23 11:19:25 -03006156/* Sequence to disable CLKOUT_DP */
6157static void lpt_disable_clkout_dp(struct drm_device *dev)
6158{
6159 struct drm_i915_private *dev_priv = dev->dev_private;
6160 uint32_t reg, tmp;
6161
6162 mutex_lock(&dev_priv->dpio_lock);
6163
6164 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6165 SBI_GEN0 : SBI_DBUFF0;
6166 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6167 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6168 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6169
6170 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6171 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6172 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6173 tmp |= SBI_SSCCTL_PATHALT;
6174 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6175 udelay(32);
6176 }
6177 tmp |= SBI_SSCCTL_DISABLE;
6178 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6179 }
6180
6181 mutex_unlock(&dev_priv->dpio_lock);
6182}
6183
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006184static void lpt_init_pch_refclk(struct drm_device *dev)
6185{
6186 struct drm_mode_config *mode_config = &dev->mode_config;
6187 struct intel_encoder *encoder;
6188 bool has_vga = false;
6189
6190 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6191 switch (encoder->type) {
6192 case INTEL_OUTPUT_ANALOG:
6193 has_vga = true;
6194 break;
6195 }
6196 }
6197
Paulo Zanoni47701c32013-07-23 11:19:25 -03006198 if (has_vga)
6199 lpt_enable_clkout_dp(dev, true, true);
6200 else
6201 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006202}
6203
Paulo Zanonidde86e22012-12-01 12:04:25 -02006204/*
6205 * Initialize reference clocks when the driver loads
6206 */
6207void intel_init_pch_refclk(struct drm_device *dev)
6208{
6209 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6210 ironlake_init_pch_refclk(dev);
6211 else if (HAS_PCH_LPT(dev))
6212 lpt_init_pch_refclk(dev);
6213}
6214
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006215static int ironlake_get_refclk(struct drm_crtc *crtc)
6216{
6217 struct drm_device *dev = crtc->dev;
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006220 int num_connectors = 0;
6221 bool is_lvds = false;
6222
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006223 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006224 switch (encoder->type) {
6225 case INTEL_OUTPUT_LVDS:
6226 is_lvds = true;
6227 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006228 }
6229 num_connectors++;
6230 }
6231
6232 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006233 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006234 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006235 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006236 }
6237
6238 return 120000;
6239}
6240
Daniel Vetter6ff93602013-04-19 11:24:36 +02006241static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006242{
6243 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6244 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6245 int pipe = intel_crtc->pipe;
6246 uint32_t val;
6247
Daniel Vetter78114072013-06-13 00:54:57 +02006248 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006249
Daniel Vetter965e0c42013-03-27 00:44:57 +01006250 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006251 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006252 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006253 break;
6254 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006255 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006256 break;
6257 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006258 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006259 break;
6260 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006261 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006262 break;
6263 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006264 /* Case prevented by intel_choose_pipe_bpp_dither. */
6265 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006266 }
6267
Daniel Vetterd8b32242013-04-25 17:54:44 +02006268 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006269 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6270
Daniel Vetter6ff93602013-04-19 11:24:36 +02006271 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006272 val |= PIPECONF_INTERLACED_ILK;
6273 else
6274 val |= PIPECONF_PROGRESSIVE;
6275
Daniel Vetter50f3b012013-03-27 00:44:56 +01006276 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006277 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006278
Paulo Zanonic8203562012-09-12 10:06:29 -03006279 I915_WRITE(PIPECONF(pipe), val);
6280 POSTING_READ(PIPECONF(pipe));
6281}
6282
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006283/*
6284 * Set up the pipe CSC unit.
6285 *
6286 * Currently only full range RGB to limited range RGB conversion
6287 * is supported, but eventually this should handle various
6288 * RGB<->YCbCr scenarios as well.
6289 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006290static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006291{
6292 struct drm_device *dev = crtc->dev;
6293 struct drm_i915_private *dev_priv = dev->dev_private;
6294 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6295 int pipe = intel_crtc->pipe;
6296 uint16_t coeff = 0x7800; /* 1.0 */
6297
6298 /*
6299 * TODO: Check what kind of values actually come out of the pipe
6300 * with these coeff/postoff values and adjust to get the best
6301 * accuracy. Perhaps we even need to take the bpc value into
6302 * consideration.
6303 */
6304
Daniel Vetter50f3b012013-03-27 00:44:56 +01006305 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006306 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6307
6308 /*
6309 * GY/GU and RY/RU should be the other way around according
6310 * to BSpec, but reality doesn't agree. Just set them up in
6311 * a way that results in the correct picture.
6312 */
6313 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6314 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6315
6316 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6317 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6318
6319 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6320 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6321
6322 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6323 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6324 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6325
6326 if (INTEL_INFO(dev)->gen > 6) {
6327 uint16_t postoff = 0;
6328
Daniel Vetter50f3b012013-03-27 00:44:56 +01006329 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006330 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006331
6332 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6333 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6334 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6335
6336 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6337 } else {
6338 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6339
Daniel Vetter50f3b012013-03-27 00:44:56 +01006340 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006341 mode |= CSC_BLACK_SCREEN_OFFSET;
6342
6343 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6344 }
6345}
6346
Daniel Vetter6ff93602013-04-19 11:24:36 +02006347static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006348{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006349 struct drm_device *dev = crtc->dev;
6350 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006351 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006352 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006353 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006354 uint32_t val;
6355
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006356 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006357
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006358 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006359 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6360
Daniel Vetter6ff93602013-04-19 11:24:36 +02006361 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006362 val |= PIPECONF_INTERLACED_ILK;
6363 else
6364 val |= PIPECONF_PROGRESSIVE;
6365
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006366 I915_WRITE(PIPECONF(cpu_transcoder), val);
6367 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006368
6369 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6370 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006371
6372 if (IS_BROADWELL(dev)) {
6373 val = 0;
6374
6375 switch (intel_crtc->config.pipe_bpp) {
6376 case 18:
6377 val |= PIPEMISC_DITHER_6_BPC;
6378 break;
6379 case 24:
6380 val |= PIPEMISC_DITHER_8_BPC;
6381 break;
6382 case 30:
6383 val |= PIPEMISC_DITHER_10_BPC;
6384 break;
6385 case 36:
6386 val |= PIPEMISC_DITHER_12_BPC;
6387 break;
6388 default:
6389 /* Case prevented by pipe_config_set_bpp. */
6390 BUG();
6391 }
6392
6393 if (intel_crtc->config.dither)
6394 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6395
6396 I915_WRITE(PIPEMISC(pipe), val);
6397 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006398}
6399
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006400static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006401 intel_clock_t *clock,
6402 bool *has_reduced_clock,
6403 intel_clock_t *reduced_clock)
6404{
6405 struct drm_device *dev = crtc->dev;
6406 struct drm_i915_private *dev_priv = dev->dev_private;
6407 struct intel_encoder *intel_encoder;
6408 int refclk;
6409 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006410 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006411
6412 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6413 switch (intel_encoder->type) {
6414 case INTEL_OUTPUT_LVDS:
6415 is_lvds = true;
6416 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006417 }
6418 }
6419
6420 refclk = ironlake_get_refclk(crtc);
6421
6422 /*
6423 * Returns a set of divisors for the desired target clock with the given
6424 * refclk, or FALSE. The returned values represent the clock equation:
6425 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6426 */
6427 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006428 ret = dev_priv->display.find_dpll(limit, crtc,
6429 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006430 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006431 if (!ret)
6432 return false;
6433
6434 if (is_lvds && dev_priv->lvds_downclock_avail) {
6435 /*
6436 * Ensure we match the reduced clock's P to the target clock.
6437 * If the clocks don't match, we can't switch the display clock
6438 * by using the FP0/FP1. In such case we will disable the LVDS
6439 * downclock feature.
6440 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006441 *has_reduced_clock =
6442 dev_priv->display.find_dpll(limit, crtc,
6443 dev_priv->lvds_downclock,
6444 refclk, clock,
6445 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006446 }
6447
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006448 return true;
6449}
6450
Paulo Zanonid4b19312012-11-29 11:29:32 -02006451int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6452{
6453 /*
6454 * Account for spread spectrum to avoid
6455 * oversubscribing the link. Max center spread
6456 * is 2.5%; use 5% for safety's sake.
6457 */
6458 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006459 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006460}
6461
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006462static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006463{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006464 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006465}
6466
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006467static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006468 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006469 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006470{
6471 struct drm_crtc *crtc = &intel_crtc->base;
6472 struct drm_device *dev = crtc->dev;
6473 struct drm_i915_private *dev_priv = dev->dev_private;
6474 struct intel_encoder *intel_encoder;
6475 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006476 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006477 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006478
6479 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6480 switch (intel_encoder->type) {
6481 case INTEL_OUTPUT_LVDS:
6482 is_lvds = true;
6483 break;
6484 case INTEL_OUTPUT_SDVO:
6485 case INTEL_OUTPUT_HDMI:
6486 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006487 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006488 }
6489
6490 num_connectors++;
6491 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006492
Chris Wilsonc1858122010-12-03 21:35:48 +00006493 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006494 factor = 21;
6495 if (is_lvds) {
6496 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006497 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006498 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006499 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006500 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006501 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006502
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006503 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006504 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006505
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006506 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6507 *fp2 |= FP_CB_TUNE;
6508
Chris Wilson5eddb702010-09-11 13:48:45 +01006509 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006510
Eric Anholta07d6782011-03-30 13:01:08 -07006511 if (is_lvds)
6512 dpll |= DPLLB_MODE_LVDS;
6513 else
6514 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006515
Daniel Vetteref1b4602013-06-01 17:17:04 +02006516 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6517 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006518
6519 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006520 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006521 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006522 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006523
Eric Anholta07d6782011-03-30 13:01:08 -07006524 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006525 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006526 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006527 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006528
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006529 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006530 case 5:
6531 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6532 break;
6533 case 7:
6534 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6535 break;
6536 case 10:
6537 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6538 break;
6539 case 14:
6540 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6541 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006542 }
6543
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006544 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006545 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006546 else
6547 dpll |= PLL_REF_INPUT_DREFCLK;
6548
Daniel Vetter959e16d2013-06-05 13:34:21 +02006549 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006550}
6551
Jesse Barnes79e53942008-11-07 14:24:08 -08006552static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006554 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006555{
6556 struct drm_device *dev = crtc->dev;
6557 struct drm_i915_private *dev_priv = dev->dev_private;
6558 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6559 int pipe = intel_crtc->pipe;
6560 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006561 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006562 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006563 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006564 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006565 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006566 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006567 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006568 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006569
6570 for_each_encoder_on_crtc(dev, crtc, encoder) {
6571 switch (encoder->type) {
6572 case INTEL_OUTPUT_LVDS:
6573 is_lvds = true;
6574 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006575 }
6576
6577 num_connectors++;
6578 }
6579
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006580 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6581 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6582
Daniel Vetterff9a6752013-06-01 17:16:21 +02006583 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006584 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006585 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006586 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6587 return -EINVAL;
6588 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006589 /* Compat-code for transition, will disappear. */
6590 if (!intel_crtc->config.clock_set) {
6591 intel_crtc->config.dpll.n = clock.n;
6592 intel_crtc->config.dpll.m1 = clock.m1;
6593 intel_crtc->config.dpll.m2 = clock.m2;
6594 intel_crtc->config.dpll.p1 = clock.p1;
6595 intel_crtc->config.dpll.p2 = clock.p2;
6596 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006597
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006598 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006599 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006600 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006601 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006602 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006603
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006604 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006605 &fp, &reduced_clock,
6606 has_reduced_clock ? &fp2 : NULL);
6607
Daniel Vetter959e16d2013-06-05 13:34:21 +02006608 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006609 intel_crtc->config.dpll_hw_state.fp0 = fp;
6610 if (has_reduced_clock)
6611 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6612 else
6613 intel_crtc->config.dpll_hw_state.fp1 = fp;
6614
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006615 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006616 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006617 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6618 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006619 return -EINVAL;
6620 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006621 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006622 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006623
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006624 if (intel_crtc->config.has_dp_encoder)
6625 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006626
Jani Nikulad330a952014-01-21 11:24:25 +02006627 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006628 intel_crtc->lowfreq_avail = true;
6629 else
6630 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006631
Daniel Vetter8a654f32013-06-01 17:16:22 +02006632 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006633
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006634 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006635 intel_cpu_transcoder_set_m_n(intel_crtc,
6636 &intel_crtc->config.fdi_m_n);
6637 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006638
Daniel Vetter6ff93602013-04-19 11:24:36 +02006639 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006640
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006641 /* Set up the display plane register */
6642 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006643 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006644
Daniel Vetter94352cf2012-07-05 22:51:56 +02006645 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006646
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006647 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006648}
6649
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006650static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6651 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006652{
6653 struct drm_device *dev = crtc->base.dev;
6654 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006655 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006656
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006657 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6658 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6659 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6660 & ~TU_SIZE_MASK;
6661 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6662 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6663 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6664}
6665
6666static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6667 enum transcoder transcoder,
6668 struct intel_link_m_n *m_n)
6669{
6670 struct drm_device *dev = crtc->base.dev;
6671 struct drm_i915_private *dev_priv = dev->dev_private;
6672 enum pipe pipe = crtc->pipe;
6673
6674 if (INTEL_INFO(dev)->gen >= 5) {
6675 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6676 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6677 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6678 & ~TU_SIZE_MASK;
6679 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6680 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6681 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6682 } else {
6683 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6684 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6685 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6686 & ~TU_SIZE_MASK;
6687 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6688 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6689 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6690 }
6691}
6692
6693void intel_dp_get_m_n(struct intel_crtc *crtc,
6694 struct intel_crtc_config *pipe_config)
6695{
6696 if (crtc->config.has_pch_encoder)
6697 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6698 else
6699 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6700 &pipe_config->dp_m_n);
6701}
6702
Daniel Vetter72419202013-04-04 13:28:53 +02006703static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6704 struct intel_crtc_config *pipe_config)
6705{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006706 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6707 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006708}
6709
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006710static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6711 struct intel_crtc_config *pipe_config)
6712{
6713 struct drm_device *dev = crtc->base.dev;
6714 struct drm_i915_private *dev_priv = dev->dev_private;
6715 uint32_t tmp;
6716
6717 tmp = I915_READ(PF_CTL(crtc->pipe));
6718
6719 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006720 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006721 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6722 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006723
6724 /* We currently do not free assignements of panel fitters on
6725 * ivb/hsw (since we don't use the higher upscaling modes which
6726 * differentiates them) so just WARN about this case for now. */
6727 if (IS_GEN7(dev)) {
6728 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6729 PF_PIPE_SEL_IVB(crtc->pipe));
6730 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006731 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006732}
6733
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006734static void ironlake_get_plane_config(struct intel_crtc *crtc,
6735 struct intel_plane_config *plane_config)
6736{
6737 struct drm_device *dev = crtc->base.dev;
6738 struct drm_i915_private *dev_priv = dev->dev_private;
6739 u32 val, base, offset;
6740 int pipe = crtc->pipe, plane = crtc->plane;
6741 int fourcc, pixel_format;
6742 int aligned_height;
6743
Dave Airlie66e514c2014-04-03 07:51:54 +10006744 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6745 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006746 DRM_DEBUG_KMS("failed to alloc fb\n");
6747 return;
6748 }
6749
6750 val = I915_READ(DSPCNTR(plane));
6751
6752 if (INTEL_INFO(dev)->gen >= 4)
6753 if (val & DISPPLANE_TILED)
6754 plane_config->tiled = true;
6755
6756 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6757 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006758 crtc->base.primary->fb->pixel_format = fourcc;
6759 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006760 drm_format_plane_cpp(fourcc, 0) * 8;
6761
6762 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6763 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6764 offset = I915_READ(DSPOFFSET(plane));
6765 } else {
6766 if (plane_config->tiled)
6767 offset = I915_READ(DSPTILEOFF(plane));
6768 else
6769 offset = I915_READ(DSPLINOFF(plane));
6770 }
6771 plane_config->base = base;
6772
6773 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006774 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6775 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006776
6777 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006778 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006779
Dave Airlie66e514c2014-04-03 07:51:54 +10006780 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006781 plane_config->tiled);
6782
Dave Airlie66e514c2014-04-03 07:51:54 +10006783 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006784 aligned_height, PAGE_SIZE);
6785
6786 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006787 pipe, plane, crtc->base.primary->fb->width,
6788 crtc->base.primary->fb->height,
6789 crtc->base.primary->fb->bits_per_pixel, base,
6790 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006791 plane_config->size);
6792}
6793
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006794static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6795 struct intel_crtc_config *pipe_config)
6796{
6797 struct drm_device *dev = crtc->base.dev;
6798 struct drm_i915_private *dev_priv = dev->dev_private;
6799 uint32_t tmp;
6800
Daniel Vettere143a212013-07-04 12:01:15 +02006801 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006802 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006803
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006804 tmp = I915_READ(PIPECONF(crtc->pipe));
6805 if (!(tmp & PIPECONF_ENABLE))
6806 return false;
6807
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006808 switch (tmp & PIPECONF_BPC_MASK) {
6809 case PIPECONF_6BPC:
6810 pipe_config->pipe_bpp = 18;
6811 break;
6812 case PIPECONF_8BPC:
6813 pipe_config->pipe_bpp = 24;
6814 break;
6815 case PIPECONF_10BPC:
6816 pipe_config->pipe_bpp = 30;
6817 break;
6818 case PIPECONF_12BPC:
6819 pipe_config->pipe_bpp = 36;
6820 break;
6821 default:
6822 break;
6823 }
6824
Daniel Vetterab9412b2013-05-03 11:49:46 +02006825 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006826 struct intel_shared_dpll *pll;
6827
Daniel Vetter88adfff2013-03-28 10:42:01 +01006828 pipe_config->has_pch_encoder = true;
6829
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006830 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6831 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6832 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006833
6834 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006835
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006836 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006837 pipe_config->shared_dpll =
6838 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006839 } else {
6840 tmp = I915_READ(PCH_DPLL_SEL);
6841 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6842 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6843 else
6844 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6845 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006846
6847 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6848
6849 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6850 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006851
6852 tmp = pipe_config->dpll_hw_state.dpll;
6853 pipe_config->pixel_multiplier =
6854 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6855 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006856
6857 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006858 } else {
6859 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006860 }
6861
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006862 intel_get_pipe_timings(crtc, pipe_config);
6863
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006864 ironlake_get_pfit_config(crtc, pipe_config);
6865
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006866 return true;
6867}
6868
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006869static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6870{
6871 struct drm_device *dev = dev_priv->dev;
6872 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6873 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006874
6875 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006876 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006877 pipe_name(crtc->pipe));
6878
6879 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6880 WARN(plls->spll_refcount, "SPLL enabled\n");
6881 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6882 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6883 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6884 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6885 "CPU PWM1 enabled\n");
6886 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6887 "CPU PWM2 enabled\n");
6888 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6889 "PCH PWM1 enabled\n");
6890 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6891 "Utility pin enabled\n");
6892 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6893
Paulo Zanoni9926ada2014-04-01 19:39:47 -03006894 /*
6895 * In theory we can still leave IRQs enabled, as long as only the HPD
6896 * interrupts remain enabled. We used to check for that, but since it's
6897 * gen-specific and since we only disable LCPLL after we fully disable
6898 * the interrupts, the check below should be enough.
6899 */
6900 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006901}
6902
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006903static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
6904{
6905 struct drm_device *dev = dev_priv->dev;
6906
6907 if (IS_HASWELL(dev)) {
6908 mutex_lock(&dev_priv->rps.hw_lock);
6909 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
6910 val))
6911 DRM_ERROR("Failed to disable D_COMP\n");
6912 mutex_unlock(&dev_priv->rps.hw_lock);
6913 } else {
6914 I915_WRITE(D_COMP, val);
6915 }
6916 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006917}
6918
6919/*
6920 * This function implements pieces of two sequences from BSpec:
6921 * - Sequence for display software to disable LCPLL
6922 * - Sequence for display software to allow package C8+
6923 * The steps implemented here are just the steps that actually touch the LCPLL
6924 * register. Callers should take care of disabling all the display engine
6925 * functions, doing the mode unset, fixing interrupts, etc.
6926 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006927static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6928 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006929{
6930 uint32_t val;
6931
6932 assert_can_disable_lcpll(dev_priv);
6933
6934 val = I915_READ(LCPLL_CTL);
6935
6936 if (switch_to_fclk) {
6937 val |= LCPLL_CD_SOURCE_FCLK;
6938 I915_WRITE(LCPLL_CTL, val);
6939
6940 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6941 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6942 DRM_ERROR("Switching to FCLK failed\n");
6943
6944 val = I915_READ(LCPLL_CTL);
6945 }
6946
6947 val |= LCPLL_PLL_DISABLE;
6948 I915_WRITE(LCPLL_CTL, val);
6949 POSTING_READ(LCPLL_CTL);
6950
6951 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6952 DRM_ERROR("LCPLL still locked\n");
6953
6954 val = I915_READ(D_COMP);
6955 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03006956 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006957 ndelay(100);
6958
6959 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6960 DRM_ERROR("D_COMP RCOMP still in progress\n");
6961
6962 if (allow_power_down) {
6963 val = I915_READ(LCPLL_CTL);
6964 val |= LCPLL_POWER_DOWN_ALLOW;
6965 I915_WRITE(LCPLL_CTL, val);
6966 POSTING_READ(LCPLL_CTL);
6967 }
6968}
6969
6970/*
6971 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6972 * source.
6973 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006974static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006975{
6976 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006977 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006978
6979 val = I915_READ(LCPLL_CTL);
6980
6981 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6982 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6983 return;
6984
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03006985 /*
6986 * Make sure we're not on PC8 state before disabling PC8, otherwise
6987 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
6988 *
6989 * The other problem is that hsw_restore_lcpll() is called as part of
6990 * the runtime PM resume sequence, so we can't just call
6991 * gen6_gt_force_wake_get() because that function calls
6992 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
6993 * while we are on the resume sequence. So to solve this problem we have
6994 * to call special forcewake code that doesn't touch runtime PM and
6995 * doesn't enable the forcewake delayed work.
6996 */
6997 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
6998 if (dev_priv->uncore.forcewake_count++ == 0)
6999 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7000 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007001
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007002 if (val & LCPLL_POWER_DOWN_ALLOW) {
7003 val &= ~LCPLL_POWER_DOWN_ALLOW;
7004 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007005 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007006 }
7007
7008 val = I915_READ(D_COMP);
7009 val |= D_COMP_COMP_FORCE;
7010 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007011 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007012
7013 val = I915_READ(LCPLL_CTL);
7014 val &= ~LCPLL_PLL_DISABLE;
7015 I915_WRITE(LCPLL_CTL, val);
7016
7017 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7018 DRM_ERROR("LCPLL not locked yet\n");
7019
7020 if (val & LCPLL_CD_SOURCE_FCLK) {
7021 val = I915_READ(LCPLL_CTL);
7022 val &= ~LCPLL_CD_SOURCE_FCLK;
7023 I915_WRITE(LCPLL_CTL, val);
7024
7025 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7026 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7027 DRM_ERROR("Switching back to LCPLL failed\n");
7028 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007029
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007030 /* See the big comment above. */
7031 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7032 if (--dev_priv->uncore.forcewake_count == 0)
7033 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7034 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007035}
7036
Paulo Zanoni765dab62014-03-07 20:08:18 -03007037/*
7038 * Package states C8 and deeper are really deep PC states that can only be
7039 * reached when all the devices on the system allow it, so even if the graphics
7040 * device allows PC8+, it doesn't mean the system will actually get to these
7041 * states. Our driver only allows PC8+ when going into runtime PM.
7042 *
7043 * The requirements for PC8+ are that all the outputs are disabled, the power
7044 * well is disabled and most interrupts are disabled, and these are also
7045 * requirements for runtime PM. When these conditions are met, we manually do
7046 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7047 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7048 * hang the machine.
7049 *
7050 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7051 * the state of some registers, so when we come back from PC8+ we need to
7052 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7053 * need to take care of the registers kept by RC6. Notice that this happens even
7054 * if we don't put the device in PCI D3 state (which is what currently happens
7055 * because of the runtime PM support).
7056 *
7057 * For more, read "Display Sequences for Package C8" on the hardware
7058 * documentation.
7059 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007060void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007061{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007062 struct drm_device *dev = dev_priv->dev;
7063 uint32_t val;
7064
Paulo Zanonic67a4702013-08-19 13:18:09 -03007065 DRM_DEBUG_KMS("Enabling package C8+\n");
7066
Paulo Zanonic67a4702013-08-19 13:18:09 -03007067 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7068 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7069 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7070 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7071 }
7072
7073 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007074 hsw_disable_lcpll(dev_priv, true, true);
7075}
7076
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007077void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007078{
7079 struct drm_device *dev = dev_priv->dev;
7080 uint32_t val;
7081
Paulo Zanonic67a4702013-08-19 13:18:09 -03007082 DRM_DEBUG_KMS("Disabling package C8+\n");
7083
7084 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007085 lpt_init_pch_refclk(dev);
7086
7087 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7088 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7089 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7090 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7091 }
7092
7093 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007094}
7095
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007096static void snb_modeset_global_resources(struct drm_device *dev)
7097{
7098 modeset_update_crtc_power_domains(dev);
7099}
7100
Imre Deak4f074122013-10-16 17:25:51 +03007101static void haswell_modeset_global_resources(struct drm_device *dev)
7102{
Paulo Zanonida723562013-12-19 11:54:51 -02007103 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007104}
7105
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007106static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007107 int x, int y,
7108 struct drm_framebuffer *fb)
7109{
7110 struct drm_device *dev = crtc->dev;
7111 struct drm_i915_private *dev_priv = dev->dev_private;
7112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007113 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007114 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007115
Paulo Zanoni566b7342013-11-25 15:27:08 -02007116 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007117 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007118 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007119
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007120 if (intel_crtc->config.has_dp_encoder)
7121 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007122
7123 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007124
Daniel Vetter8a654f32013-06-01 17:16:22 +02007125 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007126
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007127 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007128 intel_cpu_transcoder_set_m_n(intel_crtc,
7129 &intel_crtc->config.fdi_m_n);
7130 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007131
Daniel Vetter6ff93602013-04-19 11:24:36 +02007132 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007133
Daniel Vetter50f3b012013-03-27 00:44:56 +01007134 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007135
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007136 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007137 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007138 POSTING_READ(DSPCNTR(plane));
7139
7140 ret = intel_pipe_set_base(crtc, x, y, fb);
7141
Jesse Barnes79e53942008-11-07 14:24:08 -08007142 return ret;
7143}
7144
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007145static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7146 struct intel_crtc_config *pipe_config)
7147{
7148 struct drm_device *dev = crtc->base.dev;
7149 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007150 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007151 uint32_t tmp;
7152
Imre Deakb5482bd2014-03-05 16:20:55 +02007153 if (!intel_display_power_enabled(dev_priv,
7154 POWER_DOMAIN_PIPE(crtc->pipe)))
7155 return false;
7156
Daniel Vettere143a212013-07-04 12:01:15 +02007157 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007158 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7159
Daniel Vettereccb1402013-05-22 00:50:22 +02007160 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7161 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7162 enum pipe trans_edp_pipe;
7163 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7164 default:
7165 WARN(1, "unknown pipe linked to edp transcoder\n");
7166 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7167 case TRANS_DDI_EDP_INPUT_A_ON:
7168 trans_edp_pipe = PIPE_A;
7169 break;
7170 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7171 trans_edp_pipe = PIPE_B;
7172 break;
7173 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7174 trans_edp_pipe = PIPE_C;
7175 break;
7176 }
7177
7178 if (trans_edp_pipe == crtc->pipe)
7179 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7180 }
7181
Imre Deakda7e29b2014-02-18 00:02:02 +02007182 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007183 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007184 return false;
7185
Daniel Vettereccb1402013-05-22 00:50:22 +02007186 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007187 if (!(tmp & PIPECONF_ENABLE))
7188 return false;
7189
Daniel Vetter88adfff2013-03-28 10:42:01 +01007190 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007191 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007192 * DDI E. So just check whether this pipe is wired to DDI E and whether
7193 * the PCH transcoder is on.
7194 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007195 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007196 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007197 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007198 pipe_config->has_pch_encoder = true;
7199
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007200 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7201 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7202 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007203
7204 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007205 }
7206
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007207 intel_get_pipe_timings(crtc, pipe_config);
7208
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007209 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007210 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007211 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007212
Jesse Barnese59150d2014-01-07 13:30:45 -08007213 if (IS_HASWELL(dev))
7214 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7215 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007216
Daniel Vetter6c49f242013-06-06 12:45:25 +02007217 pipe_config->pixel_multiplier = 1;
7218
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007219 return true;
7220}
7221
Eric Anholtf564048e2011-03-30 13:01:02 -07007222static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007223 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007224 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007225{
7226 struct drm_device *dev = crtc->dev;
7227 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007228 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007229 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007230 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007231 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007232 int ret;
7233
Eric Anholt0b701d22011-03-30 13:01:03 -07007234 drm_vblank_pre_modeset(dev, pipe);
7235
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007236 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7237
Jesse Barnes79e53942008-11-07 14:24:08 -08007238 drm_vblank_post_modeset(dev, pipe);
7239
Daniel Vetter9256aa12012-10-31 19:26:13 +01007240 if (ret != 0)
7241 return ret;
7242
7243 for_each_encoder_on_crtc(dev, crtc, encoder) {
7244 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7245 encoder->base.base.id,
7246 drm_get_encoder_name(&encoder->base),
7247 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007248
7249 if (encoder->mode_set)
7250 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007251 }
7252
7253 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007254}
7255
Jani Nikula1a915102013-10-16 12:34:48 +03007256static struct {
7257 int clock;
7258 u32 config;
7259} hdmi_audio_clock[] = {
7260 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7261 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7262 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7263 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7264 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7265 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7266 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7267 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7268 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7269 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7270};
7271
7272/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7273static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7274{
7275 int i;
7276
7277 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7278 if (mode->clock == hdmi_audio_clock[i].clock)
7279 break;
7280 }
7281
7282 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7283 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7284 i = 1;
7285 }
7286
7287 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7288 hdmi_audio_clock[i].clock,
7289 hdmi_audio_clock[i].config);
7290
7291 return hdmi_audio_clock[i].config;
7292}
7293
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007294static bool intel_eld_uptodate(struct drm_connector *connector,
7295 int reg_eldv, uint32_t bits_eldv,
7296 int reg_elda, uint32_t bits_elda,
7297 int reg_edid)
7298{
7299 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7300 uint8_t *eld = connector->eld;
7301 uint32_t i;
7302
7303 i = I915_READ(reg_eldv);
7304 i &= bits_eldv;
7305
7306 if (!eld[0])
7307 return !i;
7308
7309 if (!i)
7310 return false;
7311
7312 i = I915_READ(reg_elda);
7313 i &= ~bits_elda;
7314 I915_WRITE(reg_elda, i);
7315
7316 for (i = 0; i < eld[2]; i++)
7317 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7318 return false;
7319
7320 return true;
7321}
7322
Wu Fengguange0dac652011-09-05 14:25:34 +08007323static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007324 struct drm_crtc *crtc,
7325 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007326{
7327 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7328 uint8_t *eld = connector->eld;
7329 uint32_t eldv;
7330 uint32_t len;
7331 uint32_t i;
7332
7333 i = I915_READ(G4X_AUD_VID_DID);
7334
7335 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7336 eldv = G4X_ELDV_DEVCL_DEVBLC;
7337 else
7338 eldv = G4X_ELDV_DEVCTG;
7339
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007340 if (intel_eld_uptodate(connector,
7341 G4X_AUD_CNTL_ST, eldv,
7342 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7343 G4X_HDMIW_HDMIEDID))
7344 return;
7345
Wu Fengguange0dac652011-09-05 14:25:34 +08007346 i = I915_READ(G4X_AUD_CNTL_ST);
7347 i &= ~(eldv | G4X_ELD_ADDR);
7348 len = (i >> 9) & 0x1f; /* ELD buffer size */
7349 I915_WRITE(G4X_AUD_CNTL_ST, i);
7350
7351 if (!eld[0])
7352 return;
7353
7354 len = min_t(uint8_t, eld[2], len);
7355 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7356 for (i = 0; i < len; i++)
7357 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7358
7359 i = I915_READ(G4X_AUD_CNTL_ST);
7360 i |= eldv;
7361 I915_WRITE(G4X_AUD_CNTL_ST, i);
7362}
7363
Wang Xingchao83358c852012-08-16 22:43:37 +08007364static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007365 struct drm_crtc *crtc,
7366 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007367{
7368 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7369 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007370 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007371 uint32_t eldv;
7372 uint32_t i;
7373 int len;
7374 int pipe = to_intel_crtc(crtc)->pipe;
7375 int tmp;
7376
7377 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7378 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7379 int aud_config = HSW_AUD_CFG(pipe);
7380 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7381
Wang Xingchao83358c852012-08-16 22:43:37 +08007382 /* Audio output enable */
7383 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7384 tmp = I915_READ(aud_cntrl_st2);
7385 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7386 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007387 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007388
Daniel Vetterc7905792014-04-16 16:56:09 +02007389 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007390
7391 /* Set ELD valid state */
7392 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007393 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007394 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7395 I915_WRITE(aud_cntrl_st2, tmp);
7396 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007397 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007398
7399 /* Enable HDMI mode */
7400 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007401 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007402 /* clear N_programing_enable and N_value_index */
7403 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7404 I915_WRITE(aud_config, tmp);
7405
7406 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7407
7408 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007409 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007410
7411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7412 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7413 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7414 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007415 } else {
7416 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7417 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007418
7419 if (intel_eld_uptodate(connector,
7420 aud_cntrl_st2, eldv,
7421 aud_cntl_st, IBX_ELD_ADDRESS,
7422 hdmiw_hdmiedid))
7423 return;
7424
7425 i = I915_READ(aud_cntrl_st2);
7426 i &= ~eldv;
7427 I915_WRITE(aud_cntrl_st2, i);
7428
7429 if (!eld[0])
7430 return;
7431
7432 i = I915_READ(aud_cntl_st);
7433 i &= ~IBX_ELD_ADDRESS;
7434 I915_WRITE(aud_cntl_st, i);
7435 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7436 DRM_DEBUG_DRIVER("port num:%d\n", i);
7437
7438 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7439 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7440 for (i = 0; i < len; i++)
7441 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7442
7443 i = I915_READ(aud_cntrl_st2);
7444 i |= eldv;
7445 I915_WRITE(aud_cntrl_st2, i);
7446
7447}
7448
Wu Fengguange0dac652011-09-05 14:25:34 +08007449static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007450 struct drm_crtc *crtc,
7451 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007452{
7453 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7454 uint8_t *eld = connector->eld;
7455 uint32_t eldv;
7456 uint32_t i;
7457 int len;
7458 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007459 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007460 int aud_cntl_st;
7461 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007462 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007463
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007464 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007465 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7466 aud_config = IBX_AUD_CFG(pipe);
7467 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007468 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007469 } else if (IS_VALLEYVIEW(connector->dev)) {
7470 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7471 aud_config = VLV_AUD_CFG(pipe);
7472 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7473 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007474 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007475 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7476 aud_config = CPT_AUD_CFG(pipe);
7477 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007478 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007479 }
7480
Wang Xingchao9b138a82012-08-09 16:52:18 +08007481 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007482
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007483 if (IS_VALLEYVIEW(connector->dev)) {
7484 struct intel_encoder *intel_encoder;
7485 struct intel_digital_port *intel_dig_port;
7486
7487 intel_encoder = intel_attached_encoder(connector);
7488 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7489 i = intel_dig_port->port;
7490 } else {
7491 i = I915_READ(aud_cntl_st);
7492 i = (i >> 29) & DIP_PORT_SEL_MASK;
7493 /* DIP_Port_Select, 0x1 = PortB */
7494 }
7495
Wu Fengguange0dac652011-09-05 14:25:34 +08007496 if (!i) {
7497 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7498 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007499 eldv = IBX_ELD_VALIDB;
7500 eldv |= IBX_ELD_VALIDB << 4;
7501 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007502 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007503 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007504 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007505 }
7506
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007507 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7508 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7509 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007510 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007511 } else {
7512 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7513 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007514
7515 if (intel_eld_uptodate(connector,
7516 aud_cntrl_st2, eldv,
7517 aud_cntl_st, IBX_ELD_ADDRESS,
7518 hdmiw_hdmiedid))
7519 return;
7520
Wu Fengguange0dac652011-09-05 14:25:34 +08007521 i = I915_READ(aud_cntrl_st2);
7522 i &= ~eldv;
7523 I915_WRITE(aud_cntrl_st2, i);
7524
7525 if (!eld[0])
7526 return;
7527
Wu Fengguange0dac652011-09-05 14:25:34 +08007528 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007529 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007530 I915_WRITE(aud_cntl_st, i);
7531
7532 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7533 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7534 for (i = 0; i < len; i++)
7535 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7536
7537 i = I915_READ(aud_cntrl_st2);
7538 i |= eldv;
7539 I915_WRITE(aud_cntrl_st2, i);
7540}
7541
7542void intel_write_eld(struct drm_encoder *encoder,
7543 struct drm_display_mode *mode)
7544{
7545 struct drm_crtc *crtc = encoder->crtc;
7546 struct drm_connector *connector;
7547 struct drm_device *dev = encoder->dev;
7548 struct drm_i915_private *dev_priv = dev->dev_private;
7549
7550 connector = drm_select_eld(encoder, mode);
7551 if (!connector)
7552 return;
7553
7554 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7555 connector->base.id,
7556 drm_get_connector_name(connector),
7557 connector->encoder->base.id,
7558 drm_get_encoder_name(connector->encoder));
7559
7560 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7561
7562 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007563 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007564}
7565
Chris Wilson560b85b2010-08-07 11:01:38 +01007566static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7567{
7568 struct drm_device *dev = crtc->dev;
7569 struct drm_i915_private *dev_priv = dev->dev_private;
7570 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7571 bool visible = base != 0;
7572 u32 cntl;
7573
7574 if (intel_crtc->cursor_visible == visible)
7575 return;
7576
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007577 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007578 if (visible) {
7579 /* On these chipsets we can only modify the base whilst
7580 * the cursor is disabled.
7581 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007582 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007583
7584 cntl &= ~(CURSOR_FORMAT_MASK);
7585 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7586 cntl |= CURSOR_ENABLE |
7587 CURSOR_GAMMA_ENABLE |
7588 CURSOR_FORMAT_ARGB;
7589 } else
7590 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007591 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007592
7593 intel_crtc->cursor_visible = visible;
7594}
7595
7596static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7597{
7598 struct drm_device *dev = crtc->dev;
7599 struct drm_i915_private *dev_priv = dev->dev_private;
7600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7601 int pipe = intel_crtc->pipe;
7602 bool visible = base != 0;
7603
7604 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307605 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007606 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007607 if (base) {
7608 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307609 cntl |= MCURSOR_GAMMA_ENABLE;
7610
7611 switch (width) {
7612 case 64:
7613 cntl |= CURSOR_MODE_64_ARGB_AX;
7614 break;
7615 case 128:
7616 cntl |= CURSOR_MODE_128_ARGB_AX;
7617 break;
7618 case 256:
7619 cntl |= CURSOR_MODE_256_ARGB_AX;
7620 break;
7621 default:
7622 WARN_ON(1);
7623 return;
7624 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007625 cntl |= pipe << 28; /* Connect to correct pipe */
7626 } else {
7627 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7628 cntl |= CURSOR_MODE_DISABLE;
7629 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007630 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007631
7632 intel_crtc->cursor_visible = visible;
7633 }
7634 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007635 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007636 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007637 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007638}
7639
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007640static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7641{
7642 struct drm_device *dev = crtc->dev;
7643 struct drm_i915_private *dev_priv = dev->dev_private;
7644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7645 int pipe = intel_crtc->pipe;
7646 bool visible = base != 0;
7647
7648 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307649 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007650 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7651 if (base) {
7652 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307653 cntl |= MCURSOR_GAMMA_ENABLE;
7654 switch (width) {
7655 case 64:
7656 cntl |= CURSOR_MODE_64_ARGB_AX;
7657 break;
7658 case 128:
7659 cntl |= CURSOR_MODE_128_ARGB_AX;
7660 break;
7661 case 256:
7662 cntl |= CURSOR_MODE_256_ARGB_AX;
7663 break;
7664 default:
7665 WARN_ON(1);
7666 return;
7667 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007668 } else {
7669 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7670 cntl |= CURSOR_MODE_DISABLE;
7671 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007672 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007673 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007674 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7675 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007676 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7677
7678 intel_crtc->cursor_visible = visible;
7679 }
7680 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007681 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007682 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007683 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007684}
7685
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007686/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007687static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7688 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007689{
7690 struct drm_device *dev = crtc->dev;
7691 struct drm_i915_private *dev_priv = dev->dev_private;
7692 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7693 int pipe = intel_crtc->pipe;
7694 int x = intel_crtc->cursor_x;
7695 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007696 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007697 bool visible;
7698
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007699 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007700 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007701
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007702 if (x >= intel_crtc->config.pipe_src_w)
7703 base = 0;
7704
7705 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007706 base = 0;
7707
7708 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007709 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007710 base = 0;
7711
7712 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7713 x = -x;
7714 }
7715 pos |= x << CURSOR_X_SHIFT;
7716
7717 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007718 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007719 base = 0;
7720
7721 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7722 y = -y;
7723 }
7724 pos |= y << CURSOR_Y_SHIFT;
7725
7726 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007727 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007728 return;
7729
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007730 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007731 I915_WRITE(CURPOS_IVB(pipe), pos);
7732 ivb_update_cursor(crtc, base);
7733 } else {
7734 I915_WRITE(CURPOS(pipe), pos);
7735 if (IS_845G(dev) || IS_I865G(dev))
7736 i845_update_cursor(crtc, base);
7737 else
7738 i9xx_update_cursor(crtc, base);
7739 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007740}
7741
Jesse Barnes79e53942008-11-07 14:24:08 -08007742static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007743 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007744 uint32_t handle,
7745 uint32_t width, uint32_t height)
7746{
7747 struct drm_device *dev = crtc->dev;
7748 struct drm_i915_private *dev_priv = dev->dev_private;
7749 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007750 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007751 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007752 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007753 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007754
Jesse Barnes79e53942008-11-07 14:24:08 -08007755 /* if we want to turn off the cursor ignore width and height */
7756 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007757 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007758 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007759 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007760 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007761 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007762 }
7763
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307764 /* Check for which cursor types we support */
7765 if (!((width == 64 && height == 64) ||
7766 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7767 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7768 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007769 return -EINVAL;
7770 }
7771
Chris Wilson05394f32010-11-08 19:18:58 +00007772 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007773 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007774 return -ENOENT;
7775
Chris Wilson05394f32010-11-08 19:18:58 +00007776 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007777 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007778 ret = -ENOMEM;
7779 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007780 }
7781
Dave Airlie71acb5e2008-12-30 20:31:46 +10007782 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007783 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007784 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007785 unsigned alignment;
7786
Chris Wilsond9e86c02010-11-10 16:40:20 +00007787 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007788 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007789 ret = -EINVAL;
7790 goto fail_locked;
7791 }
7792
Chris Wilson693db182013-03-05 14:52:39 +00007793 /* Note that the w/a also requires 2 PTE of padding following
7794 * the bo. We currently fill all unused PTE with the shadow
7795 * page and so we should always have valid PTE following the
7796 * cursor preventing the VT-d warning.
7797 */
7798 alignment = 0;
7799 if (need_vtd_wa(dev))
7800 alignment = 64*1024;
7801
7802 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007803 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007804 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007805 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007806 }
7807
Chris Wilsond9e86c02010-11-10 16:40:20 +00007808 ret = i915_gem_object_put_fence(obj);
7809 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007810 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007811 goto fail_unpin;
7812 }
7813
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007814 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007815 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007816 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007817 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007818 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7819 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007820 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007821 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007822 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007823 }
Chris Wilson05394f32010-11-08 19:18:58 +00007824 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007825 }
7826
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007827 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007828 I915_WRITE(CURSIZE, (height << 12) | width);
7829
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007830 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007831 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007832 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007833 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007834 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7835 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007836 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007837 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007838 }
Jesse Barnes80824002009-09-10 15:28:06 -07007839
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007840 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007841
Chris Wilson64f962e2014-03-26 12:38:15 +00007842 old_width = intel_crtc->cursor_width;
7843
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007844 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007845 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007846 intel_crtc->cursor_width = width;
7847 intel_crtc->cursor_height = height;
7848
Chris Wilson64f962e2014-03-26 12:38:15 +00007849 if (intel_crtc->active) {
7850 if (old_width != width)
7851 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007852 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00007853 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007854
Jesse Barnes79e53942008-11-07 14:24:08 -08007855 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007856fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007857 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007858fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007859 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007860fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007861 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007862 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007863}
7864
7865static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7866{
Jesse Barnes79e53942008-11-07 14:24:08 -08007867 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007868
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007869 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7870 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007871
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007872 if (intel_crtc->active)
7873 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007874
7875 return 0;
7876}
7877
Jesse Barnes79e53942008-11-07 14:24:08 -08007878static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007879 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007880{
James Simmons72034252010-08-03 01:33:19 +01007881 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007883
James Simmons72034252010-08-03 01:33:19 +01007884 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007885 intel_crtc->lut_r[i] = red[i] >> 8;
7886 intel_crtc->lut_g[i] = green[i] >> 8;
7887 intel_crtc->lut_b[i] = blue[i] >> 8;
7888 }
7889
7890 intel_crtc_load_lut(crtc);
7891}
7892
Jesse Barnes79e53942008-11-07 14:24:08 -08007893/* VESA 640x480x72Hz mode to set on the pipe */
7894static struct drm_display_mode load_detect_mode = {
7895 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7896 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7897};
7898
Daniel Vettera8bb6812014-02-10 18:00:39 +01007899struct drm_framebuffer *
7900__intel_framebuffer_create(struct drm_device *dev,
7901 struct drm_mode_fb_cmd2 *mode_cmd,
7902 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007903{
7904 struct intel_framebuffer *intel_fb;
7905 int ret;
7906
7907 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7908 if (!intel_fb) {
7909 drm_gem_object_unreference_unlocked(&obj->base);
7910 return ERR_PTR(-ENOMEM);
7911 }
7912
7913 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007914 if (ret)
7915 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007916
7917 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007918err:
7919 drm_gem_object_unreference_unlocked(&obj->base);
7920 kfree(intel_fb);
7921
7922 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007923}
7924
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007925static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007926intel_framebuffer_create(struct drm_device *dev,
7927 struct drm_mode_fb_cmd2 *mode_cmd,
7928 struct drm_i915_gem_object *obj)
7929{
7930 struct drm_framebuffer *fb;
7931 int ret;
7932
7933 ret = i915_mutex_lock_interruptible(dev);
7934 if (ret)
7935 return ERR_PTR(ret);
7936 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7937 mutex_unlock(&dev->struct_mutex);
7938
7939 return fb;
7940}
7941
Chris Wilsond2dff872011-04-19 08:36:26 +01007942static u32
7943intel_framebuffer_pitch_for_width(int width, int bpp)
7944{
7945 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7946 return ALIGN(pitch, 64);
7947}
7948
7949static u32
7950intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7951{
7952 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7953 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7954}
7955
7956static struct drm_framebuffer *
7957intel_framebuffer_create_for_mode(struct drm_device *dev,
7958 struct drm_display_mode *mode,
7959 int depth, int bpp)
7960{
7961 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007962 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007963
7964 obj = i915_gem_alloc_object(dev,
7965 intel_framebuffer_size_for_mode(mode, bpp));
7966 if (obj == NULL)
7967 return ERR_PTR(-ENOMEM);
7968
7969 mode_cmd.width = mode->hdisplay;
7970 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007971 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7972 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007973 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007974
7975 return intel_framebuffer_create(dev, &mode_cmd, obj);
7976}
7977
7978static struct drm_framebuffer *
7979mode_fits_in_fbdev(struct drm_device *dev,
7980 struct drm_display_mode *mode)
7981{
Daniel Vetter4520f532013-10-09 09:18:51 +02007982#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007983 struct drm_i915_private *dev_priv = dev->dev_private;
7984 struct drm_i915_gem_object *obj;
7985 struct drm_framebuffer *fb;
7986
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007987 if (!dev_priv->fbdev)
7988 return NULL;
7989
7990 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007991 return NULL;
7992
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007993 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007994 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007995
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007996 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007997 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7998 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007999 return NULL;
8000
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008001 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008002 return NULL;
8003
8004 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008005#else
8006 return NULL;
8007#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008008}
8009
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008010bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008011 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008012 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008013{
8014 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008015 struct intel_encoder *intel_encoder =
8016 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008017 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008018 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008019 struct drm_crtc *crtc = NULL;
8020 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008021 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008022 int i = -1;
8023
Chris Wilsond2dff872011-04-19 08:36:26 +01008024 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8025 connector->base.id, drm_get_connector_name(connector),
8026 encoder->base.id, drm_get_encoder_name(encoder));
8027
Jesse Barnes79e53942008-11-07 14:24:08 -08008028 /*
8029 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008030 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008031 * - if the connector already has an assigned crtc, use it (but make
8032 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008033 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008034 * - try to find the first unused crtc that can drive this connector,
8035 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008036 */
8037
8038 /* See if we already have a CRTC for this connector */
8039 if (encoder->crtc) {
8040 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008041
Daniel Vetter7b240562012-12-12 00:35:33 +01008042 mutex_lock(&crtc->mutex);
8043
Daniel Vetter24218aa2012-08-12 19:27:11 +02008044 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008045 old->load_detect_temp = false;
8046
8047 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008048 if (connector->dpms != DRM_MODE_DPMS_ON)
8049 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008050
Chris Wilson71731882011-04-19 23:10:58 +01008051 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008052 }
8053
8054 /* Find an unused one (if possible) */
8055 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8056 i++;
8057 if (!(encoder->possible_crtcs & (1 << i)))
8058 continue;
8059 if (!possible_crtc->enabled) {
8060 crtc = possible_crtc;
8061 break;
8062 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008063 }
8064
8065 /*
8066 * If we didn't find an unused CRTC, don't use any.
8067 */
8068 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008069 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8070 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008071 }
8072
Daniel Vetter7b240562012-12-12 00:35:33 +01008073 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008074 intel_encoder->new_crtc = to_intel_crtc(crtc);
8075 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008076
8077 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008078 intel_crtc->new_enabled = true;
8079 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008080 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008081 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008082 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008083
Chris Wilson64927112011-04-20 07:25:26 +01008084 if (!mode)
8085 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008086
Chris Wilsond2dff872011-04-19 08:36:26 +01008087 /* We need a framebuffer large enough to accommodate all accesses
8088 * that the plane may generate whilst we perform load detection.
8089 * We can not rely on the fbcon either being present (we get called
8090 * during its initialisation to detect all boot displays, or it may
8091 * not even exist) or that it is large enough to satisfy the
8092 * requested mode.
8093 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008094 fb = mode_fits_in_fbdev(dev, mode);
8095 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008096 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008097 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8098 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008099 } else
8100 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008101 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008102 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008103 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008104 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008105
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008106 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008107 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008108 if (old->release_fb)
8109 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008110 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008111 }
Chris Wilson71731882011-04-19 23:10:58 +01008112
Jesse Barnes79e53942008-11-07 14:24:08 -08008113 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008114 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008115 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008116
8117 fail:
8118 intel_crtc->new_enabled = crtc->enabled;
8119 if (intel_crtc->new_enabled)
8120 intel_crtc->new_config = &intel_crtc->config;
8121 else
8122 intel_crtc->new_config = NULL;
8123 mutex_unlock(&crtc->mutex);
8124 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008125}
8126
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008127void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008128 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008129{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008130 struct intel_encoder *intel_encoder =
8131 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008132 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008133 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008134 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008135
Chris Wilsond2dff872011-04-19 08:36:26 +01008136 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8137 connector->base.id, drm_get_connector_name(connector),
8138 encoder->base.id, drm_get_encoder_name(encoder));
8139
Chris Wilson8261b192011-04-19 23:18:09 +01008140 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008141 to_intel_connector(connector)->new_encoder = NULL;
8142 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008143 intel_crtc->new_enabled = false;
8144 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008145 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008146
Daniel Vetter36206362012-12-10 20:42:17 +01008147 if (old->release_fb) {
8148 drm_framebuffer_unregister_private(old->release_fb);
8149 drm_framebuffer_unreference(old->release_fb);
8150 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008151
Daniel Vetter67c96402013-01-23 16:25:09 +00008152 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008153 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008154 }
8155
Eric Anholtc751ce42010-03-25 11:48:48 -07008156 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008157 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8158 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008159
8160 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008161}
8162
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008163static int i9xx_pll_refclk(struct drm_device *dev,
8164 const struct intel_crtc_config *pipe_config)
8165{
8166 struct drm_i915_private *dev_priv = dev->dev_private;
8167 u32 dpll = pipe_config->dpll_hw_state.dpll;
8168
8169 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008170 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008171 else if (HAS_PCH_SPLIT(dev))
8172 return 120000;
8173 else if (!IS_GEN2(dev))
8174 return 96000;
8175 else
8176 return 48000;
8177}
8178
Jesse Barnes79e53942008-11-07 14:24:08 -08008179/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008180static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8181 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008182{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008183 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008184 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008185 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008186 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008187 u32 fp;
8188 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008189 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008190
8191 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008192 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008193 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008194 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008195
8196 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008197 if (IS_PINEVIEW(dev)) {
8198 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8199 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008200 } else {
8201 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8202 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8203 }
8204
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008205 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008206 if (IS_PINEVIEW(dev))
8207 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8208 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008209 else
8210 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008211 DPLL_FPA01_P1_POST_DIV_SHIFT);
8212
8213 switch (dpll & DPLL_MODE_MASK) {
8214 case DPLLB_MODE_DAC_SERIAL:
8215 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8216 5 : 10;
8217 break;
8218 case DPLLB_MODE_LVDS:
8219 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8220 7 : 14;
8221 break;
8222 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008223 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008224 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008225 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008226 }
8227
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008228 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008229 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008230 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008231 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008232 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008233 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008234 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008235
8236 if (is_lvds) {
8237 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8238 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008239
8240 if (lvds & LVDS_CLKB_POWER_UP)
8241 clock.p2 = 7;
8242 else
8243 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008244 } else {
8245 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8246 clock.p1 = 2;
8247 else {
8248 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8249 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8250 }
8251 if (dpll & PLL_P2_DIVIDE_BY_4)
8252 clock.p2 = 4;
8253 else
8254 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008255 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008256
8257 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008258 }
8259
Ville Syrjälä18442d02013-09-13 16:00:08 +03008260 /*
8261 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008262 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008263 * encoder's get_config() function.
8264 */
8265 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008266}
8267
Ville Syrjälä6878da02013-09-13 15:59:11 +03008268int intel_dotclock_calculate(int link_freq,
8269 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008270{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008271 /*
8272 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008273 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008274 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008275 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008276 *
8277 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008278 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008279 */
8280
Ville Syrjälä6878da02013-09-13 15:59:11 +03008281 if (!m_n->link_n)
8282 return 0;
8283
8284 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8285}
8286
Ville Syrjälä18442d02013-09-13 16:00:08 +03008287static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8288 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008289{
8290 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008291
8292 /* read out port_clock from the DPLL */
8293 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008294
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008295 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008296 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008297 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008298 * agree once we know their relationship in the encoder's
8299 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008300 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008301 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008302 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8303 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008304}
8305
8306/** Returns the currently programmed mode of the given pipe. */
8307struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8308 struct drm_crtc *crtc)
8309{
Jesse Barnes548f2452011-02-17 10:40:53 -08008310 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008311 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008312 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008313 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008314 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008315 int htot = I915_READ(HTOTAL(cpu_transcoder));
8316 int hsync = I915_READ(HSYNC(cpu_transcoder));
8317 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8318 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008319 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008320
8321 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8322 if (!mode)
8323 return NULL;
8324
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008325 /*
8326 * Construct a pipe_config sufficient for getting the clock info
8327 * back out of crtc_clock_get.
8328 *
8329 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8330 * to use a real value here instead.
8331 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008332 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008333 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008334 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8335 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8336 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008337 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8338
Ville Syrjälä773ae032013-09-23 17:48:20 +03008339 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008340 mode->hdisplay = (htot & 0xffff) + 1;
8341 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8342 mode->hsync_start = (hsync & 0xffff) + 1;
8343 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8344 mode->vdisplay = (vtot & 0xffff) + 1;
8345 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8346 mode->vsync_start = (vsync & 0xffff) + 1;
8347 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8348
8349 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008350
8351 return mode;
8352}
8353
Daniel Vetter3dec0092010-08-20 21:40:52 +02008354static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008355{
8356 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008357 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8359 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008360 int dpll_reg = DPLL(pipe);
8361 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008362
Eric Anholtbad720f2009-10-22 16:11:14 -07008363 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008364 return;
8365
8366 if (!dev_priv->lvds_downclock_avail)
8367 return;
8368
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008369 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008370 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008371 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008372
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008373 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008374
8375 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8376 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008377 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008378
Jesse Barnes652c3932009-08-17 13:31:43 -07008379 dpll = I915_READ(dpll_reg);
8380 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008381 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008382 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008383}
8384
8385static void intel_decrease_pllclock(struct drm_crtc *crtc)
8386{
8387 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008388 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008389 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008390
Eric Anholtbad720f2009-10-22 16:11:14 -07008391 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008392 return;
8393
8394 if (!dev_priv->lvds_downclock_avail)
8395 return;
8396
8397 /*
8398 * Since this is called by a timer, we should never get here in
8399 * the manual case.
8400 */
8401 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008402 int pipe = intel_crtc->pipe;
8403 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008404 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008405
Zhao Yakui44d98a62009-10-09 11:39:40 +08008406 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008407
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008408 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008409
Chris Wilson074b5e12012-05-02 12:07:06 +01008410 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008411 dpll |= DISPLAY_RATE_SELECT_FPA1;
8412 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008413 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008414 dpll = I915_READ(dpll_reg);
8415 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008416 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008417 }
8418
8419}
8420
Chris Wilsonf047e392012-07-21 12:31:41 +01008421void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008422{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008423 struct drm_i915_private *dev_priv = dev->dev_private;
8424
Chris Wilsonf62a0072014-02-21 17:55:39 +00008425 if (dev_priv->mm.busy)
8426 return;
8427
Paulo Zanoni43694d62014-03-07 20:08:08 -03008428 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008429 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008430 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008431}
8432
8433void intel_mark_idle(struct drm_device *dev)
8434{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008435 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008436 struct drm_crtc *crtc;
8437
Chris Wilsonf62a0072014-02-21 17:55:39 +00008438 if (!dev_priv->mm.busy)
8439 return;
8440
8441 dev_priv->mm.busy = false;
8442
Jani Nikulad330a952014-01-21 11:24:25 +02008443 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008444 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008445
8446 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008447 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008448 continue;
8449
8450 intel_decrease_pllclock(crtc);
8451 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008452
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008453 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008454 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008455
8456out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008457 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008458}
8459
Chris Wilsonc65355b2013-06-06 16:53:41 -03008460void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8461 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008462{
8463 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008464 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008465
Jani Nikulad330a952014-01-21 11:24:25 +02008466 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008467 return;
8468
Jesse Barnes652c3932009-08-17 13:31:43 -07008469 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008470 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008471 continue;
8472
Matt Roperf4510a22014-04-01 15:22:40 -07008473 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008474 continue;
8475
8476 intel_increase_pllclock(crtc);
8477 if (ring && intel_fbc_enabled(dev))
8478 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008479 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008480}
8481
Jesse Barnes79e53942008-11-07 14:24:08 -08008482static void intel_crtc_destroy(struct drm_crtc *crtc)
8483{
8484 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008485 struct drm_device *dev = crtc->dev;
8486 struct intel_unpin_work *work;
8487 unsigned long flags;
8488
8489 spin_lock_irqsave(&dev->event_lock, flags);
8490 work = intel_crtc->unpin_work;
8491 intel_crtc->unpin_work = NULL;
8492 spin_unlock_irqrestore(&dev->event_lock, flags);
8493
8494 if (work) {
8495 cancel_work_sync(&work->work);
8496 kfree(work);
8497 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008498
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008499 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8500
Jesse Barnes79e53942008-11-07 14:24:08 -08008501 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008502
Jesse Barnes79e53942008-11-07 14:24:08 -08008503 kfree(intel_crtc);
8504}
8505
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008506static void intel_unpin_work_fn(struct work_struct *__work)
8507{
8508 struct intel_unpin_work *work =
8509 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008510 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008511
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008512 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008513 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008514 drm_gem_object_unreference(&work->pending_flip_obj->base);
8515 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008516
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008517 intel_update_fbc(dev);
8518 mutex_unlock(&dev->struct_mutex);
8519
8520 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8521 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8522
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008523 kfree(work);
8524}
8525
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008526static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008527 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008528{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008529 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8531 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008532 unsigned long flags;
8533
8534 /* Ignore early vblank irqs */
8535 if (intel_crtc == NULL)
8536 return;
8537
8538 spin_lock_irqsave(&dev->event_lock, flags);
8539 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008540
8541 /* Ensure we don't miss a work->pending update ... */
8542 smp_rmb();
8543
8544 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008545 spin_unlock_irqrestore(&dev->event_lock, flags);
8546 return;
8547 }
8548
Chris Wilsone7d841c2012-12-03 11:36:30 +00008549 /* and that the unpin work is consistent wrt ->pending. */
8550 smp_rmb();
8551
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008552 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008553
Rob Clark45a066e2012-10-08 14:50:40 -05008554 if (work->event)
8555 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008556
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008557 drm_vblank_put(dev, intel_crtc->pipe);
8558
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008559 spin_unlock_irqrestore(&dev->event_lock, flags);
8560
Daniel Vetter2c10d572012-12-20 21:24:07 +01008561 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008562
8563 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008564
8565 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008566}
8567
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008568void intel_finish_page_flip(struct drm_device *dev, int pipe)
8569{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008570 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008571 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8572
Mario Kleiner49b14a52010-12-09 07:00:07 +01008573 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008574}
8575
8576void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8577{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008579 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8580
Mario Kleiner49b14a52010-12-09 07:00:07 +01008581 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008582}
8583
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008584void intel_prepare_page_flip(struct drm_device *dev, int plane)
8585{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008586 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008587 struct intel_crtc *intel_crtc =
8588 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8589 unsigned long flags;
8590
Chris Wilsone7d841c2012-12-03 11:36:30 +00008591 /* NB: An MMIO update of the plane base pointer will also
8592 * generate a page-flip completion irq, i.e. every modeset
8593 * is also accompanied by a spurious intel_prepare_page_flip().
8594 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008595 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008596 if (intel_crtc->unpin_work)
8597 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008598 spin_unlock_irqrestore(&dev->event_lock, flags);
8599}
8600
Chris Wilsone7d841c2012-12-03 11:36:30 +00008601inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8602{
8603 /* Ensure that the work item is consistent when activating it ... */
8604 smp_wmb();
8605 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8606 /* and that it is marked active as soon as the irq could fire. */
8607 smp_wmb();
8608}
8609
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008610static int intel_gen2_queue_flip(struct drm_device *dev,
8611 struct drm_crtc *crtc,
8612 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008613 struct drm_i915_gem_object *obj,
8614 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008615{
8616 struct drm_i915_private *dev_priv = dev->dev_private;
8617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008618 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008619 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008620 int ret;
8621
Daniel Vetter6d90c952012-04-26 23:28:05 +02008622 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008623 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008624 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008625
Daniel Vetter6d90c952012-04-26 23:28:05 +02008626 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008627 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008628 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008629
8630 /* Can't queue multiple flips, so wait for the previous
8631 * one to finish before executing the next.
8632 */
8633 if (intel_crtc->plane)
8634 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8635 else
8636 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008637 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8638 intel_ring_emit(ring, MI_NOOP);
8639 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8640 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8641 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008642 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008643 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008644
8645 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008646 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008647 return 0;
8648
8649err_unpin:
8650 intel_unpin_fb_obj(obj);
8651err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652 return ret;
8653}
8654
8655static int intel_gen3_queue_flip(struct drm_device *dev,
8656 struct drm_crtc *crtc,
8657 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008658 struct drm_i915_gem_object *obj,
8659 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008660{
8661 struct drm_i915_private *dev_priv = dev->dev_private;
8662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008663 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008664 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008665 int ret;
8666
Daniel Vetter6d90c952012-04-26 23:28:05 +02008667 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008668 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008669 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008670
Daniel Vetter6d90c952012-04-26 23:28:05 +02008671 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008672 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008673 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008674
8675 if (intel_crtc->plane)
8676 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8677 else
8678 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008679 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8680 intel_ring_emit(ring, MI_NOOP);
8681 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8682 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8683 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008684 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008685 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008686
Chris Wilsone7d841c2012-12-03 11:36:30 +00008687 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008688 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008689 return 0;
8690
8691err_unpin:
8692 intel_unpin_fb_obj(obj);
8693err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008694 return ret;
8695}
8696
8697static int intel_gen4_queue_flip(struct drm_device *dev,
8698 struct drm_crtc *crtc,
8699 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008700 struct drm_i915_gem_object *obj,
8701 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008702{
8703 struct drm_i915_private *dev_priv = dev->dev_private;
8704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8705 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008706 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008707 int ret;
8708
Daniel Vetter6d90c952012-04-26 23:28:05 +02008709 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008710 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008711 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008712
Daniel Vetter6d90c952012-04-26 23:28:05 +02008713 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008714 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008715 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008716
8717 /* i965+ uses the linear or tiled offsets from the
8718 * Display Registers (which do not change across a page-flip)
8719 * so we need only reprogram the base address.
8720 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008721 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8722 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8723 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008724 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008725 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008726 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008727
8728 /* XXX Enabling the panel-fitter across page-flip is so far
8729 * untested on non-native modes, so ignore it for now.
8730 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8731 */
8732 pf = 0;
8733 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008734 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008735
8736 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008737 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008738 return 0;
8739
8740err_unpin:
8741 intel_unpin_fb_obj(obj);
8742err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008743 return ret;
8744}
8745
8746static int intel_gen6_queue_flip(struct drm_device *dev,
8747 struct drm_crtc *crtc,
8748 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008749 struct drm_i915_gem_object *obj,
8750 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008751{
8752 struct drm_i915_private *dev_priv = dev->dev_private;
8753 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008754 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008755 uint32_t pf, pipesrc;
8756 int ret;
8757
Daniel Vetter6d90c952012-04-26 23:28:05 +02008758 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008759 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008760 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008761
Daniel Vetter6d90c952012-04-26 23:28:05 +02008762 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008763 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008764 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008765
Daniel Vetter6d90c952012-04-26 23:28:05 +02008766 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8767 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8768 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008769 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008770
Chris Wilson99d9acd2012-04-17 20:37:00 +01008771 /* Contrary to the suggestions in the documentation,
8772 * "Enable Panel Fitter" does not seem to be required when page
8773 * flipping with a non-native mode, and worse causes a normal
8774 * modeset to fail.
8775 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8776 */
8777 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008778 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008779 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008780
8781 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008782 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008783 return 0;
8784
8785err_unpin:
8786 intel_unpin_fb_obj(obj);
8787err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008788 return ret;
8789}
8790
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008791static int intel_gen7_queue_flip(struct drm_device *dev,
8792 struct drm_crtc *crtc,
8793 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008794 struct drm_i915_gem_object *obj,
8795 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008796{
8797 struct drm_i915_private *dev_priv = dev->dev_private;
8798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008799 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008800 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008801 int len, ret;
8802
8803 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008804 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008805 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008806
8807 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8808 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008809 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008810
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008811 switch(intel_crtc->plane) {
8812 case PLANE_A:
8813 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8814 break;
8815 case PLANE_B:
8816 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8817 break;
8818 case PLANE_C:
8819 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8820 break;
8821 default:
8822 WARN_ONCE(1, "unknown plane in flip command\n");
8823 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008824 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008825 }
8826
Chris Wilsonffe74d72013-08-26 20:58:12 +01008827 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01008828 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01008829 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01008830 /*
8831 * On Gen 8, SRM is now taking an extra dword to accommodate
8832 * 48bits addresses, and we need a NOOP for the batch size to
8833 * stay even.
8834 */
8835 if (IS_GEN8(dev))
8836 len += 2;
8837 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008838
Ville Syrjäläf66fab82014-02-11 19:52:06 +02008839 /*
8840 * BSpec MI_DISPLAY_FLIP for IVB:
8841 * "The full packet must be contained within the same cache line."
8842 *
8843 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
8844 * cacheline, if we ever start emitting more commands before
8845 * the MI_DISPLAY_FLIP we may need to first emit everything else,
8846 * then do the cacheline alignment, and finally emit the
8847 * MI_DISPLAY_FLIP.
8848 */
8849 ret = intel_ring_cacheline_align(ring);
8850 if (ret)
8851 goto err_unpin;
8852
Chris Wilsonffe74d72013-08-26 20:58:12 +01008853 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008854 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008855 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008856
Chris Wilsonffe74d72013-08-26 20:58:12 +01008857 /* Unmask the flip-done completion message. Note that the bspec says that
8858 * we should do this for both the BCS and RCS, and that we must not unmask
8859 * more than one flip event at any time (or ensure that one flip message
8860 * can be sent by waiting for flip-done prior to queueing new flips).
8861 * Experimentation says that BCS works despite DERRMR masking all
8862 * flip-done completion events and that unmasking all planes at once
8863 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8864 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8865 */
8866 if (ring->id == RCS) {
8867 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8868 intel_ring_emit(ring, DERRMR);
8869 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8870 DERRMR_PIPEB_PRI_FLIP_DONE |
8871 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01008872 if (IS_GEN8(dev))
8873 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
8874 MI_SRM_LRM_GLOBAL_GTT);
8875 else
8876 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8877 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008878 intel_ring_emit(ring, DERRMR);
8879 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01008880 if (IS_GEN8(dev)) {
8881 intel_ring_emit(ring, 0);
8882 intel_ring_emit(ring, MI_NOOP);
8883 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01008884 }
8885
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008886 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008887 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008888 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008889 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008890
8891 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008892 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008893 return 0;
8894
8895err_unpin:
8896 intel_unpin_fb_obj(obj);
8897err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008898 return ret;
8899}
8900
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008901static int intel_default_queue_flip(struct drm_device *dev,
8902 struct drm_crtc *crtc,
8903 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008904 struct drm_i915_gem_object *obj,
8905 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008906{
8907 return -ENODEV;
8908}
8909
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008910static int intel_crtc_page_flip(struct drm_crtc *crtc,
8911 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008912 struct drm_pending_vblank_event *event,
8913 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008914{
8915 struct drm_device *dev = crtc->dev;
8916 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07008917 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008918 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008919 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8920 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008921 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008922 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008923
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008924 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07008925 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008926 return -EINVAL;
8927
8928 /*
8929 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8930 * Note that pitch changes could also affect these register.
8931 */
8932 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07008933 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
8934 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008935 return -EINVAL;
8936
Chris Wilsonf900db42014-02-20 09:26:13 +00008937 if (i915_terminally_wedged(&dev_priv->gpu_error))
8938 goto out_hang;
8939
Daniel Vetterb14c5672013-09-19 12:18:32 +02008940 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008941 if (work == NULL)
8942 return -ENOMEM;
8943
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008944 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008945 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008946 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008947 INIT_WORK(&work->work, intel_unpin_work_fn);
8948
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008949 ret = drm_vblank_get(dev, intel_crtc->pipe);
8950 if (ret)
8951 goto free_work;
8952
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008953 /* We borrow the event spin lock for protecting unpin_work */
8954 spin_lock_irqsave(&dev->event_lock, flags);
8955 if (intel_crtc->unpin_work) {
8956 spin_unlock_irqrestore(&dev->event_lock, flags);
8957 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008958 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008959
8960 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008961 return -EBUSY;
8962 }
8963 intel_crtc->unpin_work = work;
8964 spin_unlock_irqrestore(&dev->event_lock, flags);
8965
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008966 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8967 flush_workqueue(dev_priv->wq);
8968
Chris Wilson79158102012-05-23 11:13:58 +01008969 ret = i915_mutex_lock_interruptible(dev);
8970 if (ret)
8971 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008972
Jesse Barnes75dfca82010-02-10 15:09:44 -08008973 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008974 drm_gem_object_reference(&work->old_fb_obj->base);
8975 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008976
Matt Roperf4510a22014-04-01 15:22:40 -07008977 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008978
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008979 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008980
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008981 work->enable_stall_check = true;
8982
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008983 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008984 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008985
Keith Packarded8d1972013-07-22 18:49:58 -07008986 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008987 if (ret)
8988 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008989
Chris Wilson7782de32011-07-08 12:22:41 +01008990 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008991 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008992 mutex_unlock(&dev->struct_mutex);
8993
Jesse Barnese5510fa2010-07-01 16:48:37 -07008994 trace_i915_flip_request(intel_crtc->plane, obj);
8995
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008996 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008997
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008998cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008999 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009000 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009001 drm_gem_object_unreference(&work->old_fb_obj->base);
9002 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009003 mutex_unlock(&dev->struct_mutex);
9004
Chris Wilson79158102012-05-23 11:13:58 +01009005cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009006 spin_lock_irqsave(&dev->event_lock, flags);
9007 intel_crtc->unpin_work = NULL;
9008 spin_unlock_irqrestore(&dev->event_lock, flags);
9009
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009010 drm_vblank_put(dev, intel_crtc->pipe);
9011free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009012 kfree(work);
9013
Chris Wilsonf900db42014-02-20 09:26:13 +00009014 if (ret == -EIO) {
9015out_hang:
9016 intel_crtc_wait_for_pending_flips(crtc);
9017 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9018 if (ret == 0 && event)
9019 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9020 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009021 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009022}
9023
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009024static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009025 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9026 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009027};
9028
Daniel Vetter9a935852012-07-05 22:34:27 +02009029/**
9030 * intel_modeset_update_staged_output_state
9031 *
9032 * Updates the staged output configuration state, e.g. after we've read out the
9033 * current hw state.
9034 */
9035static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9036{
Ville Syrjälä76688512014-01-10 11:28:06 +02009037 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009038 struct intel_encoder *encoder;
9039 struct intel_connector *connector;
9040
9041 list_for_each_entry(connector, &dev->mode_config.connector_list,
9042 base.head) {
9043 connector->new_encoder =
9044 to_intel_encoder(connector->base.encoder);
9045 }
9046
9047 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9048 base.head) {
9049 encoder->new_crtc =
9050 to_intel_crtc(encoder->base.crtc);
9051 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009052
9053 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9054 base.head) {
9055 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009056
9057 if (crtc->new_enabled)
9058 crtc->new_config = &crtc->config;
9059 else
9060 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009061 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009062}
9063
9064/**
9065 * intel_modeset_commit_output_state
9066 *
9067 * This function copies the stage display pipe configuration to the real one.
9068 */
9069static void intel_modeset_commit_output_state(struct drm_device *dev)
9070{
Ville Syrjälä76688512014-01-10 11:28:06 +02009071 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009072 struct intel_encoder *encoder;
9073 struct intel_connector *connector;
9074
9075 list_for_each_entry(connector, &dev->mode_config.connector_list,
9076 base.head) {
9077 connector->base.encoder = &connector->new_encoder->base;
9078 }
9079
9080 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9081 base.head) {
9082 encoder->base.crtc = &encoder->new_crtc->base;
9083 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009084
9085 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9086 base.head) {
9087 crtc->base.enabled = crtc->new_enabled;
9088 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009089}
9090
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009091static void
9092connected_sink_compute_bpp(struct intel_connector * connector,
9093 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009094{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009095 int bpp = pipe_config->pipe_bpp;
9096
9097 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9098 connector->base.base.id,
9099 drm_get_connector_name(&connector->base));
9100
9101 /* Don't use an invalid EDID bpc value */
9102 if (connector->base.display_info.bpc &&
9103 connector->base.display_info.bpc * 3 < bpp) {
9104 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9105 bpp, connector->base.display_info.bpc*3);
9106 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9107 }
9108
9109 /* Clamp bpp to 8 on screens without EDID 1.4 */
9110 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9111 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9112 bpp);
9113 pipe_config->pipe_bpp = 24;
9114 }
9115}
9116
9117static int
9118compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9119 struct drm_framebuffer *fb,
9120 struct intel_crtc_config *pipe_config)
9121{
9122 struct drm_device *dev = crtc->base.dev;
9123 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009124 int bpp;
9125
Daniel Vetterd42264b2013-03-28 16:38:08 +01009126 switch (fb->pixel_format) {
9127 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009128 bpp = 8*3; /* since we go through a colormap */
9129 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009130 case DRM_FORMAT_XRGB1555:
9131 case DRM_FORMAT_ARGB1555:
9132 /* checked in intel_framebuffer_init already */
9133 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9134 return -EINVAL;
9135 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009136 bpp = 6*3; /* min is 18bpp */
9137 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009138 case DRM_FORMAT_XBGR8888:
9139 case DRM_FORMAT_ABGR8888:
9140 /* checked in intel_framebuffer_init already */
9141 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9142 return -EINVAL;
9143 case DRM_FORMAT_XRGB8888:
9144 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009145 bpp = 8*3;
9146 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009147 case DRM_FORMAT_XRGB2101010:
9148 case DRM_FORMAT_ARGB2101010:
9149 case DRM_FORMAT_XBGR2101010:
9150 case DRM_FORMAT_ABGR2101010:
9151 /* checked in intel_framebuffer_init already */
9152 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009153 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009154 bpp = 10*3;
9155 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009156 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009157 default:
9158 DRM_DEBUG_KMS("unsupported depth\n");
9159 return -EINVAL;
9160 }
9161
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009162 pipe_config->pipe_bpp = bpp;
9163
9164 /* Clamp display bpp to EDID value */
9165 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009166 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009167 if (!connector->new_encoder ||
9168 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009169 continue;
9170
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009171 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009172 }
9173
9174 return bpp;
9175}
9176
Daniel Vetter644db712013-09-19 14:53:58 +02009177static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9178{
9179 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9180 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009181 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009182 mode->crtc_hdisplay, mode->crtc_hsync_start,
9183 mode->crtc_hsync_end, mode->crtc_htotal,
9184 mode->crtc_vdisplay, mode->crtc_vsync_start,
9185 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9186}
9187
Daniel Vetterc0b03412013-05-28 12:05:54 +02009188static void intel_dump_pipe_config(struct intel_crtc *crtc,
9189 struct intel_crtc_config *pipe_config,
9190 const char *context)
9191{
9192 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9193 context, pipe_name(crtc->pipe));
9194
9195 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9196 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9197 pipe_config->pipe_bpp, pipe_config->dither);
9198 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9199 pipe_config->has_pch_encoder,
9200 pipe_config->fdi_lanes,
9201 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9202 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9203 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009204 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9205 pipe_config->has_dp_encoder,
9206 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9207 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9208 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009209 DRM_DEBUG_KMS("requested mode:\n");
9210 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9211 DRM_DEBUG_KMS("adjusted mode:\n");
9212 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009213 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009214 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009215 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9216 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009217 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9218 pipe_config->gmch_pfit.control,
9219 pipe_config->gmch_pfit.pgm_ratios,
9220 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009221 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009222 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009223 pipe_config->pch_pfit.size,
9224 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009225 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009226 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009227}
9228
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009229static bool encoders_cloneable(const struct intel_encoder *a,
9230 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009231{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009232 /* masks could be asymmetric, so check both ways */
9233 return a == b || (a->cloneable & (1 << b->type) &&
9234 b->cloneable & (1 << a->type));
9235}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009236
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009237static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9238 struct intel_encoder *encoder)
9239{
9240 struct drm_device *dev = crtc->base.dev;
9241 struct intel_encoder *source_encoder;
9242
9243 list_for_each_entry(source_encoder,
9244 &dev->mode_config.encoder_list, base.head) {
9245 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009246 continue;
9247
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009248 if (!encoders_cloneable(encoder, source_encoder))
9249 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009250 }
9251
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009252 return true;
9253}
9254
9255static bool check_encoder_cloning(struct intel_crtc *crtc)
9256{
9257 struct drm_device *dev = crtc->base.dev;
9258 struct intel_encoder *encoder;
9259
9260 list_for_each_entry(encoder,
9261 &dev->mode_config.encoder_list, base.head) {
9262 if (encoder->new_crtc != crtc)
9263 continue;
9264
9265 if (!check_single_encoder_cloning(crtc, encoder))
9266 return false;
9267 }
9268
9269 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009270}
9271
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009272static struct intel_crtc_config *
9273intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009274 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009275 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009276{
9277 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009278 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009279 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009280 int plane_bpp, ret = -EINVAL;
9281 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009282
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009283 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009284 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9285 return ERR_PTR(-EINVAL);
9286 }
9287
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009288 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9289 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009290 return ERR_PTR(-ENOMEM);
9291
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009292 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9293 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009294
Daniel Vettere143a212013-07-04 12:01:15 +02009295 pipe_config->cpu_transcoder =
9296 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009297 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009298
Imre Deak2960bc92013-07-30 13:36:32 +03009299 /*
9300 * Sanitize sync polarity flags based on requested ones. If neither
9301 * positive or negative polarity is requested, treat this as meaning
9302 * negative polarity.
9303 */
9304 if (!(pipe_config->adjusted_mode.flags &
9305 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9306 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9307
9308 if (!(pipe_config->adjusted_mode.flags &
9309 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9310 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9311
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009312 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9313 * plane pixel format and any sink constraints into account. Returns the
9314 * source plane bpp so that dithering can be selected on mismatches
9315 * after encoders and crtc also have had their say. */
9316 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9317 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009318 if (plane_bpp < 0)
9319 goto fail;
9320
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009321 /*
9322 * Determine the real pipe dimensions. Note that stereo modes can
9323 * increase the actual pipe size due to the frame doubling and
9324 * insertion of additional space for blanks between the frame. This
9325 * is stored in the crtc timings. We use the requested mode to do this
9326 * computation to clearly distinguish it from the adjusted mode, which
9327 * can be changed by the connectors in the below retry loop.
9328 */
9329 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9330 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9331 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9332
Daniel Vettere29c22c2013-02-21 00:00:16 +01009333encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009334 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009335 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009336 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009337
Daniel Vetter135c81b2013-07-21 21:37:09 +02009338 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009339 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009340
Daniel Vetter7758a112012-07-08 19:40:39 +02009341 /* Pass our mode to the connectors and the CRTC to give them a chance to
9342 * adjust it according to limitations or connector properties, and also
9343 * a chance to reject the mode entirely.
9344 */
9345 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9346 base.head) {
9347
9348 if (&encoder->new_crtc->base != crtc)
9349 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009350
Daniel Vetterefea6e82013-07-21 21:36:59 +02009351 if (!(encoder->compute_config(encoder, pipe_config))) {
9352 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009353 goto fail;
9354 }
9355 }
9356
Daniel Vetterff9a6752013-06-01 17:16:21 +02009357 /* Set default port clock if not overwritten by the encoder. Needs to be
9358 * done afterwards in case the encoder adjusts the mode. */
9359 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009360 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9361 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009362
Daniel Vettera43f6e02013-06-07 23:10:32 +02009363 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009364 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009365 DRM_DEBUG_KMS("CRTC fixup failed\n");
9366 goto fail;
9367 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009368
9369 if (ret == RETRY) {
9370 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9371 ret = -EINVAL;
9372 goto fail;
9373 }
9374
9375 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9376 retry = false;
9377 goto encoder_retry;
9378 }
9379
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009380 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9381 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9382 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9383
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009384 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009385fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009386 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009387 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009388}
9389
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009390/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9391 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9392static void
9393intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9394 unsigned *prepare_pipes, unsigned *disable_pipes)
9395{
9396 struct intel_crtc *intel_crtc;
9397 struct drm_device *dev = crtc->dev;
9398 struct intel_encoder *encoder;
9399 struct intel_connector *connector;
9400 struct drm_crtc *tmp_crtc;
9401
9402 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9403
9404 /* Check which crtcs have changed outputs connected to them, these need
9405 * to be part of the prepare_pipes mask. We don't (yet) support global
9406 * modeset across multiple crtcs, so modeset_pipes will only have one
9407 * bit set at most. */
9408 list_for_each_entry(connector, &dev->mode_config.connector_list,
9409 base.head) {
9410 if (connector->base.encoder == &connector->new_encoder->base)
9411 continue;
9412
9413 if (connector->base.encoder) {
9414 tmp_crtc = connector->base.encoder->crtc;
9415
9416 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9417 }
9418
9419 if (connector->new_encoder)
9420 *prepare_pipes |=
9421 1 << connector->new_encoder->new_crtc->pipe;
9422 }
9423
9424 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9425 base.head) {
9426 if (encoder->base.crtc == &encoder->new_crtc->base)
9427 continue;
9428
9429 if (encoder->base.crtc) {
9430 tmp_crtc = encoder->base.crtc;
9431
9432 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9433 }
9434
9435 if (encoder->new_crtc)
9436 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9437 }
9438
Ville Syrjälä76688512014-01-10 11:28:06 +02009439 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009440 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9441 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009442 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009443 continue;
9444
Ville Syrjälä76688512014-01-10 11:28:06 +02009445 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009446 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009447 else
9448 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009449 }
9450
9451
9452 /* set_mode is also used to update properties on life display pipes. */
9453 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009454 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009455 *prepare_pipes |= 1 << intel_crtc->pipe;
9456
Daniel Vetterb6c51642013-04-12 18:48:43 +02009457 /*
9458 * For simplicity do a full modeset on any pipe where the output routing
9459 * changed. We could be more clever, but that would require us to be
9460 * more careful with calling the relevant encoder->mode_set functions.
9461 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009462 if (*prepare_pipes)
9463 *modeset_pipes = *prepare_pipes;
9464
9465 /* ... and mask these out. */
9466 *modeset_pipes &= ~(*disable_pipes);
9467 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009468
9469 /*
9470 * HACK: We don't (yet) fully support global modesets. intel_set_config
9471 * obies this rule, but the modeset restore mode of
9472 * intel_modeset_setup_hw_state does not.
9473 */
9474 *modeset_pipes &= 1 << intel_crtc->pipe;
9475 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009476
9477 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9478 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009479}
9480
Daniel Vetterea9d7582012-07-10 10:42:52 +02009481static bool intel_crtc_in_use(struct drm_crtc *crtc)
9482{
9483 struct drm_encoder *encoder;
9484 struct drm_device *dev = crtc->dev;
9485
9486 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9487 if (encoder->crtc == crtc)
9488 return true;
9489
9490 return false;
9491}
9492
9493static void
9494intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9495{
9496 struct intel_encoder *intel_encoder;
9497 struct intel_crtc *intel_crtc;
9498 struct drm_connector *connector;
9499
9500 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9501 base.head) {
9502 if (!intel_encoder->base.crtc)
9503 continue;
9504
9505 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9506
9507 if (prepare_pipes & (1 << intel_crtc->pipe))
9508 intel_encoder->connectors_active = false;
9509 }
9510
9511 intel_modeset_commit_output_state(dev);
9512
Ville Syrjälä76688512014-01-10 11:28:06 +02009513 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009514 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9515 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009516 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009517 WARN_ON(intel_crtc->new_config &&
9518 intel_crtc->new_config != &intel_crtc->config);
9519 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009520 }
9521
9522 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9523 if (!connector->encoder || !connector->encoder->crtc)
9524 continue;
9525
9526 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9527
9528 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009529 struct drm_property *dpms_property =
9530 dev->mode_config.dpms_property;
9531
Daniel Vetterea9d7582012-07-10 10:42:52 +02009532 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009533 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009534 dpms_property,
9535 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009536
9537 intel_encoder = to_intel_encoder(connector->encoder);
9538 intel_encoder->connectors_active = true;
9539 }
9540 }
9541
9542}
9543
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009544static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009545{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009546 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009547
9548 if (clock1 == clock2)
9549 return true;
9550
9551 if (!clock1 || !clock2)
9552 return false;
9553
9554 diff = abs(clock1 - clock2);
9555
9556 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9557 return true;
9558
9559 return false;
9560}
9561
Daniel Vetter25c5b262012-07-08 22:08:04 +02009562#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9563 list_for_each_entry((intel_crtc), \
9564 &(dev)->mode_config.crtc_list, \
9565 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009566 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009567
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009568static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009569intel_pipe_config_compare(struct drm_device *dev,
9570 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009571 struct intel_crtc_config *pipe_config)
9572{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009573#define PIPE_CONF_CHECK_X(name) \
9574 if (current_config->name != pipe_config->name) { \
9575 DRM_ERROR("mismatch in " #name " " \
9576 "(expected 0x%08x, found 0x%08x)\n", \
9577 current_config->name, \
9578 pipe_config->name); \
9579 return false; \
9580 }
9581
Daniel Vetter08a24032013-04-19 11:25:34 +02009582#define PIPE_CONF_CHECK_I(name) \
9583 if (current_config->name != pipe_config->name) { \
9584 DRM_ERROR("mismatch in " #name " " \
9585 "(expected %i, found %i)\n", \
9586 current_config->name, \
9587 pipe_config->name); \
9588 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009589 }
9590
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009591#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9592 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009593 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009594 "(expected %i, found %i)\n", \
9595 current_config->name & (mask), \
9596 pipe_config->name & (mask)); \
9597 return false; \
9598 }
9599
Ville Syrjälä5e550652013-09-06 23:29:07 +03009600#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9601 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9602 DRM_ERROR("mismatch in " #name " " \
9603 "(expected %i, found %i)\n", \
9604 current_config->name, \
9605 pipe_config->name); \
9606 return false; \
9607 }
9608
Daniel Vetterbb760062013-06-06 14:55:52 +02009609#define PIPE_CONF_QUIRK(quirk) \
9610 ((current_config->quirks | pipe_config->quirks) & (quirk))
9611
Daniel Vettereccb1402013-05-22 00:50:22 +02009612 PIPE_CONF_CHECK_I(cpu_transcoder);
9613
Daniel Vetter08a24032013-04-19 11:25:34 +02009614 PIPE_CONF_CHECK_I(has_pch_encoder);
9615 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009616 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9617 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9618 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9619 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9620 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009621
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009622 PIPE_CONF_CHECK_I(has_dp_encoder);
9623 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9624 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9625 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9626 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9627 PIPE_CONF_CHECK_I(dp_m_n.tu);
9628
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009629 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9630 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9631 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9632 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9633 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9634 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9635
9636 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9637 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9638 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9639 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9640 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9641 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9642
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009643 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009644
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009645 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9646 DRM_MODE_FLAG_INTERLACE);
9647
Daniel Vetterbb760062013-06-06 14:55:52 +02009648 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9649 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9650 DRM_MODE_FLAG_PHSYNC);
9651 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9652 DRM_MODE_FLAG_NHSYNC);
9653 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9654 DRM_MODE_FLAG_PVSYNC);
9655 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9656 DRM_MODE_FLAG_NVSYNC);
9657 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009658
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009659 PIPE_CONF_CHECK_I(pipe_src_w);
9660 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009661
Daniel Vetter99535992014-04-13 12:00:33 +02009662 /*
9663 * FIXME: BIOS likes to set up a cloned config with lvds+external
9664 * screen. Since we don't yet re-compute the pipe config when moving
9665 * just the lvds port away to another pipe the sw tracking won't match.
9666 *
9667 * Proper atomic modesets with recomputed global state will fix this.
9668 * Until then just don't check gmch state for inherited modes.
9669 */
9670 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9671 PIPE_CONF_CHECK_I(gmch_pfit.control);
9672 /* pfit ratios are autocomputed by the hw on gen4+ */
9673 if (INTEL_INFO(dev)->gen < 4)
9674 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9675 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9676 }
9677
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009678 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9679 if (current_config->pch_pfit.enabled) {
9680 PIPE_CONF_CHECK_I(pch_pfit.pos);
9681 PIPE_CONF_CHECK_I(pch_pfit.size);
9682 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009683
Jesse Barnese59150d2014-01-07 13:30:45 -08009684 /* BDW+ don't expose a synchronous way to read the state */
9685 if (IS_HASWELL(dev))
9686 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009687
Ville Syrjälä282740f2013-09-04 18:30:03 +03009688 PIPE_CONF_CHECK_I(double_wide);
9689
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009690 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009691 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009692 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009693 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9694 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009695
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009696 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9697 PIPE_CONF_CHECK_I(pipe_bpp);
9698
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009699 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9700 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009701
Daniel Vetter66e985c2013-06-05 13:34:20 +02009702#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009703#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009704#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009705#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009706#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009707
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009708 return true;
9709}
9710
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009711static void
9712check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009713{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009714 struct intel_connector *connector;
9715
9716 list_for_each_entry(connector, &dev->mode_config.connector_list,
9717 base.head) {
9718 /* This also checks the encoder/connector hw state with the
9719 * ->get_hw_state callbacks. */
9720 intel_connector_check_state(connector);
9721
9722 WARN(&connector->new_encoder->base != connector->base.encoder,
9723 "connector's staged encoder doesn't match current encoder\n");
9724 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009725}
9726
9727static void
9728check_encoder_state(struct drm_device *dev)
9729{
9730 struct intel_encoder *encoder;
9731 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009732
9733 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9734 base.head) {
9735 bool enabled = false;
9736 bool active = false;
9737 enum pipe pipe, tracked_pipe;
9738
9739 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9740 encoder->base.base.id,
9741 drm_get_encoder_name(&encoder->base));
9742
9743 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9744 "encoder's stage crtc doesn't match current crtc\n");
9745 WARN(encoder->connectors_active && !encoder->base.crtc,
9746 "encoder's active_connectors set, but no crtc\n");
9747
9748 list_for_each_entry(connector, &dev->mode_config.connector_list,
9749 base.head) {
9750 if (connector->base.encoder != &encoder->base)
9751 continue;
9752 enabled = true;
9753 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9754 active = true;
9755 }
9756 WARN(!!encoder->base.crtc != enabled,
9757 "encoder's enabled state mismatch "
9758 "(expected %i, found %i)\n",
9759 !!encoder->base.crtc, enabled);
9760 WARN(active && !encoder->base.crtc,
9761 "active encoder with no crtc\n");
9762
9763 WARN(encoder->connectors_active != active,
9764 "encoder's computed active state doesn't match tracked active state "
9765 "(expected %i, found %i)\n", active, encoder->connectors_active);
9766
9767 active = encoder->get_hw_state(encoder, &pipe);
9768 WARN(active != encoder->connectors_active,
9769 "encoder's hw state doesn't match sw tracking "
9770 "(expected %i, found %i)\n",
9771 encoder->connectors_active, active);
9772
9773 if (!encoder->base.crtc)
9774 continue;
9775
9776 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9777 WARN(active && pipe != tracked_pipe,
9778 "active encoder's pipe doesn't match"
9779 "(expected %i, found %i)\n",
9780 tracked_pipe, pipe);
9781
9782 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009783}
9784
9785static void
9786check_crtc_state(struct drm_device *dev)
9787{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009788 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009789 struct intel_crtc *crtc;
9790 struct intel_encoder *encoder;
9791 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009792
9793 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9794 base.head) {
9795 bool enabled = false;
9796 bool active = false;
9797
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009798 memset(&pipe_config, 0, sizeof(pipe_config));
9799
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009800 DRM_DEBUG_KMS("[CRTC:%d]\n",
9801 crtc->base.base.id);
9802
9803 WARN(crtc->active && !crtc->base.enabled,
9804 "active crtc, but not enabled in sw tracking\n");
9805
9806 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9807 base.head) {
9808 if (encoder->base.crtc != &crtc->base)
9809 continue;
9810 enabled = true;
9811 if (encoder->connectors_active)
9812 active = true;
9813 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009814
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009815 WARN(active != crtc->active,
9816 "crtc's computed active state doesn't match tracked active state "
9817 "(expected %i, found %i)\n", active, crtc->active);
9818 WARN(enabled != crtc->base.enabled,
9819 "crtc's computed enabled state doesn't match tracked enabled state "
9820 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9821
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009822 active = dev_priv->display.get_pipe_config(crtc,
9823 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009824
9825 /* hw state is inconsistent with the pipe A quirk */
9826 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9827 active = crtc->active;
9828
Daniel Vetter6c49f242013-06-06 12:45:25 +02009829 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9830 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009831 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009832 if (encoder->base.crtc != &crtc->base)
9833 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009834 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009835 encoder->get_config(encoder, &pipe_config);
9836 }
9837
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009838 WARN(crtc->active != active,
9839 "crtc active state doesn't match with hw state "
9840 "(expected %i, found %i)\n", crtc->active, active);
9841
Daniel Vetterc0b03412013-05-28 12:05:54 +02009842 if (active &&
9843 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9844 WARN(1, "pipe state doesn't match!\n");
9845 intel_dump_pipe_config(crtc, &pipe_config,
9846 "[hw state]");
9847 intel_dump_pipe_config(crtc, &crtc->config,
9848 "[sw state]");
9849 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009850 }
9851}
9852
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009853static void
9854check_shared_dpll_state(struct drm_device *dev)
9855{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009856 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009857 struct intel_crtc *crtc;
9858 struct intel_dpll_hw_state dpll_hw_state;
9859 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009860
9861 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9862 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9863 int enabled_crtcs = 0, active_crtcs = 0;
9864 bool active;
9865
9866 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9867
9868 DRM_DEBUG_KMS("%s\n", pll->name);
9869
9870 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9871
9872 WARN(pll->active > pll->refcount,
9873 "more active pll users than references: %i vs %i\n",
9874 pll->active, pll->refcount);
9875 WARN(pll->active && !pll->on,
9876 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009877 WARN(pll->on && !pll->active,
9878 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009879 WARN(pll->on != active,
9880 "pll on state mismatch (expected %i, found %i)\n",
9881 pll->on, active);
9882
9883 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9884 base.head) {
9885 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9886 enabled_crtcs++;
9887 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9888 active_crtcs++;
9889 }
9890 WARN(pll->active != active_crtcs,
9891 "pll active crtcs mismatch (expected %i, found %i)\n",
9892 pll->active, active_crtcs);
9893 WARN(pll->refcount != enabled_crtcs,
9894 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9895 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009896
9897 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9898 sizeof(dpll_hw_state)),
9899 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009900 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009901}
9902
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009903void
9904intel_modeset_check_state(struct drm_device *dev)
9905{
9906 check_connector_state(dev);
9907 check_encoder_state(dev);
9908 check_crtc_state(dev);
9909 check_shared_dpll_state(dev);
9910}
9911
Ville Syrjälä18442d02013-09-13 16:00:08 +03009912void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9913 int dotclock)
9914{
9915 /*
9916 * FDI already provided one idea for the dotclock.
9917 * Yell if the encoder disagrees.
9918 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009919 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009920 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009921 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009922}
9923
Daniel Vetterf30da182013-04-11 20:22:50 +02009924static int __intel_set_mode(struct drm_crtc *crtc,
9925 struct drm_display_mode *mode,
9926 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009927{
9928 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009929 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009930 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009931 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009932 struct intel_crtc *intel_crtc;
9933 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009934 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009935
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009936 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009937 if (!saved_mode)
9938 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009939
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009940 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009941 &prepare_pipes, &disable_pipes);
9942
Tim Gardner3ac18232012-12-07 07:54:26 -07009943 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009944
Daniel Vetter25c5b262012-07-08 22:08:04 +02009945 /* Hack: Because we don't (yet) support global modeset on multiple
9946 * crtcs, we don't keep track of the new mode for more than one crtc.
9947 * Hence simply check whether any bit is set in modeset_pipes in all the
9948 * pieces of code that are not yet converted to deal with mutliple crtcs
9949 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009950 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009951 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009952 if (IS_ERR(pipe_config)) {
9953 ret = PTR_ERR(pipe_config);
9954 pipe_config = NULL;
9955
Tim Gardner3ac18232012-12-07 07:54:26 -07009956 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009957 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009958 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9959 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009960 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009961 }
9962
Jesse Barnes30a970c2013-11-04 13:48:12 -08009963 /*
9964 * See if the config requires any additional preparation, e.g.
9965 * to adjust global state with pipes off. We need to do this
9966 * here so we can get the modeset_pipe updated config for the new
9967 * mode set on this crtc. For other crtcs we need to use the
9968 * adjusted_mode bits in the crtc directly.
9969 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009970 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009971 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009972
Ville Syrjäläc164f832013-11-05 22:34:12 +02009973 /* may have added more to prepare_pipes than we should */
9974 prepare_pipes &= ~disable_pipes;
9975 }
9976
Daniel Vetter460da9162013-03-27 00:44:51 +01009977 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9978 intel_crtc_disable(&intel_crtc->base);
9979
Daniel Vetterea9d7582012-07-10 10:42:52 +02009980 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9981 if (intel_crtc->base.enabled)
9982 dev_priv->display.crtc_disable(&intel_crtc->base);
9983 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009984
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009985 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9986 * to set it here already despite that we pass it down the callchain.
9987 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009988 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009989 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009990 /* mode_set/enable/disable functions rely on a correct pipe
9991 * config. */
9992 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009993 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009994
9995 /*
9996 * Calculate and store various constants which
9997 * are later needed by vblank and swap-completion
9998 * timestamping. They are derived from true hwmode.
9999 */
10000 drm_calc_timestamping_constants(crtc,
10001 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010002 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010003
Daniel Vetterea9d7582012-07-10 10:42:52 +020010004 /* Only after disabling all output pipelines that will be changed can we
10005 * update the the output configuration. */
10006 intel_modeset_update_state(dev, prepare_pipes);
10007
Daniel Vetter47fab732012-10-26 10:58:18 +020010008 if (dev_priv->display.modeset_global_resources)
10009 dev_priv->display.modeset_global_resources(dev);
10010
Daniel Vettera6778b32012-07-02 09:56:42 +020010011 /* Set up the DPLL and any encoders state that needs to adjust or depend
10012 * on the DPLL.
10013 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010014 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010015 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010016 x, y, fb);
10017 if (ret)
10018 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010019 }
10020
10021 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010022 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10023 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010024
Daniel Vettera6778b32012-07-02 09:56:42 +020010025 /* FIXME: add subpixel order */
10026done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010027 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010028 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010029
Tim Gardner3ac18232012-12-07 07:54:26 -070010030out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010031 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010032 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010033 return ret;
10034}
10035
Damien Lespiaue7457a92013-08-08 22:28:59 +010010036static int intel_set_mode(struct drm_crtc *crtc,
10037 struct drm_display_mode *mode,
10038 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010039{
10040 int ret;
10041
10042 ret = __intel_set_mode(crtc, mode, x, y, fb);
10043
10044 if (ret == 0)
10045 intel_modeset_check_state(crtc->dev);
10046
10047 return ret;
10048}
10049
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010050void intel_crtc_restore_mode(struct drm_crtc *crtc)
10051{
Matt Roperf4510a22014-04-01 15:22:40 -070010052 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010053}
10054
Daniel Vetter25c5b262012-07-08 22:08:04 +020010055#undef for_each_intel_crtc_masked
10056
Daniel Vetterd9e55602012-07-04 22:16:09 +020010057static void intel_set_config_free(struct intel_set_config *config)
10058{
10059 if (!config)
10060 return;
10061
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010062 kfree(config->save_connector_encoders);
10063 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010064 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010065 kfree(config);
10066}
10067
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010068static int intel_set_config_save_state(struct drm_device *dev,
10069 struct intel_set_config *config)
10070{
Ville Syrjälä76688512014-01-10 11:28:06 +020010071 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010072 struct drm_encoder *encoder;
10073 struct drm_connector *connector;
10074 int count;
10075
Ville Syrjälä76688512014-01-10 11:28:06 +020010076 config->save_crtc_enabled =
10077 kcalloc(dev->mode_config.num_crtc,
10078 sizeof(bool), GFP_KERNEL);
10079 if (!config->save_crtc_enabled)
10080 return -ENOMEM;
10081
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010082 config->save_encoder_crtcs =
10083 kcalloc(dev->mode_config.num_encoder,
10084 sizeof(struct drm_crtc *), GFP_KERNEL);
10085 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010086 return -ENOMEM;
10087
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010088 config->save_connector_encoders =
10089 kcalloc(dev->mode_config.num_connector,
10090 sizeof(struct drm_encoder *), GFP_KERNEL);
10091 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010092 return -ENOMEM;
10093
10094 /* Copy data. Note that driver private data is not affected.
10095 * Should anything bad happen only the expected state is
10096 * restored, not the drivers personal bookkeeping.
10097 */
10098 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010099 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10100 config->save_crtc_enabled[count++] = crtc->enabled;
10101 }
10102
10103 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010104 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010105 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010106 }
10107
10108 count = 0;
10109 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010110 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010111 }
10112
10113 return 0;
10114}
10115
10116static void intel_set_config_restore_state(struct drm_device *dev,
10117 struct intel_set_config *config)
10118{
Ville Syrjälä76688512014-01-10 11:28:06 +020010119 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010120 struct intel_encoder *encoder;
10121 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010122 int count;
10123
10124 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010125 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10126 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010127
10128 if (crtc->new_enabled)
10129 crtc->new_config = &crtc->config;
10130 else
10131 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010132 }
10133
10134 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010135 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10136 encoder->new_crtc =
10137 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010138 }
10139
10140 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010141 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10142 connector->new_encoder =
10143 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010144 }
10145}
10146
Imre Deake3de42b2013-05-03 19:44:07 +020010147static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010148is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010149{
10150 int i;
10151
Chris Wilson2e57f472013-07-17 12:14:40 +010010152 if (set->num_connectors == 0)
10153 return false;
10154
10155 if (WARN_ON(set->connectors == NULL))
10156 return false;
10157
10158 for (i = 0; i < set->num_connectors; i++)
10159 if (set->connectors[i]->encoder &&
10160 set->connectors[i]->encoder->crtc == set->crtc &&
10161 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010162 return true;
10163
10164 return false;
10165}
10166
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010167static void
10168intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10169 struct intel_set_config *config)
10170{
10171
10172 /* We should be able to check here if the fb has the same properties
10173 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010174 if (is_crtc_connector_off(set)) {
10175 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010176 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010177 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010178 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010179 struct intel_crtc *intel_crtc =
10180 to_intel_crtc(set->crtc);
10181
Jani Nikulad330a952014-01-21 11:24:25 +020010182 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010183 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10184 config->fb_changed = true;
10185 } else {
10186 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10187 config->mode_changed = true;
10188 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010189 } else if (set->fb == NULL) {
10190 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010191 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010192 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010193 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010194 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010195 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010196 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010197 }
10198
Daniel Vetter835c5872012-07-10 18:11:08 +020010199 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010200 config->fb_changed = true;
10201
10202 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10203 DRM_DEBUG_KMS("modes are different, full mode set\n");
10204 drm_mode_debug_printmodeline(&set->crtc->mode);
10205 drm_mode_debug_printmodeline(set->mode);
10206 config->mode_changed = true;
10207 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010208
10209 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10210 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010211}
10212
Daniel Vetter2e431052012-07-04 22:42:15 +020010213static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010214intel_modeset_stage_output_state(struct drm_device *dev,
10215 struct drm_mode_set *set,
10216 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010217{
Daniel Vetter9a935852012-07-05 22:34:27 +020010218 struct intel_connector *connector;
10219 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010220 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010221 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010222
Damien Lespiau9abdda72013-02-13 13:29:23 +000010223 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010224 * of connectors. For paranoia, double-check this. */
10225 WARN_ON(!set->fb && (set->num_connectors != 0));
10226 WARN_ON(set->fb && (set->num_connectors == 0));
10227
Daniel Vetter9a935852012-07-05 22:34:27 +020010228 list_for_each_entry(connector, &dev->mode_config.connector_list,
10229 base.head) {
10230 /* Otherwise traverse passed in connector list and get encoders
10231 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010232 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010233 if (set->connectors[ro] == &connector->base) {
10234 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010235 break;
10236 }
10237 }
10238
Daniel Vetter9a935852012-07-05 22:34:27 +020010239 /* If we disable the crtc, disable all its connectors. Also, if
10240 * the connector is on the changing crtc but not on the new
10241 * connector list, disable it. */
10242 if ((!set->fb || ro == set->num_connectors) &&
10243 connector->base.encoder &&
10244 connector->base.encoder->crtc == set->crtc) {
10245 connector->new_encoder = NULL;
10246
10247 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10248 connector->base.base.id,
10249 drm_get_connector_name(&connector->base));
10250 }
10251
10252
10253 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010254 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010255 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010256 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010257 }
10258 /* connector->new_encoder is now updated for all connectors. */
10259
10260 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010261 list_for_each_entry(connector, &dev->mode_config.connector_list,
10262 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010263 struct drm_crtc *new_crtc;
10264
Daniel Vetter9a935852012-07-05 22:34:27 +020010265 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010266 continue;
10267
Daniel Vetter9a935852012-07-05 22:34:27 +020010268 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010269
10270 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010271 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010272 new_crtc = set->crtc;
10273 }
10274
10275 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010276 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10277 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010278 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010279 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010280 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10281
10282 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10283 connector->base.base.id,
10284 drm_get_connector_name(&connector->base),
10285 new_crtc->base.id);
10286 }
10287
10288 /* Check for any encoders that needs to be disabled. */
10289 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10290 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010291 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010292 list_for_each_entry(connector,
10293 &dev->mode_config.connector_list,
10294 base.head) {
10295 if (connector->new_encoder == encoder) {
10296 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010297 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010298 }
10299 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010300
10301 if (num_connectors == 0)
10302 encoder->new_crtc = NULL;
10303 else if (num_connectors > 1)
10304 return -EINVAL;
10305
Daniel Vetter9a935852012-07-05 22:34:27 +020010306 /* Only now check for crtc changes so we don't miss encoders
10307 * that will be disabled. */
10308 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010309 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010310 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010311 }
10312 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010313 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010314
Ville Syrjälä76688512014-01-10 11:28:06 +020010315 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10316 base.head) {
10317 crtc->new_enabled = false;
10318
10319 list_for_each_entry(encoder,
10320 &dev->mode_config.encoder_list,
10321 base.head) {
10322 if (encoder->new_crtc == crtc) {
10323 crtc->new_enabled = true;
10324 break;
10325 }
10326 }
10327
10328 if (crtc->new_enabled != crtc->base.enabled) {
10329 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10330 crtc->new_enabled ? "en" : "dis");
10331 config->mode_changed = true;
10332 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010333
10334 if (crtc->new_enabled)
10335 crtc->new_config = &crtc->config;
10336 else
10337 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010338 }
10339
Daniel Vetter2e431052012-07-04 22:42:15 +020010340 return 0;
10341}
10342
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010343static void disable_crtc_nofb(struct intel_crtc *crtc)
10344{
10345 struct drm_device *dev = crtc->base.dev;
10346 struct intel_encoder *encoder;
10347 struct intel_connector *connector;
10348
10349 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10350 pipe_name(crtc->pipe));
10351
10352 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10353 if (connector->new_encoder &&
10354 connector->new_encoder->new_crtc == crtc)
10355 connector->new_encoder = NULL;
10356 }
10357
10358 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10359 if (encoder->new_crtc == crtc)
10360 encoder->new_crtc = NULL;
10361 }
10362
10363 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010364 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010365}
10366
Daniel Vetter2e431052012-07-04 22:42:15 +020010367static int intel_crtc_set_config(struct drm_mode_set *set)
10368{
10369 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010370 struct drm_mode_set save_set;
10371 struct intel_set_config *config;
10372 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010373
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010374 BUG_ON(!set);
10375 BUG_ON(!set->crtc);
10376 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010377
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010378 /* Enforce sane interface api - has been abused by the fb helper. */
10379 BUG_ON(!set->mode && set->fb);
10380 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010381
Daniel Vetter2e431052012-07-04 22:42:15 +020010382 if (set->fb) {
10383 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10384 set->crtc->base.id, set->fb->base.id,
10385 (int)set->num_connectors, set->x, set->y);
10386 } else {
10387 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010388 }
10389
10390 dev = set->crtc->dev;
10391
10392 ret = -ENOMEM;
10393 config = kzalloc(sizeof(*config), GFP_KERNEL);
10394 if (!config)
10395 goto out_config;
10396
10397 ret = intel_set_config_save_state(dev, config);
10398 if (ret)
10399 goto out_config;
10400
10401 save_set.crtc = set->crtc;
10402 save_set.mode = &set->crtc->mode;
10403 save_set.x = set->crtc->x;
10404 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010405 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010406
10407 /* Compute whether we need a full modeset, only an fb base update or no
10408 * change at all. In the future we might also check whether only the
10409 * mode changed, e.g. for LVDS where we only change the panel fitter in
10410 * such cases. */
10411 intel_set_config_compute_mode_changes(set, config);
10412
Daniel Vetter9a935852012-07-05 22:34:27 +020010413 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010414 if (ret)
10415 goto fail;
10416
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010417 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010418 ret = intel_set_mode(set->crtc, set->mode,
10419 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010420 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010421 intel_crtc_wait_for_pending_flips(set->crtc);
10422
Daniel Vetter4f660f42012-07-02 09:47:37 +020010423 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010424 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010425 /*
10426 * In the fastboot case this may be our only check of the
10427 * state after boot. It would be better to only do it on
10428 * the first update, but we don't have a nice way of doing that
10429 * (and really, set_config isn't used much for high freq page
10430 * flipping, so increasing its cost here shouldn't be a big
10431 * deal).
10432 */
Jani Nikulad330a952014-01-21 11:24:25 +020010433 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010434 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010435 }
10436
Chris Wilson2d05eae2013-05-03 17:36:25 +010010437 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010438 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10439 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010440fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010441 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010442
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010443 /*
10444 * HACK: if the pipe was on, but we didn't have a framebuffer,
10445 * force the pipe off to avoid oopsing in the modeset code
10446 * due to fb==NULL. This should only happen during boot since
10447 * we don't yet reconstruct the FB from the hardware state.
10448 */
10449 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10450 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10451
Chris Wilson2d05eae2013-05-03 17:36:25 +010010452 /* Try to restore the config */
10453 if (config->mode_changed &&
10454 intel_set_mode(save_set.crtc, save_set.mode,
10455 save_set.x, save_set.y, save_set.fb))
10456 DRM_ERROR("failed to restore config after modeset failure\n");
10457 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010458
Daniel Vetterd9e55602012-07-04 22:16:09 +020010459out_config:
10460 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010461 return ret;
10462}
10463
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010464static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010465 .cursor_set = intel_crtc_cursor_set,
10466 .cursor_move = intel_crtc_cursor_move,
10467 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010468 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010469 .destroy = intel_crtc_destroy,
10470 .page_flip = intel_crtc_page_flip,
10471};
10472
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010473static void intel_cpu_pll_init(struct drm_device *dev)
10474{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010475 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010476 intel_ddi_pll_init(dev);
10477}
10478
Daniel Vetter53589012013-06-05 13:34:16 +020010479static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10480 struct intel_shared_dpll *pll,
10481 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010482{
Daniel Vetter53589012013-06-05 13:34:16 +020010483 uint32_t val;
10484
10485 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010486 hw_state->dpll = val;
10487 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10488 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010489
10490 return val & DPLL_VCO_ENABLE;
10491}
10492
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010493static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10494 struct intel_shared_dpll *pll)
10495{
10496 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10497 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10498}
10499
Daniel Vettere7b903d2013-06-05 13:34:14 +020010500static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10501 struct intel_shared_dpll *pll)
10502{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010503 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010504 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010505
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010506 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10507
10508 /* Wait for the clocks to stabilize. */
10509 POSTING_READ(PCH_DPLL(pll->id));
10510 udelay(150);
10511
10512 /* The pixel multiplier can only be updated once the
10513 * DPLL is enabled and the clocks are stable.
10514 *
10515 * So write it again.
10516 */
10517 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10518 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010519 udelay(200);
10520}
10521
10522static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10523 struct intel_shared_dpll *pll)
10524{
10525 struct drm_device *dev = dev_priv->dev;
10526 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010527
10528 /* Make sure no transcoder isn't still depending on us. */
10529 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10530 if (intel_crtc_to_shared_dpll(crtc) == pll)
10531 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10532 }
10533
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010534 I915_WRITE(PCH_DPLL(pll->id), 0);
10535 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010536 udelay(200);
10537}
10538
Daniel Vetter46edb022013-06-05 13:34:12 +020010539static char *ibx_pch_dpll_names[] = {
10540 "PCH DPLL A",
10541 "PCH DPLL B",
10542};
10543
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010544static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010545{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010546 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010547 int i;
10548
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010549 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010550
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010551 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010552 dev_priv->shared_dplls[i].id = i;
10553 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010554 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010555 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10556 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010557 dev_priv->shared_dplls[i].get_hw_state =
10558 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010559 }
10560}
10561
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010562static void intel_shared_dpll_init(struct drm_device *dev)
10563{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010564 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010565
10566 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10567 ibx_pch_dpll_init(dev);
10568 else
10569 dev_priv->num_shared_dpll = 0;
10570
10571 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010572}
10573
Hannes Ederb358d0a2008-12-18 21:18:47 +010010574static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010575{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010576 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010577 struct intel_crtc *intel_crtc;
10578 int i;
10579
Daniel Vetter955382f2013-09-19 14:05:45 +020010580 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010581 if (intel_crtc == NULL)
10582 return;
10583
10584 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10585
10586 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010587 for (i = 0; i < 256; i++) {
10588 intel_crtc->lut_r[i] = i;
10589 intel_crtc->lut_g[i] = i;
10590 intel_crtc->lut_b[i] = i;
10591 }
10592
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010593 /*
10594 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10595 * is hooked to plane B. Hence we want plane A feeding pipe B.
10596 */
Jesse Barnes80824002009-09-10 15:28:06 -070010597 intel_crtc->pipe = pipe;
10598 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010599 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010600 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010601 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010602 }
10603
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010604 init_waitqueue_head(&intel_crtc->vbl_wait);
10605
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010606 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10607 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10608 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10609 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10610
Jesse Barnes79e53942008-11-07 14:24:08 -080010611 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010612}
10613
Jesse Barnes752aa882013-10-31 18:55:49 +020010614enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10615{
10616 struct drm_encoder *encoder = connector->base.encoder;
10617
10618 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10619
10620 if (!encoder)
10621 return INVALID_PIPE;
10622
10623 return to_intel_crtc(encoder->crtc)->pipe;
10624}
10625
Carl Worth08d7b3d2009-04-29 14:43:54 -070010626int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010627 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010628{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010629 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010630 struct drm_mode_object *drmmode_obj;
10631 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010632
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010633 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10634 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010635
Daniel Vetterc05422d2009-08-11 16:05:30 +020010636 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10637 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010638
Daniel Vetterc05422d2009-08-11 16:05:30 +020010639 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010640 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010641 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010642 }
10643
Daniel Vetterc05422d2009-08-11 16:05:30 +020010644 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10645 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010646
Daniel Vetterc05422d2009-08-11 16:05:30 +020010647 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010648}
10649
Daniel Vetter66a92782012-07-12 20:08:18 +020010650static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010651{
Daniel Vetter66a92782012-07-12 20:08:18 +020010652 struct drm_device *dev = encoder->base.dev;
10653 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010654 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010655 int entry = 0;
10656
Daniel Vetter66a92782012-07-12 20:08:18 +020010657 list_for_each_entry(source_encoder,
10658 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010659 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010660 index_mask |= (1 << entry);
10661
Jesse Barnes79e53942008-11-07 14:24:08 -080010662 entry++;
10663 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010664
Jesse Barnes79e53942008-11-07 14:24:08 -080010665 return index_mask;
10666}
10667
Chris Wilson4d302442010-12-14 19:21:29 +000010668static bool has_edp_a(struct drm_device *dev)
10669{
10670 struct drm_i915_private *dev_priv = dev->dev_private;
10671
10672 if (!IS_MOBILE(dev))
10673 return false;
10674
10675 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10676 return false;
10677
Damien Lespiaue3589902014-02-07 19:12:50 +000010678 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010679 return false;
10680
10681 return true;
10682}
10683
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010684const char *intel_output_name(int output)
10685{
10686 static const char *names[] = {
10687 [INTEL_OUTPUT_UNUSED] = "Unused",
10688 [INTEL_OUTPUT_ANALOG] = "Analog",
10689 [INTEL_OUTPUT_DVO] = "DVO",
10690 [INTEL_OUTPUT_SDVO] = "SDVO",
10691 [INTEL_OUTPUT_LVDS] = "LVDS",
10692 [INTEL_OUTPUT_TVOUT] = "TV",
10693 [INTEL_OUTPUT_HDMI] = "HDMI",
10694 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10695 [INTEL_OUTPUT_EDP] = "eDP",
10696 [INTEL_OUTPUT_DSI] = "DSI",
10697 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10698 };
10699
10700 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10701 return "Invalid";
10702
10703 return names[output];
10704}
10705
Jesse Barnes79e53942008-11-07 14:24:08 -080010706static void intel_setup_outputs(struct drm_device *dev)
10707{
Eric Anholt725e30a2009-01-22 13:01:02 -080010708 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010709 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010710 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010711
Daniel Vetterc9093352013-06-06 22:22:47 +020010712 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010713
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010714 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010715 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010716
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010717 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010718 int found;
10719
10720 /* Haswell uses DDI functions to detect digital outputs */
10721 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10722 /* DDI A only supports eDP */
10723 if (found)
10724 intel_ddi_init(dev, PORT_A);
10725
10726 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10727 * register */
10728 found = I915_READ(SFUSE_STRAP);
10729
10730 if (found & SFUSE_STRAP_DDIB_DETECTED)
10731 intel_ddi_init(dev, PORT_B);
10732 if (found & SFUSE_STRAP_DDIC_DETECTED)
10733 intel_ddi_init(dev, PORT_C);
10734 if (found & SFUSE_STRAP_DDID_DETECTED)
10735 intel_ddi_init(dev, PORT_D);
10736 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010737 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010738 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010739
10740 if (has_edp_a(dev))
10741 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010742
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010743 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010744 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010745 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010746 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010747 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010748 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010749 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010750 }
10751
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010752 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010753 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010754
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010755 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010756 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010757
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010758 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010759 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010760
Daniel Vetter270b3042012-10-27 15:52:05 +020010761 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010762 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010763 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010764 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10765 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10766 PORT_B);
10767 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10768 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10769 }
10770
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010771 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10772 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10773 PORT_C);
10774 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010775 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010776 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010777
Jani Nikula3cfca972013-08-27 15:12:26 +030010778 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010779 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010780 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010781
Paulo Zanonie2debe92013-02-18 19:00:27 -030010782 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010783 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010784 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010785 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10786 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010787 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010788 }
Ma Ling27185ae2009-08-24 13:50:23 +080010789
Imre Deake7281ea2013-05-08 13:14:08 +030010790 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010791 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010792 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010793
10794 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010795
Paulo Zanonie2debe92013-02-18 19:00:27 -030010796 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010797 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010798 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010799 }
Ma Ling27185ae2009-08-24 13:50:23 +080010800
Paulo Zanonie2debe92013-02-18 19:00:27 -030010801 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010802
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010803 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10804 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010805 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010806 }
Imre Deake7281ea2013-05-08 13:14:08 +030010807 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010808 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010809 }
Ma Ling27185ae2009-08-24 13:50:23 +080010810
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010811 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010812 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010813 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010814 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010815 intel_dvo_init(dev);
10816
Zhenyu Wang103a1962009-11-27 11:44:36 +080010817 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010818 intel_tv_init(dev);
10819
Chris Wilson4ef69c72010-09-09 15:14:28 +010010820 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10821 encoder->base.possible_crtcs = encoder->crtc_mask;
10822 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010823 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010824 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010825
Paulo Zanonidde86e22012-12-01 12:04:25 -020010826 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010827
10828 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010829}
10830
10831static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10832{
10833 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010834
Daniel Vetteref2d6332014-02-10 18:00:38 +010010835 drm_framebuffer_cleanup(fb);
10836 WARN_ON(!intel_fb->obj->framebuffer_references--);
10837 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010838 kfree(intel_fb);
10839}
10840
10841static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010842 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010843 unsigned int *handle)
10844{
10845 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010846 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010847
Chris Wilson05394f32010-11-08 19:18:58 +000010848 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010849}
10850
10851static const struct drm_framebuffer_funcs intel_fb_funcs = {
10852 .destroy = intel_user_framebuffer_destroy,
10853 .create_handle = intel_user_framebuffer_create_handle,
10854};
10855
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010856static int intel_framebuffer_init(struct drm_device *dev,
10857 struct intel_framebuffer *intel_fb,
10858 struct drm_mode_fb_cmd2 *mode_cmd,
10859 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010860{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010861 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010862 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010863 int ret;
10864
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010865 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10866
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010867 if (obj->tiling_mode == I915_TILING_Y) {
10868 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010869 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010870 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010871
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010872 if (mode_cmd->pitches[0] & 63) {
10873 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10874 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010875 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010876 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010877
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010878 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10879 pitch_limit = 32*1024;
10880 } else if (INTEL_INFO(dev)->gen >= 4) {
10881 if (obj->tiling_mode)
10882 pitch_limit = 16*1024;
10883 else
10884 pitch_limit = 32*1024;
10885 } else if (INTEL_INFO(dev)->gen >= 3) {
10886 if (obj->tiling_mode)
10887 pitch_limit = 8*1024;
10888 else
10889 pitch_limit = 16*1024;
10890 } else
10891 /* XXX DSPC is limited to 4k tiled */
10892 pitch_limit = 8*1024;
10893
10894 if (mode_cmd->pitches[0] > pitch_limit) {
10895 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10896 obj->tiling_mode ? "tiled" : "linear",
10897 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010898 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010899 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010900
10901 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010902 mode_cmd->pitches[0] != obj->stride) {
10903 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10904 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010905 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010906 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010907
Ville Syrjälä57779d02012-10-31 17:50:14 +020010908 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010909 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010910 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010911 case DRM_FORMAT_RGB565:
10912 case DRM_FORMAT_XRGB8888:
10913 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010914 break;
10915 case DRM_FORMAT_XRGB1555:
10916 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010917 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010918 DRM_DEBUG("unsupported pixel format: %s\n",
10919 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010920 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010921 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010922 break;
10923 case DRM_FORMAT_XBGR8888:
10924 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010925 case DRM_FORMAT_XRGB2101010:
10926 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010927 case DRM_FORMAT_XBGR2101010:
10928 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010929 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010930 DRM_DEBUG("unsupported pixel format: %s\n",
10931 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010932 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010933 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010934 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010935 case DRM_FORMAT_YUYV:
10936 case DRM_FORMAT_UYVY:
10937 case DRM_FORMAT_YVYU:
10938 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010939 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010940 DRM_DEBUG("unsupported pixel format: %s\n",
10941 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010942 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010943 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010944 break;
10945 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010946 DRM_DEBUG("unsupported pixel format: %s\n",
10947 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010948 return -EINVAL;
10949 }
10950
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010951 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10952 if (mode_cmd->offsets[0] != 0)
10953 return -EINVAL;
10954
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010955 aligned_height = intel_align_height(dev, mode_cmd->height,
10956 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010957 /* FIXME drm helper for size checks (especially planar formats)? */
10958 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10959 return -EINVAL;
10960
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010961 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10962 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010963 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010964
Jesse Barnes79e53942008-11-07 14:24:08 -080010965 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10966 if (ret) {
10967 DRM_ERROR("framebuffer init failed %d\n", ret);
10968 return ret;
10969 }
10970
Jesse Barnes79e53942008-11-07 14:24:08 -080010971 return 0;
10972}
10973
Jesse Barnes79e53942008-11-07 14:24:08 -080010974static struct drm_framebuffer *
10975intel_user_framebuffer_create(struct drm_device *dev,
10976 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010977 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010978{
Chris Wilson05394f32010-11-08 19:18:58 +000010979 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010980
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010981 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10982 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010983 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010984 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010985
Chris Wilsond2dff872011-04-19 08:36:26 +010010986 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010987}
10988
Daniel Vetter4520f532013-10-09 09:18:51 +020010989#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010990static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010991{
10992}
10993#endif
10994
Jesse Barnes79e53942008-11-07 14:24:08 -080010995static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010996 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010997 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010998};
10999
Jesse Barnese70236a2009-09-21 10:42:27 -070011000/* Set up chip specific display functions */
11001static void intel_init_display(struct drm_device *dev)
11002{
11003 struct drm_i915_private *dev_priv = dev->dev_private;
11004
Daniel Vetteree9300b2013-06-03 22:40:22 +020011005 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11006 dev_priv->display.find_dpll = g4x_find_best_dpll;
11007 else if (IS_VALLEYVIEW(dev))
11008 dev_priv->display.find_dpll = vlv_find_best_dpll;
11009 else if (IS_PINEVIEW(dev))
11010 dev_priv->display.find_dpll = pnv_find_best_dpll;
11011 else
11012 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11013
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011014 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011015 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011016 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011017 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011018 dev_priv->display.crtc_enable = haswell_crtc_enable;
11019 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011020 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011021 dev_priv->display.update_primary_plane =
11022 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011023 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011024 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011025 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011026 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011027 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11028 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011029 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011030 dev_priv->display.update_primary_plane =
11031 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011032 } else if (IS_VALLEYVIEW(dev)) {
11033 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011034 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011035 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11036 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11037 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11038 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011039 dev_priv->display.update_primary_plane =
11040 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011041 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011042 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011043 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011044 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011045 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11046 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011047 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011048 dev_priv->display.update_primary_plane =
11049 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011050 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011051
Jesse Barnese70236a2009-09-21 10:42:27 -070011052 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011053 if (IS_VALLEYVIEW(dev))
11054 dev_priv->display.get_display_clock_speed =
11055 valleyview_get_display_clock_speed;
11056 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011057 dev_priv->display.get_display_clock_speed =
11058 i945_get_display_clock_speed;
11059 else if (IS_I915G(dev))
11060 dev_priv->display.get_display_clock_speed =
11061 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011062 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011063 dev_priv->display.get_display_clock_speed =
11064 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011065 else if (IS_PINEVIEW(dev))
11066 dev_priv->display.get_display_clock_speed =
11067 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011068 else if (IS_I915GM(dev))
11069 dev_priv->display.get_display_clock_speed =
11070 i915gm_get_display_clock_speed;
11071 else if (IS_I865G(dev))
11072 dev_priv->display.get_display_clock_speed =
11073 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011074 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011075 dev_priv->display.get_display_clock_speed =
11076 i855_get_display_clock_speed;
11077 else /* 852, 830 */
11078 dev_priv->display.get_display_clock_speed =
11079 i830_get_display_clock_speed;
11080
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011081 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011082 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011083 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011084 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011085 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011086 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011087 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011088 dev_priv->display.modeset_global_resources =
11089 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011090 } else if (IS_IVYBRIDGE(dev)) {
11091 /* FIXME: detect B0+ stepping and use auto training */
11092 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011093 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011094 dev_priv->display.modeset_global_resources =
11095 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011096 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011097 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011098 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011099 dev_priv->display.modeset_global_resources =
11100 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011101 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011102 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011103 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011104 } else if (IS_VALLEYVIEW(dev)) {
11105 dev_priv->display.modeset_global_resources =
11106 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011107 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011108 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011109
11110 /* Default just returns -ENODEV to indicate unsupported */
11111 dev_priv->display.queue_flip = intel_default_queue_flip;
11112
11113 switch (INTEL_INFO(dev)->gen) {
11114 case 2:
11115 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11116 break;
11117
11118 case 3:
11119 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11120 break;
11121
11122 case 4:
11123 case 5:
11124 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11125 break;
11126
11127 case 6:
11128 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11129 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011130 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011131 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011132 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11133 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011134 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011135
11136 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011137}
11138
Jesse Barnesb690e962010-07-19 13:53:12 -070011139/*
11140 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11141 * resume, or other times. This quirk makes sure that's the case for
11142 * affected systems.
11143 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011144static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011145{
11146 struct drm_i915_private *dev_priv = dev->dev_private;
11147
11148 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011149 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011150}
11151
Keith Packard435793d2011-07-12 14:56:22 -070011152/*
11153 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11154 */
11155static void quirk_ssc_force_disable(struct drm_device *dev)
11156{
11157 struct drm_i915_private *dev_priv = dev->dev_private;
11158 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011159 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011160}
11161
Carsten Emde4dca20e2012-03-15 15:56:26 +010011162/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011163 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11164 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011165 */
11166static void quirk_invert_brightness(struct drm_device *dev)
11167{
11168 struct drm_i915_private *dev_priv = dev->dev_private;
11169 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011170 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011171}
11172
11173struct intel_quirk {
11174 int device;
11175 int subsystem_vendor;
11176 int subsystem_device;
11177 void (*hook)(struct drm_device *dev);
11178};
11179
Egbert Eich5f85f1762012-10-14 15:46:38 +020011180/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11181struct intel_dmi_quirk {
11182 void (*hook)(struct drm_device *dev);
11183 const struct dmi_system_id (*dmi_id_list)[];
11184};
11185
11186static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11187{
11188 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11189 return 1;
11190}
11191
11192static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11193 {
11194 .dmi_id_list = &(const struct dmi_system_id[]) {
11195 {
11196 .callback = intel_dmi_reverse_brightness,
11197 .ident = "NCR Corporation",
11198 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11199 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11200 },
11201 },
11202 { } /* terminating entry */
11203 },
11204 .hook = quirk_invert_brightness,
11205 },
11206};
11207
Ben Widawskyc43b5632012-04-16 14:07:40 -070011208static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011209 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011210 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011211
Jesse Barnesb690e962010-07-19 13:53:12 -070011212 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11213 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11214
Jesse Barnesb690e962010-07-19 13:53:12 -070011215 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11216 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11217
Chris Wilsona4945f92013-10-08 11:16:59 +010011218 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011219 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011220
11221 /* Lenovo U160 cannot use SSC on LVDS */
11222 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011223
11224 /* Sony Vaio Y cannot use SSC on LVDS */
11225 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011226
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011227 /* Acer Aspire 5734Z must invert backlight brightness */
11228 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11229
11230 /* Acer/eMachines G725 */
11231 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11232
11233 /* Acer/eMachines e725 */
11234 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11235
11236 /* Acer/Packard Bell NCL20 */
11237 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11238
11239 /* Acer Aspire 4736Z */
11240 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011241
11242 /* Acer Aspire 5336 */
11243 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011244};
11245
11246static void intel_init_quirks(struct drm_device *dev)
11247{
11248 struct pci_dev *d = dev->pdev;
11249 int i;
11250
11251 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11252 struct intel_quirk *q = &intel_quirks[i];
11253
11254 if (d->device == q->device &&
11255 (d->subsystem_vendor == q->subsystem_vendor ||
11256 q->subsystem_vendor == PCI_ANY_ID) &&
11257 (d->subsystem_device == q->subsystem_device ||
11258 q->subsystem_device == PCI_ANY_ID))
11259 q->hook(dev);
11260 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011261 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11262 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11263 intel_dmi_quirks[i].hook(dev);
11264 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011265}
11266
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011267/* Disable the VGA plane that we never use */
11268static void i915_disable_vga(struct drm_device *dev)
11269{
11270 struct drm_i915_private *dev_priv = dev->dev_private;
11271 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011272 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011273
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011274 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011275 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011276 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011277 sr1 = inb(VGA_SR_DATA);
11278 outb(sr1 | 1<<5, VGA_SR_DATA);
11279 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11280 udelay(300);
11281
11282 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11283 POSTING_READ(vga_reg);
11284}
11285
Daniel Vetterf8175862012-04-10 15:50:11 +020011286void intel_modeset_init_hw(struct drm_device *dev)
11287{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011288 intel_prepare_ddi(dev);
11289
Daniel Vetterf8175862012-04-10 15:50:11 +020011290 intel_init_clock_gating(dev);
11291
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011292 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011293
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011294 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011295}
11296
Imre Deak7d708ee2013-04-17 14:04:50 +030011297void intel_modeset_suspend_hw(struct drm_device *dev)
11298{
11299 intel_suspend_hw(dev);
11300}
11301
Jesse Barnes79e53942008-11-07 14:24:08 -080011302void intel_modeset_init(struct drm_device *dev)
11303{
Jesse Barnes652c3932009-08-17 13:31:43 -070011304 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011305 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011306 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011307 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011308
11309 drm_mode_config_init(dev);
11310
11311 dev->mode_config.min_width = 0;
11312 dev->mode_config.min_height = 0;
11313
Dave Airlie019d96c2011-09-29 16:20:42 +010011314 dev->mode_config.preferred_depth = 24;
11315 dev->mode_config.prefer_shadow = 1;
11316
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011317 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011318
Jesse Barnesb690e962010-07-19 13:53:12 -070011319 intel_init_quirks(dev);
11320
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011321 intel_init_pm(dev);
11322
Ben Widawskye3c74752013-04-05 13:12:39 -070011323 if (INTEL_INFO(dev)->num_pipes == 0)
11324 return;
11325
Jesse Barnese70236a2009-09-21 10:42:27 -070011326 intel_init_display(dev);
11327
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011328 if (IS_GEN2(dev)) {
11329 dev->mode_config.max_width = 2048;
11330 dev->mode_config.max_height = 2048;
11331 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011332 dev->mode_config.max_width = 4096;
11333 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011334 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011335 dev->mode_config.max_width = 8192;
11336 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011337 }
Damien Lespiau068be562014-03-28 14:17:49 +000011338
11339 if (IS_GEN2(dev)) {
11340 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11341 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11342 } else {
11343 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11344 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11345 }
11346
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011347 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011348
Zhao Yakui28c97732009-10-09 11:39:41 +080011349 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011350 INTEL_INFO(dev)->num_pipes,
11351 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011352
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011353 for_each_pipe(pipe) {
11354 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011355 for_each_sprite(pipe, sprite) {
11356 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011357 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011358 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011359 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011360 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011361 }
11362
Jesse Barnesf42bb702013-12-16 16:34:23 -080011363 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011364 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011365
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011366 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011367 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011368
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011369 /* Just disable it once at startup */
11370 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011371 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011372
11373 /* Just in case the BIOS is doing something questionable. */
11374 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011375
Jesse Barnes8b687df2014-02-21 13:13:39 -080011376 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011377 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011378 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011379
11380 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11381 base.head) {
11382 if (!crtc->active)
11383 continue;
11384
Jesse Barnes46f297f2014-03-07 08:57:48 -080011385 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011386 * Note that reserving the BIOS fb up front prevents us
11387 * from stuffing other stolen allocations like the ring
11388 * on top. This prevents some ugliness at boot time, and
11389 * can even allow for smooth boot transitions if the BIOS
11390 * fb is large enough for the active pipe configuration.
11391 */
11392 if (dev_priv->display.get_plane_config) {
11393 dev_priv->display.get_plane_config(crtc,
11394 &crtc->plane_config);
11395 /*
11396 * If the fb is shared between multiple heads, we'll
11397 * just get the first one.
11398 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011399 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011400 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011401 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011402}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011403
Daniel Vetter24929352012-07-02 20:28:59 +020011404static void
11405intel_connector_break_all_links(struct intel_connector *connector)
11406{
11407 connector->base.dpms = DRM_MODE_DPMS_OFF;
11408 connector->base.encoder = NULL;
11409 connector->encoder->connectors_active = false;
11410 connector->encoder->base.crtc = NULL;
11411}
11412
Daniel Vetter7fad7982012-07-04 17:51:47 +020011413static void intel_enable_pipe_a(struct drm_device *dev)
11414{
11415 struct intel_connector *connector;
11416 struct drm_connector *crt = NULL;
11417 struct intel_load_detect_pipe load_detect_temp;
11418
11419 /* We can't just switch on the pipe A, we need to set things up with a
11420 * proper mode and output configuration. As a gross hack, enable pipe A
11421 * by enabling the load detect pipe once. */
11422 list_for_each_entry(connector,
11423 &dev->mode_config.connector_list,
11424 base.head) {
11425 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11426 crt = &connector->base;
11427 break;
11428 }
11429 }
11430
11431 if (!crt)
11432 return;
11433
11434 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11435 intel_release_load_detect_pipe(crt, &load_detect_temp);
11436
11437
11438}
11439
Daniel Vetterfa555832012-10-10 23:14:00 +020011440static bool
11441intel_check_plane_mapping(struct intel_crtc *crtc)
11442{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011443 struct drm_device *dev = crtc->base.dev;
11444 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011445 u32 reg, val;
11446
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011447 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011448 return true;
11449
11450 reg = DSPCNTR(!crtc->plane);
11451 val = I915_READ(reg);
11452
11453 if ((val & DISPLAY_PLANE_ENABLE) &&
11454 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11455 return false;
11456
11457 return true;
11458}
11459
Daniel Vetter24929352012-07-02 20:28:59 +020011460static void intel_sanitize_crtc(struct intel_crtc *crtc)
11461{
11462 struct drm_device *dev = crtc->base.dev;
11463 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011464 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011465
Daniel Vetter24929352012-07-02 20:28:59 +020011466 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011467 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011468 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11469
11470 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011471 * disable the crtc (and hence change the state) if it is wrong. Note
11472 * that gen4+ has a fixed plane -> pipe mapping. */
11473 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011474 struct intel_connector *connector;
11475 bool plane;
11476
Daniel Vetter24929352012-07-02 20:28:59 +020011477 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11478 crtc->base.base.id);
11479
11480 /* Pipe has the wrong plane attached and the plane is active.
11481 * Temporarily change the plane mapping and disable everything
11482 * ... */
11483 plane = crtc->plane;
11484 crtc->plane = !plane;
11485 dev_priv->display.crtc_disable(&crtc->base);
11486 crtc->plane = plane;
11487
11488 /* ... and break all links. */
11489 list_for_each_entry(connector, &dev->mode_config.connector_list,
11490 base.head) {
11491 if (connector->encoder->base.crtc != &crtc->base)
11492 continue;
11493
11494 intel_connector_break_all_links(connector);
11495 }
11496
11497 WARN_ON(crtc->active);
11498 crtc->base.enabled = false;
11499 }
Daniel Vetter24929352012-07-02 20:28:59 +020011500
Daniel Vetter7fad7982012-07-04 17:51:47 +020011501 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11502 crtc->pipe == PIPE_A && !crtc->active) {
11503 /* BIOS forgot to enable pipe A, this mostly happens after
11504 * resume. Force-enable the pipe to fix this, the update_dpms
11505 * call below we restore the pipe to the right state, but leave
11506 * the required bits on. */
11507 intel_enable_pipe_a(dev);
11508 }
11509
Daniel Vetter24929352012-07-02 20:28:59 +020011510 /* Adjust the state of the output pipe according to whether we
11511 * have active connectors/encoders. */
11512 intel_crtc_update_dpms(&crtc->base);
11513
11514 if (crtc->active != crtc->base.enabled) {
11515 struct intel_encoder *encoder;
11516
11517 /* This can happen either due to bugs in the get_hw_state
11518 * functions or because the pipe is force-enabled due to the
11519 * pipe A quirk. */
11520 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11521 crtc->base.base.id,
11522 crtc->base.enabled ? "enabled" : "disabled",
11523 crtc->active ? "enabled" : "disabled");
11524
11525 crtc->base.enabled = crtc->active;
11526
11527 /* Because we only establish the connector -> encoder ->
11528 * crtc links if something is active, this means the
11529 * crtc is now deactivated. Break the links. connector
11530 * -> encoder links are only establish when things are
11531 * actually up, hence no need to break them. */
11532 WARN_ON(crtc->active);
11533
11534 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11535 WARN_ON(encoder->connectors_active);
11536 encoder->base.crtc = NULL;
11537 }
11538 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011539 if (crtc->active) {
11540 /*
11541 * We start out with underrun reporting disabled to avoid races.
11542 * For correct bookkeeping mark this on active crtcs.
11543 *
11544 * No protection against concurrent access is required - at
11545 * worst a fifo underrun happens which also sets this to false.
11546 */
11547 crtc->cpu_fifo_underrun_disabled = true;
11548 crtc->pch_fifo_underrun_disabled = true;
11549 }
Daniel Vetter24929352012-07-02 20:28:59 +020011550}
11551
11552static void intel_sanitize_encoder(struct intel_encoder *encoder)
11553{
11554 struct intel_connector *connector;
11555 struct drm_device *dev = encoder->base.dev;
11556
11557 /* We need to check both for a crtc link (meaning that the
11558 * encoder is active and trying to read from a pipe) and the
11559 * pipe itself being active. */
11560 bool has_active_crtc = encoder->base.crtc &&
11561 to_intel_crtc(encoder->base.crtc)->active;
11562
11563 if (encoder->connectors_active && !has_active_crtc) {
11564 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11565 encoder->base.base.id,
11566 drm_get_encoder_name(&encoder->base));
11567
11568 /* Connector is active, but has no active pipe. This is
11569 * fallout from our resume register restoring. Disable
11570 * the encoder manually again. */
11571 if (encoder->base.crtc) {
11572 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11573 encoder->base.base.id,
11574 drm_get_encoder_name(&encoder->base));
11575 encoder->disable(encoder);
11576 }
11577
11578 /* Inconsistent output/port/pipe state happens presumably due to
11579 * a bug in one of the get_hw_state functions. Or someplace else
11580 * in our code, like the register restore mess on resume. Clamp
11581 * things to off as a safer default. */
11582 list_for_each_entry(connector,
11583 &dev->mode_config.connector_list,
11584 base.head) {
11585 if (connector->encoder != encoder)
11586 continue;
11587
11588 intel_connector_break_all_links(connector);
11589 }
11590 }
11591 /* Enabled encoders without active connectors will be fixed in
11592 * the crtc fixup. */
11593}
11594
Imre Deak04098752014-02-18 00:02:16 +020011595void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011596{
11597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011598 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011599
Imre Deak04098752014-02-18 00:02:16 +020011600 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11601 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11602 i915_disable_vga(dev);
11603 }
11604}
11605
11606void i915_redisable_vga(struct drm_device *dev)
11607{
11608 struct drm_i915_private *dev_priv = dev->dev_private;
11609
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011610 /* This function can be called both from intel_modeset_setup_hw_state or
11611 * at a very early point in our resume sequence, where the power well
11612 * structures are not yet restored. Since this function is at a very
11613 * paranoid "someone might have enabled VGA while we were not looking"
11614 * level, just check if the power well is enabled instead of trying to
11615 * follow the "don't touch the power well if we don't need it" policy
11616 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011617 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011618 return;
11619
Imre Deak04098752014-02-18 00:02:16 +020011620 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011621}
11622
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011623static bool primary_get_hw_state(struct intel_crtc *crtc)
11624{
11625 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11626
11627 if (!crtc->active)
11628 return false;
11629
11630 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11631}
11632
Daniel Vetter30e984d2013-06-05 13:34:17 +020011633static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011634{
11635 struct drm_i915_private *dev_priv = dev->dev_private;
11636 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011637 struct intel_crtc *crtc;
11638 struct intel_encoder *encoder;
11639 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011640 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011641
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011642 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11643 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011644 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011645
Daniel Vetter99535992014-04-13 12:00:33 +020011646 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11647
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011648 crtc->active = dev_priv->display.get_pipe_config(crtc,
11649 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011650
11651 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011652 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011653
11654 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11655 crtc->base.base.id,
11656 crtc->active ? "enabled" : "disabled");
11657 }
11658
Daniel Vetter53589012013-06-05 13:34:16 +020011659 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011660 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011661 intel_ddi_setup_hw_pll_state(dev);
11662
Daniel Vetter53589012013-06-05 13:34:16 +020011663 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11664 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11665
11666 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11667 pll->active = 0;
11668 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11669 base.head) {
11670 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11671 pll->active++;
11672 }
11673 pll->refcount = pll->active;
11674
Daniel Vetter35c95372013-07-17 06:55:04 +020011675 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11676 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011677 }
11678
Daniel Vetter24929352012-07-02 20:28:59 +020011679 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11680 base.head) {
11681 pipe = 0;
11682
11683 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011684 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11685 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011686 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011687 } else {
11688 encoder->base.crtc = NULL;
11689 }
11690
11691 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011692 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011693 encoder->base.base.id,
11694 drm_get_encoder_name(&encoder->base),
11695 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011696 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011697 }
11698
11699 list_for_each_entry(connector, &dev->mode_config.connector_list,
11700 base.head) {
11701 if (connector->get_hw_state(connector)) {
11702 connector->base.dpms = DRM_MODE_DPMS_ON;
11703 connector->encoder->connectors_active = true;
11704 connector->base.encoder = &connector->encoder->base;
11705 } else {
11706 connector->base.dpms = DRM_MODE_DPMS_OFF;
11707 connector->base.encoder = NULL;
11708 }
11709 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11710 connector->base.base.id,
11711 drm_get_connector_name(&connector->base),
11712 connector->base.encoder ? "enabled" : "disabled");
11713 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011714}
11715
11716/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11717 * and i915 state tracking structures. */
11718void intel_modeset_setup_hw_state(struct drm_device *dev,
11719 bool force_restore)
11720{
11721 struct drm_i915_private *dev_priv = dev->dev_private;
11722 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011723 struct intel_crtc *crtc;
11724 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011725 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011726
11727 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011728
Jesse Barnesbabea612013-06-26 18:57:38 +030011729 /*
11730 * Now that we have the config, copy it to each CRTC struct
11731 * Note that this could go away if we move to using crtc_config
11732 * checking everywhere.
11733 */
11734 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11735 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011736 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011737 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011738 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11739 crtc->base.base.id);
11740 drm_mode_debug_printmodeline(&crtc->base.mode);
11741 }
11742 }
11743
Daniel Vetter24929352012-07-02 20:28:59 +020011744 /* HW state is read out, now we need to sanitize this mess. */
11745 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11746 base.head) {
11747 intel_sanitize_encoder(encoder);
11748 }
11749
11750 for_each_pipe(pipe) {
11751 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11752 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011753 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011754 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011755
Daniel Vetter35c95372013-07-17 06:55:04 +020011756 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11757 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11758
11759 if (!pll->on || pll->active)
11760 continue;
11761
11762 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11763
11764 pll->disable(dev_priv, pll);
11765 pll->on = false;
11766 }
11767
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011768 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011769 ilk_wm_get_hw_state(dev);
11770
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011771 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011772 i915_redisable_vga(dev);
11773
Daniel Vetterf30da182013-04-11 20:22:50 +020011774 /*
11775 * We need to use raw interfaces for restoring state to avoid
11776 * checking (bogus) intermediate states.
11777 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011778 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011779 struct drm_crtc *crtc =
11780 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011781
11782 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070011783 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011784 }
11785 } else {
11786 intel_modeset_update_staged_output_state(dev);
11787 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011788
11789 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011790}
11791
11792void intel_modeset_gem_init(struct drm_device *dev)
11793{
Jesse Barnes484b41d2014-03-07 08:57:55 -080011794 struct drm_crtc *c;
11795 struct intel_framebuffer *fb;
11796
Imre Deakae484342014-03-31 15:10:44 +030011797 mutex_lock(&dev->struct_mutex);
11798 intel_init_gt_powersave(dev);
11799 mutex_unlock(&dev->struct_mutex);
11800
Chris Wilson1833b132012-05-09 11:56:28 +010011801 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011802
11803 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011804
11805 /*
11806 * Make sure any fbs we allocated at startup are properly
11807 * pinned & fenced. When we do the allocation it's too early
11808 * for this.
11809 */
11810 mutex_lock(&dev->struct_mutex);
11811 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100011812 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080011813 continue;
11814
Dave Airlie66e514c2014-04-03 07:51:54 +100011815 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080011816 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
11817 DRM_ERROR("failed to pin boot fb on pipe %d\n",
11818 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100011819 drm_framebuffer_unreference(c->primary->fb);
11820 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080011821 }
11822 }
11823 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011824}
11825
Imre Deak4932e2c2014-02-11 17:12:48 +020011826void intel_connector_unregister(struct intel_connector *intel_connector)
11827{
11828 struct drm_connector *connector = &intel_connector->base;
11829
11830 intel_panel_destroy_backlight(connector);
11831 drm_sysfs_connector_remove(connector);
11832}
11833
Jesse Barnes79e53942008-11-07 14:24:08 -080011834void intel_modeset_cleanup(struct drm_device *dev)
11835{
Jesse Barnes652c3932009-08-17 13:31:43 -070011836 struct drm_i915_private *dev_priv = dev->dev_private;
11837 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011838 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011839
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011840 /*
11841 * Interrupts and polling as the first thing to avoid creating havoc.
11842 * Too much stuff here (turning of rps, connectors, ...) would
11843 * experience fancy races otherwise.
11844 */
11845 drm_irq_uninstall(dev);
11846 cancel_work_sync(&dev_priv->hotplug_work);
11847 /*
11848 * Due to the hpd irq storm handling the hotplug work can re-arm the
11849 * poll handlers. Hence disable polling after hpd handling is shut down.
11850 */
Keith Packardf87ea762010-10-03 19:36:26 -070011851 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011852
Jesse Barnes652c3932009-08-17 13:31:43 -070011853 mutex_lock(&dev->struct_mutex);
11854
Jesse Barnes723bfd72010-10-07 16:01:13 -070011855 intel_unregister_dsm_handler();
11856
Jesse Barnes652c3932009-08-17 13:31:43 -070011857 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11858 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070011859 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070011860 continue;
11861
Daniel Vetter3dec0092010-08-20 21:40:52 +020011862 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011863 }
11864
Chris Wilson973d04f2011-07-08 12:22:37 +010011865 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011866
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011867 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011868
Daniel Vetter930ebb42012-06-29 23:32:16 +020011869 ironlake_teardown_rc6(dev);
11870
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011871 mutex_unlock(&dev->struct_mutex);
11872
Chris Wilson1630fe72011-07-08 12:22:42 +010011873 /* flush any delayed tasks or pending work */
11874 flush_scheduled_work();
11875
Jani Nikuladb31af12013-11-08 16:48:53 +020011876 /* destroy the backlight and sysfs files before encoders/connectors */
11877 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011878 struct intel_connector *intel_connector;
11879
11880 intel_connector = to_intel_connector(connector);
11881 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011882 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011883
Jesse Barnes79e53942008-11-07 14:24:08 -080011884 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011885
11886 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030011887
11888 mutex_lock(&dev->struct_mutex);
11889 intel_cleanup_gt_powersave(dev);
11890 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080011891}
11892
Dave Airlie28d52042009-09-21 14:33:58 +100011893/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011894 * Return which encoder is currently attached for connector.
11895 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011896struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011897{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011898 return &intel_attached_encoder(connector)->base;
11899}
Jesse Barnes79e53942008-11-07 14:24:08 -080011900
Chris Wilsondf0e9242010-09-09 16:20:55 +010011901void intel_connector_attach_encoder(struct intel_connector *connector,
11902 struct intel_encoder *encoder)
11903{
11904 connector->encoder = encoder;
11905 drm_mode_connector_attach_encoder(&connector->base,
11906 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011907}
Dave Airlie28d52042009-09-21 14:33:58 +100011908
11909/*
11910 * set vga decode state - true == enable VGA decode
11911 */
11912int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11913{
11914 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011915 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011916 u16 gmch_ctrl;
11917
Chris Wilson75fa0412014-02-07 18:37:02 -020011918 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11919 DRM_ERROR("failed to read control word\n");
11920 return -EIO;
11921 }
11922
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011923 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11924 return 0;
11925
Dave Airlie28d52042009-09-21 14:33:58 +100011926 if (state)
11927 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11928 else
11929 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011930
11931 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11932 DRM_ERROR("failed to write control word\n");
11933 return -EIO;
11934 }
11935
Dave Airlie28d52042009-09-21 14:33:58 +100011936 return 0;
11937}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011938
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011939struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011940
11941 u32 power_well_driver;
11942
Chris Wilson63b66e52013-08-08 15:12:06 +020011943 int num_transcoders;
11944
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011945 struct intel_cursor_error_state {
11946 u32 control;
11947 u32 position;
11948 u32 base;
11949 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011950 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011951
11952 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011953 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011954 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030011955 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010011956 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011957
11958 struct intel_plane_error_state {
11959 u32 control;
11960 u32 stride;
11961 u32 size;
11962 u32 pos;
11963 u32 addr;
11964 u32 surface;
11965 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011966 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011967
11968 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011969 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011970 enum transcoder cpu_transcoder;
11971
11972 u32 conf;
11973
11974 u32 htotal;
11975 u32 hblank;
11976 u32 hsync;
11977 u32 vtotal;
11978 u32 vblank;
11979 u32 vsync;
11980 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011981};
11982
11983struct intel_display_error_state *
11984intel_display_capture_error_state(struct drm_device *dev)
11985{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011986 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011987 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011988 int transcoders[] = {
11989 TRANSCODER_A,
11990 TRANSCODER_B,
11991 TRANSCODER_C,
11992 TRANSCODER_EDP,
11993 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011994 int i;
11995
Chris Wilson63b66e52013-08-08 15:12:06 +020011996 if (INTEL_INFO(dev)->num_pipes == 0)
11997 return NULL;
11998
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011999 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012000 if (error == NULL)
12001 return NULL;
12002
Imre Deak190be112013-11-25 17:15:31 +020012003 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012004 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12005
Damien Lespiau52331302012-08-15 19:23:25 +010012006 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012007 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012008 intel_display_power_enabled_sw(dev_priv,
12009 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012010 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012011 continue;
12012
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012013 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12014 error->cursor[i].control = I915_READ(CURCNTR(i));
12015 error->cursor[i].position = I915_READ(CURPOS(i));
12016 error->cursor[i].base = I915_READ(CURBASE(i));
12017 } else {
12018 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12019 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12020 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12021 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012022
12023 error->plane[i].control = I915_READ(DSPCNTR(i));
12024 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012025 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012026 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012027 error->plane[i].pos = I915_READ(DSPPOS(i));
12028 }
Paulo Zanonica291362013-03-06 20:03:14 -030012029 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12030 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012031 if (INTEL_INFO(dev)->gen >= 4) {
12032 error->plane[i].surface = I915_READ(DSPSURF(i));
12033 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12034 }
12035
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012036 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012037
12038 if (!HAS_PCH_SPLIT(dev))
12039 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012040 }
12041
12042 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12043 if (HAS_DDI(dev_priv->dev))
12044 error->num_transcoders++; /* Account for eDP. */
12045
12046 for (i = 0; i < error->num_transcoders; i++) {
12047 enum transcoder cpu_transcoder = transcoders[i];
12048
Imre Deakddf9c532013-11-27 22:02:02 +020012049 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012050 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012051 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012052 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012053 continue;
12054
Chris Wilson63b66e52013-08-08 15:12:06 +020012055 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12056
12057 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12058 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12059 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12060 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12061 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12062 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12063 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012064 }
12065
12066 return error;
12067}
12068
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012069#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12070
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012071void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012072intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012073 struct drm_device *dev,
12074 struct intel_display_error_state *error)
12075{
12076 int i;
12077
Chris Wilson63b66e52013-08-08 15:12:06 +020012078 if (!error)
12079 return;
12080
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012081 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012082 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012083 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012084 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012085 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012086 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012087 err_printf(m, " Power: %s\n",
12088 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012089 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012090 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012091
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012092 err_printf(m, "Plane [%d]:\n", i);
12093 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12094 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012095 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012096 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12097 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012098 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012099 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012100 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012101 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012102 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12103 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012104 }
12105
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012106 err_printf(m, "Cursor [%d]:\n", i);
12107 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12108 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12109 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012110 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012111
12112 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012113 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012114 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012115 err_printf(m, " Power: %s\n",
12116 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012117 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12118 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12119 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12120 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12121 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12122 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12123 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12124 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012125}