Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2008 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Keith Packard <keithp@keithp.com> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
Paul Gortmaker | 2d1a8a4 | 2011-08-30 18:16:33 -0400 | [diff] [blame] | 30 | #include <linux/export.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 31 | #include <drm/drmP.h> |
| 32 | #include <drm/drm_crtc.h> |
| 33 | #include <drm/drm_crtc_helper.h> |
| 34 | #include <drm/drm_edid.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 35 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/i915_drm.h> |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 37 | #include "i915_drv.h" |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 38 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 39 | #define DP_LINK_CHECK_TIMEOUT (10 * 1000) |
| 40 | |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 41 | /** |
| 42 | * is_edp - is the given port attached to an eDP panel (either CPU or PCH) |
| 43 | * @intel_dp: DP struct |
| 44 | * |
| 45 | * If a CPU or PCH DP output is attached to an eDP panel, this function |
| 46 | * will return true, and false otherwise. |
| 47 | */ |
| 48 | static bool is_edp(struct intel_dp *intel_dp) |
| 49 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 50 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 51 | |
| 52 | return intel_dig_port->base.type == INTEL_OUTPUT_EDP; |
Jesse Barnes | cfcb0fc | 2010-10-07 16:01:06 -0700 | [diff] [blame] | 53 | } |
| 54 | |
| 55 | /** |
| 56 | * is_pch_edp - is the port on the PCH and attached to an eDP panel? |
| 57 | * @intel_dp: DP struct |
| 58 | * |
| 59 | * Returns true if the given DP struct corresponds to a PCH DP port attached |
| 60 | * to an eDP panel, false otherwise. Helpful for determining whether we |
| 61 | * may need FDI resources for a given DP output or not. |
| 62 | */ |
| 63 | static bool is_pch_edp(struct intel_dp *intel_dp) |
| 64 | { |
| 65 | return intel_dp->is_pch_edp; |
| 66 | } |
| 67 | |
Adam Jackson | 1c95822 | 2011-10-14 17:22:25 -0400 | [diff] [blame] | 68 | /** |
| 69 | * is_cpu_edp - is the port on the CPU and attached to an eDP panel? |
| 70 | * @intel_dp: DP struct |
| 71 | * |
| 72 | * Returns true if the given DP struct corresponds to a CPU eDP port. |
| 73 | */ |
| 74 | static bool is_cpu_edp(struct intel_dp *intel_dp) |
| 75 | { |
| 76 | return is_edp(intel_dp) && !is_pch_edp(intel_dp); |
| 77 | } |
| 78 | |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 79 | static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 80 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 81 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 82 | |
| 83 | return intel_dig_port->base.base.dev; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 84 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 85 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 86 | static struct intel_dp *intel_attached_dp(struct drm_connector *connector) |
| 87 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 88 | return enc_to_intel_dp(&intel_attached_encoder(connector)->base); |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 89 | } |
| 90 | |
Jesse Barnes | 814948a | 2010-10-07 16:01:09 -0700 | [diff] [blame] | 91 | /** |
| 92 | * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP? |
| 93 | * @encoder: DRM encoder |
| 94 | * |
| 95 | * Return true if @encoder corresponds to a PCH attached eDP panel. Needed |
| 96 | * by intel_display.c. |
| 97 | */ |
| 98 | bool intel_encoder_is_pch_edp(struct drm_encoder *encoder) |
| 99 | { |
| 100 | struct intel_dp *intel_dp; |
| 101 | |
| 102 | if (!encoder) |
| 103 | return false; |
| 104 | |
| 105 | intel_dp = enc_to_intel_dp(encoder); |
| 106 | |
| 107 | return is_pch_edp(intel_dp); |
| 108 | } |
| 109 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 110 | static void intel_dp_link_down(struct intel_dp *intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 111 | |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 112 | void |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 113 | intel_edp_link_config(struct intel_encoder *intel_encoder, |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 114 | int *lane_num, int *link_bw) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 115 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 116 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 117 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 118 | *lane_num = intel_dp->lane_count; |
Daniel Vetter | 3b5c662 | 2012-10-18 10:15:31 +0200 | [diff] [blame] | 119 | *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 120 | } |
| 121 | |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 122 | int |
| 123 | intel_edp_target_clock(struct intel_encoder *intel_encoder, |
| 124 | struct drm_display_mode *mode) |
| 125 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 126 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 127 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 128 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 129 | if (intel_connector->panel.fixed_mode) |
| 130 | return intel_connector->panel.fixed_mode->clock; |
Daniel Vetter | 94bf2ce | 2012-06-04 18:39:19 +0200 | [diff] [blame] | 131 | else |
| 132 | return mode->clock; |
| 133 | } |
| 134 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 135 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 136 | intel_dp_max_link_bw(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 137 | { |
Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 138 | int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE]; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 139 | |
| 140 | switch (max_link_bw) { |
| 141 | case DP_LINK_BW_1_62: |
| 142 | case DP_LINK_BW_2_7: |
| 143 | break; |
| 144 | default: |
| 145 | max_link_bw = DP_LINK_BW_1_62; |
| 146 | break; |
| 147 | } |
| 148 | return max_link_bw; |
| 149 | } |
| 150 | |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 151 | /* |
| 152 | * The units on the numbers in the next two are... bizarre. Examples will |
| 153 | * make it clearer; this one parallels an example in the eDP spec. |
| 154 | * |
| 155 | * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as: |
| 156 | * |
| 157 | * 270000 * 1 * 8 / 10 == 216000 |
| 158 | * |
| 159 | * The actual data capacity of that configuration is 2.16Gbit/s, so the |
| 160 | * units are decakilobits. ->clock in a drm_display_mode is in kilohertz - |
| 161 | * or equivalently, kilopixels per second - so for 1680x1050R it'd be |
| 162 | * 119000. At 18bpp that's 2142000 kilobits per second. |
| 163 | * |
| 164 | * Thus the strange-looking division by 10 in intel_dp_link_required, to |
| 165 | * get the result in decakilobits instead of kilobits. |
| 166 | */ |
| 167 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 168 | static int |
Keith Packard | c898261 | 2012-01-25 08:16:25 -0800 | [diff] [blame] | 169 | intel_dp_link_required(int pixel_clock, int bpp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 170 | { |
Adam Jackson | cd9dde4 | 2011-10-14 12:43:49 -0400 | [diff] [blame] | 171 | return (pixel_clock * bpp + 9) / 10; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 172 | } |
| 173 | |
| 174 | static int |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 175 | intel_dp_max_data_rate(int max_link_clock, int max_lanes) |
| 176 | { |
| 177 | return (max_link_clock * max_lanes * 8) / 10; |
| 178 | } |
| 179 | |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 180 | static bool |
| 181 | intel_dp_adjust_dithering(struct intel_dp *intel_dp, |
| 182 | struct drm_display_mode *mode, |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 183 | bool adjust_mode) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 184 | { |
Paulo Zanoni | 9fa5f65 | 2012-11-29 11:31:29 -0200 | [diff] [blame] | 185 | int max_link_clock = |
| 186 | drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp)); |
Daniel Vetter | 397fe15 | 2012-10-22 22:56:43 +0200 | [diff] [blame] | 187 | int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 188 | int max_rate, mode_rate; |
| 189 | |
| 190 | mode_rate = intel_dp_link_required(mode->clock, 24); |
| 191 | max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes); |
| 192 | |
| 193 | if (mode_rate > max_rate) { |
| 194 | mode_rate = intel_dp_link_required(mode->clock, 18); |
| 195 | if (mode_rate > max_rate) |
| 196 | return false; |
| 197 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 198 | if (adjust_mode) |
| 199 | mode->private_flags |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 200 | |= INTEL_MODE_DP_FORCE_6BPC; |
| 201 | |
| 202 | return true; |
| 203 | } |
| 204 | |
| 205 | return true; |
| 206 | } |
| 207 | |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 208 | static int |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 209 | intel_dp_mode_valid(struct drm_connector *connector, |
| 210 | struct drm_display_mode *mode) |
| 211 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 212 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 213 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 214 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 215 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 216 | if (is_edp(intel_dp) && fixed_mode) { |
| 217 | if (mode->hdisplay > fixed_mode->hdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 218 | return MODE_PANEL; |
| 219 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 220 | if (mode->vdisplay > fixed_mode->vdisplay) |
Zhao Yakui | 7de56f4 | 2010-07-19 09:43:14 +0100 | [diff] [blame] | 221 | return MODE_PANEL; |
| 222 | } |
| 223 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 224 | if (!intel_dp_adjust_dithering(intel_dp, mode, false)) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 225 | return MODE_CLOCK_HIGH; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 226 | |
| 227 | if (mode->clock < 10000) |
| 228 | return MODE_CLOCK_LOW; |
| 229 | |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 230 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 231 | return MODE_H_ILLEGAL; |
| 232 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 233 | return MODE_OK; |
| 234 | } |
| 235 | |
| 236 | static uint32_t |
| 237 | pack_aux(uint8_t *src, int src_bytes) |
| 238 | { |
| 239 | int i; |
| 240 | uint32_t v = 0; |
| 241 | |
| 242 | if (src_bytes > 4) |
| 243 | src_bytes = 4; |
| 244 | for (i = 0; i < src_bytes; i++) |
| 245 | v |= ((uint32_t) src[i]) << ((3-i) * 8); |
| 246 | return v; |
| 247 | } |
| 248 | |
| 249 | static void |
| 250 | unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes) |
| 251 | { |
| 252 | int i; |
| 253 | if (dst_bytes > 4) |
| 254 | dst_bytes = 4; |
| 255 | for (i = 0; i < dst_bytes; i++) |
| 256 | dst[i] = src >> ((3-i) * 8); |
| 257 | } |
| 258 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 259 | /* hrawclock is 1/4 the FSB frequency */ |
| 260 | static int |
| 261 | intel_hrawclk(struct drm_device *dev) |
| 262 | { |
| 263 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 264 | uint32_t clkcfg; |
| 265 | |
Vijay Purushothaman | 9473c8f | 2012-09-27 19:13:01 +0530 | [diff] [blame] | 266 | /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */ |
| 267 | if (IS_VALLEYVIEW(dev)) |
| 268 | return 200; |
| 269 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 270 | clkcfg = I915_READ(CLKCFG); |
| 271 | switch (clkcfg & CLKCFG_FSB_MASK) { |
| 272 | case CLKCFG_FSB_400: |
| 273 | return 100; |
| 274 | case CLKCFG_FSB_533: |
| 275 | return 133; |
| 276 | case CLKCFG_FSB_667: |
| 277 | return 166; |
| 278 | case CLKCFG_FSB_800: |
| 279 | return 200; |
| 280 | case CLKCFG_FSB_1067: |
| 281 | return 266; |
| 282 | case CLKCFG_FSB_1333: |
| 283 | return 333; |
| 284 | /* these two are just a guess; one of them might be right */ |
| 285 | case CLKCFG_FSB_1600: |
| 286 | case CLKCFG_FSB_1600_ALT: |
| 287 | return 400; |
| 288 | default: |
| 289 | return 133; |
| 290 | } |
| 291 | } |
| 292 | |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 293 | static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp) |
| 294 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 295 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 296 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 297 | |
| 298 | return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0; |
| 299 | } |
| 300 | |
| 301 | static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp) |
| 302 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 303 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 304 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 305 | |
| 306 | return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0; |
| 307 | } |
| 308 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 309 | static void |
| 310 | intel_dp_check_edp(struct intel_dp *intel_dp) |
| 311 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 312 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 313 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 314 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 315 | if (!is_edp(intel_dp)) |
| 316 | return; |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 317 | if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 318 | WARN(1, "eDP powered off while attempting aux channel communication.\n"); |
| 319 | DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n", |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 320 | I915_READ(PCH_PP_STATUS), |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 321 | I915_READ(PCH_PP_CONTROL)); |
| 322 | } |
| 323 | } |
| 324 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 325 | static uint32_t |
| 326 | intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq) |
| 327 | { |
| 328 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 329 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 330 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 331 | uint32_t ch_ctl = intel_dp->output_reg + 0x10; |
| 332 | uint32_t status; |
| 333 | bool done; |
| 334 | |
| 335 | if (IS_HASWELL(dev)) { |
| 336 | switch (intel_dig_port->port) { |
| 337 | case PORT_A: |
| 338 | ch_ctl = DPA_AUX_CH_CTL; |
| 339 | break; |
| 340 | case PORT_B: |
| 341 | ch_ctl = PCH_DPB_AUX_CH_CTL; |
| 342 | break; |
| 343 | case PORT_C: |
| 344 | ch_ctl = PCH_DPC_AUX_CH_CTL; |
| 345 | break; |
| 346 | case PORT_D: |
| 347 | ch_ctl = PCH_DPD_AUX_CH_CTL; |
| 348 | break; |
| 349 | default: |
| 350 | BUG(); |
| 351 | } |
| 352 | } |
| 353 | |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 354 | #define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 355 | if (has_aux_irq) |
Paulo Zanoni | b18ac46 | 2013-02-18 19:00:24 -0300 | [diff] [blame] | 356 | done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, |
| 357 | msecs_to_jiffies(10)); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 358 | else |
| 359 | done = wait_for_atomic(C, 10) == 0; |
| 360 | if (!done) |
| 361 | DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n", |
| 362 | has_aux_irq); |
| 363 | #undef C |
| 364 | |
| 365 | return status; |
| 366 | } |
| 367 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 368 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 369 | intel_dp_aux_ch(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 370 | uint8_t *send, int send_bytes, |
| 371 | uint8_t *recv, int recv_size) |
| 372 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 373 | uint32_t output_reg = intel_dp->output_reg; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 374 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 375 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 376 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 377 | uint32_t ch_ctl = output_reg + 0x10; |
| 378 | uint32_t ch_data = ch_ctl + 4; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 379 | int i, ret, recv_bytes; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 380 | uint32_t status; |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 381 | uint32_t aux_clock_divider; |
Daniel Vetter | 6b4e0a9 | 2012-06-14 22:15:00 +0200 | [diff] [blame] | 382 | int try, precharge; |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 383 | bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev); |
| 384 | |
| 385 | /* dp aux is extremely sensitive to irq latency, hence request the |
| 386 | * lowest possible wakeup latency and so prevent the cpu from going into |
| 387 | * deep sleep states. |
| 388 | */ |
| 389 | pm_qos_update_request(&dev_priv->pm_qos, 0); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 390 | |
Paulo Zanoni | 750eb99 | 2012-10-18 16:25:08 +0200 | [diff] [blame] | 391 | if (IS_HASWELL(dev)) { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 392 | switch (intel_dig_port->port) { |
Paulo Zanoni | 750eb99 | 2012-10-18 16:25:08 +0200 | [diff] [blame] | 393 | case PORT_A: |
| 394 | ch_ctl = DPA_AUX_CH_CTL; |
| 395 | ch_data = DPA_AUX_CH_DATA1; |
| 396 | break; |
| 397 | case PORT_B: |
| 398 | ch_ctl = PCH_DPB_AUX_CH_CTL; |
| 399 | ch_data = PCH_DPB_AUX_CH_DATA1; |
| 400 | break; |
| 401 | case PORT_C: |
| 402 | ch_ctl = PCH_DPC_AUX_CH_CTL; |
| 403 | ch_data = PCH_DPC_AUX_CH_DATA1; |
| 404 | break; |
| 405 | case PORT_D: |
| 406 | ch_ctl = PCH_DPD_AUX_CH_CTL; |
| 407 | ch_data = PCH_DPD_AUX_CH_DATA1; |
| 408 | break; |
| 409 | default: |
| 410 | BUG(); |
| 411 | } |
| 412 | } |
| 413 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 414 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 415 | /* The clock divider is based off the hrawclk, |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 416 | * and would like to run at 2MHz. So, take the |
| 417 | * hrawclk value and divide by 2 and use that |
Jesse Barnes | 6176b8f | 2010-09-08 12:42:00 -0700 | [diff] [blame] | 418 | * |
| 419 | * Note that PCH attached eDP panels should use a 125MHz input |
| 420 | * clock divider. |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 421 | */ |
Adam Jackson | 1c95822 | 2011-10-14 17:22:25 -0400 | [diff] [blame] | 422 | if (is_cpu_edp(intel_dp)) { |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 423 | if (HAS_DDI(dev)) |
Paulo Zanoni | b8fc2f6 | 2012-10-23 18:30:05 -0200 | [diff] [blame] | 424 | aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1; |
| 425 | else if (IS_VALLEYVIEW(dev)) |
Vijay Purushothaman | 9473c8f | 2012-09-27 19:13:01 +0530 | [diff] [blame] | 426 | aux_clock_divider = 100; |
| 427 | else if (IS_GEN6(dev) || IS_GEN7(dev)) |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 428 | aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */ |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 429 | else |
| 430 | aux_clock_divider = 225; /* eDP input clock at 450Mhz */ |
| 431 | } else if (HAS_PCH_SPLIT(dev)) |
Daniel Vetter | 6b3ec1c | 2012-10-20 20:57:44 +0200 | [diff] [blame] | 432 | aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 433 | else |
| 434 | aux_clock_divider = intel_hrawclk(dev) / 2; |
| 435 | |
Daniel Vetter | 6b4e0a9 | 2012-06-14 22:15:00 +0200 | [diff] [blame] | 436 | if (IS_GEN6(dev)) |
| 437 | precharge = 3; |
| 438 | else |
| 439 | precharge = 5; |
| 440 | |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 441 | /* Try to wait for any previous AUX channel activity */ |
| 442 | for (try = 0; try < 3; try++) { |
Daniel Vetter | ef04f00 | 2012-12-01 21:03:59 +0100 | [diff] [blame] | 443 | status = I915_READ_NOTRACE(ch_ctl); |
Jesse Barnes | 11bee43 | 2011-08-01 15:02:20 -0700 | [diff] [blame] | 444 | if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0) |
| 445 | break; |
| 446 | msleep(1); |
| 447 | } |
| 448 | |
| 449 | if (try == 3) { |
| 450 | WARN(1, "dp_aux_ch not started status 0x%08x\n", |
| 451 | I915_READ(ch_ctl)); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 452 | ret = -EBUSY; |
| 453 | goto out; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 454 | } |
| 455 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 456 | /* Must try at least 3 times according to DP spec */ |
| 457 | for (try = 0; try < 5; try++) { |
| 458 | /* Load the send data into the aux channel data registers */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 459 | for (i = 0; i < send_bytes; i += 4) |
| 460 | I915_WRITE(ch_data + i, |
| 461 | pack_aux(send + i, send_bytes - i)); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 462 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 463 | /* Send the command and wait for it to complete */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 464 | I915_WRITE(ch_ctl, |
| 465 | DP_AUX_CH_CTL_SEND_BUSY | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 466 | (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) | |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 467 | DP_AUX_CH_CTL_TIME_OUT_400us | |
| 468 | (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) | |
| 469 | (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) | |
| 470 | (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) | |
| 471 | DP_AUX_CH_CTL_DONE | |
| 472 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 473 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 474 | |
| 475 | status = intel_dp_aux_wait_done(intel_dp, has_aux_irq); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 476 | |
Keith Packard | fb0f8fb | 2009-06-11 22:31:31 -0700 | [diff] [blame] | 477 | /* Clear done status and any errors */ |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 478 | I915_WRITE(ch_ctl, |
| 479 | status | |
| 480 | DP_AUX_CH_CTL_DONE | |
| 481 | DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 482 | DP_AUX_CH_CTL_RECEIVE_ERROR); |
Adam Jackson | d7e96fe | 2011-07-26 15:39:46 -0400 | [diff] [blame] | 483 | |
| 484 | if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR | |
| 485 | DP_AUX_CH_CTL_RECEIVE_ERROR)) |
| 486 | continue; |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 487 | if (status & DP_AUX_CH_CTL_DONE) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 488 | break; |
| 489 | } |
| 490 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 491 | if ((status & DP_AUX_CH_CTL_DONE) == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 492 | DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 493 | ret = -EBUSY; |
| 494 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 495 | } |
| 496 | |
| 497 | /* Check for timeout or receive error. |
| 498 | * Timeouts occur when the sink is not connected |
| 499 | */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 500 | if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 501 | DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 502 | ret = -EIO; |
| 503 | goto out; |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 504 | } |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 505 | |
| 506 | /* Timeouts occur when the device isn't connected, so they're |
| 507 | * "normal" -- don't fill the kernel log with these */ |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 508 | if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 509 | DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status); |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 510 | ret = -ETIMEDOUT; |
| 511 | goto out; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 512 | } |
| 513 | |
| 514 | /* Unload any bytes sent back from the other side */ |
| 515 | recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >> |
| 516 | DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 517 | if (recv_bytes > recv_size) |
| 518 | recv_bytes = recv_size; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 519 | |
Chris Wilson | 4f7f7b7 | 2010-08-18 18:12:56 +0100 | [diff] [blame] | 520 | for (i = 0; i < recv_bytes; i += 4) |
| 521 | unpack_aux(I915_READ(ch_data + i), |
| 522 | recv + i, recv_bytes - i); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 523 | |
Daniel Vetter | 9ee32fea | 2012-12-01 13:53:48 +0100 | [diff] [blame] | 524 | ret = recv_bytes; |
| 525 | out: |
| 526 | pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE); |
| 527 | |
| 528 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 529 | } |
| 530 | |
| 531 | /* Write data to the aux channel in native mode */ |
| 532 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 533 | intel_dp_aux_native_write(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 534 | uint16_t address, uint8_t *send, int send_bytes) |
| 535 | { |
| 536 | int ret; |
| 537 | uint8_t msg[20]; |
| 538 | int msg_bytes; |
| 539 | uint8_t ack; |
| 540 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 541 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 542 | if (send_bytes > 16) |
| 543 | return -1; |
| 544 | msg[0] = AUX_NATIVE_WRITE << 4; |
| 545 | msg[1] = address >> 8; |
Zhenyu Wang | eebc863 | 2009-07-24 01:00:30 +0800 | [diff] [blame] | 546 | msg[2] = address & 0xff; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 547 | msg[3] = send_bytes - 1; |
| 548 | memcpy(&msg[4], send, send_bytes); |
| 549 | msg_bytes = send_bytes + 4; |
| 550 | for (;;) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 551 | ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 552 | if (ret < 0) |
| 553 | return ret; |
| 554 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) |
| 555 | break; |
| 556 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 557 | udelay(100); |
| 558 | else |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 559 | return -EIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 560 | } |
| 561 | return send_bytes; |
| 562 | } |
| 563 | |
| 564 | /* Write a single byte to the aux channel in native mode */ |
| 565 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 566 | intel_dp_aux_native_write_1(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 567 | uint16_t address, uint8_t byte) |
| 568 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 569 | return intel_dp_aux_native_write(intel_dp, address, &byte, 1); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 570 | } |
| 571 | |
| 572 | /* read bytes from a native aux channel */ |
| 573 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 574 | intel_dp_aux_native_read(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 575 | uint16_t address, uint8_t *recv, int recv_bytes) |
| 576 | { |
| 577 | uint8_t msg[4]; |
| 578 | int msg_bytes; |
| 579 | uint8_t reply[20]; |
| 580 | int reply_bytes; |
| 581 | uint8_t ack; |
| 582 | int ret; |
| 583 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 584 | intel_dp_check_edp(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 585 | msg[0] = AUX_NATIVE_READ << 4; |
| 586 | msg[1] = address >> 8; |
| 587 | msg[2] = address & 0xff; |
| 588 | msg[3] = recv_bytes - 1; |
| 589 | |
| 590 | msg_bytes = 4; |
| 591 | reply_bytes = recv_bytes + 1; |
| 592 | |
| 593 | for (;;) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 594 | ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 595 | reply, reply_bytes); |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 596 | if (ret == 0) |
| 597 | return -EPROTO; |
| 598 | if (ret < 0) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 599 | return ret; |
| 600 | ack = reply[0]; |
| 601 | if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) { |
| 602 | memcpy(recv, reply + 1, ret - 1); |
| 603 | return ret - 1; |
| 604 | } |
| 605 | else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER) |
| 606 | udelay(100); |
| 607 | else |
Keith Packard | a5b3da5 | 2009-06-11 22:30:32 -0700 | [diff] [blame] | 608 | return -EIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 609 | } |
| 610 | } |
| 611 | |
| 612 | static int |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 613 | intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode, |
| 614 | uint8_t write_byte, uint8_t *read_byte) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 615 | { |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 616 | struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 617 | struct intel_dp *intel_dp = container_of(adapter, |
| 618 | struct intel_dp, |
| 619 | adapter); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 620 | uint16_t address = algo_data->address; |
| 621 | uint8_t msg[5]; |
| 622 | uint8_t reply[2]; |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 623 | unsigned retry; |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 624 | int msg_bytes; |
| 625 | int reply_bytes; |
| 626 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 627 | |
Keith Packard | 9b984da | 2011-09-19 13:54:47 -0700 | [diff] [blame] | 628 | intel_dp_check_edp(intel_dp); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 629 | /* Set up the command byte */ |
| 630 | if (mode & MODE_I2C_READ) |
| 631 | msg[0] = AUX_I2C_READ << 4; |
| 632 | else |
| 633 | msg[0] = AUX_I2C_WRITE << 4; |
| 634 | |
| 635 | if (!(mode & MODE_I2C_STOP)) |
| 636 | msg[0] |= AUX_I2C_MOT << 4; |
| 637 | |
| 638 | msg[1] = address >> 8; |
| 639 | msg[2] = address; |
| 640 | |
| 641 | switch (mode) { |
| 642 | case MODE_I2C_WRITE: |
| 643 | msg[3] = 0; |
| 644 | msg[4] = write_byte; |
| 645 | msg_bytes = 5; |
| 646 | reply_bytes = 1; |
| 647 | break; |
| 648 | case MODE_I2C_READ: |
| 649 | msg[3] = 0; |
| 650 | msg_bytes = 4; |
| 651 | reply_bytes = 2; |
| 652 | break; |
| 653 | default: |
| 654 | msg_bytes = 3; |
| 655 | reply_bytes = 1; |
| 656 | break; |
| 657 | } |
| 658 | |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 659 | for (retry = 0; retry < 5; retry++) { |
| 660 | ret = intel_dp_aux_ch(intel_dp, |
| 661 | msg, msg_bytes, |
| 662 | reply, reply_bytes); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 663 | if (ret < 0) { |
Dave Airlie | 3ff9916 | 2009-12-08 14:03:47 +1000 | [diff] [blame] | 664 | DRM_DEBUG_KMS("aux_ch failed %d\n", ret); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 665 | return ret; |
| 666 | } |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 667 | |
| 668 | switch (reply[0] & AUX_NATIVE_REPLY_MASK) { |
| 669 | case AUX_NATIVE_REPLY_ACK: |
| 670 | /* I2C-over-AUX Reply field is only valid |
| 671 | * when paired with AUX ACK. |
| 672 | */ |
| 673 | break; |
| 674 | case AUX_NATIVE_REPLY_NACK: |
| 675 | DRM_DEBUG_KMS("aux_ch native nack\n"); |
| 676 | return -EREMOTEIO; |
| 677 | case AUX_NATIVE_REPLY_DEFER: |
| 678 | udelay(100); |
| 679 | continue; |
| 680 | default: |
| 681 | DRM_ERROR("aux_ch invalid native reply 0x%02x\n", |
| 682 | reply[0]); |
| 683 | return -EREMOTEIO; |
| 684 | } |
| 685 | |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 686 | switch (reply[0] & AUX_I2C_REPLY_MASK) { |
| 687 | case AUX_I2C_REPLY_ACK: |
| 688 | if (mode == MODE_I2C_READ) { |
| 689 | *read_byte = reply[1]; |
| 690 | } |
| 691 | return reply_bytes - 1; |
| 692 | case AUX_I2C_REPLY_NACK: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 693 | DRM_DEBUG_KMS("aux_i2c nack\n"); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 694 | return -EREMOTEIO; |
| 695 | case AUX_I2C_REPLY_DEFER: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 696 | DRM_DEBUG_KMS("aux_i2c defer\n"); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 697 | udelay(100); |
| 698 | break; |
| 699 | default: |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 700 | DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]); |
Dave Airlie | ab2c067 | 2009-12-04 10:55:24 +1000 | [diff] [blame] | 701 | return -EREMOTEIO; |
| 702 | } |
| 703 | } |
David Flynn | 8316f33 | 2010-12-08 16:10:21 +0000 | [diff] [blame] | 704 | |
| 705 | DRM_ERROR("too many retries, giving up\n"); |
| 706 | return -EREMOTEIO; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 707 | } |
| 708 | |
| 709 | static int |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 710 | intel_dp_i2c_init(struct intel_dp *intel_dp, |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 711 | struct intel_connector *intel_connector, const char *name) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 712 | { |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 713 | int ret; |
| 714 | |
Zhenyu Wang | d54e9d2 | 2009-10-19 15:43:51 +0800 | [diff] [blame] | 715 | DRM_DEBUG_KMS("i2c_init %s\n", name); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 716 | intel_dp->algo.running = false; |
| 717 | intel_dp->algo.address = 0; |
| 718 | intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 719 | |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 720 | memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter)); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 721 | intel_dp->adapter.owner = THIS_MODULE; |
| 722 | intel_dp->adapter.class = I2C_CLASS_DDC; |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 723 | strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 724 | intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0'; |
| 725 | intel_dp->adapter.algo_data = &intel_dp->algo; |
| 726 | intel_dp->adapter.dev.parent = &intel_connector->base.kdev; |
| 727 | |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 728 | ironlake_edp_panel_vdd_on(intel_dp); |
| 729 | ret = i2c_dp_aux_add_bus(&intel_dp->adapter); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 730 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Keith Packard | 0b5c541 | 2011-09-28 16:41:05 -0700 | [diff] [blame] | 731 | return ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 732 | } |
| 733 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 734 | bool |
Laurent Pinchart | e811f5a | 2012-07-17 17:56:50 +0200 | [diff] [blame] | 735 | intel_dp_mode_fixup(struct drm_encoder *encoder, |
| 736 | const struct drm_display_mode *mode, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 737 | struct drm_display_mode *adjusted_mode) |
| 738 | { |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 739 | struct drm_device *dev = encoder->dev; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 740 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 741 | struct intel_connector *intel_connector = intel_dp->attached_connector; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 742 | int lane_count, clock; |
Daniel Vetter | 397fe15 | 2012-10-22 22:56:43 +0200 | [diff] [blame] | 743 | int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 744 | int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0; |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 745 | int bpp, mode_rate; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 746 | static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 }; |
| 747 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 748 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
| 749 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, |
| 750 | adjusted_mode); |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 751 | intel_pch_panel_fitting(dev, |
| 752 | intel_connector->panel.fitting_mode, |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 753 | mode, adjusted_mode); |
Zhao Yakui | 0d3a1be | 2010-07-19 09:43:13 +0100 | [diff] [blame] | 754 | } |
| 755 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 756 | if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) |
Daniel Vetter | 0af78a2 | 2012-05-23 11:30:55 +0200 | [diff] [blame] | 757 | return false; |
| 758 | |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 759 | DRM_DEBUG_KMS("DP link computation with max lane count %i " |
| 760 | "max bw %02x pixel clock %iKHz\n", |
Daniel Vetter | 7124465 | 2012-06-04 18:39:20 +0200 | [diff] [blame] | 761 | max_lane_count, bws[max_clock], adjusted_mode->clock); |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 762 | |
Daniel Vetter | cb1793c | 2012-06-04 18:39:21 +0200 | [diff] [blame] | 763 | if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true)) |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 764 | return false; |
| 765 | |
| 766 | bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24; |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 767 | |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 768 | if (intel_dp->color_range_auto) { |
| 769 | /* |
| 770 | * See: |
| 771 | * CEA-861-E - 5.1 Default Encoding Parameters |
| 772 | * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry |
| 773 | */ |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 774 | if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1) |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 775 | intel_dp->color_range = DP_COLOR_RANGE_16_235; |
| 776 | else |
| 777 | intel_dp->color_range = 0; |
| 778 | } |
| 779 | |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 780 | if (intel_dp->color_range) |
| 781 | adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE; |
| 782 | |
Daniel Vetter | 7124465 | 2012-06-04 18:39:20 +0200 | [diff] [blame] | 783 | mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp); |
Daniel Vetter | c486793 | 2012-04-10 10:42:36 +0200 | [diff] [blame] | 784 | |
Jesse Barnes | 2514bc5 | 2012-06-21 15:13:50 -0700 | [diff] [blame] | 785 | for (clock = 0; clock <= max_clock; clock++) { |
| 786 | for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) { |
Paulo Zanoni | 9fa5f65 | 2012-11-29 11:31:29 -0200 | [diff] [blame] | 787 | int link_bw_clock = |
| 788 | drm_dp_bw_code_to_link_rate(bws[clock]); |
| 789 | int link_avail = intel_dp_max_data_rate(link_bw_clock, |
| 790 | lane_count); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 791 | |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 792 | if (mode_rate <= link_avail) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 793 | intel_dp->link_bw = bws[clock]; |
| 794 | intel_dp->lane_count = lane_count; |
Paulo Zanoni | 9fa5f65 | 2012-11-29 11:31:29 -0200 | [diff] [blame] | 795 | adjusted_mode->clock = link_bw_clock; |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 796 | DRM_DEBUG_KMS("DP link bw %02x lane " |
| 797 | "count %d clock %d bpp %d\n", |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 798 | intel_dp->link_bw, intel_dp->lane_count, |
Daniel Vetter | 083f956 | 2012-04-20 20:23:49 +0200 | [diff] [blame] | 799 | adjusted_mode->clock, bpp); |
| 800 | DRM_DEBUG_KMS("DP link bw required %i available %i\n", |
| 801 | mode_rate, link_avail); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 802 | return true; |
| 803 | } |
| 804 | } |
| 805 | } |
Dave Airlie | fe27d53 | 2010-06-30 11:46:17 +1000 | [diff] [blame] | 806 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 807 | return false; |
| 808 | } |
| 809 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 810 | void |
| 811 | intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode, |
| 812 | struct drm_display_mode *adjusted_mode) |
| 813 | { |
| 814 | struct drm_device *dev = crtc->dev; |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 815 | struct intel_encoder *intel_encoder; |
| 816 | struct intel_dp *intel_dp; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 817 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 818 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Jesse Barnes | 858fa035 | 2011-06-24 12:19:24 -0700 | [diff] [blame] | 819 | int lane_count = 4; |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 820 | struct intel_link_m_n m_n; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 821 | int pipe = intel_crtc->pipe; |
Paulo Zanoni | afe2fcf | 2012-10-23 18:30:01 -0200 | [diff] [blame] | 822 | enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder; |
Takashi Iwai | 9d1a455 | 2013-03-18 11:25:36 +0100 | [diff] [blame] | 823 | int target_clock; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 824 | |
| 825 | /* |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 826 | * Find the lane count in the intel_encoder private |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 827 | */ |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 828 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { |
| 829 | intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 830 | |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 831 | if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT || |
| 832 | intel_encoder->type == INTEL_OUTPUT_EDP) |
Keith Packard | 9a10f40 | 2011-11-02 13:03:47 -0700 | [diff] [blame] | 833 | { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 834 | lane_count = intel_dp->lane_count; |
Jesse Barnes | 5119066 | 2010-10-07 16:01:08 -0700 | [diff] [blame] | 835 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 836 | } |
| 837 | } |
| 838 | |
Takashi Iwai | 9d1a455 | 2013-03-18 11:25:36 +0100 | [diff] [blame] | 839 | target_clock = mode->clock; |
| 840 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { |
| 841 | if (intel_encoder->type == INTEL_OUTPUT_EDP) { |
| 842 | target_clock = intel_edp_target_clock(intel_encoder, |
| 843 | mode); |
| 844 | break; |
| 845 | } |
| 846 | } |
| 847 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 848 | /* |
| 849 | * Compute the GMCH and Link ratios. The '3' here is |
| 850 | * the number of bytes_per_pixel post-LUT, which we always |
| 851 | * set up for 8-bits of R/G/B, or 3 bytes total. |
| 852 | */ |
Daniel Vetter | e69d0bc | 2012-11-29 15:59:36 +0100 | [diff] [blame] | 853 | intel_link_compute_m_n(intel_crtc->bpp, lane_count, |
Takashi Iwai | 9d1a455 | 2013-03-18 11:25:36 +0100 | [diff] [blame] | 854 | target_clock, adjusted_mode->clock, &m_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 855 | |
Paulo Zanoni | 1eb8dfe | 2012-10-18 12:42:10 -0300 | [diff] [blame] | 856 | if (IS_HASWELL(dev)) { |
Paulo Zanoni | afe2fcf | 2012-10-23 18:30:01 -0200 | [diff] [blame] | 857 | I915_WRITE(PIPE_DATA_M1(cpu_transcoder), |
| 858 | TU_SIZE(m_n.tu) | m_n.gmch_m); |
| 859 | I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n); |
| 860 | I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m); |
| 861 | I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n); |
Paulo Zanoni | 1eb8dfe | 2012-10-18 12:42:10 -0300 | [diff] [blame] | 862 | } else if (HAS_PCH_SPLIT(dev)) { |
Paulo Zanoni | 7346bfa | 2012-10-15 15:51:35 -0300 | [diff] [blame] | 863 | I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 864 | I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n); |
| 865 | I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m); |
| 866 | I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n); |
Vijay Purushothaman | 74a4dd2 | 2012-09-27 19:13:04 +0530 | [diff] [blame] | 867 | } else if (IS_VALLEYVIEW(dev)) { |
| 868 | I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m); |
| 869 | I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n); |
| 870 | I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m); |
| 871 | I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 872 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 873 | I915_WRITE(PIPE_GMCH_DATA_M(pipe), |
Paulo Zanoni | 7346bfa | 2012-10-15 15:51:35 -0300 | [diff] [blame] | 874 | TU_SIZE(m_n.tu) | m_n.gmch_m); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 875 | I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n); |
| 876 | I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m); |
| 877 | I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 878 | } |
| 879 | } |
| 880 | |
Paulo Zanoni | 247d89f | 2012-10-15 15:51:33 -0300 | [diff] [blame] | 881 | void intel_dp_init_link_config(struct intel_dp *intel_dp) |
| 882 | { |
| 883 | memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE); |
| 884 | intel_dp->link_configuration[0] = intel_dp->link_bw; |
| 885 | intel_dp->link_configuration[1] = intel_dp->lane_count; |
| 886 | intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B; |
| 887 | /* |
| 888 | * Check for DPCD version > 1.1 and enhanced framing support |
| 889 | */ |
| 890 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 891 | (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) { |
| 892 | intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN; |
| 893 | } |
| 894 | } |
| 895 | |
Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 896 | static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock) |
| 897 | { |
| 898 | struct drm_device *dev = crtc->dev; |
| 899 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 900 | u32 dpa_ctl; |
| 901 | |
| 902 | DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock); |
| 903 | dpa_ctl = I915_READ(DP_A); |
| 904 | dpa_ctl &= ~DP_PLL_FREQ_MASK; |
| 905 | |
| 906 | if (clock < 200000) { |
Daniel Vetter | 1ce1703 | 2012-11-29 15:59:32 +0100 | [diff] [blame] | 907 | /* For a long time we've carried around a ILK-DevA w/a for the |
| 908 | * 160MHz clock. If we're really unlucky, it's still required. |
| 909 | */ |
| 910 | DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n"); |
Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 911 | dpa_ctl |= DP_PLL_FREQ_160MHZ; |
Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 912 | } else { |
| 913 | dpa_ctl |= DP_PLL_FREQ_270MHZ; |
| 914 | } |
Daniel Vetter | 1ce1703 | 2012-11-29 15:59:32 +0100 | [diff] [blame] | 915 | |
Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 916 | I915_WRITE(DP_A, dpa_ctl); |
| 917 | |
| 918 | POSTING_READ(DP_A); |
| 919 | udelay(500); |
| 920 | } |
| 921 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 922 | static void |
| 923 | intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode, |
| 924 | struct drm_display_mode *adjusted_mode) |
| 925 | { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 926 | struct drm_device *dev = encoder->dev; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 927 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 928 | struct intel_dp *intel_dp = enc_to_intel_dp(encoder); |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 929 | struct drm_crtc *crtc = encoder->crtc; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 930 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
| 931 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 932 | /* |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 933 | * There are four kinds of DP registers: |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 934 | * |
| 935 | * IBX PCH |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 936 | * SNB CPU |
| 937 | * IVB CPU |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 938 | * CPT PCH |
| 939 | * |
| 940 | * IBX PCH and CPU are the same for almost everything, |
| 941 | * except that the CPU DP PLL is configured in this |
| 942 | * register |
| 943 | * |
| 944 | * CPT PCH is quite different, having many bits moved |
| 945 | * to the TRANS_DP_CTL register instead. That |
| 946 | * configuration happens (oddly) in ironlake_pch_enable |
| 947 | */ |
Adam Jackson | 9c9e792 | 2010-04-05 17:57:59 -0400 | [diff] [blame] | 948 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 949 | /* Preserve the BIOS-computed detected bit. This is |
| 950 | * supposed to be read-only. |
| 951 | */ |
| 952 | intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 953 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 954 | /* Handle DP bits in common between all three register formats */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 955 | intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 956 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 957 | switch (intel_dp->lane_count) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 958 | case 1: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 959 | intel_dp->DP |= DP_PORT_WIDTH_1; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 960 | break; |
| 961 | case 2: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 962 | intel_dp->DP |= DP_PORT_WIDTH_2; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 963 | break; |
| 964 | case 4: |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 965 | intel_dp->DP |= DP_PORT_WIDTH_4; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 966 | break; |
| 967 | } |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 968 | if (intel_dp->has_audio) { |
| 969 | DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n", |
| 970 | pipe_name(intel_crtc->pipe)); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 971 | intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE; |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 972 | intel_write_eld(encoder, adjusted_mode); |
| 973 | } |
Paulo Zanoni | 247d89f | 2012-10-15 15:51:33 -0300 | [diff] [blame] | 974 | |
| 975 | intel_dp_init_link_config(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 976 | |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 977 | /* Split out the IBX/CPU vs CPT settings */ |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 978 | |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 979 | if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 980 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 981 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 982 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 983 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 984 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
| 985 | |
| 986 | if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN) |
| 987 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 988 | |
| 989 | intel_dp->DP |= intel_crtc->pipe << 29; |
| 990 | |
| 991 | /* don't miss out required setting for eDP */ |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 992 | if (adjusted_mode->clock < 200000) |
| 993 | intel_dp->DP |= DP_PLL_FREQ_160MHZ; |
| 994 | else |
| 995 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 996 | } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) { |
Ville Syrjälä | 3685a8f | 2013-01-17 16:31:28 +0200 | [diff] [blame] | 997 | if (!HAS_PCH_SPLIT(dev)) |
| 998 | intel_dp->DP |= intel_dp->color_range; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 999 | |
| 1000 | if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC) |
| 1001 | intel_dp->DP |= DP_SYNC_HS_HIGH; |
| 1002 | if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC) |
| 1003 | intel_dp->DP |= DP_SYNC_VS_HIGH; |
| 1004 | intel_dp->DP |= DP_LINK_TRAIN_OFF; |
| 1005 | |
| 1006 | if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN) |
| 1007 | intel_dp->DP |= DP_ENHANCED_FRAMING; |
| 1008 | |
| 1009 | if (intel_crtc->pipe == 1) |
| 1010 | intel_dp->DP |= DP_PIPEB_SELECT; |
| 1011 | |
| 1012 | if (is_cpu_edp(intel_dp)) { |
| 1013 | /* don't miss out required setting for eDP */ |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1014 | if (adjusted_mode->clock < 200000) |
| 1015 | intel_dp->DP |= DP_PLL_FREQ_160MHZ; |
| 1016 | else |
| 1017 | intel_dp->DP |= DP_PLL_FREQ_270MHZ; |
| 1018 | } |
| 1019 | } else { |
| 1020 | intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1021 | } |
Daniel Vetter | ea9b600 | 2012-11-29 15:59:31 +0100 | [diff] [blame] | 1022 | |
| 1023 | if (is_cpu_edp(intel_dp)) |
| 1024 | ironlake_set_pll_edp(crtc, adjusted_mode->clock); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1025 | } |
| 1026 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1027 | #define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 1028 | #define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE) |
| 1029 | |
| 1030 | #define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK) |
| 1031 | #define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
| 1032 | |
| 1033 | #define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK) |
| 1034 | #define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE) |
| 1035 | |
| 1036 | static void ironlake_wait_panel_status(struct intel_dp *intel_dp, |
| 1037 | u32 mask, |
| 1038 | u32 value) |
| 1039 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1040 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1041 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1042 | |
| 1043 | DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n", |
| 1044 | mask, value, |
| 1045 | I915_READ(PCH_PP_STATUS), |
| 1046 | I915_READ(PCH_PP_CONTROL)); |
| 1047 | |
| 1048 | if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) { |
| 1049 | DRM_ERROR("Panel status timeout: status %08x control %08x\n", |
| 1050 | I915_READ(PCH_PP_STATUS), |
| 1051 | I915_READ(PCH_PP_CONTROL)); |
| 1052 | } |
| 1053 | } |
| 1054 | |
| 1055 | static void ironlake_wait_panel_on(struct intel_dp *intel_dp) |
| 1056 | { |
| 1057 | DRM_DEBUG_KMS("Wait for panel power on\n"); |
| 1058 | ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE); |
| 1059 | } |
| 1060 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1061 | static void ironlake_wait_panel_off(struct intel_dp *intel_dp) |
| 1062 | { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1063 | DRM_DEBUG_KMS("Wait for panel power off time\n"); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1064 | ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1065 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1066 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1067 | static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp) |
| 1068 | { |
| 1069 | DRM_DEBUG_KMS("Wait for panel power cycle\n"); |
| 1070 | ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE); |
| 1071 | } |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1072 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1073 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1074 | /* Read the current pp_control value, unlocking the register if it |
| 1075 | * is locked |
| 1076 | */ |
| 1077 | |
| 1078 | static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv) |
| 1079 | { |
| 1080 | u32 control = I915_READ(PCH_PP_CONTROL); |
| 1081 | |
| 1082 | control &= ~PANEL_UNLOCK_MASK; |
| 1083 | control |= PANEL_UNLOCK_REGS; |
| 1084 | return control; |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1085 | } |
| 1086 | |
Paulo Zanoni | 82a4d9c | 2012-10-23 18:30:07 -0200 | [diff] [blame] | 1087 | void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1088 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1089 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1090 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1091 | u32 pp; |
| 1092 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1093 | if (!is_edp(intel_dp)) |
| 1094 | return; |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1095 | DRM_DEBUG_KMS("Turn eDP VDD on\n"); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1096 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1097 | WARN(intel_dp->want_panel_vdd, |
| 1098 | "eDP VDD already requested on\n"); |
| 1099 | |
| 1100 | intel_dp->want_panel_vdd = true; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1101 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1102 | if (ironlake_edp_have_panel_vdd(intel_dp)) { |
| 1103 | DRM_DEBUG_KMS("eDP VDD already on\n"); |
| 1104 | return; |
| 1105 | } |
| 1106 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1107 | if (!ironlake_edp_have_panel_power(intel_dp)) |
| 1108 | ironlake_wait_panel_power_cycle(intel_dp); |
| 1109 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1110 | pp = ironlake_get_pp_control(dev_priv); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1111 | pp |= EDP_FORCE_VDD; |
| 1112 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1113 | POSTING_READ(PCH_PP_CONTROL); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1114 | DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n", |
| 1115 | I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL)); |
Keith Packard | ebf33b1 | 2011-09-29 15:53:27 -0700 | [diff] [blame] | 1116 | |
| 1117 | /* |
| 1118 | * If the panel wasn't on, delay before accessing aux channel |
| 1119 | */ |
| 1120 | if (!ironlake_edp_have_panel_power(intel_dp)) { |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1121 | DRM_DEBUG_KMS("eDP was not running\n"); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1122 | msleep(intel_dp->panel_power_up_delay); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1123 | } |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1124 | } |
| 1125 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1126 | static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp) |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1127 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1128 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1129 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1130 | u32 pp; |
| 1131 | |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 1132 | WARN_ON(!mutex_is_locked(&dev->mode_config.mutex)); |
| 1133 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1134 | if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) { |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1135 | pp = ironlake_get_pp_control(dev_priv); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1136 | pp &= ~EDP_FORCE_VDD; |
| 1137 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1138 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1139 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1140 | /* Make sure sequencer is idle before allowing subsequent activity */ |
| 1141 | DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n", |
| 1142 | I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL)); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1143 | |
| 1144 | msleep(intel_dp->panel_power_down_delay); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1145 | } |
| 1146 | } |
| 1147 | |
| 1148 | static void ironlake_panel_vdd_work(struct work_struct *__work) |
| 1149 | { |
| 1150 | struct intel_dp *intel_dp = container_of(to_delayed_work(__work), |
| 1151 | struct intel_dp, panel_vdd_work); |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1152 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1153 | |
Keith Packard | 627f767 | 2011-10-31 11:30:10 -0700 | [diff] [blame] | 1154 | mutex_lock(&dev->mode_config.mutex); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1155 | ironlake_panel_vdd_off_sync(intel_dp); |
Keith Packard | 627f767 | 2011-10-31 11:30:10 -0700 | [diff] [blame] | 1156 | mutex_unlock(&dev->mode_config.mutex); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1157 | } |
| 1158 | |
Paulo Zanoni | 82a4d9c | 2012-10-23 18:30:07 -0200 | [diff] [blame] | 1159 | void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1160 | { |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1161 | if (!is_edp(intel_dp)) |
| 1162 | return; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1163 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1164 | DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd); |
| 1165 | WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on"); |
Keith Packard | f2e8b18 | 2011-11-01 20:01:35 -0700 | [diff] [blame] | 1166 | |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1167 | intel_dp->want_panel_vdd = false; |
| 1168 | |
| 1169 | if (sync) { |
| 1170 | ironlake_panel_vdd_off_sync(intel_dp); |
| 1171 | } else { |
| 1172 | /* |
| 1173 | * Queue the timer to fire a long |
| 1174 | * time from now (relative to the power down delay) |
| 1175 | * to keep the panel power up across a sequence of operations |
| 1176 | */ |
| 1177 | schedule_delayed_work(&intel_dp->panel_vdd_work, |
| 1178 | msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5)); |
| 1179 | } |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 1180 | } |
| 1181 | |
Paulo Zanoni | 82a4d9c | 2012-10-23 18:30:07 -0200 | [diff] [blame] | 1182 | void ironlake_edp_panel_on(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1183 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1184 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1185 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1186 | u32 pp; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1187 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1188 | if (!is_edp(intel_dp)) |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 1189 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1190 | |
| 1191 | DRM_DEBUG_KMS("Turn eDP power on\n"); |
| 1192 | |
| 1193 | if (ironlake_edp_have_panel_power(intel_dp)) { |
| 1194 | DRM_DEBUG_KMS("eDP power already on\n"); |
Keith Packard | 7d639f3 | 2011-09-29 16:05:34 -0700 | [diff] [blame] | 1195 | return; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1196 | } |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1197 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1198 | ironlake_wait_panel_power_cycle(intel_dp); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1199 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1200 | pp = ironlake_get_pp_control(dev_priv); |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1201 | if (IS_GEN5(dev)) { |
| 1202 | /* ILK workaround: disable reset around power sequence */ |
| 1203 | pp &= ~PANEL_POWER_RESET; |
| 1204 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1205 | POSTING_READ(PCH_PP_CONTROL); |
| 1206 | } |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1207 | |
Keith Packard | 1c0ae80 | 2011-09-19 13:59:29 -0700 | [diff] [blame] | 1208 | pp |= POWER_TARGET_ON; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1209 | if (!IS_GEN5(dev)) |
| 1210 | pp |= PANEL_POWER_RESET; |
| 1211 | |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1212 | I915_WRITE(PCH_PP_CONTROL, pp); |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1213 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1214 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1215 | ironlake_wait_panel_on(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1216 | |
Keith Packard | 05ce1a4 | 2011-09-29 16:33:01 -0700 | [diff] [blame] | 1217 | if (IS_GEN5(dev)) { |
| 1218 | pp |= PANEL_POWER_RESET; /* restore panel reset bit */ |
| 1219 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1220 | POSTING_READ(PCH_PP_CONTROL); |
| 1221 | } |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1222 | } |
| 1223 | |
Paulo Zanoni | 82a4d9c | 2012-10-23 18:30:07 -0200 | [diff] [blame] | 1224 | void ironlake_edp_panel_off(struct intel_dp *intel_dp) |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1225 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1226 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1227 | struct drm_i915_private *dev_priv = dev->dev_private; |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1228 | u32 pp; |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1229 | |
Keith Packard | 97af61f57 | 2011-09-28 16:23:51 -0700 | [diff] [blame] | 1230 | if (!is_edp(intel_dp)) |
| 1231 | return; |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1232 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1233 | DRM_DEBUG_KMS("Turn eDP power off\n"); |
Jesse Barnes | 37c6c9b | 2010-08-11 10:04:43 -0700 | [diff] [blame] | 1234 | |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 1235 | WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n"); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1236 | |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1237 | pp = ironlake_get_pp_control(dev_priv); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1238 | /* We need to switch off panel power _and_ force vdd, for otherwise some |
| 1239 | * panels get very unhappy and cease to work. */ |
| 1240 | pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1241 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 1242 | POSTING_READ(PCH_PP_CONTROL); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1243 | |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1244 | intel_dp->want_panel_vdd = false; |
| 1245 | |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 1246 | ironlake_wait_panel_off(intel_dp); |
Jesse Barnes | 9934c13 | 2010-07-22 13:18:19 -0700 | [diff] [blame] | 1247 | } |
| 1248 | |
Paulo Zanoni | d6c50ff | 2012-10-23 18:30:06 -0200 | [diff] [blame] | 1249 | void ironlake_edp_backlight_on(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1250 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1251 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1252 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1253 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1254 | int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1255 | u32 pp; |
| 1256 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1257 | if (!is_edp(intel_dp)) |
| 1258 | return; |
| 1259 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1260 | DRM_DEBUG_KMS("\n"); |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 1261 | /* |
| 1262 | * If we enable the backlight right away following a panel power |
| 1263 | * on, we may see slight flicker as the panel syncs with the eDP |
| 1264 | * link. So delay a bit to make sure the image is solid before |
| 1265 | * allowing it to appear. |
| 1266 | */ |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1267 | msleep(intel_dp->backlight_on_delay); |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1268 | pp = ironlake_get_pp_control(dev_priv); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1269 | pp |= EDP_BLC_ENABLE; |
| 1270 | I915_WRITE(PCH_PP_CONTROL, pp); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1271 | POSTING_READ(PCH_PP_CONTROL); |
Daniel Vetter | 035aa3d | 2012-10-20 20:57:42 +0200 | [diff] [blame] | 1272 | |
| 1273 | intel_panel_enable_backlight(dev, pipe); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1274 | } |
| 1275 | |
Paulo Zanoni | d6c50ff | 2012-10-23 18:30:06 -0200 | [diff] [blame] | 1276 | void ironlake_edp_backlight_off(struct intel_dp *intel_dp) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1277 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1278 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1279 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1280 | u32 pp; |
| 1281 | |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1282 | if (!is_edp(intel_dp)) |
| 1283 | return; |
| 1284 | |
Daniel Vetter | 035aa3d | 2012-10-20 20:57:42 +0200 | [diff] [blame] | 1285 | intel_panel_disable_backlight(dev); |
| 1286 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1287 | DRM_DEBUG_KMS("\n"); |
Keith Packard | 832dd3c | 2011-11-01 19:34:06 -0700 | [diff] [blame] | 1288 | pp = ironlake_get_pp_control(dev_priv); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1289 | pp &= ~EDP_BLC_ENABLE; |
| 1290 | I915_WRITE(PCH_PP_CONTROL, pp); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 1291 | POSTING_READ(PCH_PP_CONTROL); |
| 1292 | msleep(intel_dp->backlight_off_delay); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1293 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1294 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1295 | static void ironlake_edp_pll_on(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1296 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1297 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1298 | struct drm_crtc *crtc = intel_dig_port->base.base.crtc; |
| 1299 | struct drm_device *dev = crtc->dev; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1300 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1301 | u32 dpa_ctl; |
| 1302 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1303 | assert_pipe_disabled(dev_priv, |
| 1304 | to_intel_crtc(crtc)->pipe); |
| 1305 | |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1306 | DRM_DEBUG_KMS("\n"); |
| 1307 | dpa_ctl = I915_READ(DP_A); |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 1308 | WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n"); |
| 1309 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); |
| 1310 | |
| 1311 | /* We don't adjust intel_dp->DP while tearing down the link, to |
| 1312 | * facilitate link retraining (e.g. after hotplug). Hence clear all |
| 1313 | * enable bits here to ensure that we don't enable too much. */ |
| 1314 | intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE); |
| 1315 | intel_dp->DP |= DP_PLL_ENABLE; |
| 1316 | I915_WRITE(DP_A, intel_dp->DP); |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 1317 | POSTING_READ(DP_A); |
| 1318 | udelay(200); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1319 | } |
| 1320 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1321 | static void ironlake_edp_pll_off(struct intel_dp *intel_dp) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1322 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1323 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1324 | struct drm_crtc *crtc = intel_dig_port->base.base.crtc; |
| 1325 | struct drm_device *dev = crtc->dev; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1326 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1327 | u32 dpa_ctl; |
| 1328 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1329 | assert_pipe_disabled(dev_priv, |
| 1330 | to_intel_crtc(crtc)->pipe); |
| 1331 | |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1332 | dpa_ctl = I915_READ(DP_A); |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 1333 | WARN((dpa_ctl & DP_PLL_ENABLE) == 0, |
| 1334 | "dp pll off, should be on\n"); |
| 1335 | WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n"); |
| 1336 | |
| 1337 | /* We can't rely on the value tracked for the DP register in |
| 1338 | * intel_dp->DP because link_down must not change that (otherwise link |
| 1339 | * re-training will fail. */ |
Jesse Barnes | 298b0b3 | 2010-10-07 16:01:24 -0700 | [diff] [blame] | 1340 | dpa_ctl &= ~DP_PLL_ENABLE; |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1341 | I915_WRITE(DP_A, dpa_ctl); |
Chris Wilson | 1af5fa1 | 2010-09-08 21:07:28 +0100 | [diff] [blame] | 1342 | POSTING_READ(DP_A); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1343 | udelay(200); |
| 1344 | } |
| 1345 | |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1346 | /* If the sink supports it, try to set the power state appropriately */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1347 | void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode) |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1348 | { |
| 1349 | int ret, i; |
| 1350 | |
| 1351 | /* Should have a valid DPCD by this point */ |
| 1352 | if (intel_dp->dpcd[DP_DPCD_REV] < 0x11) |
| 1353 | return; |
| 1354 | |
| 1355 | if (mode != DRM_MODE_DPMS_ON) { |
| 1356 | ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER, |
| 1357 | DP_SET_POWER_D3); |
| 1358 | if (ret != 1) |
| 1359 | DRM_DEBUG_DRIVER("failed to write sink power state\n"); |
| 1360 | } else { |
| 1361 | /* |
| 1362 | * When turning on, we need to retry for 1ms to give the sink |
| 1363 | * time to wake up. |
| 1364 | */ |
| 1365 | for (i = 0; i < 3; i++) { |
| 1366 | ret = intel_dp_aux_native_write_1(intel_dp, |
| 1367 | DP_SET_POWER, |
| 1368 | DP_SET_POWER_D0); |
| 1369 | if (ret == 1) |
| 1370 | break; |
| 1371 | msleep(1); |
| 1372 | } |
| 1373 | } |
| 1374 | } |
| 1375 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1376 | static bool intel_dp_get_hw_state(struct intel_encoder *encoder, |
| 1377 | enum pipe *pipe) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1378 | { |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1379 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1380 | struct drm_device *dev = encoder->base.dev; |
| 1381 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1382 | u32 tmp = I915_READ(intel_dp->output_reg); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1383 | |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1384 | if (!(tmp & DP_PORT_EN)) |
| 1385 | return false; |
| 1386 | |
| 1387 | if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) { |
| 1388 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 1389 | } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) { |
| 1390 | *pipe = PORT_TO_PIPE(tmp); |
| 1391 | } else { |
| 1392 | u32 trans_sel; |
| 1393 | u32 trans_dp; |
| 1394 | int i; |
| 1395 | |
| 1396 | switch (intel_dp->output_reg) { |
| 1397 | case PCH_DP_B: |
| 1398 | trans_sel = TRANS_DP_PORT_SEL_B; |
| 1399 | break; |
| 1400 | case PCH_DP_C: |
| 1401 | trans_sel = TRANS_DP_PORT_SEL_C; |
| 1402 | break; |
| 1403 | case PCH_DP_D: |
| 1404 | trans_sel = TRANS_DP_PORT_SEL_D; |
| 1405 | break; |
| 1406 | default: |
| 1407 | return true; |
| 1408 | } |
| 1409 | |
| 1410 | for_each_pipe(i) { |
| 1411 | trans_dp = I915_READ(TRANS_DP_CTL(i)); |
| 1412 | if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) { |
| 1413 | *pipe = i; |
| 1414 | return true; |
| 1415 | } |
| 1416 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1417 | |
Daniel Vetter | 4a0833e | 2012-10-26 10:58:11 +0200 | [diff] [blame] | 1418 | DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n", |
| 1419 | intel_dp->output_reg); |
| 1420 | } |
Daniel Vetter | 19d8fe1 | 2012-07-02 13:26:27 +0200 | [diff] [blame] | 1421 | |
| 1422 | return true; |
| 1423 | } |
| 1424 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1425 | static void intel_disable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1426 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1427 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Daniel Vetter | 6cb4983 | 2012-05-20 17:14:50 +0200 | [diff] [blame] | 1428 | |
| 1429 | /* Make sure the panel is off before trying to change the mode. But also |
| 1430 | * ensure that we have vdd while we switch off the panel. */ |
| 1431 | ironlake_edp_panel_vdd_on(intel_dp); |
Keith Packard | 21264c6 | 2011-11-01 20:25:21 -0700 | [diff] [blame] | 1432 | ironlake_edp_backlight_off(intel_dp); |
Jesse Barnes | c7ad381 | 2011-07-07 11:11:03 -0700 | [diff] [blame] | 1433 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
Daniel Vetter | 35a3855 | 2012-08-12 22:17:14 +0200 | [diff] [blame] | 1434 | ironlake_edp_panel_off(intel_dp); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1435 | |
| 1436 | /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */ |
| 1437 | if (!is_cpu_edp(intel_dp)) |
| 1438 | intel_dp_link_down(intel_dp); |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1439 | } |
| 1440 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1441 | static void intel_post_disable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1442 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1443 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1444 | |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1445 | if (is_cpu_edp(intel_dp)) { |
| 1446 | intel_dp_link_down(intel_dp); |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1447 | ironlake_edp_pll_off(intel_dp); |
Daniel Vetter | 3739850 | 2012-09-06 22:15:44 +0200 | [diff] [blame] | 1448 | } |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1449 | } |
| 1450 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1451 | static void intel_enable_dp(struct intel_encoder *encoder) |
Jesse Barnes | d240f20 | 2010-08-13 15:43:26 -0700 | [diff] [blame] | 1452 | { |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 1453 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
| 1454 | struct drm_device *dev = encoder->base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1455 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1456 | uint32_t dp_reg = I915_READ(intel_dp->output_reg); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1457 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 1458 | if (WARN_ON(dp_reg & DP_PORT_EN)) |
| 1459 | return; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1460 | |
| 1461 | ironlake_edp_panel_vdd_on(intel_dp); |
| 1462 | intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON); |
| 1463 | intel_dp_start_link_train(intel_dp); |
| 1464 | ironlake_edp_panel_on(intel_dp); |
| 1465 | ironlake_edp_panel_vdd_off(intel_dp, true); |
| 1466 | intel_dp_complete_link_train(intel_dp); |
| 1467 | ironlake_edp_backlight_on(intel_dp); |
| 1468 | } |
| 1469 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1470 | static void intel_pre_enable_dp(struct intel_encoder *encoder) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1471 | { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1472 | struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1473 | |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 1474 | if (is_cpu_edp(intel_dp)) |
| 1475 | ironlake_edp_pll_on(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1476 | } |
| 1477 | |
| 1478 | /* |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1479 | * Native read with retry for link status and receiver capability reads for |
| 1480 | * cases where the sink may still be asleep. |
| 1481 | */ |
| 1482 | static bool |
| 1483 | intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address, |
| 1484 | uint8_t *recv, int recv_bytes) |
| 1485 | { |
| 1486 | int ret, i; |
| 1487 | |
| 1488 | /* |
| 1489 | * Sinks are *supposed* to come up within 1ms from an off state, |
| 1490 | * but we're also supposed to retry 3 times per the spec. |
| 1491 | */ |
| 1492 | for (i = 0; i < 3; i++) { |
| 1493 | ret = intel_dp_aux_native_read(intel_dp, address, recv, |
| 1494 | recv_bytes); |
| 1495 | if (ret == recv_bytes) |
| 1496 | return true; |
| 1497 | msleep(1); |
| 1498 | } |
| 1499 | |
| 1500 | return false; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1501 | } |
| 1502 | |
| 1503 | /* |
| 1504 | * Fetch AUX CH registers 0x202 - 0x207 which contain |
| 1505 | * link status information |
| 1506 | */ |
| 1507 | static bool |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1508 | intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1509 | { |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1510 | return intel_dp_aux_native_read_retry(intel_dp, |
| 1511 | DP_LANE0_1_STATUS, |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1512 | link_status, |
Jesse Barnes | df0c237 | 2011-07-07 11:11:02 -0700 | [diff] [blame] | 1513 | DP_LINK_STATUS_SIZE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1514 | } |
| 1515 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1516 | #if 0 |
| 1517 | static char *voltage_names[] = { |
| 1518 | "0.4V", "0.6V", "0.8V", "1.2V" |
| 1519 | }; |
| 1520 | static char *pre_emph_names[] = { |
| 1521 | "0dB", "3.5dB", "6dB", "9.5dB" |
| 1522 | }; |
| 1523 | static char *link_train_names[] = { |
| 1524 | "pattern 1", "pattern 2", "idle", "off" |
| 1525 | }; |
| 1526 | #endif |
| 1527 | |
| 1528 | /* |
| 1529 | * These are source-specific values; current Intel hardware supports |
| 1530 | * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB |
| 1531 | */ |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1532 | |
| 1533 | static uint8_t |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1534 | intel_dp_voltage_max(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1535 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1536 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1537 | |
| 1538 | if (IS_GEN7(dev) && is_cpu_edp(intel_dp)) |
| 1539 | return DP_TRAIN_VOLTAGE_SWING_800; |
| 1540 | else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp)) |
| 1541 | return DP_TRAIN_VOLTAGE_SWING_1200; |
| 1542 | else |
| 1543 | return DP_TRAIN_VOLTAGE_SWING_800; |
| 1544 | } |
| 1545 | |
| 1546 | static uint8_t |
| 1547 | intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing) |
| 1548 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 1549 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1550 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1551 | if (IS_HASWELL(dev)) { |
| 1552 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1553 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1554 | return DP_TRAIN_PRE_EMPHASIS_9_5; |
| 1555 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1556 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1557 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1558 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1559 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1560 | default: |
| 1561 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1562 | } |
| 1563 | } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) { |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1564 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1565 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1566 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1567 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1568 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1569 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1570 | default: |
| 1571 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1572 | } |
| 1573 | } else { |
| 1574 | switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) { |
| 1575 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1576 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1577 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1578 | return DP_TRAIN_PRE_EMPHASIS_6; |
| 1579 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1580 | return DP_TRAIN_PRE_EMPHASIS_3_5; |
| 1581 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1582 | default: |
| 1583 | return DP_TRAIN_PRE_EMPHASIS_0; |
| 1584 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1585 | } |
| 1586 | } |
| 1587 | |
| 1588 | static void |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1589 | intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1590 | { |
| 1591 | uint8_t v = 0; |
| 1592 | uint8_t p = 0; |
| 1593 | int lane; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1594 | uint8_t voltage_max; |
| 1595 | uint8_t preemph_max; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1596 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1597 | for (lane = 0; lane < intel_dp->lane_count; lane++) { |
Daniel Vetter | 0f037bd | 2012-10-18 10:15:27 +0200 | [diff] [blame] | 1598 | uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane); |
| 1599 | uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1600 | |
| 1601 | if (this_v > v) |
| 1602 | v = this_v; |
| 1603 | if (this_p > p) |
| 1604 | p = this_p; |
| 1605 | } |
| 1606 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1607 | voltage_max = intel_dp_voltage_max(intel_dp); |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1608 | if (v >= voltage_max) |
| 1609 | v = voltage_max | DP_TRAIN_MAX_SWING_REACHED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1610 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1611 | preemph_max = intel_dp_pre_emphasis_max(intel_dp, v); |
| 1612 | if (p >= preemph_max) |
| 1613 | p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1614 | |
| 1615 | for (lane = 0; lane < 4; lane++) |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1616 | intel_dp->train_set[lane] = v | p; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1617 | } |
| 1618 | |
| 1619 | static uint32_t |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 1620 | intel_gen4_signal_levels(uint8_t train_set) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1621 | { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1622 | uint32_t signal_levels = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1623 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1624 | switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1625 | case DP_TRAIN_VOLTAGE_SWING_400: |
| 1626 | default: |
| 1627 | signal_levels |= DP_VOLTAGE_0_4; |
| 1628 | break; |
| 1629 | case DP_TRAIN_VOLTAGE_SWING_600: |
| 1630 | signal_levels |= DP_VOLTAGE_0_6; |
| 1631 | break; |
| 1632 | case DP_TRAIN_VOLTAGE_SWING_800: |
| 1633 | signal_levels |= DP_VOLTAGE_0_8; |
| 1634 | break; |
| 1635 | case DP_TRAIN_VOLTAGE_SWING_1200: |
| 1636 | signal_levels |= DP_VOLTAGE_1_2; |
| 1637 | break; |
| 1638 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1639 | switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1640 | case DP_TRAIN_PRE_EMPHASIS_0: |
| 1641 | default: |
| 1642 | signal_levels |= DP_PRE_EMPHASIS_0; |
| 1643 | break; |
| 1644 | case DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1645 | signal_levels |= DP_PRE_EMPHASIS_3_5; |
| 1646 | break; |
| 1647 | case DP_TRAIN_PRE_EMPHASIS_6: |
| 1648 | signal_levels |= DP_PRE_EMPHASIS_6; |
| 1649 | break; |
| 1650 | case DP_TRAIN_PRE_EMPHASIS_9_5: |
| 1651 | signal_levels |= DP_PRE_EMPHASIS_9_5; |
| 1652 | break; |
| 1653 | } |
| 1654 | return signal_levels; |
| 1655 | } |
| 1656 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1657 | /* Gen6's DP voltage swing and pre-emphasis control */ |
| 1658 | static uint32_t |
| 1659 | intel_gen6_edp_signal_levels(uint8_t train_set) |
| 1660 | { |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1661 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1662 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1663 | switch (signal_levels) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1664 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1665 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1666 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
| 1667 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1668 | return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1669 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1670 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1671 | return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1672 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1673 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1674 | return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1675 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1676 | case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1677 | return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1678 | default: |
Yuanhan Liu | 3c5a62b | 2011-01-06 18:26:08 +0800 | [diff] [blame] | 1679 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1680 | "0x%x\n", signal_levels); |
| 1681 | return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1682 | } |
| 1683 | } |
| 1684 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1685 | /* Gen7's DP voltage swing and pre-emphasis control */ |
| 1686 | static uint32_t |
| 1687 | intel_gen7_edp_signal_levels(uint8_t train_set) |
| 1688 | { |
| 1689 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1690 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1691 | switch (signal_levels) { |
| 1692 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1693 | return EDP_LINK_TRAIN_400MV_0DB_IVB; |
| 1694 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1695 | return EDP_LINK_TRAIN_400MV_3_5DB_IVB; |
| 1696 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1697 | return EDP_LINK_TRAIN_400MV_6DB_IVB; |
| 1698 | |
| 1699 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1700 | return EDP_LINK_TRAIN_600MV_0DB_IVB; |
| 1701 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1702 | return EDP_LINK_TRAIN_600MV_3_5DB_IVB; |
| 1703 | |
| 1704 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1705 | return EDP_LINK_TRAIN_800MV_0DB_IVB; |
| 1706 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1707 | return EDP_LINK_TRAIN_800MV_3_5DB_IVB; |
| 1708 | |
| 1709 | default: |
| 1710 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1711 | "0x%x\n", signal_levels); |
| 1712 | return EDP_LINK_TRAIN_500MV_0DB_IVB; |
| 1713 | } |
| 1714 | } |
| 1715 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1716 | /* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */ |
| 1717 | static uint32_t |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 1718 | intel_hsw_signal_levels(uint8_t train_set) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1719 | { |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1720 | int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK | |
| 1721 | DP_TRAIN_PRE_EMPHASIS_MASK); |
| 1722 | switch (signal_levels) { |
| 1723 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1724 | return DDI_BUF_EMP_400MV_0DB_HSW; |
| 1725 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1726 | return DDI_BUF_EMP_400MV_3_5DB_HSW; |
| 1727 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1728 | return DDI_BUF_EMP_400MV_6DB_HSW; |
| 1729 | case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5: |
| 1730 | return DDI_BUF_EMP_400MV_9_5DB_HSW; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1731 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1732 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1733 | return DDI_BUF_EMP_600MV_0DB_HSW; |
| 1734 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1735 | return DDI_BUF_EMP_600MV_3_5DB_HSW; |
| 1736 | case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6: |
| 1737 | return DDI_BUF_EMP_600MV_6DB_HSW; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1738 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1739 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0: |
| 1740 | return DDI_BUF_EMP_800MV_0DB_HSW; |
| 1741 | case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5: |
| 1742 | return DDI_BUF_EMP_800MV_3_5DB_HSW; |
| 1743 | default: |
| 1744 | DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:" |
| 1745 | "0x%x\n", signal_levels); |
| 1746 | return DDI_BUF_EMP_400MV_0DB_HSW; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1747 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1748 | } |
| 1749 | |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 1750 | /* Properly updates "DP" with the correct signal levels. */ |
| 1751 | static void |
| 1752 | intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP) |
| 1753 | { |
| 1754 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1755 | struct drm_device *dev = intel_dig_port->base.base.dev; |
| 1756 | uint32_t signal_levels, mask; |
| 1757 | uint8_t train_set = intel_dp->train_set[0]; |
| 1758 | |
| 1759 | if (IS_HASWELL(dev)) { |
| 1760 | signal_levels = intel_hsw_signal_levels(train_set); |
| 1761 | mask = DDI_BUF_EMP_MASK; |
| 1762 | } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) { |
| 1763 | signal_levels = intel_gen7_edp_signal_levels(train_set); |
| 1764 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB; |
| 1765 | } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) { |
| 1766 | signal_levels = intel_gen6_edp_signal_levels(train_set); |
| 1767 | mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB; |
| 1768 | } else { |
| 1769 | signal_levels = intel_gen4_signal_levels(train_set); |
| 1770 | mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK; |
| 1771 | } |
| 1772 | |
| 1773 | DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels); |
| 1774 | |
| 1775 | *DP = (*DP & ~mask) | signal_levels; |
| 1776 | } |
| 1777 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1778 | static bool |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1779 | intel_dp_set_link_train(struct intel_dp *intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1780 | uint32_t dp_reg_value, |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 1781 | uint8_t dp_train_pat) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1782 | { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1783 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 1784 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1785 | struct drm_i915_private *dev_priv = dev->dev_private; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1786 | enum port port = intel_dig_port->port; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1787 | int ret; |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1788 | uint32_t temp; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1789 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1790 | if (IS_HASWELL(dev)) { |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1791 | temp = I915_READ(DP_TP_CTL(port)); |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1792 | |
| 1793 | if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE) |
| 1794 | temp |= DP_TP_CTL_SCRAMBLE_DISABLE; |
| 1795 | else |
| 1796 | temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE; |
| 1797 | |
| 1798 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 1799 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1800 | case DP_TRAINING_PATTERN_DISABLE: |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1801 | |
Paulo Zanoni | 10aa17c | 2013-01-29 16:35:18 -0200 | [diff] [blame] | 1802 | if (port != PORT_A) { |
| 1803 | temp |= DP_TP_CTL_LINK_TRAIN_IDLE; |
| 1804 | I915_WRITE(DP_TP_CTL(port), temp); |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1805 | |
Paulo Zanoni | 10aa17c | 2013-01-29 16:35:18 -0200 | [diff] [blame] | 1806 | if (wait_for((I915_READ(DP_TP_STATUS(port)) & |
| 1807 | DP_TP_STATUS_IDLE_DONE), 1)) |
| 1808 | DRM_ERROR("Timed out waiting for DP idle patterns\n"); |
| 1809 | |
| 1810 | temp &= ~DP_TP_CTL_LINK_TRAIN_MASK; |
| 1811 | } |
| 1812 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1813 | temp |= DP_TP_CTL_LINK_TRAIN_NORMAL; |
| 1814 | |
| 1815 | break; |
| 1816 | case DP_TRAINING_PATTERN_1: |
| 1817 | temp |= DP_TP_CTL_LINK_TRAIN_PAT1; |
| 1818 | break; |
| 1819 | case DP_TRAINING_PATTERN_2: |
| 1820 | temp |= DP_TP_CTL_LINK_TRAIN_PAT2; |
| 1821 | break; |
| 1822 | case DP_TRAINING_PATTERN_3: |
| 1823 | temp |= DP_TP_CTL_LINK_TRAIN_PAT3; |
| 1824 | break; |
| 1825 | } |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 1826 | I915_WRITE(DP_TP_CTL(port), temp); |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 1827 | |
| 1828 | } else if (HAS_PCH_CPT(dev) && |
| 1829 | (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) { |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1830 | dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT; |
| 1831 | |
| 1832 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1833 | case DP_TRAINING_PATTERN_DISABLE: |
| 1834 | dp_reg_value |= DP_LINK_TRAIN_OFF_CPT; |
| 1835 | break; |
| 1836 | case DP_TRAINING_PATTERN_1: |
| 1837 | dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT; |
| 1838 | break; |
| 1839 | case DP_TRAINING_PATTERN_2: |
| 1840 | dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT; |
| 1841 | break; |
| 1842 | case DP_TRAINING_PATTERN_3: |
| 1843 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 1844 | dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT; |
| 1845 | break; |
| 1846 | } |
| 1847 | |
| 1848 | } else { |
| 1849 | dp_reg_value &= ~DP_LINK_TRAIN_MASK; |
| 1850 | |
| 1851 | switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) { |
| 1852 | case DP_TRAINING_PATTERN_DISABLE: |
| 1853 | dp_reg_value |= DP_LINK_TRAIN_OFF; |
| 1854 | break; |
| 1855 | case DP_TRAINING_PATTERN_1: |
| 1856 | dp_reg_value |= DP_LINK_TRAIN_PAT_1; |
| 1857 | break; |
| 1858 | case DP_TRAINING_PATTERN_2: |
| 1859 | dp_reg_value |= DP_LINK_TRAIN_PAT_2; |
| 1860 | break; |
| 1861 | case DP_TRAINING_PATTERN_3: |
| 1862 | DRM_ERROR("DP training pattern 3 not supported\n"); |
| 1863 | dp_reg_value |= DP_LINK_TRAIN_PAT_2; |
| 1864 | break; |
| 1865 | } |
| 1866 | } |
| 1867 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1868 | I915_WRITE(intel_dp->output_reg, dp_reg_value); |
| 1869 | POSTING_READ(intel_dp->output_reg); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1870 | |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1871 | intel_dp_aux_native_write_1(intel_dp, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1872 | DP_TRAINING_PATTERN_SET, |
| 1873 | dp_train_pat); |
| 1874 | |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1875 | if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) != |
| 1876 | DP_TRAINING_PATTERN_DISABLE) { |
| 1877 | ret = intel_dp_aux_native_write(intel_dp, |
| 1878 | DP_TRAINING_LANE0_SET, |
| 1879 | intel_dp->train_set, |
| 1880 | intel_dp->lane_count); |
| 1881 | if (ret != intel_dp->lane_count) |
| 1882 | return false; |
| 1883 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1884 | |
| 1885 | return true; |
| 1886 | } |
| 1887 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1888 | /* Enable corresponding port and start training pattern 1 */ |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1889 | void |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1890 | intel_dp_start_link_train(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1891 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 1892 | struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base; |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1893 | struct drm_device *dev = encoder->dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1894 | int i; |
| 1895 | uint8_t voltage; |
| 1896 | bool clock_recovery = false; |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1897 | int voltage_tries, loop_tries; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1898 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1899 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 1900 | if (HAS_DDI(dev)) |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1901 | intel_ddi_prepare_link_retrain(encoder); |
| 1902 | |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1903 | /* Write the link configuration data */ |
| 1904 | intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, |
| 1905 | intel_dp->link_configuration, |
| 1906 | DP_LINK_CONFIGURATION_SIZE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1907 | |
| 1908 | DP |= DP_PORT_EN; |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 1909 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1910 | memset(intel_dp->train_set, 0, 4); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1911 | voltage = 0xff; |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1912 | voltage_tries = 0; |
| 1913 | loop_tries = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1914 | clock_recovery = false; |
| 1915 | for (;;) { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1916 | /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1917 | uint8_t link_status[DP_LINK_STATUS_SIZE]; |
Keith Packard | 417e822 | 2011-11-01 19:54:11 -0700 | [diff] [blame] | 1918 | |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 1919 | intel_dp_set_signal_levels(intel_dp, &DP); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1920 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 1921 | /* Set training pattern 1 */ |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1922 | if (!intel_dp_set_link_train(intel_dp, DP, |
Adam Jackson | 8105585 | 2011-07-21 17:48:37 -0400 | [diff] [blame] | 1923 | DP_TRAINING_PATTERN_1 | |
| 1924 | DP_LINK_SCRAMBLING_DISABLE)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1925 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1926 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 1927 | drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd); |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1928 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
| 1929 | DRM_ERROR("failed to get link status\n"); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1930 | break; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1931 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1932 | |
Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 1933 | if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1934 | DRM_DEBUG_KMS("clock recovery OK\n"); |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1935 | clock_recovery = true; |
| 1936 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1937 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1938 | |
| 1939 | /* Check to see if we've tried the max voltage */ |
| 1940 | for (i = 0; i < intel_dp->lane_count; i++) |
| 1941 | if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0) |
| 1942 | break; |
Takashi Iwai | 3b4f819 | 2013-03-11 18:40:16 +0100 | [diff] [blame] | 1943 | if (i == intel_dp->lane_count) { |
Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 1944 | ++loop_tries; |
| 1945 | if (loop_tries == 5) { |
Keith Packard | cdb0e95 | 2011-11-01 20:00:06 -0700 | [diff] [blame] | 1946 | DRM_DEBUG_KMS("too many full retries, give up\n"); |
| 1947 | break; |
| 1948 | } |
| 1949 | memset(intel_dp->train_set, 0, 4); |
| 1950 | voltage_tries = 0; |
| 1951 | continue; |
| 1952 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1953 | |
| 1954 | /* Check to see if we've tried the same voltage 5 times */ |
Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 1955 | if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) { |
Chris Wilson | 2477367 | 2012-09-26 16:48:30 +0100 | [diff] [blame] | 1956 | ++voltage_tries; |
Daniel Vetter | b06fbda | 2012-10-16 09:50:25 +0200 | [diff] [blame] | 1957 | if (voltage_tries == 5) { |
| 1958 | DRM_DEBUG_KMS("too many voltage retries, give up\n"); |
| 1959 | break; |
| 1960 | } |
| 1961 | } else |
| 1962 | voltage_tries = 0; |
| 1963 | voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK; |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 1964 | |
| 1965 | /* Compute new intel_dp->train_set as requested by target */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1966 | intel_get_adjust_train(intel_dp, link_status); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1967 | } |
| 1968 | |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1969 | intel_dp->DP = DP; |
| 1970 | } |
| 1971 | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 1972 | void |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1973 | intel_dp_complete_link_train(struct intel_dp *intel_dp) |
| 1974 | { |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1975 | bool channel_eq = false; |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1976 | int tries, cr_tries; |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 1977 | uint32_t DP = intel_dp->DP; |
| 1978 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1979 | /* channel equalization */ |
| 1980 | tries = 0; |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1981 | cr_tries = 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1982 | channel_eq = false; |
| 1983 | for (;;) { |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 1984 | uint8_t link_status[DP_LINK_STATUS_SIZE]; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1985 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 1986 | if (cr_tries > 5) { |
| 1987 | DRM_ERROR("failed to train DP, aborting\n"); |
| 1988 | intel_dp_link_down(intel_dp); |
| 1989 | break; |
| 1990 | } |
| 1991 | |
Paulo Zanoni | f0a3424 | 2012-12-06 16:51:50 -0200 | [diff] [blame] | 1992 | intel_dp_set_signal_levels(intel_dp, &DP); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 1993 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1994 | /* channel eq pattern */ |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 1995 | if (!intel_dp_set_link_train(intel_dp, DP, |
Adam Jackson | 8105585 | 2011-07-21 17:48:37 -0400 | [diff] [blame] | 1996 | DP_TRAINING_PATTERN_2 | |
| 1997 | DP_LINK_SCRAMBLING_DISABLE)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 1998 | break; |
| 1999 | |
Daniel Vetter | a7c9655 | 2012-10-18 10:15:30 +0200 | [diff] [blame] | 2000 | drm_dp_link_train_channel_eq_delay(intel_dp->dpcd); |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2001 | if (!intel_dp_get_link_status(intel_dp, link_status)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2002 | break; |
Jesse Barnes | 869184a | 2010-10-07 16:01:22 -0700 | [diff] [blame] | 2003 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 2004 | /* Make sure clock is still ok */ |
Daniel Vetter | 0191627 | 2012-10-18 10:15:25 +0200 | [diff] [blame] | 2005 | if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) { |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 2006 | intel_dp_start_link_train(intel_dp); |
| 2007 | cr_tries++; |
| 2008 | continue; |
| 2009 | } |
| 2010 | |
Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 2011 | if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 2012 | channel_eq = true; |
| 2013 | break; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2014 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 2015 | |
Jesse Barnes | 37f8097 | 2011-01-05 14:45:24 -0800 | [diff] [blame] | 2016 | /* Try 5 times, then try clock recovery if that fails */ |
| 2017 | if (tries > 5) { |
| 2018 | intel_dp_link_down(intel_dp); |
| 2019 | intel_dp_start_link_train(intel_dp); |
| 2020 | tries = 0; |
| 2021 | cr_tries++; |
| 2022 | continue; |
| 2023 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 2024 | |
| 2025 | /* Compute new intel_dp->train_set as requested by target */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2026 | intel_get_adjust_train(intel_dp, link_status); |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 2027 | ++tries; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2028 | } |
Chris Wilson | 3cf2efb | 2010-11-29 10:09:55 +0000 | [diff] [blame] | 2029 | |
Paulo Zanoni | d6c0d72 | 2012-10-15 15:51:34 -0300 | [diff] [blame] | 2030 | if (channel_eq) |
| 2031 | DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n"); |
| 2032 | |
Paulo Zanoni | 47ea754 | 2012-07-17 16:55:16 -0300 | [diff] [blame] | 2033 | intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2034 | } |
| 2035 | |
| 2036 | static void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2037 | intel_dp_link_down(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2038 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2039 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2040 | struct drm_device *dev = intel_dig_port->base.base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2041 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | ab527ef | 2012-11-29 15:59:33 +0100 | [diff] [blame] | 2042 | struct intel_crtc *intel_crtc = |
| 2043 | to_intel_crtc(intel_dig_port->base.base.crtc); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2044 | uint32_t DP = intel_dp->DP; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2045 | |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2046 | /* |
| 2047 | * DDI code has a strict mode set sequence and we should try to respect |
| 2048 | * it, otherwise we might hang the machine in many different ways. So we |
| 2049 | * really should be disabling the port only on a complete crtc_disable |
| 2050 | * sequence. This function is just called under two conditions on DDI |
| 2051 | * code: |
| 2052 | * - Link train failed while doing crtc_enable, and on this case we |
| 2053 | * really should respect the mode set sequence and wait for a |
| 2054 | * crtc_disable. |
| 2055 | * - Someone turned the monitor off and intel_dp_check_link_status |
| 2056 | * called us. We don't need to disable the whole port on this case, so |
| 2057 | * when someone turns the monitor on again, |
| 2058 | * intel_ddi_prepare_link_retrain will take care of redoing the link |
| 2059 | * train. |
| 2060 | */ |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2061 | if (HAS_DDI(dev)) |
Paulo Zanoni | c19b066 | 2012-10-15 15:51:41 -0300 | [diff] [blame] | 2062 | return; |
| 2063 | |
Daniel Vetter | 0c33d8d | 2012-09-06 22:15:43 +0200 | [diff] [blame] | 2064 | if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)) |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 2065 | return; |
| 2066 | |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 2067 | DRM_DEBUG_KMS("\n"); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2068 | |
Keith Packard | 1a2eb46 | 2011-11-16 16:26:07 -0800 | [diff] [blame] | 2069 | if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) { |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2070 | DP &= ~DP_LINK_TRAIN_MASK_CPT; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2071 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2072 | } else { |
| 2073 | DP &= ~DP_LINK_TRAIN_MASK; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2074 | I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE); |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2075 | } |
Chris Wilson | fe255d0 | 2010-09-11 21:37:48 +0100 | [diff] [blame] | 2076 | POSTING_READ(intel_dp->output_reg); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2077 | |
Daniel Vetter | ab527ef | 2012-11-29 15:59:33 +0100 | [diff] [blame] | 2078 | /* We don't really know why we're doing this */ |
| 2079 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2080 | |
Daniel Vetter | 493a708 | 2012-05-30 12:31:56 +0200 | [diff] [blame] | 2081 | if (HAS_PCH_IBX(dev) && |
Chris Wilson | 1b39d6f | 2010-12-06 11:20:45 +0000 | [diff] [blame] | 2082 | I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2083 | struct drm_crtc *crtc = intel_dig_port->base.base.crtc; |
Chris Wilson | 31acbcc | 2011-04-17 06:38:35 +0100 | [diff] [blame] | 2084 | |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 2085 | /* Hardware workaround: leaving our transcoder select |
| 2086 | * set to transcoder B while it's off will prevent the |
| 2087 | * corresponding HDMI output on transcoder A. |
| 2088 | * |
| 2089 | * Combine this with another hardware workaround: |
| 2090 | * transcoder select bit can only be cleared while the |
| 2091 | * port is enabled. |
| 2092 | */ |
| 2093 | DP &= ~DP_PIPEB_SELECT; |
| 2094 | I915_WRITE(intel_dp->output_reg, DP); |
| 2095 | |
| 2096 | /* Changes to enable or select take place the vblank |
| 2097 | * after being written. |
| 2098 | */ |
Daniel Vetter | ff50afe | 2012-11-29 15:59:34 +0100 | [diff] [blame] | 2099 | if (WARN_ON(crtc == NULL)) { |
| 2100 | /* We should never try to disable a port without a crtc |
| 2101 | * attached. For paranoia keep the code around for a |
| 2102 | * bit. */ |
Chris Wilson | 31acbcc | 2011-04-17 06:38:35 +0100 | [diff] [blame] | 2103 | POSTING_READ(intel_dp->output_reg); |
| 2104 | msleep(50); |
| 2105 | } else |
Daniel Vetter | ab527ef | 2012-11-29 15:59:33 +0100 | [diff] [blame] | 2106 | intel_wait_for_vblank(dev, intel_crtc->pipe); |
Eric Anholt | 5bddd17 | 2010-11-18 09:32:59 +0800 | [diff] [blame] | 2107 | } |
| 2108 | |
Wu Fengguang | 832afda | 2011-12-09 20:42:21 +0800 | [diff] [blame] | 2109 | DP &= ~DP_AUDIO_OUTPUT_ENABLE; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2110 | I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN); |
| 2111 | POSTING_READ(intel_dp->output_reg); |
Keith Packard | f01eca2 | 2011-09-28 16:48:10 -0700 | [diff] [blame] | 2112 | msleep(intel_dp->panel_power_down_delay); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2113 | } |
| 2114 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2115 | static bool |
| 2116 | intel_dp_get_dpcd(struct intel_dp *intel_dp) |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2117 | { |
Damien Lespiau | 577c7a5 | 2012-12-13 16:09:02 +0000 | [diff] [blame] | 2118 | char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3]; |
| 2119 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2120 | if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd, |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 2121 | sizeof(intel_dp->dpcd)) == 0) |
| 2122 | return false; /* aux transfer failed */ |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2123 | |
Damien Lespiau | 577c7a5 | 2012-12-13 16:09:02 +0000 | [diff] [blame] | 2124 | hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd), |
| 2125 | 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false); |
| 2126 | DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump); |
| 2127 | |
Adam Jackson | edb3924 | 2012-09-18 10:58:49 -0400 | [diff] [blame] | 2128 | if (intel_dp->dpcd[DP_DPCD_REV] == 0) |
| 2129 | return false; /* DPCD not present */ |
| 2130 | |
| 2131 | if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] & |
| 2132 | DP_DWN_STRM_PORT_PRESENT)) |
| 2133 | return true; /* native DP sink */ |
| 2134 | |
| 2135 | if (intel_dp->dpcd[DP_DPCD_REV] == 0x10) |
| 2136 | return true; /* no per-port downstream info */ |
| 2137 | |
| 2138 | if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0, |
| 2139 | intel_dp->downstream_ports, |
| 2140 | DP_MAX_DOWNSTREAM_PORTS) == 0) |
| 2141 | return false; /* downstream port status fetch failed */ |
| 2142 | |
| 2143 | return true; |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2144 | } |
| 2145 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2146 | static void |
| 2147 | intel_dp_probe_oui(struct intel_dp *intel_dp) |
| 2148 | { |
| 2149 | u8 buf[3]; |
| 2150 | |
| 2151 | if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT)) |
| 2152 | return; |
| 2153 | |
Daniel Vetter | 351cfc3 | 2012-06-12 13:20:47 +0200 | [diff] [blame] | 2154 | ironlake_edp_panel_vdd_on(intel_dp); |
| 2155 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2156 | if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3)) |
| 2157 | DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n", |
| 2158 | buf[0], buf[1], buf[2]); |
| 2159 | |
| 2160 | if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3)) |
| 2161 | DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n", |
| 2162 | buf[0], buf[1], buf[2]); |
Daniel Vetter | 351cfc3 | 2012-06-12 13:20:47 +0200 | [diff] [blame] | 2163 | |
| 2164 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2165 | } |
| 2166 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2167 | static bool |
| 2168 | intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector) |
| 2169 | { |
| 2170 | int ret; |
| 2171 | |
| 2172 | ret = intel_dp_aux_native_read_retry(intel_dp, |
| 2173 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 2174 | sink_irq_vector, 1); |
| 2175 | if (!ret) |
| 2176 | return false; |
| 2177 | |
| 2178 | return true; |
| 2179 | } |
| 2180 | |
| 2181 | static void |
| 2182 | intel_dp_handle_test_request(struct intel_dp *intel_dp) |
| 2183 | { |
| 2184 | /* NAK by default */ |
Daniel Vetter | 9324cf7 | 2012-10-20 21:13:05 +0200 | [diff] [blame] | 2185 | intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK); |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2186 | } |
| 2187 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2188 | /* |
| 2189 | * According to DP spec |
| 2190 | * 5.1.2: |
| 2191 | * 1. Read DPCD |
| 2192 | * 2. Configure link according to Receiver Capabilities |
| 2193 | * 3. Use Link Training from 2.5.3.3 and 3.5.1.3 |
| 2194 | * 4. Check link status on receipt of hot-plug interrupt |
| 2195 | */ |
| 2196 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2197 | void |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2198 | intel_dp_check_link_status(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2199 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2200 | struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2201 | u8 sink_irq_vector; |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2202 | u8 link_status[DP_LINK_STATUS_SIZE]; |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2203 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2204 | if (!intel_encoder->connectors_active) |
Keith Packard | d2b996a | 2011-07-25 22:37:51 -0700 | [diff] [blame] | 2205 | return; |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 2206 | |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2207 | if (WARN_ON(!intel_encoder->base.crtc)) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2208 | return; |
| 2209 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2210 | /* Try to read receiver status if the link appears to be up */ |
Keith Packard | 93f62da | 2011-11-01 19:45:03 -0700 | [diff] [blame] | 2211 | if (!intel_dp_get_link_status(intel_dp, link_status)) { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2212 | intel_dp_link_down(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2213 | return; |
| 2214 | } |
| 2215 | |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2216 | /* Now read the DPCD to see if it's actually running */ |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2217 | if (!intel_dp_get_dpcd(intel_dp)) { |
Jesse Barnes | 59cd09e | 2011-07-07 11:10:59 -0700 | [diff] [blame] | 2218 | intel_dp_link_down(intel_dp); |
| 2219 | return; |
| 2220 | } |
| 2221 | |
Jesse Barnes | a60f0e3 | 2011-10-20 15:09:17 -0700 | [diff] [blame] | 2222 | /* Try to read the source of the interrupt */ |
| 2223 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 && |
| 2224 | intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) { |
| 2225 | /* Clear interrupt source */ |
| 2226 | intel_dp_aux_native_write_1(intel_dp, |
| 2227 | DP_DEVICE_SERVICE_IRQ_VECTOR, |
| 2228 | sink_irq_vector); |
| 2229 | |
| 2230 | if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST) |
| 2231 | intel_dp_handle_test_request(intel_dp); |
| 2232 | if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ)) |
| 2233 | DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n"); |
| 2234 | } |
| 2235 | |
Daniel Vetter | 1ffdff1 | 2012-10-18 10:15:24 +0200 | [diff] [blame] | 2236 | if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) { |
Keith Packard | 92fd8fd | 2011-07-25 19:50:10 -0700 | [diff] [blame] | 2237 | DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n", |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2238 | drm_get_encoder_name(&intel_encoder->base)); |
Jesse Barnes | 33a34e4 | 2010-09-08 12:42:02 -0700 | [diff] [blame] | 2239 | intel_dp_start_link_train(intel_dp); |
| 2240 | intel_dp_complete_link_train(intel_dp); |
| 2241 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2242 | } |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2243 | |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2244 | /* XXX this is probably wrong for multiple downstream ports */ |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2245 | static enum drm_connector_status |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2246 | intel_dp_detect_dpcd(struct intel_dp *intel_dp) |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 2247 | { |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2248 | uint8_t *dpcd = intel_dp->dpcd; |
| 2249 | bool hpd; |
| 2250 | uint8_t type; |
| 2251 | |
| 2252 | if (!intel_dp_get_dpcd(intel_dp)) |
| 2253 | return connector_status_disconnected; |
| 2254 | |
| 2255 | /* if there's no downstream port, we're done */ |
| 2256 | if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT)) |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2257 | return connector_status_connected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2258 | |
| 2259 | /* If we're HPD-aware, SINK_COUNT changes dynamically */ |
| 2260 | hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD); |
| 2261 | if (hpd) { |
Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2262 | uint8_t reg; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2263 | if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT, |
Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2264 | ®, 1)) |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2265 | return connector_status_unknown; |
Adam Jackson | 2323517 | 2012-09-20 16:42:45 -0400 | [diff] [blame] | 2266 | return DP_GET_SINK_COUNT(reg) ? connector_status_connected |
| 2267 | : connector_status_disconnected; |
Adam Jackson | caf9ab2 | 2012-09-18 10:58:50 -0400 | [diff] [blame] | 2268 | } |
| 2269 | |
| 2270 | /* If no HPD, poke DDC gently */ |
| 2271 | if (drm_probe_ddc(&intel_dp->adapter)) |
| 2272 | return connector_status_connected; |
| 2273 | |
| 2274 | /* Well we tried, say unknown for unreliable port types */ |
| 2275 | type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK; |
| 2276 | if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID) |
| 2277 | return connector_status_unknown; |
| 2278 | |
| 2279 | /* Anything else is out of spec, warn and ignore */ |
| 2280 | DRM_DEBUG_KMS("Broken DP branch device, ignoring\n"); |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2281 | return connector_status_disconnected; |
Adam Jackson | 71ba9000 | 2011-07-12 17:38:04 -0400 | [diff] [blame] | 2282 | } |
| 2283 | |
| 2284 | static enum drm_connector_status |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2285 | ironlake_dp_detect(struct intel_dp *intel_dp) |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2286 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2287 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 2288 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2289 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2290 | enum drm_connector_status status; |
| 2291 | |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 2292 | /* Can't disconnect eDP, but you can close the lid... */ |
| 2293 | if (is_edp(intel_dp)) { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2294 | status = intel_panel_detect(dev); |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 2295 | if (status == connector_status_unknown) |
| 2296 | status = connector_status_connected; |
| 2297 | return status; |
| 2298 | } |
Jesse Barnes | 01cb9ea | 2010-10-07 16:01:12 -0700 | [diff] [blame] | 2299 | |
Damien Lespiau | 1b46963 | 2012-12-13 16:09:01 +0000 | [diff] [blame] | 2300 | if (!ibx_digital_port_connected(dev_priv, intel_dig_port)) |
| 2301 | return connector_status_disconnected; |
| 2302 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2303 | return intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2304 | } |
| 2305 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2306 | static enum drm_connector_status |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2307 | g4x_dp_detect(struct intel_dp *intel_dp) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2308 | { |
Paulo Zanoni | 30add22 | 2012-10-26 19:05:45 -0200 | [diff] [blame] | 2309 | struct drm_device *dev = intel_dp_to_dev(intel_dp); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2310 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ville Syrjälä | 34f2be4 | 2013-01-24 15:29:27 +0200 | [diff] [blame] | 2311 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2312 | uint32_t bit; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2313 | |
Ville Syrjälä | 34f2be4 | 2013-01-24 15:29:27 +0200 | [diff] [blame] | 2314 | switch (intel_dig_port->port) { |
| 2315 | case PORT_B: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2316 | bit = PORTB_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2317 | break; |
Ville Syrjälä | 34f2be4 | 2013-01-24 15:29:27 +0200 | [diff] [blame] | 2318 | case PORT_C: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2319 | bit = PORTC_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2320 | break; |
Ville Syrjälä | 34f2be4 | 2013-01-24 15:29:27 +0200 | [diff] [blame] | 2321 | case PORT_D: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2322 | bit = PORTD_HOTPLUG_LIVE_STATUS; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2323 | break; |
| 2324 | default: |
| 2325 | return connector_status_unknown; |
| 2326 | } |
| 2327 | |
Chris Wilson | 10f76a3 | 2012-05-11 18:01:32 +0100 | [diff] [blame] | 2328 | if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2329 | return connector_status_disconnected; |
| 2330 | |
Keith Packard | 26d61aa | 2011-07-25 20:01:09 -0700 | [diff] [blame] | 2331 | return intel_dp_detect_dpcd(intel_dp); |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2332 | } |
| 2333 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2334 | static struct edid * |
| 2335 | intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter) |
| 2336 | { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2337 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2338 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2339 | /* use cached edid if we have one */ |
| 2340 | if (intel_connector->edid) { |
| 2341 | struct edid *edid; |
| 2342 | int size; |
| 2343 | |
| 2344 | /* invalid edid */ |
| 2345 | if (IS_ERR(intel_connector->edid)) |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2346 | return NULL; |
| 2347 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2348 | size = (intel_connector->edid->extensions + 1) * EDID_LENGTH; |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2349 | edid = kmalloc(size, GFP_KERNEL); |
| 2350 | if (!edid) |
| 2351 | return NULL; |
| 2352 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2353 | memcpy(edid, intel_connector->edid, size); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2354 | return edid; |
| 2355 | } |
| 2356 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2357 | return drm_get_edid(connector, adapter); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2358 | } |
| 2359 | |
| 2360 | static int |
| 2361 | intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter) |
| 2362 | { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2363 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2364 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2365 | /* use cached edid if we have one */ |
| 2366 | if (intel_connector->edid) { |
| 2367 | /* invalid edid */ |
| 2368 | if (IS_ERR(intel_connector->edid)) |
| 2369 | return 0; |
| 2370 | |
| 2371 | return intel_connector_update_modes(connector, |
| 2372 | intel_connector->edid); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2373 | } |
| 2374 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2375 | return intel_ddc_get_modes(connector, adapter); |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2376 | } |
| 2377 | |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2378 | static enum drm_connector_status |
| 2379 | intel_dp_detect(struct drm_connector *connector, bool force) |
| 2380 | { |
| 2381 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 2382 | struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp); |
| 2383 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2384 | struct drm_device *dev = connector->dev; |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2385 | enum drm_connector_status status; |
| 2386 | struct edid *edid = NULL; |
| 2387 | |
| 2388 | intel_dp->has_audio = false; |
| 2389 | |
| 2390 | if (HAS_PCH_SPLIT(dev)) |
| 2391 | status = ironlake_dp_detect(intel_dp); |
| 2392 | else |
| 2393 | status = g4x_dp_detect(intel_dp); |
Adam Jackson | 1b9be9d | 2011-07-12 17:38:01 -0400 | [diff] [blame] | 2394 | |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2395 | if (status != connector_status_connected) |
| 2396 | return status; |
| 2397 | |
Adam Jackson | 0d19832 | 2012-05-14 16:05:47 -0400 | [diff] [blame] | 2398 | intel_dp_probe_oui(intel_dp); |
| 2399 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2400 | if (intel_dp->force_audio != HDMI_AUDIO_AUTO) { |
| 2401 | intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2402 | } else { |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2403 | edid = intel_dp_get_edid(connector, &intel_dp->adapter); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2404 | if (edid) { |
| 2405 | intel_dp->has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2406 | kfree(edid); |
| 2407 | } |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2408 | } |
| 2409 | |
Paulo Zanoni | d63885d | 2012-10-26 19:05:49 -0200 | [diff] [blame] | 2410 | if (intel_encoder->type != INTEL_OUTPUT_EDP) |
| 2411 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
Zhenyu Wang | a9756bb | 2010-09-19 13:09:06 +0800 | [diff] [blame] | 2412 | return connector_status_connected; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2413 | } |
| 2414 | |
| 2415 | static int intel_dp_get_modes(struct drm_connector *connector) |
| 2416 | { |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2417 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2418 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2419 | struct drm_device *dev = connector->dev; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2420 | int ret; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2421 | |
| 2422 | /* We should parse the EDID data and find out if it has an audio sink |
| 2423 | */ |
| 2424 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2425 | ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2426 | if (ret) |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2427 | return ret; |
| 2428 | |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2429 | /* if eDP has no EDID, fall back to fixed mode */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2430 | if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) { |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2431 | struct drm_display_mode *mode; |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2432 | mode = drm_mode_duplicate(dev, |
| 2433 | intel_connector->panel.fixed_mode); |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2434 | if (mode) { |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2435 | drm_mode_probed_add(connector, mode); |
| 2436 | return 1; |
| 2437 | } |
| 2438 | } |
| 2439 | return 0; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2440 | } |
| 2441 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2442 | static bool |
| 2443 | intel_dp_detect_audio(struct drm_connector *connector) |
| 2444 | { |
| 2445 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
| 2446 | struct edid *edid; |
| 2447 | bool has_audio = false; |
| 2448 | |
Keith Packard | 8c241fe | 2011-09-28 16:38:44 -0700 | [diff] [blame] | 2449 | edid = intel_dp_get_edid(connector, &intel_dp->adapter); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2450 | if (edid) { |
| 2451 | has_audio = drm_detect_monitor_audio(edid); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2452 | kfree(edid); |
| 2453 | } |
| 2454 | |
| 2455 | return has_audio; |
| 2456 | } |
| 2457 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2458 | static int |
| 2459 | intel_dp_set_property(struct drm_connector *connector, |
| 2460 | struct drm_property *property, |
| 2461 | uint64_t val) |
| 2462 | { |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2463 | struct drm_i915_private *dev_priv = connector->dev->dev_private; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2464 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2465 | struct intel_encoder *intel_encoder = intel_attached_encoder(connector); |
| 2466 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2467 | int ret; |
| 2468 | |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2469 | ret = drm_object_property_set_value(&connector->base, property, val); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2470 | if (ret) |
| 2471 | return ret; |
| 2472 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2473 | if (property == dev_priv->force_audio_property) { |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2474 | int i = val; |
| 2475 | bool has_audio; |
| 2476 | |
| 2477 | if (i == intel_dp->force_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2478 | return 0; |
| 2479 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2480 | intel_dp->force_audio = i; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2481 | |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2482 | if (i == HDMI_AUDIO_AUTO) |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2483 | has_audio = intel_dp_detect_audio(connector); |
| 2484 | else |
Daniel Vetter | c3e5f67 | 2012-02-23 17:14:47 +0100 | [diff] [blame] | 2485 | has_audio = (i == HDMI_AUDIO_ON); |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2486 | |
| 2487 | if (has_audio == intel_dp->has_audio) |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2488 | return 0; |
| 2489 | |
Chris Wilson | 1aad7ac | 2011-02-09 18:46:58 +0000 | [diff] [blame] | 2490 | intel_dp->has_audio = has_audio; |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2491 | goto done; |
| 2492 | } |
| 2493 | |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2494 | if (property == dev_priv->broadcast_rgb_property) { |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2495 | switch (val) { |
| 2496 | case INTEL_BROADCAST_RGB_AUTO: |
| 2497 | intel_dp->color_range_auto = true; |
| 2498 | break; |
| 2499 | case INTEL_BROADCAST_RGB_FULL: |
| 2500 | intel_dp->color_range_auto = false; |
| 2501 | intel_dp->color_range = 0; |
| 2502 | break; |
| 2503 | case INTEL_BROADCAST_RGB_LIMITED: |
| 2504 | intel_dp->color_range_auto = false; |
| 2505 | intel_dp->color_range = DP_COLOR_RANGE_16_235; |
| 2506 | break; |
| 2507 | default: |
| 2508 | return -EINVAL; |
| 2509 | } |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2510 | goto done; |
| 2511 | } |
| 2512 | |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2513 | if (is_edp(intel_dp) && |
| 2514 | property == connector->dev->mode_config.scaling_mode_property) { |
| 2515 | if (val == DRM_MODE_SCALE_NONE) { |
| 2516 | DRM_DEBUG_KMS("no scaling not supported\n"); |
| 2517 | return -EINVAL; |
| 2518 | } |
| 2519 | |
| 2520 | if (intel_connector->panel.fitting_mode == val) { |
| 2521 | /* the eDP scaling property is not changed */ |
| 2522 | return 0; |
| 2523 | } |
| 2524 | intel_connector->panel.fitting_mode = val; |
| 2525 | |
| 2526 | goto done; |
| 2527 | } |
| 2528 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2529 | return -EINVAL; |
| 2530 | |
| 2531 | done: |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 2532 | if (intel_encoder->base.crtc) |
| 2533 | intel_crtc_restore_mode(intel_encoder->base.crtc); |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2534 | |
| 2535 | return 0; |
| 2536 | } |
| 2537 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2538 | static void |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2539 | intel_dp_destroy(struct drm_connector *connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2540 | { |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2541 | struct drm_device *dev = connector->dev; |
Jani Nikula | be3cd5e | 2012-10-12 10:33:05 +0300 | [diff] [blame] | 2542 | struct intel_dp *intel_dp = intel_attached_dp(connector); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2543 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2544 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2545 | if (!IS_ERR_OR_NULL(intel_connector->edid)) |
| 2546 | kfree(intel_connector->edid); |
| 2547 | |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2548 | if (is_edp(intel_dp)) { |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2549 | intel_panel_destroy_backlight(dev); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 2550 | intel_panel_fini(&intel_connector->panel); |
| 2551 | } |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 2552 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2553 | drm_sysfs_connector_remove(connector); |
| 2554 | drm_connector_cleanup(connector); |
Zhenyu Wang | 55f78c4 | 2010-03-29 16:13:57 +0800 | [diff] [blame] | 2555 | kfree(connector); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2556 | } |
| 2557 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2558 | void intel_dp_encoder_destroy(struct drm_encoder *encoder) |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2559 | { |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2560 | struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder); |
| 2561 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2562 | |
| 2563 | i2c_del_adapter(&intel_dp->adapter); |
| 2564 | drm_encoder_cleanup(encoder); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2565 | if (is_edp(intel_dp)) { |
| 2566 | cancel_delayed_work_sync(&intel_dp->panel_vdd_work); |
| 2567 | ironlake_panel_vdd_off_sync(intel_dp); |
| 2568 | } |
Paulo Zanoni | da63a9f | 2012-10-26 19:05:46 -0200 | [diff] [blame] | 2569 | kfree(intel_dig_port); |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2570 | } |
| 2571 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2572 | static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = { |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2573 | .mode_fixup = intel_dp_mode_fixup, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2574 | .mode_set = intel_dp_mode_set, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2575 | }; |
| 2576 | |
| 2577 | static const struct drm_connector_funcs intel_dp_connector_funcs = { |
Daniel Vetter | 2bd2ad6 | 2012-09-06 22:15:41 +0200 | [diff] [blame] | 2578 | .dpms = intel_connector_dpms, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2579 | .detect = intel_dp_detect, |
| 2580 | .fill_modes = drm_helper_probe_single_connector_modes, |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2581 | .set_property = intel_dp_set_property, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2582 | .destroy = intel_dp_destroy, |
| 2583 | }; |
| 2584 | |
| 2585 | static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = { |
| 2586 | .get_modes = intel_dp_get_modes, |
| 2587 | .mode_valid = intel_dp_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2588 | .best_encoder = intel_best_encoder, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2589 | }; |
| 2590 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2591 | static const struct drm_encoder_funcs intel_dp_enc_funcs = { |
Daniel Vetter | 24d0592 | 2010-08-20 18:08:28 +0200 | [diff] [blame] | 2592 | .destroy = intel_dp_encoder_destroy, |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2593 | }; |
| 2594 | |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 2595 | static void |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 2596 | intel_dp_hot_plug(struct intel_encoder *intel_encoder) |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2597 | { |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2598 | struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2599 | |
Jesse Barnes | 885a501 | 2011-07-07 11:11:01 -0700 | [diff] [blame] | 2600 | intel_dp_check_link_status(intel_dp); |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2601 | } |
| 2602 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2603 | /* Return which DP Port should be selected for Transcoder DP control */ |
| 2604 | int |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 2605 | intel_trans_dp_port_sel(struct drm_crtc *crtc) |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2606 | { |
| 2607 | struct drm_device *dev = crtc->dev; |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2608 | struct intel_encoder *intel_encoder; |
| 2609 | struct intel_dp *intel_dp; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2610 | |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2611 | for_each_encoder_on_crtc(dev, crtc, intel_encoder) { |
| 2612 | intel_dp = enc_to_intel_dp(&intel_encoder->base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2613 | |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2614 | if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT || |
| 2615 | intel_encoder->type == INTEL_OUTPUT_EDP) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2616 | return intel_dp->output_reg; |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2617 | } |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2618 | |
Zhenyu Wang | e3421a1 | 2010-04-08 09:43:27 +0800 | [diff] [blame] | 2619 | return -1; |
| 2620 | } |
| 2621 | |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 2622 | /* check the VBT to see whether the eDP is on DP-D port */ |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 2623 | bool intel_dpd_is_edp(struct drm_device *dev) |
Zhao Yakui | 36e83a1 | 2010-06-12 14:32:21 +0800 | [diff] [blame] | 2624 | { |
| 2625 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2626 | struct child_device_config *p_child; |
| 2627 | int i; |
| 2628 | |
| 2629 | if (!dev_priv->child_dev_num) |
| 2630 | return false; |
| 2631 | |
| 2632 | for (i = 0; i < dev_priv->child_dev_num; i++) { |
| 2633 | p_child = dev_priv->child_dev + i; |
| 2634 | |
| 2635 | if (p_child->dvo_port == PORT_IDPD && |
| 2636 | p_child->device_type == DEVICE_TYPE_eDP) |
| 2637 | return true; |
| 2638 | } |
| 2639 | return false; |
| 2640 | } |
| 2641 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2642 | static void |
| 2643 | intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector) |
| 2644 | { |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2645 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 2646 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 2647 | intel_attach_force_audio_property(connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 2648 | intel_attach_broadcast_rgb_property(connector); |
Ville Syrjälä | 55bc60d | 2013-01-17 16:31:29 +0200 | [diff] [blame] | 2649 | intel_dp->color_range_auto = true; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2650 | |
| 2651 | if (is_edp(intel_dp)) { |
| 2652 | drm_mode_create_scaling_mode_property(connector->dev); |
Rob Clark | 6de6d84 | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 2653 | drm_object_attach_property( |
| 2654 | &connector->base, |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2655 | connector->dev->mode_config.scaling_mode_property, |
Yuly Novikov | 8e740cd | 2012-10-26 12:04:01 +0300 | [diff] [blame] | 2656 | DRM_MODE_SCALE_ASPECT); |
| 2657 | intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT; |
Yuly Novikov | 53b4183 | 2012-10-26 12:04:00 +0300 | [diff] [blame] | 2658 | } |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2659 | } |
| 2660 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2661 | static void |
| 2662 | intel_dp_init_panel_power_sequencer(struct drm_device *dev, |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2663 | struct intel_dp *intel_dp, |
| 2664 | struct edp_power_seq *out) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2665 | { |
| 2666 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2667 | struct edp_power_seq cur, vbt, spec, final; |
| 2668 | u32 pp_on, pp_off, pp_div, pp; |
| 2669 | |
| 2670 | /* Workaround: Need to write PP_CONTROL with the unlock key as |
| 2671 | * the very first thing. */ |
| 2672 | pp = ironlake_get_pp_control(dev_priv); |
| 2673 | I915_WRITE(PCH_PP_CONTROL, pp); |
| 2674 | |
| 2675 | pp_on = I915_READ(PCH_PP_ON_DELAYS); |
| 2676 | pp_off = I915_READ(PCH_PP_OFF_DELAYS); |
| 2677 | pp_div = I915_READ(PCH_PP_DIVISOR); |
| 2678 | |
| 2679 | /* Pull timing values out of registers */ |
| 2680 | cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >> |
| 2681 | PANEL_POWER_UP_DELAY_SHIFT; |
| 2682 | |
| 2683 | cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >> |
| 2684 | PANEL_LIGHT_ON_DELAY_SHIFT; |
| 2685 | |
| 2686 | cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >> |
| 2687 | PANEL_LIGHT_OFF_DELAY_SHIFT; |
| 2688 | |
| 2689 | cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >> |
| 2690 | PANEL_POWER_DOWN_DELAY_SHIFT; |
| 2691 | |
| 2692 | cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >> |
| 2693 | PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000; |
| 2694 | |
| 2695 | DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 2696 | cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12); |
| 2697 | |
| 2698 | vbt = dev_priv->edp.pps; |
| 2699 | |
| 2700 | /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of |
| 2701 | * our hw here, which are all in 100usec. */ |
| 2702 | spec.t1_t3 = 210 * 10; |
| 2703 | spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */ |
| 2704 | spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */ |
| 2705 | spec.t10 = 500 * 10; |
| 2706 | /* This one is special and actually in units of 100ms, but zero |
| 2707 | * based in the hw (so we need to add 100 ms). But the sw vbt |
| 2708 | * table multiplies it with 1000 to make it in units of 100usec, |
| 2709 | * too. */ |
| 2710 | spec.t11_t12 = (510 + 100) * 10; |
| 2711 | |
| 2712 | DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n", |
| 2713 | vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12); |
| 2714 | |
| 2715 | /* Use the max of the register settings and vbt. If both are |
| 2716 | * unset, fall back to the spec limits. */ |
| 2717 | #define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \ |
| 2718 | spec.field : \ |
| 2719 | max(cur.field, vbt.field)) |
| 2720 | assign_final(t1_t3); |
| 2721 | assign_final(t8); |
| 2722 | assign_final(t9); |
| 2723 | assign_final(t10); |
| 2724 | assign_final(t11_t12); |
| 2725 | #undef assign_final |
| 2726 | |
| 2727 | #define get_delay(field) (DIV_ROUND_UP(final.field, 10)) |
| 2728 | intel_dp->panel_power_up_delay = get_delay(t1_t3); |
| 2729 | intel_dp->backlight_on_delay = get_delay(t8); |
| 2730 | intel_dp->backlight_off_delay = get_delay(t9); |
| 2731 | intel_dp->panel_power_down_delay = get_delay(t10); |
| 2732 | intel_dp->panel_power_cycle_delay = get_delay(t11_t12); |
| 2733 | #undef get_delay |
| 2734 | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2735 | DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n", |
| 2736 | intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay, |
| 2737 | intel_dp->panel_power_cycle_delay); |
| 2738 | |
| 2739 | DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n", |
| 2740 | intel_dp->backlight_on_delay, intel_dp->backlight_off_delay); |
| 2741 | |
| 2742 | if (out) |
| 2743 | *out = final; |
| 2744 | } |
| 2745 | |
| 2746 | static void |
| 2747 | intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev, |
| 2748 | struct intel_dp *intel_dp, |
| 2749 | struct edp_power_seq *seq) |
| 2750 | { |
| 2751 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2752 | u32 pp_on, pp_off, pp_div; |
| 2753 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2754 | /* And finally store the new values in the power sequencer. */ |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2755 | pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) | |
| 2756 | (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT); |
| 2757 | pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) | |
| 2758 | (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT); |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2759 | /* Compute the divisor for the pp clock, simply match the Bspec |
| 2760 | * formula. */ |
| 2761 | pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1) |
| 2762 | << PP_REFERENCE_DIVIDER_SHIFT; |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2763 | pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000) |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2764 | << PANEL_POWER_CYCLE_DELAY_SHIFT); |
| 2765 | |
| 2766 | /* Haswell doesn't have any port selection bits for the panel |
| 2767 | * power sequencer any more. */ |
| 2768 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) { |
| 2769 | if (is_cpu_edp(intel_dp)) |
| 2770 | pp_on |= PANEL_POWER_PORT_DP_A; |
| 2771 | else |
| 2772 | pp_on |= PANEL_POWER_PORT_DP_D; |
| 2773 | } |
| 2774 | |
| 2775 | I915_WRITE(PCH_PP_ON_DELAYS, pp_on); |
| 2776 | I915_WRITE(PCH_PP_OFF_DELAYS, pp_off); |
| 2777 | I915_WRITE(PCH_PP_DIVISOR, pp_div); |
| 2778 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2779 | DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n", |
| 2780 | I915_READ(PCH_PP_ON_DELAYS), |
| 2781 | I915_READ(PCH_PP_OFF_DELAYS), |
| 2782 | I915_READ(PCH_PP_DIVISOR)); |
Keith Packard | c8110e5 | 2009-05-06 11:51:10 -0700 | [diff] [blame] | 2783 | } |
| 2784 | |
| 2785 | void |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2786 | intel_dp_init_connector(struct intel_digital_port *intel_dig_port, |
| 2787 | struct intel_connector *intel_connector) |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2788 | { |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2789 | struct drm_connector *connector = &intel_connector->base; |
| 2790 | struct intel_dp *intel_dp = &intel_dig_port->dp; |
| 2791 | struct intel_encoder *intel_encoder = &intel_dig_port->base; |
| 2792 | struct drm_device *dev = intel_encoder->base.dev; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2793 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2794 | struct drm_display_mode *fixed_mode = NULL; |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2795 | struct edp_power_seq power_seq = { 0 }; |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 2796 | enum port port = intel_dig_port->port; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2797 | const char *name = NULL; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2798 | int type; |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2799 | |
Daniel Vetter | 0767935 | 2012-09-06 22:15:42 +0200 | [diff] [blame] | 2800 | /* Preserve the current hw state. */ |
| 2801 | intel_dp->DP = I915_READ(intel_dp->output_reg); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2802 | intel_dp->attached_connector = intel_connector; |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2803 | |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2804 | if (HAS_PCH_SPLIT(dev) && port == PORT_D) |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2805 | if (intel_dpd_is_edp(dev)) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 2806 | intel_dp->is_pch_edp = true; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2807 | |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 2808 | /* |
| 2809 | * FIXME : We need to initialize built-in panels before external panels. |
| 2810 | * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup |
| 2811 | */ |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2812 | if (IS_VALLEYVIEW(dev) && port == PORT_C) { |
Gajanan Bhat | 19c0392 | 2012-09-27 19:13:07 +0530 | [diff] [blame] | 2813 | type = DRM_MODE_CONNECTOR_eDP; |
| 2814 | intel_encoder->type = INTEL_OUTPUT_EDP; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2815 | } else if (port == PORT_A || is_pch_edp(intel_dp)) { |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2816 | type = DRM_MODE_CONNECTOR_eDP; |
| 2817 | intel_encoder->type = INTEL_OUTPUT_EDP; |
| 2818 | } else { |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2819 | /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for |
| 2820 | * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't |
| 2821 | * rewrite it. |
| 2822 | */ |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2823 | type = DRM_MODE_CONNECTOR_DisplayPort; |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2824 | } |
| 2825 | |
Adam Jackson | b329530 | 2010-07-16 14:46:28 -0400 | [diff] [blame] | 2826 | drm_connector_init(dev, connector, &intel_dp_connector_funcs, type); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2827 | drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs); |
| 2828 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 2829 | connector->polled = DRM_CONNECTOR_POLL_HPD; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2830 | connector->interlace_allowed = true; |
| 2831 | connector->doublescan_allowed = 0; |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 2832 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 2833 | INIT_DELAYED_WORK(&intel_dp->panel_vdd_work, |
| 2834 | ironlake_panel_vdd_work); |
Zhenyu Wang | 6251ec0 | 2010-01-12 05:38:32 +0800 | [diff] [blame] | 2835 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 2836 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2837 | drm_sysfs_connector_add(connector); |
| 2838 | |
Paulo Zanoni | affa935 | 2012-11-23 15:30:39 -0200 | [diff] [blame] | 2839 | if (HAS_DDI(dev)) |
Paulo Zanoni | bcbc889 | 2012-10-26 19:05:51 -0200 | [diff] [blame] | 2840 | intel_connector->get_hw_state = intel_ddi_connector_get_hw_state; |
| 2841 | else |
| 2842 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
| 2843 | |
Daniel Vetter | e8cb455 | 2012-07-01 13:05:48 +0200 | [diff] [blame] | 2844 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2845 | /* Set up the DDC bus. */ |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2846 | switch (port) { |
| 2847 | case PORT_A: |
| 2848 | name = "DPDDC-A"; |
| 2849 | break; |
| 2850 | case PORT_B: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2851 | dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2852 | name = "DPDDC-B"; |
| 2853 | break; |
| 2854 | case PORT_C: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2855 | dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2856 | name = "DPDDC-C"; |
| 2857 | break; |
| 2858 | case PORT_D: |
Daniel Vetter | 26739f1 | 2013-02-07 12:42:32 +0100 | [diff] [blame] | 2859 | dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS; |
Paulo Zanoni | ab9d7c3 | 2012-07-17 17:53:45 -0300 | [diff] [blame] | 2860 | name = "DPDDC-D"; |
| 2861 | break; |
| 2862 | default: |
| 2863 | WARN(1, "Invalid port %c\n", port_name(port)); |
| 2864 | break; |
Zhenyu Wang | 5eb08b6 | 2009-07-24 01:00:31 +0800 | [diff] [blame] | 2865 | } |
| 2866 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2867 | if (is_edp(intel_dp)) |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2868 | intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq); |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2869 | |
| 2870 | intel_dp_i2c_init(intel_dp, intel_connector, name); |
| 2871 | |
Daniel Vetter | 67a5456 | 2012-10-20 20:57:45 +0200 | [diff] [blame] | 2872 | /* Cache DPCD and EDID for edp. */ |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2873 | if (is_edp(intel_dp)) { |
| 2874 | bool ret; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2875 | struct drm_display_mode *scan; |
Dave Airlie | c1f0526 | 2012-08-30 11:06:18 +1000 | [diff] [blame] | 2876 | struct edid *edid; |
Jesse Barnes | 5d61350 | 2011-01-24 17:10:54 -0800 | [diff] [blame] | 2877 | |
| 2878 | ironlake_edp_panel_vdd_on(intel_dp); |
Keith Packard | 59f3e27 | 2011-07-25 20:01:56 -0700 | [diff] [blame] | 2879 | ret = intel_dp_get_dpcd(intel_dp); |
Keith Packard | bd94315 | 2011-09-18 23:09:52 -0700 | [diff] [blame] | 2880 | ironlake_edp_panel_vdd_off(intel_dp, false); |
Keith Packard | 99ea712 | 2011-11-01 19:57:50 -0700 | [diff] [blame] | 2881 | |
Keith Packard | 59f3e27 | 2011-07-25 20:01:56 -0700 | [diff] [blame] | 2882 | if (ret) { |
Jesse Barnes | 7183dc2 | 2011-07-07 11:10:58 -0700 | [diff] [blame] | 2883 | if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) |
| 2884 | dev_priv->no_aux_handshake = |
| 2885 | intel_dp->dpcd[DP_MAX_DOWNSPREAD] & |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2886 | DP_NO_AUX_HANDSHAKE_LINK_TRAINING; |
| 2887 | } else { |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2888 | /* if this fails, presume the device is a ghost */ |
Takashi Iwai | 48898b0 | 2011-03-18 09:06:49 +0000 | [diff] [blame] | 2889 | DRM_INFO("failed to retrieve link info, disabling eDP\n"); |
Paulo Zanoni | fa90ece | 2012-10-26 19:05:44 -0200 | [diff] [blame] | 2890 | intel_dp_encoder_destroy(&intel_encoder->base); |
| 2891 | intel_dp_destroy(connector); |
Chris Wilson | 3d3dc14 | 2011-02-12 10:33:12 +0000 | [diff] [blame] | 2892 | return; |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2893 | } |
Jesse Barnes | 8966738 | 2010-10-07 16:01:21 -0700 | [diff] [blame] | 2894 | |
Jani Nikula | f30d26e | 2013-01-16 10:53:40 +0200 | [diff] [blame] | 2895 | /* We now know it's not a ghost, init power sequence regs. */ |
| 2896 | intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, |
| 2897 | &power_seq); |
| 2898 | |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2899 | ironlake_edp_panel_vdd_on(intel_dp); |
| 2900 | edid = drm_get_edid(connector, &intel_dp->adapter); |
| 2901 | if (edid) { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2902 | if (drm_add_edid_modes(connector, edid)) { |
| 2903 | drm_mode_connector_update_edid_property(connector, edid); |
| 2904 | drm_edid_to_eld(connector, edid); |
| 2905 | } else { |
| 2906 | kfree(edid); |
| 2907 | edid = ERR_PTR(-EINVAL); |
| 2908 | } |
| 2909 | } else { |
| 2910 | edid = ERR_PTR(-ENOENT); |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2911 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 2912 | intel_connector->edid = edid; |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2913 | |
| 2914 | /* prefer fixed mode from EDID if available */ |
| 2915 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 2916 | if ((scan->type & DRM_MODE_TYPE_PREFERRED)) { |
| 2917 | fixed_mode = drm_mode_duplicate(dev, scan); |
| 2918 | break; |
| 2919 | } |
| 2920 | } |
| 2921 | |
| 2922 | /* fallback to VBT if available for eDP */ |
| 2923 | if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) { |
| 2924 | fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode); |
| 2925 | if (fixed_mode) |
| 2926 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 2927 | } |
Jani Nikula | f8779fd | 2012-10-19 14:51:48 +0300 | [diff] [blame] | 2928 | |
Jesse Barnes | d6f24d0 | 2012-06-14 15:28:33 -0400 | [diff] [blame] | 2929 | ironlake_edp_panel_vdd_off(intel_dp, false); |
| 2930 | } |
Keith Packard | 552fb0b | 2011-09-28 16:31:53 -0700 | [diff] [blame] | 2931 | |
Jesse Barnes | 4d92646 | 2010-10-07 16:01:07 -0700 | [diff] [blame] | 2932 | if (is_edp(intel_dp)) { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 2933 | intel_panel_init(&intel_connector->panel, fixed_mode); |
Jani Nikula | 0657b6b | 2012-10-19 14:51:46 +0300 | [diff] [blame] | 2934 | intel_panel_setup_backlight(connector); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 2935 | } |
| 2936 | |
Chris Wilson | f684960 | 2010-09-19 09:29:33 +0100 | [diff] [blame] | 2937 | intel_dp_add_properties(intel_dp, connector); |
| 2938 | |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 2939 | /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written |
| 2940 | * 0xd. Failure to do so will result in spurious interrupts being |
| 2941 | * generated on the port when a cable is not attached. |
| 2942 | */ |
| 2943 | if (IS_G4X(dev) && !IS_GM45(dev)) { |
| 2944 | u32 temp = I915_READ(PEG_BAND_GAP_DATA); |
| 2945 | I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd); |
| 2946 | } |
| 2947 | } |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2948 | |
| 2949 | void |
| 2950 | intel_dp_init(struct drm_device *dev, int output_reg, enum port port) |
| 2951 | { |
| 2952 | struct intel_digital_port *intel_dig_port; |
| 2953 | struct intel_encoder *intel_encoder; |
| 2954 | struct drm_encoder *encoder; |
| 2955 | struct intel_connector *intel_connector; |
| 2956 | |
| 2957 | intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL); |
| 2958 | if (!intel_dig_port) |
| 2959 | return; |
| 2960 | |
| 2961 | intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL); |
| 2962 | if (!intel_connector) { |
| 2963 | kfree(intel_dig_port); |
| 2964 | return; |
| 2965 | } |
| 2966 | |
| 2967 | intel_encoder = &intel_dig_port->base; |
| 2968 | encoder = &intel_encoder->base; |
| 2969 | |
| 2970 | drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs, |
| 2971 | DRM_MODE_ENCODER_TMDS); |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2972 | drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs); |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2973 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2974 | intel_encoder->enable = intel_enable_dp; |
| 2975 | intel_encoder->pre_enable = intel_pre_enable_dp; |
| 2976 | intel_encoder->disable = intel_disable_dp; |
| 2977 | intel_encoder->post_disable = intel_post_disable_dp; |
| 2978 | intel_encoder->get_hw_state = intel_dp_get_hw_state; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2979 | |
Paulo Zanoni | 174edf1 | 2012-10-26 19:05:50 -0200 | [diff] [blame] | 2980 | intel_dig_port->port = port; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2981 | intel_dig_port->dp.output_reg = output_reg; |
| 2982 | |
Paulo Zanoni | 00c09d7 | 2012-10-26 19:05:52 -0200 | [diff] [blame] | 2983 | intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT; |
Paulo Zanoni | f0fec3f | 2012-10-26 19:05:48 -0200 | [diff] [blame] | 2984 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
| 2985 | intel_encoder->cloneable = false; |
| 2986 | intel_encoder->hot_plug = intel_dp_hot_plug; |
| 2987 | |
| 2988 | intel_dp_init_connector(intel_dig_port, intel_connector); |
| 2989 | } |