blob: d7d4afe013417f489934dbab8e5bafbf48614aa9 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 uint32_t ch_ctl = intel_dp->output_reg + 0x10;
332 uint32_t status;
333 bool done;
334
335 if (IS_HASWELL(dev)) {
336 switch (intel_dig_port->port) {
337 case PORT_A:
338 ch_ctl = DPA_AUX_CH_CTL;
339 break;
340 case PORT_B:
341 ch_ctl = PCH_DPB_AUX_CH_CTL;
342 break;
343 case PORT_C:
344 ch_ctl = PCH_DPC_AUX_CH_CTL;
345 break;
346 case PORT_D:
347 ch_ctl = PCH_DPD_AUX_CH_CTL;
348 break;
349 default:
350 BUG();
351 }
352 }
353
Daniel Vetteref04f002012-12-01 21:03:59 +0100354#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100355 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300356 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
357 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100358 else
359 done = wait_for_atomic(C, 10) == 0;
360 if (!done)
361 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
362 has_aux_irq);
363#undef C
364
365 return status;
366}
367
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700368static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100369intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700370 uint8_t *send, int send_bytes,
371 uint8_t *recv, int recv_size)
372{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100373 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200374 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
375 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700376 struct drm_i915_private *dev_priv = dev->dev_private;
377 uint32_t ch_ctl = output_reg + 0x10;
378 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100379 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700380 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700381 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200382 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100383 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
384
385 /* dp aux is extremely sensitive to irq latency, hence request the
386 * lowest possible wakeup latency and so prevent the cpu from going into
387 * deep sleep states.
388 */
389 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700390
Paulo Zanoni750eb992012-10-18 16:25:08 +0200391 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200392 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200393 case PORT_A:
394 ch_ctl = DPA_AUX_CH_CTL;
395 ch_data = DPA_AUX_CH_DATA1;
396 break;
397 case PORT_B:
398 ch_ctl = PCH_DPB_AUX_CH_CTL;
399 ch_data = PCH_DPB_AUX_CH_DATA1;
400 break;
401 case PORT_C:
402 ch_ctl = PCH_DPC_AUX_CH_CTL;
403 ch_data = PCH_DPC_AUX_CH_DATA1;
404 break;
405 case PORT_D:
406 ch_ctl = PCH_DPD_AUX_CH_CTL;
407 ch_data = PCH_DPD_AUX_CH_DATA1;
408 break;
409 default:
410 BUG();
411 }
412 }
413
Keith Packard9b984da2011-09-19 13:54:47 -0700414 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700416 * and would like to run at 2MHz. So, take the
417 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700418 *
419 * Note that PCH attached eDP panels should use a 125MHz input
420 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700421 */
Adam Jackson1c958222011-10-14 17:22:25 -0400422 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200423 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200424 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
425 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530426 aux_clock_divider = 100;
427 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800428 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800429 else
430 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
431 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200432 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800433 else
434 aux_clock_divider = intel_hrawclk(dev) / 2;
435
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200436 if (IS_GEN6(dev))
437 precharge = 3;
438 else
439 precharge = 5;
440
Jesse Barnes11bee432011-08-01 15:02:20 -0700441 /* Try to wait for any previous AUX channel activity */
442 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100443 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700444 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
445 break;
446 msleep(1);
447 }
448
449 if (try == 3) {
450 WARN(1, "dp_aux_ch not started status 0x%08x\n",
451 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100452 ret = -EBUSY;
453 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100454 }
455
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700456 /* Must try at least 3 times according to DP spec */
457 for (try = 0; try < 5; try++) {
458 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100459 for (i = 0; i < send_bytes; i += 4)
460 I915_WRITE(ch_data + i,
461 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400462
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700463 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100464 I915_WRITE(ch_ctl,
465 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100466 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100467 DP_AUX_CH_CTL_TIME_OUT_400us |
468 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
469 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
470 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
471 DP_AUX_CH_CTL_DONE |
472 DP_AUX_CH_CTL_TIME_OUT_ERROR |
473 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100474
475 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400476
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700477 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100478 I915_WRITE(ch_ctl,
479 status |
480 DP_AUX_CH_CTL_DONE |
481 DP_AUX_CH_CTL_TIME_OUT_ERROR |
482 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400483
484 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
485 DP_AUX_CH_CTL_RECEIVE_ERROR))
486 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100487 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488 break;
489 }
490
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700492 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100493 ret = -EBUSY;
494 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 }
496
497 /* Check for timeout or receive error.
498 * Timeouts occur when the sink is not connected
499 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700500 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700501 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100502 ret = -EIO;
503 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700504 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700505
506 /* Timeouts occur when the device isn't connected, so they're
507 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700508 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800509 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100510 ret = -ETIMEDOUT;
511 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512 }
513
514 /* Unload any bytes sent back from the other side */
515 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
516 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517 if (recv_bytes > recv_size)
518 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400519
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100520 for (i = 0; i < recv_bytes; i += 4)
521 unpack_aux(I915_READ(ch_data + i),
522 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100524 ret = recv_bytes;
525out:
526 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
527
528 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529}
530
531/* Write data to the aux channel in native mode */
532static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100533intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 uint16_t address, uint8_t *send, int send_bytes)
535{
536 int ret;
537 uint8_t msg[20];
538 int msg_bytes;
539 uint8_t ack;
540
Keith Packard9b984da2011-09-19 13:54:47 -0700541 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 if (send_bytes > 16)
543 return -1;
544 msg[0] = AUX_NATIVE_WRITE << 4;
545 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800546 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700547 msg[3] = send_bytes - 1;
548 memcpy(&msg[4], send, send_bytes);
549 msg_bytes = send_bytes + 4;
550 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100551 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552 if (ret < 0)
553 return ret;
554 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
555 break;
556 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
557 udelay(100);
558 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700559 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560 }
561 return send_bytes;
562}
563
564/* Write a single byte to the aux channel in native mode */
565static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100566intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700567 uint16_t address, uint8_t byte)
568{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100569 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570}
571
572/* read bytes from a native aux channel */
573static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100574intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700575 uint16_t address, uint8_t *recv, int recv_bytes)
576{
577 uint8_t msg[4];
578 int msg_bytes;
579 uint8_t reply[20];
580 int reply_bytes;
581 uint8_t ack;
582 int ret;
583
Keith Packard9b984da2011-09-19 13:54:47 -0700584 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585 msg[0] = AUX_NATIVE_READ << 4;
586 msg[1] = address >> 8;
587 msg[2] = address & 0xff;
588 msg[3] = recv_bytes - 1;
589
590 msg_bytes = 4;
591 reply_bytes = recv_bytes + 1;
592
593 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100594 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700595 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700596 if (ret == 0)
597 return -EPROTO;
598 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 return ret;
600 ack = reply[0];
601 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
602 memcpy(recv, reply + 1, ret - 1);
603 return ret - 1;
604 }
605 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
606 udelay(100);
607 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700608 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 }
610}
611
612static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000613intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
614 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615{
Dave Airlieab2c0672009-12-04 10:55:24 +1000616 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100617 struct intel_dp *intel_dp = container_of(adapter,
618 struct intel_dp,
619 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000620 uint16_t address = algo_data->address;
621 uint8_t msg[5];
622 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000623 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000624 int msg_bytes;
625 int reply_bytes;
626 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627
Keith Packard9b984da2011-09-19 13:54:47 -0700628 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000629 /* Set up the command byte */
630 if (mode & MODE_I2C_READ)
631 msg[0] = AUX_I2C_READ << 4;
632 else
633 msg[0] = AUX_I2C_WRITE << 4;
634
635 if (!(mode & MODE_I2C_STOP))
636 msg[0] |= AUX_I2C_MOT << 4;
637
638 msg[1] = address >> 8;
639 msg[2] = address;
640
641 switch (mode) {
642 case MODE_I2C_WRITE:
643 msg[3] = 0;
644 msg[4] = write_byte;
645 msg_bytes = 5;
646 reply_bytes = 1;
647 break;
648 case MODE_I2C_READ:
649 msg[3] = 0;
650 msg_bytes = 4;
651 reply_bytes = 2;
652 break;
653 default:
654 msg_bytes = 3;
655 reply_bytes = 1;
656 break;
657 }
658
David Flynn8316f332010-12-08 16:10:21 +0000659 for (retry = 0; retry < 5; retry++) {
660 ret = intel_dp_aux_ch(intel_dp,
661 msg, msg_bytes,
662 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000663 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000664 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000665 return ret;
666 }
David Flynn8316f332010-12-08 16:10:21 +0000667
668 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
669 case AUX_NATIVE_REPLY_ACK:
670 /* I2C-over-AUX Reply field is only valid
671 * when paired with AUX ACK.
672 */
673 break;
674 case AUX_NATIVE_REPLY_NACK:
675 DRM_DEBUG_KMS("aux_ch native nack\n");
676 return -EREMOTEIO;
677 case AUX_NATIVE_REPLY_DEFER:
678 udelay(100);
679 continue;
680 default:
681 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
682 reply[0]);
683 return -EREMOTEIO;
684 }
685
Dave Airlieab2c0672009-12-04 10:55:24 +1000686 switch (reply[0] & AUX_I2C_REPLY_MASK) {
687 case AUX_I2C_REPLY_ACK:
688 if (mode == MODE_I2C_READ) {
689 *read_byte = reply[1];
690 }
691 return reply_bytes - 1;
692 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000693 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000694 return -EREMOTEIO;
695 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000696 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000697 udelay(100);
698 break;
699 default:
David Flynn8316f332010-12-08 16:10:21 +0000700 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000701 return -EREMOTEIO;
702 }
703 }
David Flynn8316f332010-12-08 16:10:21 +0000704
705 DRM_ERROR("too many retries, giving up\n");
706 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700707}
708
709static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100710intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800711 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700712{
Keith Packard0b5c5412011-09-28 16:41:05 -0700713 int ret;
714
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800715 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100716 intel_dp->algo.running = false;
717 intel_dp->algo.address = 0;
718 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700719
Akshay Joshi0206e352011-08-16 15:34:10 -0400720 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100721 intel_dp->adapter.owner = THIS_MODULE;
722 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400723 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100724 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
725 intel_dp->adapter.algo_data = &intel_dp->algo;
726 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
727
Keith Packard0b5c5412011-09-28 16:41:05 -0700728 ironlake_edp_panel_vdd_on(intel_dp);
729 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700730 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700731 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732}
733
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200734bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200735intel_dp_mode_fixup(struct drm_encoder *encoder,
736 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737 struct drm_display_mode *adjusted_mode)
738{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100739 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300741 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700742 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200743 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200745 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700746 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
747
Jani Nikuladd06f902012-10-19 14:51:50 +0300748 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
749 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
750 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300751 intel_pch_panel_fitting(dev,
752 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100753 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100754 }
755
Daniel Vettercb1793c2012-06-04 18:39:21 +0200756 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200757 return false;
758
Daniel Vetter083f9562012-04-20 20:23:49 +0200759 DRM_DEBUG_KMS("DP link computation with max lane count %i "
760 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200761 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200762
Daniel Vettercb1793c2012-06-04 18:39:21 +0200763 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200764 return false;
765
766 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200767
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200768 if (intel_dp->color_range_auto) {
769 /*
770 * See:
771 * CEA-861-E - 5.1 Default Encoding Parameters
772 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
773 */
Thierry Reding18316c82012-12-20 15:41:44 +0100774 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200775 intel_dp->color_range = DP_COLOR_RANGE_16_235;
776 else
777 intel_dp->color_range = 0;
778 }
779
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200780 if (intel_dp->color_range)
781 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
782
Daniel Vetter71244652012-06-04 18:39:20 +0200783 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200784
Jesse Barnes2514bc52012-06-21 15:13:50 -0700785 for (clock = 0; clock <= max_clock; clock++) {
786 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200787 int link_bw_clock =
788 drm_dp_bw_code_to_link_rate(bws[clock]);
789 int link_avail = intel_dp_max_data_rate(link_bw_clock,
790 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791
Daniel Vetter083f9562012-04-20 20:23:49 +0200792 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100793 intel_dp->link_bw = bws[clock];
794 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200795 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200796 DRM_DEBUG_KMS("DP link bw %02x lane "
797 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100798 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200799 adjusted_mode->clock, bpp);
800 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
801 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 return true;
803 }
804 }
805 }
Dave Airliefe27d532010-06-30 11:46:17 +1000806
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 return false;
808}
809
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810void
811intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
812 struct drm_display_mode *adjusted_mode)
813{
814 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200815 struct intel_encoder *intel_encoder;
816 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700817 struct drm_i915_private *dev_priv = dev->dev_private;
818 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700819 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100820 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800821 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200822 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Takashi Iwai9d1a4552013-03-18 11:25:36 +0100823 int target_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700824
825 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700826 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200828 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
829 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700830
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200831 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
832 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700833 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100834 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700835 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700836 }
837 }
838
Takashi Iwai9d1a4552013-03-18 11:25:36 +0100839 target_clock = mode->clock;
840 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
841 if (intel_encoder->type == INTEL_OUTPUT_EDP) {
842 target_clock = intel_edp_target_clock(intel_encoder,
843 mode);
844 break;
845 }
846 }
847
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848 /*
849 * Compute the GMCH and Link ratios. The '3' here is
850 * the number of bytes_per_pixel post-LUT, which we always
851 * set up for 8-bits of R/G/B, or 3 bytes total.
852 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100853 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
Takashi Iwai9d1a4552013-03-18 11:25:36 +0100854 target_clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300856 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200857 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
858 TU_SIZE(m_n.tu) | m_n.gmch_m);
859 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
860 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
861 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300862 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300863 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800864 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
865 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
866 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530867 } else if (IS_VALLEYVIEW(dev)) {
868 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
869 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
870 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
871 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700872 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800873 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300874 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
876 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
877 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700878 }
879}
880
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300881void intel_dp_init_link_config(struct intel_dp *intel_dp)
882{
883 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
884 intel_dp->link_configuration[0] = intel_dp->link_bw;
885 intel_dp->link_configuration[1] = intel_dp->lane_count;
886 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
887 /*
888 * Check for DPCD version > 1.1 and enhanced framing support
889 */
890 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
891 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
892 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
893 }
894}
895
Daniel Vetterea9b6002012-11-29 15:59:31 +0100896static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
897{
898 struct drm_device *dev = crtc->dev;
899 struct drm_i915_private *dev_priv = dev->dev_private;
900 u32 dpa_ctl;
901
902 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
903 dpa_ctl = I915_READ(DP_A);
904 dpa_ctl &= ~DP_PLL_FREQ_MASK;
905
906 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100907 /* For a long time we've carried around a ILK-DevA w/a for the
908 * 160MHz clock. If we're really unlucky, it's still required.
909 */
910 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100912 } else {
913 dpa_ctl |= DP_PLL_FREQ_270MHZ;
914 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100915
Daniel Vetterea9b6002012-11-29 15:59:31 +0100916 I915_WRITE(DP_A, dpa_ctl);
917
918 POSTING_READ(DP_A);
919 udelay(500);
920}
921
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922static void
923intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
924 struct drm_display_mode *adjusted_mode)
925{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800926 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700927 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100928 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200929 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
931
Keith Packard417e8222011-11-01 19:54:11 -0700932 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800933 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700934 *
935 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800936 * SNB CPU
937 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700938 * CPT PCH
939 *
940 * IBX PCH and CPU are the same for almost everything,
941 * except that the CPU DP PLL is configured in this
942 * register
943 *
944 * CPT PCH is quite different, having many bits moved
945 * to the TRANS_DP_CTL register instead. That
946 * configuration happens (oddly) in ironlake_pch_enable
947 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400948
Keith Packard417e8222011-11-01 19:54:11 -0700949 /* Preserve the BIOS-computed detected bit. This is
950 * supposed to be read-only.
951 */
952 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953
Keith Packard417e8222011-11-01 19:54:11 -0700954 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700955 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700956
Chris Wilsonea5b2132010-08-04 13:50:23 +0100957 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100959 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960 break;
961 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100962 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700963 break;
964 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100965 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 break;
967 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800968 if (intel_dp->has_audio) {
969 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
970 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100971 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800972 intel_write_eld(encoder, adjusted_mode);
973 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300974
975 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976
Keith Packard417e8222011-11-01 19:54:11 -0700977 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800978
Gajanan Bhat19c03922012-09-27 19:13:07 +0530979 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800980 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
981 intel_dp->DP |= DP_SYNC_HS_HIGH;
982 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
983 intel_dp->DP |= DP_SYNC_VS_HIGH;
984 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
985
986 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
987 intel_dp->DP |= DP_ENHANCED_FRAMING;
988
989 intel_dp->DP |= intel_crtc->pipe << 29;
990
991 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800992 if (adjusted_mode->clock < 200000)
993 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
994 else
995 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
996 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200997 if (!HAS_PCH_SPLIT(dev))
998 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700999
1000 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1001 intel_dp->DP |= DP_SYNC_HS_HIGH;
1002 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1003 intel_dp->DP |= DP_SYNC_VS_HIGH;
1004 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1005
1006 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
1007 intel_dp->DP |= DP_ENHANCED_FRAMING;
1008
1009 if (intel_crtc->pipe == 1)
1010 intel_dp->DP |= DP_PIPEB_SELECT;
1011
1012 if (is_cpu_edp(intel_dp)) {
1013 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -07001014 if (adjusted_mode->clock < 200000)
1015 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
1016 else
1017 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
1018 }
1019 } else {
1020 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001021 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001022
1023 if (is_cpu_edp(intel_dp))
1024 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025}
1026
Keith Packard99ea7122011-11-01 19:57:50 -07001027#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1028#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1029
1030#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1031#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1032
1033#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1034#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1035
1036static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1037 u32 mask,
1038 u32 value)
1039{
Paulo Zanoni30add222012-10-26 19:05:45 -02001040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001041 struct drm_i915_private *dev_priv = dev->dev_private;
1042
1043 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1044 mask, value,
1045 I915_READ(PCH_PP_STATUS),
1046 I915_READ(PCH_PP_CONTROL));
1047
1048 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1049 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1050 I915_READ(PCH_PP_STATUS),
1051 I915_READ(PCH_PP_CONTROL));
1052 }
1053}
1054
1055static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1056{
1057 DRM_DEBUG_KMS("Wait for panel power on\n");
1058 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1059}
1060
Keith Packardbd943152011-09-18 23:09:52 -07001061static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1062{
Keith Packardbd943152011-09-18 23:09:52 -07001063 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001064 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001065}
Keith Packardbd943152011-09-18 23:09:52 -07001066
Keith Packard99ea7122011-11-01 19:57:50 -07001067static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1068{
1069 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1070 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1071}
Keith Packardbd943152011-09-18 23:09:52 -07001072
Keith Packard99ea7122011-11-01 19:57:50 -07001073
Keith Packard832dd3c2011-11-01 19:34:06 -07001074/* Read the current pp_control value, unlocking the register if it
1075 * is locked
1076 */
1077
1078static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1079{
1080 u32 control = I915_READ(PCH_PP_CONTROL);
1081
1082 control &= ~PANEL_UNLOCK_MASK;
1083 control |= PANEL_UNLOCK_REGS;
1084 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001085}
1086
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001087void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001088{
Paulo Zanoni30add222012-10-26 19:05:45 -02001089 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001090 struct drm_i915_private *dev_priv = dev->dev_private;
1091 u32 pp;
1092
Keith Packard97af61f572011-09-28 16:23:51 -07001093 if (!is_edp(intel_dp))
1094 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001095 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001096
Keith Packardbd943152011-09-18 23:09:52 -07001097 WARN(intel_dp->want_panel_vdd,
1098 "eDP VDD already requested on\n");
1099
1100 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001101
Keith Packardbd943152011-09-18 23:09:52 -07001102 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1103 DRM_DEBUG_KMS("eDP VDD already on\n");
1104 return;
1105 }
1106
Keith Packard99ea7122011-11-01 19:57:50 -07001107 if (!ironlake_edp_have_panel_power(intel_dp))
1108 ironlake_wait_panel_power_cycle(intel_dp);
1109
Keith Packard832dd3c2011-11-01 19:34:06 -07001110 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001111 pp |= EDP_FORCE_VDD;
1112 I915_WRITE(PCH_PP_CONTROL, pp);
1113 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001114 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1115 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001116
1117 /*
1118 * If the panel wasn't on, delay before accessing aux channel
1119 */
1120 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001121 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001122 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001123 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001124}
1125
Keith Packardbd943152011-09-18 23:09:52 -07001126static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001127{
Paulo Zanoni30add222012-10-26 19:05:45 -02001128 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001129 struct drm_i915_private *dev_priv = dev->dev_private;
1130 u32 pp;
1131
Daniel Vettera0e99e62012-12-02 01:05:46 +01001132 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1133
Keith Packardbd943152011-09-18 23:09:52 -07001134 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001135 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001136 pp &= ~EDP_FORCE_VDD;
1137 I915_WRITE(PCH_PP_CONTROL, pp);
1138 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001139
Keith Packardbd943152011-09-18 23:09:52 -07001140 /* Make sure sequencer is idle before allowing subsequent activity */
1141 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1142 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001143
1144 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001145 }
1146}
1147
1148static void ironlake_panel_vdd_work(struct work_struct *__work)
1149{
1150 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1151 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001152 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001153
Keith Packard627f7672011-10-31 11:30:10 -07001154 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001155 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001156 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001157}
1158
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001159void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001160{
Keith Packard97af61f572011-09-28 16:23:51 -07001161 if (!is_edp(intel_dp))
1162 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001163
Keith Packardbd943152011-09-18 23:09:52 -07001164 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1165 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001166
Keith Packardbd943152011-09-18 23:09:52 -07001167 intel_dp->want_panel_vdd = false;
1168
1169 if (sync) {
1170 ironlake_panel_vdd_off_sync(intel_dp);
1171 } else {
1172 /*
1173 * Queue the timer to fire a long
1174 * time from now (relative to the power down delay)
1175 * to keep the panel power up across a sequence of operations
1176 */
1177 schedule_delayed_work(&intel_dp->panel_vdd_work,
1178 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1179 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001180}
1181
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001182void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001183{
Paulo Zanoni30add222012-10-26 19:05:45 -02001184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001185 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001186 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001187
Keith Packard97af61f572011-09-28 16:23:51 -07001188 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001189 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001190
1191 DRM_DEBUG_KMS("Turn eDP power on\n");
1192
1193 if (ironlake_edp_have_panel_power(intel_dp)) {
1194 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001195 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001196 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001197
Keith Packard99ea7122011-11-01 19:57:50 -07001198 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001199
Keith Packard832dd3c2011-11-01 19:34:06 -07001200 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001201 if (IS_GEN5(dev)) {
1202 /* ILK workaround: disable reset around power sequence */
1203 pp &= ~PANEL_POWER_RESET;
1204 I915_WRITE(PCH_PP_CONTROL, pp);
1205 POSTING_READ(PCH_PP_CONTROL);
1206 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001207
Keith Packard1c0ae802011-09-19 13:59:29 -07001208 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001209 if (!IS_GEN5(dev))
1210 pp |= PANEL_POWER_RESET;
1211
Jesse Barnes9934c132010-07-22 13:18:19 -07001212 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001213 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001214
Keith Packard99ea7122011-11-01 19:57:50 -07001215 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001216
Keith Packard05ce1a42011-09-29 16:33:01 -07001217 if (IS_GEN5(dev)) {
1218 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1219 I915_WRITE(PCH_PP_CONTROL, pp);
1220 POSTING_READ(PCH_PP_CONTROL);
1221 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001222}
1223
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001224void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001225{
Paulo Zanoni30add222012-10-26 19:05:45 -02001226 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001227 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001228 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001229
Keith Packard97af61f572011-09-28 16:23:51 -07001230 if (!is_edp(intel_dp))
1231 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001232
Keith Packard99ea7122011-11-01 19:57:50 -07001233 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001234
Daniel Vetter6cb49832012-05-20 17:14:50 +02001235 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001236
Keith Packard832dd3c2011-11-01 19:34:06 -07001237 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001238 /* We need to switch off panel power _and_ force vdd, for otherwise some
1239 * panels get very unhappy and cease to work. */
1240 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001241 I915_WRITE(PCH_PP_CONTROL, pp);
1242 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001243
Daniel Vetter35a38552012-08-12 22:17:14 +02001244 intel_dp->want_panel_vdd = false;
1245
Keith Packard99ea7122011-11-01 19:57:50 -07001246 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001247}
1248
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001249void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001250{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001251 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1252 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001253 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001254 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001255 u32 pp;
1256
Keith Packardf01eca22011-09-28 16:48:10 -07001257 if (!is_edp(intel_dp))
1258 return;
1259
Zhao Yakui28c97732009-10-09 11:39:41 +08001260 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001261 /*
1262 * If we enable the backlight right away following a panel power
1263 * on, we may see slight flicker as the panel syncs with the eDP
1264 * link. So delay a bit to make sure the image is solid before
1265 * allowing it to appear.
1266 */
Keith Packardf01eca22011-09-28 16:48:10 -07001267 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001268 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001269 pp |= EDP_BLC_ENABLE;
1270 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001271 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001272
1273 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001274}
1275
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001276void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001277{
Paulo Zanoni30add222012-10-26 19:05:45 -02001278 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001279 struct drm_i915_private *dev_priv = dev->dev_private;
1280 u32 pp;
1281
Keith Packardf01eca22011-09-28 16:48:10 -07001282 if (!is_edp(intel_dp))
1283 return;
1284
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001285 intel_panel_disable_backlight(dev);
1286
Zhao Yakui28c97732009-10-09 11:39:41 +08001287 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001288 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001289 pp &= ~EDP_BLC_ENABLE;
1290 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001291 POSTING_READ(PCH_PP_CONTROL);
1292 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001293}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001294
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001295static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001296{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1298 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1299 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001300 struct drm_i915_private *dev_priv = dev->dev_private;
1301 u32 dpa_ctl;
1302
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001303 assert_pipe_disabled(dev_priv,
1304 to_intel_crtc(crtc)->pipe);
1305
Jesse Barnesd240f202010-08-13 15:43:26 -07001306 DRM_DEBUG_KMS("\n");
1307 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001308 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1309 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1310
1311 /* We don't adjust intel_dp->DP while tearing down the link, to
1312 * facilitate link retraining (e.g. after hotplug). Hence clear all
1313 * enable bits here to ensure that we don't enable too much. */
1314 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1315 intel_dp->DP |= DP_PLL_ENABLE;
1316 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001317 POSTING_READ(DP_A);
1318 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001319}
1320
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001321static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001322{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001323 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1324 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1325 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001326 struct drm_i915_private *dev_priv = dev->dev_private;
1327 u32 dpa_ctl;
1328
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001329 assert_pipe_disabled(dev_priv,
1330 to_intel_crtc(crtc)->pipe);
1331
Jesse Barnesd240f202010-08-13 15:43:26 -07001332 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001333 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1334 "dp pll off, should be on\n");
1335 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1336
1337 /* We can't rely on the value tracked for the DP register in
1338 * intel_dp->DP because link_down must not change that (otherwise link
1339 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001340 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001341 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001342 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001343 udelay(200);
1344}
1345
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001346/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001347void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001348{
1349 int ret, i;
1350
1351 /* Should have a valid DPCD by this point */
1352 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1353 return;
1354
1355 if (mode != DRM_MODE_DPMS_ON) {
1356 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1357 DP_SET_POWER_D3);
1358 if (ret != 1)
1359 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1360 } else {
1361 /*
1362 * When turning on, we need to retry for 1ms to give the sink
1363 * time to wake up.
1364 */
1365 for (i = 0; i < 3; i++) {
1366 ret = intel_dp_aux_native_write_1(intel_dp,
1367 DP_SET_POWER,
1368 DP_SET_POWER_D0);
1369 if (ret == 1)
1370 break;
1371 msleep(1);
1372 }
1373 }
1374}
1375
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001376static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1377 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001378{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001379 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1380 struct drm_device *dev = encoder->base.dev;
1381 struct drm_i915_private *dev_priv = dev->dev_private;
1382 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001383
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001384 if (!(tmp & DP_PORT_EN))
1385 return false;
1386
1387 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1388 *pipe = PORT_TO_PIPE_CPT(tmp);
1389 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1390 *pipe = PORT_TO_PIPE(tmp);
1391 } else {
1392 u32 trans_sel;
1393 u32 trans_dp;
1394 int i;
1395
1396 switch (intel_dp->output_reg) {
1397 case PCH_DP_B:
1398 trans_sel = TRANS_DP_PORT_SEL_B;
1399 break;
1400 case PCH_DP_C:
1401 trans_sel = TRANS_DP_PORT_SEL_C;
1402 break;
1403 case PCH_DP_D:
1404 trans_sel = TRANS_DP_PORT_SEL_D;
1405 break;
1406 default:
1407 return true;
1408 }
1409
1410 for_each_pipe(i) {
1411 trans_dp = I915_READ(TRANS_DP_CTL(i));
1412 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1413 *pipe = i;
1414 return true;
1415 }
1416 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001417
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001418 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1419 intel_dp->output_reg);
1420 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001421
1422 return true;
1423}
1424
Daniel Vettere8cb4552012-07-01 13:05:48 +02001425static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001426{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001427 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001428
1429 /* Make sure the panel is off before trying to change the mode. But also
1430 * ensure that we have vdd while we switch off the panel. */
1431 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001432 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001433 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001434 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001435
1436 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1437 if (!is_cpu_edp(intel_dp))
1438 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001439}
1440
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001441static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001442{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001443 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1444
Daniel Vetter37398502012-09-06 22:15:44 +02001445 if (is_cpu_edp(intel_dp)) {
1446 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001447 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001448 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001449}
1450
Daniel Vettere8cb4552012-07-01 13:05:48 +02001451static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001452{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001453 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1454 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001455 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001456 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001457
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001458 if (WARN_ON(dp_reg & DP_PORT_EN))
1459 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460
1461 ironlake_edp_panel_vdd_on(intel_dp);
1462 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1463 intel_dp_start_link_train(intel_dp);
1464 ironlake_edp_panel_on(intel_dp);
1465 ironlake_edp_panel_vdd_off(intel_dp, true);
1466 intel_dp_complete_link_train(intel_dp);
1467 ironlake_edp_backlight_on(intel_dp);
1468}
1469
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001470static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001471{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001472 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001473
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001474 if (is_cpu_edp(intel_dp))
1475 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001476}
1477
1478/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001479 * Native read with retry for link status and receiver capability reads for
1480 * cases where the sink may still be asleep.
1481 */
1482static bool
1483intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1484 uint8_t *recv, int recv_bytes)
1485{
1486 int ret, i;
1487
1488 /*
1489 * Sinks are *supposed* to come up within 1ms from an off state,
1490 * but we're also supposed to retry 3 times per the spec.
1491 */
1492 for (i = 0; i < 3; i++) {
1493 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1494 recv_bytes);
1495 if (ret == recv_bytes)
1496 return true;
1497 msleep(1);
1498 }
1499
1500 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001501}
1502
1503/*
1504 * Fetch AUX CH registers 0x202 - 0x207 which contain
1505 * link status information
1506 */
1507static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001508intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001509{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001510 return intel_dp_aux_native_read_retry(intel_dp,
1511 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001512 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001513 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514}
1515
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001516#if 0
1517static char *voltage_names[] = {
1518 "0.4V", "0.6V", "0.8V", "1.2V"
1519};
1520static char *pre_emph_names[] = {
1521 "0dB", "3.5dB", "6dB", "9.5dB"
1522};
1523static char *link_train_names[] = {
1524 "pattern 1", "pattern 2", "idle", "off"
1525};
1526#endif
1527
1528/*
1529 * These are source-specific values; current Intel hardware supports
1530 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1531 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532
1533static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001534intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535{
Paulo Zanoni30add222012-10-26 19:05:45 -02001536 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001537
1538 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1539 return DP_TRAIN_VOLTAGE_SWING_800;
1540 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1541 return DP_TRAIN_VOLTAGE_SWING_1200;
1542 else
1543 return DP_TRAIN_VOLTAGE_SWING_800;
1544}
1545
1546static uint8_t
1547intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1548{
Paulo Zanoni30add222012-10-26 19:05:45 -02001549 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001550
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001551 if (IS_HASWELL(dev)) {
1552 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1553 case DP_TRAIN_VOLTAGE_SWING_400:
1554 return DP_TRAIN_PRE_EMPHASIS_9_5;
1555 case DP_TRAIN_VOLTAGE_SWING_600:
1556 return DP_TRAIN_PRE_EMPHASIS_6;
1557 case DP_TRAIN_VOLTAGE_SWING_800:
1558 return DP_TRAIN_PRE_EMPHASIS_3_5;
1559 case DP_TRAIN_VOLTAGE_SWING_1200:
1560 default:
1561 return DP_TRAIN_PRE_EMPHASIS_0;
1562 }
1563 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001564 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1565 case DP_TRAIN_VOLTAGE_SWING_400:
1566 return DP_TRAIN_PRE_EMPHASIS_6;
1567 case DP_TRAIN_VOLTAGE_SWING_600:
1568 case DP_TRAIN_VOLTAGE_SWING_800:
1569 return DP_TRAIN_PRE_EMPHASIS_3_5;
1570 default:
1571 return DP_TRAIN_PRE_EMPHASIS_0;
1572 }
1573 } else {
1574 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1575 case DP_TRAIN_VOLTAGE_SWING_400:
1576 return DP_TRAIN_PRE_EMPHASIS_6;
1577 case DP_TRAIN_VOLTAGE_SWING_600:
1578 return DP_TRAIN_PRE_EMPHASIS_6;
1579 case DP_TRAIN_VOLTAGE_SWING_800:
1580 return DP_TRAIN_PRE_EMPHASIS_3_5;
1581 case DP_TRAIN_VOLTAGE_SWING_1200:
1582 default:
1583 return DP_TRAIN_PRE_EMPHASIS_0;
1584 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001585 }
1586}
1587
1588static void
Keith Packard93f62da2011-11-01 19:45:03 -07001589intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001590{
1591 uint8_t v = 0;
1592 uint8_t p = 0;
1593 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001594 uint8_t voltage_max;
1595 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001596
Jesse Barnes33a34e42010-09-08 12:42:02 -07001597 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001598 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1599 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001600
1601 if (this_v > v)
1602 v = this_v;
1603 if (this_p > p)
1604 p = this_p;
1605 }
1606
Keith Packard1a2eb462011-11-16 16:26:07 -08001607 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001608 if (v >= voltage_max)
1609 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001610
Keith Packard1a2eb462011-11-16 16:26:07 -08001611 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1612 if (p >= preemph_max)
1613 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001614
1615 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001616 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001617}
1618
1619static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001620intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001621{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001622 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001623
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001624 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001625 case DP_TRAIN_VOLTAGE_SWING_400:
1626 default:
1627 signal_levels |= DP_VOLTAGE_0_4;
1628 break;
1629 case DP_TRAIN_VOLTAGE_SWING_600:
1630 signal_levels |= DP_VOLTAGE_0_6;
1631 break;
1632 case DP_TRAIN_VOLTAGE_SWING_800:
1633 signal_levels |= DP_VOLTAGE_0_8;
1634 break;
1635 case DP_TRAIN_VOLTAGE_SWING_1200:
1636 signal_levels |= DP_VOLTAGE_1_2;
1637 break;
1638 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001639 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640 case DP_TRAIN_PRE_EMPHASIS_0:
1641 default:
1642 signal_levels |= DP_PRE_EMPHASIS_0;
1643 break;
1644 case DP_TRAIN_PRE_EMPHASIS_3_5:
1645 signal_levels |= DP_PRE_EMPHASIS_3_5;
1646 break;
1647 case DP_TRAIN_PRE_EMPHASIS_6:
1648 signal_levels |= DP_PRE_EMPHASIS_6;
1649 break;
1650 case DP_TRAIN_PRE_EMPHASIS_9_5:
1651 signal_levels |= DP_PRE_EMPHASIS_9_5;
1652 break;
1653 }
1654 return signal_levels;
1655}
1656
Zhenyu Wange3421a12010-04-08 09:43:27 +08001657/* Gen6's DP voltage swing and pre-emphasis control */
1658static uint32_t
1659intel_gen6_edp_signal_levels(uint8_t train_set)
1660{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001661 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1662 DP_TRAIN_PRE_EMPHASIS_MASK);
1663 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001664 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001665 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1666 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1667 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1668 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001669 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001670 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1671 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001672 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001673 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1674 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001675 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001676 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1677 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001678 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001679 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1680 "0x%x\n", signal_levels);
1681 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001682 }
1683}
1684
Keith Packard1a2eb462011-11-16 16:26:07 -08001685/* Gen7's DP voltage swing and pre-emphasis control */
1686static uint32_t
1687intel_gen7_edp_signal_levels(uint8_t train_set)
1688{
1689 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1690 DP_TRAIN_PRE_EMPHASIS_MASK);
1691 switch (signal_levels) {
1692 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1693 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1694 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1695 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1696 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1697 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1698
1699 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1700 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1701 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1702 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1703
1704 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1705 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1706 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1707 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1708
1709 default:
1710 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1711 "0x%x\n", signal_levels);
1712 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1713 }
1714}
1715
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001716/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1717static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001718intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001719{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001720 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1721 DP_TRAIN_PRE_EMPHASIS_MASK);
1722 switch (signal_levels) {
1723 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1724 return DDI_BUF_EMP_400MV_0DB_HSW;
1725 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1726 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1727 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1728 return DDI_BUF_EMP_400MV_6DB_HSW;
1729 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1730 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001731
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001732 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1733 return DDI_BUF_EMP_600MV_0DB_HSW;
1734 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1735 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1736 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1737 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001738
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001739 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1740 return DDI_BUF_EMP_800MV_0DB_HSW;
1741 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1742 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1743 default:
1744 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1745 "0x%x\n", signal_levels);
1746 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001747 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001748}
1749
Paulo Zanonif0a34242012-12-06 16:51:50 -02001750/* Properly updates "DP" with the correct signal levels. */
1751static void
1752intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1753{
1754 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1755 struct drm_device *dev = intel_dig_port->base.base.dev;
1756 uint32_t signal_levels, mask;
1757 uint8_t train_set = intel_dp->train_set[0];
1758
1759 if (IS_HASWELL(dev)) {
1760 signal_levels = intel_hsw_signal_levels(train_set);
1761 mask = DDI_BUF_EMP_MASK;
1762 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1763 signal_levels = intel_gen7_edp_signal_levels(train_set);
1764 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1765 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1766 signal_levels = intel_gen6_edp_signal_levels(train_set);
1767 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1768 } else {
1769 signal_levels = intel_gen4_signal_levels(train_set);
1770 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1771 }
1772
1773 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1774
1775 *DP = (*DP & ~mask) | signal_levels;
1776}
1777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001778static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001779intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001780 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001781 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001782{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001783 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1784 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001785 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001786 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001787 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001788 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001789
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001790 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001791 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001792
1793 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1794 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1795 else
1796 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1797
1798 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1799 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1800 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001801
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001802 if (port != PORT_A) {
1803 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1804 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001805
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001806 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1807 DP_TP_STATUS_IDLE_DONE), 1))
1808 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1809
1810 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1811 }
1812
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001813 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1814
1815 break;
1816 case DP_TRAINING_PATTERN_1:
1817 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1818 break;
1819 case DP_TRAINING_PATTERN_2:
1820 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1821 break;
1822 case DP_TRAINING_PATTERN_3:
1823 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1824 break;
1825 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001826 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001827
1828 } else if (HAS_PCH_CPT(dev) &&
1829 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001830 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1831
1832 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1833 case DP_TRAINING_PATTERN_DISABLE:
1834 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1835 break;
1836 case DP_TRAINING_PATTERN_1:
1837 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1838 break;
1839 case DP_TRAINING_PATTERN_2:
1840 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1841 break;
1842 case DP_TRAINING_PATTERN_3:
1843 DRM_ERROR("DP training pattern 3 not supported\n");
1844 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1845 break;
1846 }
1847
1848 } else {
1849 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1850
1851 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1852 case DP_TRAINING_PATTERN_DISABLE:
1853 dp_reg_value |= DP_LINK_TRAIN_OFF;
1854 break;
1855 case DP_TRAINING_PATTERN_1:
1856 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1857 break;
1858 case DP_TRAINING_PATTERN_2:
1859 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1860 break;
1861 case DP_TRAINING_PATTERN_3:
1862 DRM_ERROR("DP training pattern 3 not supported\n");
1863 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1864 break;
1865 }
1866 }
1867
Chris Wilsonea5b2132010-08-04 13:50:23 +01001868 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1869 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870
Chris Wilsonea5b2132010-08-04 13:50:23 +01001871 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001872 DP_TRAINING_PATTERN_SET,
1873 dp_train_pat);
1874
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001875 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1876 DP_TRAINING_PATTERN_DISABLE) {
1877 ret = intel_dp_aux_native_write(intel_dp,
1878 DP_TRAINING_LANE0_SET,
1879 intel_dp->train_set,
1880 intel_dp->lane_count);
1881 if (ret != intel_dp->lane_count)
1882 return false;
1883 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001884
1885 return true;
1886}
1887
Jesse Barnes33a34e42010-09-08 12:42:02 -07001888/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001889void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001890intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001891{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001892 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001893 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001894 int i;
1895 uint8_t voltage;
1896 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001897 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001898 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001899
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001900 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001901 intel_ddi_prepare_link_retrain(encoder);
1902
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001903 /* Write the link configuration data */
1904 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1905 intel_dp->link_configuration,
1906 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001907
1908 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001909
Jesse Barnes33a34e42010-09-08 12:42:02 -07001910 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001911 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001912 voltage_tries = 0;
1913 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001914 clock_recovery = false;
1915 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001916 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001917 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001918
Paulo Zanonif0a34242012-12-06 16:51:50 -02001919 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001920
Daniel Vettera7c96552012-10-18 10:15:30 +02001921 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001922 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001923 DP_TRAINING_PATTERN_1 |
1924 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001925 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001926
Daniel Vettera7c96552012-10-18 10:15:30 +02001927 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001928 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1929 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001931 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001932
Daniel Vetter01916272012-10-18 10:15:25 +02001933 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001934 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001935 clock_recovery = true;
1936 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001937 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001938
1939 /* Check to see if we've tried the max voltage */
1940 for (i = 0; i < intel_dp->lane_count; i++)
1941 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1942 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01001943 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001944 ++loop_tries;
1945 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001946 DRM_DEBUG_KMS("too many full retries, give up\n");
1947 break;
1948 }
1949 memset(intel_dp->train_set, 0, 4);
1950 voltage_tries = 0;
1951 continue;
1952 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001953
1954 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001955 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001956 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001957 if (voltage_tries == 5) {
1958 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1959 break;
1960 }
1961 } else
1962 voltage_tries = 0;
1963 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001964
1965 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001966 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967 }
1968
Jesse Barnes33a34e42010-09-08 12:42:02 -07001969 intel_dp->DP = DP;
1970}
1971
Paulo Zanonic19b0662012-10-15 15:51:41 -03001972void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001973intel_dp_complete_link_train(struct intel_dp *intel_dp)
1974{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001975 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001976 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001977 uint32_t DP = intel_dp->DP;
1978
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001979 /* channel equalization */
1980 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001981 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001982 channel_eq = false;
1983 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001984 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001985
Jesse Barnes37f80972011-01-05 14:45:24 -08001986 if (cr_tries > 5) {
1987 DRM_ERROR("failed to train DP, aborting\n");
1988 intel_dp_link_down(intel_dp);
1989 break;
1990 }
1991
Paulo Zanonif0a34242012-12-06 16:51:50 -02001992 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001993
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001994 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001995 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001996 DP_TRAINING_PATTERN_2 |
1997 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001998 break;
1999
Daniel Vettera7c96552012-10-18 10:15:30 +02002000 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002001 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002002 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07002003
Jesse Barnes37f80972011-01-05 14:45:24 -08002004 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002005 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002006 intel_dp_start_link_train(intel_dp);
2007 cr_tries++;
2008 continue;
2009 }
2010
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002011 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002012 channel_eq = true;
2013 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002014 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002015
Jesse Barnes37f80972011-01-05 14:45:24 -08002016 /* Try 5 times, then try clock recovery if that fails */
2017 if (tries > 5) {
2018 intel_dp_link_down(intel_dp);
2019 intel_dp_start_link_train(intel_dp);
2020 tries = 0;
2021 cr_tries++;
2022 continue;
2023 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002024
2025 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07002026 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002027 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002028 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002029
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002030 if (channel_eq)
2031 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2032
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002033 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002034}
2035
2036static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002037intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002038{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002039 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2040 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002041 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002042 struct intel_crtc *intel_crtc =
2043 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002044 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002045
Paulo Zanonic19b0662012-10-15 15:51:41 -03002046 /*
2047 * DDI code has a strict mode set sequence and we should try to respect
2048 * it, otherwise we might hang the machine in many different ways. So we
2049 * really should be disabling the port only on a complete crtc_disable
2050 * sequence. This function is just called under two conditions on DDI
2051 * code:
2052 * - Link train failed while doing crtc_enable, and on this case we
2053 * really should respect the mode set sequence and wait for a
2054 * crtc_disable.
2055 * - Someone turned the monitor off and intel_dp_check_link_status
2056 * called us. We don't need to disable the whole port on this case, so
2057 * when someone turns the monitor on again,
2058 * intel_ddi_prepare_link_retrain will take care of redoing the link
2059 * train.
2060 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002061 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002062 return;
2063
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002064 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002065 return;
2066
Zhao Yakui28c97732009-10-09 11:39:41 +08002067 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002068
Keith Packard1a2eb462011-11-16 16:26:07 -08002069 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002070 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002071 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002072 } else {
2073 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002074 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002075 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002076 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002077
Daniel Vetterab527ef2012-11-29 15:59:33 +01002078 /* We don't really know why we're doing this */
2079 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002080
Daniel Vetter493a7082012-05-30 12:31:56 +02002081 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002082 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002083 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002084
Eric Anholt5bddd172010-11-18 09:32:59 +08002085 /* Hardware workaround: leaving our transcoder select
2086 * set to transcoder B while it's off will prevent the
2087 * corresponding HDMI output on transcoder A.
2088 *
2089 * Combine this with another hardware workaround:
2090 * transcoder select bit can only be cleared while the
2091 * port is enabled.
2092 */
2093 DP &= ~DP_PIPEB_SELECT;
2094 I915_WRITE(intel_dp->output_reg, DP);
2095
2096 /* Changes to enable or select take place the vblank
2097 * after being written.
2098 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002099 if (WARN_ON(crtc == NULL)) {
2100 /* We should never try to disable a port without a crtc
2101 * attached. For paranoia keep the code around for a
2102 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002103 POSTING_READ(intel_dp->output_reg);
2104 msleep(50);
2105 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002106 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002107 }
2108
Wu Fengguang832afda2011-12-09 20:42:21 +08002109 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002110 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2111 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002112 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002113}
2114
Keith Packard26d61aa2011-07-25 20:01:09 -07002115static bool
2116intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002117{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002118 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2119
Keith Packard92fd8fd2011-07-25 19:50:10 -07002120 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002121 sizeof(intel_dp->dpcd)) == 0)
2122 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002123
Damien Lespiau577c7a52012-12-13 16:09:02 +00002124 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2125 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2126 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2127
Adam Jacksonedb39242012-09-18 10:58:49 -04002128 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2129 return false; /* DPCD not present */
2130
2131 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2132 DP_DWN_STRM_PORT_PRESENT))
2133 return true; /* native DP sink */
2134
2135 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2136 return true; /* no per-port downstream info */
2137
2138 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2139 intel_dp->downstream_ports,
2140 DP_MAX_DOWNSTREAM_PORTS) == 0)
2141 return false; /* downstream port status fetch failed */
2142
2143 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002144}
2145
Adam Jackson0d198322012-05-14 16:05:47 -04002146static void
2147intel_dp_probe_oui(struct intel_dp *intel_dp)
2148{
2149 u8 buf[3];
2150
2151 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2152 return;
2153
Daniel Vetter351cfc32012-06-12 13:20:47 +02002154 ironlake_edp_panel_vdd_on(intel_dp);
2155
Adam Jackson0d198322012-05-14 16:05:47 -04002156 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2157 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2158 buf[0], buf[1], buf[2]);
2159
2160 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2161 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2162 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002163
2164 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002165}
2166
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002167static bool
2168intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2169{
2170 int ret;
2171
2172 ret = intel_dp_aux_native_read_retry(intel_dp,
2173 DP_DEVICE_SERVICE_IRQ_VECTOR,
2174 sink_irq_vector, 1);
2175 if (!ret)
2176 return false;
2177
2178 return true;
2179}
2180
2181static void
2182intel_dp_handle_test_request(struct intel_dp *intel_dp)
2183{
2184 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002185 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002186}
2187
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002188/*
2189 * According to DP spec
2190 * 5.1.2:
2191 * 1. Read DPCD
2192 * 2. Configure link according to Receiver Capabilities
2193 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2194 * 4. Check link status on receipt of hot-plug interrupt
2195 */
2196
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002197void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002198intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002199{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002200 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002201 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002202 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002203
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002204 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002205 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002206
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002207 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002208 return;
2209
Keith Packard92fd8fd2011-07-25 19:50:10 -07002210 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002211 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002212 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213 return;
2214 }
2215
Keith Packard92fd8fd2011-07-25 19:50:10 -07002216 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002217 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002218 intel_dp_link_down(intel_dp);
2219 return;
2220 }
2221
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002222 /* Try to read the source of the interrupt */
2223 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2224 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2225 /* Clear interrupt source */
2226 intel_dp_aux_native_write_1(intel_dp,
2227 DP_DEVICE_SERVICE_IRQ_VECTOR,
2228 sink_irq_vector);
2229
2230 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2231 intel_dp_handle_test_request(intel_dp);
2232 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2233 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2234 }
2235
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002236 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002237 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002238 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002239 intel_dp_start_link_train(intel_dp);
2240 intel_dp_complete_link_train(intel_dp);
2241 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002242}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002243
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002244/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002245static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002246intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002247{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002248 uint8_t *dpcd = intel_dp->dpcd;
2249 bool hpd;
2250 uint8_t type;
2251
2252 if (!intel_dp_get_dpcd(intel_dp))
2253 return connector_status_disconnected;
2254
2255 /* if there's no downstream port, we're done */
2256 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002257 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002258
2259 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2260 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2261 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002262 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002263 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002264 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002265 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002266 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2267 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002268 }
2269
2270 /* If no HPD, poke DDC gently */
2271 if (drm_probe_ddc(&intel_dp->adapter))
2272 return connector_status_connected;
2273
2274 /* Well we tried, say unknown for unreliable port types */
2275 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2276 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2277 return connector_status_unknown;
2278
2279 /* Anything else is out of spec, warn and ignore */
2280 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002281 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002282}
2283
2284static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002285ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002286{
Paulo Zanoni30add222012-10-26 19:05:45 -02002287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002288 struct drm_i915_private *dev_priv = dev->dev_private;
2289 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002290 enum drm_connector_status status;
2291
Chris Wilsonfe16d942011-02-12 10:29:38 +00002292 /* Can't disconnect eDP, but you can close the lid... */
2293 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002294 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002295 if (status == connector_status_unknown)
2296 status = connector_status_connected;
2297 return status;
2298 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002299
Damien Lespiau1b469632012-12-13 16:09:01 +00002300 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2301 return connector_status_disconnected;
2302
Keith Packard26d61aa2011-07-25 20:01:09 -07002303 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002304}
2305
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002307g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002308{
Paulo Zanoni30add222012-10-26 19:05:45 -02002309 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002310 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002312 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002313
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002314 switch (intel_dig_port->port) {
2315 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002316 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002317 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002318 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002319 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002320 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002321 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002322 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002323 break;
2324 default:
2325 return connector_status_unknown;
2326 }
2327
Chris Wilson10f76a32012-05-11 18:01:32 +01002328 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002329 return connector_status_disconnected;
2330
Keith Packard26d61aa2011-07-25 20:01:09 -07002331 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002332}
2333
Keith Packard8c241fe2011-09-28 16:38:44 -07002334static struct edid *
2335intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2336{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002337 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002338
Jani Nikula9cd300e2012-10-19 14:51:52 +03002339 /* use cached edid if we have one */
2340 if (intel_connector->edid) {
2341 struct edid *edid;
2342 int size;
2343
2344 /* invalid edid */
2345 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002346 return NULL;
2347
Jani Nikula9cd300e2012-10-19 14:51:52 +03002348 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002349 edid = kmalloc(size, GFP_KERNEL);
2350 if (!edid)
2351 return NULL;
2352
Jani Nikula9cd300e2012-10-19 14:51:52 +03002353 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002354 return edid;
2355 }
2356
Jani Nikula9cd300e2012-10-19 14:51:52 +03002357 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002358}
2359
2360static int
2361intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2362{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002363 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002364
Jani Nikula9cd300e2012-10-19 14:51:52 +03002365 /* use cached edid if we have one */
2366 if (intel_connector->edid) {
2367 /* invalid edid */
2368 if (IS_ERR(intel_connector->edid))
2369 return 0;
2370
2371 return intel_connector_update_modes(connector,
2372 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002373 }
2374
Jani Nikula9cd300e2012-10-19 14:51:52 +03002375 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002376}
2377
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002378static enum drm_connector_status
2379intel_dp_detect(struct drm_connector *connector, bool force)
2380{
2381 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002382 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2383 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002384 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002385 enum drm_connector_status status;
2386 struct edid *edid = NULL;
2387
2388 intel_dp->has_audio = false;
2389
2390 if (HAS_PCH_SPLIT(dev))
2391 status = ironlake_dp_detect(intel_dp);
2392 else
2393 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002394
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002395 if (status != connector_status_connected)
2396 return status;
2397
Adam Jackson0d198322012-05-14 16:05:47 -04002398 intel_dp_probe_oui(intel_dp);
2399
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002400 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2401 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002402 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002403 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002404 if (edid) {
2405 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002406 kfree(edid);
2407 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002408 }
2409
Paulo Zanonid63885d2012-10-26 19:05:49 -02002410 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2411 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002412 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002413}
2414
2415static int intel_dp_get_modes(struct drm_connector *connector)
2416{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002417 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002418 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002419 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002420 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002421
2422 /* We should parse the EDID data and find out if it has an audio sink
2423 */
2424
Keith Packard8c241fe2011-09-28 16:38:44 -07002425 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002426 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002427 return ret;
2428
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002429 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002430 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002431 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002432 mode = drm_mode_duplicate(dev,
2433 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002434 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002435 drm_mode_probed_add(connector, mode);
2436 return 1;
2437 }
2438 }
2439 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002440}
2441
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002442static bool
2443intel_dp_detect_audio(struct drm_connector *connector)
2444{
2445 struct intel_dp *intel_dp = intel_attached_dp(connector);
2446 struct edid *edid;
2447 bool has_audio = false;
2448
Keith Packard8c241fe2011-09-28 16:38:44 -07002449 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002450 if (edid) {
2451 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002452 kfree(edid);
2453 }
2454
2455 return has_audio;
2456}
2457
Chris Wilsonf6849602010-09-19 09:29:33 +01002458static int
2459intel_dp_set_property(struct drm_connector *connector,
2460 struct drm_property *property,
2461 uint64_t val)
2462{
Chris Wilsone953fd72011-02-21 22:23:52 +00002463 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002464 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002465 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2466 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002467 int ret;
2468
Rob Clark662595d2012-10-11 20:36:04 -05002469 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002470 if (ret)
2471 return ret;
2472
Chris Wilson3f43c482011-05-12 22:17:24 +01002473 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002474 int i = val;
2475 bool has_audio;
2476
2477 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002478 return 0;
2479
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002480 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002481
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002482 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002483 has_audio = intel_dp_detect_audio(connector);
2484 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002485 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002486
2487 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002488 return 0;
2489
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002490 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002491 goto done;
2492 }
2493
Chris Wilsone953fd72011-02-21 22:23:52 +00002494 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002495 switch (val) {
2496 case INTEL_BROADCAST_RGB_AUTO:
2497 intel_dp->color_range_auto = true;
2498 break;
2499 case INTEL_BROADCAST_RGB_FULL:
2500 intel_dp->color_range_auto = false;
2501 intel_dp->color_range = 0;
2502 break;
2503 case INTEL_BROADCAST_RGB_LIMITED:
2504 intel_dp->color_range_auto = false;
2505 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2506 break;
2507 default:
2508 return -EINVAL;
2509 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002510 goto done;
2511 }
2512
Yuly Novikov53b41832012-10-26 12:04:00 +03002513 if (is_edp(intel_dp) &&
2514 property == connector->dev->mode_config.scaling_mode_property) {
2515 if (val == DRM_MODE_SCALE_NONE) {
2516 DRM_DEBUG_KMS("no scaling not supported\n");
2517 return -EINVAL;
2518 }
2519
2520 if (intel_connector->panel.fitting_mode == val) {
2521 /* the eDP scaling property is not changed */
2522 return 0;
2523 }
2524 intel_connector->panel.fitting_mode = val;
2525
2526 goto done;
2527 }
2528
Chris Wilsonf6849602010-09-19 09:29:33 +01002529 return -EINVAL;
2530
2531done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002532 if (intel_encoder->base.crtc)
2533 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002534
2535 return 0;
2536}
2537
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002538static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002539intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002541 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002542 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002543 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002544
Jani Nikula9cd300e2012-10-19 14:51:52 +03002545 if (!IS_ERR_OR_NULL(intel_connector->edid))
2546 kfree(intel_connector->edid);
2547
Jani Nikula1d508702012-10-19 14:51:49 +03002548 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002549 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002550 intel_panel_fini(&intel_connector->panel);
2551 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002552
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553 drm_sysfs_connector_remove(connector);
2554 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002555 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002556}
2557
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002558void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002559{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002560 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2561 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002562
2563 i2c_del_adapter(&intel_dp->adapter);
2564 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002565 if (is_edp(intel_dp)) {
2566 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2567 ironlake_panel_vdd_off_sync(intel_dp);
2568 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002569 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002570}
2571
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002573 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002574 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002575};
2576
2577static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002578 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002579 .detect = intel_dp_detect,
2580 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002581 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002582 .destroy = intel_dp_destroy,
2583};
2584
2585static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2586 .get_modes = intel_dp_get_modes,
2587 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002588 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589};
2590
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002591static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002592 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002593};
2594
Chris Wilson995b6762010-08-20 13:23:26 +01002595static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002596intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002597{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002598 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002599
Jesse Barnes885a5012011-07-07 11:11:01 -07002600 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002601}
2602
Zhenyu Wange3421a12010-04-08 09:43:27 +08002603/* Return which DP Port should be selected for Transcoder DP control */
2604int
Akshay Joshi0206e352011-08-16 15:34:10 -04002605intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002606{
2607 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002608 struct intel_encoder *intel_encoder;
2609 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002610
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002611 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2612 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002613
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002614 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2615 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002616 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002617 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002618
Zhenyu Wange3421a12010-04-08 09:43:27 +08002619 return -1;
2620}
2621
Zhao Yakui36e83a12010-06-12 14:32:21 +08002622/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002623bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002624{
2625 struct drm_i915_private *dev_priv = dev->dev_private;
2626 struct child_device_config *p_child;
2627 int i;
2628
2629 if (!dev_priv->child_dev_num)
2630 return false;
2631
2632 for (i = 0; i < dev_priv->child_dev_num; i++) {
2633 p_child = dev_priv->child_dev + i;
2634
2635 if (p_child->dvo_port == PORT_IDPD &&
2636 p_child->device_type == DEVICE_TYPE_eDP)
2637 return true;
2638 }
2639 return false;
2640}
2641
Chris Wilsonf6849602010-09-19 09:29:33 +01002642static void
2643intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2644{
Yuly Novikov53b41832012-10-26 12:04:00 +03002645 struct intel_connector *intel_connector = to_intel_connector(connector);
2646
Chris Wilson3f43c482011-05-12 22:17:24 +01002647 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002648 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002649 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002650
2651 if (is_edp(intel_dp)) {
2652 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002653 drm_object_attach_property(
2654 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002655 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002656 DRM_MODE_SCALE_ASPECT);
2657 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002658 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002659}
2660
Daniel Vetter67a54562012-10-20 20:57:45 +02002661static void
2662intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002663 struct intel_dp *intel_dp,
2664 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002665{
2666 struct drm_i915_private *dev_priv = dev->dev_private;
2667 struct edp_power_seq cur, vbt, spec, final;
2668 u32 pp_on, pp_off, pp_div, pp;
2669
2670 /* Workaround: Need to write PP_CONTROL with the unlock key as
2671 * the very first thing. */
2672 pp = ironlake_get_pp_control(dev_priv);
2673 I915_WRITE(PCH_PP_CONTROL, pp);
2674
2675 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2676 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2677 pp_div = I915_READ(PCH_PP_DIVISOR);
2678
2679 /* Pull timing values out of registers */
2680 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2681 PANEL_POWER_UP_DELAY_SHIFT;
2682
2683 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2684 PANEL_LIGHT_ON_DELAY_SHIFT;
2685
2686 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2687 PANEL_LIGHT_OFF_DELAY_SHIFT;
2688
2689 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2690 PANEL_POWER_DOWN_DELAY_SHIFT;
2691
2692 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2693 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2694
2695 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2696 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2697
2698 vbt = dev_priv->edp.pps;
2699
2700 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2701 * our hw here, which are all in 100usec. */
2702 spec.t1_t3 = 210 * 10;
2703 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2704 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2705 spec.t10 = 500 * 10;
2706 /* This one is special and actually in units of 100ms, but zero
2707 * based in the hw (so we need to add 100 ms). But the sw vbt
2708 * table multiplies it with 1000 to make it in units of 100usec,
2709 * too. */
2710 spec.t11_t12 = (510 + 100) * 10;
2711
2712 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2713 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2714
2715 /* Use the max of the register settings and vbt. If both are
2716 * unset, fall back to the spec limits. */
2717#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2718 spec.field : \
2719 max(cur.field, vbt.field))
2720 assign_final(t1_t3);
2721 assign_final(t8);
2722 assign_final(t9);
2723 assign_final(t10);
2724 assign_final(t11_t12);
2725#undef assign_final
2726
2727#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2728 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2729 intel_dp->backlight_on_delay = get_delay(t8);
2730 intel_dp->backlight_off_delay = get_delay(t9);
2731 intel_dp->panel_power_down_delay = get_delay(t10);
2732 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2733#undef get_delay
2734
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002735 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2736 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2737 intel_dp->panel_power_cycle_delay);
2738
2739 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2740 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2741
2742 if (out)
2743 *out = final;
2744}
2745
2746static void
2747intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2748 struct intel_dp *intel_dp,
2749 struct edp_power_seq *seq)
2750{
2751 struct drm_i915_private *dev_priv = dev->dev_private;
2752 u32 pp_on, pp_off, pp_div;
2753
Daniel Vetter67a54562012-10-20 20:57:45 +02002754 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002755 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2756 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2757 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2758 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002759 /* Compute the divisor for the pp clock, simply match the Bspec
2760 * formula. */
2761 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2762 << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002763 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002764 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2765
2766 /* Haswell doesn't have any port selection bits for the panel
2767 * power sequencer any more. */
2768 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2769 if (is_cpu_edp(intel_dp))
2770 pp_on |= PANEL_POWER_PORT_DP_A;
2771 else
2772 pp_on |= PANEL_POWER_PORT_DP_D;
2773 }
2774
2775 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2776 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2777 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2778
Daniel Vetter67a54562012-10-20 20:57:45 +02002779 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2780 I915_READ(PCH_PP_ON_DELAYS),
2781 I915_READ(PCH_PP_OFF_DELAYS),
2782 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002783}
2784
2785void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002786intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2787 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002788{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002789 struct drm_connector *connector = &intel_connector->base;
2790 struct intel_dp *intel_dp = &intel_dig_port->dp;
2791 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2792 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002793 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002794 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002795 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002796 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002797 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002798 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002799
Daniel Vetter07679352012-09-06 22:15:42 +02002800 /* Preserve the current hw state. */
2801 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002802 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002803
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002804 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002805 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002806 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002807
Gajanan Bhat19c03922012-09-27 19:13:07 +05302808 /*
2809 * FIXME : We need to initialize built-in panels before external panels.
2810 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2811 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002812 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302813 type = DRM_MODE_CONNECTOR_eDP;
2814 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002815 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002816 type = DRM_MODE_CONNECTOR_eDP;
2817 intel_encoder->type = INTEL_OUTPUT_EDP;
2818 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002819 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2820 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2821 * rewrite it.
2822 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002823 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002824 }
2825
Adam Jacksonb3295302010-07-16 14:46:28 -04002826 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002827 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2828
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002829 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002830 connector->interlace_allowed = true;
2831 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002832
Daniel Vetter66a92782012-07-12 20:08:18 +02002833 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2834 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002835
Chris Wilsondf0e9242010-09-09 16:20:55 +01002836 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002837 drm_sysfs_connector_add(connector);
2838
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002839 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002840 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2841 else
2842 intel_connector->get_hw_state = intel_connector_get_hw_state;
2843
Daniel Vettere8cb4552012-07-01 13:05:48 +02002844
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002845 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002846 switch (port) {
2847 case PORT_A:
2848 name = "DPDDC-A";
2849 break;
2850 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002851 dev_priv->hotplug_supported_mask |= PORTB_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002852 name = "DPDDC-B";
2853 break;
2854 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002855 dev_priv->hotplug_supported_mask |= PORTC_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002856 name = "DPDDC-C";
2857 break;
2858 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002859 dev_priv->hotplug_supported_mask |= PORTD_HOTPLUG_INT_STATUS;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002860 name = "DPDDC-D";
2861 break;
2862 default:
2863 WARN(1, "Invalid port %c\n", port_name(port));
2864 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002865 }
2866
Daniel Vetter67a54562012-10-20 20:57:45 +02002867 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002868 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002869
2870 intel_dp_i2c_init(intel_dp, intel_connector, name);
2871
Daniel Vetter67a54562012-10-20 20:57:45 +02002872 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002873 if (is_edp(intel_dp)) {
2874 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002875 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002876 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002877
2878 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002879 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002880 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002881
Keith Packard59f3e272011-07-25 20:01:56 -07002882 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002883 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2884 dev_priv->no_aux_handshake =
2885 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002886 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2887 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002888 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002889 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002890 intel_dp_encoder_destroy(&intel_encoder->base);
2891 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002892 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002893 }
Jesse Barnes89667382010-10-07 16:01:21 -07002894
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002895 /* We now know it's not a ghost, init power sequence regs. */
2896 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2897 &power_seq);
2898
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002899 ironlake_edp_panel_vdd_on(intel_dp);
2900 edid = drm_get_edid(connector, &intel_dp->adapter);
2901 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002902 if (drm_add_edid_modes(connector, edid)) {
2903 drm_mode_connector_update_edid_property(connector, edid);
2904 drm_edid_to_eld(connector, edid);
2905 } else {
2906 kfree(edid);
2907 edid = ERR_PTR(-EINVAL);
2908 }
2909 } else {
2910 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002911 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002912 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002913
2914 /* prefer fixed mode from EDID if available */
2915 list_for_each_entry(scan, &connector->probed_modes, head) {
2916 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2917 fixed_mode = drm_mode_duplicate(dev, scan);
2918 break;
2919 }
2920 }
2921
2922 /* fallback to VBT if available for eDP */
2923 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2924 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2925 if (fixed_mode)
2926 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2927 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002928
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002929 ironlake_edp_panel_vdd_off(intel_dp, false);
2930 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002931
Jesse Barnes4d926462010-10-07 16:01:07 -07002932 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002933 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002934 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002935 }
2936
Chris Wilsonf6849602010-09-19 09:29:33 +01002937 intel_dp_add_properties(intel_dp, connector);
2938
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002939 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2940 * 0xd. Failure to do so will result in spurious interrupts being
2941 * generated on the port when a cable is not attached.
2942 */
2943 if (IS_G4X(dev) && !IS_GM45(dev)) {
2944 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2945 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2946 }
2947}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002948
2949void
2950intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2951{
2952 struct intel_digital_port *intel_dig_port;
2953 struct intel_encoder *intel_encoder;
2954 struct drm_encoder *encoder;
2955 struct intel_connector *intel_connector;
2956
2957 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2958 if (!intel_dig_port)
2959 return;
2960
2961 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2962 if (!intel_connector) {
2963 kfree(intel_dig_port);
2964 return;
2965 }
2966
2967 intel_encoder = &intel_dig_port->base;
2968 encoder = &intel_encoder->base;
2969
2970 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2971 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002972 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002973
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002974 intel_encoder->enable = intel_enable_dp;
2975 intel_encoder->pre_enable = intel_pre_enable_dp;
2976 intel_encoder->disable = intel_disable_dp;
2977 intel_encoder->post_disable = intel_post_disable_dp;
2978 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002979
Paulo Zanoni174edf12012-10-26 19:05:50 -02002980 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002981 intel_dig_port->dp.output_reg = output_reg;
2982
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002983 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002984 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2985 intel_encoder->cloneable = false;
2986 intel_encoder->hot_plug = intel_dp_hot_plug;
2987
2988 intel_dp_init_connector(intel_dig_port, intel_connector);
2989}