blob: f1ffbfa6acef3b6afb75d45ce3562758f88be3a5 [file] [log] [blame]
Grant Likelyca632f52011-06-06 01:16:30 -06001/*
Ben Dooks7fba5342006-05-20 15:00:18 -07002 * Copyright (c) 2006 Ben Dooks
Ben Dooksbec08062009-12-14 22:20:24 -08003 * Copyright 2006-2009 Simtec Electronics
Ben Dooks7fba5342006-05-20 15:00:18 -07004 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10*/
11
Ben Dooks7fba5342006-05-20 15:00:18 -070012#include <linux/init.h>
13#include <linux/spinlock.h>
14#include <linux/workqueue.h>
15#include <linux/interrupt.h>
16#include <linux/delay.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/clk.h>
20#include <linux/platform_device.h>
Ben Dooksee9c1fb2009-01-06 14:41:44 -080021#include <linux/gpio.h>
Ben Dooks1a0c2202009-09-22 16:46:12 -070022#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Ben Dooks7fba5342006-05-20 15:00:18 -070024
25#include <linux/spi/spi.h>
26#include <linux/spi/spi_bitbang.h>
Heiko Stuebnerf35ef7c2012-01-31 20:06:07 +090027#include <linux/spi/s3c24xx.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040028#include <linux/module.h>
Ben Dooks7fba5342006-05-20 15:00:18 -070029
Ben Dooks13622702008-10-30 10:14:38 +000030#include <plat/regs-spi.h>
Ben Dooks7fba5342006-05-20 15:00:18 -070031
Ben Dooksbec08062009-12-14 22:20:24 -080032#include <asm/fiq.h>
33
Grant Likelyca632f52011-06-06 01:16:30 -060034#include "spi-s3c24xx-fiq.h"
Ben Dooksbec08062009-12-14 22:20:24 -080035
Ben Dooks570327d2009-09-22 16:46:14 -070036/**
37 * s3c24xx_spi_devstate - per device data
38 * @hz: Last frequency calculated for @sppre field.
39 * @mode: Last mode setting for the @spcon field.
40 * @spcon: Value to write to the SPCON register.
41 * @sppre: Value to write to the SPPRE register.
42 */
43struct s3c24xx_spi_devstate {
44 unsigned int hz;
45 unsigned int mode;
46 u8 spcon;
47 u8 sppre;
48};
49
Ben Dooksbec08062009-12-14 22:20:24 -080050enum spi_fiq_mode {
51 FIQ_MODE_NONE = 0,
52 FIQ_MODE_TX = 1,
53 FIQ_MODE_RX = 2,
54 FIQ_MODE_TXRX = 3,
55};
56
Ben Dooks7fba5342006-05-20 15:00:18 -070057struct s3c24xx_spi {
58 /* bitbang has to be first */
59 struct spi_bitbang bitbang;
60 struct completion done;
61
62 void __iomem *regs;
63 int irq;
64 int len;
65 int count;
66
Ben Dooksbec08062009-12-14 22:20:24 -080067 struct fiq_handler fiq_handler;
68 enum spi_fiq_mode fiq_mode;
69 unsigned char fiq_inuse;
70 unsigned char fiq_claimed;
71
Arnaud Patard (Rtp6c912a32007-03-16 13:38:36 -080072 void (*set_cs)(struct s3c2410_spi_info *spi,
Ben Dooks8736b922007-01-26 00:56:43 -080073 int cs, int pol);
74
Ben Dooks7fba5342006-05-20 15:00:18 -070075 /* data buffers */
76 const unsigned char *tx;
77 unsigned char *rx;
78
79 struct clk *clk;
Ben Dooks7fba5342006-05-20 15:00:18 -070080 struct spi_master *master;
81 struct spi_device *curdev;
82 struct device *dev;
83 struct s3c2410_spi_info *pdata;
84};
85
86#define SPCON_DEFAULT (S3C2410_SPCON_MSTR | S3C2410_SPCON_SMOD_INT)
87#define SPPIN_DEFAULT (S3C2410_SPPIN_KEEP)
88
89static inline struct s3c24xx_spi *to_hw(struct spi_device *sdev)
90{
91 return spi_master_get_devdata(sdev->master);
92}
93
Ben Dooks8736b922007-01-26 00:56:43 -080094static void s3c24xx_spi_gpiocs(struct s3c2410_spi_info *spi, int cs, int pol)
95{
Ben Dooksee9c1fb2009-01-06 14:41:44 -080096 gpio_set_value(spi->pin_cs, pol);
Ben Dooks8736b922007-01-26 00:56:43 -080097}
98
Ben Dooks7fba5342006-05-20 15:00:18 -070099static void s3c24xx_spi_chipsel(struct spi_device *spi, int value)
100{
Ben Dooks570327d2009-09-22 16:46:14 -0700101 struct s3c24xx_spi_devstate *cs = spi->controller_state;
Ben Dooks7fba5342006-05-20 15:00:18 -0700102 struct s3c24xx_spi *hw = to_hw(spi);
103 unsigned int cspol = spi->mode & SPI_CS_HIGH ? 1 : 0;
Ben Dooks570327d2009-09-22 16:46:14 -0700104
105 /* change the chipselect state and the state of the spi engine clock */
Ben Dooks7fba5342006-05-20 15:00:18 -0700106
107 switch (value) {
108 case BITBANG_CS_INACTIVE:
Ben Dooks3d2c5b42007-04-16 22:53:22 -0700109 hw->set_cs(hw->pdata, spi->chip_select, cspol^1);
Ben Dooks570327d2009-09-22 16:46:14 -0700110 writeb(cs->spcon, hw->regs + S3C2410_SPCON);
Ben Dooks7fba5342006-05-20 15:00:18 -0700111 break;
112
113 case BITBANG_CS_ACTIVE:
Ben Dooks570327d2009-09-22 16:46:14 -0700114 writeb(cs->spcon | S3C2410_SPCON_ENSCK,
115 hw->regs + S3C2410_SPCON);
Ben Dooks3d2c5b42007-04-16 22:53:22 -0700116 hw->set_cs(hw->pdata, spi->chip_select, cspol);
Ben Dooks7fba5342006-05-20 15:00:18 -0700117 break;
Ben Dooks7fba5342006-05-20 15:00:18 -0700118 }
119}
120
Ben Dooks570327d2009-09-22 16:46:14 -0700121static int s3c24xx_spi_update_state(struct spi_device *spi,
122 struct spi_transfer *t)
Ben Dooks7fba5342006-05-20 15:00:18 -0700123{
124 struct s3c24xx_spi *hw = to_hw(spi);
Ben Dooks570327d2009-09-22 16:46:14 -0700125 struct s3c24xx_spi_devstate *cs = spi->controller_state;
Ben Dooks7fba5342006-05-20 15:00:18 -0700126 unsigned int hz;
127 unsigned int div;
Ben Dooksb8978782009-08-18 14:11:16 -0700128 unsigned long clk;
Ben Dooks7fba5342006-05-20 15:00:18 -0700129
Ben Dooks7fba5342006-05-20 15:00:18 -0700130 hz = t ? t->speed_hz : spi->max_speed_hz;
131
Ben Dooks19152972009-08-18 14:11:17 -0700132 if (!hz)
133 hz = spi->max_speed_hz;
134
Ben Dooks570327d2009-09-22 16:46:14 -0700135 if (spi->mode != cs->mode) {
Ben Dooksbec08062009-12-14 22:20:24 -0800136 u8 spcon = SPCON_DEFAULT | S3C2410_SPCON_ENSCK;
Ben Dooks7fba5342006-05-20 15:00:18 -0700137
Ben Dooks570327d2009-09-22 16:46:14 -0700138 if (spi->mode & SPI_CPHA)
139 spcon |= S3C2410_SPCON_CPHA_FMTB;
Ben Dooks7fba5342006-05-20 15:00:18 -0700140
Ben Dooks570327d2009-09-22 16:46:14 -0700141 if (spi->mode & SPI_CPOL)
142 spcon |= S3C2410_SPCON_CPOL_HIGH;
Ben Dooksb8978782009-08-18 14:11:16 -0700143
Ben Dooks570327d2009-09-22 16:46:14 -0700144 cs->mode = spi->mode;
145 cs->spcon = spcon;
146 }
Ben Dooksb8978782009-08-18 14:11:16 -0700147
Ben Dooks570327d2009-09-22 16:46:14 -0700148 if (cs->hz != hz) {
149 clk = clk_get_rate(hw->clk);
150 div = DIV_ROUND_UP(clk, hz * 2) - 1;
151
152 if (div > 255)
153 div = 255;
154
155 dev_dbg(&spi->dev, "pre-scaler=%d (wanted %d, got %ld)\n",
156 div, hz, clk / (2 * (div + 1)));
157
158 cs->hz = hz;
159 cs->sppre = div;
160 }
161
162 return 0;
163}
164
165static int s3c24xx_spi_setupxfer(struct spi_device *spi,
166 struct spi_transfer *t)
167{
168 struct s3c24xx_spi_devstate *cs = spi->controller_state;
169 struct s3c24xx_spi *hw = to_hw(spi);
170 int ret;
171
172 ret = s3c24xx_spi_update_state(spi, t);
173 if (!ret)
174 writeb(cs->sppre, hw->regs + S3C2410_SPPRE);
175
176 return ret;
177}
178
179static int s3c24xx_spi_setup(struct spi_device *spi)
180{
181 struct s3c24xx_spi_devstate *cs = spi->controller_state;
182 struct s3c24xx_spi *hw = to_hw(spi);
183 int ret;
184
185 /* allocate settings on the first call */
186 if (!cs) {
187 cs = kzalloc(sizeof(struct s3c24xx_spi_devstate), GFP_KERNEL);
188 if (!cs) {
189 dev_err(&spi->dev, "no memory for controller state\n");
190 return -ENOMEM;
191 }
192
193 cs->spcon = SPCON_DEFAULT;
194 cs->hz = -1;
195 spi->controller_state = cs;
196 }
197
198 /* initialise the state from the device */
199 ret = s3c24xx_spi_update_state(spi, NULL);
200 if (ret)
201 return ret;
Ben Dooks7fba5342006-05-20 15:00:18 -0700202
203 spin_lock(&hw->bitbang.lock);
204 if (!hw->bitbang.busy) {
205 hw->bitbang.chipselect(spi, BITBANG_CS_INACTIVE);
206 /* need to ndelay for 0.5 clocktick ? */
207 }
208 spin_unlock(&hw->bitbang.lock);
209
210 return 0;
211}
212
Ben Dooks570327d2009-09-22 16:46:14 -0700213static void s3c24xx_spi_cleanup(struct spi_device *spi)
Ben Dooks7fba5342006-05-20 15:00:18 -0700214{
Ben Dooks570327d2009-09-22 16:46:14 -0700215 kfree(spi->controller_state);
Ben Dooks7fba5342006-05-20 15:00:18 -0700216}
217
218static inline unsigned int hw_txbyte(struct s3c24xx_spi *hw, int count)
219{
David Brownell4b1badf2006-12-29 16:48:39 -0800220 return hw->tx ? hw->tx[count] : 0;
Ben Dooks7fba5342006-05-20 15:00:18 -0700221}
222
Ben Dooksbec08062009-12-14 22:20:24 -0800223#ifdef CONFIG_SPI_S3C24XX_FIQ
224/* Support for FIQ based pseudo-DMA to improve the transfer speed.
225 *
226 * This code uses the assembly helper in spi_s3c24xx_spi.S which is
227 * used by the FIQ core to move data between main memory and the peripheral
228 * block. Since this is code running on the processor, there is no problem
229 * with cache coherency of the buffers, so we can use any buffer we like.
230 */
231
232/**
233 * struct spi_fiq_code - FIQ code and header
234 * @length: The length of the code fragment, excluding this header.
235 * @ack_offset: The offset from @data to the word to place the IRQ ACK bit at.
236 * @data: The code itself to install as a FIQ handler.
237 */
238struct spi_fiq_code {
239 u32 length;
240 u32 ack_offset;
241 u8 data[0];
242};
243
244extern struct spi_fiq_code s3c24xx_spi_fiq_txrx;
245extern struct spi_fiq_code s3c24xx_spi_fiq_tx;
246extern struct spi_fiq_code s3c24xx_spi_fiq_rx;
247
248/**
249 * ack_bit - turn IRQ into IRQ acknowledgement bit
250 * @irq: The interrupt number
251 *
252 * Returns the bit to write to the interrupt acknowledge register.
253 */
254static inline u32 ack_bit(unsigned int irq)
255{
256 return 1 << (irq - IRQ_EINT0);
257}
258
259/**
260 * s3c24xx_spi_tryfiq - attempt to claim and setup FIQ for transfer
261 * @hw: The hardware state.
262 *
263 * Claim the FIQ handler (only one can be active at any one time) and
264 * then setup the correct transfer code for this transfer.
265 *
Daniel Mack3ad2f3f2010-02-03 08:01:28 +0800266 * This call updates all the necessary state information if successful,
Ben Dooksbec08062009-12-14 22:20:24 -0800267 * so the caller does not need to do anything more than start the transfer
268 * as normal, since the IRQ will have been re-routed to the FIQ handler.
269*/
Sachin Kamatcfeb3312013-09-10 11:20:13 +0530270static void s3c24xx_spi_tryfiq(struct s3c24xx_spi *hw)
Ben Dooksbec08062009-12-14 22:20:24 -0800271{
272 struct pt_regs regs;
273 enum spi_fiq_mode mode;
274 struct spi_fiq_code *code;
275 int ret;
276
277 if (!hw->fiq_claimed) {
278 /* try and claim fiq if we haven't got it, and if not
279 * then return and simply use another transfer method */
280
281 ret = claim_fiq(&hw->fiq_handler);
282 if (ret)
283 return;
284 }
285
286 if (hw->tx && !hw->rx)
287 mode = FIQ_MODE_TX;
288 else if (hw->rx && !hw->tx)
289 mode = FIQ_MODE_RX;
290 else
291 mode = FIQ_MODE_TXRX;
292
293 regs.uregs[fiq_rspi] = (long)hw->regs;
294 regs.uregs[fiq_rrx] = (long)hw->rx;
295 regs.uregs[fiq_rtx] = (long)hw->tx + 1;
296 regs.uregs[fiq_rcount] = hw->len - 1;
297 regs.uregs[fiq_rirq] = (long)S3C24XX_VA_IRQ;
298
299 set_fiq_regs(&regs);
300
301 if (hw->fiq_mode != mode) {
302 u32 *ack_ptr;
303
304 hw->fiq_mode = mode;
305
306 switch (mode) {
307 case FIQ_MODE_TX:
308 code = &s3c24xx_spi_fiq_tx;
309 break;
310 case FIQ_MODE_RX:
311 code = &s3c24xx_spi_fiq_rx;
312 break;
313 case FIQ_MODE_TXRX:
314 code = &s3c24xx_spi_fiq_txrx;
315 break;
316 default:
317 code = NULL;
318 }
319
320 BUG_ON(!code);
321
322 ack_ptr = (u32 *)&code->data[code->ack_offset];
323 *ack_ptr = ack_bit(hw->irq);
324
325 set_fiq_handler(&code->data, code->length);
326 }
327
328 s3c24xx_set_fiq(hw->irq, true);
329
330 hw->fiq_mode = mode;
331 hw->fiq_inuse = 1;
332}
333
334/**
335 * s3c24xx_spi_fiqop - FIQ core code callback
336 * @pw: Data registered with the handler
337 * @release: Whether this is a release or a return.
338 *
339 * Called by the FIQ code when another module wants to use the FIQ, so
340 * return whether we are currently using this or not and then update our
341 * internal state.
342 */
343static int s3c24xx_spi_fiqop(void *pw, int release)
344{
345 struct s3c24xx_spi *hw = pw;
346 int ret = 0;
347
348 if (release) {
349 if (hw->fiq_inuse)
350 ret = -EBUSY;
351
352 /* note, we do not need to unroute the FIQ, as the FIQ
353 * vector code de-routes it to signal the end of transfer */
354
355 hw->fiq_mode = FIQ_MODE_NONE;
356 hw->fiq_claimed = 0;
357 } else {
358 hw->fiq_claimed = 1;
359 }
360
361 return ret;
362}
363
364/**
365 * s3c24xx_spi_initfiq - setup the information for the FIQ core
366 * @hw: The hardware state.
367 *
368 * Setup the fiq_handler block to pass to the FIQ core.
369 */
370static inline void s3c24xx_spi_initfiq(struct s3c24xx_spi *hw)
371{
372 hw->fiq_handler.dev_id = hw;
373 hw->fiq_handler.name = dev_name(hw->dev);
374 hw->fiq_handler.fiq_op = s3c24xx_spi_fiqop;
375}
376
377/**
378 * s3c24xx_spi_usefiq - return if we should be using FIQ.
379 * @hw: The hardware state.
380 *
381 * Return true if the platform data specifies whether this channel is
382 * allowed to use the FIQ.
383 */
384static inline bool s3c24xx_spi_usefiq(struct s3c24xx_spi *hw)
385{
386 return hw->pdata->use_fiq;
387}
388
389/**
390 * s3c24xx_spi_usingfiq - return if channel is using FIQ
391 * @spi: The hardware state.
392 *
393 * Return whether the channel is currently using the FIQ (separate from
394 * whether the FIQ is claimed).
395 */
396static inline bool s3c24xx_spi_usingfiq(struct s3c24xx_spi *spi)
397{
398 return spi->fiq_inuse;
399}
400#else
401
402static inline void s3c24xx_spi_initfiq(struct s3c24xx_spi *s) { }
403static inline void s3c24xx_spi_tryfiq(struct s3c24xx_spi *s) { }
404static inline bool s3c24xx_spi_usefiq(struct s3c24xx_spi *s) { return false; }
405static inline bool s3c24xx_spi_usingfiq(struct s3c24xx_spi *s) { return false; }
406
407#endif /* CONFIG_SPI_S3C24XX_FIQ */
408
Ben Dooks7fba5342006-05-20 15:00:18 -0700409static int s3c24xx_spi_txrx(struct spi_device *spi, struct spi_transfer *t)
410{
411 struct s3c24xx_spi *hw = to_hw(spi);
412
Ben Dooks7fba5342006-05-20 15:00:18 -0700413 hw->tx = t->tx_buf;
414 hw->rx = t->rx_buf;
415 hw->len = t->len;
416 hw->count = 0;
417
Ben Dooks4bb5eba2008-04-15 14:34:44 -0700418 init_completion(&hw->done);
419
Ben Dooksbec08062009-12-14 22:20:24 -0800420 hw->fiq_inuse = 0;
421 if (s3c24xx_spi_usefiq(hw) && t->len >= 3)
422 s3c24xx_spi_tryfiq(hw);
423
Ben Dooks7fba5342006-05-20 15:00:18 -0700424 /* send the first byte */
425 writeb(hw_txbyte(hw, 0), hw->regs + S3C2410_SPTDAT);
Ben Dooks4bb5eba2008-04-15 14:34:44 -0700426
Ben Dooks7fba5342006-05-20 15:00:18 -0700427 wait_for_completion(&hw->done);
Ben Dooks7fba5342006-05-20 15:00:18 -0700428 return hw->count;
429}
430
David Howells7d12e782006-10-05 14:55:46 +0100431static irqreturn_t s3c24xx_spi_irq(int irq, void *dev)
Ben Dooks7fba5342006-05-20 15:00:18 -0700432{
433 struct s3c24xx_spi *hw = dev;
434 unsigned int spsta = readb(hw->regs + S3C2410_SPSTA);
435 unsigned int count = hw->count;
436
437 if (spsta & S3C2410_SPSTA_DCOL) {
438 dev_dbg(hw->dev, "data-collision\n");
439 complete(&hw->done);
440 goto irq_done;
441 }
442
443 if (!(spsta & S3C2410_SPSTA_READY)) {
444 dev_dbg(hw->dev, "spi not ready for tx?\n");
445 complete(&hw->done);
446 goto irq_done;
447 }
448
Ben Dooksbec08062009-12-14 22:20:24 -0800449 if (!s3c24xx_spi_usingfiq(hw)) {
450 hw->count++;
Ben Dooks7fba5342006-05-20 15:00:18 -0700451
Ben Dooksbec08062009-12-14 22:20:24 -0800452 if (hw->rx)
453 hw->rx[count] = readb(hw->regs + S3C2410_SPRDAT);
Ben Dooks7fba5342006-05-20 15:00:18 -0700454
Ben Dooksbec08062009-12-14 22:20:24 -0800455 count++;
Ben Dooks7fba5342006-05-20 15:00:18 -0700456
Ben Dooksbec08062009-12-14 22:20:24 -0800457 if (count < hw->len)
458 writeb(hw_txbyte(hw, count), hw->regs + S3C2410_SPTDAT);
459 else
460 complete(&hw->done);
461 } else {
462 hw->count = hw->len;
463 hw->fiq_inuse = 0;
464
465 if (hw->rx)
466 hw->rx[hw->len-1] = readb(hw->regs + S3C2410_SPRDAT);
467
Ben Dooks7fba5342006-05-20 15:00:18 -0700468 complete(&hw->done);
Ben Dooksbec08062009-12-14 22:20:24 -0800469 }
Ben Dooks7fba5342006-05-20 15:00:18 -0700470
471 irq_done:
472 return IRQ_HANDLED;
473}
474
Ben Dooks5aa6cf32008-08-04 13:41:10 -0700475static void s3c24xx_spi_initialsetup(struct s3c24xx_spi *hw)
476{
477 /* for the moment, permanently enable the clock */
478
479 clk_enable(hw->clk);
480
481 /* program defaults into the registers */
482
483 writeb(0xff, hw->regs + S3C2410_SPPRE);
484 writeb(SPPIN_DEFAULT, hw->regs + S3C2410_SPPIN);
485 writeb(SPCON_DEFAULT, hw->regs + S3C2410_SPCON);
Ben Dookscf46b972008-10-15 22:02:41 -0700486
Ben Dooksee9c1fb2009-01-06 14:41:44 -0800487 if (hw->pdata) {
488 if (hw->set_cs == s3c24xx_spi_gpiocs)
489 gpio_direction_output(hw->pdata->pin_cs, 1);
490
491 if (hw->pdata->gpio_setup)
492 hw->pdata->gpio_setup(hw->pdata, 1);
493 }
Ben Dooks5aa6cf32008-08-04 13:41:10 -0700494}
495
Grant Likelyfd4a3192012-12-07 16:57:14 +0000496static int s3c24xx_spi_probe(struct platform_device *pdev)
Ben Dooks7fba5342006-05-20 15:00:18 -0700497{
Ben Dooks50f426b2008-04-15 14:34:45 -0700498 struct s3c2410_spi_info *pdata;
Ben Dooks7fba5342006-05-20 15:00:18 -0700499 struct s3c24xx_spi *hw;
500 struct spi_master *master;
Ben Dooks7fba5342006-05-20 15:00:18 -0700501 struct resource *res;
502 int err = 0;
Ben Dooks7fba5342006-05-20 15:00:18 -0700503
504 master = spi_alloc_master(&pdev->dev, sizeof(struct s3c24xx_spi));
505 if (master == NULL) {
506 dev_err(&pdev->dev, "No memory for spi_master\n");
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900507 return -ENOMEM;
Ben Dooks7fba5342006-05-20 15:00:18 -0700508 }
509
510 hw = spi_master_get_devdata(master);
511 memset(hw, 0, sizeof(struct s3c24xx_spi));
512
Axel Lin94c69f72013-09-10 15:43:41 +0800513 hw->master = master;
Jingoo Han8074cf02013-07-30 16:58:59 +0900514 hw->pdata = pdata = dev_get_platdata(&pdev->dev);
Ben Dooks7fba5342006-05-20 15:00:18 -0700515 hw->dev = &pdev->dev;
516
Ben Dooks50f426b2008-04-15 14:34:45 -0700517 if (pdata == NULL) {
Ben Dooks7fba5342006-05-20 15:00:18 -0700518 dev_err(&pdev->dev, "No platform data supplied\n");
519 err = -ENOENT;
520 goto err_no_pdata;
521 }
522
523 platform_set_drvdata(pdev, hw);
524 init_completion(&hw->done);
525
Ben Dooksbec08062009-12-14 22:20:24 -0800526 /* initialise fiq handler */
527
528 s3c24xx_spi_initfiq(hw);
529
Ben Dooksd1e77802008-04-15 14:34:46 -0700530 /* setup the master state. */
531
David Brownelle7db06b2009-06-17 16:26:04 -0700532 /* the spi->mode bits understood by this driver: */
533 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
534
Ben Dooksd1e77802008-04-15 14:34:46 -0700535 master->num_chipselect = hw->pdata->num_cs;
Ben Dookscb1d0a72008-07-28 15:46:33 -0700536 master->bus_num = pdata->bus_num;
Axel Lin08850fa2014-02-14 20:38:16 +0800537 master->bits_per_word_mask = SPI_BPW_MASK(8);
Ben Dooksd1e77802008-04-15 14:34:46 -0700538
Ben Dooks7fba5342006-05-20 15:00:18 -0700539 /* setup the state for the bitbang driver */
540
541 hw->bitbang.master = hw->master;
542 hw->bitbang.setup_transfer = s3c24xx_spi_setupxfer;
543 hw->bitbang.chipselect = s3c24xx_spi_chipsel;
544 hw->bitbang.txrx_bufs = s3c24xx_spi_txrx;
Ben Dooks570327d2009-09-22 16:46:14 -0700545
546 hw->master->setup = s3c24xx_spi_setup;
547 hw->master->cleanup = s3c24xx_spi_cleanup;
Ben Dooks7fba5342006-05-20 15:00:18 -0700548
549 dev_dbg(hw->dev, "bitbang at %p\n", &hw->bitbang);
550
551 /* find and map our resources */
Ben Dooks7fba5342006-05-20 15:00:18 -0700552 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900553 hw->regs = devm_ioremap_resource(&pdev->dev, res);
554 if (IS_ERR(hw->regs)) {
555 err = PTR_ERR(hw->regs);
556 goto err_no_pdata;
Ben Dooks7fba5342006-05-20 15:00:18 -0700557 }
558
559 hw->irq = platform_get_irq(pdev, 0);
560 if (hw->irq < 0) {
561 dev_err(&pdev->dev, "No IRQ specified\n");
562 err = -ENOENT;
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900563 goto err_no_pdata;
Ben Dooks7fba5342006-05-20 15:00:18 -0700564 }
565
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900566 err = devm_request_irq(&pdev->dev, hw->irq, s3c24xx_spi_irq, 0,
567 pdev->name, hw);
Ben Dooks7fba5342006-05-20 15:00:18 -0700568 if (err) {
569 dev_err(&pdev->dev, "Cannot claim IRQ\n");
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900570 goto err_no_pdata;
Ben Dooks7fba5342006-05-20 15:00:18 -0700571 }
572
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900573 hw->clk = devm_clk_get(&pdev->dev, "spi");
Ben Dooks7fba5342006-05-20 15:00:18 -0700574 if (IS_ERR(hw->clk)) {
575 dev_err(&pdev->dev, "No clock for device\n");
576 err = PTR_ERR(hw->clk);
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900577 goto err_no_pdata;
Ben Dooks7fba5342006-05-20 15:00:18 -0700578 }
579
Ben Dooks7fba5342006-05-20 15:00:18 -0700580 /* setup any gpio we can */
581
Ben Dooks50f426b2008-04-15 14:34:45 -0700582 if (!pdata->set_cs) {
Ben Dooksee9c1fb2009-01-06 14:41:44 -0800583 if (pdata->pin_cs < 0) {
584 dev_err(&pdev->dev, "No chipselect pin\n");
Julia Lawallb2af0452012-08-22 13:42:47 +0200585 err = -EINVAL;
Ben Dooksee9c1fb2009-01-06 14:41:44 -0800586 goto err_register;
587 }
Ben Dooks8736b922007-01-26 00:56:43 -0800588
Jingoo Hanc9f722e2013-12-09 19:19:13 +0900589 err = devm_gpio_request(&pdev->dev, pdata->pin_cs,
590 dev_name(&pdev->dev));
Ben Dooksee9c1fb2009-01-06 14:41:44 -0800591 if (err) {
592 dev_err(&pdev->dev, "Failed to get gpio for cs\n");
593 goto err_register;
594 }
595
596 hw->set_cs = s3c24xx_spi_gpiocs;
597 gpio_direction_output(pdata->pin_cs, 1);
Ben Dooks8736b922007-01-26 00:56:43 -0800598 } else
Ben Dooks50f426b2008-04-15 14:34:45 -0700599 hw->set_cs = pdata->set_cs;
Ben Dooks7fba5342006-05-20 15:00:18 -0700600
Ben Dooksee9c1fb2009-01-06 14:41:44 -0800601 s3c24xx_spi_initialsetup(hw);
602
Ben Dooks7fba5342006-05-20 15:00:18 -0700603 /* register our spi controller */
604
605 err = spi_bitbang_start(&hw->bitbang);
606 if (err) {
607 dev_err(&pdev->dev, "Failed to register SPI master\n");
608 goto err_register;
609 }
610
Ben Dooks7fba5342006-05-20 15:00:18 -0700611 return 0;
612
613 err_register:
614 clk_disable(hw->clk);
Ben Dooks7fba5342006-05-20 15:00:18 -0700615
Ben Dooks7fba5342006-05-20 15:00:18 -0700616 err_no_pdata:
Joe Perchesa419aef2009-08-18 11:18:35 -0700617 spi_master_put(hw->master);
Ben Dooks7fba5342006-05-20 15:00:18 -0700618 return err;
619}
620
Grant Likelyfd4a3192012-12-07 16:57:14 +0000621static int s3c24xx_spi_remove(struct platform_device *dev)
Ben Dooks7fba5342006-05-20 15:00:18 -0700622{
623 struct s3c24xx_spi *hw = platform_get_drvdata(dev);
624
Axel Linc6e7b8c2011-05-15 07:35:16 +0800625 spi_bitbang_stop(&hw->bitbang);
Ben Dooks7fba5342006-05-20 15:00:18 -0700626 clk_disable(hw->clk);
Ben Dooks7fba5342006-05-20 15:00:18 -0700627 spi_master_put(hw->master);
628 return 0;
629}
630
631
632#ifdef CONFIG_PM
633
Ben Dooks6d613202009-09-22 16:46:13 -0700634static int s3c24xx_spi_suspend(struct device *dev)
Ben Dooks7fba5342006-05-20 15:00:18 -0700635{
Axel Lina12163942013-08-09 15:35:16 +0800636 struct s3c24xx_spi *hw = dev_get_drvdata(dev);
Ben Dooks7fba5342006-05-20 15:00:18 -0700637
Ben Dookscf46b972008-10-15 22:02:41 -0700638 if (hw->pdata && hw->pdata->gpio_setup)
639 hw->pdata->gpio_setup(hw->pdata, 0);
640
Ben Dooks7fba5342006-05-20 15:00:18 -0700641 clk_disable(hw->clk);
642 return 0;
643}
644
Ben Dooks6d613202009-09-22 16:46:13 -0700645static int s3c24xx_spi_resume(struct device *dev)
Ben Dooks7fba5342006-05-20 15:00:18 -0700646{
Axel Lina12163942013-08-09 15:35:16 +0800647 struct s3c24xx_spi *hw = dev_get_drvdata(dev);
Ben Dooks7fba5342006-05-20 15:00:18 -0700648
Ben Dooks5aa6cf32008-08-04 13:41:10 -0700649 s3c24xx_spi_initialsetup(hw);
Ben Dooks7fba5342006-05-20 15:00:18 -0700650 return 0;
651}
652
Alexey Dobriyan47145212009-12-14 18:00:08 -0800653static const struct dev_pm_ops s3c24xx_spi_pmops = {
Ben Dooks6d613202009-09-22 16:46:13 -0700654 .suspend = s3c24xx_spi_suspend,
655 .resume = s3c24xx_spi_resume,
656};
657
658#define S3C24XX_SPI_PMOPS &s3c24xx_spi_pmops
Ben Dooks7fba5342006-05-20 15:00:18 -0700659#else
Ben Dooks6d613202009-09-22 16:46:13 -0700660#define S3C24XX_SPI_PMOPS NULL
661#endif /* CONFIG_PM */
Ben Dooks7fba5342006-05-20 15:00:18 -0700662
Kay Sievers7e38c3c2008-04-10 21:29:20 -0700663MODULE_ALIAS("platform:s3c2410-spi");
Ben Dooks42cde432008-09-13 02:33:24 -0700664static struct platform_driver s3c24xx_spi_driver = {
Grant Likely940ab882011-10-05 11:29:49 -0600665 .probe = s3c24xx_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000666 .remove = s3c24xx_spi_remove,
Ben Dooks7fba5342006-05-20 15:00:18 -0700667 .driver = {
668 .name = "s3c2410-spi",
669 .owner = THIS_MODULE,
Ben Dooks6d613202009-09-22 16:46:13 -0700670 .pm = S3C24XX_SPI_PMOPS,
Ben Dooks7fba5342006-05-20 15:00:18 -0700671 },
672};
Grant Likely940ab882011-10-05 11:29:49 -0600673module_platform_driver(s3c24xx_spi_driver);
Ben Dooks7fba5342006-05-20 15:00:18 -0700674
675MODULE_DESCRIPTION("S3C24XX SPI Driver");
676MODULE_AUTHOR("Ben Dooks, <ben@simtec.co.uk>");
677MODULE_LICENSE("GPL");