blob: 0d468e6ad3fc67d3ccc0f842d50724873ce19438 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
Ville Syrjälä773538e82014-09-04 14:54:56 +0300293static void pps_lock(struct intel_dp *intel_dp)
294{
295 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
296 struct intel_encoder *encoder = &intel_dig_port->base;
297 struct drm_device *dev = encoder->base.dev;
298 struct drm_i915_private *dev_priv = dev->dev_private;
299 enum intel_display_power_domain power_domain;
300
301 /*
302 * See vlv_power_sequencer_reset() why we need
303 * a power domain reference here.
304 */
305 power_domain = intel_display_port_power_domain(encoder);
306 intel_display_power_get(dev_priv, power_domain);
307
308 mutex_lock(&dev_priv->pps_mutex);
309}
310
311static void pps_unlock(struct intel_dp *intel_dp)
312{
313 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
314 struct intel_encoder *encoder = &intel_dig_port->base;
315 struct drm_device *dev = encoder->base.dev;
316 struct drm_i915_private *dev_priv = dev->dev_private;
317 enum intel_display_power_domain power_domain;
318
319 mutex_unlock(&dev_priv->pps_mutex);
320
321 power_domain = intel_display_port_power_domain(encoder);
322 intel_display_power_put(dev_priv, power_domain);
323}
324
Jani Nikulabf13e812013-09-06 07:40:05 +0300325static enum pipe
326vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300331 struct intel_encoder *encoder;
332 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
333 struct edp_power_seq power_seq;
Jani Nikulabf13e812013-09-06 07:40:05 +0300334
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300335 lockdep_assert_held(&dev_priv->pps_mutex);
336
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300337 if (intel_dp->pps_pipe != INVALID_PIPE)
338 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300339
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300340 /*
341 * We don't have power sequencer currently.
342 * Pick one that's not used by other ports.
343 */
344 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
345 base.head) {
346 struct intel_dp *tmp;
347
348 if (encoder->type != INTEL_OUTPUT_EDP)
349 continue;
350
351 tmp = enc_to_intel_dp(&encoder->base);
352
353 if (tmp->pps_pipe != INVALID_PIPE)
354 pipes &= ~(1 << tmp->pps_pipe);
355 }
356
357 /*
358 * Didn't find one. This should not happen since there
359 * are two power sequencers and up to two eDP ports.
360 */
361 if (WARN_ON(pipes == 0))
362 return PIPE_A;
363
364 intel_dp->pps_pipe = ffs(pipes) - 1;
365
366 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
367 pipe_name(intel_dp->pps_pipe),
368 port_name(intel_dig_port->port));
369
370 /* init power sequencer on this pipe and port */
371 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
372 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
373 &power_seq);
374
375 return intel_dp->pps_pipe;
376}
377
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300378typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
379 enum pipe pipe);
380
381static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
382 enum pipe pipe)
383{
384 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
385}
386
387static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
388 enum pipe pipe)
389{
390 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
391}
392
393static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
394 enum pipe pipe)
395{
396 return true;
397}
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300400vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
401 enum port port,
402 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300403{
404 enum pipe pipe;
405
Jani Nikulabf13e812013-09-06 07:40:05 +0300406 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
407 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
408 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300409
410 if (port_sel != PANEL_PORT_SELECT_VLV(port))
411 continue;
412
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300413 if (!pipe_check(dev_priv, pipe))
414 continue;
415
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300416 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300417 }
418
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300419 return INVALID_PIPE;
420}
421
422static void
423vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
424{
425 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
426 struct drm_device *dev = intel_dig_port->base.base.dev;
427 struct drm_i915_private *dev_priv = dev->dev_private;
428 struct edp_power_seq power_seq;
429 enum port port = intel_dig_port->port;
430
431 lockdep_assert_held(&dev_priv->pps_mutex);
432
433 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300434 /* first pick one where the panel is on */
435 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
436 vlv_pipe_has_pp_on);
437 /* didn't find one? pick one where vdd is on */
438 if (intel_dp->pps_pipe == INVALID_PIPE)
439 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
440 vlv_pipe_has_vdd_on);
441 /* didn't find one? pick one with just the correct port */
442 if (intel_dp->pps_pipe == INVALID_PIPE)
443 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
444 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300445
446 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
447 if (intel_dp->pps_pipe == INVALID_PIPE) {
448 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
449 port_name(port));
450 return;
451 }
452
453 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
454 port_name(port), pipe_name(intel_dp->pps_pipe));
455
456 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
458 &power_seq);
Jani Nikulabf13e812013-09-06 07:40:05 +0300459}
460
Ville Syrjälä773538e82014-09-04 14:54:56 +0300461void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
462{
463 struct drm_device *dev = dev_priv->dev;
464 struct intel_encoder *encoder;
465
466 if (WARN_ON(!IS_VALLEYVIEW(dev)))
467 return;
468
469 /*
470 * We can't grab pps_mutex here due to deadlock with power_domain
471 * mutex when power_domain functions are called while holding pps_mutex.
472 * That also means that in order to use pps_pipe the code needs to
473 * hold both a power domain reference and pps_mutex, and the power domain
474 * reference get/put must be done while _not_ holding pps_mutex.
475 * pps_{lock,unlock}() do these steps in the correct order, so one
476 * should use them always.
477 */
478
479 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
480 struct intel_dp *intel_dp;
481
482 if (encoder->type != INTEL_OUTPUT_EDP)
483 continue;
484
485 intel_dp = enc_to_intel_dp(&encoder->base);
486 intel_dp->pps_pipe = INVALID_PIPE;
487 }
488}
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
491{
492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
493
494 if (HAS_PCH_SPLIT(dev))
495 return PCH_PP_CONTROL;
496 else
497 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
498}
499
500static u32 _pp_stat_reg(struct intel_dp *intel_dp)
501{
502 struct drm_device *dev = intel_dp_to_dev(intel_dp);
503
504 if (HAS_PCH_SPLIT(dev))
505 return PCH_PP_STATUS;
506 else
507 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
508}
509
Clint Taylor01527b32014-07-07 13:01:46 -0700510/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
511 This function only applicable when panel PM state is not to be tracked */
512static int edp_notify_handler(struct notifier_block *this, unsigned long code,
513 void *unused)
514{
515 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
516 edp_notifier);
517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
518 struct drm_i915_private *dev_priv = dev->dev_private;
519 u32 pp_div;
520 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700521
522 if (!is_edp(intel_dp) || code != SYS_RESTART)
523 return 0;
524
Ville Syrjälä773538e82014-09-04 14:54:56 +0300525 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300526
Clint Taylor01527b32014-07-07 13:01:46 -0700527 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300528 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
529
Clint Taylor01527b32014-07-07 13:01:46 -0700530 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
531 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
532 pp_div = I915_READ(pp_div_reg);
533 pp_div &= PP_REFERENCE_DIVIDER_MASK;
534
535 /* 0x1F write to PP_DIV_REG sets max cycle delay */
536 I915_WRITE(pp_div_reg, pp_div | 0x1F);
537 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
538 msleep(intel_dp->panel_power_cycle_delay);
539 }
540
Ville Syrjälä773538e82014-09-04 14:54:56 +0300541 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300542
Clint Taylor01527b32014-07-07 13:01:46 -0700543 return 0;
544}
545
Daniel Vetter4be73782014-01-17 14:39:48 +0100546static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700547{
Paulo Zanoni30add222012-10-26 19:05:45 -0200548 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700549 struct drm_i915_private *dev_priv = dev->dev_private;
550
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300551 lockdep_assert_held(&dev_priv->pps_mutex);
552
Jani Nikulabf13e812013-09-06 07:40:05 +0300553 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700554}
555
Daniel Vetter4be73782014-01-17 14:39:48 +0100556static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700557{
Paulo Zanoni30add222012-10-26 19:05:45 -0200558 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700559 struct drm_i915_private *dev_priv = dev->dev_private;
560
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300561 lockdep_assert_held(&dev_priv->pps_mutex);
562
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700564}
565
Keith Packard9b984da2011-09-19 13:54:47 -0700566static void
567intel_dp_check_edp(struct intel_dp *intel_dp)
568{
Paulo Zanoni30add222012-10-26 19:05:45 -0200569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700570 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700571
Keith Packard9b984da2011-09-19 13:54:47 -0700572 if (!is_edp(intel_dp))
573 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700574
Daniel Vetter4be73782014-01-17 14:39:48 +0100575 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700576 WARN(1, "eDP powered off while attempting aux channel communication.\n");
577 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300578 I915_READ(_pp_stat_reg(intel_dp)),
579 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700580 }
581}
582
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100583static uint32_t
584intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
585{
586 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
587 struct drm_device *dev = intel_dig_port->base.base.dev;
588 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300589 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100590 uint32_t status;
591 bool done;
592
Daniel Vetteref04f002012-12-01 21:03:59 +0100593#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100594 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300595 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300596 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100597 else
598 done = wait_for_atomic(C, 10) == 0;
599 if (!done)
600 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
601 has_aux_irq);
602#undef C
603
604 return status;
605}
606
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000607static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
608{
609 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
610 struct drm_device *dev = intel_dig_port->base.base.dev;
611
612 /*
613 * The clock divider is based off the hrawclk, and would like to run at
614 * 2MHz. So, take the hrawclk value and divide by 2 and use that
615 */
616 return index ? 0 : intel_hrawclk(dev) / 2;
617}
618
619static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
620{
621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
622 struct drm_device *dev = intel_dig_port->base.base.dev;
623
624 if (index)
625 return 0;
626
627 if (intel_dig_port->port == PORT_A) {
628 if (IS_GEN6(dev) || IS_GEN7(dev))
629 return 200; /* SNB & IVB eDP input clock at 400Mhz */
630 else
631 return 225; /* eDP input clock at 450Mhz */
632 } else {
633 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
634 }
635}
636
637static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300638{
639 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
640 struct drm_device *dev = intel_dig_port->base.base.dev;
641 struct drm_i915_private *dev_priv = dev->dev_private;
642
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000643 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100644 if (index)
645 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000646 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300647 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
648 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100649 switch (index) {
650 case 0: return 63;
651 case 1: return 72;
652 default: return 0;
653 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000654 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100655 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300656 }
657}
658
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000659static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
660{
661 return index ? 0 : 100;
662}
663
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000664static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
665 bool has_aux_irq,
666 int send_bytes,
667 uint32_t aux_clock_divider)
668{
669 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
670 struct drm_device *dev = intel_dig_port->base.base.dev;
671 uint32_t precharge, timeout;
672
673 if (IS_GEN6(dev))
674 precharge = 3;
675 else
676 precharge = 5;
677
678 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
679 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
680 else
681 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
682
683 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000684 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000685 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000686 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000687 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000688 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000689 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
690 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000691 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000692}
693
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100695intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700696 uint8_t *send, int send_bytes,
697 uint8_t *recv, int recv_size)
698{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200699 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
700 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700701 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300702 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700703 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100704 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100705 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000707 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100708 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200709 bool vdd;
710
Ville Syrjälä773538e82014-09-04 14:54:56 +0300711 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300712
Ville Syrjälä72c35002014-08-18 22:16:00 +0300713 /*
714 * We will be called with VDD already enabled for dpcd/edid/oui reads.
715 * In such cases we want to leave VDD enabled and it's up to upper layers
716 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
717 * ourselves.
718 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300719 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100720
721 /* dp aux is extremely sensitive to irq latency, hence request the
722 * lowest possible wakeup latency and so prevent the cpu from going into
723 * deep sleep states.
724 */
725 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726
Keith Packard9b984da2011-09-19 13:54:47 -0700727 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800728
Paulo Zanonic67a4702013-08-19 13:18:09 -0300729 intel_aux_display_runtime_get(dev_priv);
730
Jesse Barnes11bee432011-08-01 15:02:20 -0700731 /* Try to wait for any previous AUX channel activity */
732 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100733 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700734 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
735 break;
736 msleep(1);
737 }
738
739 if (try == 3) {
740 WARN(1, "dp_aux_ch not started status 0x%08x\n",
741 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100742 ret = -EBUSY;
743 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100744 }
745
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300746 /* Only 5 data registers! */
747 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
748 ret = -E2BIG;
749 goto out;
750 }
751
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000752 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000753 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
754 has_aux_irq,
755 send_bytes,
756 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000757
Chris Wilsonbc866252013-07-21 16:00:03 +0100758 /* Must try at least 3 times according to DP spec */
759 for (try = 0; try < 5; try++) {
760 /* Load the send data into the aux channel data registers */
761 for (i = 0; i < send_bytes; i += 4)
762 I915_WRITE(ch_data + i,
763 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400764
Chris Wilsonbc866252013-07-21 16:00:03 +0100765 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000766 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100767
Chris Wilsonbc866252013-07-21 16:00:03 +0100768 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400769
Chris Wilsonbc866252013-07-21 16:00:03 +0100770 /* Clear done status and any errors */
771 I915_WRITE(ch_ctl,
772 status |
773 DP_AUX_CH_CTL_DONE |
774 DP_AUX_CH_CTL_TIME_OUT_ERROR |
775 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400776
Chris Wilsonbc866252013-07-21 16:00:03 +0100777 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
778 DP_AUX_CH_CTL_RECEIVE_ERROR))
779 continue;
780 if (status & DP_AUX_CH_CTL_DONE)
781 break;
782 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100783 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784 break;
785 }
786
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700788 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100789 ret = -EBUSY;
790 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700791 }
792
793 /* Check for timeout or receive error.
794 * Timeouts occur when the sink is not connected
795 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700796 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700797 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100798 ret = -EIO;
799 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700800 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700801
802 /* Timeouts occur when the device isn't connected, so they're
803 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700804 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800805 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 ret = -ETIMEDOUT;
807 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700808 }
809
810 /* Unload any bytes sent back from the other side */
811 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
812 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 if (recv_bytes > recv_size)
814 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400815
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100816 for (i = 0; i < recv_bytes; i += 4)
817 unpack_aux(I915_READ(ch_data + i),
818 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700819
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100820 ret = recv_bytes;
821out:
822 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300823 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100824
Jani Nikula884f19e2014-03-14 16:51:14 +0200825 if (vdd)
826 edp_panel_vdd_off(intel_dp, false);
827
Ville Syrjälä773538e82014-09-04 14:54:56 +0300828 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300829
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100830 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831}
832
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300833#define BARE_ADDRESS_SIZE 3
834#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200835static ssize_t
836intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200838 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
839 uint8_t txbuf[20], rxbuf[20];
840 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700841 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842
Jani Nikula9d1a1032014-03-14 16:51:15 +0200843 txbuf[0] = msg->request << 4;
844 txbuf[1] = msg->address >> 8;
845 txbuf[2] = msg->address & 0xff;
846 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847
Jani Nikula9d1a1032014-03-14 16:51:15 +0200848 switch (msg->request & ~DP_AUX_I2C_MOT) {
849 case DP_AUX_NATIVE_WRITE:
850 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300851 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200852 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200853
Jani Nikula9d1a1032014-03-14 16:51:15 +0200854 if (WARN_ON(txsize > 20))
855 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856
Jani Nikula9d1a1032014-03-14 16:51:15 +0200857 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700858
Jani Nikula9d1a1032014-03-14 16:51:15 +0200859 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
860 if (ret > 0) {
861 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700862
Jani Nikula9d1a1032014-03-14 16:51:15 +0200863 /* Return payload size. */
864 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200866 break;
867
868 case DP_AUX_NATIVE_READ:
869 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300870 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200871 rxsize = msg->size + 1;
872
873 if (WARN_ON(rxsize > 20))
874 return -E2BIG;
875
876 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
877 if (ret > 0) {
878 msg->reply = rxbuf[0] >> 4;
879 /*
880 * Assume happy day, and copy the data. The caller is
881 * expected to check msg->reply before touching it.
882 *
883 * Return payload size.
884 */
885 ret--;
886 memcpy(msg->buffer, rxbuf + 1, ret);
887 }
888 break;
889
890 default:
891 ret = -EINVAL;
892 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200894
Jani Nikula9d1a1032014-03-14 16:51:15 +0200895 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896}
897
Jani Nikula9d1a1032014-03-14 16:51:15 +0200898static void
899intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
903 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200904 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000905 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700906
Jani Nikula33ad6622014-03-14 16:51:16 +0200907 switch (port) {
908 case PORT_A:
909 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200910 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000911 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200912 case PORT_B:
913 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200914 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200915 break;
916 case PORT_C:
917 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200918 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200919 break;
920 case PORT_D:
921 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200922 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000923 break;
924 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200925 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000926 }
927
Jani Nikula33ad6622014-03-14 16:51:16 +0200928 if (!HAS_DDI(dev))
929 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000930
Jani Nikula0b998362014-03-14 16:51:17 +0200931 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200932 intel_dp->aux.dev = dev->dev;
933 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000934
Jani Nikula0b998362014-03-14 16:51:17 +0200935 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
936 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000938 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200939 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000940 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200941 name, ret);
942 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000943 }
David Flynn8316f332010-12-08 16:10:21 +0000944
Jani Nikula0b998362014-03-14 16:51:17 +0200945 ret = sysfs_create_link(&connector->base.kdev->kobj,
946 &intel_dp->aux.ddc.dev.kobj,
947 intel_dp->aux.ddc.dev.kobj.name);
948 if (ret < 0) {
949 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000950 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 }
952}
953
Imre Deak80f65de2014-02-11 17:12:49 +0200954static void
955intel_dp_connector_unregister(struct intel_connector *intel_connector)
956{
957 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
958
Dave Airlie0e32b392014-05-02 14:02:48 +1000959 if (!intel_connector->mst_port)
960 sysfs_remove_link(&intel_connector->base.kdev->kobj,
961 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200962 intel_connector_unregister(intel_connector);
963}
964
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200965static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300966hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
967{
968 switch (link_bw) {
969 case DP_LINK_BW_1_62:
970 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
971 break;
972 case DP_LINK_BW_2_7:
973 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
974 break;
975 case DP_LINK_BW_5_4:
976 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
977 break;
978 }
979}
980
981static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200982intel_dp_set_clock(struct intel_encoder *encoder,
983 struct intel_crtc_config *pipe_config, int link_bw)
984{
985 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800986 const struct dp_link_dpll *divisor = NULL;
987 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200988
989 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800990 divisor = gen4_dpll;
991 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200992 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800993 divisor = pch_dpll;
994 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300995 } else if (IS_CHERRYVIEW(dev)) {
996 divisor = chv_dpll;
997 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200998 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800999 divisor = vlv_dpll;
1000 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001001 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001002
1003 if (divisor && count) {
1004 for (i = 0; i < count; i++) {
1005 if (link_bw == divisor[i].link_bw) {
1006 pipe_config->dpll = divisor[i].dpll;
1007 pipe_config->clock_set = true;
1008 break;
1009 }
1010 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001011 }
1012}
1013
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001014bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001015intel_dp_compute_config(struct intel_encoder *encoder,
1016 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001018 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001020 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001022 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001023 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001024 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001026 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001027 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001028 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001029 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001030 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001031 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001032 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001033 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001034
Imre Deakbc7d38a2013-05-16 14:40:36 +03001035 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001036 pipe_config->has_pch_encoder = true;
1037
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001038 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001039 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001040 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikuladd06f902012-10-19 14:51:50 +03001042 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1043 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1044 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001045 if (!HAS_PCH_SPLIT(dev))
1046 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1047 intel_connector->panel.fitting_mode);
1048 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001049 intel_pch_panel_fitting(intel_crtc, pipe_config,
1050 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001051 }
1052
Daniel Vettercb1793c2012-06-04 18:39:21 +02001053 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001054 return false;
1055
Daniel Vetter083f9562012-04-20 20:23:49 +02001056 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1057 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001058 max_lane_count, bws[max_clock],
1059 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001060
Daniel Vetter36008362013-03-27 00:44:59 +01001061 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1062 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001063 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001064 if (is_edp(intel_dp)) {
1065 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1066 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1067 dev_priv->vbt.edp_bpp);
1068 bpp = dev_priv->vbt.edp_bpp;
1069 }
1070
Jani Nikulaf4cdbc22014-05-14 13:02:19 +03001071 if (IS_BROADWELL(dev)) {
1072 /* Yes, it's an ugly hack. */
1073 min_lane_count = max_lane_count;
1074 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
1075 min_lane_count);
1076 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +03001077 min_lane_count = min(dev_priv->vbt.edp_lanes,
1078 max_lane_count);
1079 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
1080 min_lane_count);
1081 }
1082
1083 if (dev_priv->vbt.edp_rate) {
1084 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
1085 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
1086 bws[min_clock]);
1087 }
Imre Deak79842112013-07-18 17:44:13 +03001088 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001089
Daniel Vetter36008362013-03-27 00:44:59 +01001090 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001091 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1092 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001093
Dave Airliec6930992014-07-14 11:04:39 +10001094 for (clock = min_clock; clock <= max_clock; clock++) {
1095 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001096 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1097 link_avail = intel_dp_max_data_rate(link_clock,
1098 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001099
Daniel Vetter36008362013-03-27 00:44:59 +01001100 if (mode_rate <= link_avail) {
1101 goto found;
1102 }
1103 }
1104 }
1105 }
1106
1107 return false;
1108
1109found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001110 if (intel_dp->color_range_auto) {
1111 /*
1112 * See:
1113 * CEA-861-E - 5.1 Default Encoding Parameters
1114 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1115 */
Thierry Reding18316c82012-12-20 15:41:44 +01001116 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001117 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1118 else
1119 intel_dp->color_range = 0;
1120 }
1121
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001122 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001123 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001124
Daniel Vetter36008362013-03-27 00:44:59 +01001125 intel_dp->link_bw = bws[clock];
1126 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001127 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001128 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001129
Daniel Vetter36008362013-03-27 00:44:59 +01001130 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1131 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001132 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001133 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1134 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001135
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001136 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001137 adjusted_mode->crtc_clock,
1138 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001139 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001140
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301141 if (intel_connector->panel.downclock_mode != NULL &&
1142 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001143 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301144 intel_link_compute_m_n(bpp, lane_count,
1145 intel_connector->panel.downclock_mode->clock,
1146 pipe_config->port_clock,
1147 &pipe_config->dp_m2_n2);
1148 }
1149
Damien Lespiauea155f32014-07-29 18:06:20 +01001150 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001151 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1152 else
1153 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001154
Daniel Vetter36008362013-03-27 00:44:59 +01001155 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001156}
1157
Daniel Vetter7c62a162013-06-01 17:16:20 +02001158static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001159{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001160 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1161 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1162 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001163 struct drm_i915_private *dev_priv = dev->dev_private;
1164 u32 dpa_ctl;
1165
Daniel Vetterff9a6752013-06-01 17:16:21 +02001166 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001167 dpa_ctl = I915_READ(DP_A);
1168 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1169
Daniel Vetterff9a6752013-06-01 17:16:21 +02001170 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001171 /* For a long time we've carried around a ILK-DevA w/a for the
1172 * 160MHz clock. If we're really unlucky, it's still required.
1173 */
1174 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001175 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001176 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001177 } else {
1178 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001179 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001180 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001181
Daniel Vetterea9b6002012-11-29 15:59:31 +01001182 I915_WRITE(DP_A, dpa_ctl);
1183
1184 POSTING_READ(DP_A);
1185 udelay(500);
1186}
1187
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001188static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001189{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001190 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001191 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001192 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001193 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001194 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1195 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001196
Keith Packard417e8222011-11-01 19:54:11 -07001197 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001198 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001199 *
1200 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001201 * SNB CPU
1202 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001203 * CPT PCH
1204 *
1205 * IBX PCH and CPU are the same for almost everything,
1206 * except that the CPU DP PLL is configured in this
1207 * register
1208 *
1209 * CPT PCH is quite different, having many bits moved
1210 * to the TRANS_DP_CTL register instead. That
1211 * configuration happens (oddly) in ironlake_pch_enable
1212 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001213
Keith Packard417e8222011-11-01 19:54:11 -07001214 /* Preserve the BIOS-computed detected bit. This is
1215 * supposed to be read-only.
1216 */
1217 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001218
Keith Packard417e8222011-11-01 19:54:11 -07001219 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001220 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001221 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001222
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001223 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001224 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001225 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001226 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001227 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001228 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001229
Keith Packard417e8222011-11-01 19:54:11 -07001230 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001231
Imre Deakbc7d38a2013-05-16 14:40:36 +03001232 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001233 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1234 intel_dp->DP |= DP_SYNC_HS_HIGH;
1235 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1236 intel_dp->DP |= DP_SYNC_VS_HIGH;
1237 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1238
Jani Nikula6aba5b62013-10-04 15:08:10 +03001239 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001240 intel_dp->DP |= DP_ENHANCED_FRAMING;
1241
Daniel Vetter7c62a162013-06-01 17:16:20 +02001242 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001243 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001244 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001245 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001246
1247 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1248 intel_dp->DP |= DP_SYNC_HS_HIGH;
1249 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1250 intel_dp->DP |= DP_SYNC_VS_HIGH;
1251 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1252
Jani Nikula6aba5b62013-10-04 15:08:10 +03001253 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001254 intel_dp->DP |= DP_ENHANCED_FRAMING;
1255
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001256 if (!IS_CHERRYVIEW(dev)) {
1257 if (crtc->pipe == 1)
1258 intel_dp->DP |= DP_PIPEB_SELECT;
1259 } else {
1260 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1261 }
Keith Packard417e8222011-11-01 19:54:11 -07001262 } else {
1263 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001264 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265}
1266
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001267#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1268#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001269
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001270#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1271#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001272
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001273#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1274#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001275
Daniel Vetter4be73782014-01-17 14:39:48 +01001276static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001277 u32 mask,
1278 u32 value)
1279{
Paulo Zanoni30add222012-10-26 19:05:45 -02001280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001281 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001282 u32 pp_stat_reg, pp_ctrl_reg;
1283
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001284 lockdep_assert_held(&dev_priv->pps_mutex);
1285
Jani Nikulabf13e812013-09-06 07:40:05 +03001286 pp_stat_reg = _pp_stat_reg(intel_dp);
1287 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001288
1289 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001290 mask, value,
1291 I915_READ(pp_stat_reg),
1292 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001293
Jesse Barnes453c5422013-03-28 09:55:41 -07001294 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001295 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001296 I915_READ(pp_stat_reg),
1297 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001298 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001299
1300 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001301}
1302
Daniel Vetter4be73782014-01-17 14:39:48 +01001303static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001304{
1305 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001306 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001307}
1308
Daniel Vetter4be73782014-01-17 14:39:48 +01001309static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001310{
Keith Packardbd943152011-09-18 23:09:52 -07001311 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001312 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001313}
Keith Packardbd943152011-09-18 23:09:52 -07001314
Daniel Vetter4be73782014-01-17 14:39:48 +01001315static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001316{
1317 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001318
1319 /* When we disable the VDD override bit last we have to do the manual
1320 * wait. */
1321 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1322 intel_dp->panel_power_cycle_delay);
1323
Daniel Vetter4be73782014-01-17 14:39:48 +01001324 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001325}
Keith Packardbd943152011-09-18 23:09:52 -07001326
Daniel Vetter4be73782014-01-17 14:39:48 +01001327static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001328{
1329 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1330 intel_dp->backlight_on_delay);
1331}
1332
Daniel Vetter4be73782014-01-17 14:39:48 +01001333static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001334{
1335 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1336 intel_dp->backlight_off_delay);
1337}
Keith Packard99ea7122011-11-01 19:57:50 -07001338
Keith Packard832dd3c2011-11-01 19:34:06 -07001339/* Read the current pp_control value, unlocking the register if it
1340 * is locked
1341 */
1342
Jesse Barnes453c5422013-03-28 09:55:41 -07001343static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001344{
Jesse Barnes453c5422013-03-28 09:55:41 -07001345 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1346 struct drm_i915_private *dev_priv = dev->dev_private;
1347 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001348
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001349 lockdep_assert_held(&dev_priv->pps_mutex);
1350
Jani Nikulabf13e812013-09-06 07:40:05 +03001351 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001352 control &= ~PANEL_UNLOCK_MASK;
1353 control |= PANEL_UNLOCK_REGS;
1354 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001355}
1356
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001357static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001358{
Paulo Zanoni30add222012-10-26 19:05:45 -02001359 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001360 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1361 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001362 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001363 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001364 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001365 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001366 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001367
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001368 lockdep_assert_held(&dev_priv->pps_mutex);
1369
Keith Packard97af61f572011-09-28 16:23:51 -07001370 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001371 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001372
1373 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001374
Daniel Vetter4be73782014-01-17 14:39:48 +01001375 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001376 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001377
Imre Deak4e6e1a52014-03-27 17:45:11 +02001378 power_domain = intel_display_port_power_domain(intel_encoder);
1379 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001380
Paulo Zanonib0665d52013-10-30 19:50:27 -02001381 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001382
Daniel Vetter4be73782014-01-17 14:39:48 +01001383 if (!edp_have_panel_power(intel_dp))
1384 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001385
Jesse Barnes453c5422013-03-28 09:55:41 -07001386 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001387 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001388
Jani Nikulabf13e812013-09-06 07:40:05 +03001389 pp_stat_reg = _pp_stat_reg(intel_dp);
1390 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001391
1392 I915_WRITE(pp_ctrl_reg, pp);
1393 POSTING_READ(pp_ctrl_reg);
1394 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1395 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001396 /*
1397 * If the panel wasn't on, delay before accessing aux channel
1398 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001399 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001400 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001401 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001402 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001403
1404 return need_to_disable;
1405}
1406
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001407void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001408{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001409 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001410
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001411 if (!is_edp(intel_dp))
1412 return;
1413
Ville Syrjälä773538e82014-09-04 14:54:56 +03001414 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001415 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001416 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001417
1418 WARN(!vdd, "eDP VDD already requested on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001419}
1420
Daniel Vetter4be73782014-01-17 14:39:48 +01001421static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001422{
Paulo Zanoni30add222012-10-26 19:05:45 -02001423 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001424 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001425 struct intel_digital_port *intel_dig_port =
1426 dp_to_dig_port(intel_dp);
1427 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1428 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001429 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001430 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001431
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001432 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001433
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001434 WARN_ON(intel_dp->want_panel_vdd);
1435
1436 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001437 return;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001438
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001439 DRM_DEBUG_KMS("Turning eDP VDD off\n");
Paulo Zanonib0665d52013-10-30 19:50:27 -02001440
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001441 pp = ironlake_get_pp_control(intel_dp);
1442 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001443
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001444 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1445 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001446
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001447 I915_WRITE(pp_ctrl_reg, pp);
1448 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001449
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001450 /* Make sure sequencer is idle before allowing subsequent activity */
1451 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1452 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001453
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001454 if ((pp & POWER_TARGET_ON) == 0)
1455 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001456
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001457 power_domain = intel_display_port_power_domain(intel_encoder);
1458 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001459}
1460
Daniel Vetter4be73782014-01-17 14:39:48 +01001461static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001462{
1463 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1464 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001465
Ville Syrjälä773538e82014-09-04 14:54:56 +03001466 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001467 if (!intel_dp->want_panel_vdd)
1468 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001469 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001470}
1471
Imre Deakaba86892014-07-30 15:57:31 +03001472static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1473{
1474 unsigned long delay;
1475
1476 /*
1477 * Queue the timer to fire a long time from now (relative to the power
1478 * down delay) to keep the panel power up across a sequence of
1479 * operations.
1480 */
1481 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1482 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1483}
1484
Daniel Vetter4be73782014-01-17 14:39:48 +01001485static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001486{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001487 struct drm_i915_private *dev_priv =
1488 intel_dp_to_dev(intel_dp)->dev_private;
1489
1490 lockdep_assert_held(&dev_priv->pps_mutex);
1491
Keith Packard97af61f572011-09-28 16:23:51 -07001492 if (!is_edp(intel_dp))
1493 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001494
Keith Packardbd943152011-09-18 23:09:52 -07001495 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001496
Keith Packardbd943152011-09-18 23:09:52 -07001497 intel_dp->want_panel_vdd = false;
1498
Imre Deakaba86892014-07-30 15:57:31 +03001499 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001500 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001501 else
1502 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001503}
1504
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001505static void intel_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
1506{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001507 if (!is_edp(intel_dp))
1508 return;
1509
Ville Syrjälä773538e82014-09-04 14:54:56 +03001510 pps_lock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001511 edp_panel_vdd_off(intel_dp, sync);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001512 pps_unlock(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001513}
1514
Daniel Vetter4be73782014-01-17 14:39:48 +01001515void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001516{
Paulo Zanoni30add222012-10-26 19:05:45 -02001517 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001518 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001519 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001520 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001521
Keith Packard97af61f572011-09-28 16:23:51 -07001522 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001523 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001524
1525 DRM_DEBUG_KMS("Turn eDP power on\n");
1526
Ville Syrjälä773538e82014-09-04 14:54:56 +03001527 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001528
Daniel Vetter4be73782014-01-17 14:39:48 +01001529 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001530 DRM_DEBUG_KMS("eDP power already on\n");
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001531 goto out;
Keith Packard99ea7122011-11-01 19:57:50 -07001532 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001533
Daniel Vetter4be73782014-01-17 14:39:48 +01001534 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001535
Jani Nikulabf13e812013-09-06 07:40:05 +03001536 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001537 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001538 if (IS_GEN5(dev)) {
1539 /* ILK workaround: disable reset around power sequence */
1540 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001541 I915_WRITE(pp_ctrl_reg, pp);
1542 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001543 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001544
Keith Packard1c0ae802011-09-19 13:59:29 -07001545 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001546 if (!IS_GEN5(dev))
1547 pp |= PANEL_POWER_RESET;
1548
Jesse Barnes453c5422013-03-28 09:55:41 -07001549 I915_WRITE(pp_ctrl_reg, pp);
1550 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001551
Daniel Vetter4be73782014-01-17 14:39:48 +01001552 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001553 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001554
Keith Packard05ce1a42011-09-29 16:33:01 -07001555 if (IS_GEN5(dev)) {
1556 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001557 I915_WRITE(pp_ctrl_reg, pp);
1558 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001559 }
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001560
1561 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03001562 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001563}
1564
Daniel Vetter4be73782014-01-17 14:39:48 +01001565void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001566{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001567 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1568 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001569 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001570 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001571 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001572 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001573 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001574
Keith Packard97af61f572011-09-28 16:23:51 -07001575 if (!is_edp(intel_dp))
1576 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001577
Keith Packard99ea7122011-11-01 19:57:50 -07001578 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001579
Ville Syrjälä773538e82014-09-04 14:54:56 +03001580 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001581
Jani Nikula24f3e092014-03-17 16:43:36 +02001582 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1583
Jesse Barnes453c5422013-03-28 09:55:41 -07001584 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001585 /* We need to switch off panel power _and_ force vdd, for otherwise some
1586 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001587 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1588 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001589
Jani Nikulabf13e812013-09-06 07:40:05 +03001590 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001591
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001592 intel_dp->want_panel_vdd = false;
1593
Jesse Barnes453c5422013-03-28 09:55:41 -07001594 I915_WRITE(pp_ctrl_reg, pp);
1595 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001596
Paulo Zanonidce56b32013-12-19 14:29:40 -02001597 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001598 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001599
1600 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001601 power_domain = intel_display_port_power_domain(intel_encoder);
1602 intel_display_power_put(dev_priv, power_domain);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001603
Ville Syrjälä773538e82014-09-04 14:54:56 +03001604 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001605}
1606
Jani Nikula1250d102014-08-12 17:11:39 +03001607/* Enable backlight in the panel power control. */
1608static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001609{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001610 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1611 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001612 struct drm_i915_private *dev_priv = dev->dev_private;
1613 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001614 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001615
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001616 /*
1617 * If we enable the backlight right away following a panel power
1618 * on, we may see slight flicker as the panel syncs with the eDP
1619 * link. So delay a bit to make sure the image is solid before
1620 * allowing it to appear.
1621 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001622 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001623
Ville Syrjälä773538e82014-09-04 14:54:56 +03001624 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001625
Jesse Barnes453c5422013-03-28 09:55:41 -07001626 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001627 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001628
Jani Nikulabf13e812013-09-06 07:40:05 +03001629 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001630
1631 I915_WRITE(pp_ctrl_reg, pp);
1632 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001633
Ville Syrjälä773538e82014-09-04 14:54:56 +03001634 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001635}
1636
Jani Nikula1250d102014-08-12 17:11:39 +03001637/* Enable backlight PWM and backlight PP control. */
1638void intel_edp_backlight_on(struct intel_dp *intel_dp)
1639{
1640 if (!is_edp(intel_dp))
1641 return;
1642
1643 DRM_DEBUG_KMS("\n");
1644
1645 intel_panel_enable_backlight(intel_dp->attached_connector);
1646 _intel_edp_backlight_on(intel_dp);
1647}
1648
1649/* Disable backlight in the panel power control. */
1650static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001651{
Paulo Zanoni30add222012-10-26 19:05:45 -02001652 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001653 struct drm_i915_private *dev_priv = dev->dev_private;
1654 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001655 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001656
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001657 if (!is_edp(intel_dp))
1658 return;
1659
Ville Syrjälä773538e82014-09-04 14:54:56 +03001660 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001661
Jesse Barnes453c5422013-03-28 09:55:41 -07001662 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001663 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001664
Jani Nikulabf13e812013-09-06 07:40:05 +03001665 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001666
1667 I915_WRITE(pp_ctrl_reg, pp);
1668 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001669
Ville Syrjälä773538e82014-09-04 14:54:56 +03001670 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001671
1672 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001673 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001674}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001675
Jani Nikula1250d102014-08-12 17:11:39 +03001676/* Disable backlight PP control and backlight PWM. */
1677void intel_edp_backlight_off(struct intel_dp *intel_dp)
1678{
1679 if (!is_edp(intel_dp))
1680 return;
1681
1682 DRM_DEBUG_KMS("\n");
1683
1684 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001685 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001686}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001687
Jani Nikula73580fb72014-08-12 17:11:41 +03001688/*
1689 * Hook for controlling the panel power control backlight through the bl_power
1690 * sysfs attribute. Take care to handle multiple calls.
1691 */
1692static void intel_edp_backlight_power(struct intel_connector *connector,
1693 bool enable)
1694{
1695 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001696 bool is_enabled;
1697
Ville Syrjälä773538e82014-09-04 14:54:56 +03001698 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001699 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001700 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001701
1702 if (is_enabled == enable)
1703 return;
1704
Jani Nikula23ba9372014-08-27 14:08:43 +03001705 DRM_DEBUG_KMS("panel power control backlight %s\n",
1706 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001707
1708 if (enable)
1709 _intel_edp_backlight_on(intel_dp);
1710 else
1711 _intel_edp_backlight_off(intel_dp);
1712}
1713
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001714static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001715{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001716 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1717 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1718 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001719 struct drm_i915_private *dev_priv = dev->dev_private;
1720 u32 dpa_ctl;
1721
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001722 assert_pipe_disabled(dev_priv,
1723 to_intel_crtc(crtc)->pipe);
1724
Jesse Barnesd240f202010-08-13 15:43:26 -07001725 DRM_DEBUG_KMS("\n");
1726 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001727 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1728 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1729
1730 /* We don't adjust intel_dp->DP while tearing down the link, to
1731 * facilitate link retraining (e.g. after hotplug). Hence clear all
1732 * enable bits here to ensure that we don't enable too much. */
1733 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1734 intel_dp->DP |= DP_PLL_ENABLE;
1735 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001736 POSTING_READ(DP_A);
1737 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001738}
1739
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001740static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001741{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001742 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1743 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1744 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001745 struct drm_i915_private *dev_priv = dev->dev_private;
1746 u32 dpa_ctl;
1747
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001748 assert_pipe_disabled(dev_priv,
1749 to_intel_crtc(crtc)->pipe);
1750
Jesse Barnesd240f202010-08-13 15:43:26 -07001751 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001752 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1753 "dp pll off, should be on\n");
1754 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1755
1756 /* We can't rely on the value tracked for the DP register in
1757 * intel_dp->DP because link_down must not change that (otherwise link
1758 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001759 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001760 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001761 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001762 udelay(200);
1763}
1764
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001765/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001766void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001767{
1768 int ret, i;
1769
1770 /* Should have a valid DPCD by this point */
1771 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1772 return;
1773
1774 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001775 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1776 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001777 } else {
1778 /*
1779 * When turning on, we need to retry for 1ms to give the sink
1780 * time to wake up.
1781 */
1782 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001783 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1784 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001785 if (ret == 1)
1786 break;
1787 msleep(1);
1788 }
1789 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001790
1791 if (ret != 1)
1792 DRM_DEBUG_KMS("failed to %s sink power state\n",
1793 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001794}
1795
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001796static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1797 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001798{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001799 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001800 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001801 struct drm_device *dev = encoder->base.dev;
1802 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001803 enum intel_display_power_domain power_domain;
1804 u32 tmp;
1805
1806 power_domain = intel_display_port_power_domain(encoder);
1807 if (!intel_display_power_enabled(dev_priv, power_domain))
1808 return false;
1809
1810 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001811
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001812 if (!(tmp & DP_PORT_EN))
1813 return false;
1814
Imre Deakbc7d38a2013-05-16 14:40:36 +03001815 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001816 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001817 } else if (IS_CHERRYVIEW(dev)) {
1818 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001819 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001820 *pipe = PORT_TO_PIPE(tmp);
1821 } else {
1822 u32 trans_sel;
1823 u32 trans_dp;
1824 int i;
1825
1826 switch (intel_dp->output_reg) {
1827 case PCH_DP_B:
1828 trans_sel = TRANS_DP_PORT_SEL_B;
1829 break;
1830 case PCH_DP_C:
1831 trans_sel = TRANS_DP_PORT_SEL_C;
1832 break;
1833 case PCH_DP_D:
1834 trans_sel = TRANS_DP_PORT_SEL_D;
1835 break;
1836 default:
1837 return true;
1838 }
1839
Damien Lespiau055e3932014-08-18 13:49:10 +01001840 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001841 trans_dp = I915_READ(TRANS_DP_CTL(i));
1842 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1843 *pipe = i;
1844 return true;
1845 }
1846 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001847
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001848 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1849 intel_dp->output_reg);
1850 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001851
1852 return true;
1853}
1854
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001855static void intel_dp_get_config(struct intel_encoder *encoder,
1856 struct intel_crtc_config *pipe_config)
1857{
1858 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001859 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001860 struct drm_device *dev = encoder->base.dev;
1861 struct drm_i915_private *dev_priv = dev->dev_private;
1862 enum port port = dp_to_dig_port(intel_dp)->port;
1863 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001864 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001865
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001866 tmp = I915_READ(intel_dp->output_reg);
1867 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1868 pipe_config->has_audio = true;
1869
Xiong Zhang63000ef2013-06-28 12:59:06 +08001870 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001871 if (tmp & DP_SYNC_HS_HIGH)
1872 flags |= DRM_MODE_FLAG_PHSYNC;
1873 else
1874 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001875
Xiong Zhang63000ef2013-06-28 12:59:06 +08001876 if (tmp & DP_SYNC_VS_HIGH)
1877 flags |= DRM_MODE_FLAG_PVSYNC;
1878 else
1879 flags |= DRM_MODE_FLAG_NVSYNC;
1880 } else {
1881 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1882 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1883 flags |= DRM_MODE_FLAG_PHSYNC;
1884 else
1885 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001886
Xiong Zhang63000ef2013-06-28 12:59:06 +08001887 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1888 flags |= DRM_MODE_FLAG_PVSYNC;
1889 else
1890 flags |= DRM_MODE_FLAG_NVSYNC;
1891 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001892
1893 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001894
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001895 pipe_config->has_dp_encoder = true;
1896
1897 intel_dp_get_m_n(crtc, pipe_config);
1898
Ville Syrjälä18442d02013-09-13 16:00:08 +03001899 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001900 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1901 pipe_config->port_clock = 162000;
1902 else
1903 pipe_config->port_clock = 270000;
1904 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001905
1906 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1907 &pipe_config->dp_m_n);
1908
1909 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1910 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1911
Damien Lespiau241bfc32013-09-25 16:45:37 +01001912 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001913
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001914 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1915 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1916 /*
1917 * This is a big fat ugly hack.
1918 *
1919 * Some machines in UEFI boot mode provide us a VBT that has 18
1920 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1921 * unknown we fail to light up. Yet the same BIOS boots up with
1922 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1923 * max, not what it tells us to use.
1924 *
1925 * Note: This will still be broken if the eDP panel is not lit
1926 * up by the BIOS, and thus we can't get the mode at module
1927 * load.
1928 */
1929 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1930 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1931 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1932 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001933}
1934
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001935static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001936{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001937 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001938}
1939
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001940static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1941{
1942 struct drm_i915_private *dev_priv = dev->dev_private;
1943
Ben Widawsky18b59922013-09-20 09:35:30 -07001944 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001945 return false;
1946
Ben Widawsky18b59922013-09-20 09:35:30 -07001947 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001948}
1949
1950static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1951 struct edp_vsc_psr *vsc_psr)
1952{
1953 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1954 struct drm_device *dev = dig_port->base.base.dev;
1955 struct drm_i915_private *dev_priv = dev->dev_private;
1956 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1957 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1958 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1959 uint32_t *data = (uint32_t *) vsc_psr;
1960 unsigned int i;
1961
1962 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1963 the video DIP being updated before program video DIP data buffer
1964 registers for DIP being updated. */
1965 I915_WRITE(ctl_reg, 0);
1966 POSTING_READ(ctl_reg);
1967
1968 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1969 if (i < sizeof(struct edp_vsc_psr))
1970 I915_WRITE(data_reg + i, *data++);
1971 else
1972 I915_WRITE(data_reg + i, 0);
1973 }
1974
1975 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1976 POSTING_READ(ctl_reg);
1977}
1978
1979static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1980{
1981 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1982 struct drm_i915_private *dev_priv = dev->dev_private;
1983 struct edp_vsc_psr psr_vsc;
1984
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001985 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1986 memset(&psr_vsc, 0, sizeof(psr_vsc));
1987 psr_vsc.sdp_header.HB0 = 0;
1988 psr_vsc.sdp_header.HB1 = 0x7;
1989 psr_vsc.sdp_header.HB2 = 0x2;
1990 psr_vsc.sdp_header.HB3 = 0x8;
1991 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1992
1993 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001994 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001995 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001996}
1997
1998static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1999{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002000 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2001 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002002 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002003 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002004 int precharge = 0x3;
2005 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002006 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002007
Damien Lespiauec5b01d2014-01-21 13:35:39 +00002008 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
2009
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002010 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2011 only_standby = true;
2012
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002013 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002014 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02002015 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2016 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002017 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02002018 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
2019 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002020
2021 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07002022 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
2023 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
2024 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002025 DP_AUX_CH_CTL_TIME_OUT_400us |
2026 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
2027 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
2028 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
2029}
2030
2031static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
2032{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002033 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2034 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002035 struct drm_i915_private *dev_priv = dev->dev_private;
2036 uint32_t max_sleep_time = 0x1f;
2037 uint32_t idle_frames = 1;
2038 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08002039 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002040 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002041
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07002042 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
2043 only_standby = true;
2044
2045 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002046 val |= EDP_PSR_LINK_STANDBY;
2047 val |= EDP_PSR_TP2_TP3_TIME_0us;
2048 val |= EDP_PSR_TP1_TIME_0us;
2049 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002050 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002051 } else
2052 val |= EDP_PSR_LINK_DISABLE;
2053
Ben Widawsky18b59922013-09-20 09:35:30 -07002054 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08002055 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002056 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
2057 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
2058 EDP_PSR_ENABLE);
2059}
2060
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002061static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
2062{
2063 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2064 struct drm_device *dev = dig_port->base.base.dev;
2065 struct drm_i915_private *dev_priv = dev->dev_private;
2066 struct drm_crtc *crtc = dig_port->base.base.crtc;
2067 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002068
Daniel Vetterf0355c42014-07-11 10:30:15 -07002069 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002070 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
2071 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
2072
Rodrigo Vivia031d702013-10-03 16:15:06 -03002073 dev_priv->psr.source_ok = false;
2074
Daniel Vetter9ca15302014-07-11 10:30:16 -07002075 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002076 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002077 return false;
2078 }
2079
Jani Nikulad330a952014-01-21 11:24:25 +02002080 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002081 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03002082 return false;
2083 }
2084
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002085 /* Below limitations aren't valid for Broadwell */
2086 if (IS_BROADWELL(dev))
2087 goto out;
2088
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002089 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
2090 S3D_ENABLE) {
2091 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002092 return false;
2093 }
2094
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03002095 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002096 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002097 return false;
2098 }
2099
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07002100 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03002101 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002102 return true;
2103}
2104
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002105static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002106{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002107 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2108 struct drm_device *dev = intel_dig_port->base.base.dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002110
Daniel Vetter36383792014-07-11 10:30:13 -07002111 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2112 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002113 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002114
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002115 /* Enable PSR on the panel */
2116 intel_edp_psr_enable_sink(intel_dp);
2117
2118 /* Enable PSR on the host */
2119 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002120
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002121 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002122}
2123
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002124void intel_edp_psr_enable(struct intel_dp *intel_dp)
2125{
2126 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002127 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002128
Rodrigo Vivi4704c572014-06-12 10:16:38 -07002129 if (!HAS_PSR(dev)) {
2130 DRM_DEBUG_KMS("PSR not supported on this platform\n");
2131 return;
2132 }
2133
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07002134 if (!is_edp_psr(intel_dp)) {
2135 DRM_DEBUG_KMS("PSR not supported by this panel\n");
2136 return;
2137 }
2138
Daniel Vetterf0355c42014-07-11 10:30:15 -07002139 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002140 if (dev_priv->psr.enabled) {
2141 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07002142 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07002143 return;
2144 }
2145
Daniel Vetter9ca15302014-07-11 10:30:16 -07002146 dev_priv->psr.busy_frontbuffer_bits = 0;
2147
Rodrigo Vivi16487252014-06-12 10:16:39 -07002148 /* Setup PSR once */
2149 intel_edp_psr_setup(intel_dp);
2150
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002151 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07002152 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002153 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002154}
2155
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002156void intel_edp_psr_disable(struct intel_dp *intel_dp)
2157{
2158 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2159 struct drm_i915_private *dev_priv = dev->dev_private;
2160
Daniel Vetterf0355c42014-07-11 10:30:15 -07002161 mutex_lock(&dev_priv->psr.lock);
2162 if (!dev_priv->psr.enabled) {
2163 mutex_unlock(&dev_priv->psr.lock);
2164 return;
2165 }
2166
Daniel Vetter36383792014-07-11 10:30:13 -07002167 if (dev_priv->psr.active) {
2168 I915_WRITE(EDP_PSR_CTL(dev),
2169 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002170
Daniel Vetter36383792014-07-11 10:30:13 -07002171 /* Wait till PSR is idle */
2172 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
2173 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
2174 DRM_ERROR("Timed out waiting for PSR Idle State\n");
2175
2176 dev_priv->psr.active = false;
2177 } else {
2178 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
2179 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002180
Daniel Vetter2807cf62014-07-11 10:30:11 -07002181 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07002182 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07002183
2184 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002185}
2186
Daniel Vetterf02a3262014-06-16 19:51:21 +02002187static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002188{
2189 struct drm_i915_private *dev_priv =
2190 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07002191 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002192
Daniel Vetterf0355c42014-07-11 10:30:15 -07002193 mutex_lock(&dev_priv->psr.lock);
2194 intel_dp = dev_priv->psr.enabled;
2195
Daniel Vetter2807cf62014-07-11 10:30:11 -07002196 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07002197 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002198
Daniel Vetter9ca15302014-07-11 10:30:16 -07002199 /*
2200 * The delayed work can race with an invalidate hence we need to
2201 * recheck. Since psr_flush first clears this and then reschedules we
2202 * won't ever miss a flush when bailing out here.
2203 */
2204 if (dev_priv->psr.busy_frontbuffer_bits)
2205 goto unlock;
2206
2207 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002208unlock:
2209 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03002210}
2211
Daniel Vetter9ca15302014-07-11 10:30:16 -07002212static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002213{
2214 struct drm_i915_private *dev_priv = dev->dev_private;
2215
Daniel Vetter36383792014-07-11 10:30:13 -07002216 if (dev_priv->psr.active) {
2217 u32 val = I915_READ(EDP_PSR_CTL(dev));
2218
2219 WARN_ON(!(val & EDP_PSR_ENABLE));
2220
2221 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
2222
2223 dev_priv->psr.active = false;
2224 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002225
Daniel Vetter9ca15302014-07-11 10:30:16 -07002226}
2227
2228void intel_edp_psr_invalidate(struct drm_device *dev,
2229 unsigned frontbuffer_bits)
2230{
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232 struct drm_crtc *crtc;
2233 enum pipe pipe;
2234
Daniel Vetter9ca15302014-07-11 10:30:16 -07002235 mutex_lock(&dev_priv->psr.lock);
2236 if (!dev_priv->psr.enabled) {
2237 mutex_unlock(&dev_priv->psr.lock);
2238 return;
2239 }
2240
2241 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2242 pipe = to_intel_crtc(crtc)->pipe;
2243
2244 intel_edp_psr_do_exit(dev);
2245
2246 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
2247
2248 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
2249 mutex_unlock(&dev_priv->psr.lock);
2250}
2251
2252void intel_edp_psr_flush(struct drm_device *dev,
2253 unsigned frontbuffer_bits)
2254{
2255 struct drm_i915_private *dev_priv = dev->dev_private;
2256 struct drm_crtc *crtc;
2257 enum pipe pipe;
2258
Daniel Vetter9ca15302014-07-11 10:30:16 -07002259 mutex_lock(&dev_priv->psr.lock);
2260 if (!dev_priv->psr.enabled) {
2261 mutex_unlock(&dev_priv->psr.lock);
2262 return;
2263 }
2264
2265 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2266 pipe = to_intel_crtc(crtc)->pipe;
2267 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2268
2269 /*
2270 * On Haswell sprite plane updates don't result in a psr invalidating
2271 * signal in the hardware. Which means we need to manually fake this in
2272 * software for all flushes, not just when we've seen a preceding
2273 * invalidation through frontbuffer rendering.
2274 */
2275 if (IS_HASWELL(dev) &&
2276 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2277 intel_edp_psr_do_exit(dev);
2278
2279 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2280 schedule_delayed_work(&dev_priv->psr.work,
2281 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002282 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002283}
2284
2285void intel_edp_psr_init(struct drm_device *dev)
2286{
2287 struct drm_i915_private *dev_priv = dev->dev_private;
2288
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002289 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002290 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002291}
2292
Daniel Vettere8cb4552012-07-01 13:05:48 +02002293static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002294{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002295 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002296 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002297
2298 /* Make sure the panel is off before trying to change the mode. But also
2299 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002300 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002301 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002302 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002303 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002304
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002305 /* disable the port before the pipe on g4x */
2306 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002307 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002308}
2309
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002310static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002311{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002312 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002313 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002314
Ville Syrjälä49277c32014-03-31 18:21:26 +03002315 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002316 if (port == PORT_A)
2317 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002318}
2319
2320static void vlv_post_disable_dp(struct intel_encoder *encoder)
2321{
2322 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2323
2324 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002325}
2326
Ville Syrjälä580d3812014-04-09 13:29:00 +03002327static void chv_post_disable_dp(struct intel_encoder *encoder)
2328{
2329 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2330 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2331 struct drm_device *dev = encoder->base.dev;
2332 struct drm_i915_private *dev_priv = dev->dev_private;
2333 struct intel_crtc *intel_crtc =
2334 to_intel_crtc(encoder->base.crtc);
2335 enum dpio_channel ch = vlv_dport_to_channel(dport);
2336 enum pipe pipe = intel_crtc->pipe;
2337 u32 val;
2338
2339 intel_dp_link_down(intel_dp);
2340
2341 mutex_lock(&dev_priv->dpio_lock);
2342
2343 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002344 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002345 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002346 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002347
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002348 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2349 val |= CHV_PCS_REQ_SOFTRESET_EN;
2350 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2351
2352 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002353 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002354 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2355
2356 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2357 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2358 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002359
2360 mutex_unlock(&dev_priv->dpio_lock);
2361}
2362
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002363static void
2364_intel_dp_set_link_train(struct intel_dp *intel_dp,
2365 uint32_t *DP,
2366 uint8_t dp_train_pat)
2367{
2368 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2369 struct drm_device *dev = intel_dig_port->base.base.dev;
2370 struct drm_i915_private *dev_priv = dev->dev_private;
2371 enum port port = intel_dig_port->port;
2372
2373 if (HAS_DDI(dev)) {
2374 uint32_t temp = I915_READ(DP_TP_CTL(port));
2375
2376 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2377 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2378 else
2379 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2380
2381 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2382 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2383 case DP_TRAINING_PATTERN_DISABLE:
2384 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2385
2386 break;
2387 case DP_TRAINING_PATTERN_1:
2388 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2389 break;
2390 case DP_TRAINING_PATTERN_2:
2391 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2392 break;
2393 case DP_TRAINING_PATTERN_3:
2394 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2395 break;
2396 }
2397 I915_WRITE(DP_TP_CTL(port), temp);
2398
2399 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2400 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2401
2402 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2403 case DP_TRAINING_PATTERN_DISABLE:
2404 *DP |= DP_LINK_TRAIN_OFF_CPT;
2405 break;
2406 case DP_TRAINING_PATTERN_1:
2407 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2408 break;
2409 case DP_TRAINING_PATTERN_2:
2410 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2411 break;
2412 case DP_TRAINING_PATTERN_3:
2413 DRM_ERROR("DP training pattern 3 not supported\n");
2414 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2415 break;
2416 }
2417
2418 } else {
2419 if (IS_CHERRYVIEW(dev))
2420 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2421 else
2422 *DP &= ~DP_LINK_TRAIN_MASK;
2423
2424 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2425 case DP_TRAINING_PATTERN_DISABLE:
2426 *DP |= DP_LINK_TRAIN_OFF;
2427 break;
2428 case DP_TRAINING_PATTERN_1:
2429 *DP |= DP_LINK_TRAIN_PAT_1;
2430 break;
2431 case DP_TRAINING_PATTERN_2:
2432 *DP |= DP_LINK_TRAIN_PAT_2;
2433 break;
2434 case DP_TRAINING_PATTERN_3:
2435 if (IS_CHERRYVIEW(dev)) {
2436 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2437 } else {
2438 DRM_ERROR("DP training pattern 3 not supported\n");
2439 *DP |= DP_LINK_TRAIN_PAT_2;
2440 }
2441 break;
2442 }
2443 }
2444}
2445
2446static void intel_dp_enable_port(struct intel_dp *intel_dp)
2447{
2448 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2449 struct drm_i915_private *dev_priv = dev->dev_private;
2450
2451 intel_dp->DP |= DP_PORT_EN;
2452
2453 /* enable with pattern 1 (as per spec) */
2454 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2455 DP_TRAINING_PATTERN_1);
2456
2457 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2458 POSTING_READ(intel_dp->output_reg);
2459}
2460
Daniel Vettere8cb4552012-07-01 13:05:48 +02002461static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002462{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002463 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2464 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002465 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002466 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002467
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002468 if (WARN_ON(dp_reg & DP_PORT_EN))
2469 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002471 intel_dp_enable_port(intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +02002472 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002473 intel_edp_panel_on(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03002474 intel_edp_panel_vdd_off(intel_dp, true);
Ville Syrjälä43072a42014-08-18 22:16:07 +03002475 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2476 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002477 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002478 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002479}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002480
Jani Nikulaecff4f32013-09-06 07:38:29 +03002481static void g4x_enable_dp(struct intel_encoder *encoder)
2482{
Jani Nikula828f5c62013-09-05 16:44:45 +03002483 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2484
Jani Nikulaecff4f32013-09-06 07:38:29 +03002485 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002486 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002487}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002488
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002489static void vlv_enable_dp(struct intel_encoder *encoder)
2490{
Jani Nikula828f5c62013-09-05 16:44:45 +03002491 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2492
Daniel Vetter4be73782014-01-17 14:39:48 +01002493 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494}
2495
Jani Nikulaecff4f32013-09-06 07:38:29 +03002496static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002498 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002499 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002500
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002501 intel_dp_prepare(encoder);
2502
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002503 /* Only ilk+ has port A */
2504 if (dport->port == PORT_A) {
2505 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002506 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002507 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002508}
2509
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002510static void vlv_steal_power_sequencer(struct drm_device *dev,
2511 enum pipe pipe)
2512{
2513 struct drm_i915_private *dev_priv = dev->dev_private;
2514 struct intel_encoder *encoder;
2515
2516 lockdep_assert_held(&dev_priv->pps_mutex);
2517
2518 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2519 base.head) {
2520 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002521 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002522
2523 if (encoder->type != INTEL_OUTPUT_EDP)
2524 continue;
2525
2526 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002527 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002528
2529 if (intel_dp->pps_pipe != pipe)
2530 continue;
2531
2532 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002533 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002534
2535 /* make sure vdd is off before we steal it */
2536 edp_panel_vdd_off_sync(intel_dp);
2537
2538 intel_dp->pps_pipe = INVALID_PIPE;
2539 }
2540}
2541
2542static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2543{
2544 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2545 struct intel_encoder *encoder = &intel_dig_port->base;
2546 struct drm_device *dev = encoder->base.dev;
2547 struct drm_i915_private *dev_priv = dev->dev_private;
2548 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2549 struct edp_power_seq power_seq;
2550
2551 lockdep_assert_held(&dev_priv->pps_mutex);
2552
2553 if (intel_dp->pps_pipe == crtc->pipe)
2554 return;
2555
2556 /*
2557 * If another power sequencer was being used on this
2558 * port previously make sure to turn off vdd there while
2559 * we still have control of it.
2560 */
2561 if (intel_dp->pps_pipe != INVALID_PIPE)
2562 edp_panel_vdd_off_sync(intel_dp);
2563
2564 /*
2565 * We may be stealing the power
2566 * sequencer from another port.
2567 */
2568 vlv_steal_power_sequencer(dev, crtc->pipe);
2569
2570 /* now it's all ours */
2571 intel_dp->pps_pipe = crtc->pipe;
2572
2573 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2574 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2575
2576 /* init power sequencer on this pipe and port */
2577 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2578 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2579 &power_seq);
2580}
2581
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002582static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2583{
2584 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2585 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002586 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002587 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002588 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002589 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002590 int pipe = intel_crtc->pipe;
2591 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002592
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002593 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002594
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002595 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002596 val = 0;
2597 if (pipe)
2598 val |= (1<<21);
2599 else
2600 val &= ~(1<<21);
2601 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002602 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2603 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2604 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002605
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002606 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002607
Imre Deak2cac6132014-01-30 16:50:42 +02002608 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002609 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002610 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002611 pps_unlock(intel_dp);
Imre Deak2cac6132014-01-30 16:50:42 +02002612 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002613
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002614 intel_enable_dp(encoder);
2615
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002616 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002617}
2618
Jani Nikulaecff4f32013-09-06 07:38:29 +03002619static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002620{
2621 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2622 struct drm_device *dev = encoder->base.dev;
2623 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002624 struct intel_crtc *intel_crtc =
2625 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002626 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002627 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002628
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002629 intel_dp_prepare(encoder);
2630
Jesse Barnes89b667f2013-04-18 14:51:36 -07002631 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002632 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002633 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002634 DPIO_PCS_TX_LANE2_RESET |
2635 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002636 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002637 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2638 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2639 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2640 DPIO_PCS_CLK_SOFT_RESET);
2641
2642 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002643 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2644 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2645 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002646 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002647}
2648
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002649static void chv_pre_enable_dp(struct intel_encoder *encoder)
2650{
2651 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2652 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2653 struct drm_device *dev = encoder->base.dev;
2654 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002655 struct intel_crtc *intel_crtc =
2656 to_intel_crtc(encoder->base.crtc);
2657 enum dpio_channel ch = vlv_dport_to_channel(dport);
2658 int pipe = intel_crtc->pipe;
2659 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002660 u32 val;
2661
2662 mutex_lock(&dev_priv->dpio_lock);
2663
2664 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002665 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002666 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002667 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002668
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002669 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2670 val |= CHV_PCS_REQ_SOFTRESET_EN;
2671 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2672
2673 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002674 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002675 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2676
2677 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2678 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2679 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002680
2681 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002682 for (i = 0; i < 4; i++) {
2683 /* Set the latency optimal bit */
2684 data = (i == 1) ? 0x0 : 0x6;
2685 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2686 data << DPIO_FRC_LATENCY_SHFIT);
2687
2688 /* Set the upar bit */
2689 data = (i == 1) ? 0x0 : 0x1;
2690 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2691 data << DPIO_UPAR_SHIFT);
2692 }
2693
2694 /* Data lane stagger programming */
2695 /* FIXME: Fix up value only after power analysis */
2696
2697 mutex_unlock(&dev_priv->dpio_lock);
2698
2699 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03002700 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002701 vlv_init_panel_power_sequencer(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002702 pps_unlock(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002703 }
2704
2705 intel_enable_dp(encoder);
2706
2707 vlv_wait_port_ready(dev_priv, dport);
2708}
2709
Ville Syrjälä9197c882014-04-09 13:29:05 +03002710static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2711{
2712 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2713 struct drm_device *dev = encoder->base.dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 struct intel_crtc *intel_crtc =
2716 to_intel_crtc(encoder->base.crtc);
2717 enum dpio_channel ch = vlv_dport_to_channel(dport);
2718 enum pipe pipe = intel_crtc->pipe;
2719 u32 val;
2720
Ville Syrjälä625695f2014-06-28 02:04:02 +03002721 intel_dp_prepare(encoder);
2722
Ville Syrjälä9197c882014-04-09 13:29:05 +03002723 mutex_lock(&dev_priv->dpio_lock);
2724
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002725 /* program left/right clock distribution */
2726 if (pipe != PIPE_B) {
2727 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2728 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2729 if (ch == DPIO_CH0)
2730 val |= CHV_BUFLEFTENA1_FORCE;
2731 if (ch == DPIO_CH1)
2732 val |= CHV_BUFRIGHTENA1_FORCE;
2733 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2734 } else {
2735 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2736 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2737 if (ch == DPIO_CH0)
2738 val |= CHV_BUFLEFTENA2_FORCE;
2739 if (ch == DPIO_CH1)
2740 val |= CHV_BUFRIGHTENA2_FORCE;
2741 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2742 }
2743
Ville Syrjälä9197c882014-04-09 13:29:05 +03002744 /* program clock channel usage */
2745 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2746 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2747 if (pipe != PIPE_B)
2748 val &= ~CHV_PCS_USEDCLKCHANNEL;
2749 else
2750 val |= CHV_PCS_USEDCLKCHANNEL;
2751 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2752
2753 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2754 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2755 if (pipe != PIPE_B)
2756 val &= ~CHV_PCS_USEDCLKCHANNEL;
2757 else
2758 val |= CHV_PCS_USEDCLKCHANNEL;
2759 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2760
2761 /*
2762 * This a a bit weird since generally CL
2763 * matches the pipe, but here we need to
2764 * pick the CL based on the port.
2765 */
2766 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2767 if (pipe != PIPE_B)
2768 val &= ~CHV_CMN_USEDCLKCHANNEL;
2769 else
2770 val |= CHV_CMN_USEDCLKCHANNEL;
2771 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2772
2773 mutex_unlock(&dev_priv->dpio_lock);
2774}
2775
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002776/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002777 * Native read with retry for link status and receiver capability reads for
2778 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002779 *
2780 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2781 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002782 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002783static ssize_t
2784intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2785 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002786{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002787 ssize_t ret;
2788 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002789
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002790 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002791 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2792 if (ret == size)
2793 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002794 msleep(1);
2795 }
2796
Jani Nikula9d1a1032014-03-14 16:51:15 +02002797 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798}
2799
2800/*
2801 * Fetch AUX CH registers 0x202 - 0x207 which contain
2802 * link status information
2803 */
2804static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002805intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002806{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002807 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2808 DP_LANE0_1_STATUS,
2809 link_status,
2810 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002811}
2812
Paulo Zanoni11002442014-06-13 18:45:41 -03002813/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002814static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002815intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002816{
Paulo Zanoni30add222012-10-26 19:05:45 -02002817 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002818 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002819
Paulo Zanoni9576c272014-06-13 18:45:40 -03002820 if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302821 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002822 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302823 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002824 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302825 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002826 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302827 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002828}
2829
2830static uint8_t
2831intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2832{
Paulo Zanoni30add222012-10-26 19:05:45 -02002833 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002834 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002835
Paulo Zanoni9576c272014-06-13 18:45:40 -03002836 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002837 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302838 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2839 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2840 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2841 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2842 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2843 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2844 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002845 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302846 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002847 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002848 } else if (IS_VALLEYVIEW(dev)) {
2849 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302850 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2851 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2852 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2853 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2854 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2855 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2856 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002857 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302858 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002859 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002860 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002861 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302862 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2863 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2864 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2865 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2866 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002867 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302868 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002869 }
2870 } else {
2871 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302872 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2873 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2874 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2875 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2876 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2877 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2878 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002879 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302880 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002881 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882 }
2883}
2884
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002885static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2886{
2887 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2888 struct drm_i915_private *dev_priv = dev->dev_private;
2889 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002890 struct intel_crtc *intel_crtc =
2891 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002892 unsigned long demph_reg_value, preemph_reg_value,
2893 uniqtranscale_reg_value;
2894 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002895 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002896 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002897
2898 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302899 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002900 preemph_reg_value = 0x0004000;
2901 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002903 demph_reg_value = 0x2B405555;
2904 uniqtranscale_reg_value = 0x552AB83A;
2905 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002907 demph_reg_value = 0x2B404040;
2908 uniqtranscale_reg_value = 0x5548B83A;
2909 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002911 demph_reg_value = 0x2B245555;
2912 uniqtranscale_reg_value = 0x5560B83A;
2913 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002915 demph_reg_value = 0x2B405555;
2916 uniqtranscale_reg_value = 0x5598DA3A;
2917 break;
2918 default:
2919 return 0;
2920 }
2921 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302922 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002923 preemph_reg_value = 0x0002000;
2924 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302925 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002926 demph_reg_value = 0x2B404040;
2927 uniqtranscale_reg_value = 0x5552B83A;
2928 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002930 demph_reg_value = 0x2B404848;
2931 uniqtranscale_reg_value = 0x5580B83A;
2932 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 demph_reg_value = 0x2B404040;
2935 uniqtranscale_reg_value = 0x55ADDA3A;
2936 break;
2937 default:
2938 return 0;
2939 }
2940 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302941 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002942 preemph_reg_value = 0x0000000;
2943 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302944 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002945 demph_reg_value = 0x2B305555;
2946 uniqtranscale_reg_value = 0x5570B83A;
2947 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302948 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002949 demph_reg_value = 0x2B2B4040;
2950 uniqtranscale_reg_value = 0x55ADDA3A;
2951 break;
2952 default:
2953 return 0;
2954 }
2955 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302956 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002957 preemph_reg_value = 0x0006000;
2958 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302959 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002960 demph_reg_value = 0x1B405555;
2961 uniqtranscale_reg_value = 0x55ADDA3A;
2962 break;
2963 default:
2964 return 0;
2965 }
2966 break;
2967 default:
2968 return 0;
2969 }
2970
Chris Wilson0980a602013-07-26 19:57:35 +01002971 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002972 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2973 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2974 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002975 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002976 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2977 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2978 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2979 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002980 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002981
2982 return 0;
2983}
2984
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002985static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2986{
2987 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2988 struct drm_i915_private *dev_priv = dev->dev_private;
2989 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2990 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002991 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002992 uint8_t train_set = intel_dp->train_set[0];
2993 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002994 enum pipe pipe = intel_crtc->pipe;
2995 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002996
2997 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302998 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002999 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003001 deemph_reg_value = 128;
3002 margin_reg_value = 52;
3003 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003005 deemph_reg_value = 128;
3006 margin_reg_value = 77;
3007 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303008 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003009 deemph_reg_value = 128;
3010 margin_reg_value = 102;
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003013 deemph_reg_value = 128;
3014 margin_reg_value = 154;
3015 /* FIXME extra to set for 1200 */
3016 break;
3017 default:
3018 return 0;
3019 }
3020 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303021 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003022 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303023 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003024 deemph_reg_value = 85;
3025 margin_reg_value = 78;
3026 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003028 deemph_reg_value = 85;
3029 margin_reg_value = 116;
3030 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303031 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003032 deemph_reg_value = 85;
3033 margin_reg_value = 154;
3034 break;
3035 default:
3036 return 0;
3037 }
3038 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303039 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003040 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003042 deemph_reg_value = 64;
3043 margin_reg_value = 104;
3044 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303045 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003046 deemph_reg_value = 64;
3047 margin_reg_value = 154;
3048 break;
3049 default:
3050 return 0;
3051 }
3052 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303053 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303055 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003056 deemph_reg_value = 43;
3057 margin_reg_value = 154;
3058 break;
3059 default:
3060 return 0;
3061 }
3062 break;
3063 default:
3064 return 0;
3065 }
3066
3067 mutex_lock(&dev_priv->dpio_lock);
3068
3069 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003070 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3071 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3072 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3073
3074 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3075 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
3076 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003077
3078 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003079 for (i = 0; i < 4; i++) {
3080 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3081 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3082 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3083 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3084 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085
3086 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003087 for (i = 0; i < 4; i++) {
3088 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003089 val &= ~DPIO_SWING_MARGIN000_MASK;
3090 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003091 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3092 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003093
3094 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003095 for (i = 0; i < 4; i++) {
3096 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3097 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3098 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3099 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100
3101 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303102 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003103 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303104 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003105
3106 /*
3107 * The document said it needs to set bit 27 for ch0 and bit 26
3108 * for ch1. Might be a typo in the doc.
3109 * For now, for this unique transition scale selection, set bit
3110 * 27 for ch0 and ch1.
3111 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003112 for (i = 0; i < 4; i++) {
3113 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3114 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3115 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3116 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003118 for (i = 0; i < 4; i++) {
3119 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3120 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3121 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3122 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3123 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003124 }
3125
3126 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003127 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3128 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3129 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3130
3131 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3132 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3133 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003134
3135 /* LRC Bypass */
3136 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3137 val |= DPIO_LRC_BYPASS;
3138 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3139
3140 mutex_unlock(&dev_priv->dpio_lock);
3141
3142 return 0;
3143}
3144
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003146intel_get_adjust_train(struct intel_dp *intel_dp,
3147 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148{
3149 uint8_t v = 0;
3150 uint8_t p = 0;
3151 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003152 uint8_t voltage_max;
3153 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154
Jesse Barnes33a34e42010-09-08 12:42:02 -07003155 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003156 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3157 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003158
3159 if (this_v > v)
3160 v = this_v;
3161 if (this_p > p)
3162 p = this_p;
3163 }
3164
Keith Packard1a2eb462011-11-16 16:26:07 -08003165 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003166 if (v >= voltage_max)
3167 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003168
Keith Packard1a2eb462011-11-16 16:26:07 -08003169 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3170 if (p >= preemph_max)
3171 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003172
3173 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003174 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003175}
3176
3177static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003178intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003179{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003180 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003182 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303183 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184 default:
3185 signal_levels |= DP_VOLTAGE_0_4;
3186 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003188 signal_levels |= DP_VOLTAGE_0_6;
3189 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303190 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191 signal_levels |= DP_VOLTAGE_0_8;
3192 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003194 signal_levels |= DP_VOLTAGE_1_2;
3195 break;
3196 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003197 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003199 default:
3200 signal_levels |= DP_PRE_EMPHASIS_0;
3201 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303202 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003203 signal_levels |= DP_PRE_EMPHASIS_3_5;
3204 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303205 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206 signal_levels |= DP_PRE_EMPHASIS_6;
3207 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003209 signal_levels |= DP_PRE_EMPHASIS_9_5;
3210 break;
3211 }
3212 return signal_levels;
3213}
3214
Zhenyu Wange3421a12010-04-08 09:43:27 +08003215/* Gen6's DP voltage swing and pre-emphasis control */
3216static uint32_t
3217intel_gen6_edp_signal_levels(uint8_t train_set)
3218{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003219 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3220 DP_TRAIN_PRE_EMPHASIS_MASK);
3221 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303222 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3223 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003224 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303225 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003226 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303227 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3228 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003229 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303230 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3231 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003232 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303233 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3234 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003235 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003236 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003237 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3238 "0x%x\n", signal_levels);
3239 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003240 }
3241}
3242
Keith Packard1a2eb462011-11-16 16:26:07 -08003243/* Gen7's DP voltage swing and pre-emphasis control */
3244static uint32_t
3245intel_gen7_edp_signal_levels(uint8_t train_set)
3246{
3247 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3248 DP_TRAIN_PRE_EMPHASIS_MASK);
3249 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303250 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003251 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303252 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003253 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303254 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003255 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3256
Sonika Jindalbd600182014-08-08 16:23:41 +05303257 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003258 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303259 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003260 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3261
Sonika Jindalbd600182014-08-08 16:23:41 +05303262 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003263 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303264 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003265 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3266
3267 default:
3268 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3269 "0x%x\n", signal_levels);
3270 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3271 }
3272}
3273
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003274/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3275static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003276intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003277{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003278 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3279 DP_TRAIN_PRE_EMPHASIS_MASK);
3280 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303281 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303282 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303283 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303284 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303285 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303286 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303287 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303288 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289
Sonika Jindalbd600182014-08-08 16:23:41 +05303290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303291 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303292 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303293 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303295 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003296
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303298 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303299 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303300 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003301 default:
3302 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3303 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303304 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003305 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003306}
3307
Paulo Zanonif0a34242012-12-06 16:51:50 -02003308/* Properly updates "DP" with the correct signal levels. */
3309static void
3310intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3311{
3312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003313 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003314 struct drm_device *dev = intel_dig_port->base.base.dev;
3315 uint32_t signal_levels, mask;
3316 uint8_t train_set = intel_dp->train_set[0];
3317
Paulo Zanoni9576c272014-06-13 18:45:40 -03003318 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003319 signal_levels = intel_hsw_signal_levels(train_set);
3320 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003321 } else if (IS_CHERRYVIEW(dev)) {
3322 signal_levels = intel_chv_signal_levels(intel_dp);
3323 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003324 } else if (IS_VALLEYVIEW(dev)) {
3325 signal_levels = intel_vlv_signal_levels(intel_dp);
3326 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003327 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003328 signal_levels = intel_gen7_edp_signal_levels(train_set);
3329 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003330 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003331 signal_levels = intel_gen6_edp_signal_levels(train_set);
3332 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3333 } else {
3334 signal_levels = intel_gen4_signal_levels(train_set);
3335 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3336 }
3337
3338 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3339
3340 *DP = (*DP & ~mask) | signal_levels;
3341}
3342
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003343static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003344intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003345 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003346 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003347{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003348 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3349 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003351 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3352 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003354 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003355
Jani Nikula70aff662013-09-27 15:10:44 +03003356 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003357 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003358
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003359 buf[0] = dp_train_pat;
3360 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003361 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003362 /* don't write DP_TRAINING_LANEx_SET on disable */
3363 len = 1;
3364 } else {
3365 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3366 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3367 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003368 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003369
Jani Nikula9d1a1032014-03-14 16:51:15 +02003370 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3371 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003372
3373 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003374}
3375
Jani Nikula70aff662013-09-27 15:10:44 +03003376static bool
3377intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3378 uint8_t dp_train_pat)
3379{
Jani Nikula953d22e2013-10-04 15:08:47 +03003380 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003381 intel_dp_set_signal_levels(intel_dp, DP);
3382 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3383}
3384
3385static bool
3386intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003387 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003388{
3389 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3390 struct drm_device *dev = intel_dig_port->base.base.dev;
3391 struct drm_i915_private *dev_priv = dev->dev_private;
3392 int ret;
3393
3394 intel_get_adjust_train(intel_dp, link_status);
3395 intel_dp_set_signal_levels(intel_dp, DP);
3396
3397 I915_WRITE(intel_dp->output_reg, *DP);
3398 POSTING_READ(intel_dp->output_reg);
3399
Jani Nikula9d1a1032014-03-14 16:51:15 +02003400 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3401 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003402
3403 return ret == intel_dp->lane_count;
3404}
3405
Imre Deak3ab9c632013-05-03 12:57:41 +03003406static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3407{
3408 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3409 struct drm_device *dev = intel_dig_port->base.base.dev;
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 enum port port = intel_dig_port->port;
3412 uint32_t val;
3413
3414 if (!HAS_DDI(dev))
3415 return;
3416
3417 val = I915_READ(DP_TP_CTL(port));
3418 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3419 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3420 I915_WRITE(DP_TP_CTL(port), val);
3421
3422 /*
3423 * On PORT_A we can have only eDP in SST mode. There the only reason
3424 * we need to set idle transmission mode is to work around a HW issue
3425 * where we enable the pipe while not in idle link-training mode.
3426 * In this case there is requirement to wait for a minimum number of
3427 * idle patterns to be sent.
3428 */
3429 if (port == PORT_A)
3430 return;
3431
3432 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3433 1))
3434 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3435}
3436
Jesse Barnes33a34e42010-09-08 12:42:02 -07003437/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003438void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003439intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003440{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003441 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003442 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003443 int i;
3444 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003445 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003446 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003447 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003448
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003449 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003450 intel_ddi_prepare_link_retrain(encoder);
3451
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003452 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003453 link_config[0] = intel_dp->link_bw;
3454 link_config[1] = intel_dp->lane_count;
3455 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3456 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003457 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003458
3459 link_config[0] = 0;
3460 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003461 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003462
3463 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003464
Jani Nikula70aff662013-09-27 15:10:44 +03003465 /* clock recovery */
3466 if (!intel_dp_reset_link_train(intel_dp, &DP,
3467 DP_TRAINING_PATTERN_1 |
3468 DP_LINK_SCRAMBLING_DISABLE)) {
3469 DRM_ERROR("failed to enable link training\n");
3470 return;
3471 }
3472
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003473 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003474 voltage_tries = 0;
3475 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003476 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003477 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003478
Daniel Vettera7c96552012-10-18 10:15:30 +02003479 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003480 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3481 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003482 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003483 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003484
Daniel Vetter01916272012-10-18 10:15:25 +02003485 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003486 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003487 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003488 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003489
3490 /* Check to see if we've tried the max voltage */
3491 for (i = 0; i < intel_dp->lane_count; i++)
3492 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3493 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003494 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003495 ++loop_tries;
3496 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003497 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003498 break;
3499 }
Jani Nikula70aff662013-09-27 15:10:44 +03003500 intel_dp_reset_link_train(intel_dp, &DP,
3501 DP_TRAINING_PATTERN_1 |
3502 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003503 voltage_tries = 0;
3504 continue;
3505 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003506
3507 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003508 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003509 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003510 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003511 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003512 break;
3513 }
3514 } else
3515 voltage_tries = 0;
3516 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003517
Jani Nikula70aff662013-09-27 15:10:44 +03003518 /* Update training set as requested by target */
3519 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3520 DRM_ERROR("failed to update link training\n");
3521 break;
3522 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523 }
3524
Jesse Barnes33a34e42010-09-08 12:42:02 -07003525 intel_dp->DP = DP;
3526}
3527
Paulo Zanonic19b0662012-10-15 15:51:41 -03003528void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003529intel_dp_complete_link_train(struct intel_dp *intel_dp)
3530{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003531 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003532 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003533 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003534 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3535
3536 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3537 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3538 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003539
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003540 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003541 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003542 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003543 DP_LINK_SCRAMBLING_DISABLE)) {
3544 DRM_ERROR("failed to start channel equalization\n");
3545 return;
3546 }
3547
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003548 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003549 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003550 channel_eq = false;
3551 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003552 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003553
Jesse Barnes37f80972011-01-05 14:45:24 -08003554 if (cr_tries > 5) {
3555 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003556 break;
3557 }
3558
Daniel Vettera7c96552012-10-18 10:15:30 +02003559 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003560 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3561 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003562 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003563 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003564
Jesse Barnes37f80972011-01-05 14:45:24 -08003565 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003566 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003567 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003568 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003569 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003570 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003571 cr_tries++;
3572 continue;
3573 }
3574
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003575 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003576 channel_eq = true;
3577 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003579
Jesse Barnes37f80972011-01-05 14:45:24 -08003580 /* Try 5 times, then try clock recovery if that fails */
3581 if (tries > 5) {
3582 intel_dp_link_down(intel_dp);
3583 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003584 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003585 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003586 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003587 tries = 0;
3588 cr_tries++;
3589 continue;
3590 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003591
Jani Nikula70aff662013-09-27 15:10:44 +03003592 /* Update training set as requested by target */
3593 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3594 DRM_ERROR("failed to update link training\n");
3595 break;
3596 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003597 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003598 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003599
Imre Deak3ab9c632013-05-03 12:57:41 +03003600 intel_dp_set_idle_link_train(intel_dp);
3601
3602 intel_dp->DP = DP;
3603
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003604 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003605 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003606
Imre Deak3ab9c632013-05-03 12:57:41 +03003607}
3608
3609void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3610{
Jani Nikula70aff662013-09-27 15:10:44 +03003611 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003612 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613}
3614
3615static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003616intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003617{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003618 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003619 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003620 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003621 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003622 struct intel_crtc *intel_crtc =
3623 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003624 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003625
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003626 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003627 return;
3628
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003629 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003630 return;
3631
Zhao Yakui28c97732009-10-09 11:39:41 +08003632 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003633
Imre Deakbc7d38a2013-05-16 14:40:36 +03003634 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003635 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003636 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003637 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003638 if (IS_CHERRYVIEW(dev))
3639 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3640 else
3641 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003642 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003643 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003644 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003645
Daniel Vetter493a7082012-05-30 12:31:56 +02003646 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003647 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003648 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003649
Eric Anholt5bddd172010-11-18 09:32:59 +08003650 /* Hardware workaround: leaving our transcoder select
3651 * set to transcoder B while it's off will prevent the
3652 * corresponding HDMI output on transcoder A.
3653 *
3654 * Combine this with another hardware workaround:
3655 * transcoder select bit can only be cleared while the
3656 * port is enabled.
3657 */
3658 DP &= ~DP_PIPEB_SELECT;
3659 I915_WRITE(intel_dp->output_reg, DP);
3660
3661 /* Changes to enable or select take place the vblank
3662 * after being written.
3663 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003664 if (WARN_ON(crtc == NULL)) {
3665 /* We should never try to disable a port without a crtc
3666 * attached. For paranoia keep the code around for a
3667 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003668 POSTING_READ(intel_dp->output_reg);
3669 msleep(50);
3670 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003671 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003672 }
3673
Wu Fengguang832afda2011-12-09 20:42:21 +08003674 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003675 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3676 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003677 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003678}
3679
Keith Packard26d61aa2011-07-25 20:01:09 -07003680static bool
3681intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003682{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003683 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3684 struct drm_device *dev = dig_port->base.base.dev;
3685 struct drm_i915_private *dev_priv = dev->dev_private;
3686
Jani Nikula9d1a1032014-03-14 16:51:15 +02003687 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3688 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003689 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003690
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003691 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003692
Adam Jacksonedb39242012-09-18 10:58:49 -04003693 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3694 return false; /* DPCD not present */
3695
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003696 /* Check if the panel supports PSR */
3697 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003698 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003699 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3700 intel_dp->psr_dpcd,
3701 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003702 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3703 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003704 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003705 }
Jani Nikula50003932013-09-20 16:42:17 +03003706 }
3707
Todd Previte06ea66b2014-01-20 10:19:39 -07003708 /* Training Pattern 3 support */
3709 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3710 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3711 intel_dp->use_tps3 = true;
3712 DRM_DEBUG_KMS("Displayport TPS3 supported");
3713 } else
3714 intel_dp->use_tps3 = false;
3715
Adam Jacksonedb39242012-09-18 10:58:49 -04003716 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3717 DP_DWN_STRM_PORT_PRESENT))
3718 return true; /* native DP sink */
3719
3720 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3721 return true; /* no per-port downstream info */
3722
Jani Nikula9d1a1032014-03-14 16:51:15 +02003723 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3724 intel_dp->downstream_ports,
3725 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003726 return false; /* downstream port status fetch failed */
3727
3728 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003729}
3730
Adam Jackson0d198322012-05-14 16:05:47 -04003731static void
3732intel_dp_probe_oui(struct intel_dp *intel_dp)
3733{
3734 u8 buf[3];
3735
3736 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3737 return;
3738
Jani Nikula24f3e092014-03-17 16:43:36 +02003739 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003740
Jani Nikula9d1a1032014-03-14 16:51:15 +02003741 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003742 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3743 buf[0], buf[1], buf[2]);
3744
Jani Nikula9d1a1032014-03-14 16:51:15 +02003745 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003746 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3747 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003748
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003749 intel_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003750}
3751
Dave Airlie0e32b392014-05-02 14:02:48 +10003752static bool
3753intel_dp_probe_mst(struct intel_dp *intel_dp)
3754{
3755 u8 buf[1];
3756
3757 if (!intel_dp->can_mst)
3758 return false;
3759
3760 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3761 return false;
3762
Ville Syrjäläd337a342014-08-18 22:15:58 +03003763 intel_edp_panel_vdd_on(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003764 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3765 if (buf[0] & DP_MST_CAP) {
3766 DRM_DEBUG_KMS("Sink is MST capable\n");
3767 intel_dp->is_mst = true;
3768 } else {
3769 DRM_DEBUG_KMS("Sink is not MST capable\n");
3770 intel_dp->is_mst = false;
3771 }
3772 }
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03003773 intel_edp_panel_vdd_off(intel_dp, false);
Dave Airlie0e32b392014-05-02 14:02:48 +10003774
3775 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3776 return intel_dp->is_mst;
3777}
3778
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003779int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3780{
3781 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3782 struct drm_device *dev = intel_dig_port->base.base.dev;
3783 struct intel_crtc *intel_crtc =
3784 to_intel_crtc(intel_dig_port->base.base.crtc);
3785 u8 buf[1];
3786
Jani Nikula9d1a1032014-03-14 16:51:15 +02003787 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003788 return -EAGAIN;
3789
3790 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3791 return -ENOTTY;
3792
Jani Nikula9d1a1032014-03-14 16:51:15 +02003793 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3794 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003795 return -EAGAIN;
3796
3797 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3798 intel_wait_for_vblank(dev, intel_crtc->pipe);
3799 intel_wait_for_vblank(dev, intel_crtc->pipe);
3800
Jani Nikula9d1a1032014-03-14 16:51:15 +02003801 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003802 return -EAGAIN;
3803
Jani Nikula9d1a1032014-03-14 16:51:15 +02003804 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003805 return 0;
3806}
3807
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003808static bool
3809intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3810{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003811 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3812 DP_DEVICE_SERVICE_IRQ_VECTOR,
3813 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003814}
3815
Dave Airlie0e32b392014-05-02 14:02:48 +10003816static bool
3817intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3818{
3819 int ret;
3820
3821 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3822 DP_SINK_COUNT_ESI,
3823 sink_irq_vector, 14);
3824 if (ret != 14)
3825 return false;
3826
3827 return true;
3828}
3829
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003830static void
3831intel_dp_handle_test_request(struct intel_dp *intel_dp)
3832{
3833 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003834 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003835}
3836
Dave Airlie0e32b392014-05-02 14:02:48 +10003837static int
3838intel_dp_check_mst_status(struct intel_dp *intel_dp)
3839{
3840 bool bret;
3841
3842 if (intel_dp->is_mst) {
3843 u8 esi[16] = { 0 };
3844 int ret = 0;
3845 int retry;
3846 bool handled;
3847 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3848go_again:
3849 if (bret == true) {
3850
3851 /* check link status - esi[10] = 0x200c */
3852 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3853 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3854 intel_dp_start_link_train(intel_dp);
3855 intel_dp_complete_link_train(intel_dp);
3856 intel_dp_stop_link_train(intel_dp);
3857 }
3858
3859 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3860 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3861
3862 if (handled) {
3863 for (retry = 0; retry < 3; retry++) {
3864 int wret;
3865 wret = drm_dp_dpcd_write(&intel_dp->aux,
3866 DP_SINK_COUNT_ESI+1,
3867 &esi[1], 3);
3868 if (wret == 3) {
3869 break;
3870 }
3871 }
3872
3873 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3874 if (bret == true) {
3875 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3876 goto go_again;
3877 }
3878 } else
3879 ret = 0;
3880
3881 return ret;
3882 } else {
3883 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3884 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3885 intel_dp->is_mst = false;
3886 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3887 /* send a hotplug event */
3888 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3889 }
3890 }
3891 return -EINVAL;
3892}
3893
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003894/*
3895 * According to DP spec
3896 * 5.1.2:
3897 * 1. Read DPCD
3898 * 2. Configure link according to Receiver Capabilities
3899 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3900 * 4. Check link status on receipt of hot-plug interrupt
3901 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003902void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003903intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003904{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003905 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003906 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003907 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003908 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003909
Dave Airlie5b215bc2014-08-05 10:40:20 +10003910 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3911
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003912 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003913 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003914
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003915 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003916 return;
3917
Imre Deak1a125d82014-08-18 14:42:46 +03003918 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3919 return;
3920
Keith Packard92fd8fd2011-07-25 19:50:10 -07003921 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003922 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003923 return;
3924 }
3925
Keith Packard92fd8fd2011-07-25 19:50:10 -07003926 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003927 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003928 return;
3929 }
3930
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003931 /* Try to read the source of the interrupt */
3932 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3933 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3934 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003935 drm_dp_dpcd_writeb(&intel_dp->aux,
3936 DP_DEVICE_SERVICE_IRQ_VECTOR,
3937 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003938
3939 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3940 intel_dp_handle_test_request(intel_dp);
3941 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3942 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3943 }
3944
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003945 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003946 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003947 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003948 intel_dp_start_link_train(intel_dp);
3949 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003950 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003951 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003952}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003953
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003954/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003955static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003956intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003957{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003958 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003959 uint8_t type;
3960
3961 if (!intel_dp_get_dpcd(intel_dp))
3962 return connector_status_disconnected;
3963
3964 /* if there's no downstream port, we're done */
3965 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003966 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003967
3968 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003969 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3970 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003971 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003972
3973 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3974 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003975 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003976
Adam Jackson23235172012-09-20 16:42:45 -04003977 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3978 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003979 }
3980
3981 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003982 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003983 return connector_status_connected;
3984
3985 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003986 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3987 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3988 if (type == DP_DS_PORT_TYPE_VGA ||
3989 type == DP_DS_PORT_TYPE_NON_EDID)
3990 return connector_status_unknown;
3991 } else {
3992 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3993 DP_DWN_STRM_PORT_TYPE_MASK;
3994 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3995 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3996 return connector_status_unknown;
3997 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003998
3999 /* Anything else is out of spec, warn and ignore */
4000 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004001 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004002}
4003
4004static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004005edp_detect(struct intel_dp *intel_dp)
4006{
4007 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4008 enum drm_connector_status status;
4009
4010 status = intel_panel_detect(dev);
4011 if (status == connector_status_unknown)
4012 status = connector_status_connected;
4013
4014 return status;
4015}
4016
4017static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004018ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004019{
Paulo Zanoni30add222012-10-26 19:05:45 -02004020 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004021 struct drm_i915_private *dev_priv = dev->dev_private;
4022 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004023
Damien Lespiau1b469632012-12-13 16:09:01 +00004024 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4025 return connector_status_disconnected;
4026
Keith Packard26d61aa2011-07-25 20:01:09 -07004027 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004028}
4029
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004030static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004031g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004032{
Paulo Zanoni30add222012-10-26 19:05:45 -02004033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004034 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02004035 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01004036 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004037
Todd Previte232a6ee2014-01-23 00:13:41 -07004038 if (IS_VALLEYVIEW(dev)) {
4039 switch (intel_dig_port->port) {
4040 case PORT_B:
4041 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4042 break;
4043 case PORT_C:
4044 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4045 break;
4046 case PORT_D:
4047 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4048 break;
4049 default:
4050 return connector_status_unknown;
4051 }
4052 } else {
4053 switch (intel_dig_port->port) {
4054 case PORT_B:
4055 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4056 break;
4057 case PORT_C:
4058 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4059 break;
4060 case PORT_D:
4061 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4062 break;
4063 default:
4064 return connector_status_unknown;
4065 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004066 }
4067
Chris Wilson10f76a32012-05-11 18:01:32 +01004068 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004069 return connector_status_disconnected;
4070
Keith Packard26d61aa2011-07-25 20:01:09 -07004071 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004072}
4073
Keith Packard8c241fe2011-09-28 16:38:44 -07004074static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004075intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004076{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004077 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004078
Jani Nikula9cd300e2012-10-19 14:51:52 +03004079 /* use cached edid if we have one */
4080 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004081 /* invalid edid */
4082 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004083 return NULL;
4084
Jani Nikula55e9ede2013-10-01 10:38:54 +03004085 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004086 } else
4087 return drm_get_edid(&intel_connector->base,
4088 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004089}
4090
Chris Wilsonbeb60602014-09-02 20:04:00 +01004091static void
4092intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004093{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004094 struct intel_connector *intel_connector = intel_dp->attached_connector;
4095 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004096
Chris Wilsonbeb60602014-09-02 20:04:00 +01004097 edid = intel_dp_get_edid(intel_dp);
4098 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004099
Chris Wilsonbeb60602014-09-02 20:04:00 +01004100 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4101 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4102 else
4103 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4104}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004105
Chris Wilsonbeb60602014-09-02 20:04:00 +01004106static void
4107intel_dp_unset_edid(struct intel_dp *intel_dp)
4108{
4109 struct intel_connector *intel_connector = intel_dp->attached_connector;
4110
4111 kfree(intel_connector->detect_edid);
4112 intel_connector->detect_edid = NULL;
4113
4114 intel_dp->has_audio = false;
4115}
4116
4117static enum intel_display_power_domain
4118intel_dp_power_get(struct intel_dp *dp)
4119{
4120 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4121 enum intel_display_power_domain power_domain;
4122
4123 power_domain = intel_display_port_power_domain(encoder);
4124 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4125
4126 return power_domain;
4127}
4128
4129static void
4130intel_dp_power_put(struct intel_dp *dp,
4131 enum intel_display_power_domain power_domain)
4132{
4133 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4134 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004135}
4136
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004137static enum drm_connector_status
4138intel_dp_detect(struct drm_connector *connector, bool force)
4139{
4140 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004141 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4142 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004143 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004144 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004145 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004146 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004147
Chris Wilson164c8592013-07-20 20:27:08 +01004148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004149 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004150 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004151
Dave Airlie0e32b392014-05-02 14:02:48 +10004152 if (intel_dp->is_mst) {
4153 /* MST devices are disconnected from a monitor POV */
4154 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4155 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004156 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004157 }
4158
Chris Wilsonbeb60602014-09-02 20:04:00 +01004159 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004160
Chris Wilsond410b562014-09-02 20:03:59 +01004161 /* Can't disconnect eDP, but you can close the lid... */
4162 if (is_edp(intel_dp))
4163 status = edp_detect(intel_dp);
4164 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004165 status = ironlake_dp_detect(intel_dp);
4166 else
4167 status = g4x_dp_detect(intel_dp);
4168 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004169 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004170
Adam Jackson0d198322012-05-14 16:05:47 -04004171 intel_dp_probe_oui(intel_dp);
4172
Dave Airlie0e32b392014-05-02 14:02:48 +10004173 ret = intel_dp_probe_mst(intel_dp);
4174 if (ret) {
4175 /* if we are in MST mode then this connector
4176 won't appear connected or have anything with EDID on it */
4177 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4178 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4179 status = connector_status_disconnected;
4180 goto out;
4181 }
4182
Chris Wilsonbeb60602014-09-02 20:04:00 +01004183 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004184
Paulo Zanonid63885d2012-10-26 19:05:49 -02004185 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4186 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004187 status = connector_status_connected;
4188
4189out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004191 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004192}
4193
Chris Wilsonbeb60602014-09-02 20:04:00 +01004194static void
4195intel_dp_force(struct drm_connector *connector)
4196{
4197 struct intel_dp *intel_dp = intel_attached_dp(connector);
4198 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4199 enum intel_display_power_domain power_domain;
4200
4201 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4202 connector->base.id, connector->name);
4203 intel_dp_unset_edid(intel_dp);
4204
4205 if (connector->status != connector_status_connected)
4206 return;
4207
4208 power_domain = intel_dp_power_get(intel_dp);
4209
4210 intel_dp_set_edid(intel_dp);
4211
4212 intel_dp_power_put(intel_dp, power_domain);
4213
4214 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4215 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4216}
4217
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004218static int intel_dp_get_modes(struct drm_connector *connector)
4219{
Jani Nikuladd06f902012-10-19 14:51:50 +03004220 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004222
Chris Wilsonbeb60602014-09-02 20:04:00 +01004223 edid = intel_connector->detect_edid;
4224 if (edid) {
4225 int ret = intel_connector_update_modes(connector, edid);
4226 if (ret)
4227 return ret;
4228 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004229
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004230 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004231 if (is_edp(intel_attached_dp(connector)) &&
4232 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004233 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004234
4235 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004236 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004237 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004238 drm_mode_probed_add(connector, mode);
4239 return 1;
4240 }
4241 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004242
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004243 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004244}
4245
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004246static bool
4247intel_dp_detect_audio(struct drm_connector *connector)
4248{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004249 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004250 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004251
Chris Wilsonbeb60602014-09-02 20:04:00 +01004252 edid = to_intel_connector(connector)->detect_edid;
4253 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004254 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004255
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004256 return has_audio;
4257}
4258
Chris Wilsonf6849602010-09-19 09:29:33 +01004259static int
4260intel_dp_set_property(struct drm_connector *connector,
4261 struct drm_property *property,
4262 uint64_t val)
4263{
Chris Wilsone953fd72011-02-21 22:23:52 +00004264 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004265 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004266 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4267 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004268 int ret;
4269
Rob Clark662595d2012-10-11 20:36:04 -05004270 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004271 if (ret)
4272 return ret;
4273
Chris Wilson3f43c482011-05-12 22:17:24 +01004274 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004275 int i = val;
4276 bool has_audio;
4277
4278 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004279 return 0;
4280
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004281 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004282
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004283 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004284 has_audio = intel_dp_detect_audio(connector);
4285 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004286 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004287
4288 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004289 return 0;
4290
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004291 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004292 goto done;
4293 }
4294
Chris Wilsone953fd72011-02-21 22:23:52 +00004295 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004296 bool old_auto = intel_dp->color_range_auto;
4297 uint32_t old_range = intel_dp->color_range;
4298
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004299 switch (val) {
4300 case INTEL_BROADCAST_RGB_AUTO:
4301 intel_dp->color_range_auto = true;
4302 break;
4303 case INTEL_BROADCAST_RGB_FULL:
4304 intel_dp->color_range_auto = false;
4305 intel_dp->color_range = 0;
4306 break;
4307 case INTEL_BROADCAST_RGB_LIMITED:
4308 intel_dp->color_range_auto = false;
4309 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4310 break;
4311 default:
4312 return -EINVAL;
4313 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004314
4315 if (old_auto == intel_dp->color_range_auto &&
4316 old_range == intel_dp->color_range)
4317 return 0;
4318
Chris Wilsone953fd72011-02-21 22:23:52 +00004319 goto done;
4320 }
4321
Yuly Novikov53b41832012-10-26 12:04:00 +03004322 if (is_edp(intel_dp) &&
4323 property == connector->dev->mode_config.scaling_mode_property) {
4324 if (val == DRM_MODE_SCALE_NONE) {
4325 DRM_DEBUG_KMS("no scaling not supported\n");
4326 return -EINVAL;
4327 }
4328
4329 if (intel_connector->panel.fitting_mode == val) {
4330 /* the eDP scaling property is not changed */
4331 return 0;
4332 }
4333 intel_connector->panel.fitting_mode = val;
4334
4335 goto done;
4336 }
4337
Chris Wilsonf6849602010-09-19 09:29:33 +01004338 return -EINVAL;
4339
4340done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004341 if (intel_encoder->base.crtc)
4342 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004343
4344 return 0;
4345}
4346
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004347static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004348intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004349{
Jani Nikula1d508702012-10-19 14:51:49 +03004350 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004351
Chris Wilsonbeb60602014-09-02 20:04:00 +01004352 intel_dp_unset_edid(intel_attached_dp(connector));
4353
Jani Nikula9cd300e2012-10-19 14:51:52 +03004354 if (!IS_ERR_OR_NULL(intel_connector->edid))
4355 kfree(intel_connector->edid);
4356
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004357 /* Can't call is_edp() since the encoder may have been destroyed
4358 * already. */
4359 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004360 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004361
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004362 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004363 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004364}
4365
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004366void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004367{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004368 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4369 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004370
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004371 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004372 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004373 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004374 if (is_edp(intel_dp)) {
4375 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004376 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004377 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004378 pps_unlock(intel_dp);
4379
Clint Taylor01527b32014-07-07 13:01:46 -07004380 if (intel_dp->edp_notifier.notifier_call) {
4381 unregister_reboot_notifier(&intel_dp->edp_notifier);
4382 intel_dp->edp_notifier.notifier_call = NULL;
4383 }
Keith Packardbd943152011-09-18 23:09:52 -07004384 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004385 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004386}
4387
Imre Deak07f9cd02014-08-18 14:42:45 +03004388static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4389{
4390 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4391
4392 if (!is_edp(intel_dp))
4393 return;
4394
Ville Syrjälä773538e82014-09-04 14:54:56 +03004395 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004396 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004397 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004398}
4399
Imre Deak6d93c0c2014-07-31 14:03:36 +03004400static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4401{
4402 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4403}
4404
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004405static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004406 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004407 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004408 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004409 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004410 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004411 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004412};
4413
4414static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4415 .get_modes = intel_dp_get_modes,
4416 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004417 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004418};
4419
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004420static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004421 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004422 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004423};
4424
Dave Airlie0e32b392014-05-02 14:02:48 +10004425void
Eric Anholt21d40d32010-03-25 11:11:14 -07004426intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004427{
Dave Airlie0e32b392014-05-02 14:02:48 +10004428 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004429}
4430
Dave Airlie13cf5502014-06-18 11:29:35 +10004431bool
4432intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4433{
4434 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004435 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004436 struct drm_device *dev = intel_dig_port->base.base.dev;
4437 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004438 enum intel_display_power_domain power_domain;
4439 bool ret = true;
4440
Dave Airlie0e32b392014-05-02 14:02:48 +10004441 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4442 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004443
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004444 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4445 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004446 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004447
Imre Deak1c767b32014-08-18 14:42:42 +03004448 power_domain = intel_display_port_power_domain(intel_encoder);
4449 intel_display_power_get(dev_priv, power_domain);
4450
Dave Airlie0e32b392014-05-02 14:02:48 +10004451 if (long_hpd) {
4452 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4453 goto mst_fail;
4454
4455 if (!intel_dp_get_dpcd(intel_dp)) {
4456 goto mst_fail;
4457 }
4458
4459 intel_dp_probe_oui(intel_dp);
4460
4461 if (!intel_dp_probe_mst(intel_dp))
4462 goto mst_fail;
4463
4464 } else {
4465 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004466 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004467 goto mst_fail;
4468 }
4469
4470 if (!intel_dp->is_mst) {
4471 /*
4472 * we'll check the link status via the normal hot plug path later -
4473 * but for short hpds we should check it now
4474 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004475 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004476 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004477 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004478 }
4479 }
Imre Deak1c767b32014-08-18 14:42:42 +03004480 ret = false;
4481 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004482mst_fail:
4483 /* if we were in MST mode, and device is not there get out of MST mode */
4484 if (intel_dp->is_mst) {
4485 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4486 intel_dp->is_mst = false;
4487 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4488 }
Imre Deak1c767b32014-08-18 14:42:42 +03004489put_power:
4490 intel_display_power_put(dev_priv, power_domain);
4491
4492 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004493}
4494
Zhenyu Wange3421a12010-04-08 09:43:27 +08004495/* Return which DP Port should be selected for Transcoder DP control */
4496int
Akshay Joshi0206e352011-08-16 15:34:10 -04004497intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004498{
4499 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004500 struct intel_encoder *intel_encoder;
4501 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004502
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004503 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4504 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004505
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004506 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4507 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004508 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004509 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004510
Zhenyu Wange3421a12010-04-08 09:43:27 +08004511 return -1;
4512}
4513
Zhao Yakui36e83a12010-06-12 14:32:21 +08004514/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004515bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004516{
4517 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004518 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004519 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004520 static const short port_mapping[] = {
4521 [PORT_B] = PORT_IDPB,
4522 [PORT_C] = PORT_IDPC,
4523 [PORT_D] = PORT_IDPD,
4524 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004525
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004526 if (port == PORT_A)
4527 return true;
4528
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004529 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004530 return false;
4531
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004532 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4533 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004534
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004535 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004536 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4537 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004538 return true;
4539 }
4540 return false;
4541}
4542
Dave Airlie0e32b392014-05-02 14:02:48 +10004543void
Chris Wilsonf6849602010-09-19 09:29:33 +01004544intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4545{
Yuly Novikov53b41832012-10-26 12:04:00 +03004546 struct intel_connector *intel_connector = to_intel_connector(connector);
4547
Chris Wilson3f43c482011-05-12 22:17:24 +01004548 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004549 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004550 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004551
4552 if (is_edp(intel_dp)) {
4553 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004554 drm_object_attach_property(
4555 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004556 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004557 DRM_MODE_SCALE_ASPECT);
4558 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004559 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004560}
4561
Imre Deakdada1a92014-01-29 13:25:41 +02004562static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4563{
4564 intel_dp->last_power_cycle = jiffies;
4565 intel_dp->last_power_on = jiffies;
4566 intel_dp->last_backlight_off = jiffies;
4567}
4568
Daniel Vetter67a54562012-10-20 20:57:45 +02004569static void
4570intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004571 struct intel_dp *intel_dp,
4572 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004573{
4574 struct drm_i915_private *dev_priv = dev->dev_private;
4575 struct edp_power_seq cur, vbt, spec, final;
4576 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004577 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004578
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004579 lockdep_assert_held(&dev_priv->pps_mutex);
4580
Jesse Barnes453c5422013-03-28 09:55:41 -07004581 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004582 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004583 pp_on_reg = PCH_PP_ON_DELAYS;
4584 pp_off_reg = PCH_PP_OFF_DELAYS;
4585 pp_div_reg = PCH_PP_DIVISOR;
4586 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004587 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4588
4589 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4590 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4591 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4592 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004593 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004594
4595 /* Workaround: Need to write PP_CONTROL with the unlock key as
4596 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004597 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004598 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004599
Jesse Barnes453c5422013-03-28 09:55:41 -07004600 pp_on = I915_READ(pp_on_reg);
4601 pp_off = I915_READ(pp_off_reg);
4602 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004603
4604 /* Pull timing values out of registers */
4605 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4606 PANEL_POWER_UP_DELAY_SHIFT;
4607
4608 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4609 PANEL_LIGHT_ON_DELAY_SHIFT;
4610
4611 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4612 PANEL_LIGHT_OFF_DELAY_SHIFT;
4613
4614 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4615 PANEL_POWER_DOWN_DELAY_SHIFT;
4616
4617 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4618 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4619
4620 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4621 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4622
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004623 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004624
4625 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4626 * our hw here, which are all in 100usec. */
4627 spec.t1_t3 = 210 * 10;
4628 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4629 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4630 spec.t10 = 500 * 10;
4631 /* This one is special and actually in units of 100ms, but zero
4632 * based in the hw (so we need to add 100 ms). But the sw vbt
4633 * table multiplies it with 1000 to make it in units of 100usec,
4634 * too. */
4635 spec.t11_t12 = (510 + 100) * 10;
4636
4637 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4638 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4639
4640 /* Use the max of the register settings and vbt. If both are
4641 * unset, fall back to the spec limits. */
4642#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4643 spec.field : \
4644 max(cur.field, vbt.field))
4645 assign_final(t1_t3);
4646 assign_final(t8);
4647 assign_final(t9);
4648 assign_final(t10);
4649 assign_final(t11_t12);
4650#undef assign_final
4651
4652#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4653 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4654 intel_dp->backlight_on_delay = get_delay(t8);
4655 intel_dp->backlight_off_delay = get_delay(t9);
4656 intel_dp->panel_power_down_delay = get_delay(t10);
4657 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4658#undef get_delay
4659
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004660 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4661 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4662 intel_dp->panel_power_cycle_delay);
4663
4664 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4665 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4666
4667 if (out)
4668 *out = final;
4669}
4670
4671static void
4672intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4673 struct intel_dp *intel_dp,
4674 struct edp_power_seq *seq)
4675{
4676 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004677 u32 pp_on, pp_off, pp_div, port_sel = 0;
4678 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4679 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004680 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes453c5422013-03-28 09:55:41 -07004681
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004682 lockdep_assert_held(&dev_priv->pps_mutex);
4683
Jesse Barnes453c5422013-03-28 09:55:41 -07004684 if (HAS_PCH_SPLIT(dev)) {
4685 pp_on_reg = PCH_PP_ON_DELAYS;
4686 pp_off_reg = PCH_PP_OFF_DELAYS;
4687 pp_div_reg = PCH_PP_DIVISOR;
4688 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004689 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4690
4691 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4692 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4693 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004694 }
4695
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004696 /*
4697 * And finally store the new values in the power sequencer. The
4698 * backlight delays are set to 1 because we do manual waits on them. For
4699 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4700 * we'll end up waiting for the backlight off delay twice: once when we
4701 * do the manual sleep, and once when we disable the panel and wait for
4702 * the PP_STATUS bit to become zero.
4703 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004704 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004705 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4706 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004707 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004708 /* Compute the divisor for the pp clock, simply match the Bspec
4709 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004710 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004711 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004712 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4713
4714 /* Haswell doesn't have any port selection bits for the panel
4715 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004716 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004717 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004718 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004719 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004720 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004721 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004722 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004723 }
4724
Jesse Barnes453c5422013-03-28 09:55:41 -07004725 pp_on |= port_sel;
4726
4727 I915_WRITE(pp_on_reg, pp_on);
4728 I915_WRITE(pp_off_reg, pp_off);
4729 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004730
Daniel Vetter67a54562012-10-20 20:57:45 +02004731 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004732 I915_READ(pp_on_reg),
4733 I915_READ(pp_off_reg),
4734 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004735}
4736
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304737void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4738{
4739 struct drm_i915_private *dev_priv = dev->dev_private;
4740 struct intel_encoder *encoder;
4741 struct intel_dp *intel_dp = NULL;
4742 struct intel_crtc_config *config = NULL;
4743 struct intel_crtc *intel_crtc = NULL;
4744 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4745 u32 reg, val;
4746 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4747
4748 if (refresh_rate <= 0) {
4749 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4750 return;
4751 }
4752
4753 if (intel_connector == NULL) {
4754 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4755 return;
4756 }
4757
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004758 /*
4759 * FIXME: This needs proper synchronization with psr state. But really
4760 * hard to tell without seeing the user of this function of this code.
4761 * Check locking and ordering once that lands.
4762 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304763 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4764 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4765 return;
4766 }
4767
4768 encoder = intel_attached_encoder(&intel_connector->base);
4769 intel_dp = enc_to_intel_dp(&encoder->base);
4770 intel_crtc = encoder->new_crtc;
4771
4772 if (!intel_crtc) {
4773 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4774 return;
4775 }
4776
4777 config = &intel_crtc->config;
4778
4779 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4780 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4781 return;
4782 }
4783
4784 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4785 index = DRRS_LOW_RR;
4786
4787 if (index == intel_dp->drrs_state.refresh_rate_type) {
4788 DRM_DEBUG_KMS(
4789 "DRRS requested for previously set RR...ignoring\n");
4790 return;
4791 }
4792
4793 if (!intel_crtc->active) {
4794 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4795 return;
4796 }
4797
4798 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4799 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4800 val = I915_READ(reg);
4801 if (index > DRRS_HIGH_RR) {
4802 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004803 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304804 } else {
4805 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4806 }
4807 I915_WRITE(reg, val);
4808 }
4809
4810 /*
4811 * mutex taken to ensure that there is no race between differnt
4812 * drrs calls trying to update refresh rate. This scenario may occur
4813 * in future when idleness detection based DRRS in kernel and
4814 * possible calls from user space to set differnt RR are made.
4815 */
4816
4817 mutex_lock(&intel_dp->drrs_state.mutex);
4818
4819 intel_dp->drrs_state.refresh_rate_type = index;
4820
4821 mutex_unlock(&intel_dp->drrs_state.mutex);
4822
4823 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4824}
4825
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304826static struct drm_display_mode *
4827intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4828 struct intel_connector *intel_connector,
4829 struct drm_display_mode *fixed_mode)
4830{
4831 struct drm_connector *connector = &intel_connector->base;
4832 struct intel_dp *intel_dp = &intel_dig_port->dp;
4833 struct drm_device *dev = intel_dig_port->base.base.dev;
4834 struct drm_i915_private *dev_priv = dev->dev_private;
4835 struct drm_display_mode *downclock_mode = NULL;
4836
4837 if (INTEL_INFO(dev)->gen <= 6) {
4838 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4839 return NULL;
4840 }
4841
4842 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004843 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304844 return NULL;
4845 }
4846
4847 downclock_mode = intel_find_panel_downclock
4848 (dev, fixed_mode, connector);
4849
4850 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004851 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304852 return NULL;
4853 }
4854
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304855 dev_priv->drrs.connector = intel_connector;
4856
4857 mutex_init(&intel_dp->drrs_state.mutex);
4858
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304859 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4860
4861 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004862 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304863 return downclock_mode;
4864}
4865
Imre Deakaba86892014-07-30 15:57:31 +03004866void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4867{
4868 struct drm_device *dev = intel_encoder->base.dev;
4869 struct drm_i915_private *dev_priv = dev->dev_private;
4870 struct intel_dp *intel_dp;
4871 enum intel_display_power_domain power_domain;
4872
4873 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4874 return;
4875
4876 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004877
4878 pps_lock(intel_dp);
4879
Imre Deakaba86892014-07-30 15:57:31 +03004880 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004881 goto out;
Imre Deakaba86892014-07-30 15:57:31 +03004882 /*
4883 * The VDD bit needs a power domain reference, so if the bit is
4884 * already enabled when we boot or resume, grab this reference and
4885 * schedule a vdd off, so we don't hold on to the reference
4886 * indefinitely.
4887 */
4888 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4889 power_domain = intel_display_port_power_domain(intel_encoder);
4890 intel_display_power_get(dev_priv, power_domain);
4891
4892 edp_panel_vdd_schedule_off(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004893 out:
Ville Syrjälä773538e82014-09-04 14:54:56 +03004894 pps_unlock(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03004895}
4896
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004897static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004898 struct intel_connector *intel_connector,
4899 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004900{
4901 struct drm_connector *connector = &intel_connector->base;
4902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004903 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4904 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004905 struct drm_i915_private *dev_priv = dev->dev_private;
4906 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304907 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004908 bool has_dpcd;
4909 struct drm_display_mode *scan;
4910 struct edid *edid;
4911
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304912 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4913
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004914 if (!is_edp(intel_dp))
4915 return true;
4916
Imre Deakaba86892014-07-30 15:57:31 +03004917 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004918
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004919 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004920 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004921 has_dpcd = intel_dp_get_dpcd(intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03004922 intel_edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004923
4924 if (has_dpcd) {
4925 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4926 dev_priv->no_aux_handshake =
4927 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4928 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4929 } else {
4930 /* if this fails, presume the device is a ghost */
4931 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004932 return false;
4933 }
4934
4935 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004936 pps_lock(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004937 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004938 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004939
Daniel Vetter060c8772014-03-21 23:22:35 +01004940 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004941 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004942 if (edid) {
4943 if (drm_add_edid_modes(connector, edid)) {
4944 drm_mode_connector_update_edid_property(connector,
4945 edid);
4946 drm_edid_to_eld(connector, edid);
4947 } else {
4948 kfree(edid);
4949 edid = ERR_PTR(-EINVAL);
4950 }
4951 } else {
4952 edid = ERR_PTR(-ENOENT);
4953 }
4954 intel_connector->edid = edid;
4955
4956 /* prefer fixed mode from EDID if available */
4957 list_for_each_entry(scan, &connector->probed_modes, head) {
4958 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4959 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304960 downclock_mode = intel_dp_drrs_init(
4961 intel_dig_port,
4962 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004963 break;
4964 }
4965 }
4966
4967 /* fallback to VBT if available for eDP */
4968 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4969 fixed_mode = drm_mode_duplicate(dev,
4970 dev_priv->vbt.lfp_lvds_vbt_mode);
4971 if (fixed_mode)
4972 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4973 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004974 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004975
Clint Taylor01527b32014-07-07 13:01:46 -07004976 if (IS_VALLEYVIEW(dev)) {
4977 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4978 register_reboot_notifier(&intel_dp->edp_notifier);
4979 }
4980
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304981 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004982 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004983 intel_panel_setup_backlight(connector);
4984
4985 return true;
4986}
4987
Paulo Zanoni16c25532013-06-12 17:27:25 -03004988bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004989intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4990 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004991{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004992 struct drm_connector *connector = &intel_connector->base;
4993 struct intel_dp *intel_dp = &intel_dig_port->dp;
4994 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4995 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004996 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004997 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004998 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004999 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005000
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005001 intel_dp->pps_pipe = INVALID_PIPE;
5002
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005003 /* intel_dp vfuncs */
5004 if (IS_VALLEYVIEW(dev))
5005 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5006 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5007 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5008 else if (HAS_PCH_SPLIT(dev))
5009 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5010 else
5011 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5012
Damien Lespiau153b1102014-01-21 13:37:15 +00005013 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
5014
Daniel Vetter07679352012-09-06 22:15:42 +02005015 /* Preserve the current hw state. */
5016 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005017 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005018
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005019 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305020 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005021 else
5022 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005023
Imre Deakf7d24902013-05-08 13:14:05 +03005024 /*
5025 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5026 * for DP the encoder type can be set by the caller to
5027 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5028 */
5029 if (type == DRM_MODE_CONNECTOR_eDP)
5030 intel_encoder->type = INTEL_OUTPUT_EDP;
5031
Imre Deake7281ea2013-05-08 13:14:08 +03005032 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5033 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5034 port_name(port));
5035
Adam Jacksonb3295302010-07-16 14:46:28 -04005036 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005037 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5038
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005039 connector->interlace_allowed = true;
5040 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005041
Daniel Vetter66a92782012-07-12 20:08:18 +02005042 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005043 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005044
Chris Wilsondf0e9242010-09-09 16:20:55 +01005045 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005046 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005047
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005048 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005049 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5050 else
5051 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005052 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005053
Jani Nikula0b998362014-03-14 16:51:17 +02005054 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005055 switch (port) {
5056 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005057 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005058 break;
5059 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005060 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005061 break;
5062 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005063 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005064 break;
5065 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005066 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005067 break;
5068 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005069 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005070 }
5071
Imre Deakdada1a92014-01-29 13:25:41 +02005072 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005073 pps_lock(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005074 if (IS_VALLEYVIEW(dev)) {
5075 vlv_initial_power_sequencer_setup(intel_dp);
5076 } else {
5077 intel_dp_init_panel_power_timestamps(intel_dp);
5078 intel_dp_init_panel_power_sequencer(dev, intel_dp,
5079 &power_seq);
5080 }
Ville Syrjälä773538e82014-09-04 14:54:56 +03005081 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005082 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005083
Jani Nikula9d1a1032014-03-14 16:51:15 +02005084 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005085
Dave Airlie0e32b392014-05-02 14:02:48 +10005086 /* init MST on ports that can support it */
5087 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
5088 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005089 intel_dp_mst_encoder_init(intel_dig_port,
5090 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005091 }
5092 }
5093
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005094 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005095 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005096 if (is_edp(intel_dp)) {
5097 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005098 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005099 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005100 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005101 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005102 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005103 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005104 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005105 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005106
Chris Wilsonf6849602010-09-19 09:29:33 +01005107 intel_dp_add_properties(intel_dp, connector);
5108
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005109 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5110 * 0xd. Failure to do so will result in spurious interrupts being
5111 * generated on the port when a cable is not attached.
5112 */
5113 if (IS_G4X(dev) && !IS_GM45(dev)) {
5114 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5115 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5116 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005117
5118 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005119}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005120
5121void
5122intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5123{
Dave Airlie13cf5502014-06-18 11:29:35 +10005124 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005125 struct intel_digital_port *intel_dig_port;
5126 struct intel_encoder *intel_encoder;
5127 struct drm_encoder *encoder;
5128 struct intel_connector *intel_connector;
5129
Daniel Vetterb14c5672013-09-19 12:18:32 +02005130 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005131 if (!intel_dig_port)
5132 return;
5133
Daniel Vetterb14c5672013-09-19 12:18:32 +02005134 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005135 if (!intel_connector) {
5136 kfree(intel_dig_port);
5137 return;
5138 }
5139
5140 intel_encoder = &intel_dig_port->base;
5141 encoder = &intel_encoder->base;
5142
5143 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5144 DRM_MODE_ENCODER_TMDS);
5145
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005146 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005147 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005148 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005149 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005150 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005151 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005152 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005153 intel_encoder->pre_enable = chv_pre_enable_dp;
5154 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005155 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005156 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005157 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005158 intel_encoder->pre_enable = vlv_pre_enable_dp;
5159 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005160 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005161 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005162 intel_encoder->pre_enable = g4x_pre_enable_dp;
5163 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005164 if (INTEL_INFO(dev)->gen >= 5)
5165 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005166 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005167
Paulo Zanoni174edf12012-10-26 19:05:50 -02005168 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005169 intel_dig_port->dp.output_reg = output_reg;
5170
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005171 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005172 if (IS_CHERRYVIEW(dev)) {
5173 if (port == PORT_D)
5174 intel_encoder->crtc_mask = 1 << 2;
5175 else
5176 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5177 } else {
5178 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5179 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005180 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005181 intel_encoder->hot_plug = intel_dp_hot_plug;
5182
Dave Airlie13cf5502014-06-18 11:29:35 +10005183 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5184 dev_priv->hpd_irq_port[port] = intel_dig_port;
5185
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005186 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5187 drm_encoder_cleanup(encoder);
5188 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005189 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005190 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005191}
Dave Airlie0e32b392014-05-02 14:02:48 +10005192
5193void intel_dp_mst_suspend(struct drm_device *dev)
5194{
5195 struct drm_i915_private *dev_priv = dev->dev_private;
5196 int i;
5197
5198 /* disable MST */
5199 for (i = 0; i < I915_MAX_PORTS; i++) {
5200 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5201 if (!intel_dig_port)
5202 continue;
5203
5204 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5205 if (!intel_dig_port->dp.can_mst)
5206 continue;
5207 if (intel_dig_port->dp.is_mst)
5208 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5209 }
5210 }
5211}
5212
5213void intel_dp_mst_resume(struct drm_device *dev)
5214{
5215 struct drm_i915_private *dev_priv = dev->dev_private;
5216 int i;
5217
5218 for (i = 0; i < I915_MAX_PORTS; i++) {
5219 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5220 if (!intel_dig_port)
5221 continue;
5222 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5223 int ret;
5224
5225 if (!intel_dig_port->dp.can_mst)
5226 continue;
5227
5228 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5229 if (ret != 0) {
5230 intel_dp_check_mst_status(&intel_dig_port->dp);
5231 }
5232 }
5233 }
5234}