blob: 686e5b23481def673fcf6d3c650cf18ceedc4b75 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilsonc7dca472011-01-20 17:00:10 +000036static inline int ring_space(struct intel_ring_buffer *ring)
37{
Ville Syrjälä633cf8f2012-12-03 18:43:32 +020038 int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsonc7dca472011-01-20 17:00:10 +000039 if (space < 0)
40 space += ring->size;
41 return space;
42}
43
Chris Wilson09246732013-08-10 22:16:32 +010044void __intel_ring_advance(struct intel_ring_buffer *ring)
45{
46 struct drm_i915_private *dev_priv = ring->dev->dev_private;
47
48 ring->tail &= ring->size - 1;
49 if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
50 return;
51 ring->write_tail(ring, ring->tail);
52}
53
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000054static int
Chris Wilson46f0f8d2012-04-18 11:12:11 +010055gen2_render_ring_flush(struct intel_ring_buffer *ring,
56 u32 invalidate_domains,
57 u32 flush_domains)
58{
59 u32 cmd;
60 int ret;
61
62 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020063 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010064 cmd |= MI_NO_WRITE_FLUSH;
65
66 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
67 cmd |= MI_READ_FLUSH;
68
69 ret = intel_ring_begin(ring, 2);
70 if (ret)
71 return ret;
72
73 intel_ring_emit(ring, cmd);
74 intel_ring_emit(ring, MI_NOOP);
75 intel_ring_advance(ring);
76
77 return 0;
78}
79
80static int
81gen4_render_ring_flush(struct intel_ring_buffer *ring,
82 u32 invalidate_domains,
83 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070084{
Chris Wilson78501ea2010-10-27 12:18:21 +010085 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010086 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000087 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +010088
Chris Wilson36d527d2011-03-19 22:26:49 +000089 /*
90 * read/write caches:
91 *
92 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
93 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
94 * also flushed at 2d versus 3d pipeline switches.
95 *
96 * read-only caches:
97 *
98 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
99 * MI_READ_FLUSH is set, and is always flushed on 965.
100 *
101 * I915_GEM_DOMAIN_COMMAND may not exist?
102 *
103 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
104 * invalidated when MI_EXE_FLUSH is set.
105 *
106 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
107 * invalidated with every MI_FLUSH.
108 *
109 * TLBs:
110 *
111 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
112 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
113 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
114 * are flushed at any MI_FLUSH.
115 */
116
117 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100118 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000119 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000120 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
121 cmd |= MI_EXE_FLUSH;
122
123 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
124 (IS_G4X(dev) || IS_GEN5(dev)))
125 cmd |= MI_INVALIDATE_ISP;
126
127 ret = intel_ring_begin(ring, 2);
128 if (ret)
129 return ret;
130
131 intel_ring_emit(ring, cmd);
132 intel_ring_emit(ring, MI_NOOP);
133 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000134
135 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136}
137
Jesse Barnes8d315282011-10-16 10:23:31 +0200138/**
139 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
140 * implementing two workarounds on gen6. From section 1.4.7.1
141 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
142 *
143 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
144 * produced by non-pipelined state commands), software needs to first
145 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
146 * 0.
147 *
148 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
149 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
150 *
151 * And the workaround for these two requires this workaround first:
152 *
153 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
154 * BEFORE the pipe-control with a post-sync op and no write-cache
155 * flushes.
156 *
157 * And this last workaround is tricky because of the requirements on
158 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
159 * volume 2 part 1:
160 *
161 * "1 of the following must also be set:
162 * - Render Target Cache Flush Enable ([12] of DW1)
163 * - Depth Cache Flush Enable ([0] of DW1)
164 * - Stall at Pixel Scoreboard ([1] of DW1)
165 * - Depth Stall ([13] of DW1)
166 * - Post-Sync Operation ([13] of DW1)
167 * - Notify Enable ([8] of DW1)"
168 *
169 * The cache flushes require the workaround flush that triggered this
170 * one, so we can't use it. Depth stall would trigger the same.
171 * Post-sync nonzero is what triggered this second workaround, so we
172 * can't use that one either. Notify enable is IRQs, which aren't
173 * really our business. That leaves only stall at scoreboard.
174 */
175static int
176intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
177{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100178 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200179 int ret;
180
181
182 ret = intel_ring_begin(ring, 6);
183 if (ret)
184 return ret;
185
186 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
187 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
188 PIPE_CONTROL_STALL_AT_SCOREBOARD);
189 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
190 intel_ring_emit(ring, 0); /* low dword */
191 intel_ring_emit(ring, 0); /* high dword */
192 intel_ring_emit(ring, MI_NOOP);
193 intel_ring_advance(ring);
194
195 ret = intel_ring_begin(ring, 6);
196 if (ret)
197 return ret;
198
199 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
200 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
201 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
202 intel_ring_emit(ring, 0);
203 intel_ring_emit(ring, 0);
204 intel_ring_emit(ring, MI_NOOP);
205 intel_ring_advance(ring);
206
207 return 0;
208}
209
210static int
211gen6_render_ring_flush(struct intel_ring_buffer *ring,
212 u32 invalidate_domains, u32 flush_domains)
213{
214 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100215 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Jesse Barnes8d315282011-10-16 10:23:31 +0200216 int ret;
217
Paulo Zanonib3111502012-08-17 18:35:42 -0300218 /* Force SNB workarounds for PIPE_CONTROL flushes */
219 ret = intel_emit_post_sync_nonzero_flush(ring);
220 if (ret)
221 return ret;
222
Jesse Barnes8d315282011-10-16 10:23:31 +0200223 /* Just flush everything. Experiments have shown that reducing the
224 * number of bits based on the write domains has little performance
225 * impact.
226 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100227 if (flush_domains) {
228 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
229 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
230 /*
231 * Ensure that any following seqno writes only happen
232 * when the render cache is indeed flushed.
233 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200234 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100235 }
236 if (invalidate_domains) {
237 flags |= PIPE_CONTROL_TLB_INVALIDATE;
238 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
239 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
240 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
241 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
242 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
243 /*
244 * TLB invalidate requires a post-sync write.
245 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700246 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100247 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200248
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100249 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200250 if (ret)
251 return ret;
252
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100253 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200254 intel_ring_emit(ring, flags);
255 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100256 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200257 intel_ring_advance(ring);
258
259 return 0;
260}
261
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100262static int
Paulo Zanonif3987632012-08-17 18:35:43 -0300263gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
264{
265 int ret;
266
267 ret = intel_ring_begin(ring, 4);
268 if (ret)
269 return ret;
270
271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
272 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
273 PIPE_CONTROL_STALL_AT_SCOREBOARD);
274 intel_ring_emit(ring, 0);
275 intel_ring_emit(ring, 0);
276 intel_ring_advance(ring);
277
278 return 0;
279}
280
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300281static int gen7_ring_fbc_flush(struct intel_ring_buffer *ring, u32 value)
282{
283 int ret;
284
285 if (!ring->fbc_dirty)
286 return 0;
287
288 ret = intel_ring_begin(ring, 4);
289 if (ret)
290 return ret;
291 intel_ring_emit(ring, MI_NOOP);
292 /* WaFbcNukeOn3DBlt:ivb/hsw */
293 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
294 intel_ring_emit(ring, MSG_FBC_REND_STATE);
295 intel_ring_emit(ring, value);
296 intel_ring_advance(ring);
297
298 ring->fbc_dirty = false;
299 return 0;
300}
301
Paulo Zanonif3987632012-08-17 18:35:43 -0300302static int
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300303gen7_render_ring_flush(struct intel_ring_buffer *ring,
304 u32 invalidate_domains, u32 flush_domains)
305{
306 u32 flags = 0;
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100307 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300308 int ret;
309
Paulo Zanonif3987632012-08-17 18:35:43 -0300310 /*
311 * Ensure that any following seqno writes only happen when the render
312 * cache is indeed flushed.
313 *
314 * Workaround: 4th PIPE_CONTROL command (except the ones with only
315 * read-cache invalidate bits set) must have the CS_STALL bit set. We
316 * don't try to be clever and just set it unconditionally.
317 */
318 flags |= PIPE_CONTROL_CS_STALL;
319
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300320 /* Just flush everything. Experiments have shown that reducing the
321 * number of bits based on the write domains has little performance
322 * impact.
323 */
324 if (flush_domains) {
325 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
326 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300327 }
328 if (invalidate_domains) {
329 flags |= PIPE_CONTROL_TLB_INVALIDATE;
330 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
331 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
332 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
333 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
334 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
335 /*
336 * TLB invalidate requires a post-sync write.
337 */
338 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200339 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300340
341 /* Workaround: we must issue a pipe_control with CS-stall bit
342 * set before a pipe_control command that has the state cache
343 * invalidate bit set. */
344 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300345 }
346
347 ret = intel_ring_begin(ring, 4);
348 if (ret)
349 return ret;
350
351 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
352 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200353 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300354 intel_ring_emit(ring, 0);
355 intel_ring_advance(ring);
356
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300357 if (flush_domains)
358 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
359
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300360 return 0;
361}
362
Chris Wilson78501ea2010-10-27 12:18:21 +0100363static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100364 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365{
Chris Wilson78501ea2010-10-27 12:18:21 +0100366 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100367 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800368}
369
Chris Wilson78501ea2010-10-27 12:18:21 +0100370u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800371{
Chris Wilson78501ea2010-10-27 12:18:21 +0100372 drm_i915_private_t *dev_priv = ring->dev->dev_private;
373 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200374 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800375
376 return I915_READ(acthd_reg);
377}
378
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200379static void ring_setup_phys_status_page(struct intel_ring_buffer *ring)
380{
381 struct drm_i915_private *dev_priv = ring->dev->dev_private;
382 u32 addr;
383
384 addr = dev_priv->status_page_dmah->busaddr;
385 if (INTEL_INFO(ring->dev)->gen >= 4)
386 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
387 I915_WRITE(HWS_PGA, addr);
388}
389
Chris Wilson78501ea2010-10-27 12:18:21 +0100390static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800391{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200392 struct drm_device *dev = ring->dev;
393 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +0000394 struct drm_i915_gem_object *obj = ring->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200395 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800396 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800397
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200398 if (HAS_FORCE_WAKE(dev))
399 gen6_gt_force_wake_get(dev_priv);
400
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200401 if (I915_NEED_GFX_HWS(dev))
402 intel_ring_setup_status_page(ring);
403 else
404 ring_setup_phys_status_page(ring);
405
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800406 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200407 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200408 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100409 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800410
Daniel Vetter570ef602010-08-02 17:06:23 +0200411 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800412
413 /* G45 ring initialization fails to reset head to zero */
414 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000415 DRM_DEBUG_KMS("%s head not reset to zero "
416 "ctl %08x head %08x tail %08x start %08x\n",
417 ring->name,
418 I915_READ_CTL(ring),
419 I915_READ_HEAD(ring),
420 I915_READ_TAIL(ring),
421 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800422
Daniel Vetter570ef602010-08-02 17:06:23 +0200423 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800424
Chris Wilson6fd0d562010-12-05 20:42:33 +0000425 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
426 DRM_ERROR("failed to set %s head to zero "
427 "ctl %08x head %08x tail %08x start %08x\n",
428 ring->name,
429 I915_READ_CTL(ring),
430 I915_READ_HEAD(ring),
431 I915_READ_TAIL(ring),
432 I915_READ_START(ring));
433 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700434 }
435
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200436 /* Initialize the ring. This must happen _after_ we've cleared the ring
437 * registers with the above sequence (the readback of the HEAD registers
438 * also enforces ordering), otherwise the hw might lose the new ring
439 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700440 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200441 I915_WRITE_CTL(ring,
Chris Wilsonae69b422010-11-07 11:45:52 +0000442 ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000443 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800444
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400446 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700447 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400448 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000449 DRM_ERROR("%s initialization failed "
450 "ctl %08x head %08x tail %08x start %08x\n",
451 ring->name,
452 I915_READ_CTL(ring),
453 I915_READ_HEAD(ring),
454 I915_READ_TAIL(ring),
455 I915_READ_START(ring));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200456 ret = -EIO;
457 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800458 }
459
Chris Wilson78501ea2010-10-27 12:18:21 +0100460 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
461 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800462 else {
Chris Wilsonc7dca472011-01-20 17:00:10 +0000463 ring->head = I915_READ_HEAD(ring);
Daniel Vetter870e86d2010-08-02 16:29:44 +0200464 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Chris Wilsonc7dca472011-01-20 17:00:10 +0000465 ring->space = ring_space(ring);
Chris Wilsonc3b20032012-05-28 22:33:02 +0100466 ring->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800467 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000468
Chris Wilson50f018d2013-06-10 11:20:19 +0100469 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
470
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200471out:
472 if (HAS_FORCE_WAKE(dev))
473 gen6_gt_force_wake_put(dev_priv);
474
475 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700476}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800477
Chris Wilsonc6df5412010-12-15 09:56:50 +0000478static int
479init_pipe_control(struct intel_ring_buffer *ring)
480{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000481 int ret;
482
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100483 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000484 return 0;
485
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100486 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
487 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000488 DRM_ERROR("Failed to allocate seqno page\n");
489 ret = -ENOMEM;
490 goto err;
491 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100492
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100493 i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000494
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100495 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, true, false);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000496 if (ret)
497 goto err_unref;
498
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100499 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
500 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
501 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800502 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000503 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800504 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000505
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200506 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100507 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000508 return 0;
509
510err_unpin:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100511 i915_gem_object_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000512err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100513 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000514err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000515 return ret;
516}
517
Chris Wilson78501ea2010-10-27 12:18:21 +0100518static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800519{
Chris Wilson78501ea2010-10-27 12:18:21 +0100520 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000521 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100522 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800523
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000524 if (INTEL_INFO(dev)->gen > 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200525 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000526
527 /* We need to disable the AsyncFlip performance optimisations in order
528 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
529 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100530 *
531 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000532 */
533 if (INTEL_INFO(dev)->gen >= 6)
534 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
535
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000536 /* Required for the hardware to program scanline values for waiting */
537 if (INTEL_INFO(dev)->gen == 6)
538 I915_WRITE(GFX_MODE,
539 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
540
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000541 if (IS_GEN7(dev))
542 I915_WRITE(GFX_MODE_GEN7,
543 _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
544 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100545
Jesse Barnes8d315282011-10-16 10:23:31 +0200546 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000547 ret = init_pipe_control(ring);
548 if (ret)
549 return ret;
550 }
551
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200552 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700553 /* From the Sandybridge PRM, volume 1 part 3, page 24:
554 * "If this bit is set, STCunit will have LRA as replacement
555 * policy. [...] This bit must be reset. LRA replacement
556 * policy is not supported."
557 */
558 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200559 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky12b02862012-06-04 14:42:50 -0700560
561 /* This is not explicitly set for GEN6, so read the register.
562 * see intel_ring_mi_set_context() for why we care.
563 * TODO: consider explicitly setting the bit for GEN5
564 */
565 ring->itlb_before_ctx_switch =
566 !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
Ben Widawsky84f9f932011-12-12 19:21:58 -0800567 }
568
Daniel Vetter6b26c862012-04-24 14:04:12 +0200569 if (INTEL_INFO(dev)->gen >= 6)
570 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000571
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700572 if (HAS_L3_GPU_CACHE(dev))
Ben Widawskycc609d52013-05-28 19:22:29 -0700573 I915_WRITE_IMR(ring, ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -0700574
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800575 return ret;
576}
577
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578static void render_ring_cleanup(struct intel_ring_buffer *ring)
579{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100580 struct drm_device *dev = ring->dev;
581
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100582 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000583 return;
584
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100585 if (INTEL_INFO(dev)->gen >= 5) {
586 kunmap(sg_page(ring->scratch.obj->pages->sgl));
587 i915_gem_object_unpin(ring->scratch.obj);
588 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100589
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100590 drm_gem_object_unreference(&ring->scratch.obj->base);
591 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592}
593
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000594static void
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700595update_mboxes(struct intel_ring_buffer *ring,
Chris Wilson9d7730912012-11-27 16:22:52 +0000596 u32 mmio_offset)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000597{
Ben Widawskyad776f82013-05-28 19:22:18 -0700598/* NB: In order to be able to do semaphore MBOX updates for varying number
599 * of rings, it's easiest if we round up each individual update to a
600 * multiple of 2 (since ring updates must always be a multiple of 2)
601 * even though the actual update only requires 3 dwords.
602 */
603#define MBOX_UPDATE_DWORDS 4
Chris Wilson1c8b46f2012-11-14 09:15:14 +0000604 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700605 intel_ring_emit(ring, mmio_offset);
Chris Wilson18235212013-09-04 10:45:51 +0100606 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Ben Widawskyad776f82013-05-28 19:22:18 -0700607 intel_ring_emit(ring, MI_NOOP);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000608}
609
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700610/**
611 * gen6_add_request - Update the semaphore mailbox registers
612 *
613 * @ring - ring that is adding a request
614 * @seqno - return seqno stuck into the ring
615 *
616 * Update the mailbox registers in the *other* rings with the current seqno.
617 * This acts like a signal in the canonical semaphore.
618 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000619static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000620gen6_add_request(struct intel_ring_buffer *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000621{
Ben Widawskyad776f82013-05-28 19:22:18 -0700622 struct drm_device *dev = ring->dev;
623 struct drm_i915_private *dev_priv = dev->dev_private;
624 struct intel_ring_buffer *useless;
625 int i, ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000626
Ben Widawskyad776f82013-05-28 19:22:18 -0700627 ret = intel_ring_begin(ring, ((I915_NUM_RINGS-1) *
628 MBOX_UPDATE_DWORDS) +
629 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000630 if (ret)
631 return ret;
Ben Widawskyad776f82013-05-28 19:22:18 -0700632#undef MBOX_UPDATE_DWORDS
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000633
Ben Widawskyad776f82013-05-28 19:22:18 -0700634 for_each_ring(useless, dev_priv, i) {
635 u32 mbox_reg = ring->signal_mbox[i];
636 if (mbox_reg != GEN6_NOSYNC)
637 update_mboxes(ring, mbox_reg);
638 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000639
640 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
641 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100642 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000643 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100644 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000645
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000646 return 0;
647}
648
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200649static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
650 u32 seqno)
651{
652 struct drm_i915_private *dev_priv = dev->dev_private;
653 return dev_priv->last_seqno < seqno;
654}
655
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700656/**
657 * intel_ring_sync - sync the waiter to the signaller on seqno
658 *
659 * @waiter - ring that is waiting
660 * @signaller - ring which has, or will signal
661 * @seqno - seqno which the waiter will block on
662 */
663static int
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200664gen6_ring_sync(struct intel_ring_buffer *waiter,
665 struct intel_ring_buffer *signaller,
666 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000667{
668 int ret;
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700669 u32 dw1 = MI_SEMAPHORE_MBOX |
670 MI_SEMAPHORE_COMPARE |
671 MI_SEMAPHORE_REGISTER;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000672
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700673 /* Throughout all of the GEM code, seqno passed implies our current
674 * seqno is >= the last seqno executed. However for hardware the
675 * comparison is strictly greater than.
676 */
677 seqno -= 1;
678
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200679 WARN_ON(signaller->semaphore_register[waiter->id] ==
680 MI_SEMAPHORE_SYNC_INVALID);
681
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700682 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000683 if (ret)
684 return ret;
685
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200686 /* If seqno wrap happened, omit the wait with no-ops */
687 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
688 intel_ring_emit(waiter,
689 dw1 |
690 signaller->semaphore_register[waiter->id]);
691 intel_ring_emit(waiter, seqno);
692 intel_ring_emit(waiter, 0);
693 intel_ring_emit(waiter, MI_NOOP);
694 } else {
695 intel_ring_emit(waiter, MI_NOOP);
696 intel_ring_emit(waiter, MI_NOOP);
697 intel_ring_emit(waiter, MI_NOOP);
698 intel_ring_emit(waiter, MI_NOOP);
699 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700700 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000701
702 return 0;
703}
704
Chris Wilsonc6df5412010-12-15 09:56:50 +0000705#define PIPE_CONTROL_FLUSH(ring__, addr__) \
706do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200707 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
708 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000709 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
710 intel_ring_emit(ring__, 0); \
711 intel_ring_emit(ring__, 0); \
712} while (0)
713
714static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000715pc_render_add_request(struct intel_ring_buffer *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000716{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100717 u32 scratch_addr = ring->scratch.gtt_offset + 128;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000718 int ret;
719
720 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
721 * incoherent with writes to memory, i.e. completely fubar,
722 * so we need to use PIPE_NOTIFY instead.
723 *
724 * However, we also need to workaround the qword write
725 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
726 * memory before requesting an interrupt.
727 */
728 ret = intel_ring_begin(ring, 32);
729 if (ret)
730 return ret;
731
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200732 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200733 PIPE_CONTROL_WRITE_FLUSH |
734 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100735 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100736 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000737 intel_ring_emit(ring, 0);
738 PIPE_CONTROL_FLUSH(ring, scratch_addr);
739 scratch_addr += 128; /* write to separate cachelines */
740 PIPE_CONTROL_FLUSH(ring, scratch_addr);
741 scratch_addr += 128;
742 PIPE_CONTROL_FLUSH(ring, scratch_addr);
743 scratch_addr += 128;
744 PIPE_CONTROL_FLUSH(ring, scratch_addr);
745 scratch_addr += 128;
746 PIPE_CONTROL_FLUSH(ring, scratch_addr);
747 scratch_addr += 128;
748 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000749
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200750 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200751 PIPE_CONTROL_WRITE_FLUSH |
752 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000753 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100754 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100755 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000756 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100757 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000758
Chris Wilsonc6df5412010-12-15 09:56:50 +0000759 return 0;
760}
761
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800762static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100763gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100764{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100765 /* Workaround to force correct ordering between irq and seqno writes on
766 * ivb (and maybe also on snb) by reading from a CS register (like
767 * ACTHD) before reading the status page. */
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100768 if (!lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100769 intel_ring_get_active_head(ring);
770 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
771}
772
773static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100774ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800775{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000776 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
777}
778
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200779static void
780ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
781{
782 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
783}
784
Chris Wilsonc6df5412010-12-15 09:56:50 +0000785static u32
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100786pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000787{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100788 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000789}
790
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200791static void
792pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
793{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100794 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200795}
796
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000797static bool
Daniel Vettere48d8632012-04-11 22:12:54 +0200798gen5_ring_get_irq(struct intel_ring_buffer *ring)
799{
800 struct drm_device *dev = ring->dev;
801 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100802 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200803
804 if (!dev->irq_enabled)
805 return false;
806
Chris Wilson7338aef2012-04-24 21:48:47 +0100807 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300808 if (ring->irq_refcount++ == 0)
809 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100810 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200811
812 return true;
813}
814
815static void
816gen5_ring_put_irq(struct intel_ring_buffer *ring)
817{
818 struct drm_device *dev = ring->dev;
819 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100820 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200821
Chris Wilson7338aef2012-04-24 21:48:47 +0100822 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300823 if (--ring->irq_refcount == 0)
824 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100825 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200826}
827
828static bool
Daniel Vettere3670312012-04-11 22:12:53 +0200829i9xx_ring_get_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700830{
Chris Wilson78501ea2010-10-27 12:18:21 +0100831 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000832 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100833 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700834
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000835 if (!dev->irq_enabled)
836 return false;
837
Chris Wilson7338aef2012-04-24 21:48:47 +0100838 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200839 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200840 dev_priv->irq_mask &= ~ring->irq_enable_mask;
841 I915_WRITE(IMR, dev_priv->irq_mask);
842 POSTING_READ(IMR);
843 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100844 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000845
846 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700847}
848
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800849static void
Daniel Vettere3670312012-04-11 22:12:53 +0200850i9xx_ring_put_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700851{
Chris Wilson78501ea2010-10-27 12:18:21 +0100852 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000853 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100854 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700855
Chris Wilson7338aef2012-04-24 21:48:47 +0100856 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200857 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200858 dev_priv->irq_mask |= ring->irq_enable_mask;
859 I915_WRITE(IMR, dev_priv->irq_mask);
860 POSTING_READ(IMR);
861 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100862 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700863}
864
Chris Wilsonc2798b12012-04-22 21:13:57 +0100865static bool
866i8xx_ring_get_irq(struct intel_ring_buffer *ring)
867{
868 struct drm_device *dev = ring->dev;
869 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100870 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100871
872 if (!dev->irq_enabled)
873 return false;
874
Chris Wilson7338aef2012-04-24 21:48:47 +0100875 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200876 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100877 dev_priv->irq_mask &= ~ring->irq_enable_mask;
878 I915_WRITE16(IMR, dev_priv->irq_mask);
879 POSTING_READ16(IMR);
880 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100881 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100882
883 return true;
884}
885
886static void
887i8xx_ring_put_irq(struct intel_ring_buffer *ring)
888{
889 struct drm_device *dev = ring->dev;
890 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100891 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100892
Chris Wilson7338aef2012-04-24 21:48:47 +0100893 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200894 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100895 dev_priv->irq_mask |= ring->irq_enable_mask;
896 I915_WRITE16(IMR, dev_priv->irq_mask);
897 POSTING_READ16(IMR);
898 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100899 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100900}
901
Chris Wilson78501ea2010-10-27 12:18:21 +0100902void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800903{
Eric Anholt45930102011-05-06 17:12:35 -0700904 struct drm_device *dev = ring->dev;
Chris Wilson78501ea2010-10-27 12:18:21 +0100905 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700906 u32 mmio = 0;
907
908 /* The ring status page addresses are no longer next to the rest of
909 * the ring registers as of gen7.
910 */
911 if (IS_GEN7(dev)) {
912 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +0100913 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -0700914 mmio = RENDER_HWS_PGA_GEN7;
915 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100916 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -0700917 mmio = BLT_HWS_PGA_GEN7;
918 break;
Daniel Vetter96154f22011-12-14 13:57:00 +0100919 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -0700920 mmio = BSD_HWS_PGA_GEN7;
921 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -0700922 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700923 mmio = VEBOX_HWS_PGA_GEN7;
924 break;
Eric Anholt45930102011-05-06 17:12:35 -0700925 }
926 } else if (IS_GEN6(ring->dev)) {
927 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
928 } else {
929 mmio = RING_HWS_PGA(ring->mmio_base);
930 }
931
Chris Wilson78501ea2010-10-27 12:18:21 +0100932 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
933 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +0100934
935 /* Flush the TLB for this page */
936 if (INTEL_INFO(dev)->gen >= 6) {
937 u32 reg = RING_INSTPM(ring->mmio_base);
938 I915_WRITE(reg,
939 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
940 INSTPM_SYNC_FLUSH));
941 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
942 1000))
943 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
944 ring->name);
945 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800946}
947
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000948static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100949bsd_ring_flush(struct intel_ring_buffer *ring,
950 u32 invalidate_domains,
951 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800952{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000953 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000954
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000955 ret = intel_ring_begin(ring, 2);
956 if (ret)
957 return ret;
958
959 intel_ring_emit(ring, MI_FLUSH);
960 intel_ring_emit(ring, MI_NOOP);
961 intel_ring_advance(ring);
962 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800963}
964
Chris Wilson3cce4692010-10-27 16:11:02 +0100965static int
Chris Wilson9d7730912012-11-27 16:22:52 +0000966i9xx_add_request(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800967{
Chris Wilson3cce4692010-10-27 16:11:02 +0100968 int ret;
969
970 ret = intel_ring_begin(ring, 4);
971 if (ret)
972 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100973
Chris Wilson3cce4692010-10-27 16:11:02 +0100974 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
975 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100976 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +0100977 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100978 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800979
Chris Wilson3cce4692010-10-27 16:11:02 +0100980 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +0800981}
982
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000983static bool
Ben Widawsky25c06302012-03-29 19:11:27 -0700984gen6_ring_get_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +0000985{
986 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +0000987 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100988 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +0000989
990 if (!dev->irq_enabled)
991 return false;
992
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100993 /* It looks like we need to prevent the gt from suspending while waiting
994 * for an notifiy irq, otherwise irqs seem to get lost on at least the
995 * blt/bsd rings on ivb. */
Daniel Vetter99ffa162012-01-25 14:04:00 +0100996 gen6_gt_force_wake_get(dev_priv);
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100997
Chris Wilson7338aef2012-04-24 21:48:47 +0100998 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200999 if (ring->irq_refcount++ == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001000 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001001 I915_WRITE_IMR(ring,
1002 ~(ring->irq_enable_mask |
1003 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001004 else
1005 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001006 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001007 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001008 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001009
1010 return true;
1011}
1012
1013static void
Ben Widawsky25c06302012-03-29 19:11:27 -07001014gen6_ring_put_irq(struct intel_ring_buffer *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001015{
1016 struct drm_device *dev = ring->dev;
Chris Wilson01a03332011-01-04 22:22:56 +00001017 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001018 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001019
Chris Wilson7338aef2012-04-24 21:48:47 +01001020 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001021 if (--ring->irq_refcount == 0) {
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001022 if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001023 I915_WRITE_IMR(ring,
1024 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
Ben Widawsky15b9f802012-05-25 16:56:23 -07001025 else
1026 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001027 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001028 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001029 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001030
Daniel Vetter99ffa162012-01-25 14:04:00 +01001031 gen6_gt_force_wake_put(dev_priv);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001032}
1033
Ben Widawskya19d2932013-05-28 19:22:30 -07001034static bool
1035hsw_vebox_get_irq(struct intel_ring_buffer *ring)
1036{
1037 struct drm_device *dev = ring->dev;
1038 struct drm_i915_private *dev_priv = dev->dev_private;
1039 unsigned long flags;
1040
1041 if (!dev->irq_enabled)
1042 return false;
1043
Daniel Vetter59cdb632013-07-04 23:35:28 +02001044 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001045 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001046 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001047 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001048 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001049 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001050
1051 return true;
1052}
1053
1054static void
1055hsw_vebox_put_irq(struct intel_ring_buffer *ring)
1056{
1057 struct drm_device *dev = ring->dev;
1058 struct drm_i915_private *dev_priv = dev->dev_private;
1059 unsigned long flags;
1060
1061 if (!dev->irq_enabled)
1062 return;
1063
Daniel Vetter59cdb632013-07-04 23:35:28 +02001064 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001065 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001066 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001067 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001068 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001069 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001070}
1071
Zou Nan haid1b851f2010-05-21 09:08:57 +08001072static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001073i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
1074 u32 offset, u32 length,
1075 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001076{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001077 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001078
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001079 ret = intel_ring_begin(ring, 2);
1080 if (ret)
1081 return ret;
1082
Chris Wilson78501ea2010-10-27 12:18:21 +01001083 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001084 MI_BATCH_BUFFER_START |
1085 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001086 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001087 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001088 intel_ring_advance(ring);
1089
Zou Nan haid1b851f2010-05-21 09:08:57 +08001090 return 0;
1091}
1092
Daniel Vetterb45305f2012-12-17 16:21:27 +01001093/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1094#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001095static int
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001096i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001097 u32 offset, u32 len,
1098 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001099{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001100 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001101
Daniel Vetterb45305f2012-12-17 16:21:27 +01001102 if (flags & I915_DISPATCH_PINNED) {
1103 ret = intel_ring_begin(ring, 4);
1104 if (ret)
1105 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001106
Daniel Vetterb45305f2012-12-17 16:21:27 +01001107 intel_ring_emit(ring, MI_BATCH_BUFFER);
1108 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1109 intel_ring_emit(ring, offset + len - 8);
1110 intel_ring_emit(ring, MI_NOOP);
1111 intel_ring_advance(ring);
1112 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001113 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001114
1115 if (len > I830_BATCH_LIMIT)
1116 return -ENOSPC;
1117
1118 ret = intel_ring_begin(ring, 9+3);
1119 if (ret)
1120 return ret;
1121 /* Blit the batch (which has now all relocs applied) to the stable batch
1122 * scratch bo area (so that the CS never stumbles over its tlb
1123 * invalidation bug) ... */
1124 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1125 XY_SRC_COPY_BLT_WRITE_ALPHA |
1126 XY_SRC_COPY_BLT_WRITE_RGB);
1127 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1128 intel_ring_emit(ring, 0);
1129 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1130 intel_ring_emit(ring, cs_offset);
1131 intel_ring_emit(ring, 0);
1132 intel_ring_emit(ring, 4096);
1133 intel_ring_emit(ring, offset);
1134 intel_ring_emit(ring, MI_FLUSH);
1135
1136 /* ... and execute it. */
1137 intel_ring_emit(ring, MI_BATCH_BUFFER);
1138 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1139 intel_ring_emit(ring, cs_offset + len - 8);
1140 intel_ring_advance(ring);
1141 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001142
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001143 return 0;
1144}
1145
1146static int
1147i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001148 u32 offset, u32 len,
1149 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001150{
1151 int ret;
1152
1153 ret = intel_ring_begin(ring, 2);
1154 if (ret)
1155 return ret;
1156
Chris Wilson65f56872012-04-17 16:38:12 +01001157 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001158 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001159 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001160
Eric Anholt62fdfea2010-05-21 13:26:39 -07001161 return 0;
1162}
1163
Chris Wilson78501ea2010-10-27 12:18:21 +01001164static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001165{
Chris Wilson05394f32010-11-08 19:18:58 +00001166 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001167
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001168 obj = ring->status_page.obj;
1169 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001170 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001171
Chris Wilson9da3da62012-06-01 15:20:22 +01001172 kunmap(sg_page(obj->pages->sgl));
Eric Anholt62fdfea2010-05-21 13:26:39 -07001173 i915_gem_object_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001174 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001175 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001176}
1177
Chris Wilson78501ea2010-10-27 12:18:21 +01001178static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001179{
Chris Wilson78501ea2010-10-27 12:18:21 +01001180 struct drm_device *dev = ring->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00001181 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001182 int ret;
1183
Eric Anholt62fdfea2010-05-21 13:26:39 -07001184 obj = i915_gem_alloc_object(dev, 4096);
1185 if (obj == NULL) {
1186 DRM_ERROR("Failed to allocate status page\n");
1187 ret = -ENOMEM;
1188 goto err;
1189 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001190
1191 i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001192
Ben Widawskyc37e2202013-07-31 16:59:58 -07001193 ret = i915_gem_obj_ggtt_pin(obj, 4096, true, false);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001194 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001195 goto err_unref;
1196 }
1197
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001198 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001199 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001200 if (ring->status_page.page_addr == NULL) {
Ben Widawsky2e6c21e2012-07-12 23:16:12 -07001201 ret = -ENOMEM;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001202 goto err_unpin;
1203 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001204 ring->status_page.obj = obj;
1205 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001206
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001207 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1208 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001209
1210 return 0;
1211
1212err_unpin:
1213 i915_gem_object_unpin(obj);
1214err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001215 drm_gem_object_unreference(&obj->base);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001216err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001217 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001218}
1219
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001220static int init_phys_status_page(struct intel_ring_buffer *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001221{
1222 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001223
1224 if (!dev_priv->status_page_dmah) {
1225 dev_priv->status_page_dmah =
1226 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1227 if (!dev_priv->status_page_dmah)
1228 return -ENOMEM;
1229 }
1230
Chris Wilson6b8294a2012-11-16 11:43:20 +00001231 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1232 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1233
1234 return 0;
1235}
1236
Ben Widawskyc43b5632012-04-16 14:07:40 -07001237static int intel_init_ring_buffer(struct drm_device *dev,
1238 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001239{
Chris Wilson05394f32010-11-08 19:18:58 +00001240 struct drm_i915_gem_object *obj;
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001241 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsondd785e32010-08-07 11:01:34 +01001242 int ret;
1243
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001244 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001245 INIT_LIST_HEAD(&ring->active_list);
1246 INIT_LIST_HEAD(&ring->request_list);
Daniel Vetterdfc9ef22012-04-11 22:12:47 +02001247 ring->size = 32 * PAGE_SIZE;
Chris Wilson9d7730912012-11-27 16:22:52 +00001248 memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001249
Chris Wilsonb259f672011-03-29 13:19:09 +01001250 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001251
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001252 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001253 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001254 if (ret)
1255 return ret;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001256 } else {
1257 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001258 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001259 if (ret)
1260 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001261 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001262
Chris Wilsonebc052e2012-11-15 11:32:28 +00001263 obj = NULL;
1264 if (!HAS_LLC(dev))
1265 obj = i915_gem_object_create_stolen(dev, ring->size);
1266 if (obj == NULL)
1267 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001268 if (obj == NULL) {
1269 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001270 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +01001271 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001272 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001273
Chris Wilson05394f32010-11-08 19:18:58 +00001274 ring->obj = obj;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001275
Ben Widawskyc37e2202013-07-31 16:59:58 -07001276 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, true, false);
Chris Wilsondd785e32010-08-07 11:01:34 +01001277 if (ret)
1278 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001279
Chris Wilson3eef8912012-06-04 17:05:40 +01001280 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1281 if (ret)
1282 goto err_unpin;
1283
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001284 ring->virtual_start =
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001285 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Daniel Vetterdd2757f2012-06-07 15:55:57 +02001286 ring->size);
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001287 if (ring->virtual_start == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001288 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001289 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001290 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001291 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001292
Chris Wilson78501ea2010-10-27 12:18:21 +01001293 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +01001294 if (ret)
1295 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001296
Chris Wilson55249ba2010-12-22 14:04:47 +00001297 /* Workaround an erratum on the i830 which causes a hang if
1298 * the TAIL pointer points to within the last 2 cachelines
1299 * of the buffer.
1300 */
1301 ring->effective_size = ring->size;
Chris Wilson27c1cbd2012-04-09 13:59:46 +01001302 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilson55249ba2010-12-22 14:04:47 +00001303 ring->effective_size -= 128;
1304
Chris Wilsonc584fe42010-10-29 18:15:52 +01001305 return 0;
Chris Wilsondd785e32010-08-07 11:01:34 +01001306
1307err_unmap:
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001308 iounmap(ring->virtual_start);
Chris Wilsondd785e32010-08-07 11:01:34 +01001309err_unpin:
1310 i915_gem_object_unpin(obj);
1311err_unref:
Chris Wilson05394f32010-11-08 19:18:58 +00001312 drm_gem_object_unreference(&obj->base);
1313 ring->obj = NULL;
Chris Wilsondd785e32010-08-07 11:01:34 +01001314err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +01001315 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001316 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317}
1318
Chris Wilson78501ea2010-10-27 12:18:21 +01001319void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001320{
Chris Wilson33626e62010-10-29 16:18:36 +01001321 struct drm_i915_private *dev_priv;
1322 int ret;
1323
Chris Wilson05394f32010-11-08 19:18:58 +00001324 if (ring->obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325 return;
1326
Chris Wilson33626e62010-10-29 16:18:36 +01001327 /* Disable the ring buffer. The ring must be idle at this point */
1328 dev_priv = ring->dev->dev_private;
Chris Wilson3e960502012-11-27 16:22:54 +00001329 ret = intel_ring_idle(ring);
Chris Wilson29ee3992011-01-24 16:35:42 +00001330 if (ret)
1331 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
1332 ring->name, ret);
1333
Chris Wilson33626e62010-10-29 16:18:36 +01001334 I915_WRITE_CTL(ring, 0);
1335
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001336 iounmap(ring->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001337
Chris Wilson05394f32010-11-08 19:18:58 +00001338 i915_gem_object_unpin(ring->obj);
1339 drm_gem_object_unreference(&ring->obj->base);
1340 ring->obj = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +01001341
Zou Nan hai8d192152010-11-02 16:31:01 +08001342 if (ring->cleanup)
1343 ring->cleanup(ring);
1344
Chris Wilson78501ea2010-10-27 12:18:21 +01001345 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001346}
1347
Chris Wilsona71d8d92012-02-15 11:25:36 +00001348static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
1349{
Chris Wilsona71d8d92012-02-15 11:25:36 +00001350 int ret;
1351
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001352 ret = i915_wait_seqno(ring, seqno);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001353 if (!ret)
1354 i915_gem_retire_requests_ring(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001355
1356 return ret;
1357}
1358
1359static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
1360{
1361 struct drm_i915_gem_request *request;
1362 u32 seqno = 0;
1363 int ret;
1364
1365 i915_gem_retire_requests_ring(ring);
1366
1367 if (ring->last_retired_head != -1) {
1368 ring->head = ring->last_retired_head;
1369 ring->last_retired_head = -1;
1370 ring->space = ring_space(ring);
1371 if (ring->space >= n)
1372 return 0;
1373 }
1374
1375 list_for_each_entry(request, &ring->request_list, list) {
1376 int space;
1377
1378 if (request->tail == -1)
1379 continue;
1380
Ville Syrjälä633cf8f2012-12-03 18:43:32 +02001381 space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001382 if (space < 0)
1383 space += ring->size;
1384 if (space >= n) {
1385 seqno = request->seqno;
1386 break;
1387 }
1388
1389 /* Consume this request in case we need more space than
1390 * is available and so need to prevent a race between
1391 * updating last_retired_head and direct reads of
1392 * I915_RING_HEAD. It also provides a nice sanity check.
1393 */
1394 request->tail = -1;
1395 }
1396
1397 if (seqno == 0)
1398 return -ENOSPC;
1399
1400 ret = intel_ring_wait_seqno(ring, seqno);
1401 if (ret)
1402 return ret;
1403
1404 if (WARN_ON(ring->last_retired_head == -1))
1405 return -ENOSPC;
1406
1407 ring->head = ring->last_retired_head;
1408 ring->last_retired_head = -1;
1409 ring->space = ring_space(ring);
1410 if (WARN_ON(ring->space < n))
1411 return -ENOSPC;
1412
1413 return 0;
1414}
1415
Chris Wilson3e960502012-11-27 16:22:54 +00001416static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001417{
Chris Wilson78501ea2010-10-27 12:18:21 +01001418 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +01001420 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001421 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001422
Chris Wilsona71d8d92012-02-15 11:25:36 +00001423 ret = intel_ring_wait_request(ring, n);
1424 if (ret != -ENOSPC)
1425 return ret;
1426
Chris Wilson09246732013-08-10 22:16:32 +01001427 /* force the tail write in case we have been skipping them */
1428 __intel_ring_advance(ring);
1429
Chris Wilsondb53a302011-02-03 11:57:46 +00001430 trace_i915_ring_wait_begin(ring);
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001431 /* With GEM the hangcheck timer should kick us out of the loop,
1432 * leaving it early runs the risk of corrupting GEM state (due
1433 * to running on almost untested codepaths). But on resume
1434 * timers don't work yet, so prevent a complete hang in that
1435 * case by choosing an insanely large timeout. */
1436 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001437
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001438 do {
Chris Wilsonc7dca472011-01-20 17:00:10 +00001439 ring->head = I915_READ_HEAD(ring);
1440 ring->space = ring_space(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001441 if (ring->space >= n) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001442 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001443 return 0;
1444 }
1445
1446 if (dev->primary->master) {
1447 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1448 if (master_priv->sarea_priv)
1449 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1450 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001451
Chris Wilsone60a0b12010-10-13 10:09:14 +01001452 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001453
Daniel Vetter33196de2012-11-14 17:14:05 +01001454 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1455 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001456 if (ret)
1457 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001458 } while (!time_after(jiffies, end));
Chris Wilsondb53a302011-02-03 11:57:46 +00001459 trace_i915_ring_wait_end(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001460 return -EBUSY;
1461}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001462
Chris Wilson3e960502012-11-27 16:22:54 +00001463static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1464{
1465 uint32_t __iomem *virt;
1466 int rem = ring->size - ring->tail;
1467
1468 if (ring->space < rem) {
1469 int ret = ring_wait_for_space(ring, rem);
1470 if (ret)
1471 return ret;
1472 }
1473
1474 virt = ring->virtual_start + ring->tail;
1475 rem /= 4;
1476 while (rem--)
1477 iowrite32(MI_NOOP, virt++);
1478
1479 ring->tail = 0;
1480 ring->space = ring_space(ring);
1481
1482 return 0;
1483}
1484
1485int intel_ring_idle(struct intel_ring_buffer *ring)
1486{
1487 u32 seqno;
1488 int ret;
1489
1490 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001491 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001492 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001493 if (ret)
1494 return ret;
1495 }
1496
1497 /* Wait upon the last request to be completed */
1498 if (list_empty(&ring->request_list))
1499 return 0;
1500
1501 seqno = list_entry(ring->request_list.prev,
1502 struct drm_i915_gem_request,
1503 list)->seqno;
1504
1505 return i915_wait_seqno(ring, seqno);
1506}
1507
Chris Wilson9d7730912012-11-27 16:22:52 +00001508static int
1509intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
1510{
Chris Wilson18235212013-09-04 10:45:51 +01001511 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001512 return 0;
1513
Chris Wilson3c0e2342013-09-04 10:45:52 +01001514 if (ring->preallocated_lazy_request == NULL) {
1515 struct drm_i915_gem_request *request;
1516
1517 request = kmalloc(sizeof(*request), GFP_KERNEL);
1518 if (request == NULL)
1519 return -ENOMEM;
1520
1521 ring->preallocated_lazy_request = request;
1522 }
1523
Chris Wilson18235212013-09-04 10:45:51 +01001524 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001525}
1526
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001527static int __intel_ring_begin(struct intel_ring_buffer *ring,
1528 int bytes)
1529{
1530 int ret;
1531
1532 if (unlikely(ring->tail + bytes > ring->effective_size)) {
1533 ret = intel_wrap_ring_buffer(ring);
1534 if (unlikely(ret))
1535 return ret;
1536 }
1537
1538 if (unlikely(ring->space < bytes)) {
1539 ret = ring_wait_for_space(ring, bytes);
1540 if (unlikely(ret))
1541 return ret;
1542 }
1543
1544 ring->space -= bytes;
1545 return 0;
1546}
1547
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001548int intel_ring_begin(struct intel_ring_buffer *ring,
1549 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001550{
Daniel Vetterde2b9982012-07-04 22:52:50 +02001551 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001552 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001553
Daniel Vetter33196de2012-11-14 17:14:05 +01001554 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1555 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001556 if (ret)
1557 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001558
Chris Wilson9d7730912012-11-27 16:22:52 +00001559 /* Preallocate the olr before touching the ring */
1560 ret = intel_ring_alloc_seqno(ring);
1561 if (ret)
1562 return ret;
1563
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001564 return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001565}
1566
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001567void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001568{
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001569 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001570
Chris Wilson18235212013-09-04 10:45:51 +01001571 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001572
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001573 if (INTEL_INFO(ring->dev)->gen >= 6) {
1574 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1575 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Ben Widawsky50201502013-08-12 16:53:03 -07001576 if (HAS_VEBOX(ring->dev))
1577 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001578 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001579
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001580 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001581 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001582}
1583
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001584static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1585 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001586{
Akshay Joshi0206e352011-08-16 15:34:10 -04001587 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001588
1589 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001590
Chris Wilson12f55812012-07-05 17:14:01 +01001591 /* Disable notification that the ring is IDLE. The GT
1592 * will then assume that it is busy and bring it out of rc6.
1593 */
1594 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1595 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1596
1597 /* Clear the context id. Here be magic! */
1598 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1599
1600 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001601 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001602 GEN6_BSD_SLEEP_INDICATOR) == 0,
1603 50))
1604 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001605
Chris Wilson12f55812012-07-05 17:14:01 +01001606 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001607 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001608 POSTING_READ(RING_TAIL(ring->mmio_base));
1609
1610 /* Let the ring send IDLE messages to the GT again,
1611 * and so let it sleep to conserve power when idle.
1612 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001613 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001614 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001615}
1616
Ben Widawskyea251322013-05-28 19:22:21 -07001617static int gen6_bsd_ring_flush(struct intel_ring_buffer *ring,
1618 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001619{
Chris Wilson71a77e02011-02-02 12:13:49 +00001620 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001621 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001622
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001623 ret = intel_ring_begin(ring, 4);
1624 if (ret)
1625 return ret;
1626
Chris Wilson71a77e02011-02-02 12:13:49 +00001627 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001628 /*
1629 * Bspec vol 1c.5 - video engine command streamer:
1630 * "If ENABLED, all TLBs will be invalidated once the flush
1631 * operation is complete. This bit is only valid when the
1632 * Post-Sync Operation field is a value of 1h or 3h."
1633 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001634 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001635 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1636 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001637 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001638 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001639 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001640 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001641 intel_ring_advance(ring);
1642 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001643}
1644
1645static int
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001646hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1647 u32 offset, u32 len,
1648 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001649{
Akshay Joshi0206e352011-08-16 15:34:10 -04001650 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001651
Akshay Joshi0206e352011-08-16 15:34:10 -04001652 ret = intel_ring_begin(ring, 2);
1653 if (ret)
1654 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001655
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001656 intel_ring_emit(ring,
1657 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1658 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1659 /* bit0-7 is the length on GEN6+ */
1660 intel_ring_emit(ring, offset);
1661 intel_ring_advance(ring);
1662
1663 return 0;
1664}
1665
1666static int
1667gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1668 u32 offset, u32 len,
1669 unsigned flags)
1670{
1671 int ret;
1672
1673 ret = intel_ring_begin(ring, 2);
1674 if (ret)
1675 return ret;
1676
1677 intel_ring_emit(ring,
1678 MI_BATCH_BUFFER_START |
1679 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001680 /* bit0-7 is the length on GEN6+ */
1681 intel_ring_emit(ring, offset);
1682 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001683
Akshay Joshi0206e352011-08-16 15:34:10 -04001684 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001685}
1686
Chris Wilson549f7362010-10-19 11:19:32 +01001687/* Blitter support (SandyBridge+) */
1688
Ben Widawskyea251322013-05-28 19:22:21 -07001689static int gen6_ring_flush(struct intel_ring_buffer *ring,
1690 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001691{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001692 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001693 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001694 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001695
Daniel Vetter6a233c72011-12-14 13:57:07 +01001696 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001697 if (ret)
1698 return ret;
1699
Chris Wilson71a77e02011-02-02 12:13:49 +00001700 cmd = MI_FLUSH_DW;
Jesse Barnes9a289772012-10-26 09:42:42 -07001701 /*
1702 * Bspec vol 1c.3 - blitter engine command streamer:
1703 * "If ENABLED, all TLBs will be invalidated once the flush
1704 * operation is complete. This bit is only valid when the
1705 * Post-Sync Operation field is a value of 1h or 3h."
1706 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001707 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001708 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001709 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001710 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001711 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001712 intel_ring_emit(ring, 0);
Chris Wilson71a77e02011-02-02 12:13:49 +00001713 intel_ring_emit(ring, MI_NOOP);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001714 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001715
1716 if (IS_GEN7(dev) && flush)
1717 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1718
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001719 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001720}
1721
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001722int intel_init_render_ring_buffer(struct drm_device *dev)
1723{
1724 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001725 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001726
Daniel Vetter59465b52012-04-11 22:12:48 +02001727 ring->name = "render ring";
1728 ring->id = RCS;
1729 ring->mmio_base = RENDER_RING_BASE;
1730
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001731 if (INTEL_INFO(dev)->gen >= 6) {
1732 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001733 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001734 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001735 ring->flush = gen6_render_ring_flush;
Ben Widawsky25c06302012-03-29 19:11:27 -07001736 ring->irq_get = gen6_ring_get_irq;
1737 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001738 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001739 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001740 ring->set_seqno = ring_set_seqno;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001741 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001742 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1743 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_RV;
1744 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_RB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001745 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_RVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001746 ring->signal_mbox[RCS] = GEN6_NOSYNC;
1747 ring->signal_mbox[VCS] = GEN6_VRSYNC;
1748 ring->signal_mbox[BCS] = GEN6_BRSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001749 ring->signal_mbox[VECS] = GEN6_VERSYNC;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001750 } else if (IS_GEN5(dev)) {
1751 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001752 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00001753 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001754 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001755 ring->irq_get = gen5_ring_get_irq;
1756 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001757 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
1758 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001759 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001760 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001761 if (INTEL_INFO(dev)->gen < 4)
1762 ring->flush = gen2_render_ring_flush;
1763 else
1764 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02001765 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001766 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001767 if (IS_GEN2(dev)) {
1768 ring->irq_get = i8xx_ring_get_irq;
1769 ring->irq_put = i8xx_ring_put_irq;
1770 } else {
1771 ring->irq_get = i9xx_ring_get_irq;
1772 ring->irq_put = i9xx_ring_put_irq;
1773 }
Daniel Vettere3670312012-04-11 22:12:53 +02001774 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001775 }
Daniel Vetter59465b52012-04-11 22:12:48 +02001776 ring->write_tail = ring_write_tail;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001777 if (IS_HASWELL(dev))
1778 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
1779 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001780 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1781 else if (INTEL_INFO(dev)->gen >= 4)
1782 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1783 else if (IS_I830(dev) || IS_845G(dev))
1784 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1785 else
1786 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001787 ring->init = init_render_ring;
1788 ring->cleanup = render_ring_cleanup;
1789
Daniel Vetterb45305f2012-12-17 16:21:27 +01001790 /* Workaround batchbuffer to combat CS tlb bug. */
1791 if (HAS_BROKEN_CS_TLB(dev)) {
1792 struct drm_i915_gem_object *obj;
1793 int ret;
1794
1795 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
1796 if (obj == NULL) {
1797 DRM_ERROR("Failed to allocate batch bo\n");
1798 return -ENOMEM;
1799 }
1800
Ben Widawskyc37e2202013-07-31 16:59:58 -07001801 ret = i915_gem_obj_ggtt_pin(obj, 0, true, false);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001802 if (ret != 0) {
1803 drm_gem_object_unreference(&obj->base);
1804 DRM_ERROR("Failed to ping batch bo\n");
1805 return ret;
1806 }
1807
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001808 ring->scratch.obj = obj;
1809 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01001810 }
1811
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001812 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001813}
1814
Chris Wilsone8616b62011-01-20 09:57:11 +00001815int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
1816{
1817 drm_i915_private_t *dev_priv = dev->dev_private;
1818 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Chris Wilson6b8294a2012-11-16 11:43:20 +00001819 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00001820
Daniel Vetter59465b52012-04-11 22:12:48 +02001821 ring->name = "render ring";
1822 ring->id = RCS;
1823 ring->mmio_base = RENDER_RING_BASE;
1824
Chris Wilsone8616b62011-01-20 09:57:11 +00001825 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02001826 /* non-kms not supported on gen6+ */
1827 return -ENODEV;
Chris Wilsone8616b62011-01-20 09:57:11 +00001828 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001829
1830 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
1831 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
1832 * the special gen5 functions. */
1833 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01001834 if (INTEL_INFO(dev)->gen < 4)
1835 ring->flush = gen2_render_ring_flush;
1836 else
1837 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001838 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001839 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01001840 if (IS_GEN2(dev)) {
1841 ring->irq_get = i8xx_ring_get_irq;
1842 ring->irq_put = i8xx_ring_put_irq;
1843 } else {
1844 ring->irq_get = i9xx_ring_get_irq;
1845 ring->irq_put = i9xx_ring_put_irq;
1846 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02001847 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02001848 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001849 if (INTEL_INFO(dev)->gen >= 4)
1850 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1851 else if (IS_I830(dev) || IS_845G(dev))
1852 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
1853 else
1854 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02001855 ring->init = init_render_ring;
1856 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00001857
1858 ring->dev = dev;
1859 INIT_LIST_HEAD(&ring->active_list);
1860 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00001861
1862 ring->size = size;
1863 ring->effective_size = ring->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02001864 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Chris Wilsone8616b62011-01-20 09:57:11 +00001865 ring->effective_size -= 128;
1866
Daniel Vetter4225d0f2012-04-26 23:28:16 +02001867 ring->virtual_start = ioremap_wc(start, size);
1868 if (ring->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00001869 DRM_ERROR("can not ioremap virtual address for"
1870 " ring buffer\n");
1871 return -ENOMEM;
1872 }
1873
Chris Wilson6b8294a2012-11-16 11:43:20 +00001874 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001875 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001876 if (ret)
1877 return ret;
1878 }
1879
Chris Wilsone8616b62011-01-20 09:57:11 +00001880 return 0;
1881}
1882
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001883int intel_init_bsd_ring_buffer(struct drm_device *dev)
1884{
1885 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001886 struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001887
Daniel Vetter58fa3832012-04-11 22:12:49 +02001888 ring->name = "bsd ring";
1889 ring->id = VCS;
1890
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001891 ring->write_tail = ring_write_tail;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001892 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1893 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02001894 /* gen6 bsd needs a special wa for tail updates */
1895 if (IS_GEN6(dev))
1896 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001897 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001898 ring->add_request = gen6_add_request;
1899 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001900 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001901 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001902 ring->irq_get = gen6_ring_get_irq;
1903 ring->irq_put = gen6_ring_put_irq;
1904 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001905 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001906 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VR;
1907 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1908 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VB;
Ben Widawsky1950de12013-05-28 19:22:20 -07001909 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_VVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001910 ring->signal_mbox[RCS] = GEN6_RVSYNC;
1911 ring->signal_mbox[VCS] = GEN6_NOSYNC;
1912 ring->signal_mbox[BCS] = GEN6_BVSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001913 ring->signal_mbox[VECS] = GEN6_VEVSYNC;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001914 } else {
1915 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001916 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02001917 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001918 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001919 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02001920 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07001921 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001922 ring->irq_get = gen5_ring_get_irq;
1923 ring->irq_put = gen5_ring_put_irq;
1924 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02001925 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02001926 ring->irq_get = i9xx_ring_get_irq;
1927 ring->irq_put = i9xx_ring_put_irq;
1928 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001929 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02001930 }
1931 ring->init = init_ring_common;
1932
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001933 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001934}
Chris Wilson549f7362010-10-19 11:19:32 +01001935
1936int intel_init_blt_ring_buffer(struct drm_device *dev)
1937{
1938 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001939 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01001940
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001941 ring->name = "blitter ring";
1942 ring->id = BCS;
1943
1944 ring->mmio_base = BLT_RING_BASE;
1945 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07001946 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001947 ring->add_request = gen6_add_request;
1948 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001949 ring->set_seqno = ring_set_seqno;
Ben Widawskycc609d52013-05-28 19:22:29 -07001950 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001951 ring->irq_get = gen6_ring_get_irq;
1952 ring->irq_put = gen6_ring_put_irq;
1953 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Daniel Vetter686cb5f2012-04-11 22:12:52 +02001954 ring->sync_to = gen6_ring_sync;
Ben Widawsky55861812013-05-28 19:22:17 -07001955 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_BR;
1956 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_BV;
1957 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_INVALID;
Ben Widawsky1950de12013-05-28 19:22:20 -07001958 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_BVE;
Ben Widawskyad776f82013-05-28 19:22:18 -07001959 ring->signal_mbox[RCS] = GEN6_RBSYNC;
1960 ring->signal_mbox[VCS] = GEN6_VBSYNC;
1961 ring->signal_mbox[BCS] = GEN6_NOSYNC;
Ben Widawsky1950de12013-05-28 19:22:20 -07001962 ring->signal_mbox[VECS] = GEN6_VEBSYNC;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02001963 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01001964
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001965 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01001966}
Chris Wilsona7b97612012-07-20 12:41:08 +01001967
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001968int intel_init_vebox_ring_buffer(struct drm_device *dev)
1969{
1970 drm_i915_private_t *dev_priv = dev->dev_private;
1971 struct intel_ring_buffer *ring = &dev_priv->ring[VECS];
1972
1973 ring->name = "video enhancement ring";
1974 ring->id = VECS;
1975
1976 ring->mmio_base = VEBOX_RING_BASE;
1977 ring->write_tail = ring_write_tail;
1978 ring->flush = gen6_ring_flush;
1979 ring->add_request = gen6_add_request;
1980 ring->get_seqno = gen6_ring_get_seqno;
1981 ring->set_seqno = ring_set_seqno;
Daniel Vetterc0d6a3d2013-07-04 23:35:30 +02001982 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
Ben Widawskya19d2932013-05-28 19:22:30 -07001983 ring->irq_get = hsw_vebox_get_irq;
1984 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001985 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1986 ring->sync_to = gen6_ring_sync;
1987 ring->semaphore_register[RCS] = MI_SEMAPHORE_SYNC_VER;
1988 ring->semaphore_register[VCS] = MI_SEMAPHORE_SYNC_VEV;
1989 ring->semaphore_register[BCS] = MI_SEMAPHORE_SYNC_VEB;
1990 ring->semaphore_register[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1991 ring->signal_mbox[RCS] = GEN6_RVESYNC;
1992 ring->signal_mbox[VCS] = GEN6_VVESYNC;
1993 ring->signal_mbox[BCS] = GEN6_BVESYNC;
1994 ring->signal_mbox[VECS] = GEN6_NOSYNC;
1995 ring->init = init_ring_common;
1996
1997 return intel_init_ring_buffer(dev, ring);
1998}
1999
Chris Wilsona7b97612012-07-20 12:41:08 +01002000int
2001intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
2002{
2003 int ret;
2004
2005 if (!ring->gpu_caches_dirty)
2006 return 0;
2007
2008 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2009 if (ret)
2010 return ret;
2011
2012 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2013
2014 ring->gpu_caches_dirty = false;
2015 return 0;
2016}
2017
2018int
2019intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
2020{
2021 uint32_t flush_domains;
2022 int ret;
2023
2024 flush_domains = 0;
2025 if (ring->gpu_caches_dirty)
2026 flush_domains = I915_GEM_GPU_DOMAINS;
2027
2028 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2029 if (ret)
2030 return ret;
2031
2032 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2033
2034 ring->gpu_caches_dirty = false;
2035 return 0;
2036}