blob: bacdec5d8f3f0200b77b4e68af38a3d9abb35844 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080044struct dp_link_dpll {
45 int link_bw;
46 struct dpll dpll;
47};
48
49static const struct dp_link_dpll gen4_dpll[] = {
50 { DP_LINK_BW_1_62,
51 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
52 { DP_LINK_BW_2_7,
53 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
54};
55
56static const struct dp_link_dpll pch_dpll[] = {
57 { DP_LINK_BW_1_62,
58 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
59 { DP_LINK_BW_2_7,
60 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
61};
62
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063static const struct dp_link_dpll vlv_dpll[] = {
64 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080065 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080066 { DP_LINK_BW_2_7,
67 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
68};
69
Chon Ming Leeef9348c2014-04-09 13:28:18 +030070/*
71 * CHV supports eDP 1.4 that have more link rates.
72 * Below only provides the fixed rate but exclude variable rate.
73 */
74static const struct dp_link_dpll chv_dpll[] = {
75 /*
76 * CHV requires to program fractional division for m2.
77 * m2 is stored in fixed point format using formula below
78 * (m2_int << 22) | m2_fraction
79 */
80 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
81 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
82 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
83 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
84 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
85 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
86};
Sonika Jindala8f3ef62015-03-05 10:02:30 +053087/* Skylake supports following rates */
Ville Syrjäläf4896f12015-03-12 17:10:27 +020088static const int gen9_rates[] = { 162000, 216000, 270000,
89 324000, 432000, 540000 };
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +020090static const int chv_rates[] = { 162000, 202500, 210000, 216000,
91 243000, 270000, 324000, 405000,
92 420000, 432000, 540000 };
Ville Syrjäläf4896f12015-03-12 17:10:27 +020093static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030094
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070095/**
96 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
97 * @intel_dp: DP struct
98 *
99 * If a CPU or PCH DP output is attached to an eDP panel, this function
100 * will return true, and false otherwise.
101 */
102static bool is_edp(struct intel_dp *intel_dp)
103{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200104 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
105
106 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700107}
108
Imre Deak68b4d822013-05-08 13:14:06 +0300109static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700110{
Imre Deak68b4d822013-05-08 13:14:06 +0300111 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
112
113 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700114}
115
Chris Wilsondf0e9242010-09-09 16:20:55 +0100116static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
117{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200118 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100119}
120
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300122static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100123static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300124static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300125static void vlv_steal_power_sequencer(struct drm_device *dev,
126 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700127
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200128static int
129intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700130{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700131 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700132
133 switch (max_link_bw) {
134 case DP_LINK_BW_1_62:
135 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200136 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Ville Syrjälä50fec212015-03-12 17:10:34 +0200212 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000242static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300699 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000700
701 if (index)
702 return 0;
703
704 if (intel_dig_port->port == PORT_A) {
Ville Syrjälä469d4b22015-03-31 14:11:59 +0300705 return DIV_ROUND_UP(dev_priv->display.get_display_clock_speed(dev), 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000706 } else {
707 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
708 }
709}
710
711static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300712{
713 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
714 struct drm_device *dev = intel_dig_port->base.base.dev;
715 struct drm_i915_private *dev_priv = dev->dev_private;
716
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000717 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100718 if (index)
719 return 0;
Ville Syrjälä1652d192015-03-31 14:12:01 +0300720 return DIV_ROUND_CLOSEST(dev_priv->display.get_display_clock_speed(dev), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300721 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
722 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100723 switch (index) {
724 case 0: return 63;
725 case 1: return 72;
726 default: return 0;
727 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000728 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100729 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300730 }
731}
732
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
734{
735 return index ? 0 : 100;
736}
737
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000738static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
739{
740 /*
741 * SKL doesn't need us to program the AUX clock divider (Hardware will
742 * derive the clock from CDCLK automatically). We still implement the
743 * get_aux_clock_divider vfunc to plug-in into the existing code.
744 */
745 return index ? 0 : 1;
746}
747
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000748static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
749 bool has_aux_irq,
750 int send_bytes,
751 uint32_t aux_clock_divider)
752{
753 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
754 struct drm_device *dev = intel_dig_port->base.base.dev;
755 uint32_t precharge, timeout;
756
757 if (IS_GEN6(dev))
758 precharge = 3;
759 else
760 precharge = 5;
761
762 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
763 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
764 else
765 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
766
767 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000768 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000769 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
774 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000775 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000776}
777
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000778static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
779 bool has_aux_irq,
780 int send_bytes,
781 uint32_t unused)
782{
783 return DP_AUX_CH_CTL_SEND_BUSY |
784 DP_AUX_CH_CTL_DONE |
785 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
786 DP_AUX_CH_CTL_TIME_OUT_ERROR |
787 DP_AUX_CH_CTL_TIME_OUT_1600us |
788 DP_AUX_CH_CTL_RECEIVE_ERROR |
789 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
790 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
791}
792
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700793static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100794intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200795 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 uint8_t *recv, int recv_size)
797{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700800 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300801 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100803 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100804 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000806 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100807 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200808 bool vdd;
809
Ville Syrjälä773538e82014-09-04 14:54:56 +0300810 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300811
Ville Syrjälä72c35002014-08-18 22:16:00 +0300812 /*
813 * We will be called with VDD already enabled for dpcd/edid/oui reads.
814 * In such cases we want to leave VDD enabled and it's up to upper layers
815 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
816 * ourselves.
817 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300818 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100819
820 /* dp aux is extremely sensitive to irq latency, hence request the
821 * lowest possible wakeup latency and so prevent the cpu from going into
822 * deep sleep states.
823 */
824 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825
Keith Packard9b984da2011-09-19 13:54:47 -0700826 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800827
Paulo Zanonic67a4702013-08-19 13:18:09 -0300828 intel_aux_display_runtime_get(dev_priv);
829
Jesse Barnes11bee432011-08-01 15:02:20 -0700830 /* Try to wait for any previous AUX channel activity */
831 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100832 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700833 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
834 break;
835 msleep(1);
836 }
837
838 if (try == 3) {
839 WARN(1, "dp_aux_ch not started status 0x%08x\n",
840 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100841 ret = -EBUSY;
842 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100843 }
844
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300845 /* Only 5 data registers! */
846 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
847 ret = -E2BIG;
848 goto out;
849 }
850
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000851 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000852 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
853 has_aux_irq,
854 send_bytes,
855 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000856
Chris Wilsonbc866252013-07-21 16:00:03 +0100857 /* Must try at least 3 times according to DP spec */
858 for (try = 0; try < 5; try++) {
859 /* Load the send data into the aux channel data registers */
860 for (i = 0; i < send_bytes; i += 4)
861 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800862 intel_dp_pack_aux(send + i,
863 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400864
Chris Wilsonbc866252013-07-21 16:00:03 +0100865 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000866 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100867
Chris Wilsonbc866252013-07-21 16:00:03 +0100868 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 /* Clear done status and any errors */
871 I915_WRITE(ch_ctl,
872 status |
873 DP_AUX_CH_CTL_DONE |
874 DP_AUX_CH_CTL_TIME_OUT_ERROR |
875 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400876
Todd Previte74ebf292015-04-15 08:38:41 -0700877 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100878 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700879
880 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
881 * 400us delay required for errors and timeouts
882 * Timeout errors from the HW already meet this
883 * requirement so skip to next iteration
884 */
885 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
886 usleep_range(400, 500);
887 continue;
888 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100889 if (status & DP_AUX_CH_CTL_DONE)
890 break;
891 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100892 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 break;
894 }
895
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700897 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100898 ret = -EBUSY;
899 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900 }
901
902 /* Check for timeout or receive error.
903 * Timeouts occur when the sink is not connected
904 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700905 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700906 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100907 ret = -EIO;
908 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700909 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700910
911 /* Timeouts occur when the device isn't connected, so they're
912 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700913 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800914 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100915 ret = -ETIMEDOUT;
916 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917 }
918
919 /* Unload any bytes sent back from the other side */
920 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
921 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700922 if (recv_bytes > recv_size)
923 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400924
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100925 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800926 intel_dp_unpack_aux(I915_READ(ch_data + i),
927 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700928
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100929 ret = recv_bytes;
930out:
931 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300932 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100933
Jani Nikula884f19e2014-03-14 16:51:14 +0200934 if (vdd)
935 edp_panel_vdd_off(intel_dp, false);
936
Ville Syrjälä773538e82014-09-04 14:54:56 +0300937 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300938
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100939 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940}
941
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300942#define BARE_ADDRESS_SIZE 3
943#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200944static ssize_t
945intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700946{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200947 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
948 uint8_t txbuf[20], rxbuf[20];
949 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700950 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +0200952 txbuf[0] = (msg->request << 4) |
953 ((msg->address >> 16) & 0xf);
954 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200955 txbuf[2] = msg->address & 0xff;
956 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300957
Jani Nikula9d1a1032014-03-14 16:51:15 +0200958 switch (msg->request & ~DP_AUX_I2C_MOT) {
959 case DP_AUX_NATIVE_WRITE:
960 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300961 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200962 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200963
Jani Nikula9d1a1032014-03-14 16:51:15 +0200964 if (WARN_ON(txsize > 20))
965 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Jani Nikula9d1a1032014-03-14 16:51:15 +0200967 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700968
Jani Nikula9d1a1032014-03-14 16:51:15 +0200969 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
970 if (ret > 0) {
971 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700972
Jani Nikulaa1ddefd2015-03-17 17:18:54 +0200973 if (ret > 1) {
974 /* Number of bytes written in a short write. */
975 ret = clamp_t(int, rxbuf[1], 0, msg->size);
976 } else {
977 /* Return payload size. */
978 ret = msg->size;
979 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700980 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200981 break;
982
983 case DP_AUX_NATIVE_READ:
984 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300985 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200986 rxsize = msg->size + 1;
987
988 if (WARN_ON(rxsize > 20))
989 return -E2BIG;
990
991 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
992 if (ret > 0) {
993 msg->reply = rxbuf[0] >> 4;
994 /*
995 * Assume happy day, and copy the data. The caller is
996 * expected to check msg->reply before touching it.
997 *
998 * Return payload size.
999 */
1000 ret--;
1001 memcpy(msg->buffer, rxbuf + 1, ret);
1002 }
1003 break;
1004
1005 default:
1006 ret = -EINVAL;
1007 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001009
Jani Nikula9d1a1032014-03-14 16:51:15 +02001010 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001011}
1012
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static void
1014intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1018 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001019 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001020 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001021
Jani Nikula33ad6622014-03-14 16:51:16 +02001022 switch (port) {
1023 case PORT_A:
1024 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001025 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001026 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 case PORT_B:
1028 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001029 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001030 break;
1031 case PORT_C:
1032 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001033 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001034 break;
1035 case PORT_D:
1036 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001037 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001038 break;
1039 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001041 }
1042
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001043 /*
1044 * The AUX_CTL register is usually DP_CTL + 0x10.
1045 *
1046 * On Haswell and Broadwell though:
1047 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1048 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1049 *
1050 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1051 */
1052 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001053 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001054
Jani Nikula0b998362014-03-14 16:51:17 +02001055 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001056 intel_dp->aux.dev = dev->dev;
1057 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001058
Jani Nikula0b998362014-03-14 16:51:17 +02001059 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1060 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001061
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001062 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001063 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001064 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001065 name, ret);
1066 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001067 }
David Flynn8316f332010-12-08 16:10:21 +00001068
Jani Nikula0b998362014-03-14 16:51:17 +02001069 ret = sysfs_create_link(&connector->base.kdev->kobj,
1070 &intel_dp->aux.ddc.dev.kobj,
1071 intel_dp->aux.ddc.dev.kobj.name);
1072 if (ret < 0) {
1073 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001074 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001075 }
1076}
1077
Imre Deak80f65de2014-02-11 17:12:49 +02001078static void
1079intel_dp_connector_unregister(struct intel_connector *intel_connector)
1080{
1081 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1082
Dave Airlie0e32b392014-05-02 14:02:48 +10001083 if (!intel_connector->mst_port)
1084 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1085 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001086 intel_connector_unregister(intel_connector);
1087}
1088
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001089static void
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301090skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_clock)
Damien Lespiau5416d872014-11-14 17:24:33 +00001091{
1092 u32 ctrl1;
1093
1094 pipe_config->ddi_pll_sel = SKL_DPLL0;
1095 pipe_config->dpll_hw_state.cfgcr1 = 0;
1096 pipe_config->dpll_hw_state.cfgcr2 = 0;
1097
1098 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301099 switch (link_clock / 2) {
1100 case 81000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001101 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1102 SKL_DPLL0);
1103 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301104 case 135000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001105 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1106 SKL_DPLL0);
1107 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301108 case 270000:
Damien Lespiau5416d872014-11-14 17:24:33 +00001109 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1110 SKL_DPLL0);
1111 break;
Sonika Jindalc3346ef2015-02-21 11:12:13 +05301112 case 162000:
1113 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1620,
1114 SKL_DPLL0);
1115 break;
1116 /* TBD: For DP link rates 2.16 GHz and 4.32 GHz, VCO is 8640 which
1117 results in CDCLK change. Need to handle the change of CDCLK by
1118 disabling pipes and re-enabling them */
1119 case 108000:
1120 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1080,
1121 SKL_DPLL0);
1122 break;
1123 case 216000:
1124 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2160,
1125 SKL_DPLL0);
1126 break;
1127
Damien Lespiau5416d872014-11-14 17:24:33 +00001128 }
1129 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1130}
1131
1132static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001133hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001134{
1135 switch (link_bw) {
1136 case DP_LINK_BW_1_62:
1137 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1138 break;
1139 case DP_LINK_BW_2_7:
1140 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1141 break;
1142 case DP_LINK_BW_5_4:
1143 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1144 break;
1145 }
1146}
1147
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301148static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001149intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301150{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001151 if (intel_dp->num_sink_rates) {
1152 *sink_rates = intel_dp->sink_rates;
1153 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301154 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001155
1156 *sink_rates = default_rates;
1157
1158 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301159}
1160
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301161static int
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001162intel_dp_source_rates(struct drm_device *dev, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301163{
Ville Syrjälä636280b2015-03-12 17:10:29 +02001164 if (INTEL_INFO(dev)->gen >= 9) {
1165 *source_rates = gen9_rates;
1166 return ARRAY_SIZE(gen9_rates);
Ville Syrjäläfe51bfb2015-03-12 17:10:38 +02001167 } else if (IS_CHERRYVIEW(dev)) {
1168 *source_rates = chv_rates;
1169 return ARRAY_SIZE(chv_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301170 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001171
1172 *source_rates = default_rates;
1173
Ville Syrjälä1db10e22015-03-12 17:10:32 +02001174 if (IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0)
1175 /* WaDisableHBR2:skl */
1176 return (DP_LINK_BW_2_7 >> 3) + 1;
1177 else if (INTEL_INFO(dev)->gen >= 8 ||
1178 (IS_HASWELL(dev) && !IS_HSW_ULX(dev)))
1179 return (DP_LINK_BW_5_4 >> 3) + 1;
1180 else
1181 return (DP_LINK_BW_2_7 >> 3) + 1;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301182}
1183
Daniel Vetter0e503382014-07-04 11:26:04 -03001184static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001185intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001186 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001187{
1188 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001189 const struct dp_link_dpll *divisor = NULL;
1190 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001191
1192 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001193 divisor = gen4_dpll;
1194 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001195 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001196 divisor = pch_dpll;
1197 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001198 } else if (IS_CHERRYVIEW(dev)) {
1199 divisor = chv_dpll;
1200 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001201 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001202 divisor = vlv_dpll;
1203 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001204 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001205
1206 if (divisor && count) {
1207 for (i = 0; i < count; i++) {
1208 if (link_bw == divisor[i].link_bw) {
1209 pipe_config->dpll = divisor[i].dpll;
1210 pipe_config->clock_set = true;
1211 break;
1212 }
1213 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001214 }
1215}
1216
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001217static int intersect_rates(const int *source_rates, int source_len,
1218 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001219 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301220{
1221 int i = 0, j = 0, k = 0;
1222
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301223 while (i < source_len && j < sink_len) {
1224 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001225 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1226 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001227 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301228 ++k;
1229 ++i;
1230 ++j;
1231 } else if (source_rates[i] < sink_rates[j]) {
1232 ++i;
1233 } else {
1234 ++j;
1235 }
1236 }
1237 return k;
1238}
1239
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001240static int intel_dp_common_rates(struct intel_dp *intel_dp,
1241 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001242{
1243 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1244 const int *source_rates, *sink_rates;
1245 int source_len, sink_len;
1246
1247 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1248 source_len = intel_dp_source_rates(dev, &source_rates);
1249
1250 return intersect_rates(source_rates, source_len,
1251 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001252 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001253}
1254
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001255static void snprintf_int_array(char *str, size_t len,
1256 const int *array, int nelem)
1257{
1258 int i;
1259
1260 str[0] = '\0';
1261
1262 for (i = 0; i < nelem; i++) {
1263 int r = snprintf(str, len, "%d,", array[i]);
1264 if (r >= len)
1265 return;
1266 str += r;
1267 len -= r;
1268 }
1269}
1270
1271static void intel_dp_print_rates(struct intel_dp *intel_dp)
1272{
1273 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1274 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001275 int source_len, sink_len, common_len;
1276 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001277 char str[128]; /* FIXME: too big for stack? */
1278
1279 if ((drm_debug & DRM_UT_KMS) == 0)
1280 return;
1281
1282 source_len = intel_dp_source_rates(dev, &source_rates);
1283 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1284 DRM_DEBUG_KMS("source rates: %s\n", str);
1285
1286 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1287 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1288 DRM_DEBUG_KMS("sink rates: %s\n", str);
1289
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001290 common_len = intel_dp_common_rates(intel_dp, common_rates);
1291 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1292 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001293}
1294
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001295static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301296{
1297 int i = 0;
1298
1299 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1300 if (find == rates[i])
1301 break;
1302
1303 return i;
1304}
1305
Ville Syrjälä50fec212015-03-12 17:10:34 +02001306int
1307intel_dp_max_link_rate(struct intel_dp *intel_dp)
1308{
1309 int rates[DP_MAX_SUPPORTED_RATES] = {};
1310 int len;
1311
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001312 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001313 if (WARN_ON(len <= 0))
1314 return 162000;
1315
1316 return rates[rate_to_index(0, rates) - 1];
1317}
1318
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001319int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1320{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001321 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001322}
1323
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001324bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001325intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001326 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001327{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001328 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001329 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001330 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001331 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001332 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001333 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001334 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001335 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001336 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001337 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001338 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001339 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301340 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001341 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001342 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001343 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1344 int common_len;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301345
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001346 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301347
1348 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001349 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301350
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001351 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001352
Imre Deakbc7d38a2013-05-16 14:40:36 +03001353 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001354 pipe_config->has_pch_encoder = true;
1355
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001356 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001357 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001358 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001359
Jani Nikuladd06f902012-10-19 14:51:50 +03001360 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1361 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1362 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001363
1364 if (INTEL_INFO(dev)->gen >= 9) {
1365 int ret;
1366 ret = skl_update_scaler_users(intel_crtc, pipe_config, NULL, NULL, 0);
1367 if (ret)
1368 return ret;
1369 }
1370
Jesse Barnes2dd24552013-04-25 12:55:01 -07001371 if (!HAS_PCH_SPLIT(dev))
1372 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1373 intel_connector->panel.fitting_mode);
1374 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001375 intel_pch_panel_fitting(intel_crtc, pipe_config,
1376 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001377 }
1378
Daniel Vettercb1793c2012-06-04 18:39:21 +02001379 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001380 return false;
1381
Daniel Vetter083f9562012-04-20 20:23:49 +02001382 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301383 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001384 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001385 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001386
Daniel Vetter36008362013-03-27 00:44:59 +01001387 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1388 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001389 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001390 if (is_edp(intel_dp)) {
1391 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1392 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1393 dev_priv->vbt.edp_bpp);
1394 bpp = dev_priv->vbt.edp_bpp;
1395 }
1396
Jani Nikula344c5bb2014-09-09 11:25:13 +03001397 /*
1398 * Use the maximum clock and number of lanes the eDP panel
1399 * advertizes being capable of. The panels are generally
1400 * designed to support only a single clock and lane
1401 * configuration, and typically these values correspond to the
1402 * native resolution of the panel.
1403 */
1404 min_lane_count = max_lane_count;
1405 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001406 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001407
Daniel Vetter36008362013-03-27 00:44:59 +01001408 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001409 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1410 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001411
Dave Airliec6930992014-07-14 11:04:39 +10001412 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301413 for (lane_count = min_lane_count;
1414 lane_count <= max_lane_count;
1415 lane_count <<= 1) {
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001418 link_avail = intel_dp_max_data_rate(link_clock,
1419 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001420
Daniel Vetter36008362013-03-27 00:44:59 +01001421 if (mode_rate <= link_avail) {
1422 goto found;
1423 }
1424 }
1425 }
1426 }
1427
1428 return false;
1429
1430found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001431 if (intel_dp->color_range_auto) {
1432 /*
1433 * See:
1434 * CEA-861-E - 5.1 Default Encoding Parameters
1435 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1436 */
Thierry Reding18316c82012-12-20 15:41:44 +01001437 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001438 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1439 else
1440 intel_dp->color_range = 0;
1441 }
1442
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001443 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001444 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001445
Daniel Vetter36008362013-03-27 00:44:59 +01001446 intel_dp->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301447
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 if (intel_dp->num_sink_rates) {
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001449 intel_dp->link_bw = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301450 intel_dp->rate_select =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001451 intel_dp_rate_select(intel_dp, common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001452 } else {
1453 intel_dp->link_bw =
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001454 drm_dp_link_rate_to_bw_code(common_rates[clock]);
Ville Syrjäläbc27b7d2015-03-12 17:10:35 +02001455 intel_dp->rate_select = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301456 }
1457
Daniel Vetter657445f2013-05-04 10:09:18 +02001458 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001459 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001460
Daniel Vetter36008362013-03-27 00:44:59 +01001461 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1462 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001463 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001464 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1465 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001466
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001467 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001468 adjusted_mode->crtc_clock,
1469 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001470 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001471
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301472 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301473 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001474 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301475 intel_link_compute_m_n(bpp, lane_count,
1476 intel_connector->panel.downclock_mode->clock,
1477 pipe_config->port_clock,
1478 &pipe_config->dp_m2_n2);
1479 }
1480
Damien Lespiau5416d872014-11-14 17:24:33 +00001481 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001482 skl_edp_set_pll_config(pipe_config, common_rates[clock]);
Satheeshakrishna M977bb382014-08-22 09:49:12 +05301483 else if (IS_BROXTON(dev))
1484 /* handled in ddi */;
Damien Lespiau5416d872014-11-14 17:24:33 +00001485 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001486 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1487 else
1488 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001489
Daniel Vetter36008362013-03-27 00:44:59 +01001490 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001491}
1492
Daniel Vetter7c62a162013-06-01 17:16:20 +02001493static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001494{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001495 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1496 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1497 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001498 struct drm_i915_private *dev_priv = dev->dev_private;
1499 u32 dpa_ctl;
1500
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001501 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n",
1502 crtc->config->port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001503 dpa_ctl = I915_READ(DP_A);
1504 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1505
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001506 if (crtc->config->port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001507 /* For a long time we've carried around a ILK-DevA w/a for the
1508 * 160MHz clock. If we're really unlucky, it's still required.
1509 */
1510 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001511 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001512 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001513 } else {
1514 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001515 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001516 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001517
Daniel Vetterea9b6002012-11-29 15:59:31 +01001518 I915_WRITE(DP_A, dpa_ctl);
1519
1520 POSTING_READ(DP_A);
1521 udelay(500);
1522}
1523
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001524static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001525{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001526 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001527 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001528 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001529 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001530 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001531 struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532
Keith Packard417e8222011-11-01 19:54:11 -07001533 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001534 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001535 *
1536 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001537 * SNB CPU
1538 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001539 * CPT PCH
1540 *
1541 * IBX PCH and CPU are the same for almost everything,
1542 * except that the CPU DP PLL is configured in this
1543 * register
1544 *
1545 * CPT PCH is quite different, having many bits moved
1546 * to the TRANS_DP_CTL register instead. That
1547 * configuration happens (oddly) in ironlake_pch_enable
1548 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001549
Keith Packard417e8222011-11-01 19:54:11 -07001550 /* Preserve the BIOS-computed detected bit. This is
1551 * supposed to be read-only.
1552 */
1553 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001554
Keith Packard417e8222011-11-01 19:54:11 -07001555 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001556 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001557 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001558
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001559 if (crtc->config->has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001560 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001561
Keith Packard417e8222011-11-01 19:54:11 -07001562 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001563
Imre Deakbc7d38a2013-05-16 14:40:36 +03001564 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001565 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1566 intel_dp->DP |= DP_SYNC_HS_HIGH;
1567 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1568 intel_dp->DP |= DP_SYNC_VS_HIGH;
1569 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1570
Jani Nikula6aba5b62013-10-04 15:08:10 +03001571 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001572 intel_dp->DP |= DP_ENHANCED_FRAMING;
1573
Daniel Vetter7c62a162013-06-01 17:16:20 +02001574 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001575 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001576 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001577 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001578
1579 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1580 intel_dp->DP |= DP_SYNC_HS_HIGH;
1581 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1582 intel_dp->DP |= DP_SYNC_VS_HIGH;
1583 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1584
Jani Nikula6aba5b62013-10-04 15:08:10 +03001585 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001586 intel_dp->DP |= DP_ENHANCED_FRAMING;
1587
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001588 if (!IS_CHERRYVIEW(dev)) {
1589 if (crtc->pipe == 1)
1590 intel_dp->DP |= DP_PIPEB_SELECT;
1591 } else {
1592 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1593 }
Keith Packard417e8222011-11-01 19:54:11 -07001594 } else {
1595 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001596 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001597}
1598
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001599#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1600#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001601
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001602#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1603#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001604
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001605#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1606#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001607
Daniel Vetter4be73782014-01-17 14:39:48 +01001608static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001609 u32 mask,
1610 u32 value)
1611{
Paulo Zanoni30add222012-10-26 19:05:45 -02001612 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001613 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001614 u32 pp_stat_reg, pp_ctrl_reg;
1615
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001616 lockdep_assert_held(&dev_priv->pps_mutex);
1617
Jani Nikulabf13e812013-09-06 07:40:05 +03001618 pp_stat_reg = _pp_stat_reg(intel_dp);
1619 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001620
1621 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001622 mask, value,
1623 I915_READ(pp_stat_reg),
1624 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001625
Jesse Barnes453c5422013-03-28 09:55:41 -07001626 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001627 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001628 I915_READ(pp_stat_reg),
1629 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001630 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001631
1632 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001633}
1634
Daniel Vetter4be73782014-01-17 14:39:48 +01001635static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001636{
1637 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001638 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001639}
1640
Daniel Vetter4be73782014-01-17 14:39:48 +01001641static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001642{
Keith Packardbd943152011-09-18 23:09:52 -07001643 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001644 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001645}
Keith Packardbd943152011-09-18 23:09:52 -07001646
Daniel Vetter4be73782014-01-17 14:39:48 +01001647static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001648{
1649 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001650
1651 /* When we disable the VDD override bit last we have to do the manual
1652 * wait. */
1653 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1654 intel_dp->panel_power_cycle_delay);
1655
Daniel Vetter4be73782014-01-17 14:39:48 +01001656 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001657}
Keith Packardbd943152011-09-18 23:09:52 -07001658
Daniel Vetter4be73782014-01-17 14:39:48 +01001659static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001660{
1661 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1662 intel_dp->backlight_on_delay);
1663}
1664
Daniel Vetter4be73782014-01-17 14:39:48 +01001665static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001666{
1667 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1668 intel_dp->backlight_off_delay);
1669}
Keith Packard99ea7122011-11-01 19:57:50 -07001670
Keith Packard832dd3c2011-11-01 19:34:06 -07001671/* Read the current pp_control value, unlocking the register if it
1672 * is locked
1673 */
1674
Jesse Barnes453c5422013-03-28 09:55:41 -07001675static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001676{
Jesse Barnes453c5422013-03-28 09:55:41 -07001677 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1678 struct drm_i915_private *dev_priv = dev->dev_private;
1679 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001680
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001681 lockdep_assert_held(&dev_priv->pps_mutex);
1682
Jani Nikulabf13e812013-09-06 07:40:05 +03001683 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001684 control &= ~PANEL_UNLOCK_MASK;
1685 control |= PANEL_UNLOCK_REGS;
1686 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001687}
1688
Ville Syrjälä951468f2014-09-04 14:55:31 +03001689/*
1690 * Must be paired with edp_panel_vdd_off().
1691 * Must hold pps_mutex around the whole on/off sequence.
1692 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1693 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001694static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001695{
Paulo Zanoni30add222012-10-26 19:05:45 -02001696 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1698 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001699 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001700 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001701 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001702 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001703 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001704
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001705 lockdep_assert_held(&dev_priv->pps_mutex);
1706
Keith Packard97af61f572011-09-28 16:23:51 -07001707 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001708 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001709
Egbert Eich2c623c12014-11-25 12:54:57 +01001710 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001711 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001712
Daniel Vetter4be73782014-01-17 14:39:48 +01001713 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001714 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001715
Imre Deak4e6e1a52014-03-27 17:45:11 +02001716 power_domain = intel_display_port_power_domain(intel_encoder);
1717 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001718
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001719 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1720 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001721
Daniel Vetter4be73782014-01-17 14:39:48 +01001722 if (!edp_have_panel_power(intel_dp))
1723 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001724
Jesse Barnes453c5422013-03-28 09:55:41 -07001725 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001726 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001727
Jani Nikulabf13e812013-09-06 07:40:05 +03001728 pp_stat_reg = _pp_stat_reg(intel_dp);
1729 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001730
1731 I915_WRITE(pp_ctrl_reg, pp);
1732 POSTING_READ(pp_ctrl_reg);
1733 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1734 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001735 /*
1736 * If the panel wasn't on, delay before accessing aux channel
1737 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001738 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001739 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1740 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001741 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001742 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001743
1744 return need_to_disable;
1745}
1746
Ville Syrjälä951468f2014-09-04 14:55:31 +03001747/*
1748 * Must be paired with intel_edp_panel_vdd_off() or
1749 * intel_edp_panel_off().
1750 * Nested calls to these functions are not allowed since
1751 * we drop the lock. Caller must use some higher level
1752 * locking to prevent nested calls from other threads.
1753 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001754void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001755{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001756 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001757
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001758 if (!is_edp(intel_dp))
1759 return;
1760
Ville Syrjälä773538e82014-09-04 14:54:56 +03001761 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001762 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001763 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001764
Rob Clarke2c719b2014-12-15 13:56:32 -05001765 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001766 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001767}
1768
Daniel Vetter4be73782014-01-17 14:39:48 +01001769static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001770{
Paulo Zanoni30add222012-10-26 19:05:45 -02001771 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001772 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001773 struct intel_digital_port *intel_dig_port =
1774 dp_to_dig_port(intel_dp);
1775 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1776 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001777 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001778 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001779
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001780 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001781
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001782 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001783
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001784 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001785 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001786
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001787 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1788 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001789
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001790 pp = ironlake_get_pp_control(intel_dp);
1791 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001792
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001793 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1794 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001795
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001796 I915_WRITE(pp_ctrl_reg, pp);
1797 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001798
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001799 /* Make sure sequencer is idle before allowing subsequent activity */
1800 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1801 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001802
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001803 if ((pp & POWER_TARGET_ON) == 0)
1804 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001805
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001806 power_domain = intel_display_port_power_domain(intel_encoder);
1807 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001808}
1809
Daniel Vetter4be73782014-01-17 14:39:48 +01001810static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001811{
1812 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1813 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001814
Ville Syrjälä773538e82014-09-04 14:54:56 +03001815 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001816 if (!intel_dp->want_panel_vdd)
1817 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001818 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001819}
1820
Imre Deakaba86892014-07-30 15:57:31 +03001821static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1822{
1823 unsigned long delay;
1824
1825 /*
1826 * Queue the timer to fire a long time from now (relative to the power
1827 * down delay) to keep the panel power up across a sequence of
1828 * operations.
1829 */
1830 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1831 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1832}
1833
Ville Syrjälä951468f2014-09-04 14:55:31 +03001834/*
1835 * Must be paired with edp_panel_vdd_on().
1836 * Must hold pps_mutex around the whole on/off sequence.
1837 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1838 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001839static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001840{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001841 struct drm_i915_private *dev_priv =
1842 intel_dp_to_dev(intel_dp)->dev_private;
1843
1844 lockdep_assert_held(&dev_priv->pps_mutex);
1845
Keith Packard97af61f572011-09-28 16:23:51 -07001846 if (!is_edp(intel_dp))
1847 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001848
Rob Clarke2c719b2014-12-15 13:56:32 -05001849 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001850 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001851
Keith Packardbd943152011-09-18 23:09:52 -07001852 intel_dp->want_panel_vdd = false;
1853
Imre Deakaba86892014-07-30 15:57:31 +03001854 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001855 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001856 else
1857 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001858}
1859
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001860static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001861{
Paulo Zanoni30add222012-10-26 19:05:45 -02001862 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001863 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001864 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001865 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001866
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001867 lockdep_assert_held(&dev_priv->pps_mutex);
1868
Keith Packard97af61f572011-09-28 16:23:51 -07001869 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001870 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001871
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001872 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1873 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001874
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001875 if (WARN(edp_have_panel_power(intel_dp),
1876 "eDP port %c panel power already on\n",
1877 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001878 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001879
Daniel Vetter4be73782014-01-17 14:39:48 +01001880 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001881
Jani Nikulabf13e812013-09-06 07:40:05 +03001882 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001883 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001884 if (IS_GEN5(dev)) {
1885 /* ILK workaround: disable reset around power sequence */
1886 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001887 I915_WRITE(pp_ctrl_reg, pp);
1888 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001889 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001890
Keith Packard1c0ae802011-09-19 13:59:29 -07001891 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001892 if (!IS_GEN5(dev))
1893 pp |= PANEL_POWER_RESET;
1894
Jesse Barnes453c5422013-03-28 09:55:41 -07001895 I915_WRITE(pp_ctrl_reg, pp);
1896 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001897
Daniel Vetter4be73782014-01-17 14:39:48 +01001898 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001899 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001900
Keith Packard05ce1a42011-09-29 16:33:01 -07001901 if (IS_GEN5(dev)) {
1902 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001903 I915_WRITE(pp_ctrl_reg, pp);
1904 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001905 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001906}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001907
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001908void intel_edp_panel_on(struct intel_dp *intel_dp)
1909{
1910 if (!is_edp(intel_dp))
1911 return;
1912
1913 pps_lock(intel_dp);
1914 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001915 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001916}
1917
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001918
1919static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001920{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001921 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1922 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001923 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001924 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001925 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001926 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001927 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001928
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001929 lockdep_assert_held(&dev_priv->pps_mutex);
1930
Keith Packard97af61f572011-09-28 16:23:51 -07001931 if (!is_edp(intel_dp))
1932 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001933
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001934 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1935 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001936
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001937 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1938 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001939
Jesse Barnes453c5422013-03-28 09:55:41 -07001940 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001941 /* We need to switch off panel power _and_ force vdd, for otherwise some
1942 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001943 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1944 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001945
Jani Nikulabf13e812013-09-06 07:40:05 +03001946 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001947
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001948 intel_dp->want_panel_vdd = false;
1949
Jesse Barnes453c5422013-03-28 09:55:41 -07001950 I915_WRITE(pp_ctrl_reg, pp);
1951 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001952
Paulo Zanonidce56b32013-12-19 14:29:40 -02001953 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001954 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001955
1956 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001957 power_domain = intel_display_port_power_domain(intel_encoder);
1958 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001959}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001960
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001961void intel_edp_panel_off(struct intel_dp *intel_dp)
1962{
1963 if (!is_edp(intel_dp))
1964 return;
1965
1966 pps_lock(intel_dp);
1967 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001968 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001969}
1970
Jani Nikula1250d102014-08-12 17:11:39 +03001971/* Enable backlight in the panel power control. */
1972static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001973{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001974 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1975 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001976 struct drm_i915_private *dev_priv = dev->dev_private;
1977 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001978 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001979
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001980 /*
1981 * If we enable the backlight right away following a panel power
1982 * on, we may see slight flicker as the panel syncs with the eDP
1983 * link. So delay a bit to make sure the image is solid before
1984 * allowing it to appear.
1985 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001986 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001987
Ville Syrjälä773538e82014-09-04 14:54:56 +03001988 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001989
Jesse Barnes453c5422013-03-28 09:55:41 -07001990 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001991 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001992
Jani Nikulabf13e812013-09-06 07:40:05 +03001993 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001994
1995 I915_WRITE(pp_ctrl_reg, pp);
1996 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001997
Ville Syrjälä773538e82014-09-04 14:54:56 +03001998 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001999}
2000
Jani Nikula1250d102014-08-12 17:11:39 +03002001/* Enable backlight PWM and backlight PP control. */
2002void intel_edp_backlight_on(struct intel_dp *intel_dp)
2003{
2004 if (!is_edp(intel_dp))
2005 return;
2006
2007 DRM_DEBUG_KMS("\n");
2008
2009 intel_panel_enable_backlight(intel_dp->attached_connector);
2010 _intel_edp_backlight_on(intel_dp);
2011}
2012
2013/* Disable backlight in the panel power control. */
2014static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002015{
Paulo Zanoni30add222012-10-26 19:05:45 -02002016 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002017 struct drm_i915_private *dev_priv = dev->dev_private;
2018 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07002019 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002020
Keith Packardf01eca22011-09-28 16:48:10 -07002021 if (!is_edp(intel_dp))
2022 return;
2023
Ville Syrjälä773538e82014-09-04 14:54:56 +03002024 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002025
Jesse Barnes453c5422013-03-28 09:55:41 -07002026 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002027 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002028
Jani Nikulabf13e812013-09-06 07:40:05 +03002029 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002030
2031 I915_WRITE(pp_ctrl_reg, pp);
2032 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002033
Ville Syrjälä773538e82014-09-04 14:54:56 +03002034 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002035
Paulo Zanonidce56b32013-12-19 14:29:40 -02002036 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002037 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002038}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002039
Jani Nikula1250d102014-08-12 17:11:39 +03002040/* Disable backlight PP control and backlight PWM. */
2041void intel_edp_backlight_off(struct intel_dp *intel_dp)
2042{
2043 if (!is_edp(intel_dp))
2044 return;
2045
2046 DRM_DEBUG_KMS("\n");
2047
2048 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002049 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002050}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002051
Jani Nikula73580fb72014-08-12 17:11:41 +03002052/*
2053 * Hook for controlling the panel power control backlight through the bl_power
2054 * sysfs attribute. Take care to handle multiple calls.
2055 */
2056static void intel_edp_backlight_power(struct intel_connector *connector,
2057 bool enable)
2058{
2059 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002060 bool is_enabled;
2061
Ville Syrjälä773538e82014-09-04 14:54:56 +03002062 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002063 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002064 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002065
2066 if (is_enabled == enable)
2067 return;
2068
Jani Nikula23ba9372014-08-27 14:08:43 +03002069 DRM_DEBUG_KMS("panel power control backlight %s\n",
2070 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002071
2072 if (enable)
2073 _intel_edp_backlight_on(intel_dp);
2074 else
2075 _intel_edp_backlight_off(intel_dp);
2076}
2077
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002078static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002079{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002080 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2081 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2082 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002083 struct drm_i915_private *dev_priv = dev->dev_private;
2084 u32 dpa_ctl;
2085
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002086 assert_pipe_disabled(dev_priv,
2087 to_intel_crtc(crtc)->pipe);
2088
Jesse Barnesd240f202010-08-13 15:43:26 -07002089 DRM_DEBUG_KMS("\n");
2090 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002091 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
2092 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2093
2094 /* We don't adjust intel_dp->DP while tearing down the link, to
2095 * facilitate link retraining (e.g. after hotplug). Hence clear all
2096 * enable bits here to ensure that we don't enable too much. */
2097 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
2098 intel_dp->DP |= DP_PLL_ENABLE;
2099 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002100 POSTING_READ(DP_A);
2101 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002102}
2103
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002104static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002105{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002106 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2107 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
2108 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07002109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 u32 dpa_ctl;
2111
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002112 assert_pipe_disabled(dev_priv,
2113 to_intel_crtc(crtc)->pipe);
2114
Jesse Barnesd240f202010-08-13 15:43:26 -07002115 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02002116 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
2117 "dp pll off, should be on\n");
2118 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
2119
2120 /* We can't rely on the value tracked for the DP register in
2121 * intel_dp->DP because link_down must not change that (otherwise link
2122 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07002123 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07002124 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002125 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002126 udelay(200);
2127}
2128
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002129/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002130void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002131{
2132 int ret, i;
2133
2134 /* Should have a valid DPCD by this point */
2135 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2136 return;
2137
2138 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002139 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2140 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002141 } else {
2142 /*
2143 * When turning on, we need to retry for 1ms to give the sink
2144 * time to wake up.
2145 */
2146 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002147 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2148 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002149 if (ret == 1)
2150 break;
2151 msleep(1);
2152 }
2153 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002154
2155 if (ret != 1)
2156 DRM_DEBUG_KMS("failed to %s sink power state\n",
2157 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002158}
2159
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002160static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2161 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002162{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002163 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002164 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002165 struct drm_device *dev = encoder->base.dev;
2166 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02002167 enum intel_display_power_domain power_domain;
2168 u32 tmp;
2169
2170 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02002171 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002172 return false;
2173
2174 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002175
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002176 if (!(tmp & DP_PORT_EN))
2177 return false;
2178
Imre Deakbc7d38a2013-05-16 14:40:36 +03002179 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002180 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03002181 } else if (IS_CHERRYVIEW(dev)) {
2182 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002183 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002184 *pipe = PORT_TO_PIPE(tmp);
2185 } else {
2186 u32 trans_sel;
2187 u32 trans_dp;
2188 int i;
2189
2190 switch (intel_dp->output_reg) {
2191 case PCH_DP_B:
2192 trans_sel = TRANS_DP_PORT_SEL_B;
2193 break;
2194 case PCH_DP_C:
2195 trans_sel = TRANS_DP_PORT_SEL_C;
2196 break;
2197 case PCH_DP_D:
2198 trans_sel = TRANS_DP_PORT_SEL_D;
2199 break;
2200 default:
2201 return true;
2202 }
2203
Damien Lespiau055e3932014-08-18 13:49:10 +01002204 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002205 trans_dp = I915_READ(TRANS_DP_CTL(i));
2206 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2207 *pipe = i;
2208 return true;
2209 }
2210 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002211
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002212 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2213 intel_dp->output_reg);
2214 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002215
2216 return true;
2217}
2218
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002219static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002220 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002221{
2222 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002223 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002224 struct drm_device *dev = encoder->base.dev;
2225 struct drm_i915_private *dev_priv = dev->dev_private;
2226 enum port port = dp_to_dig_port(intel_dp)->port;
2227 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002228 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002229
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002230 tmp = I915_READ(intel_dp->output_reg);
2231 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2232 pipe_config->has_audio = true;
2233
Xiong Zhang63000ef2013-06-28 12:59:06 +08002234 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002235 if (tmp & DP_SYNC_HS_HIGH)
2236 flags |= DRM_MODE_FLAG_PHSYNC;
2237 else
2238 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002239
Xiong Zhang63000ef2013-06-28 12:59:06 +08002240 if (tmp & DP_SYNC_VS_HIGH)
2241 flags |= DRM_MODE_FLAG_PVSYNC;
2242 else
2243 flags |= DRM_MODE_FLAG_NVSYNC;
2244 } else {
2245 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2246 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2247 flags |= DRM_MODE_FLAG_PHSYNC;
2248 else
2249 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002250
Xiong Zhang63000ef2013-06-28 12:59:06 +08002251 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2252 flags |= DRM_MODE_FLAG_PVSYNC;
2253 else
2254 flags |= DRM_MODE_FLAG_NVSYNC;
2255 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002256
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002257 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002258
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002259 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2260 tmp & DP_COLOR_RANGE_16_235)
2261 pipe_config->limited_color_range = true;
2262
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002263 pipe_config->has_dp_encoder = true;
2264
2265 intel_dp_get_m_n(crtc, pipe_config);
2266
Ville Syrjälä18442d02013-09-13 16:00:08 +03002267 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002268 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2269 pipe_config->port_clock = 162000;
2270 else
2271 pipe_config->port_clock = 270000;
2272 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002273
2274 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2275 &pipe_config->dp_m_n);
2276
2277 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2278 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2279
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002280 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002281
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002282 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2283 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2284 /*
2285 * This is a big fat ugly hack.
2286 *
2287 * Some machines in UEFI boot mode provide us a VBT that has 18
2288 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2289 * unknown we fail to light up. Yet the same BIOS boots up with
2290 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2291 * max, not what it tells us to use.
2292 *
2293 * Note: This will still be broken if the eDP panel is not lit
2294 * up by the BIOS, and thus we can't get the mode at module
2295 * load.
2296 */
2297 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2298 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2299 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2300 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002301}
2302
Daniel Vettere8cb4552012-07-01 13:05:48 +02002303static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002304{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002305 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002306 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002307 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2308
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002309 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002310 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002311
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002312 if (HAS_PSR(dev) && !HAS_DDI(dev))
2313 intel_psr_disable(intel_dp);
2314
Daniel Vetter6cb49832012-05-20 17:14:50 +02002315 /* Make sure the panel is off before trying to change the mode. But also
2316 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002317 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002318 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002319 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002320 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002321
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002322 /* disable the port before the pipe on g4x */
2323 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002324 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002325}
2326
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002327static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002328{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002329 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002330 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002331
Ville Syrjälä49277c32014-03-31 18:21:26 +03002332 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002333 if (port == PORT_A)
2334 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002335}
2336
2337static void vlv_post_disable_dp(struct intel_encoder *encoder)
2338{
2339 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2340
2341 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002342}
2343
Ville Syrjälä580d3812014-04-09 13:29:00 +03002344static void chv_post_disable_dp(struct intel_encoder *encoder)
2345{
2346 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2347 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2348 struct drm_device *dev = encoder->base.dev;
2349 struct drm_i915_private *dev_priv = dev->dev_private;
2350 struct intel_crtc *intel_crtc =
2351 to_intel_crtc(encoder->base.crtc);
2352 enum dpio_channel ch = vlv_dport_to_channel(dport);
2353 enum pipe pipe = intel_crtc->pipe;
2354 u32 val;
2355
2356 intel_dp_link_down(intel_dp);
2357
2358 mutex_lock(&dev_priv->dpio_lock);
2359
2360 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002361 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002362 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002363 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002364
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002365 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2366 val |= CHV_PCS_REQ_SOFTRESET_EN;
2367 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2368
2369 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002370 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002371 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2372
2373 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2374 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2375 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002376
2377 mutex_unlock(&dev_priv->dpio_lock);
2378}
2379
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002380static void
2381_intel_dp_set_link_train(struct intel_dp *intel_dp,
2382 uint32_t *DP,
2383 uint8_t dp_train_pat)
2384{
2385 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2386 struct drm_device *dev = intel_dig_port->base.base.dev;
2387 struct drm_i915_private *dev_priv = dev->dev_private;
2388 enum port port = intel_dig_port->port;
2389
2390 if (HAS_DDI(dev)) {
2391 uint32_t temp = I915_READ(DP_TP_CTL(port));
2392
2393 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2394 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2395 else
2396 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2397
2398 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2399 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2400 case DP_TRAINING_PATTERN_DISABLE:
2401 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2402
2403 break;
2404 case DP_TRAINING_PATTERN_1:
2405 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2406 break;
2407 case DP_TRAINING_PATTERN_2:
2408 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2409 break;
2410 case DP_TRAINING_PATTERN_3:
2411 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2412 break;
2413 }
2414 I915_WRITE(DP_TP_CTL(port), temp);
2415
2416 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2417 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2418
2419 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2420 case DP_TRAINING_PATTERN_DISABLE:
2421 *DP |= DP_LINK_TRAIN_OFF_CPT;
2422 break;
2423 case DP_TRAINING_PATTERN_1:
2424 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2425 break;
2426 case DP_TRAINING_PATTERN_2:
2427 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2428 break;
2429 case DP_TRAINING_PATTERN_3:
2430 DRM_ERROR("DP training pattern 3 not supported\n");
2431 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2432 break;
2433 }
2434
2435 } else {
2436 if (IS_CHERRYVIEW(dev))
2437 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2438 else
2439 *DP &= ~DP_LINK_TRAIN_MASK;
2440
2441 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2442 case DP_TRAINING_PATTERN_DISABLE:
2443 *DP |= DP_LINK_TRAIN_OFF;
2444 break;
2445 case DP_TRAINING_PATTERN_1:
2446 *DP |= DP_LINK_TRAIN_PAT_1;
2447 break;
2448 case DP_TRAINING_PATTERN_2:
2449 *DP |= DP_LINK_TRAIN_PAT_2;
2450 break;
2451 case DP_TRAINING_PATTERN_3:
2452 if (IS_CHERRYVIEW(dev)) {
2453 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2454 } else {
2455 DRM_ERROR("DP training pattern 3 not supported\n");
2456 *DP |= DP_LINK_TRAIN_PAT_2;
2457 }
2458 break;
2459 }
2460 }
2461}
2462
2463static void intel_dp_enable_port(struct intel_dp *intel_dp)
2464{
2465 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002468 /* enable with pattern 1 (as per spec) */
2469 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2470 DP_TRAINING_PATTERN_1);
2471
2472 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2473 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002474
2475 /*
2476 * Magic for VLV/CHV. We _must_ first set up the register
2477 * without actually enabling the port, and then do another
2478 * write to enable the port. Otherwise link training will
2479 * fail when the power sequencer is freshly used for this port.
2480 */
2481 intel_dp->DP |= DP_PORT_EN;
2482
2483 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2484 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002485}
2486
Daniel Vettere8cb4552012-07-01 13:05:48 +02002487static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002488{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002489 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2490 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002491 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002492 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002493 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002495 if (WARN_ON(dp_reg & DP_PORT_EN))
2496 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002498 pps_lock(intel_dp);
2499
2500 if (IS_VALLEYVIEW(dev))
2501 vlv_init_panel_power_sequencer(intel_dp);
2502
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002503 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002504
2505 edp_panel_vdd_on(intel_dp);
2506 edp_panel_on(intel_dp);
2507 edp_panel_vdd_off(intel_dp, true);
2508
2509 pps_unlock(intel_dp);
2510
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002511 if (IS_VALLEYVIEW(dev))
2512 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2513
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2515 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002516 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002517 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002518
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002519 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002520 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2521 pipe_name(crtc->pipe));
2522 intel_audio_codec_enable(encoder);
2523 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002524}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002525
Jani Nikulaecff4f32013-09-06 07:38:29 +03002526static void g4x_enable_dp(struct intel_encoder *encoder)
2527{
Jani Nikula828f5c62013-09-05 16:44:45 +03002528 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2529
Jani Nikulaecff4f32013-09-06 07:38:29 +03002530 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002531 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002532}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002533
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002534static void vlv_enable_dp(struct intel_encoder *encoder)
2535{
Jani Nikula828f5c62013-09-05 16:44:45 +03002536 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2537
Daniel Vetter4be73782014-01-17 14:39:48 +01002538 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002539 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002540}
2541
Jani Nikulaecff4f32013-09-06 07:38:29 +03002542static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002543{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002544 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002545 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002546
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002547 intel_dp_prepare(encoder);
2548
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002549 /* Only ilk+ has port A */
2550 if (dport->port == PORT_A) {
2551 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002552 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002553 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002554}
2555
Ville Syrjälä83b84592014-10-16 21:29:51 +03002556static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2557{
2558 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2559 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2560 enum pipe pipe = intel_dp->pps_pipe;
2561 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2562
2563 edp_panel_vdd_off_sync(intel_dp);
2564
2565 /*
2566 * VLV seems to get confused when multiple power seqeuencers
2567 * have the same port selected (even if only one has power/vdd
2568 * enabled). The failure manifests as vlv_wait_port_ready() failing
2569 * CHV on the other hand doesn't seem to mind having the same port
2570 * selected in multiple power seqeuencers, but let's clear the
2571 * port select always when logically disconnecting a power sequencer
2572 * from a port.
2573 */
2574 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2575 pipe_name(pipe), port_name(intel_dig_port->port));
2576 I915_WRITE(pp_on_reg, 0);
2577 POSTING_READ(pp_on_reg);
2578
2579 intel_dp->pps_pipe = INVALID_PIPE;
2580}
2581
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002582static void vlv_steal_power_sequencer(struct drm_device *dev,
2583 enum pipe pipe)
2584{
2585 struct drm_i915_private *dev_priv = dev->dev_private;
2586 struct intel_encoder *encoder;
2587
2588 lockdep_assert_held(&dev_priv->pps_mutex);
2589
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002590 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2591 return;
2592
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002593 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2594 base.head) {
2595 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002596 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002597
2598 if (encoder->type != INTEL_OUTPUT_EDP)
2599 continue;
2600
2601 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002602 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002603
2604 if (intel_dp->pps_pipe != pipe)
2605 continue;
2606
2607 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002608 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002609
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002610 WARN(encoder->connectors_active,
2611 "stealing pipe %c power sequencer from active eDP port %c\n",
2612 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002613
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002614 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002615 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002616 }
2617}
2618
2619static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2620{
2621 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2622 struct intel_encoder *encoder = &intel_dig_port->base;
2623 struct drm_device *dev = encoder->base.dev;
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002626
2627 lockdep_assert_held(&dev_priv->pps_mutex);
2628
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002629 if (!is_edp(intel_dp))
2630 return;
2631
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002632 if (intel_dp->pps_pipe == crtc->pipe)
2633 return;
2634
2635 /*
2636 * If another power sequencer was being used on this
2637 * port previously make sure to turn off vdd there while
2638 * we still have control of it.
2639 */
2640 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002641 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002642
2643 /*
2644 * We may be stealing the power
2645 * sequencer from another port.
2646 */
2647 vlv_steal_power_sequencer(dev, crtc->pipe);
2648
2649 /* now it's all ours */
2650 intel_dp->pps_pipe = crtc->pipe;
2651
2652 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2653 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2654
2655 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002656 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2657 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002658}
2659
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002660static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2661{
2662 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2663 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002664 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002665 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002666 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002667 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002668 int pipe = intel_crtc->pipe;
2669 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002670
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002671 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002672
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002673 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002674 val = 0;
2675 if (pipe)
2676 val |= (1<<21);
2677 else
2678 val &= ~(1<<21);
2679 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002680 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2681 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2682 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002683
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002684 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002685
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002686 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002687}
2688
Jani Nikulaecff4f32013-09-06 07:38:29 +03002689static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002690{
2691 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2692 struct drm_device *dev = encoder->base.dev;
2693 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002694 struct intel_crtc *intel_crtc =
2695 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002696 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002697 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002698
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002699 intel_dp_prepare(encoder);
2700
Jesse Barnes89b667f2013-04-18 14:51:36 -07002701 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002702 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002703 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002704 DPIO_PCS_TX_LANE2_RESET |
2705 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002706 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002707 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2708 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2709 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2710 DPIO_PCS_CLK_SOFT_RESET);
2711
2712 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002713 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2714 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2715 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002716 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002717}
2718
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002719static void chv_pre_enable_dp(struct intel_encoder *encoder)
2720{
2721 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2722 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2723 struct drm_device *dev = encoder->base.dev;
2724 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002725 struct intel_crtc *intel_crtc =
2726 to_intel_crtc(encoder->base.crtc);
2727 enum dpio_channel ch = vlv_dport_to_channel(dport);
2728 int pipe = intel_crtc->pipe;
2729 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002730 u32 val;
2731
2732 mutex_lock(&dev_priv->dpio_lock);
2733
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002734 /* allow hardware to manage TX FIFO reset source */
2735 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2736 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2737 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2738
2739 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2740 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2741 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2742
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002743 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002744 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002745 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002746 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002747
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002748 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2749 val |= CHV_PCS_REQ_SOFTRESET_EN;
2750 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2751
2752 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002753 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002754 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2755
2756 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2757 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2758 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002759
2760 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002761 for (i = 0; i < 4; i++) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002762 /* Set the upar bit */
2763 data = (i == 1) ? 0x0 : 0x1;
2764 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2765 data << DPIO_UPAR_SHIFT);
2766 }
2767
2768 /* Data lane stagger programming */
2769 /* FIXME: Fix up value only after power analysis */
2770
2771 mutex_unlock(&dev_priv->dpio_lock);
2772
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002773 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002774}
2775
Ville Syrjälä9197c882014-04-09 13:29:05 +03002776static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2777{
2778 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2779 struct drm_device *dev = encoder->base.dev;
2780 struct drm_i915_private *dev_priv = dev->dev_private;
2781 struct intel_crtc *intel_crtc =
2782 to_intel_crtc(encoder->base.crtc);
2783 enum dpio_channel ch = vlv_dport_to_channel(dport);
2784 enum pipe pipe = intel_crtc->pipe;
2785 u32 val;
2786
Ville Syrjälä625695f2014-06-28 02:04:02 +03002787 intel_dp_prepare(encoder);
2788
Ville Syrjälä9197c882014-04-09 13:29:05 +03002789 mutex_lock(&dev_priv->dpio_lock);
2790
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002791 /* program left/right clock distribution */
2792 if (pipe != PIPE_B) {
2793 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2794 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2795 if (ch == DPIO_CH0)
2796 val |= CHV_BUFLEFTENA1_FORCE;
2797 if (ch == DPIO_CH1)
2798 val |= CHV_BUFRIGHTENA1_FORCE;
2799 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2800 } else {
2801 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2802 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2803 if (ch == DPIO_CH0)
2804 val |= CHV_BUFLEFTENA2_FORCE;
2805 if (ch == DPIO_CH1)
2806 val |= CHV_BUFRIGHTENA2_FORCE;
2807 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2808 }
2809
Ville Syrjälä9197c882014-04-09 13:29:05 +03002810 /* program clock channel usage */
2811 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2812 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2813 if (pipe != PIPE_B)
2814 val &= ~CHV_PCS_USEDCLKCHANNEL;
2815 else
2816 val |= CHV_PCS_USEDCLKCHANNEL;
2817 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2818
2819 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2820 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2821 if (pipe != PIPE_B)
2822 val &= ~CHV_PCS_USEDCLKCHANNEL;
2823 else
2824 val |= CHV_PCS_USEDCLKCHANNEL;
2825 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2826
2827 /*
2828 * This a a bit weird since generally CL
2829 * matches the pipe, but here we need to
2830 * pick the CL based on the port.
2831 */
2832 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2833 if (pipe != PIPE_B)
2834 val &= ~CHV_CMN_USEDCLKCHANNEL;
2835 else
2836 val |= CHV_CMN_USEDCLKCHANNEL;
2837 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2838
2839 mutex_unlock(&dev_priv->dpio_lock);
2840}
2841
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002842/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002843 * Native read with retry for link status and receiver capability reads for
2844 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002845 *
2846 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2847 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002848 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002849static ssize_t
2850intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2851 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002852{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002853 ssize_t ret;
2854 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002855
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002856 /*
2857 * Sometime we just get the same incorrect byte repeated
2858 * over the entire buffer. Doing just one throw away read
2859 * initially seems to "solve" it.
2860 */
2861 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2862
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002863 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002864 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2865 if (ret == size)
2866 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002867 msleep(1);
2868 }
2869
Jani Nikula9d1a1032014-03-14 16:51:15 +02002870 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002871}
2872
2873/*
2874 * Fetch AUX CH registers 0x202 - 0x207 which contain
2875 * link status information
2876 */
2877static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002878intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002879{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002880 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2881 DP_LANE0_1_STATUS,
2882 link_status,
2883 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002884}
2885
Paulo Zanoni11002442014-06-13 18:45:41 -03002886/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002887static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002888intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002889{
Paulo Zanoni30add222012-10-26 19:05:45 -02002890 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302891 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002892 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002893
Vandana Kannan93147262014-11-18 15:45:29 +05302894 if (IS_BROXTON(dev))
2895 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2896 else if (INTEL_INFO(dev)->gen >= 9) {
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302897 if (dev_priv->vbt.edp_low_vswing && port == PORT_A)
2898 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002899 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302900 } else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302901 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002902 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302903 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002904 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302905 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002906 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302907 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002908}
2909
2910static uint8_t
2911intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2912{
Paulo Zanoni30add222012-10-26 19:05:45 -02002913 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002914 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002915
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002916 if (INTEL_INFO(dev)->gen >= 9) {
2917 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2919 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2920 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2921 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2922 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2923 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302924 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2925 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002926 default:
2927 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2928 }
2929 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002930 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2932 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2934 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2935 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2936 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2937 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002938 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002940 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002941 } else if (IS_VALLEYVIEW(dev)) {
2942 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302943 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2944 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2945 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2946 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2947 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2948 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002950 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302951 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002952 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002953 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002954 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2956 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2957 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2958 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2959 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002960 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302961 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002962 }
2963 } else {
2964 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302965 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2966 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2967 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2968 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2969 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2970 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2971 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002972 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002974 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002975 }
2976}
2977
Daniel Vetter5829975c2015-04-16 11:36:52 +02002978static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002979{
2980 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2981 struct drm_i915_private *dev_priv = dev->dev_private;
2982 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002983 struct intel_crtc *intel_crtc =
2984 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002985 unsigned long demph_reg_value, preemph_reg_value,
2986 uniqtranscale_reg_value;
2987 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002988 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002989 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002990
2991 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302992 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002993 preemph_reg_value = 0x0004000;
2994 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302995 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002996 demph_reg_value = 0x2B405555;
2997 uniqtranscale_reg_value = 0x552AB83A;
2998 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302999 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003000 demph_reg_value = 0x2B404040;
3001 uniqtranscale_reg_value = 0x5548B83A;
3002 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003004 demph_reg_value = 0x2B245555;
3005 uniqtranscale_reg_value = 0x5560B83A;
3006 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303007 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003008 demph_reg_value = 0x2B405555;
3009 uniqtranscale_reg_value = 0x5598DA3A;
3010 break;
3011 default:
3012 return 0;
3013 }
3014 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003016 preemph_reg_value = 0x0002000;
3017 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303018 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003019 demph_reg_value = 0x2B404040;
3020 uniqtranscale_reg_value = 0x5552B83A;
3021 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303022 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003023 demph_reg_value = 0x2B404848;
3024 uniqtranscale_reg_value = 0x5580B83A;
3025 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303026 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003027 demph_reg_value = 0x2B404040;
3028 uniqtranscale_reg_value = 0x55ADDA3A;
3029 break;
3030 default:
3031 return 0;
3032 }
3033 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303034 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003035 preemph_reg_value = 0x0000000;
3036 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303037 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003038 demph_reg_value = 0x2B305555;
3039 uniqtranscale_reg_value = 0x5570B83A;
3040 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303041 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003042 demph_reg_value = 0x2B2B4040;
3043 uniqtranscale_reg_value = 0x55ADDA3A;
3044 break;
3045 default:
3046 return 0;
3047 }
3048 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303049 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003050 preemph_reg_value = 0x0006000;
3051 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303052 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003053 demph_reg_value = 0x1B405555;
3054 uniqtranscale_reg_value = 0x55ADDA3A;
3055 break;
3056 default:
3057 return 0;
3058 }
3059 break;
3060 default:
3061 return 0;
3062 }
3063
Chris Wilson0980a602013-07-26 19:57:35 +01003064 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003065 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
3066 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
3067 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003068 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08003069 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
3070 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
3071 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
3072 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01003073 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003074
3075 return 0;
3076}
3077
Daniel Vetter5829975c2015-04-16 11:36:52 +02003078static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003079{
3080 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3081 struct drm_i915_private *dev_priv = dev->dev_private;
3082 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3083 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003084 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003085 uint8_t train_set = intel_dp->train_set[0];
3086 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003087 enum pipe pipe = intel_crtc->pipe;
3088 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003089
3090 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003092 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303093 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003094 deemph_reg_value = 128;
3095 margin_reg_value = 52;
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 deemph_reg_value = 128;
3099 margin_reg_value = 77;
3100 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303101 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003102 deemph_reg_value = 128;
3103 margin_reg_value = 102;
3104 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303105 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003106 deemph_reg_value = 128;
3107 margin_reg_value = 154;
3108 /* FIXME extra to set for 1200 */
3109 break;
3110 default:
3111 return 0;
3112 }
3113 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303114 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003115 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303116 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003117 deemph_reg_value = 85;
3118 margin_reg_value = 78;
3119 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303120 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003121 deemph_reg_value = 85;
3122 margin_reg_value = 116;
3123 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003125 deemph_reg_value = 85;
3126 margin_reg_value = 154;
3127 break;
3128 default:
3129 return 0;
3130 }
3131 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303132 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003133 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003135 deemph_reg_value = 64;
3136 margin_reg_value = 104;
3137 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303138 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003139 deemph_reg_value = 64;
3140 margin_reg_value = 154;
3141 break;
3142 default:
3143 return 0;
3144 }
3145 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303146 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003147 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303148 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003149 deemph_reg_value = 43;
3150 margin_reg_value = 154;
3151 break;
3152 default:
3153 return 0;
3154 }
3155 break;
3156 default:
3157 return 0;
3158 }
3159
3160 mutex_lock(&dev_priv->dpio_lock);
3161
3162 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003163 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3164 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003165 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3166 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003167 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3168
3169 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3170 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003171 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
3172 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03003173 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003174
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03003175 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
3176 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3177 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3178 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
3179
3180 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
3181 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
3182 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
3183 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
3184
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003185 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003186 for (i = 0; i < 4; i++) {
3187 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
3188 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
3189 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
3190 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
3191 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003192
3193 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003194 for (i = 0; i < 4; i++) {
3195 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03003196 val &= ~DPIO_SWING_MARGIN000_MASK;
3197 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003198 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3199 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003200
3201 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003202 for (i = 0; i < 4; i++) {
3203 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3204 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
3205 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3206 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003207
3208 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303209 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003210 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003212
3213 /*
3214 * The document said it needs to set bit 27 for ch0 and bit 26
3215 * for ch1. Might be a typo in the doc.
3216 * For now, for this unique transition scale selection, set bit
3217 * 27 for ch0 and ch1.
3218 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003219 for (i = 0; i < 4; i++) {
3220 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3221 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3222 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3223 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003224
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003225 for (i = 0; i < 4; i++) {
3226 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3227 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3228 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3229 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3230 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003231 }
3232
3233 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003234 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3235 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3236 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3237
3238 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3239 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3240 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003241
3242 /* LRC Bypass */
3243 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3244 val |= DPIO_LRC_BYPASS;
3245 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3246
3247 mutex_unlock(&dev_priv->dpio_lock);
3248
3249 return 0;
3250}
3251
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003252static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003253intel_get_adjust_train(struct intel_dp *intel_dp,
3254 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003255{
3256 uint8_t v = 0;
3257 uint8_t p = 0;
3258 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003259 uint8_t voltage_max;
3260 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003261
Jesse Barnes33a34e42010-09-08 12:42:02 -07003262 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003263 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3264 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003265
3266 if (this_v > v)
3267 v = this_v;
3268 if (this_p > p)
3269 p = this_p;
3270 }
3271
Keith Packard1a2eb462011-11-16 16:26:07 -08003272 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003273 if (v >= voltage_max)
3274 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275
Keith Packard1a2eb462011-11-16 16:26:07 -08003276 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3277 if (p >= preemph_max)
3278 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279
3280 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003281 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282}
3283
3284static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003285gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003286{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003287 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003288
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003289 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303290 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003291 default:
3292 signal_levels |= DP_VOLTAGE_0_4;
3293 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303294 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003295 signal_levels |= DP_VOLTAGE_0_6;
3296 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303297 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003298 signal_levels |= DP_VOLTAGE_0_8;
3299 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303300 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003301 signal_levels |= DP_VOLTAGE_1_2;
3302 break;
3303 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003304 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303305 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003306 default:
3307 signal_levels |= DP_PRE_EMPHASIS_0;
3308 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303309 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003310 signal_levels |= DP_PRE_EMPHASIS_3_5;
3311 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303312 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003313 signal_levels |= DP_PRE_EMPHASIS_6;
3314 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303315 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316 signal_levels |= DP_PRE_EMPHASIS_9_5;
3317 break;
3318 }
3319 return signal_levels;
3320}
3321
Zhenyu Wange3421a12010-04-08 09:43:27 +08003322/* Gen6's DP voltage swing and pre-emphasis control */
3323static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003324gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003325{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003326 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3327 DP_TRAIN_PRE_EMPHASIS_MASK);
3328 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303329 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3330 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003331 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303332 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003333 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303334 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3335 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003336 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303337 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3338 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003339 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303340 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3341 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003342 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003343 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003344 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3345 "0x%x\n", signal_levels);
3346 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003347 }
3348}
3349
Keith Packard1a2eb462011-11-16 16:26:07 -08003350/* Gen7's DP voltage swing and pre-emphasis control */
3351static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003352gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003353{
3354 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3355 DP_TRAIN_PRE_EMPHASIS_MASK);
3356 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303357 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003358 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303359 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003360 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303361 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003362 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3363
Sonika Jindalbd600182014-08-08 16:23:41 +05303364 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003365 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303366 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003367 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3368
Sonika Jindalbd600182014-08-08 16:23:41 +05303369 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003370 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303371 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003372 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3373
3374 default:
3375 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3376 "0x%x\n", signal_levels);
3377 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3378 }
3379}
3380
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003381/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3382static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003383hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003384{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003385 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3386 DP_TRAIN_PRE_EMPHASIS_MASK);
3387 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303388 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303389 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303390 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303391 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303392 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303393 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303394 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303395 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003396
Sonika Jindalbd600182014-08-08 16:23:41 +05303397 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303398 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303399 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303400 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303401 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303402 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003403
Sonika Jindalbd600182014-08-08 16:23:41 +05303404 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303405 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303406 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303407 return DDI_BUF_TRANS_SELECT(8);
Sonika Jindal7ad14a22015-02-25 10:29:12 +05303408
3409 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3410 return DDI_BUF_TRANS_SELECT(9);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003411 default:
3412 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3413 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303414 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003415 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003416}
3417
Daniel Vetter5829975c2015-04-16 11:36:52 +02003418static void bxt_signal_levels(struct intel_dp *intel_dp)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303419{
3420 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
3421 enum port port = dport->port;
3422 struct drm_device *dev = dport->base.base.dev;
3423 struct intel_encoder *encoder = &dport->base;
3424 uint8_t train_set = intel_dp->train_set[0];
3425 uint32_t level = 0;
3426
3427 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3428 DP_TRAIN_PRE_EMPHASIS_MASK);
3429 switch (signal_levels) {
3430 default:
3431 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emph level\n");
3432 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3433 level = 0;
3434 break;
3435 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3436 level = 1;
3437 break;
3438 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3439 level = 2;
3440 break;
3441 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
3442 level = 3;
3443 break;
3444 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3445 level = 4;
3446 break;
3447 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3448 level = 5;
3449 break;
3450 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3451 level = 6;
3452 break;
3453 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3454 level = 7;
3455 break;
3456 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3457 level = 8;
3458 break;
3459 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3460 level = 9;
3461 break;
3462 }
3463
3464 bxt_ddi_vswing_sequence(dev, level, port, encoder->type);
3465}
3466
Paulo Zanonif0a34242012-12-06 16:51:50 -02003467/* Properly updates "DP" with the correct signal levels. */
3468static void
3469intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3470{
3471 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003472 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003473 struct drm_device *dev = intel_dig_port->base.base.dev;
3474 uint32_t signal_levels, mask;
3475 uint8_t train_set = intel_dp->train_set[0];
3476
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303477 if (IS_BROXTON(dev)) {
3478 signal_levels = 0;
Daniel Vetter5829975c2015-04-16 11:36:52 +02003479 bxt_signal_levels(intel_dp);
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303480 mask = 0;
3481 } else if (HAS_DDI(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003482 signal_levels = hsw_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003483 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003484 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003485 signal_levels = chv_signal_levels(intel_dp);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003486 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003487 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003488 signal_levels = vlv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003489 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003490 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003491 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003492 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003493 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003494 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003495 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3496 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003497 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003498 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3499 }
3500
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303501 if (mask)
3502 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3503
3504 DRM_DEBUG_KMS("Using vswing level %d\n",
3505 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3506 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3507 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3508 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003509
3510 *DP = (*DP & ~mask) | signal_levels;
3511}
3512
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003514intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003515 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003516 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003518 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3519 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003520 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003521 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3522 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003523
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003524 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003525
Jani Nikula70aff662013-09-27 15:10:44 +03003526 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003527 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003528
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003529 buf[0] = dp_train_pat;
3530 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003531 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003532 /* don't write DP_TRAINING_LANEx_SET on disable */
3533 len = 1;
3534 } else {
3535 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3536 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3537 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003538 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003539
Jani Nikula9d1a1032014-03-14 16:51:15 +02003540 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3541 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003542
3543 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003544}
3545
Jani Nikula70aff662013-09-27 15:10:44 +03003546static bool
3547intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3548 uint8_t dp_train_pat)
3549{
Jani Nikula953d22e2013-10-04 15:08:47 +03003550 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003551 intel_dp_set_signal_levels(intel_dp, DP);
3552 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3553}
3554
3555static bool
3556intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003557 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003558{
3559 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3560 struct drm_device *dev = intel_dig_port->base.base.dev;
3561 struct drm_i915_private *dev_priv = dev->dev_private;
3562 int ret;
3563
3564 intel_get_adjust_train(intel_dp, link_status);
3565 intel_dp_set_signal_levels(intel_dp, DP);
3566
3567 I915_WRITE(intel_dp->output_reg, *DP);
3568 POSTING_READ(intel_dp->output_reg);
3569
Jani Nikula9d1a1032014-03-14 16:51:15 +02003570 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3571 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003572
3573 return ret == intel_dp->lane_count;
3574}
3575
Imre Deak3ab9c632013-05-03 12:57:41 +03003576static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3577{
3578 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3579 struct drm_device *dev = intel_dig_port->base.base.dev;
3580 struct drm_i915_private *dev_priv = dev->dev_private;
3581 enum port port = intel_dig_port->port;
3582 uint32_t val;
3583
3584 if (!HAS_DDI(dev))
3585 return;
3586
3587 val = I915_READ(DP_TP_CTL(port));
3588 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3589 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3590 I915_WRITE(DP_TP_CTL(port), val);
3591
3592 /*
3593 * On PORT_A we can have only eDP in SST mode. There the only reason
3594 * we need to set idle transmission mode is to work around a HW issue
3595 * where we enable the pipe while not in idle link-training mode.
3596 * In this case there is requirement to wait for a minimum number of
3597 * idle patterns to be sent.
3598 */
3599 if (port == PORT_A)
3600 return;
3601
3602 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3603 1))
3604 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3605}
3606
Jesse Barnes33a34e42010-09-08 12:42:02 -07003607/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003608void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003609intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003610{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003611 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003612 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003613 int i;
3614 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003615 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003616 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003617 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003618
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003619 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003620 intel_ddi_prepare_link_retrain(encoder);
3621
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003622 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003623 link_config[0] = intel_dp->link_bw;
3624 link_config[1] = intel_dp->lane_count;
3625 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3626 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003627 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003628 if (intel_dp->num_sink_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05303629 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_RATE_SET,
3630 &intel_dp->rate_select, 1);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003631
3632 link_config[0] = 0;
3633 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003634 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003635
3636 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003637
Jani Nikula70aff662013-09-27 15:10:44 +03003638 /* clock recovery */
3639 if (!intel_dp_reset_link_train(intel_dp, &DP,
3640 DP_TRAINING_PATTERN_1 |
3641 DP_LINK_SCRAMBLING_DISABLE)) {
3642 DRM_ERROR("failed to enable link training\n");
3643 return;
3644 }
3645
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003646 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003647 voltage_tries = 0;
3648 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003649 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003650 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003651
Daniel Vettera7c96552012-10-18 10:15:30 +02003652 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003653 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3654 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003655 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003656 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003657
Daniel Vetter01916272012-10-18 10:15:25 +02003658 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003659 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003660 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003661 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003662
3663 /* Check to see if we've tried the max voltage */
3664 for (i = 0; i < intel_dp->lane_count; i++)
3665 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3666 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003667 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003668 ++loop_tries;
3669 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003670 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003671 break;
3672 }
Jani Nikula70aff662013-09-27 15:10:44 +03003673 intel_dp_reset_link_train(intel_dp, &DP,
3674 DP_TRAINING_PATTERN_1 |
3675 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003676 voltage_tries = 0;
3677 continue;
3678 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003679
3680 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003681 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003682 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003683 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003684 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003685 break;
3686 }
3687 } else
3688 voltage_tries = 0;
3689 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003690
Jani Nikula70aff662013-09-27 15:10:44 +03003691 /* Update training set as requested by target */
3692 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3693 DRM_ERROR("failed to update link training\n");
3694 break;
3695 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003696 }
3697
Jesse Barnes33a34e42010-09-08 12:42:02 -07003698 intel_dp->DP = DP;
3699}
3700
Paulo Zanonic19b0662012-10-15 15:51:41 -03003701void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003702intel_dp_complete_link_train(struct intel_dp *intel_dp)
3703{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003704 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003705 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003706 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003707 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3708
3709 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3710 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3711 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003712
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003713 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003714 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003715 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003716 DP_LINK_SCRAMBLING_DISABLE)) {
3717 DRM_ERROR("failed to start channel equalization\n");
3718 return;
3719 }
3720
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003721 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003722 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003723 channel_eq = false;
3724 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003725 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003726
Jesse Barnes37f80972011-01-05 14:45:24 -08003727 if (cr_tries > 5) {
3728 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003729 break;
3730 }
3731
Daniel Vettera7c96552012-10-18 10:15:30 +02003732 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003733 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3734 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003735 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003736 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003737
Jesse Barnes37f80972011-01-05 14:45:24 -08003738 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003739 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003740 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003741 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003742 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003743 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003744 cr_tries++;
3745 continue;
3746 }
3747
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003748 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003749 channel_eq = true;
3750 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003751 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003752
Jesse Barnes37f80972011-01-05 14:45:24 -08003753 /* Try 5 times, then try clock recovery if that fails */
3754 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003755 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003756 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003757 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003758 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003759 tries = 0;
3760 cr_tries++;
3761 continue;
3762 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003763
Jani Nikula70aff662013-09-27 15:10:44 +03003764 /* Update training set as requested by target */
3765 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3766 DRM_ERROR("failed to update link training\n");
3767 break;
3768 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003769 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003770 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003771
Imre Deak3ab9c632013-05-03 12:57:41 +03003772 intel_dp_set_idle_link_train(intel_dp);
3773
3774 intel_dp->DP = DP;
3775
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003776 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003777 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003778
Imre Deak3ab9c632013-05-03 12:57:41 +03003779}
3780
3781void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3782{
Jani Nikula70aff662013-09-27 15:10:44 +03003783 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003784 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003785}
3786
3787static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003788intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003789{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003790 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003791 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003792 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003793 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003794 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003795
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003796 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003797 return;
3798
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003799 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003800 return;
3801
Zhao Yakui28c97732009-10-09 11:39:41 +08003802 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003803
Imre Deakbc7d38a2013-05-16 14:40:36 +03003804 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003805 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003806 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003807 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003808 if (IS_CHERRYVIEW(dev))
3809 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3810 else
3811 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003812 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003813 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003814 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003815
Daniel Vetter493a7082012-05-30 12:31:56 +02003816 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003817 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Eric Anholt5bddd172010-11-18 09:32:59 +08003818 /* Hardware workaround: leaving our transcoder select
3819 * set to transcoder B while it's off will prevent the
3820 * corresponding HDMI output on transcoder A.
3821 *
3822 * Combine this with another hardware workaround:
3823 * transcoder select bit can only be cleared while the
3824 * port is enabled.
3825 */
3826 DP &= ~DP_PIPEB_SELECT;
3827 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003828 POSTING_READ(intel_dp->output_reg);
Eric Anholt5bddd172010-11-18 09:32:59 +08003829 }
3830
Wu Fengguang832afda2011-12-09 20:42:21 +08003831 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003832 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3833 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003834 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003835}
3836
Keith Packard26d61aa2011-07-25 20:01:09 -07003837static bool
3838intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003839{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003840 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3841 struct drm_device *dev = dig_port->base.base.dev;
3842 struct drm_i915_private *dev_priv = dev->dev_private;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303843 uint8_t rev;
Rodrigo Vivia031d702013-10-03 16:15:06 -03003844
Jani Nikula9d1a1032014-03-14 16:51:15 +02003845 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3846 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003847 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003848
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003849 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003850
Adam Jacksonedb39242012-09-18 10:58:49 -04003851 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3852 return false; /* DPCD not present */
3853
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003854 /* Check if the panel supports PSR */
3855 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003856 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003857 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3858 intel_dp->psr_dpcd,
3859 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003860 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3861 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003862 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003863 }
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303864
3865 if (INTEL_INFO(dev)->gen >= 9 &&
3866 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3867 uint8_t frame_sync_cap;
3868
3869 dev_priv->psr.sink_support = true;
3870 intel_dp_dpcd_read_wake(&intel_dp->aux,
3871 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3872 &frame_sync_cap, 1);
3873 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3874 /* PSR2 needs frame sync as well */
3875 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3876 DRM_DEBUG_KMS("PSR2 %s on sink",
3877 dev_priv->psr.psr2_support ? "supported" : "not supported");
3878 }
Jani Nikula50003932013-09-20 16:42:17 +03003879 }
3880
Jani Nikula7809a612014-10-29 11:03:26 +02003881 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003882 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003883 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3884 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003885 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003886 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003887 } else
3888 intel_dp->use_tps3 = false;
3889
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303890 /* Intermediate frequency support */
3891 if (is_edp(intel_dp) &&
3892 (intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3893 (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_EDP_DPCD_REV, &rev, 1) == 1) &&
3894 (rev >= 0x03)) { /* eDp v1.4 or higher */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003895 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003896 int i;
3897
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303898 intel_dp_dpcd_read_wake(&intel_dp->aux,
3899 DP_SUPPORTED_LINK_RATES,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003900 sink_rates,
3901 sizeof(sink_rates));
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003902
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003903 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3904 int val = le16_to_cpu(sink_rates[i]);
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003905
3906 if (val == 0)
3907 break;
3908
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003909 intel_dp->sink_rates[i] = val * 200;
Ville Syrjäläea2d8a42015-03-12 17:10:28 +02003910 }
Ville Syrjälä94ca7192015-03-13 19:40:31 +02003911 intel_dp->num_sink_rates = i;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05303912 }
Ville Syrjälä0336400e2015-03-12 17:10:39 +02003913
3914 intel_dp_print_rates(intel_dp);
3915
Adam Jacksonedb39242012-09-18 10:58:49 -04003916 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3917 DP_DWN_STRM_PORT_PRESENT))
3918 return true; /* native DP sink */
3919
3920 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3921 return true; /* no per-port downstream info */
3922
Jani Nikula9d1a1032014-03-14 16:51:15 +02003923 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3924 intel_dp->downstream_ports,
3925 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003926 return false; /* downstream port status fetch failed */
3927
3928 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003929}
3930
Adam Jackson0d198322012-05-14 16:05:47 -04003931static void
3932intel_dp_probe_oui(struct intel_dp *intel_dp)
3933{
3934 u8 buf[3];
3935
3936 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3937 return;
3938
Jani Nikula9d1a1032014-03-14 16:51:15 +02003939 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003940 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3941 buf[0], buf[1], buf[2]);
3942
Jani Nikula9d1a1032014-03-14 16:51:15 +02003943 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003944 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3945 buf[0], buf[1], buf[2]);
3946}
3947
Dave Airlie0e32b392014-05-02 14:02:48 +10003948static bool
3949intel_dp_probe_mst(struct intel_dp *intel_dp)
3950{
3951 u8 buf[1];
3952
3953 if (!intel_dp->can_mst)
3954 return false;
3955
3956 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3957 return false;
3958
Dave Airlie0e32b392014-05-02 14:02:48 +10003959 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3960 if (buf[0] & DP_MST_CAP) {
3961 DRM_DEBUG_KMS("Sink is MST capable\n");
3962 intel_dp->is_mst = true;
3963 } else {
3964 DRM_DEBUG_KMS("Sink is not MST capable\n");
3965 intel_dp->is_mst = false;
3966 }
3967 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003968
3969 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3970 return intel_dp->is_mst;
3971}
3972
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003973int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3974{
3975 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3976 struct drm_device *dev = intel_dig_port->base.base.dev;
3977 struct intel_crtc *intel_crtc =
3978 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003979 u8 buf;
3980 int test_crc_count;
3981 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003982
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003983 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003984 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003985
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003986 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003987 return -ENOTTY;
3988
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003989 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003990 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003991
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003992 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003993 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003994 return -EIO;
3995
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003996 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3997 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003998 test_crc_count = buf & DP_TEST_COUNT_MASK;
3999
4000 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004001 if (drm_dp_dpcd_readb(&intel_dp->aux,
4002 DP_TEST_SINK_MISC, &buf) < 0)
4003 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004004 intel_wait_for_vblank(dev, intel_crtc->pipe);
4005 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
4006
4007 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01004008 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
4009 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04004010 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004011
Jani Nikula9d1a1032014-03-14 16:51:15 +02004012 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04004013 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004014
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07004015 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
4016 return -EIO;
4017 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
4018 buf & ~DP_TEST_SINK_START) < 0)
4019 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04004020
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004021 return 0;
4022}
4023
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004024static bool
4025intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4026{
Jani Nikula9d1a1032014-03-14 16:51:15 +02004027 return intel_dp_dpcd_read_wake(&intel_dp->aux,
4028 DP_DEVICE_SERVICE_IRQ_VECTOR,
4029 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004030}
4031
Dave Airlie0e32b392014-05-02 14:02:48 +10004032static bool
4033intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
4034{
4035 int ret;
4036
4037 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
4038 DP_SINK_COUNT_ESI,
4039 sink_irq_vector, 14);
4040 if (ret != 14)
4041 return false;
4042
4043 return true;
4044}
4045
Todd Previtec5d5ab72015-04-15 08:38:38 -07004046static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004047{
Todd Previtec5d5ab72015-04-15 08:38:38 -07004048 uint8_t test_result = DP_TEST_ACK;
4049 return test_result;
4050}
4051
4052static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
4053{
4054 uint8_t test_result = DP_TEST_NAK;
4055 return test_result;
4056}
4057
4058static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
4059{
4060 uint8_t test_result = DP_TEST_NAK;
4061 return test_result;
4062}
4063
4064static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
4065{
4066 uint8_t test_result = DP_TEST_NAK;
4067 return test_result;
4068}
4069
4070static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
4071{
4072 uint8_t response = DP_TEST_NAK;
4073 uint8_t rxdata = 0;
4074 int status = 0;
4075
4076 intel_dp->compliance_test_type = 0;
4077 intel_dp->aux.i2c_nack_count = 0;
4078 intel_dp->aux.i2c_defer_count = 0;
4079
4080 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
4081 if (status <= 0) {
4082 DRM_DEBUG_KMS("Could not read test request from sink\n");
4083 goto update_status;
4084 }
4085
4086 switch (rxdata) {
4087 case DP_TEST_LINK_TRAINING:
4088 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
4089 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
4090 response = intel_dp_autotest_link_training(intel_dp);
4091 break;
4092 case DP_TEST_LINK_VIDEO_PATTERN:
4093 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
4094 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
4095 response = intel_dp_autotest_video_pattern(intel_dp);
4096 break;
4097 case DP_TEST_LINK_EDID_READ:
4098 DRM_DEBUG_KMS("EDID test requested\n");
4099 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
4100 response = intel_dp_autotest_edid(intel_dp);
4101 break;
4102 case DP_TEST_LINK_PHY_TEST_PATTERN:
4103 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
4104 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
4105 response = intel_dp_autotest_phy_pattern(intel_dp);
4106 break;
4107 default:
4108 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
4109 break;
4110 }
4111
4112update_status:
4113 status = drm_dp_dpcd_write(&intel_dp->aux,
4114 DP_TEST_RESPONSE,
4115 &response, 1);
4116 if (status <= 0)
4117 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004118}
4119
Dave Airlie0e32b392014-05-02 14:02:48 +10004120static int
4121intel_dp_check_mst_status(struct intel_dp *intel_dp)
4122{
4123 bool bret;
4124
4125 if (intel_dp->is_mst) {
4126 u8 esi[16] = { 0 };
4127 int ret = 0;
4128 int retry;
4129 bool handled;
4130 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4131go_again:
4132 if (bret == true) {
4133
4134 /* check link status - esi[10] = 0x200c */
4135 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
4136 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
4137 intel_dp_start_link_train(intel_dp);
4138 intel_dp_complete_link_train(intel_dp);
4139 intel_dp_stop_link_train(intel_dp);
4140 }
4141
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004142 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004143 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
4144
4145 if (handled) {
4146 for (retry = 0; retry < 3; retry++) {
4147 int wret;
4148 wret = drm_dp_dpcd_write(&intel_dp->aux,
4149 DP_SINK_COUNT_ESI+1,
4150 &esi[1], 3);
4151 if (wret == 3) {
4152 break;
4153 }
4154 }
4155
4156 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
4157 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02004158 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10004159 goto go_again;
4160 }
4161 } else
4162 ret = 0;
4163
4164 return ret;
4165 } else {
4166 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4167 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
4168 intel_dp->is_mst = false;
4169 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4170 /* send a hotplug event */
4171 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
4172 }
4173 }
4174 return -EINVAL;
4175}
4176
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004177/*
4178 * According to DP spec
4179 * 5.1.2:
4180 * 1. Read DPCD
4181 * 2. Configure link according to Receiver Capabilities
4182 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
4183 * 4. Check link status on receipt of hot-plug interrupt
4184 */
Damien Lespiaua5146202015-02-10 19:32:22 +00004185static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01004186intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004187{
Dave Airlie5b215bc2014-08-05 10:40:20 +10004188 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004189 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004190 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07004191 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004192
Dave Airlie5b215bc2014-08-05 10:40:20 +10004193 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
4194
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004195 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07004196 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004197
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004198 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004199 return;
4200
Imre Deak1a125d82014-08-18 14:42:46 +03004201 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
4202 return;
4203
Keith Packard92fd8fd2011-07-25 19:50:10 -07004204 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07004205 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004206 return;
4207 }
4208
Keith Packard92fd8fd2011-07-25 19:50:10 -07004209 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07004210 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07004211 return;
4212 }
4213
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004214 /* Try to read the source of the interrupt */
4215 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4216 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4217 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02004218 drm_dp_dpcd_writeb(&intel_dp->aux,
4219 DP_DEVICE_SERVICE_IRQ_VECTOR,
4220 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004221
4222 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07004223 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07004224 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4225 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4226 }
4227
Daniel Vetter1ffdff12012-10-18 10:15:24 +02004228 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07004229 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03004230 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004231 intel_dp_start_link_train(intel_dp);
4232 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03004233 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07004234 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004235}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004236
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004237/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004238static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07004239intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04004240{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004241 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004242 uint8_t type;
4243
4244 if (!intel_dp_get_dpcd(intel_dp))
4245 return connector_status_disconnected;
4246
4247 /* if there's no downstream port, we're done */
4248 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07004249 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004250
4251 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004252 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4253 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04004254 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004255
4256 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
4257 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004258 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02004259
Adam Jackson23235172012-09-20 16:42:45 -04004260 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
4261 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004262 }
4263
4264 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004265 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004266 return connector_status_connected;
4267
4268 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004269 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4270 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4271 if (type == DP_DS_PORT_TYPE_VGA ||
4272 type == DP_DS_PORT_TYPE_NON_EDID)
4273 return connector_status_unknown;
4274 } else {
4275 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4276 DP_DWN_STRM_PORT_TYPE_MASK;
4277 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4278 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4279 return connector_status_unknown;
4280 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004281
4282 /* Anything else is out of spec, warn and ignore */
4283 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004284 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004285}
4286
4287static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004288edp_detect(struct intel_dp *intel_dp)
4289{
4290 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4291 enum drm_connector_status status;
4292
4293 status = intel_panel_detect(dev);
4294 if (status == connector_status_unknown)
4295 status = connector_status_connected;
4296
4297 return status;
4298}
4299
4300static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004301ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004302{
Paulo Zanoni30add222012-10-26 19:05:45 -02004303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00004304 struct drm_i915_private *dev_priv = dev->dev_private;
4305 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004306
Damien Lespiau1b469632012-12-13 16:09:01 +00004307 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4308 return connector_status_disconnected;
4309
Keith Packard26d61aa2011-07-25 20:01:09 -07004310 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004311}
4312
Dave Airlie2a592be2014-09-01 16:58:12 +10004313static int g4x_digital_port_connected(struct drm_device *dev,
4314 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004316 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01004317 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004318
Todd Previte232a6ee2014-01-23 00:13:41 -07004319 if (IS_VALLEYVIEW(dev)) {
4320 switch (intel_dig_port->port) {
4321 case PORT_B:
4322 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
4323 break;
4324 case PORT_C:
4325 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
4326 break;
4327 case PORT_D:
4328 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
4329 break;
4330 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004331 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004332 }
4333 } else {
4334 switch (intel_dig_port->port) {
4335 case PORT_B:
4336 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4337 break;
4338 case PORT_C:
4339 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4340 break;
4341 case PORT_D:
4342 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4343 break;
4344 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10004345 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07004346 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004347 }
4348
Chris Wilson10f76a32012-05-11 18:01:32 +01004349 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10004350 return 0;
4351 return 1;
4352}
4353
4354static enum drm_connector_status
4355g4x_dp_detect(struct intel_dp *intel_dp)
4356{
4357 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4358 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4359 int ret;
4360
4361 /* Can't disconnect eDP, but you can close the lid... */
4362 if (is_edp(intel_dp)) {
4363 enum drm_connector_status status;
4364
4365 status = intel_panel_detect(dev);
4366 if (status == connector_status_unknown)
4367 status = connector_status_connected;
4368 return status;
4369 }
4370
4371 ret = g4x_digital_port_connected(dev, intel_dig_port);
4372 if (ret == -EINVAL)
4373 return connector_status_unknown;
4374 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004375 return connector_status_disconnected;
4376
Keith Packard26d61aa2011-07-25 20:01:09 -07004377 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004378}
4379
Keith Packard8c241fe2011-09-28 16:38:44 -07004380static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004381intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004382{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004383 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004384
Jani Nikula9cd300e2012-10-19 14:51:52 +03004385 /* use cached edid if we have one */
4386 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004387 /* invalid edid */
4388 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004389 return NULL;
4390
Jani Nikula55e9ede2013-10-01 10:38:54 +03004391 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004392 } else
4393 return drm_get_edid(&intel_connector->base,
4394 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004395}
4396
Chris Wilsonbeb60602014-09-02 20:04:00 +01004397static void
4398intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004399{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004400 struct intel_connector *intel_connector = intel_dp->attached_connector;
4401 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004402
Chris Wilsonbeb60602014-09-02 20:04:00 +01004403 edid = intel_dp_get_edid(intel_dp);
4404 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004405
Chris Wilsonbeb60602014-09-02 20:04:00 +01004406 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4407 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4408 else
4409 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4410}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004411
Chris Wilsonbeb60602014-09-02 20:04:00 +01004412static void
4413intel_dp_unset_edid(struct intel_dp *intel_dp)
4414{
4415 struct intel_connector *intel_connector = intel_dp->attached_connector;
4416
4417 kfree(intel_connector->detect_edid);
4418 intel_connector->detect_edid = NULL;
4419
4420 intel_dp->has_audio = false;
4421}
4422
4423static enum intel_display_power_domain
4424intel_dp_power_get(struct intel_dp *dp)
4425{
4426 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4427 enum intel_display_power_domain power_domain;
4428
4429 power_domain = intel_display_port_power_domain(encoder);
4430 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4431
4432 return power_domain;
4433}
4434
4435static void
4436intel_dp_power_put(struct intel_dp *dp,
4437 enum intel_display_power_domain power_domain)
4438{
4439 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4440 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004441}
4442
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004443static enum drm_connector_status
4444intel_dp_detect(struct drm_connector *connector, bool force)
4445{
4446 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004447 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4448 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004449 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004450 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004451 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004452 bool ret;
Todd Previte09b1eb12015-04-20 15:27:34 -07004453 u8 sink_irq_vector;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004454
Chris Wilson164c8592013-07-20 20:27:08 +01004455 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004456 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004457 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004458
Dave Airlie0e32b392014-05-02 14:02:48 +10004459 if (intel_dp->is_mst) {
4460 /* MST devices are disconnected from a monitor POV */
4461 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4462 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004463 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004464 }
4465
Chris Wilsonbeb60602014-09-02 20:04:00 +01004466 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004467
Chris Wilsond410b562014-09-02 20:03:59 +01004468 /* Can't disconnect eDP, but you can close the lid... */
4469 if (is_edp(intel_dp))
4470 status = edp_detect(intel_dp);
4471 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004472 status = ironlake_dp_detect(intel_dp);
4473 else
4474 status = g4x_dp_detect(intel_dp);
4475 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004476 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004477
Adam Jackson0d198322012-05-14 16:05:47 -04004478 intel_dp_probe_oui(intel_dp);
4479
Dave Airlie0e32b392014-05-02 14:02:48 +10004480 ret = intel_dp_probe_mst(intel_dp);
4481 if (ret) {
4482 /* if we are in MST mode then this connector
4483 won't appear connected or have anything with EDID on it */
4484 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4485 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4486 status = connector_status_disconnected;
4487 goto out;
4488 }
4489
Chris Wilsonbeb60602014-09-02 20:04:00 +01004490 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004491
Paulo Zanonid63885d2012-10-26 19:05:49 -02004492 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4493 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004494 status = connector_status_connected;
4495
Todd Previte09b1eb12015-04-20 15:27:34 -07004496 /* Try to read the source of the interrupt */
4497 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
4498 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
4499 /* Clear interrupt source */
4500 drm_dp_dpcd_writeb(&intel_dp->aux,
4501 DP_DEVICE_SERVICE_IRQ_VECTOR,
4502 sink_irq_vector);
4503
4504 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4505 intel_dp_handle_test_request(intel_dp);
4506 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4507 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4508 }
4509
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004510out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004511 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004512 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004513}
4514
Chris Wilsonbeb60602014-09-02 20:04:00 +01004515static void
4516intel_dp_force(struct drm_connector *connector)
4517{
4518 struct intel_dp *intel_dp = intel_attached_dp(connector);
4519 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4520 enum intel_display_power_domain power_domain;
4521
4522 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4523 connector->base.id, connector->name);
4524 intel_dp_unset_edid(intel_dp);
4525
4526 if (connector->status != connector_status_connected)
4527 return;
4528
4529 power_domain = intel_dp_power_get(intel_dp);
4530
4531 intel_dp_set_edid(intel_dp);
4532
4533 intel_dp_power_put(intel_dp, power_domain);
4534
4535 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4536 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4537}
4538
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004539static int intel_dp_get_modes(struct drm_connector *connector)
4540{
Jani Nikuladd06f902012-10-19 14:51:50 +03004541 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004542 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004543
Chris Wilsonbeb60602014-09-02 20:04:00 +01004544 edid = intel_connector->detect_edid;
4545 if (edid) {
4546 int ret = intel_connector_update_modes(connector, edid);
4547 if (ret)
4548 return ret;
4549 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004550
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004551 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004552 if (is_edp(intel_attached_dp(connector)) &&
4553 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004554 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004555
4556 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004557 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004558 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004559 drm_mode_probed_add(connector, mode);
4560 return 1;
4561 }
4562 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004563
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004564 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004565}
4566
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004567static bool
4568intel_dp_detect_audio(struct drm_connector *connector)
4569{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004570 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004571 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004572
Chris Wilsonbeb60602014-09-02 20:04:00 +01004573 edid = to_intel_connector(connector)->detect_edid;
4574 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004575 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004576
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004577 return has_audio;
4578}
4579
Chris Wilsonf6849602010-09-19 09:29:33 +01004580static int
4581intel_dp_set_property(struct drm_connector *connector,
4582 struct drm_property *property,
4583 uint64_t val)
4584{
Chris Wilsone953fd72011-02-21 22:23:52 +00004585 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004586 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004587 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4588 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004589 int ret;
4590
Rob Clark662595d2012-10-11 20:36:04 -05004591 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004592 if (ret)
4593 return ret;
4594
Chris Wilson3f43c482011-05-12 22:17:24 +01004595 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004596 int i = val;
4597 bool has_audio;
4598
4599 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004600 return 0;
4601
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004602 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004603
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004604 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004605 has_audio = intel_dp_detect_audio(connector);
4606 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004607 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004608
4609 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004610 return 0;
4611
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004612 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004613 goto done;
4614 }
4615
Chris Wilsone953fd72011-02-21 22:23:52 +00004616 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004617 bool old_auto = intel_dp->color_range_auto;
4618 uint32_t old_range = intel_dp->color_range;
4619
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004620 switch (val) {
4621 case INTEL_BROADCAST_RGB_AUTO:
4622 intel_dp->color_range_auto = true;
4623 break;
4624 case INTEL_BROADCAST_RGB_FULL:
4625 intel_dp->color_range_auto = false;
4626 intel_dp->color_range = 0;
4627 break;
4628 case INTEL_BROADCAST_RGB_LIMITED:
4629 intel_dp->color_range_auto = false;
4630 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4631 break;
4632 default:
4633 return -EINVAL;
4634 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004635
4636 if (old_auto == intel_dp->color_range_auto &&
4637 old_range == intel_dp->color_range)
4638 return 0;
4639
Chris Wilsone953fd72011-02-21 22:23:52 +00004640 goto done;
4641 }
4642
Yuly Novikov53b41832012-10-26 12:04:00 +03004643 if (is_edp(intel_dp) &&
4644 property == connector->dev->mode_config.scaling_mode_property) {
4645 if (val == DRM_MODE_SCALE_NONE) {
4646 DRM_DEBUG_KMS("no scaling not supported\n");
4647 return -EINVAL;
4648 }
4649
4650 if (intel_connector->panel.fitting_mode == val) {
4651 /* the eDP scaling property is not changed */
4652 return 0;
4653 }
4654 intel_connector->panel.fitting_mode = val;
4655
4656 goto done;
4657 }
4658
Chris Wilsonf6849602010-09-19 09:29:33 +01004659 return -EINVAL;
4660
4661done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004662 if (intel_encoder->base.crtc)
4663 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004664
4665 return 0;
4666}
4667
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004668static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004669intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004670{
Jani Nikula1d508702012-10-19 14:51:49 +03004671 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004672
Chris Wilson10e972d2014-09-04 21:43:45 +01004673 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004674
Jani Nikula9cd300e2012-10-19 14:51:52 +03004675 if (!IS_ERR_OR_NULL(intel_connector->edid))
4676 kfree(intel_connector->edid);
4677
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004678 /* Can't call is_edp() since the encoder may have been destroyed
4679 * already. */
4680 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004681 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004682
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004683 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004684 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004685}
4686
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004687void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004688{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004689 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4690 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004691
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004692 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004693 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004694 if (is_edp(intel_dp)) {
4695 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004696 /*
4697 * vdd might still be enabled do to the delayed vdd off.
4698 * Make sure vdd is actually turned off here.
4699 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004700 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004701 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004702 pps_unlock(intel_dp);
4703
Clint Taylor01527b32014-07-07 13:01:46 -07004704 if (intel_dp->edp_notifier.notifier_call) {
4705 unregister_reboot_notifier(&intel_dp->edp_notifier);
4706 intel_dp->edp_notifier.notifier_call = NULL;
4707 }
Keith Packardbd943152011-09-18 23:09:52 -07004708 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004709 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004710 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004711}
4712
Imre Deak07f9cd02014-08-18 14:42:45 +03004713static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4714{
4715 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4716
4717 if (!is_edp(intel_dp))
4718 return;
4719
Ville Syrjälä951468f2014-09-04 14:55:31 +03004720 /*
4721 * vdd might still be enabled do to the delayed vdd off.
4722 * Make sure vdd is actually turned off here.
4723 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004724 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004725 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004726 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004727 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004728}
4729
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004730static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4731{
4732 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4733 struct drm_device *dev = intel_dig_port->base.base.dev;
4734 struct drm_i915_private *dev_priv = dev->dev_private;
4735 enum intel_display_power_domain power_domain;
4736
4737 lockdep_assert_held(&dev_priv->pps_mutex);
4738
4739 if (!edp_have_panel_vdd(intel_dp))
4740 return;
4741
4742 /*
4743 * The VDD bit needs a power domain reference, so if the bit is
4744 * already enabled when we boot or resume, grab this reference and
4745 * schedule a vdd off, so we don't hold on to the reference
4746 * indefinitely.
4747 */
4748 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4749 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4750 intel_display_power_get(dev_priv, power_domain);
4751
4752 edp_panel_vdd_schedule_off(intel_dp);
4753}
4754
Imre Deak6d93c0c2014-07-31 14:03:36 +03004755static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4756{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004757 struct intel_dp *intel_dp;
4758
4759 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4760 return;
4761
4762 intel_dp = enc_to_intel_dp(encoder);
4763
4764 pps_lock(intel_dp);
4765
4766 /*
4767 * Read out the current power sequencer assignment,
4768 * in case the BIOS did something with it.
4769 */
4770 if (IS_VALLEYVIEW(encoder->dev))
4771 vlv_initial_power_sequencer_setup(intel_dp);
4772
4773 intel_edp_panel_vdd_sanitize(intel_dp);
4774
4775 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004776}
4777
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004778static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004779 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004780 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004781 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004782 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004783 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004784 .atomic_get_property = intel_connector_atomic_get_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004785 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004786 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004787 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004788};
4789
4790static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4791 .get_modes = intel_dp_get_modes,
4792 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004793 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004794};
4795
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004796static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004797 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004798 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004799};
4800
Dave Airlie0e32b392014-05-02 14:02:48 +10004801void
Eric Anholt21d40d32010-03-25 11:11:14 -07004802intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004803{
Dave Airlie0e32b392014-05-02 14:02:48 +10004804 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004805}
4806
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004807enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004808intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4809{
4810 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004811 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004812 struct drm_device *dev = intel_dig_port->base.base.dev;
4813 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004814 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004815 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004816
Dave Airlie0e32b392014-05-02 14:02:48 +10004817 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4818 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004819
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004820 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4821 /*
4822 * vdd off can generate a long pulse on eDP which
4823 * would require vdd on to handle it, and thus we
4824 * would end up in an endless cycle of
4825 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4826 */
4827 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4828 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004829 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004830 }
4831
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004832 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4833 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004834 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004835
Imre Deak1c767b32014-08-18 14:42:42 +03004836 power_domain = intel_display_port_power_domain(intel_encoder);
4837 intel_display_power_get(dev_priv, power_domain);
4838
Dave Airlie0e32b392014-05-02 14:02:48 +10004839 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004840
4841 if (HAS_PCH_SPLIT(dev)) {
4842 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4843 goto mst_fail;
4844 } else {
4845 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4846 goto mst_fail;
4847 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004848
4849 if (!intel_dp_get_dpcd(intel_dp)) {
4850 goto mst_fail;
4851 }
4852
4853 intel_dp_probe_oui(intel_dp);
4854
4855 if (!intel_dp_probe_mst(intel_dp))
4856 goto mst_fail;
4857
4858 } else {
4859 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004860 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004861 goto mst_fail;
4862 }
4863
4864 if (!intel_dp->is_mst) {
4865 /*
4866 * we'll check the link status via the normal hot plug path later -
4867 * but for short hpds we should check it now
4868 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004869 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004870 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004871 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004872 }
4873 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004874
4875 ret = IRQ_HANDLED;
4876
Imre Deak1c767b32014-08-18 14:42:42 +03004877 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004878mst_fail:
4879 /* if we were in MST mode, and device is not there get out of MST mode */
4880 if (intel_dp->is_mst) {
4881 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4882 intel_dp->is_mst = false;
4883 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4884 }
Imre Deak1c767b32014-08-18 14:42:42 +03004885put_power:
4886 intel_display_power_put(dev_priv, power_domain);
4887
4888 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004889}
4890
Zhenyu Wange3421a12010-04-08 09:43:27 +08004891/* Return which DP Port should be selected for Transcoder DP control */
4892int
Akshay Joshi0206e352011-08-16 15:34:10 -04004893intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004894{
4895 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004896 struct intel_encoder *intel_encoder;
4897 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004898
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004899 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4900 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004901
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004902 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4903 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004904 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004905 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004906
Zhenyu Wange3421a12010-04-08 09:43:27 +08004907 return -1;
4908}
4909
Zhao Yakui36e83a12010-06-12 14:32:21 +08004910/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004911bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004912{
4913 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004914 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004915 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004916 static const short port_mapping[] = {
4917 [PORT_B] = PORT_IDPB,
4918 [PORT_C] = PORT_IDPC,
4919 [PORT_D] = PORT_IDPD,
4920 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004921
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004922 if (port == PORT_A)
4923 return true;
4924
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004925 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004926 return false;
4927
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004928 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4929 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004930
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004931 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004932 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4933 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004934 return true;
4935 }
4936 return false;
4937}
4938
Dave Airlie0e32b392014-05-02 14:02:48 +10004939void
Chris Wilsonf6849602010-09-19 09:29:33 +01004940intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4941{
Yuly Novikov53b41832012-10-26 12:04:00 +03004942 struct intel_connector *intel_connector = to_intel_connector(connector);
4943
Chris Wilson3f43c482011-05-12 22:17:24 +01004944 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004945 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004946 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004947
4948 if (is_edp(intel_dp)) {
4949 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004950 drm_object_attach_property(
4951 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004952 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004953 DRM_MODE_SCALE_ASPECT);
4954 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004955 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004956}
4957
Imre Deakdada1a92014-01-29 13:25:41 +02004958static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4959{
4960 intel_dp->last_power_cycle = jiffies;
4961 intel_dp->last_power_on = jiffies;
4962 intel_dp->last_backlight_off = jiffies;
4963}
4964
Daniel Vetter67a54562012-10-20 20:57:45 +02004965static void
4966intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004967 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004968{
4969 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004970 struct edp_power_seq cur, vbt, spec,
4971 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004972 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004973 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004974
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004975 lockdep_assert_held(&dev_priv->pps_mutex);
4976
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004977 /* already initialized? */
4978 if (final->t11_t12 != 0)
4979 return;
4980
Jesse Barnes453c5422013-03-28 09:55:41 -07004981 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004982 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004983 pp_on_reg = PCH_PP_ON_DELAYS;
4984 pp_off_reg = PCH_PP_OFF_DELAYS;
4985 pp_div_reg = PCH_PP_DIVISOR;
4986 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004987 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4988
4989 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4990 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4991 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4992 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004993 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004994
4995 /* Workaround: Need to write PP_CONTROL with the unlock key as
4996 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004997 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004998 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004999
Jesse Barnes453c5422013-03-28 09:55:41 -07005000 pp_on = I915_READ(pp_on_reg);
5001 pp_off = I915_READ(pp_off_reg);
5002 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02005003
5004 /* Pull timing values out of registers */
5005 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
5006 PANEL_POWER_UP_DELAY_SHIFT;
5007
5008 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
5009 PANEL_LIGHT_ON_DELAY_SHIFT;
5010
5011 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
5012 PANEL_LIGHT_OFF_DELAY_SHIFT;
5013
5014 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
5015 PANEL_POWER_DOWN_DELAY_SHIFT;
5016
5017 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
5018 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
5019
5020 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5021 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
5022
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005023 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02005024
5025 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
5026 * our hw here, which are all in 100usec. */
5027 spec.t1_t3 = 210 * 10;
5028 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
5029 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
5030 spec.t10 = 500 * 10;
5031 /* This one is special and actually in units of 100ms, but zero
5032 * based in the hw (so we need to add 100 ms). But the sw vbt
5033 * table multiplies it with 1000 to make it in units of 100usec,
5034 * too. */
5035 spec.t11_t12 = (510 + 100) * 10;
5036
5037 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
5038 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
5039
5040 /* Use the max of the register settings and vbt. If both are
5041 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005042#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02005043 spec.field : \
5044 max(cur.field, vbt.field))
5045 assign_final(t1_t3);
5046 assign_final(t8);
5047 assign_final(t9);
5048 assign_final(t10);
5049 assign_final(t11_t12);
5050#undef assign_final
5051
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005052#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02005053 intel_dp->panel_power_up_delay = get_delay(t1_t3);
5054 intel_dp->backlight_on_delay = get_delay(t8);
5055 intel_dp->backlight_off_delay = get_delay(t9);
5056 intel_dp->panel_power_down_delay = get_delay(t10);
5057 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
5058#undef get_delay
5059
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005060 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
5061 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
5062 intel_dp->panel_power_cycle_delay);
5063
5064 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
5065 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005066}
5067
5068static void
5069intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005070 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005071{
5072 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07005073 u32 pp_on, pp_off, pp_div, port_sel = 0;
5074 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
5075 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03005076 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005077 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07005078
Ville Syrjäläe39b9992014-09-04 14:53:14 +03005079 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07005080
5081 if (HAS_PCH_SPLIT(dev)) {
5082 pp_on_reg = PCH_PP_ON_DELAYS;
5083 pp_off_reg = PCH_PP_OFF_DELAYS;
5084 pp_div_reg = PCH_PP_DIVISOR;
5085 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03005086 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
5087
5088 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
5089 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
5090 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07005091 }
5092
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005093 /*
5094 * And finally store the new values in the power sequencer. The
5095 * backlight delays are set to 1 because we do manual waits on them. For
5096 * T8, even BSpec recommends doing it. For T9, if we don't do this,
5097 * we'll end up waiting for the backlight off delay twice: once when we
5098 * do the manual sleep, and once when we disable the panel and wait for
5099 * the PP_STATUS bit to become zero.
5100 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005101 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02005102 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
5103 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005104 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02005105 /* Compute the divisor for the pp clock, simply match the Bspec
5106 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07005107 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02005108 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02005109 << PANEL_POWER_CYCLE_DELAY_SHIFT);
5110
5111 /* Haswell doesn't have any port selection bits for the panel
5112 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03005113 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005114 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03005115 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03005116 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005117 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02005118 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03005119 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02005120 }
5121
Jesse Barnes453c5422013-03-28 09:55:41 -07005122 pp_on |= port_sel;
5123
5124 I915_WRITE(pp_on_reg, pp_on);
5125 I915_WRITE(pp_off_reg, pp_off);
5126 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005127
Daniel Vetter67a54562012-10-20 20:57:45 +02005128 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07005129 I915_READ(pp_on_reg),
5130 I915_READ(pp_off_reg),
5131 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07005132}
5133
Vandana Kannanb33a2812015-02-13 15:33:03 +05305134/**
5135 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5136 * @dev: DRM device
5137 * @refresh_rate: RR to be programmed
5138 *
5139 * This function gets called when refresh rate (RR) has to be changed from
5140 * one frequency to another. Switches can be between high and low RR
5141 * supported by the panel or to any other RR based on media playback (in
5142 * this case, RR value needs to be passed from user space).
5143 *
5144 * The caller of this function needs to take a lock on dev_priv->drrs.
5145 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305146static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305147{
5148 struct drm_i915_private *dev_priv = dev->dev_private;
5149 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305150 struct intel_digital_port *dig_port = NULL;
5151 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005152 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305153 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305154 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305155 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305156
5157 if (refresh_rate <= 0) {
5158 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5159 return;
5160 }
5161
Vandana Kannan96178ee2015-01-10 02:25:56 +05305162 if (intel_dp == NULL) {
5163 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305164 return;
5165 }
5166
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005167 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005168 * FIXME: This needs proper synchronization with psr state for some
5169 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005170 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305171
Vandana Kannan96178ee2015-01-10 02:25:56 +05305172 dig_port = dp_to_dig_port(intel_dp);
5173 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005174 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305175
5176 if (!intel_crtc) {
5177 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5178 return;
5179 }
5180
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005181 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305182
Vandana Kannan96178ee2015-01-10 02:25:56 +05305183 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305184 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5185 return;
5186 }
5187
Vandana Kannan96178ee2015-01-10 02:25:56 +05305188 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5189 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305190 index = DRRS_LOW_RR;
5191
Vandana Kannan96178ee2015-01-10 02:25:56 +05305192 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305193 DRM_DEBUG_KMS(
5194 "DRRS requested for previously set RR...ignoring\n");
5195 return;
5196 }
5197
5198 if (!intel_crtc->active) {
5199 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5200 return;
5201 }
5202
Durgadoss R44395bf2015-02-13 15:33:02 +05305203 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305204 switch (index) {
5205 case DRRS_HIGH_RR:
5206 intel_dp_set_m_n(intel_crtc, M1_N1);
5207 break;
5208 case DRRS_LOW_RR:
5209 intel_dp_set_m_n(intel_crtc, M2_N2);
5210 break;
5211 case DRRS_MAX_RR:
5212 default:
5213 DRM_ERROR("Unsupported refreshrate type\n");
5214 }
5215 } else if (INTEL_INFO(dev)->gen > 6) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005216 reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305217 val = I915_READ(reg);
Vandana Kannana4c30b12015-02-13 15:33:00 +05305218
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305219 if (index > DRRS_HIGH_RR) {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305220 if (IS_VALLEYVIEW(dev))
5221 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5222 else
5223 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305224 } else {
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305225 if (IS_VALLEYVIEW(dev))
5226 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5227 else
5228 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305229 }
5230 I915_WRITE(reg, val);
5231 }
5232
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305233 dev_priv->drrs.refresh_rate_type = index;
5234
5235 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5236}
5237
Vandana Kannanb33a2812015-02-13 15:33:03 +05305238/**
5239 * intel_edp_drrs_enable - init drrs struct if supported
5240 * @intel_dp: DP struct
5241 *
5242 * Initializes frontbuffer_bits and drrs.dp
5243 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305244void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5245{
5246 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5247 struct drm_i915_private *dev_priv = dev->dev_private;
5248 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5249 struct drm_crtc *crtc = dig_port->base.base.crtc;
5250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5251
5252 if (!intel_crtc->config->has_drrs) {
5253 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5254 return;
5255 }
5256
5257 mutex_lock(&dev_priv->drrs.mutex);
5258 if (WARN_ON(dev_priv->drrs.dp)) {
5259 DRM_ERROR("DRRS already enabled\n");
5260 goto unlock;
5261 }
5262
5263 dev_priv->drrs.busy_frontbuffer_bits = 0;
5264
5265 dev_priv->drrs.dp = intel_dp;
5266
5267unlock:
5268 mutex_unlock(&dev_priv->drrs.mutex);
5269}
5270
Vandana Kannanb33a2812015-02-13 15:33:03 +05305271/**
5272 * intel_edp_drrs_disable - Disable DRRS
5273 * @intel_dp: DP struct
5274 *
5275 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305276void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5277{
5278 struct drm_device *dev = intel_dp_to_dev(intel_dp);
5279 struct drm_i915_private *dev_priv = dev->dev_private;
5280 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5281 struct drm_crtc *crtc = dig_port->base.base.crtc;
5282 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5283
5284 if (!intel_crtc->config->has_drrs)
5285 return;
5286
5287 mutex_lock(&dev_priv->drrs.mutex);
5288 if (!dev_priv->drrs.dp) {
5289 mutex_unlock(&dev_priv->drrs.mutex);
5290 return;
5291 }
5292
5293 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
5294 intel_dp_set_drrs_state(dev_priv->dev,
5295 intel_dp->attached_connector->panel.
5296 fixed_mode->vrefresh);
5297
5298 dev_priv->drrs.dp = NULL;
5299 mutex_unlock(&dev_priv->drrs.mutex);
5300
5301 cancel_delayed_work_sync(&dev_priv->drrs.work);
5302}
5303
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305304static void intel_edp_drrs_downclock_work(struct work_struct *work)
5305{
5306 struct drm_i915_private *dev_priv =
5307 container_of(work, typeof(*dev_priv), drrs.work.work);
5308 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305309
Vandana Kannan96178ee2015-01-10 02:25:56 +05305310 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305311
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305312 intel_dp = dev_priv->drrs.dp;
5313
5314 if (!intel_dp)
5315 goto unlock;
5316
5317 /*
5318 * The delayed work can race with an invalidate hence we need to
5319 * recheck.
5320 */
5321
5322 if (dev_priv->drrs.busy_frontbuffer_bits)
5323 goto unlock;
5324
5325 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
5326 intel_dp_set_drrs_state(dev_priv->dev,
5327 intel_dp->attached_connector->panel.
5328 downclock_mode->vrefresh);
5329
5330unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305331 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305332}
5333
Vandana Kannanb33a2812015-02-13 15:33:03 +05305334/**
5335 * intel_edp_drrs_invalidate - Invalidate DRRS
5336 * @dev: DRM device
5337 * @frontbuffer_bits: frontbuffer plane tracking bits
5338 *
5339 * When there is a disturbance on screen (due to cursor movement/time
5340 * update etc), DRRS needs to be invalidated, i.e. need to switch to
5341 * high RR.
5342 *
5343 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5344 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305345void intel_edp_drrs_invalidate(struct drm_device *dev,
5346 unsigned frontbuffer_bits)
5347{
5348 struct drm_i915_private *dev_priv = dev->dev_private;
5349 struct drm_crtc *crtc;
5350 enum pipe pipe;
5351
Daniel Vetter9da7d692015-04-09 16:44:15 +02005352 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305353 return;
5354
Daniel Vetter88f933a2015-04-09 16:44:16 +02005355 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305356
Vandana Kannana93fad02015-01-10 02:25:59 +05305357 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005358 if (!dev_priv->drrs.dp) {
5359 mutex_unlock(&dev_priv->drrs.mutex);
5360 return;
5361 }
5362
Vandana Kannana93fad02015-01-10 02:25:59 +05305363 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5364 pipe = to_intel_crtc(crtc)->pipe;
5365
5366 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR) {
Vandana Kannana93fad02015-01-10 02:25:59 +05305367 intel_dp_set_drrs_state(dev_priv->dev,
5368 dev_priv->drrs.dp->attached_connector->panel.
5369 fixed_mode->vrefresh);
5370 }
5371
5372 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5373
5374 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5375 mutex_unlock(&dev_priv->drrs.mutex);
5376}
5377
Vandana Kannanb33a2812015-02-13 15:33:03 +05305378/**
5379 * intel_edp_drrs_flush - Flush DRRS
5380 * @dev: DRM device
5381 * @frontbuffer_bits: frontbuffer plane tracking bits
5382 *
5383 * When there is no movement on screen, DRRS work can be scheduled.
5384 * This DRRS work is responsible for setting relevant registers after a
5385 * timeout of 1 second.
5386 *
5387 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5388 */
Vandana Kannana93fad02015-01-10 02:25:59 +05305389void intel_edp_drrs_flush(struct drm_device *dev,
5390 unsigned frontbuffer_bits)
5391{
5392 struct drm_i915_private *dev_priv = dev->dev_private;
5393 struct drm_crtc *crtc;
5394 enum pipe pipe;
5395
Daniel Vetter9da7d692015-04-09 16:44:15 +02005396 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305397 return;
5398
Daniel Vetter88f933a2015-04-09 16:44:16 +02005399 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305400
Vandana Kannana93fad02015-01-10 02:25:59 +05305401 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005402 if (!dev_priv->drrs.dp) {
5403 mutex_unlock(&dev_priv->drrs.mutex);
5404 return;
5405 }
5406
Vandana Kannana93fad02015-01-10 02:25:59 +05305407 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5408 pipe = to_intel_crtc(crtc)->pipe;
5409 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5410
Vandana Kannana93fad02015-01-10 02:25:59 +05305411 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR &&
5412 !dev_priv->drrs.busy_frontbuffer_bits)
5413 schedule_delayed_work(&dev_priv->drrs.work,
5414 msecs_to_jiffies(1000));
5415 mutex_unlock(&dev_priv->drrs.mutex);
5416}
5417
Vandana Kannanb33a2812015-02-13 15:33:03 +05305418/**
5419 * DOC: Display Refresh Rate Switching (DRRS)
5420 *
5421 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5422 * which enables swtching between low and high refresh rates,
5423 * dynamically, based on the usage scenario. This feature is applicable
5424 * for internal panels.
5425 *
5426 * Indication that the panel supports DRRS is given by the panel EDID, which
5427 * would list multiple refresh rates for one resolution.
5428 *
5429 * DRRS is of 2 types - static and seamless.
5430 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5431 * (may appear as a blink on screen) and is used in dock-undock scenario.
5432 * Seamless DRRS involves changing RR without any visual effect to the user
5433 * and can be used during normal system usage. This is done by programming
5434 * certain registers.
5435 *
5436 * Support for static/seamless DRRS may be indicated in the VBT based on
5437 * inputs from the panel spec.
5438 *
5439 * DRRS saves power by switching to low RR based on usage scenarios.
5440 *
5441 * eDP DRRS:-
5442 * The implementation is based on frontbuffer tracking implementation.
5443 * When there is a disturbance on the screen triggered by user activity or a
5444 * periodic system activity, DRRS is disabled (RR is changed to high RR).
5445 * When there is no movement on screen, after a timeout of 1 second, a switch
5446 * to low RR is made.
5447 * For integration with frontbuffer tracking code,
5448 * intel_edp_drrs_invalidate() and intel_edp_drrs_flush() are called.
5449 *
5450 * DRRS can be further extended to support other internal panels and also
5451 * the scenario of video playback wherein RR is set based on the rate
5452 * requested by userspace.
5453 */
5454
5455/**
5456 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5457 * @intel_connector: eDP connector
5458 * @fixed_mode: preferred mode of panel
5459 *
5460 * This function is called only once at driver load to initialize basic
5461 * DRRS stuff.
5462 *
5463 * Returns:
5464 * Downclock mode if panel supports it, else return NULL.
5465 * DRRS support is determined by the presence of downclock mode (apart
5466 * from VBT setting).
5467 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305468static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305469intel_dp_drrs_init(struct intel_connector *intel_connector,
5470 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305471{
5472 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305473 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305474 struct drm_i915_private *dev_priv = dev->dev_private;
5475 struct drm_display_mode *downclock_mode = NULL;
5476
Daniel Vetter9da7d692015-04-09 16:44:15 +02005477 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5478 mutex_init(&dev_priv->drrs.mutex);
5479
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305480 if (INTEL_INFO(dev)->gen <= 6) {
5481 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5482 return NULL;
5483 }
5484
5485 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005486 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305487 return NULL;
5488 }
5489
5490 downclock_mode = intel_find_panel_downclock
5491 (dev, fixed_mode, connector);
5492
5493 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305494 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305495 return NULL;
5496 }
5497
Vandana Kannan96178ee2015-01-10 02:25:56 +05305498 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305499
Vandana Kannan96178ee2015-01-10 02:25:56 +05305500 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005501 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305502 return downclock_mode;
5503}
5504
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005505static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005506 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005507{
5508 struct drm_connector *connector = &intel_connector->base;
5509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005510 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5511 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005512 struct drm_i915_private *dev_priv = dev->dev_private;
5513 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305514 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005515 bool has_dpcd;
5516 struct drm_display_mode *scan;
5517 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005518 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005519
5520 if (!is_edp(intel_dp))
5521 return true;
5522
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005523 pps_lock(intel_dp);
5524 intel_edp_panel_vdd_sanitize(intel_dp);
5525 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005526
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005527 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005528 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005529
5530 if (has_dpcd) {
5531 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
5532 dev_priv->no_aux_handshake =
5533 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
5534 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
5535 } else {
5536 /* if this fails, presume the device is a ghost */
5537 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005538 return false;
5539 }
5540
5541 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005542 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005543 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005544 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005545
Daniel Vetter060c8772014-03-21 23:22:35 +01005546 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005547 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005548 if (edid) {
5549 if (drm_add_edid_modes(connector, edid)) {
5550 drm_mode_connector_update_edid_property(connector,
5551 edid);
5552 drm_edid_to_eld(connector, edid);
5553 } else {
5554 kfree(edid);
5555 edid = ERR_PTR(-EINVAL);
5556 }
5557 } else {
5558 edid = ERR_PTR(-ENOENT);
5559 }
5560 intel_connector->edid = edid;
5561
5562 /* prefer fixed mode from EDID if available */
5563 list_for_each_entry(scan, &connector->probed_modes, head) {
5564 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5565 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305566 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305567 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005568 break;
5569 }
5570 }
5571
5572 /* fallback to VBT if available for eDP */
5573 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5574 fixed_mode = drm_mode_duplicate(dev,
5575 dev_priv->vbt.lfp_lvds_vbt_mode);
5576 if (fixed_mode)
5577 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
5578 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005579 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005580
Clint Taylor01527b32014-07-07 13:01:46 -07005581 if (IS_VALLEYVIEW(dev)) {
5582 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5583 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005584
5585 /*
5586 * Figure out the current pipe for the initial backlight setup.
5587 * If the current pipe isn't valid, try the PPS pipe, and if that
5588 * fails just assume pipe A.
5589 */
5590 if (IS_CHERRYVIEW(dev))
5591 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5592 else
5593 pipe = PORT_TO_PIPE(intel_dp->DP);
5594
5595 if (pipe != PIPE_A && pipe != PIPE_B)
5596 pipe = intel_dp->pps_pipe;
5597
5598 if (pipe != PIPE_A && pipe != PIPE_B)
5599 pipe = PIPE_A;
5600
5601 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5602 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005603 }
5604
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305605 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03005606 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005607 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005608
5609 return true;
5610}
5611
Paulo Zanoni16c25532013-06-12 17:27:25 -03005612bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005613intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5614 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005615{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005616 struct drm_connector *connector = &intel_connector->base;
5617 struct intel_dp *intel_dp = &intel_dig_port->dp;
5618 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5619 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005620 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02005621 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02005622 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005623
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005624 intel_dp->pps_pipe = INVALID_PIPE;
5625
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005626 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005627 if (INTEL_INFO(dev)->gen >= 9)
5628 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
5629 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005630 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
5631 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5632 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5633 else if (HAS_PCH_SPLIT(dev))
5634 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5635 else
5636 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5637
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005638 if (INTEL_INFO(dev)->gen >= 9)
5639 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5640 else
5641 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005642
Daniel Vetter07679352012-09-06 22:15:42 +02005643 /* Preserve the current hw state. */
5644 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005645 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005646
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005647 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305648 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005649 else
5650 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005651
Imre Deakf7d24902013-05-08 13:14:05 +03005652 /*
5653 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5654 * for DP the encoder type can be set by the caller to
5655 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5656 */
5657 if (type == DRM_MODE_CONNECTOR_eDP)
5658 intel_encoder->type = INTEL_OUTPUT_EDP;
5659
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005660 /* eDP only on port B and/or C on vlv/chv */
5661 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5662 port != PORT_B && port != PORT_C))
5663 return false;
5664
Imre Deake7281ea2013-05-08 13:14:08 +03005665 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5666 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5667 port_name(port));
5668
Adam Jacksonb3295302010-07-16 14:46:28 -04005669 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005670 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5671
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005672 connector->interlace_allowed = true;
5673 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005674
Daniel Vetter66a92782012-07-12 20:08:18 +02005675 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005676 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005677
Chris Wilsondf0e9242010-09-09 16:20:55 +01005678 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005679 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005680
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005681 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005682 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5683 else
5684 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005685 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005686
Jani Nikula0b998362014-03-14 16:51:17 +02005687 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005688 switch (port) {
5689 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005690 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005691 break;
5692 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005693 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005694 break;
5695 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005696 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005697 break;
5698 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005699 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005700 break;
5701 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005702 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005703 }
5704
Imre Deakdada1a92014-01-29 13:25:41 +02005705 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005706 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005707 intel_dp_init_panel_power_timestamps(intel_dp);
5708 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005709 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005710 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005711 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005712 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005713 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005714
Jani Nikula9d1a1032014-03-14 16:51:15 +02005715 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005716
Dave Airlie0e32b392014-05-02 14:02:48 +10005717 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005718 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005719 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005720 intel_dp_mst_encoder_init(intel_dig_port,
5721 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005722 }
5723 }
5724
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005725 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005726 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005727 if (is_edp(intel_dp)) {
5728 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005729 /*
5730 * vdd might still be enabled do to the delayed vdd off.
5731 * Make sure vdd is actually turned off here.
5732 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005733 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005734 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005735 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005736 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005737 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005738 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005739 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005740 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005741
Chris Wilsonf6849602010-09-19 09:29:33 +01005742 intel_dp_add_properties(intel_dp, connector);
5743
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005744 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5745 * 0xd. Failure to do so will result in spurious interrupts being
5746 * generated on the port when a cable is not attached.
5747 */
5748 if (IS_G4X(dev) && !IS_GM45(dev)) {
5749 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5750 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5751 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005752
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005753 i915_debugfs_connector_add(connector);
5754
Paulo Zanoni16c25532013-06-12 17:27:25 -03005755 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005756}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005757
5758void
5759intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5760{
Dave Airlie13cf5502014-06-18 11:29:35 +10005761 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005762 struct intel_digital_port *intel_dig_port;
5763 struct intel_encoder *intel_encoder;
5764 struct drm_encoder *encoder;
5765 struct intel_connector *intel_connector;
5766
Daniel Vetterb14c5672013-09-19 12:18:32 +02005767 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005768 if (!intel_dig_port)
5769 return;
5770
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005771 intel_connector = intel_connector_alloc();
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005772 if (!intel_connector) {
5773 kfree(intel_dig_port);
5774 return;
5775 }
5776
5777 intel_encoder = &intel_dig_port->base;
5778 encoder = &intel_encoder->base;
5779
5780 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5781 DRM_MODE_ENCODER_TMDS);
5782
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005783 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005784 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005785 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005786 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005787 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005788 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005789 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005790 intel_encoder->pre_enable = chv_pre_enable_dp;
5791 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005792 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005793 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005794 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005795 intel_encoder->pre_enable = vlv_pre_enable_dp;
5796 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005797 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005798 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005799 intel_encoder->pre_enable = g4x_pre_enable_dp;
5800 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005801 if (INTEL_INFO(dev)->gen >= 5)
5802 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005803 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005804
Paulo Zanoni174edf12012-10-26 19:05:50 -02005805 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005806 intel_dig_port->dp.output_reg = output_reg;
5807
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005808 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005809 if (IS_CHERRYVIEW(dev)) {
5810 if (port == PORT_D)
5811 intel_encoder->crtc_mask = 1 << 2;
5812 else
5813 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5814 } else {
5815 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5816 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005817 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005818 intel_encoder->hot_plug = intel_dp_hot_plug;
5819
Dave Airlie13cf5502014-06-18 11:29:35 +10005820 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5821 dev_priv->hpd_irq_port[port] = intel_dig_port;
5822
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005823 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5824 drm_encoder_cleanup(encoder);
5825 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005826 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005827 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005828}
Dave Airlie0e32b392014-05-02 14:02:48 +10005829
5830void intel_dp_mst_suspend(struct drm_device *dev)
5831{
5832 struct drm_i915_private *dev_priv = dev->dev_private;
5833 int i;
5834
5835 /* disable MST */
5836 for (i = 0; i < I915_MAX_PORTS; i++) {
5837 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5838 if (!intel_dig_port)
5839 continue;
5840
5841 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5842 if (!intel_dig_port->dp.can_mst)
5843 continue;
5844 if (intel_dig_port->dp.is_mst)
5845 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5846 }
5847 }
5848}
5849
5850void intel_dp_mst_resume(struct drm_device *dev)
5851{
5852 struct drm_i915_private *dev_priv = dev->dev_private;
5853 int i;
5854
5855 for (i = 0; i < I915_MAX_PORTS; i++) {
5856 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5857 if (!intel_dig_port)
5858 continue;
5859 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5860 int ret;
5861
5862 if (!intel_dig_port->dp.can_mst)
5863 continue;
5864
5865 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5866 if (ret != 0) {
5867 intel_dp_check_mst_status(&intel_dig_port->dp);
5868 }
5869 }
5870 }
5871}